xref: /dpdk/drivers/net/virtio/virtio_pci.c (revision 5566a3e35866ce9e5eacf886c27b460ebfcd6ee9)
1*5566a3e3SBruce Richardson /* SPDX-License-Identifier: BSD-3-Clause
2*5566a3e3SBruce Richardson  * Copyright(c) 2010-2014 Intel Corporation
36c3169a3SBruce Richardson  */
46c3169a3SBruce Richardson #include <stdint.h>
56c3169a3SBruce Richardson 
6c52afa68SYuanhan Liu #ifdef RTE_EXEC_ENV_LINUXAPP
7c52afa68SYuanhan Liu  #include <dirent.h>
8c52afa68SYuanhan Liu  #include <fcntl.h>
9c52afa68SYuanhan Liu #endif
10c52afa68SYuanhan Liu 
11631d4ee4SSantosh Shukla #include <rte_io.h>
122b0e39c1SGaetan Rivet #include <rte_bus.h>
13631d4ee4SSantosh Shukla 
146c3169a3SBruce Richardson #include "virtio_pci.h"
156c3169a3SBruce Richardson #include "virtio_logs.h"
16d5bbeefcSYuanhan Liu #include "virtqueue.h"
176c3169a3SBruce Richardson 
186ba1f63bSYuanhan Liu /*
196ba1f63bSYuanhan Liu  * Following macros are derived from linux/pci_regs.h, however,
206ba1f63bSYuanhan Liu  * we can't simply include that header here, as there is no such
216ba1f63bSYuanhan Liu  * file for non-Linux platform.
226ba1f63bSYuanhan Liu  */
236ba1f63bSYuanhan Liu #define PCI_CAPABILITY_LIST	0x34
246ba1f63bSYuanhan Liu #define PCI_CAP_ID_VNDR		0x09
25554b6d3eSJianfeng Tan #define PCI_CAP_ID_MSIX		0x11
266ba1f63bSYuanhan Liu 
27b8f04520SDavid Marchand /*
28b8f04520SDavid Marchand  * The remaining space is defined by each driver as the per-driver
29b8f04520SDavid Marchand  * configuration space.
30b8f04520SDavid Marchand  */
31fe19d49cSZhiyong Yang #define VIRTIO_PCI_CONFIG(hw) \
32fe19d49cSZhiyong Yang 		(((hw)->use_msix == VIRTIO_MSIX_ENABLED) ? 24 : 20)
33b86af7b1SYuanhan Liu 
34595454c5SJianfeng Tan static inline int
35595454c5SJianfeng Tan check_vq_phys_addr_ok(struct virtqueue *vq)
36595454c5SJianfeng Tan {
37595454c5SJianfeng Tan 	/* Virtio PCI device VIRTIO_PCI_QUEUE_PF register is 32bit,
38595454c5SJianfeng Tan 	 * and only accepts 32 bit page frame number.
39595454c5SJianfeng Tan 	 * Check if the allocated physical memory exceeds 16TB.
40595454c5SJianfeng Tan 	 */
41595454c5SJianfeng Tan 	if ((vq->vq_ring_mem + vq->vq_ring_size - 1) >>
42595454c5SJianfeng Tan 			(VIRTIO_PCI_QUEUE_ADDR_SHIFT + 32)) {
43595454c5SJianfeng Tan 		PMD_INIT_LOG(ERR, "vring address shouldn't be above 16TB!");
44595454c5SJianfeng Tan 		return 0;
45595454c5SJianfeng Tan 	}
46595454c5SJianfeng Tan 
47595454c5SJianfeng Tan 	return 1;
48595454c5SJianfeng Tan }
49595454c5SJianfeng Tan 
50281ccccbSDavid Marchand /*
51281ccccbSDavid Marchand  * Since we are in legacy mode:
52281ccccbSDavid Marchand  * http://ozlabs.org/~rusty/virtio-spec/virtio-0.9.5.pdf
53281ccccbSDavid Marchand  *
54281ccccbSDavid Marchand  * "Note that this is possible because while the virtio header is PCI (i.e.
55281ccccbSDavid Marchand  * little) endian, the device-specific region is encoded in the native endian of
56281ccccbSDavid Marchand  * the guest (where such distinction is applicable)."
57281ccccbSDavid Marchand  *
58281ccccbSDavid Marchand  * For powerpc which supports both, qemu supposes that cpu is big endian and
59281ccccbSDavid Marchand  * enforces this for the virtio-net stuff.
60281ccccbSDavid Marchand  */
61d5bbeefcSYuanhan Liu static void
62d5bbeefcSYuanhan Liu legacy_read_dev_config(struct virtio_hw *hw, size_t offset,
636c3169a3SBruce Richardson 		       void *dst, int length)
646c3169a3SBruce Richardson {
65281ccccbSDavid Marchand #ifdef RTE_ARCH_PPC_64
66281ccccbSDavid Marchand 	int size;
67281ccccbSDavid Marchand 
68281ccccbSDavid Marchand 	while (length > 0) {
69281ccccbSDavid Marchand 		if (length >= 4) {
70281ccccbSDavid Marchand 			size = 4;
713dcfe039SThomas Monjalon 			rte_pci_ioport_read(VTPCI_IO(hw), dst, size,
72281ccccbSDavid Marchand 				VIRTIO_PCI_CONFIG(hw) + offset);
73281ccccbSDavid Marchand 			*(uint32_t *)dst = rte_be_to_cpu_32(*(uint32_t *)dst);
74281ccccbSDavid Marchand 		} else if (length >= 2) {
75281ccccbSDavid Marchand 			size = 2;
763dcfe039SThomas Monjalon 			rte_pci_ioport_read(VTPCI_IO(hw), dst, size,
77281ccccbSDavid Marchand 				VIRTIO_PCI_CONFIG(hw) + offset);
78281ccccbSDavid Marchand 			*(uint16_t *)dst = rte_be_to_cpu_16(*(uint16_t *)dst);
79281ccccbSDavid Marchand 		} else {
80281ccccbSDavid Marchand 			size = 1;
813dcfe039SThomas Monjalon 			rte_pci_ioport_read(VTPCI_IO(hw), dst, size,
82281ccccbSDavid Marchand 				VIRTIO_PCI_CONFIG(hw) + offset);
83281ccccbSDavid Marchand 		}
84281ccccbSDavid Marchand 
85281ccccbSDavid Marchand 		dst = (char *)dst + size;
86281ccccbSDavid Marchand 		offset += size;
87281ccccbSDavid Marchand 		length -= size;
88281ccccbSDavid Marchand 	}
89281ccccbSDavid Marchand #else
903dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), dst, length,
91b8f04520SDavid Marchand 		VIRTIO_PCI_CONFIG(hw) + offset);
92281ccccbSDavid Marchand #endif
936c3169a3SBruce Richardson }
946c3169a3SBruce Richardson 
95d5bbeefcSYuanhan Liu static void
96d5bbeefcSYuanhan Liu legacy_write_dev_config(struct virtio_hw *hw, size_t offset,
97d5bbeefcSYuanhan Liu 			const void *src, int length)
986c3169a3SBruce Richardson {
99281ccccbSDavid Marchand #ifdef RTE_ARCH_PPC_64
100281ccccbSDavid Marchand 	union {
101281ccccbSDavid Marchand 		uint32_t u32;
102281ccccbSDavid Marchand 		uint16_t u16;
103281ccccbSDavid Marchand 	} tmp;
104281ccccbSDavid Marchand 	int size;
105281ccccbSDavid Marchand 
106281ccccbSDavid Marchand 	while (length > 0) {
107281ccccbSDavid Marchand 		if (length >= 4) {
108281ccccbSDavid Marchand 			size = 4;
109281ccccbSDavid Marchand 			tmp.u32 = rte_cpu_to_be_32(*(const uint32_t *)src);
1103dcfe039SThomas Monjalon 			rte_pci_ioport_write(VTPCI_IO(hw), &tmp.u32, size,
111281ccccbSDavid Marchand 				VIRTIO_PCI_CONFIG(hw) + offset);
112281ccccbSDavid Marchand 		} else if (length >= 2) {
113281ccccbSDavid Marchand 			size = 2;
114281ccccbSDavid Marchand 			tmp.u16 = rte_cpu_to_be_16(*(const uint16_t *)src);
1153dcfe039SThomas Monjalon 			rte_pci_ioport_write(VTPCI_IO(hw), &tmp.u16, size,
116281ccccbSDavid Marchand 				VIRTIO_PCI_CONFIG(hw) + offset);
117281ccccbSDavid Marchand 		} else {
118281ccccbSDavid Marchand 			size = 1;
1193dcfe039SThomas Monjalon 			rte_pci_ioport_write(VTPCI_IO(hw), src, size,
120281ccccbSDavid Marchand 				VIRTIO_PCI_CONFIG(hw) + offset);
121281ccccbSDavid Marchand 		}
122281ccccbSDavid Marchand 
123281ccccbSDavid Marchand 		src = (const char *)src + size;
124281ccccbSDavid Marchand 		offset += size;
125281ccccbSDavid Marchand 		length -= size;
126281ccccbSDavid Marchand 	}
127281ccccbSDavid Marchand #else
1283dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), src, length,
129b8f04520SDavid Marchand 		VIRTIO_PCI_CONFIG(hw) + offset);
130281ccccbSDavid Marchand #endif
1316c3169a3SBruce Richardson }
1326c3169a3SBruce Richardson 
1333891f233SYuanhan Liu static uint64_t
134d5bbeefcSYuanhan Liu legacy_get_features(struct virtio_hw *hw)
135d5bbeefcSYuanhan Liu {
13636ea36efSYuanhan Liu 	uint32_t dst;
137b8f04520SDavid Marchand 
1383dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), &dst, 4, VIRTIO_PCI_HOST_FEATURES);
139b8f04520SDavid Marchand 	return dst;
140d5bbeefcSYuanhan Liu }
141d5bbeefcSYuanhan Liu 
142d5bbeefcSYuanhan Liu static void
1433891f233SYuanhan Liu legacy_set_features(struct virtio_hw *hw, uint64_t features)
144d5bbeefcSYuanhan Liu {
1453891f233SYuanhan Liu 	if ((features >> 32) != 0) {
1463891f233SYuanhan Liu 		PMD_DRV_LOG(ERR,
1473891f233SYuanhan Liu 			"only 32 bit features are allowed for legacy virtio!");
1483891f233SYuanhan Liu 		return;
1493891f233SYuanhan Liu 	}
1503dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &features, 4,
151b8f04520SDavid Marchand 		VIRTIO_PCI_GUEST_FEATURES);
152d5bbeefcSYuanhan Liu }
153d5bbeefcSYuanhan Liu 
154d5bbeefcSYuanhan Liu static uint8_t
155d5bbeefcSYuanhan Liu legacy_get_status(struct virtio_hw *hw)
156d5bbeefcSYuanhan Liu {
157b8f04520SDavid Marchand 	uint8_t dst;
158b8f04520SDavid Marchand 
1593dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), &dst, 1, VIRTIO_PCI_STATUS);
160b8f04520SDavid Marchand 	return dst;
161d5bbeefcSYuanhan Liu }
162d5bbeefcSYuanhan Liu 
163d5bbeefcSYuanhan Liu static void
164d5bbeefcSYuanhan Liu legacy_set_status(struct virtio_hw *hw, uint8_t status)
165d5bbeefcSYuanhan Liu {
1663dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &status, 1, VIRTIO_PCI_STATUS);
167d5bbeefcSYuanhan Liu }
168d5bbeefcSYuanhan Liu 
169d5bbeefcSYuanhan Liu static void
170d5bbeefcSYuanhan Liu legacy_reset(struct virtio_hw *hw)
171d5bbeefcSYuanhan Liu {
172d5bbeefcSYuanhan Liu 	legacy_set_status(hw, VIRTIO_CONFIG_STATUS_RESET);
173d5bbeefcSYuanhan Liu }
174d5bbeefcSYuanhan Liu 
175d5bbeefcSYuanhan Liu static uint8_t
176d5bbeefcSYuanhan Liu legacy_get_isr(struct virtio_hw *hw)
177d5bbeefcSYuanhan Liu {
178b8f04520SDavid Marchand 	uint8_t dst;
179b8f04520SDavid Marchand 
1803dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), &dst, 1, VIRTIO_PCI_ISR);
181b8f04520SDavid Marchand 	return dst;
182d5bbeefcSYuanhan Liu }
183d5bbeefcSYuanhan Liu 
184d5bbeefcSYuanhan Liu /* Enable one vector (0) for Link State Intrerrupt */
185d5bbeefcSYuanhan Liu static uint16_t
186d5bbeefcSYuanhan Liu legacy_set_config_irq(struct virtio_hw *hw, uint16_t vec)
187d5bbeefcSYuanhan Liu {
188b8f04520SDavid Marchand 	uint16_t dst;
189b8f04520SDavid Marchand 
1903dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &vec, 2, VIRTIO_MSI_CONFIG_VECTOR);
1913dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), &dst, 2, VIRTIO_MSI_CONFIG_VECTOR);
192b8f04520SDavid Marchand 	return dst;
193d5bbeefcSYuanhan Liu }
194d5bbeefcSYuanhan Liu 
195d5bbeefcSYuanhan Liu static uint16_t
196c49526acSJianfeng Tan legacy_set_queue_irq(struct virtio_hw *hw, struct virtqueue *vq, uint16_t vec)
197c49526acSJianfeng Tan {
198c49526acSJianfeng Tan 	uint16_t dst;
199c49526acSJianfeng Tan 
2003dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &vq->vq_queue_index, 2,
201c49526acSJianfeng Tan 		VIRTIO_PCI_QUEUE_SEL);
2023dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &vec, 2, VIRTIO_MSI_QUEUE_VECTOR);
2033dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), &dst, 2, VIRTIO_MSI_QUEUE_VECTOR);
204c49526acSJianfeng Tan 	return dst;
205c49526acSJianfeng Tan }
206c49526acSJianfeng Tan 
207c49526acSJianfeng Tan static uint16_t
208d5bbeefcSYuanhan Liu legacy_get_queue_num(struct virtio_hw *hw, uint16_t queue_id)
209d5bbeefcSYuanhan Liu {
210b8f04520SDavid Marchand 	uint16_t dst;
211b8f04520SDavid Marchand 
2123dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &queue_id, 2, VIRTIO_PCI_QUEUE_SEL);
2133dcfe039SThomas Monjalon 	rte_pci_ioport_read(VTPCI_IO(hw), &dst, 2, VIRTIO_PCI_QUEUE_NUM);
214b8f04520SDavid Marchand 	return dst;
215d5bbeefcSYuanhan Liu }
216d5bbeefcSYuanhan Liu 
217595454c5SJianfeng Tan static int
218d5bbeefcSYuanhan Liu legacy_setup_queue(struct virtio_hw *hw, struct virtqueue *vq)
219d5bbeefcSYuanhan Liu {
220b8f04520SDavid Marchand 	uint32_t src;
221d5bbeefcSYuanhan Liu 
222595454c5SJianfeng Tan 	if (!check_vq_phys_addr_ok(vq))
223595454c5SJianfeng Tan 		return -1;
224595454c5SJianfeng Tan 
2253dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &vq->vq_queue_index, 2,
226b8f04520SDavid Marchand 		VIRTIO_PCI_QUEUE_SEL);
22701ad44fdSHuawei Xie 	src = vq->vq_ring_mem >> VIRTIO_PCI_QUEUE_ADDR_SHIFT;
2283dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &src, 4, VIRTIO_PCI_QUEUE_PFN);
229595454c5SJianfeng Tan 
230595454c5SJianfeng Tan 	return 0;
231d5bbeefcSYuanhan Liu }
232d5bbeefcSYuanhan Liu 
233d5bbeefcSYuanhan Liu static void
234d5bbeefcSYuanhan Liu legacy_del_queue(struct virtio_hw *hw, struct virtqueue *vq)
235d5bbeefcSYuanhan Liu {
236b8f04520SDavid Marchand 	uint32_t src = 0;
237d5bbeefcSYuanhan Liu 
2383dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &vq->vq_queue_index, 2,
239b8f04520SDavid Marchand 		VIRTIO_PCI_QUEUE_SEL);
2403dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &src, 4, VIRTIO_PCI_QUEUE_PFN);
241d5bbeefcSYuanhan Liu }
242d5bbeefcSYuanhan Liu 
243d5bbeefcSYuanhan Liu static void
244d5bbeefcSYuanhan Liu legacy_notify_queue(struct virtio_hw *hw, struct virtqueue *vq)
245d5bbeefcSYuanhan Liu {
2463dcfe039SThomas Monjalon 	rte_pci_ioport_write(VTPCI_IO(hw), &vq->vq_queue_index, 2,
247b8f04520SDavid Marchand 		VIRTIO_PCI_QUEUE_NOTIFY);
248d5bbeefcSYuanhan Liu }
249d5bbeefcSYuanhan Liu 
2506d890f8aSYuanhan Liu const struct virtio_pci_ops legacy_ops = {
251d5bbeefcSYuanhan Liu 	.read_dev_cfg	= legacy_read_dev_config,
252d5bbeefcSYuanhan Liu 	.write_dev_cfg	= legacy_write_dev_config,
253d5bbeefcSYuanhan Liu 	.reset		= legacy_reset,
254d5bbeefcSYuanhan Liu 	.get_status	= legacy_get_status,
255d5bbeefcSYuanhan Liu 	.set_status	= legacy_set_status,
256d5bbeefcSYuanhan Liu 	.get_features	= legacy_get_features,
257d5bbeefcSYuanhan Liu 	.set_features	= legacy_set_features,
258d5bbeefcSYuanhan Liu 	.get_isr	= legacy_get_isr,
259d5bbeefcSYuanhan Liu 	.set_config_irq	= legacy_set_config_irq,
260c49526acSJianfeng Tan 	.set_queue_irq  = legacy_set_queue_irq,
261d5bbeefcSYuanhan Liu 	.get_queue_num	= legacy_get_queue_num,
262d5bbeefcSYuanhan Liu 	.setup_queue	= legacy_setup_queue,
263d5bbeefcSYuanhan Liu 	.del_queue	= legacy_del_queue,
264d5bbeefcSYuanhan Liu 	.notify_queue	= legacy_notify_queue,
265d5bbeefcSYuanhan Liu };
266d5bbeefcSYuanhan Liu 
2676ba1f63bSYuanhan Liu static inline void
2686ba1f63bSYuanhan Liu io_write64_twopart(uint64_t val, uint32_t *lo, uint32_t *hi)
2696ba1f63bSYuanhan Liu {
270631d4ee4SSantosh Shukla 	rte_write32(val & ((1ULL << 32) - 1), lo);
271631d4ee4SSantosh Shukla 	rte_write32(val >> 32,		     hi);
2726ba1f63bSYuanhan Liu }
2736ba1f63bSYuanhan Liu 
2746ba1f63bSYuanhan Liu static void
2756ba1f63bSYuanhan Liu modern_read_dev_config(struct virtio_hw *hw, size_t offset,
2766ba1f63bSYuanhan Liu 		       void *dst, int length)
2776ba1f63bSYuanhan Liu {
2786ba1f63bSYuanhan Liu 	int i;
2796ba1f63bSYuanhan Liu 	uint8_t *p;
2806ba1f63bSYuanhan Liu 	uint8_t old_gen, new_gen;
2816ba1f63bSYuanhan Liu 
2826ba1f63bSYuanhan Liu 	do {
283631d4ee4SSantosh Shukla 		old_gen = rte_read8(&hw->common_cfg->config_generation);
2846ba1f63bSYuanhan Liu 
2856ba1f63bSYuanhan Liu 		p = dst;
2866ba1f63bSYuanhan Liu 		for (i = 0;  i < length; i++)
287631d4ee4SSantosh Shukla 			*p++ = rte_read8((uint8_t *)hw->dev_cfg + offset + i);
2886ba1f63bSYuanhan Liu 
289631d4ee4SSantosh Shukla 		new_gen = rte_read8(&hw->common_cfg->config_generation);
2906ba1f63bSYuanhan Liu 	} while (old_gen != new_gen);
2916ba1f63bSYuanhan Liu }
2926ba1f63bSYuanhan Liu 
2936ba1f63bSYuanhan Liu static void
2946ba1f63bSYuanhan Liu modern_write_dev_config(struct virtio_hw *hw, size_t offset,
2956ba1f63bSYuanhan Liu 			const void *src, int length)
2966ba1f63bSYuanhan Liu {
2976ba1f63bSYuanhan Liu 	int i;
2986ba1f63bSYuanhan Liu 	const uint8_t *p = src;
2996ba1f63bSYuanhan Liu 
3006ba1f63bSYuanhan Liu 	for (i = 0;  i < length; i++)
301631d4ee4SSantosh Shukla 		rte_write8((*p++), (((uint8_t *)hw->dev_cfg) + offset + i));
3026ba1f63bSYuanhan Liu }
3036ba1f63bSYuanhan Liu 
3046ba1f63bSYuanhan Liu static uint64_t
3056ba1f63bSYuanhan Liu modern_get_features(struct virtio_hw *hw)
3066ba1f63bSYuanhan Liu {
3076ba1f63bSYuanhan Liu 	uint32_t features_lo, features_hi;
3086ba1f63bSYuanhan Liu 
309631d4ee4SSantosh Shukla 	rte_write32(0, &hw->common_cfg->device_feature_select);
310631d4ee4SSantosh Shukla 	features_lo = rte_read32(&hw->common_cfg->device_feature);
3116ba1f63bSYuanhan Liu 
312631d4ee4SSantosh Shukla 	rte_write32(1, &hw->common_cfg->device_feature_select);
313631d4ee4SSantosh Shukla 	features_hi = rte_read32(&hw->common_cfg->device_feature);
3146ba1f63bSYuanhan Liu 
3156ba1f63bSYuanhan Liu 	return ((uint64_t)features_hi << 32) | features_lo;
3166ba1f63bSYuanhan Liu }
3176ba1f63bSYuanhan Liu 
3186ba1f63bSYuanhan Liu static void
3196ba1f63bSYuanhan Liu modern_set_features(struct virtio_hw *hw, uint64_t features)
3206ba1f63bSYuanhan Liu {
321631d4ee4SSantosh Shukla 	rte_write32(0, &hw->common_cfg->guest_feature_select);
322631d4ee4SSantosh Shukla 	rte_write32(features & ((1ULL << 32) - 1),
3236ba1f63bSYuanhan Liu 		    &hw->common_cfg->guest_feature);
3246ba1f63bSYuanhan Liu 
325631d4ee4SSantosh Shukla 	rte_write32(1, &hw->common_cfg->guest_feature_select);
326631d4ee4SSantosh Shukla 	rte_write32(features >> 32,
3276ba1f63bSYuanhan Liu 		    &hw->common_cfg->guest_feature);
3286ba1f63bSYuanhan Liu }
3296ba1f63bSYuanhan Liu 
3306ba1f63bSYuanhan Liu static uint8_t
3316ba1f63bSYuanhan Liu modern_get_status(struct virtio_hw *hw)
3326ba1f63bSYuanhan Liu {
333631d4ee4SSantosh Shukla 	return rte_read8(&hw->common_cfg->device_status);
3346ba1f63bSYuanhan Liu }
3356ba1f63bSYuanhan Liu 
3366ba1f63bSYuanhan Liu static void
3376ba1f63bSYuanhan Liu modern_set_status(struct virtio_hw *hw, uint8_t status)
3386ba1f63bSYuanhan Liu {
339631d4ee4SSantosh Shukla 	rte_write8(status, &hw->common_cfg->device_status);
3406ba1f63bSYuanhan Liu }
3416ba1f63bSYuanhan Liu 
3426ba1f63bSYuanhan Liu static void
3436ba1f63bSYuanhan Liu modern_reset(struct virtio_hw *hw)
3446ba1f63bSYuanhan Liu {
3456ba1f63bSYuanhan Liu 	modern_set_status(hw, VIRTIO_CONFIG_STATUS_RESET);
3466ba1f63bSYuanhan Liu 	modern_get_status(hw);
3476ba1f63bSYuanhan Liu }
3486ba1f63bSYuanhan Liu 
3496ba1f63bSYuanhan Liu static uint8_t
3506ba1f63bSYuanhan Liu modern_get_isr(struct virtio_hw *hw)
3516ba1f63bSYuanhan Liu {
352631d4ee4SSantosh Shukla 	return rte_read8(hw->isr);
3536ba1f63bSYuanhan Liu }
3546ba1f63bSYuanhan Liu 
3556ba1f63bSYuanhan Liu static uint16_t
3566ba1f63bSYuanhan Liu modern_set_config_irq(struct virtio_hw *hw, uint16_t vec)
3576ba1f63bSYuanhan Liu {
358631d4ee4SSantosh Shukla 	rte_write16(vec, &hw->common_cfg->msix_config);
359631d4ee4SSantosh Shukla 	return rte_read16(&hw->common_cfg->msix_config);
3606ba1f63bSYuanhan Liu }
3616ba1f63bSYuanhan Liu 
3626ba1f63bSYuanhan Liu static uint16_t
363c49526acSJianfeng Tan modern_set_queue_irq(struct virtio_hw *hw, struct virtqueue *vq, uint16_t vec)
364c49526acSJianfeng Tan {
365631d4ee4SSantosh Shukla 	rte_write16(vq->vq_queue_index, &hw->common_cfg->queue_select);
366631d4ee4SSantosh Shukla 	rte_write16(vec, &hw->common_cfg->queue_msix_vector);
367631d4ee4SSantosh Shukla 	return rte_read16(&hw->common_cfg->queue_msix_vector);
368c49526acSJianfeng Tan }
369c49526acSJianfeng Tan 
370c49526acSJianfeng Tan static uint16_t
3716ba1f63bSYuanhan Liu modern_get_queue_num(struct virtio_hw *hw, uint16_t queue_id)
3726ba1f63bSYuanhan Liu {
373631d4ee4SSantosh Shukla 	rte_write16(queue_id, &hw->common_cfg->queue_select);
374631d4ee4SSantosh Shukla 	return rte_read16(&hw->common_cfg->queue_size);
3756ba1f63bSYuanhan Liu }
3766ba1f63bSYuanhan Liu 
377595454c5SJianfeng Tan static int
3786ba1f63bSYuanhan Liu modern_setup_queue(struct virtio_hw *hw, struct virtqueue *vq)
3796ba1f63bSYuanhan Liu {
3806ba1f63bSYuanhan Liu 	uint64_t desc_addr, avail_addr, used_addr;
3816ba1f63bSYuanhan Liu 	uint16_t notify_off;
3826ba1f63bSYuanhan Liu 
383595454c5SJianfeng Tan 	if (!check_vq_phys_addr_ok(vq))
384595454c5SJianfeng Tan 		return -1;
385595454c5SJianfeng Tan 
38601ad44fdSHuawei Xie 	desc_addr = vq->vq_ring_mem;
3876ba1f63bSYuanhan Liu 	avail_addr = desc_addr + vq->vq_nentries * sizeof(struct vring_desc);
3886ba1f63bSYuanhan Liu 	used_addr = RTE_ALIGN_CEIL(avail_addr + offsetof(struct vring_avail,
3896ba1f63bSYuanhan Liu 							 ring[vq->vq_nentries]),
3906ba1f63bSYuanhan Liu 				   VIRTIO_PCI_VRING_ALIGN);
3916ba1f63bSYuanhan Liu 
392631d4ee4SSantosh Shukla 	rte_write16(vq->vq_queue_index, &hw->common_cfg->queue_select);
3936ba1f63bSYuanhan Liu 
3946ba1f63bSYuanhan Liu 	io_write64_twopart(desc_addr, &hw->common_cfg->queue_desc_lo,
3956ba1f63bSYuanhan Liu 				      &hw->common_cfg->queue_desc_hi);
3966ba1f63bSYuanhan Liu 	io_write64_twopart(avail_addr, &hw->common_cfg->queue_avail_lo,
3976ba1f63bSYuanhan Liu 				       &hw->common_cfg->queue_avail_hi);
3986ba1f63bSYuanhan Liu 	io_write64_twopart(used_addr, &hw->common_cfg->queue_used_lo,
3996ba1f63bSYuanhan Liu 				      &hw->common_cfg->queue_used_hi);
4006ba1f63bSYuanhan Liu 
401631d4ee4SSantosh Shukla 	notify_off = rte_read16(&hw->common_cfg->queue_notify_off);
4026ba1f63bSYuanhan Liu 	vq->notify_addr = (void *)((uint8_t *)hw->notify_base +
4036ba1f63bSYuanhan Liu 				notify_off * hw->notify_off_multiplier);
4046ba1f63bSYuanhan Liu 
405631d4ee4SSantosh Shukla 	rte_write16(1, &hw->common_cfg->queue_enable);
4066ba1f63bSYuanhan Liu 
4076ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "queue %u addresses:", vq->vq_queue_index);
4086ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "\t desc_addr: %" PRIx64, desc_addr);
4096ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "\t aval_addr: %" PRIx64, avail_addr);
4106ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "\t used_addr: %" PRIx64, used_addr);
4116ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "\t notify addr: %p (notify offset: %u)",
4126ba1f63bSYuanhan Liu 		vq->notify_addr, notify_off);
413595454c5SJianfeng Tan 
414595454c5SJianfeng Tan 	return 0;
4156ba1f63bSYuanhan Liu }
4166ba1f63bSYuanhan Liu 
4176ba1f63bSYuanhan Liu static void
4186ba1f63bSYuanhan Liu modern_del_queue(struct virtio_hw *hw, struct virtqueue *vq)
4196ba1f63bSYuanhan Liu {
420631d4ee4SSantosh Shukla 	rte_write16(vq->vq_queue_index, &hw->common_cfg->queue_select);
4216ba1f63bSYuanhan Liu 
4226ba1f63bSYuanhan Liu 	io_write64_twopart(0, &hw->common_cfg->queue_desc_lo,
4236ba1f63bSYuanhan Liu 				  &hw->common_cfg->queue_desc_hi);
4246ba1f63bSYuanhan Liu 	io_write64_twopart(0, &hw->common_cfg->queue_avail_lo,
4256ba1f63bSYuanhan Liu 				  &hw->common_cfg->queue_avail_hi);
4266ba1f63bSYuanhan Liu 	io_write64_twopart(0, &hw->common_cfg->queue_used_lo,
4276ba1f63bSYuanhan Liu 				  &hw->common_cfg->queue_used_hi);
4286ba1f63bSYuanhan Liu 
429631d4ee4SSantosh Shukla 	rte_write16(0, &hw->common_cfg->queue_enable);
4306ba1f63bSYuanhan Liu }
4316ba1f63bSYuanhan Liu 
4326ba1f63bSYuanhan Liu static void
4336ba1f63bSYuanhan Liu modern_notify_queue(struct virtio_hw *hw __rte_unused, struct virtqueue *vq)
4346ba1f63bSYuanhan Liu {
435518208f3SXiao Wang 	rte_write16(vq->vq_queue_index, vq->notify_addr);
4366ba1f63bSYuanhan Liu }
4376ba1f63bSYuanhan Liu 
4386d890f8aSYuanhan Liu const struct virtio_pci_ops modern_ops = {
4396ba1f63bSYuanhan Liu 	.read_dev_cfg	= modern_read_dev_config,
4406ba1f63bSYuanhan Liu 	.write_dev_cfg	= modern_write_dev_config,
4416ba1f63bSYuanhan Liu 	.reset		= modern_reset,
4426ba1f63bSYuanhan Liu 	.get_status	= modern_get_status,
4436ba1f63bSYuanhan Liu 	.set_status	= modern_set_status,
4446ba1f63bSYuanhan Liu 	.get_features	= modern_get_features,
4456ba1f63bSYuanhan Liu 	.set_features	= modern_set_features,
4466ba1f63bSYuanhan Liu 	.get_isr	= modern_get_isr,
4476ba1f63bSYuanhan Liu 	.set_config_irq	= modern_set_config_irq,
448c49526acSJianfeng Tan 	.set_queue_irq  = modern_set_queue_irq,
4496ba1f63bSYuanhan Liu 	.get_queue_num	= modern_get_queue_num,
4506ba1f63bSYuanhan Liu 	.setup_queue	= modern_setup_queue,
4516ba1f63bSYuanhan Liu 	.del_queue	= modern_del_queue,
4526ba1f63bSYuanhan Liu 	.notify_queue	= modern_notify_queue,
4536ba1f63bSYuanhan Liu };
4546ba1f63bSYuanhan Liu 
4556ba1f63bSYuanhan Liu 
456d5bbeefcSYuanhan Liu void
457d5bbeefcSYuanhan Liu vtpci_read_dev_config(struct virtio_hw *hw, size_t offset,
458d5bbeefcSYuanhan Liu 		      void *dst, int length)
459d5bbeefcSYuanhan Liu {
460553f4593SYuanhan Liu 	VTPCI_OPS(hw)->read_dev_cfg(hw, offset, dst, length);
461d5bbeefcSYuanhan Liu }
462d5bbeefcSYuanhan Liu 
463d5bbeefcSYuanhan Liu void
464d5bbeefcSYuanhan Liu vtpci_write_dev_config(struct virtio_hw *hw, size_t offset,
465d5bbeefcSYuanhan Liu 		       const void *src, int length)
466d5bbeefcSYuanhan Liu {
467553f4593SYuanhan Liu 	VTPCI_OPS(hw)->write_dev_cfg(hw, offset, src, length);
468d5bbeefcSYuanhan Liu }
469d5bbeefcSYuanhan Liu 
4703891f233SYuanhan Liu uint64_t
4713891f233SYuanhan Liu vtpci_negotiate_features(struct virtio_hw *hw, uint64_t host_features)
4726c3169a3SBruce Richardson {
4733891f233SYuanhan Liu 	uint64_t features;
474d5bbeefcSYuanhan Liu 
4756c3169a3SBruce Richardson 	/*
4766c3169a3SBruce Richardson 	 * Limit negotiated features to what the driver, virtqueue, and
4776c3169a3SBruce Richardson 	 * host all support.
4786c3169a3SBruce Richardson 	 */
4796c3169a3SBruce Richardson 	features = host_features & hw->guest_features;
480553f4593SYuanhan Liu 	VTPCI_OPS(hw)->set_features(hw, features);
4816c3169a3SBruce Richardson 
4826c3169a3SBruce Richardson 	return features;
4836c3169a3SBruce Richardson }
4846c3169a3SBruce Richardson 
4856c3169a3SBruce Richardson void
4866c3169a3SBruce Richardson vtpci_reset(struct virtio_hw *hw)
4876c3169a3SBruce Richardson {
488553f4593SYuanhan Liu 	VTPCI_OPS(hw)->set_status(hw, VIRTIO_CONFIG_STATUS_RESET);
489d5bbeefcSYuanhan Liu 	/* flush status write */
490553f4593SYuanhan Liu 	VTPCI_OPS(hw)->get_status(hw);
4916c3169a3SBruce Richardson }
4926c3169a3SBruce Richardson 
4936c3169a3SBruce Richardson void
4946c3169a3SBruce Richardson vtpci_reinit_complete(struct virtio_hw *hw)
4956c3169a3SBruce Richardson {
4966c3169a3SBruce Richardson 	vtpci_set_status(hw, VIRTIO_CONFIG_STATUS_DRIVER_OK);
4976c3169a3SBruce Richardson }
4986c3169a3SBruce Richardson 
4996c3169a3SBruce Richardson void
5006c3169a3SBruce Richardson vtpci_set_status(struct virtio_hw *hw, uint8_t status)
5016c3169a3SBruce Richardson {
5026c3169a3SBruce Richardson 	if (status != VIRTIO_CONFIG_STATUS_RESET)
503553f4593SYuanhan Liu 		status |= VTPCI_OPS(hw)->get_status(hw);
5046c3169a3SBruce Richardson 
505553f4593SYuanhan Liu 	VTPCI_OPS(hw)->set_status(hw, status);
5066c3169a3SBruce Richardson }
5076c3169a3SBruce Richardson 
5086c3169a3SBruce Richardson uint8_t
5096ba1f63bSYuanhan Liu vtpci_get_status(struct virtio_hw *hw)
5106ba1f63bSYuanhan Liu {
511553f4593SYuanhan Liu 	return VTPCI_OPS(hw)->get_status(hw);
5126ba1f63bSYuanhan Liu }
5136ba1f63bSYuanhan Liu 
5146ba1f63bSYuanhan Liu uint8_t
5156c3169a3SBruce Richardson vtpci_isr(struct virtio_hw *hw)
5166c3169a3SBruce Richardson {
517553f4593SYuanhan Liu 	return VTPCI_OPS(hw)->get_isr(hw);
5186c3169a3SBruce Richardson }
5196c3169a3SBruce Richardson 
5206ba1f63bSYuanhan Liu static void *
5216ba1f63bSYuanhan Liu get_cfg_addr(struct rte_pci_device *dev, struct virtio_pci_cap *cap)
5226ba1f63bSYuanhan Liu {
5236ba1f63bSYuanhan Liu 	uint8_t  bar    = cap->bar;
5246ba1f63bSYuanhan Liu 	uint32_t length = cap->length;
5256ba1f63bSYuanhan Liu 	uint32_t offset = cap->offset;
5266ba1f63bSYuanhan Liu 	uint8_t *base;
5276ba1f63bSYuanhan Liu 
5280373ab9bSZhiyong Yang 	if (bar >= PCI_MAX_RESOURCE) {
5296ba1f63bSYuanhan Liu 		PMD_INIT_LOG(ERR, "invalid bar: %u", bar);
5306ba1f63bSYuanhan Liu 		return NULL;
5316ba1f63bSYuanhan Liu 	}
5326ba1f63bSYuanhan Liu 
5336ba1f63bSYuanhan Liu 	if (offset + length < offset) {
5346ba1f63bSYuanhan Liu 		PMD_INIT_LOG(ERR, "offset(%u) + length(%u) overflows",
5356ba1f63bSYuanhan Liu 			offset, length);
5366ba1f63bSYuanhan Liu 		return NULL;
5376ba1f63bSYuanhan Liu 	}
5386ba1f63bSYuanhan Liu 
5396ba1f63bSYuanhan Liu 	if (offset + length > dev->mem_resource[bar].len) {
5406ba1f63bSYuanhan Liu 		PMD_INIT_LOG(ERR,
5416ba1f63bSYuanhan Liu 			"invalid cap: overflows bar space: %u > %" PRIu64,
5426ba1f63bSYuanhan Liu 			offset + length, dev->mem_resource[bar].len);
5436ba1f63bSYuanhan Liu 		return NULL;
5446ba1f63bSYuanhan Liu 	}
5456ba1f63bSYuanhan Liu 
5466ba1f63bSYuanhan Liu 	base = dev->mem_resource[bar].addr;
5476ba1f63bSYuanhan Liu 	if (base == NULL) {
5486ba1f63bSYuanhan Liu 		PMD_INIT_LOG(ERR, "bar %u base addr is NULL", bar);
5496ba1f63bSYuanhan Liu 		return NULL;
5506ba1f63bSYuanhan Liu 	}
5516ba1f63bSYuanhan Liu 
5526ba1f63bSYuanhan Liu 	return base + offset;
5536ba1f63bSYuanhan Liu }
5546ba1f63bSYuanhan Liu 
555cb482cb3SJianfeng Tan #define PCI_MSIX_ENABLE 0x8000
556cb482cb3SJianfeng Tan 
5576ba1f63bSYuanhan Liu static int
5586ba1f63bSYuanhan Liu virtio_read_caps(struct rte_pci_device *dev, struct virtio_hw *hw)
5596ba1f63bSYuanhan Liu {
5606ba1f63bSYuanhan Liu 	uint8_t pos;
5616ba1f63bSYuanhan Liu 	struct virtio_pci_cap cap;
5626ba1f63bSYuanhan Liu 	int ret;
5636ba1f63bSYuanhan Liu 
5643dcfe039SThomas Monjalon 	if (rte_pci_map_device(dev)) {
5656ba1f63bSYuanhan Liu 		PMD_INIT_LOG(DEBUG, "failed to map pci device!");
5666ba1f63bSYuanhan Liu 		return -1;
5676ba1f63bSYuanhan Liu 	}
5686ba1f63bSYuanhan Liu 
5693dcfe039SThomas Monjalon 	ret = rte_pci_read_config(dev, &pos, 1, PCI_CAPABILITY_LIST);
5706ba1f63bSYuanhan Liu 	if (ret < 0) {
5716ba1f63bSYuanhan Liu 		PMD_INIT_LOG(DEBUG, "failed to read pci capability list");
5726ba1f63bSYuanhan Liu 		return -1;
5736ba1f63bSYuanhan Liu 	}
5746ba1f63bSYuanhan Liu 
5756ba1f63bSYuanhan Liu 	while (pos) {
5763dcfe039SThomas Monjalon 		ret = rte_pci_read_config(dev, &cap, sizeof(cap), pos);
5776ba1f63bSYuanhan Liu 		if (ret < 0) {
5786ba1f63bSYuanhan Liu 			PMD_INIT_LOG(ERR,
5796ba1f63bSYuanhan Liu 				"failed to read pci cap at pos: %x", pos);
5806ba1f63bSYuanhan Liu 			break;
5816ba1f63bSYuanhan Liu 		}
5826ba1f63bSYuanhan Liu 
583cb482cb3SJianfeng Tan 		if (cap.cap_vndr == PCI_CAP_ID_MSIX) {
584cb482cb3SJianfeng Tan 			/* Transitional devices would also have this capability,
585cb482cb3SJianfeng Tan 			 * that's why we also check if msix is enabled.
586cb482cb3SJianfeng Tan 			 * 1st byte is cap ID; 2nd byte is the position of next
587cb482cb3SJianfeng Tan 			 * cap; next two bytes are the flags.
588cb482cb3SJianfeng Tan 			 */
589cb482cb3SJianfeng Tan 			uint16_t flags = ((uint16_t *)&cap)[1];
590cb482cb3SJianfeng Tan 
591cb482cb3SJianfeng Tan 			if (flags & PCI_MSIX_ENABLE)
592fe19d49cSZhiyong Yang 				hw->use_msix = VIRTIO_MSIX_ENABLED;
593fe19d49cSZhiyong Yang 			else
594fe19d49cSZhiyong Yang 				hw->use_msix = VIRTIO_MSIX_DISABLED;
595cb482cb3SJianfeng Tan 		}
596554b6d3eSJianfeng Tan 
5976ba1f63bSYuanhan Liu 		if (cap.cap_vndr != PCI_CAP_ID_VNDR) {
5986ba1f63bSYuanhan Liu 			PMD_INIT_LOG(DEBUG,
5996ba1f63bSYuanhan Liu 				"[%2x] skipping non VNDR cap id: %02x",
6006ba1f63bSYuanhan Liu 				pos, cap.cap_vndr);
6016ba1f63bSYuanhan Liu 			goto next;
6026ba1f63bSYuanhan Liu 		}
6036ba1f63bSYuanhan Liu 
6046ba1f63bSYuanhan Liu 		PMD_INIT_LOG(DEBUG,
6056ba1f63bSYuanhan Liu 			"[%2x] cfg type: %u, bar: %u, offset: %04x, len: %u",
6066ba1f63bSYuanhan Liu 			pos, cap.cfg_type, cap.bar, cap.offset, cap.length);
6076ba1f63bSYuanhan Liu 
6086ba1f63bSYuanhan Liu 		switch (cap.cfg_type) {
6096ba1f63bSYuanhan Liu 		case VIRTIO_PCI_CAP_COMMON_CFG:
6106ba1f63bSYuanhan Liu 			hw->common_cfg = get_cfg_addr(dev, &cap);
6116ba1f63bSYuanhan Liu 			break;
6126ba1f63bSYuanhan Liu 		case VIRTIO_PCI_CAP_NOTIFY_CFG:
6133dcfe039SThomas Monjalon 			rte_pci_read_config(dev, &hw->notify_off_multiplier,
6146ba1f63bSYuanhan Liu 					4, pos + sizeof(cap));
6156ba1f63bSYuanhan Liu 			hw->notify_base = get_cfg_addr(dev, &cap);
6166ba1f63bSYuanhan Liu 			break;
6176ba1f63bSYuanhan Liu 		case VIRTIO_PCI_CAP_DEVICE_CFG:
6186ba1f63bSYuanhan Liu 			hw->dev_cfg = get_cfg_addr(dev, &cap);
6196ba1f63bSYuanhan Liu 			break;
6206ba1f63bSYuanhan Liu 		case VIRTIO_PCI_CAP_ISR_CFG:
6216ba1f63bSYuanhan Liu 			hw->isr = get_cfg_addr(dev, &cap);
6226ba1f63bSYuanhan Liu 			break;
6236ba1f63bSYuanhan Liu 		}
6246ba1f63bSYuanhan Liu 
6256ba1f63bSYuanhan Liu next:
6266ba1f63bSYuanhan Liu 		pos = cap.cap_next;
6276ba1f63bSYuanhan Liu 	}
6286ba1f63bSYuanhan Liu 
6296ba1f63bSYuanhan Liu 	if (hw->common_cfg == NULL || hw->notify_base == NULL ||
6306ba1f63bSYuanhan Liu 	    hw->dev_cfg == NULL    || hw->isr == NULL) {
6316ba1f63bSYuanhan Liu 		PMD_INIT_LOG(INFO, "no modern virtio pci device found.");
6326ba1f63bSYuanhan Liu 		return -1;
6336ba1f63bSYuanhan Liu 	}
6346ba1f63bSYuanhan Liu 
6356ba1f63bSYuanhan Liu 	PMD_INIT_LOG(INFO, "found modern virtio pci device.");
6366ba1f63bSYuanhan Liu 
6376ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "common cfg mapped at: %p", hw->common_cfg);
6386ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "device cfg mapped at: %p", hw->dev_cfg);
6396ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "isr cfg mapped at: %p", hw->isr);
6406ba1f63bSYuanhan Liu 	PMD_INIT_LOG(DEBUG, "notify base: %p, notify off multiplier: %u",
6416ba1f63bSYuanhan Liu 		hw->notify_base, hw->notify_off_multiplier);
6426ba1f63bSYuanhan Liu 
6436ba1f63bSYuanhan Liu 	return 0;
6446ba1f63bSYuanhan Liu }
6456ba1f63bSYuanhan Liu 
646ac5e1d83SHuawei Xie /*
647ac5e1d83SHuawei Xie  * Return -1:
648ac5e1d83SHuawei Xie  *   if there is error mapping with VFIO/UIO.
649ac5e1d83SHuawei Xie  *   if port map error when driver type is KDRV_NONE.
6507e40200cSHuawei Xie  *   if whitelisted but driver type is KDRV_UNKNOWN.
651ac5e1d83SHuawei Xie  * Return 1 if kernel driver is managing the device.
652ac5e1d83SHuawei Xie  * Return 0 on success.
653ac5e1d83SHuawei Xie  */
654d5bbeefcSYuanhan Liu int
655a60a0c15SJianfeng Tan vtpci_init(struct rte_pci_device *dev, struct virtio_hw *hw)
656d5bbeefcSYuanhan Liu {
6576ba1f63bSYuanhan Liu 	/*
6586ba1f63bSYuanhan Liu 	 * Try if we can succeed reading virtio pci caps, which exists
6596ba1f63bSYuanhan Liu 	 * only on modern pci device. If failed, we fallback to legacy
6606ba1f63bSYuanhan Liu 	 * virtio handling.
6616ba1f63bSYuanhan Liu 	 */
6626ba1f63bSYuanhan Liu 	if (virtio_read_caps(dev, hw) == 0) {
6636ba1f63bSYuanhan Liu 		PMD_INIT_LOG(INFO, "modern virtio pci detected.");
664553f4593SYuanhan Liu 		virtio_hw_internal[hw->port_id].vtpci_ops = &modern_ops;
6656ba1f63bSYuanhan Liu 		hw->modern = 1;
6666ba1f63bSYuanhan Liu 		return 0;
6676ba1f63bSYuanhan Liu 	}
6686ba1f63bSYuanhan Liu 
6696ba1f63bSYuanhan Liu 	PMD_INIT_LOG(INFO, "trying with legacy virtio pci.");
6703dcfe039SThomas Monjalon 	if (rte_pci_ioport_map(dev, 0, VTPCI_IO(hw)) < 0) {
671ac5e1d83SHuawei Xie 		if (dev->kdrv == RTE_KDRV_UNKNOWN &&
67213a1317dSJan Viktorin 		    (!dev->device.devargs ||
6732b0e39c1SGaetan Rivet 		     dev->device.devargs->bus !=
6742b0e39c1SGaetan Rivet 		     rte_bus_find_by_name("pci"))) {
675ac5e1d83SHuawei Xie 			PMD_INIT_LOG(INFO,
676ac5e1d83SHuawei Xie 				"skip kernel managed virtio device.");
677ac5e1d83SHuawei Xie 			return 1;
678ac5e1d83SHuawei Xie 		}
679c52afa68SYuanhan Liu 		return -1;
680ac5e1d83SHuawei Xie 	}
6816ba1f63bSYuanhan Liu 
682553f4593SYuanhan Liu 	virtio_hw_internal[hw->port_id].vtpci_ops = &legacy_ops;
6836ba1f63bSYuanhan Liu 	hw->modern   = 0;
684c52afa68SYuanhan Liu 
685d5bbeefcSYuanhan Liu 	return 0;
6866c3169a3SBruce Richardson }
687fe19d49cSZhiyong Yang 
688fe19d49cSZhiyong Yang enum virtio_msix_status
689fe19d49cSZhiyong Yang vtpci_msix_detect(struct rte_pci_device *dev)
690fe19d49cSZhiyong Yang {
691fe19d49cSZhiyong Yang 	uint8_t pos;
692fe19d49cSZhiyong Yang 	struct virtio_pci_cap cap;
693fe19d49cSZhiyong Yang 	int ret;
694fe19d49cSZhiyong Yang 
695fe19d49cSZhiyong Yang 	ret = rte_pci_read_config(dev, &pos, 1, PCI_CAPABILITY_LIST);
696fe19d49cSZhiyong Yang 	if (ret < 0) {
697fe19d49cSZhiyong Yang 		PMD_INIT_LOG(DEBUG, "failed to read pci capability list");
698fe19d49cSZhiyong Yang 		return VIRTIO_MSIX_NONE;
699fe19d49cSZhiyong Yang 	}
700fe19d49cSZhiyong Yang 
701fe19d49cSZhiyong Yang 	while (pos) {
702fe19d49cSZhiyong Yang 		ret = rte_pci_read_config(dev, &cap, sizeof(cap), pos);
703fe19d49cSZhiyong Yang 		if (ret < 0) {
704fe19d49cSZhiyong Yang 			PMD_INIT_LOG(ERR,
705fe19d49cSZhiyong Yang 				"failed to read pci cap at pos: %x", pos);
706fe19d49cSZhiyong Yang 			break;
707fe19d49cSZhiyong Yang 		}
708fe19d49cSZhiyong Yang 
709fe19d49cSZhiyong Yang 		if (cap.cap_vndr == PCI_CAP_ID_MSIX) {
710fe19d49cSZhiyong Yang 			uint16_t flags = ((uint16_t *)&cap)[1];
711fe19d49cSZhiyong Yang 
712fe19d49cSZhiyong Yang 			if (flags & PCI_MSIX_ENABLE)
713fe19d49cSZhiyong Yang 				return VIRTIO_MSIX_ENABLED;
714fe19d49cSZhiyong Yang 			else
715fe19d49cSZhiyong Yang 				return VIRTIO_MSIX_DISABLED;
716fe19d49cSZhiyong Yang 		}
717fe19d49cSZhiyong Yang 
718fe19d49cSZhiyong Yang 		pos = cap.cap_next;
719fe19d49cSZhiyong Yang 	}
720fe19d49cSZhiyong Yang 
721fe19d49cSZhiyong Yang 	return VIRTIO_MSIX_NONE;
722fe19d49cSZhiyong Yang }
723