13126df22SRasesh Mody /* SPDX-License-Identifier: BSD-3-Clause
29adde217SRasesh Mody * Copyright (c) 2016 - 2018 Cavium Inc.
3ec94dbc5SRasesh Mody * All rights reserved.
49adde217SRasesh Mody * www.cavium.com
5ec94dbc5SRasesh Mody */
6ec94dbc5SRasesh Mody
7ec94dbc5SRasesh Mody #ifndef __ECORE_INT_API_H__
8ec94dbc5SRasesh Mody #define __ECORE_INT_API_H__
9ec94dbc5SRasesh Mody
10ec94dbc5SRasesh Mody #ifndef __EXTRACT__LINUX__
11ec94dbc5SRasesh Mody #define ECORE_SB_IDX 0x0002
12ec94dbc5SRasesh Mody
13ec94dbc5SRasesh Mody #define RX_PI 0
14ec94dbc5SRasesh Mody #define TX_PI(tc) (RX_PI + 1 + tc)
15ec94dbc5SRasesh Mody
16ec94dbc5SRasesh Mody #ifndef ECORE_INT_MODE
17ec94dbc5SRasesh Mody #define ECORE_INT_MODE
18ec94dbc5SRasesh Mody enum ecore_int_mode {
19ec94dbc5SRasesh Mody ECORE_INT_MODE_INTA,
20ec94dbc5SRasesh Mody ECORE_INT_MODE_MSIX,
21ec94dbc5SRasesh Mody ECORE_INT_MODE_MSI,
22ec94dbc5SRasesh Mody ECORE_INT_MODE_POLL,
23ec94dbc5SRasesh Mody };
24ec94dbc5SRasesh Mody #endif
25ec94dbc5SRasesh Mody
26ec94dbc5SRasesh Mody struct ecore_sb_info {
27*3b307c55SRasesh Mody void *sb_virt; /* ptr to "struct status_block_e{4,5}" */
28*3b307c55SRasesh Mody u32 sb_size; /* size of "struct status_block_e{4,5}" */
29*3b307c55SRasesh Mody __le16 *sb_pi_array; /* ptr to "sb_virt->pi_array" */
30*3b307c55SRasesh Mody __le32 *sb_prod_index; /* ptr to "sb_virt->prod_index" */
31*3b307c55SRasesh Mody #define STATUS_BLOCK_PROD_INDEX_MASK 0xFFFFFF
32*3b307c55SRasesh Mody
33ec94dbc5SRasesh Mody dma_addr_t sb_phys;
34ec94dbc5SRasesh Mody u32 sb_ack; /* Last given ack */
35ec94dbc5SRasesh Mody u16 igu_sb_id;
36ec94dbc5SRasesh Mody void OSAL_IOMEM *igu_addr;
37ec94dbc5SRasesh Mody u8 flags;
38ec94dbc5SRasesh Mody #define ECORE_SB_INFO_INIT 0x1
39ec94dbc5SRasesh Mody #define ECORE_SB_INFO_SETUP 0x2
40ec94dbc5SRasesh Mody
41ec94dbc5SRasesh Mody #ifdef ECORE_CONFIG_DIRECT_HWFN
42ec94dbc5SRasesh Mody struct ecore_hwfn *p_hwfn;
43ec94dbc5SRasesh Mody #endif
44ec94dbc5SRasesh Mody struct ecore_dev *p_dev;
45ec94dbc5SRasesh Mody };
46ec94dbc5SRasesh Mody
471a998268SRasesh Mody struct ecore_sb_info_dbg {
481a998268SRasesh Mody u32 igu_prod;
491a998268SRasesh Mody u32 igu_cons;
50*3b307c55SRasesh Mody u16 pi[PIS_PER_SB];
511a998268SRasesh Mody };
521a998268SRasesh Mody
53ec94dbc5SRasesh Mody struct ecore_sb_cnt_info {
546e4fcea9SRasesh Mody /* Original, current, and free SBs for PF */
556e4fcea9SRasesh Mody int orig;
566e4fcea9SRasesh Mody int cnt;
576e4fcea9SRasesh Mody int free_cnt;
586e4fcea9SRasesh Mody
596e4fcea9SRasesh Mody /* Original, current and free SBS for child VFs */
606e4fcea9SRasesh Mody int iov_orig;
616e4fcea9SRasesh Mody int iov_cnt;
626e4fcea9SRasesh Mody int free_cnt_iov;
63ec94dbc5SRasesh Mody };
64ec94dbc5SRasesh Mody
ecore_sb_update_sb_idx(struct ecore_sb_info * sb_info)65ec94dbc5SRasesh Mody static OSAL_INLINE u16 ecore_sb_update_sb_idx(struct ecore_sb_info *sb_info)
66ec94dbc5SRasesh Mody {
67ec94dbc5SRasesh Mody u32 prod = 0;
68ec94dbc5SRasesh Mody u16 rc = 0;
69ec94dbc5SRasesh Mody
70ec94dbc5SRasesh Mody /* barrier(); status block is written to by the chip */
71ec94dbc5SRasesh Mody /* FIXME: need some sort of barrier. */
72*3b307c55SRasesh Mody prod = OSAL_LE32_TO_CPU(*sb_info->sb_prod_index) &
7352fa735cSRasesh Mody STATUS_BLOCK_PROD_INDEX_MASK;
74ec94dbc5SRasesh Mody if (sb_info->sb_ack != prod) {
75ec94dbc5SRasesh Mody sb_info->sb_ack = prod;
76ec94dbc5SRasesh Mody rc |= ECORE_SB_IDX;
77ec94dbc5SRasesh Mody }
78ec94dbc5SRasesh Mody
79ec94dbc5SRasesh Mody OSAL_MMIOWB(sb_info->p_dev);
80ec94dbc5SRasesh Mody return rc;
81ec94dbc5SRasesh Mody }
82ec94dbc5SRasesh Mody
83ec94dbc5SRasesh Mody /**
84ec94dbc5SRasesh Mody *
85ec94dbc5SRasesh Mody * @brief This function creates an update command for interrupts that is
86ec94dbc5SRasesh Mody * written to the IGU.
87ec94dbc5SRasesh Mody *
88ec94dbc5SRasesh Mody * @param sb_info - This is the structure allocated and
89ec94dbc5SRasesh Mody * initialized per status block. Assumption is
90ec94dbc5SRasesh Mody * that it was initialized using ecore_sb_init
91ec94dbc5SRasesh Mody * @param int_cmd - Enable/Disable/Nop
92ec94dbc5SRasesh Mody * @param upd_flg - whether igu consumer should be
93ec94dbc5SRasesh Mody * updated.
94ec94dbc5SRasesh Mody *
95ec94dbc5SRasesh Mody * @return OSAL_INLINE void
96ec94dbc5SRasesh Mody */
ecore_sb_ack(struct ecore_sb_info * sb_info,enum igu_int_cmd int_cmd,u8 upd_flg)97ec94dbc5SRasesh Mody static OSAL_INLINE void ecore_sb_ack(struct ecore_sb_info *sb_info,
98ec94dbc5SRasesh Mody enum igu_int_cmd int_cmd, u8 upd_flg)
99ec94dbc5SRasesh Mody {
1009ed26bc7SRasesh Mody struct igu_prod_cons_update igu_ack;
101ec94dbc5SRasesh Mody
1029ed26bc7SRasesh Mody OSAL_MEMSET(&igu_ack, 0, sizeof(struct igu_prod_cons_update));
103ec94dbc5SRasesh Mody igu_ack.sb_id_and_flags =
104ec94dbc5SRasesh Mody ((sb_info->sb_ack << IGU_PROD_CONS_UPDATE_SB_INDEX_SHIFT) |
105ec94dbc5SRasesh Mody (upd_flg << IGU_PROD_CONS_UPDATE_UPDATE_FLAG_SHIFT) |
106ec94dbc5SRasesh Mody (int_cmd << IGU_PROD_CONS_UPDATE_ENABLE_INT_SHIFT) |
107ec94dbc5SRasesh Mody (IGU_SEG_ACCESS_REG << IGU_PROD_CONS_UPDATE_SEGMENT_ACCESS_SHIFT));
108ec94dbc5SRasesh Mody
109ec94dbc5SRasesh Mody #ifdef ECORE_CONFIG_DIRECT_HWFN
110ec94dbc5SRasesh Mody DIRECT_REG_WR(sb_info->p_hwfn, sb_info->igu_addr,
111ec94dbc5SRasesh Mody igu_ack.sb_id_and_flags);
112ec94dbc5SRasesh Mody #else
113ec94dbc5SRasesh Mody DIRECT_REG_WR(OSAL_NULL, sb_info->igu_addr, igu_ack.sb_id_and_flags);
114ec94dbc5SRasesh Mody #endif
115ec94dbc5SRasesh Mody /* Both segments (interrupts & acks) are written to same place address;
116ec94dbc5SRasesh Mody * Need to guarantee all commands will be received (in-order) by HW.
117ec94dbc5SRasesh Mody */
118ec94dbc5SRasesh Mody OSAL_MMIOWB(sb_info->p_dev);
119ec94dbc5SRasesh Mody OSAL_BARRIER(sb_info->p_dev);
120ec94dbc5SRasesh Mody }
121ec94dbc5SRasesh Mody
122ec94dbc5SRasesh Mody #ifdef ECORE_CONFIG_DIRECT_HWFN
__internal_ram_wr(struct ecore_hwfn * p_hwfn,void OSAL_IOMEM * addr,int size,u32 * data)123ec94dbc5SRasesh Mody static OSAL_INLINE void __internal_ram_wr(struct ecore_hwfn *p_hwfn,
124ec94dbc5SRasesh Mody void OSAL_IOMEM *addr,
125ec94dbc5SRasesh Mody int size, u32 *data)
126ec94dbc5SRasesh Mody #else
127af785e47SRasesh Mody static OSAL_INLINE void __internal_ram_wr(__rte_unused void *p_hwfn,
128ec94dbc5SRasesh Mody void OSAL_IOMEM *addr,
129ec94dbc5SRasesh Mody int size, u32 *data)
130ec94dbc5SRasesh Mody #endif
131ec94dbc5SRasesh Mody {
132ec94dbc5SRasesh Mody unsigned int i;
133ec94dbc5SRasesh Mody
134ec94dbc5SRasesh Mody for (i = 0; i < size / sizeof(*data); i++)
135ec94dbc5SRasesh Mody DIRECT_REG_WR(p_hwfn, &((u32 OSAL_IOMEM *)addr)[i], data[i]);
136ec94dbc5SRasesh Mody }
137ec94dbc5SRasesh Mody
138ec94dbc5SRasesh Mody #ifdef ECORE_CONFIG_DIRECT_HWFN
__internal_ram_wr_relaxed(struct ecore_hwfn * p_hwfn,void OSAL_IOMEM * addr,int size,u32 * data)13994ce0796SSantosh Shukla static OSAL_INLINE void __internal_ram_wr_relaxed(struct ecore_hwfn *p_hwfn,
14094ce0796SSantosh Shukla void OSAL_IOMEM * addr,
14194ce0796SSantosh Shukla int size, u32 *data)
14294ce0796SSantosh Shukla #else
143af785e47SRasesh Mody static OSAL_INLINE void __internal_ram_wr_relaxed(__rte_unused void *p_hwfn,
14494ce0796SSantosh Shukla void OSAL_IOMEM * addr,
14594ce0796SSantosh Shukla int size, u32 *data)
14694ce0796SSantosh Shukla #endif
14794ce0796SSantosh Shukla {
14894ce0796SSantosh Shukla unsigned int i;
14994ce0796SSantosh Shukla
15094ce0796SSantosh Shukla for (i = 0; i < size / sizeof(*data); i++)
15194ce0796SSantosh Shukla DIRECT_REG_WR_RELAXED(p_hwfn, &((u32 OSAL_IOMEM *)addr)[i],
15294ce0796SSantosh Shukla data[i]);
15394ce0796SSantosh Shukla }
15494ce0796SSantosh Shukla
15594ce0796SSantosh Shukla #ifdef ECORE_CONFIG_DIRECT_HWFN
internal_ram_wr(struct ecore_hwfn * p_hwfn,void OSAL_IOMEM * addr,int size,u32 * data)156ec94dbc5SRasesh Mody static OSAL_INLINE void internal_ram_wr(struct ecore_hwfn *p_hwfn,
157ec94dbc5SRasesh Mody void OSAL_IOMEM * addr,
158ec94dbc5SRasesh Mody int size, u32 *data)
159ec94dbc5SRasesh Mody {
16094ce0796SSantosh Shukla __internal_ram_wr_relaxed(p_hwfn, addr, size, data);
161ec94dbc5SRasesh Mody }
162ec94dbc5SRasesh Mody #else
internal_ram_wr(void OSAL_IOMEM * addr,int size,u32 * data)163ec94dbc5SRasesh Mody static OSAL_INLINE void internal_ram_wr(void OSAL_IOMEM *addr,
164ec94dbc5SRasesh Mody int size, u32 *data)
165ec94dbc5SRasesh Mody {
16694ce0796SSantosh Shukla __internal_ram_wr_relaxed(OSAL_NULL, addr, size, data);
167ec94dbc5SRasesh Mody }
168ec94dbc5SRasesh Mody #endif
16994ce0796SSantosh Shukla
170ec94dbc5SRasesh Mody #endif
171ec94dbc5SRasesh Mody
172ec94dbc5SRasesh Mody struct ecore_hwfn;
173ec94dbc5SRasesh Mody struct ecore_ptt;
174ec94dbc5SRasesh Mody
175ec94dbc5SRasesh Mody enum ecore_coalescing_fsm {
176ec94dbc5SRasesh Mody ECORE_COAL_RX_STATE_MACHINE,
177ec94dbc5SRasesh Mody ECORE_COAL_TX_STATE_MACHINE
178ec94dbc5SRasesh Mody };
179ec94dbc5SRasesh Mody
180ec94dbc5SRasesh Mody /**
181ec94dbc5SRasesh Mody * @brief ecore_int_cau_conf_pi - configure cau for a given
182ec94dbc5SRasesh Mody * status block
183ec94dbc5SRasesh Mody *
184ec94dbc5SRasesh Mody * @param p_hwfn
185ec94dbc5SRasesh Mody * @param p_ptt
1866e4fcea9SRasesh Mody * @param p_sb
187ec94dbc5SRasesh Mody * @param pi_index
188ec94dbc5SRasesh Mody * @param state
189ec94dbc5SRasesh Mody * @param timeset
190ec94dbc5SRasesh Mody */
191ec94dbc5SRasesh Mody void ecore_int_cau_conf_pi(struct ecore_hwfn *p_hwfn,
192ec94dbc5SRasesh Mody struct ecore_ptt *p_ptt,
1936e4fcea9SRasesh Mody struct ecore_sb_info *p_sb,
194ec94dbc5SRasesh Mody u32 pi_index,
195ec94dbc5SRasesh Mody enum ecore_coalescing_fsm coalescing_fsm,
196ec94dbc5SRasesh Mody u8 timeset);
197ec94dbc5SRasesh Mody
198ec94dbc5SRasesh Mody /**
199ec94dbc5SRasesh Mody *
200ec94dbc5SRasesh Mody * @brief ecore_int_igu_enable_int - enable device interrupts
201ec94dbc5SRasesh Mody *
202ec94dbc5SRasesh Mody * @param p_hwfn
203ec94dbc5SRasesh Mody * @param p_ptt
204ec94dbc5SRasesh Mody * @param int_mode - interrupt mode to use
205ec94dbc5SRasesh Mody */
206ec94dbc5SRasesh Mody void ecore_int_igu_enable_int(struct ecore_hwfn *p_hwfn,
207ec94dbc5SRasesh Mody struct ecore_ptt *p_ptt,
208ec94dbc5SRasesh Mody enum ecore_int_mode int_mode);
209ec94dbc5SRasesh Mody
210ec94dbc5SRasesh Mody /**
211ec94dbc5SRasesh Mody *
212ec94dbc5SRasesh Mody * @brief ecore_int_igu_disable_int - disable device interrupts
213ec94dbc5SRasesh Mody *
214ec94dbc5SRasesh Mody * @param p_hwfn
215ec94dbc5SRasesh Mody * @param p_ptt
216ec94dbc5SRasesh Mody */
217ec94dbc5SRasesh Mody void ecore_int_igu_disable_int(struct ecore_hwfn *p_hwfn,
218ec94dbc5SRasesh Mody struct ecore_ptt *p_ptt);
219ec94dbc5SRasesh Mody
220ec94dbc5SRasesh Mody /**
221ec94dbc5SRasesh Mody *
222ec94dbc5SRasesh Mody * @brief ecore_int_igu_read_sisr_reg - Reads the single isr multiple dpc
223ec94dbc5SRasesh Mody * register from igu.
224ec94dbc5SRasesh Mody *
225ec94dbc5SRasesh Mody * @param p_hwfn
226ec94dbc5SRasesh Mody *
227ec94dbc5SRasesh Mody * @return u64
228ec94dbc5SRasesh Mody */
229ec94dbc5SRasesh Mody u64 ecore_int_igu_read_sisr_reg(struct ecore_hwfn *p_hwfn);
230ec94dbc5SRasesh Mody
231ec94dbc5SRasesh Mody #define ECORE_SP_SB_ID 0xffff
2326e4fcea9SRasesh Mody
233ec94dbc5SRasesh Mody /**
234ec94dbc5SRasesh Mody * @brief ecore_int_sb_init - Initializes the sb_info structure.
235ec94dbc5SRasesh Mody *
236ec94dbc5SRasesh Mody * once the structure is initialized it can be passed to sb related functions.
237ec94dbc5SRasesh Mody *
238ec94dbc5SRasesh Mody * @param p_hwfn
239ec94dbc5SRasesh Mody * @param p_ptt
240ec94dbc5SRasesh Mody * @param sb_info points to an uninitialized (but
241ec94dbc5SRasesh Mody * allocated) sb_info structure
242ec94dbc5SRasesh Mody * @param sb_virt_addr
243ec94dbc5SRasesh Mody * @param sb_phy_addr
244ec94dbc5SRasesh Mody * @param sb_id the sb_id to be used (zero based in driver)
245ec94dbc5SRasesh Mody * should use ECORE_SP_SB_ID for SP Status block
246ec94dbc5SRasesh Mody *
247ec94dbc5SRasesh Mody * @return enum _ecore_status_t
248ec94dbc5SRasesh Mody */
249ec94dbc5SRasesh Mody enum _ecore_status_t ecore_int_sb_init(struct ecore_hwfn *p_hwfn,
250ec94dbc5SRasesh Mody struct ecore_ptt *p_ptt,
251ec94dbc5SRasesh Mody struct ecore_sb_info *sb_info,
252ec94dbc5SRasesh Mody void *sb_virt_addr,
253ec94dbc5SRasesh Mody dma_addr_t sb_phy_addr, u16 sb_id);
254ec94dbc5SRasesh Mody /**
255ec94dbc5SRasesh Mody * @brief ecore_int_sb_setup - Setup the sb.
256ec94dbc5SRasesh Mody *
257ec94dbc5SRasesh Mody * @param p_hwfn
258ec94dbc5SRasesh Mody * @param p_ptt
259ec94dbc5SRasesh Mody * @param sb_info initialized sb_info structure
260ec94dbc5SRasesh Mody */
261ec94dbc5SRasesh Mody void ecore_int_sb_setup(struct ecore_hwfn *p_hwfn,
262ec94dbc5SRasesh Mody struct ecore_ptt *p_ptt, struct ecore_sb_info *sb_info);
263ec94dbc5SRasesh Mody
264ec94dbc5SRasesh Mody /**
265ec94dbc5SRasesh Mody * @brief ecore_int_sb_release - releases the sb_info structure.
266ec94dbc5SRasesh Mody *
267ec94dbc5SRasesh Mody * once the structure is released, it's memory can be freed
268ec94dbc5SRasesh Mody *
269ec94dbc5SRasesh Mody * @param p_hwfn
270ec94dbc5SRasesh Mody * @param sb_info points to an allocated sb_info structure
271ec94dbc5SRasesh Mody * @param sb_id the sb_id to be used (zero based in driver)
272ec94dbc5SRasesh Mody * should never be equal to ECORE_SP_SB_ID
273ec94dbc5SRasesh Mody * (SP Status block)
274ec94dbc5SRasesh Mody *
275ec94dbc5SRasesh Mody * @return enum _ecore_status_t
276ec94dbc5SRasesh Mody */
277ec94dbc5SRasesh Mody enum _ecore_status_t ecore_int_sb_release(struct ecore_hwfn *p_hwfn,
278ec94dbc5SRasesh Mody struct ecore_sb_info *sb_info,
279ec94dbc5SRasesh Mody u16 sb_id);
280ec94dbc5SRasesh Mody
281ec94dbc5SRasesh Mody /**
282ec94dbc5SRasesh Mody * @brief ecore_int_sp_dpc - To be called when an interrupt is received on the
283ec94dbc5SRasesh Mody * default status block.
284ec94dbc5SRasesh Mody *
285ec94dbc5SRasesh Mody * @param p_hwfn - pointer to hwfn
286ec94dbc5SRasesh Mody *
287ec94dbc5SRasesh Mody */
288ec94dbc5SRasesh Mody void ecore_int_sp_dpc(osal_int_ptr_t hwfn_cookie);
289ec94dbc5SRasesh Mody
290ec94dbc5SRasesh Mody /**
291ec94dbc5SRasesh Mody * @brief ecore_int_get_num_sbs - get the number of status
292ec94dbc5SRasesh Mody * blocks configured for this funciton in the igu.
293ec94dbc5SRasesh Mody *
294ec94dbc5SRasesh Mody * @param p_hwfn
295ec94dbc5SRasesh Mody * @param p_sb_cnt_info
296ec94dbc5SRasesh Mody *
297ec94dbc5SRasesh Mody * @return
298ec94dbc5SRasesh Mody */
299ec94dbc5SRasesh Mody void ecore_int_get_num_sbs(struct ecore_hwfn *p_hwfn,
300ec94dbc5SRasesh Mody struct ecore_sb_cnt_info *p_sb_cnt_info);
301ec94dbc5SRasesh Mody
302ec94dbc5SRasesh Mody /**
303ec94dbc5SRasesh Mody * @brief ecore_int_disable_post_isr_release - performs the cleanup post ISR
304ec94dbc5SRasesh Mody * release. The API need to be called after releasing all slowpath IRQs
305ec94dbc5SRasesh Mody * of the device.
306ec94dbc5SRasesh Mody *
307ec94dbc5SRasesh Mody * @param p_dev
308ec94dbc5SRasesh Mody *
309ec94dbc5SRasesh Mody */
310ec94dbc5SRasesh Mody void ecore_int_disable_post_isr_release(struct ecore_dev *p_dev);
311ec94dbc5SRasesh Mody
31222d07d93SRasesh Mody /**
31322d07d93SRasesh Mody * @brief ecore_int_attn_clr_enable - sets whether the general behavior is
31422d07d93SRasesh Mody * preventing attentions from being reasserted, or following the
31522d07d93SRasesh Mody * attributes of the specific attention.
31622d07d93SRasesh Mody *
31722d07d93SRasesh Mody * @param p_dev
31822d07d93SRasesh Mody * @param clr_enable
31922d07d93SRasesh Mody *
32022d07d93SRasesh Mody */
32122d07d93SRasesh Mody void ecore_int_attn_clr_enable(struct ecore_dev *p_dev, bool clr_enable);
32222d07d93SRasesh Mody
3231a998268SRasesh Mody /**
3241a998268SRasesh Mody * @brief Read debug information regarding a given SB.
3251a998268SRasesh Mody *
3261a998268SRasesh Mody * @param p_hwfn
3271a998268SRasesh Mody * @param p_ptt
3281a998268SRasesh Mody * @param p_sb - point to Status block for which we want to get info.
3291a998268SRasesh Mody * @param p_info - pointer to struct to fill with information regarding SB.
3301a998268SRasesh Mody *
3311a998268SRasesh Mody * @return ECORE_SUCCESS if pointer is filled; failure otherwise.
3321a998268SRasesh Mody */
3331a998268SRasesh Mody enum _ecore_status_t ecore_int_get_sb_dbg(struct ecore_hwfn *p_hwfn,
3341a998268SRasesh Mody struct ecore_ptt *p_ptt,
3351a998268SRasesh Mody struct ecore_sb_info *p_sb,
3361a998268SRasesh Mody struct ecore_sb_info_dbg *p_info);
3371a998268SRasesh Mody
3386e4fcea9SRasesh Mody /**
3396e4fcea9SRasesh Mody * @brief - Move a free Status block between PF and child VF
3406e4fcea9SRasesh Mody *
3416e4fcea9SRasesh Mody * @param p_hwfn
3426e4fcea9SRasesh Mody * @param p_ptt
3436e4fcea9SRasesh Mody * @param sb_id - The PF fastpath vector to be moved [re-assigned if claiming
3446e4fcea9SRasesh Mody * from VF, given-up if moving to VF]
3456e4fcea9SRasesh Mody * @param b_to_vf - PF->VF == true, VF->PF == false
3466e4fcea9SRasesh Mody *
3476e4fcea9SRasesh Mody * @return ECORE_SUCCESS if SB successfully moved.
3486e4fcea9SRasesh Mody */
3496e4fcea9SRasesh Mody enum _ecore_status_t
3506e4fcea9SRasesh Mody ecore_int_igu_relocate_sb(struct ecore_hwfn *p_hwfn, struct ecore_ptt *p_ptt,
3516e4fcea9SRasesh Mody u16 sb_id, bool b_to_vf);
35215dfc1ecSRasesh Mody
35315dfc1ecSRasesh Mody /**
35415dfc1ecSRasesh Mody * @brief - Doorbell Recovery handler.
35515dfc1ecSRasesh Mody * Run DB_REAL_DEAL doorbell recovery in case of PF overflow
35615dfc1ecSRasesh Mody * (and flush DORQ if needed), otherwise run DB_REC_ONCE.
35715dfc1ecSRasesh Mody *
35815dfc1ecSRasesh Mody * @param p_hwfn
35915dfc1ecSRasesh Mody * @param p_ptt
36015dfc1ecSRasesh Mody */
36115dfc1ecSRasesh Mody enum _ecore_status_t ecore_db_rec_handler(struct ecore_hwfn *p_hwfn,
36215dfc1ecSRasesh Mody struct ecore_ptt *p_ptt);
363ec94dbc5SRasesh Mody #endif
364