1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright 2015 6WIND S.A. 3 * Copyright 2015 Mellanox Technologies, Ltd 4 */ 5 6 #include <unistd.h> 7 8 #include <rte_ether.h> 9 #include <ethdev_driver.h> 10 #include <rte_interrupts.h> 11 #include <rte_alarm.h> 12 #include <rte_cycles.h> 13 14 #include <mlx5_malloc.h> 15 16 #include "mlx5.h" 17 #include "mlx5_flow.h" 18 #include "mlx5_rx.h" 19 #include "mlx5_tx.h" 20 #include "mlx5_utils.h" 21 #include "rte_pmd_mlx5.h" 22 23 /** 24 * Stop traffic on Tx queues. 25 * 26 * @param dev 27 * Pointer to Ethernet device structure. 28 */ 29 static void 30 mlx5_txq_stop(struct rte_eth_dev *dev) 31 { 32 struct mlx5_priv *priv = dev->data->dev_private; 33 unsigned int i; 34 35 for (i = 0; i != priv->txqs_n; ++i) 36 mlx5_txq_release(dev, i); 37 } 38 39 /** 40 * Start traffic on Tx queues. 41 * 42 * @param dev 43 * Pointer to Ethernet device structure. 44 * 45 * @return 46 * 0 on success, a negative errno value otherwise and rte_errno is set. 47 */ 48 static int 49 mlx5_txq_start(struct rte_eth_dev *dev) 50 { 51 struct mlx5_priv *priv = dev->data->dev_private; 52 unsigned int i; 53 int ret; 54 55 for (i = 0; i != priv->txqs_n; ++i) { 56 struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 57 struct mlx5_txq_data *txq_data = &txq_ctrl->txq; 58 uint32_t flags = MLX5_MEM_RTE | MLX5_MEM_ZERO; 59 60 if (!txq_ctrl) 61 continue; 62 if (!txq_ctrl->is_hairpin) 63 txq_alloc_elts(txq_ctrl); 64 MLX5_ASSERT(!txq_ctrl->obj); 65 txq_ctrl->obj = mlx5_malloc(flags, sizeof(struct mlx5_txq_obj), 66 0, txq_ctrl->socket); 67 if (!txq_ctrl->obj) { 68 DRV_LOG(ERR, "Port %u Tx queue %u cannot allocate " 69 "memory resources.", dev->data->port_id, 70 txq_data->idx); 71 rte_errno = ENOMEM; 72 goto error; 73 } 74 ret = priv->obj_ops.txq_obj_new(dev, i); 75 if (ret < 0) { 76 mlx5_free(txq_ctrl->obj); 77 txq_ctrl->obj = NULL; 78 goto error; 79 } 80 if (!txq_ctrl->is_hairpin) { 81 size_t size = txq_data->cqe_s * sizeof(*txq_data->fcqs); 82 83 txq_data->fcqs = mlx5_malloc(flags, size, 84 RTE_CACHE_LINE_SIZE, 85 txq_ctrl->socket); 86 if (!txq_data->fcqs) { 87 DRV_LOG(ERR, "Port %u Tx queue %u cannot " 88 "allocate memory (FCQ).", 89 dev->data->port_id, i); 90 rte_errno = ENOMEM; 91 goto error; 92 } 93 } 94 DRV_LOG(DEBUG, "Port %u txq %u updated with %p.", 95 dev->data->port_id, i, (void *)&txq_ctrl->obj); 96 LIST_INSERT_HEAD(&priv->txqsobj, txq_ctrl->obj, next); 97 } 98 return 0; 99 error: 100 ret = rte_errno; /* Save rte_errno before cleanup. */ 101 do { 102 mlx5_txq_release(dev, i); 103 } while (i-- != 0); 104 rte_errno = ret; /* Restore rte_errno. */ 105 return -rte_errno; 106 } 107 108 /** 109 * Register Rx queue mempools and fill the Rx queue cache. 110 * This function tolerates repeated mempool registration. 111 * 112 * @param[in] rxq_ctrl 113 * Rx queue control data. 114 * 115 * @return 116 * 0 on success, (-1) on failure and rte_errno is set. 117 */ 118 static int 119 mlx5_rxq_mempool_register(struct mlx5_rxq_ctrl *rxq_ctrl) 120 { 121 struct rte_mempool *mp; 122 uint32_t s; 123 int ret = 0; 124 125 mlx5_mr_flush_local_cache(&rxq_ctrl->rxq.mr_ctrl); 126 /* MPRQ mempool is registered on creation, just fill the cache. */ 127 if (mlx5_rxq_mprq_enabled(&rxq_ctrl->rxq)) 128 return mlx5_mr_mempool_populate_cache(&rxq_ctrl->rxq.mr_ctrl, 129 rxq_ctrl->rxq.mprq_mp); 130 for (s = 0; s < rxq_ctrl->rxq.rxseg_n; s++) { 131 bool is_extmem; 132 133 mp = rxq_ctrl->rxq.rxseg[s].mp; 134 is_extmem = (rte_pktmbuf_priv_flags(mp) & 135 RTE_PKTMBUF_POOL_F_PINNED_EXT_BUF) != 0; 136 ret = mlx5_mr_mempool_register(rxq_ctrl->sh->cdev, mp, 137 is_extmem); 138 if (ret < 0 && rte_errno != EEXIST) 139 return ret; 140 ret = mlx5_mr_mempool_populate_cache(&rxq_ctrl->rxq.mr_ctrl, 141 mp); 142 if (ret < 0) 143 return ret; 144 } 145 return 0; 146 } 147 148 /** 149 * Stop traffic on Rx queues. 150 * 151 * @param dev 152 * Pointer to Ethernet device structure. 153 */ 154 static void 155 mlx5_rxq_stop(struct rte_eth_dev *dev) 156 { 157 struct mlx5_priv *priv = dev->data->dev_private; 158 unsigned int i; 159 160 for (i = 0; i != priv->rxqs_n; ++i) 161 mlx5_rxq_release(dev, i); 162 } 163 164 static int 165 mlx5_rxq_ctrl_prepare(struct rte_eth_dev *dev, struct mlx5_rxq_ctrl *rxq_ctrl, 166 unsigned int idx) 167 { 168 int ret = 0; 169 170 if (!rxq_ctrl->is_hairpin) { 171 /* 172 * Pre-register the mempools. Regardless of whether 173 * the implicit registration is enabled or not, 174 * Rx mempool destruction is tracked to free MRs. 175 */ 176 if (mlx5_rxq_mempool_register(rxq_ctrl) < 0) 177 return -rte_errno; 178 ret = rxq_alloc_elts(rxq_ctrl); 179 if (ret) 180 return ret; 181 } 182 MLX5_ASSERT(!rxq_ctrl->obj); 183 rxq_ctrl->obj = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, 184 sizeof(*rxq_ctrl->obj), 0, 185 rxq_ctrl->socket); 186 if (!rxq_ctrl->obj) { 187 DRV_LOG(ERR, "Port %u Rx queue %u can't allocate resources.", 188 dev->data->port_id, idx); 189 rte_errno = ENOMEM; 190 return -rte_errno; 191 } 192 DRV_LOG(DEBUG, "Port %u rxq %u updated with %p.", dev->data->port_id, 193 idx, (void *)&rxq_ctrl->obj); 194 return 0; 195 } 196 197 /** 198 * Start traffic on Rx queues. 199 * 200 * @param dev 201 * Pointer to Ethernet device structure. 202 * 203 * @return 204 * 0 on success, a negative errno value otherwise and rte_errno is set. 205 */ 206 static int 207 mlx5_rxq_start(struct rte_eth_dev *dev) 208 { 209 struct mlx5_priv *priv = dev->data->dev_private; 210 unsigned int i; 211 int ret = 0; 212 213 /* Allocate/reuse/resize mempool for Multi-Packet RQ. */ 214 if (mlx5_mprq_alloc_mp(dev)) { 215 /* Should not release Rx queues but return immediately. */ 216 return -rte_errno; 217 } 218 DRV_LOG(DEBUG, "Port %u dev_cap.max_qp_wr is %d.", 219 dev->data->port_id, priv->sh->dev_cap.max_qp_wr); 220 DRV_LOG(DEBUG, "Port %u dev_cap.max_sge is %d.", 221 dev->data->port_id, priv->sh->dev_cap.max_sge); 222 for (i = 0; i != priv->rxqs_n; ++i) { 223 struct mlx5_rxq_priv *rxq = mlx5_rxq_ref(dev, i); 224 struct mlx5_rxq_ctrl *rxq_ctrl; 225 226 if (rxq == NULL) 227 continue; 228 rxq_ctrl = rxq->ctrl; 229 if (!rxq_ctrl->started) { 230 if (mlx5_rxq_ctrl_prepare(dev, rxq_ctrl, i) < 0) 231 goto error; 232 LIST_INSERT_HEAD(&priv->rxqsobj, rxq_ctrl->obj, next); 233 } 234 ret = priv->obj_ops.rxq_obj_new(rxq); 235 if (ret) { 236 mlx5_free(rxq_ctrl->obj); 237 rxq_ctrl->obj = NULL; 238 goto error; 239 } 240 rxq_ctrl->started = true; 241 } 242 return 0; 243 error: 244 ret = rte_errno; /* Save rte_errno before cleanup. */ 245 do { 246 mlx5_rxq_release(dev, i); 247 } while (i-- != 0); 248 rte_errno = ret; /* Restore rte_errno. */ 249 return -rte_errno; 250 } 251 252 /** 253 * Binds Tx queues to Rx queues for hairpin. 254 * 255 * Binds Tx queues to the target Rx queues. 256 * 257 * @param dev 258 * Pointer to Ethernet device structure. 259 * 260 * @return 261 * 0 on success, a negative errno value otherwise and rte_errno is set. 262 */ 263 static int 264 mlx5_hairpin_auto_bind(struct rte_eth_dev *dev) 265 { 266 struct mlx5_priv *priv = dev->data->dev_private; 267 struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 268 struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 269 struct mlx5_txq_ctrl *txq_ctrl; 270 struct mlx5_rxq_priv *rxq; 271 struct mlx5_rxq_ctrl *rxq_ctrl; 272 struct mlx5_devx_obj *sq; 273 struct mlx5_devx_obj *rq; 274 unsigned int i; 275 int ret = 0; 276 bool need_auto = false; 277 uint16_t self_port = dev->data->port_id; 278 279 for (i = 0; i != priv->txqs_n; ++i) { 280 txq_ctrl = mlx5_txq_get(dev, i); 281 if (!txq_ctrl) 282 continue; 283 if (!txq_ctrl->is_hairpin || 284 txq_ctrl->hairpin_conf.peers[0].port != self_port) { 285 mlx5_txq_release(dev, i); 286 continue; 287 } 288 if (txq_ctrl->hairpin_conf.manual_bind) { 289 mlx5_txq_release(dev, i); 290 return 0; 291 } 292 need_auto = true; 293 mlx5_txq_release(dev, i); 294 } 295 if (!need_auto) 296 return 0; 297 for (i = 0; i != priv->txqs_n; ++i) { 298 txq_ctrl = mlx5_txq_get(dev, i); 299 if (!txq_ctrl) 300 continue; 301 /* Skip hairpin queues with other peer ports. */ 302 if (!txq_ctrl->is_hairpin || 303 txq_ctrl->hairpin_conf.peers[0].port != self_port) { 304 mlx5_txq_release(dev, i); 305 continue; 306 } 307 if (!txq_ctrl->obj) { 308 rte_errno = ENOMEM; 309 DRV_LOG(ERR, "port %u no txq object found: %d", 310 dev->data->port_id, i); 311 mlx5_txq_release(dev, i); 312 return -rte_errno; 313 } 314 sq = txq_ctrl->obj->sq; 315 rxq = mlx5_rxq_get(dev, txq_ctrl->hairpin_conf.peers[0].queue); 316 if (rxq == NULL) { 317 mlx5_txq_release(dev, i); 318 rte_errno = EINVAL; 319 DRV_LOG(ERR, "port %u no rxq object found: %d", 320 dev->data->port_id, 321 txq_ctrl->hairpin_conf.peers[0].queue); 322 return -rte_errno; 323 } 324 rxq_ctrl = rxq->ctrl; 325 if (!rxq_ctrl->is_hairpin || 326 rxq->hairpin_conf.peers[0].queue != i) { 327 rte_errno = ENOMEM; 328 DRV_LOG(ERR, "port %u Tx queue %d can't be binded to " 329 "Rx queue %d", dev->data->port_id, 330 i, txq_ctrl->hairpin_conf.peers[0].queue); 331 goto error; 332 } 333 rq = rxq_ctrl->obj->rq; 334 if (!rq) { 335 rte_errno = ENOMEM; 336 DRV_LOG(ERR, "port %u hairpin no matching rxq: %d", 337 dev->data->port_id, 338 txq_ctrl->hairpin_conf.peers[0].queue); 339 goto error; 340 } 341 sq_attr.state = MLX5_SQC_STATE_RDY; 342 sq_attr.sq_state = MLX5_SQC_STATE_RST; 343 sq_attr.hairpin_peer_rq = rq->id; 344 sq_attr.hairpin_peer_vhca = 345 priv->sh->cdev->config.hca_attr.vhca_id; 346 ret = mlx5_devx_cmd_modify_sq(sq, &sq_attr); 347 if (ret) 348 goto error; 349 rq_attr.state = MLX5_SQC_STATE_RDY; 350 rq_attr.rq_state = MLX5_SQC_STATE_RST; 351 rq_attr.hairpin_peer_sq = sq->id; 352 rq_attr.hairpin_peer_vhca = 353 priv->sh->cdev->config.hca_attr.vhca_id; 354 ret = mlx5_devx_cmd_modify_rq(rq, &rq_attr); 355 if (ret) 356 goto error; 357 /* Qs with auto-bind will be destroyed directly. */ 358 rxq->hairpin_status = 1; 359 txq_ctrl->hairpin_status = 1; 360 mlx5_txq_release(dev, i); 361 } 362 return 0; 363 error: 364 mlx5_txq_release(dev, i); 365 return -rte_errno; 366 } 367 368 /* 369 * Fetch the peer queue's SW & HW information. 370 * 371 * @param dev 372 * Pointer to Ethernet device structure. 373 * @param peer_queue 374 * Index of the queue to fetch the information. 375 * @param current_info 376 * Pointer to the input peer information, not used currently. 377 * @param peer_info 378 * Pointer to the structure to store the information, output. 379 * @param direction 380 * Positive to get the RxQ information, zero to get the TxQ information. 381 * 382 * @return 383 * 0 on success, a negative errno value otherwise and rte_errno is set. 384 */ 385 int 386 mlx5_hairpin_queue_peer_update(struct rte_eth_dev *dev, uint16_t peer_queue, 387 struct rte_hairpin_peer_info *current_info, 388 struct rte_hairpin_peer_info *peer_info, 389 uint32_t direction) 390 { 391 struct mlx5_priv *priv = dev->data->dev_private; 392 RTE_SET_USED(current_info); 393 394 if (dev->data->dev_started == 0) { 395 rte_errno = EBUSY; 396 DRV_LOG(ERR, "peer port %u is not started", 397 dev->data->port_id); 398 return -rte_errno; 399 } 400 /* 401 * Peer port used as egress. In the current design, hairpin Tx queue 402 * will be bound to the peer Rx queue. Indeed, only the information of 403 * peer Rx queue needs to be fetched. 404 */ 405 if (direction == 0) { 406 struct mlx5_txq_ctrl *txq_ctrl; 407 408 txq_ctrl = mlx5_txq_get(dev, peer_queue); 409 if (txq_ctrl == NULL) { 410 rte_errno = EINVAL; 411 DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 412 dev->data->port_id, peer_queue); 413 return -rte_errno; 414 } 415 if (!txq_ctrl->is_hairpin) { 416 rte_errno = EINVAL; 417 DRV_LOG(ERR, "port %u queue %d is not a hairpin Txq", 418 dev->data->port_id, peer_queue); 419 mlx5_txq_release(dev, peer_queue); 420 return -rte_errno; 421 } 422 if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 423 rte_errno = ENOMEM; 424 DRV_LOG(ERR, "port %u no Txq object found: %d", 425 dev->data->port_id, peer_queue); 426 mlx5_txq_release(dev, peer_queue); 427 return -rte_errno; 428 } 429 peer_info->qp_id = mlx5_txq_get_sqn(txq_ctrl); 430 peer_info->vhca_id = priv->sh->cdev->config.hca_attr.vhca_id; 431 /* 1-to-1 mapping, only the first one is used. */ 432 peer_info->peer_q = txq_ctrl->hairpin_conf.peers[0].queue; 433 peer_info->tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 434 peer_info->manual_bind = txq_ctrl->hairpin_conf.manual_bind; 435 mlx5_txq_release(dev, peer_queue); 436 } else { /* Peer port used as ingress. */ 437 struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, peer_queue); 438 struct mlx5_rxq_ctrl *rxq_ctrl; 439 440 if (rxq == NULL) { 441 rte_errno = EINVAL; 442 DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 443 dev->data->port_id, peer_queue); 444 return -rte_errno; 445 } 446 rxq_ctrl = rxq->ctrl; 447 if (!rxq_ctrl->is_hairpin) { 448 rte_errno = EINVAL; 449 DRV_LOG(ERR, "port %u queue %d is not a hairpin Rxq", 450 dev->data->port_id, peer_queue); 451 return -rte_errno; 452 } 453 if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 454 rte_errno = ENOMEM; 455 DRV_LOG(ERR, "port %u no Rxq object found: %d", 456 dev->data->port_id, peer_queue); 457 return -rte_errno; 458 } 459 peer_info->qp_id = rxq_ctrl->obj->rq->id; 460 peer_info->vhca_id = priv->sh->cdev->config.hca_attr.vhca_id; 461 peer_info->peer_q = rxq->hairpin_conf.peers[0].queue; 462 peer_info->tx_explicit = rxq->hairpin_conf.tx_explicit; 463 peer_info->manual_bind = rxq->hairpin_conf.manual_bind; 464 } 465 return 0; 466 } 467 468 /* 469 * Bind the hairpin queue with the peer HW information. 470 * This needs to be called twice both for Tx and Rx queues of a pair. 471 * If the queue is already bound, it is considered successful. 472 * 473 * @param dev 474 * Pointer to Ethernet device structure. 475 * @param cur_queue 476 * Index of the queue to change the HW configuration to bind. 477 * @param peer_info 478 * Pointer to information of the peer queue. 479 * @param direction 480 * Positive to configure the TxQ, zero to configure the RxQ. 481 * 482 * @return 483 * 0 on success, a negative errno value otherwise and rte_errno is set. 484 */ 485 int 486 mlx5_hairpin_queue_peer_bind(struct rte_eth_dev *dev, uint16_t cur_queue, 487 struct rte_hairpin_peer_info *peer_info, 488 uint32_t direction) 489 { 490 int ret = 0; 491 492 /* 493 * Consistency checking of the peer queue: opposite direction is used 494 * to get the peer queue info with ethdev port ID, no need to check. 495 */ 496 if (peer_info->peer_q != cur_queue) { 497 rte_errno = EINVAL; 498 DRV_LOG(ERR, "port %u queue %d and peer queue %d mismatch", 499 dev->data->port_id, cur_queue, peer_info->peer_q); 500 return -rte_errno; 501 } 502 if (direction != 0) { 503 struct mlx5_txq_ctrl *txq_ctrl; 504 struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 505 506 txq_ctrl = mlx5_txq_get(dev, cur_queue); 507 if (txq_ctrl == NULL) { 508 rte_errno = EINVAL; 509 DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 510 dev->data->port_id, cur_queue); 511 return -rte_errno; 512 } 513 if (!txq_ctrl->is_hairpin) { 514 rte_errno = EINVAL; 515 DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 516 dev->data->port_id, cur_queue); 517 mlx5_txq_release(dev, cur_queue); 518 return -rte_errno; 519 } 520 if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 521 rte_errno = ENOMEM; 522 DRV_LOG(ERR, "port %u no Txq object found: %d", 523 dev->data->port_id, cur_queue); 524 mlx5_txq_release(dev, cur_queue); 525 return -rte_errno; 526 } 527 if (txq_ctrl->hairpin_status != 0) { 528 DRV_LOG(DEBUG, "port %u Tx queue %d is already bound", 529 dev->data->port_id, cur_queue); 530 mlx5_txq_release(dev, cur_queue); 531 return 0; 532 } 533 /* 534 * All queues' of one port consistency checking is done in the 535 * bind() function, and that is optional. 536 */ 537 if (peer_info->tx_explicit != 538 txq_ctrl->hairpin_conf.tx_explicit) { 539 rte_errno = EINVAL; 540 DRV_LOG(ERR, "port %u Tx queue %d and peer Tx rule mode" 541 " mismatch", dev->data->port_id, cur_queue); 542 mlx5_txq_release(dev, cur_queue); 543 return -rte_errno; 544 } 545 if (peer_info->manual_bind != 546 txq_ctrl->hairpin_conf.manual_bind) { 547 rte_errno = EINVAL; 548 DRV_LOG(ERR, "port %u Tx queue %d and peer binding mode" 549 " mismatch", dev->data->port_id, cur_queue); 550 mlx5_txq_release(dev, cur_queue); 551 return -rte_errno; 552 } 553 sq_attr.state = MLX5_SQC_STATE_RDY; 554 sq_attr.sq_state = MLX5_SQC_STATE_RST; 555 sq_attr.hairpin_peer_rq = peer_info->qp_id; 556 sq_attr.hairpin_peer_vhca = peer_info->vhca_id; 557 ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 558 if (ret == 0) 559 txq_ctrl->hairpin_status = 1; 560 mlx5_txq_release(dev, cur_queue); 561 } else { 562 struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, cur_queue); 563 struct mlx5_rxq_ctrl *rxq_ctrl; 564 struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 565 566 if (rxq == NULL) { 567 rte_errno = EINVAL; 568 DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 569 dev->data->port_id, cur_queue); 570 return -rte_errno; 571 } 572 rxq_ctrl = rxq->ctrl; 573 if (!rxq_ctrl->is_hairpin) { 574 rte_errno = EINVAL; 575 DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 576 dev->data->port_id, cur_queue); 577 return -rte_errno; 578 } 579 if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 580 rte_errno = ENOMEM; 581 DRV_LOG(ERR, "port %u no Rxq object found: %d", 582 dev->data->port_id, cur_queue); 583 return -rte_errno; 584 } 585 if (rxq->hairpin_status != 0) { 586 DRV_LOG(DEBUG, "port %u Rx queue %d is already bound", 587 dev->data->port_id, cur_queue); 588 return 0; 589 } 590 if (peer_info->tx_explicit != 591 rxq->hairpin_conf.tx_explicit) { 592 rte_errno = EINVAL; 593 DRV_LOG(ERR, "port %u Rx queue %d and peer Tx rule mode" 594 " mismatch", dev->data->port_id, cur_queue); 595 return -rte_errno; 596 } 597 if (peer_info->manual_bind != 598 rxq->hairpin_conf.manual_bind) { 599 rte_errno = EINVAL; 600 DRV_LOG(ERR, "port %u Rx queue %d and peer binding mode" 601 " mismatch", dev->data->port_id, cur_queue); 602 return -rte_errno; 603 } 604 rq_attr.state = MLX5_SQC_STATE_RDY; 605 rq_attr.rq_state = MLX5_SQC_STATE_RST; 606 rq_attr.hairpin_peer_sq = peer_info->qp_id; 607 rq_attr.hairpin_peer_vhca = peer_info->vhca_id; 608 ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 609 if (ret == 0) 610 rxq->hairpin_status = 1; 611 } 612 return ret; 613 } 614 615 /* 616 * Unbind the hairpin queue and reset its HW configuration. 617 * This needs to be called twice both for Tx and Rx queues of a pair. 618 * If the queue is already unbound, it is considered successful. 619 * 620 * @param dev 621 * Pointer to Ethernet device structure. 622 * @param cur_queue 623 * Index of the queue to change the HW configuration to unbind. 624 * @param direction 625 * Positive to reset the TxQ, zero to reset the RxQ. 626 * 627 * @return 628 * 0 on success, a negative errno value otherwise and rte_errno is set. 629 */ 630 int 631 mlx5_hairpin_queue_peer_unbind(struct rte_eth_dev *dev, uint16_t cur_queue, 632 uint32_t direction) 633 { 634 int ret = 0; 635 636 if (direction != 0) { 637 struct mlx5_txq_ctrl *txq_ctrl; 638 struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 639 640 txq_ctrl = mlx5_txq_get(dev, cur_queue); 641 if (txq_ctrl == NULL) { 642 rte_errno = EINVAL; 643 DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 644 dev->data->port_id, cur_queue); 645 return -rte_errno; 646 } 647 if (!txq_ctrl->is_hairpin) { 648 rte_errno = EINVAL; 649 DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 650 dev->data->port_id, cur_queue); 651 mlx5_txq_release(dev, cur_queue); 652 return -rte_errno; 653 } 654 /* Already unbound, return success before obj checking. */ 655 if (txq_ctrl->hairpin_status == 0) { 656 DRV_LOG(DEBUG, "port %u Tx queue %d is already unbound", 657 dev->data->port_id, cur_queue); 658 mlx5_txq_release(dev, cur_queue); 659 return 0; 660 } 661 if (!txq_ctrl->obj || !txq_ctrl->obj->sq) { 662 rte_errno = ENOMEM; 663 DRV_LOG(ERR, "port %u no Txq object found: %d", 664 dev->data->port_id, cur_queue); 665 mlx5_txq_release(dev, cur_queue); 666 return -rte_errno; 667 } 668 sq_attr.state = MLX5_SQC_STATE_RST; 669 sq_attr.sq_state = MLX5_SQC_STATE_RST; 670 ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 671 if (ret == 0) 672 txq_ctrl->hairpin_status = 0; 673 mlx5_txq_release(dev, cur_queue); 674 } else { 675 struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, cur_queue); 676 struct mlx5_rxq_ctrl *rxq_ctrl; 677 struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 678 679 if (rxq == NULL) { 680 rte_errno = EINVAL; 681 DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 682 dev->data->port_id, cur_queue); 683 return -rte_errno; 684 } 685 rxq_ctrl = rxq->ctrl; 686 if (!rxq_ctrl->is_hairpin) { 687 rte_errno = EINVAL; 688 DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 689 dev->data->port_id, cur_queue); 690 return -rte_errno; 691 } 692 if (rxq->hairpin_status == 0) { 693 DRV_LOG(DEBUG, "port %u Rx queue %d is already unbound", 694 dev->data->port_id, cur_queue); 695 return 0; 696 } 697 if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 698 rte_errno = ENOMEM; 699 DRV_LOG(ERR, "port %u no Rxq object found: %d", 700 dev->data->port_id, cur_queue); 701 return -rte_errno; 702 } 703 rq_attr.state = MLX5_SQC_STATE_RST; 704 rq_attr.rq_state = MLX5_SQC_STATE_RST; 705 ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 706 if (ret == 0) 707 rxq->hairpin_status = 0; 708 } 709 return ret; 710 } 711 712 /* 713 * Bind the hairpin port pairs, from the Tx to the peer Rx. 714 * This function only supports to bind the Tx to one Rx. 715 * 716 * @param dev 717 * Pointer to Ethernet device structure. 718 * @param rx_port 719 * Port identifier of the Rx port. 720 * 721 * @return 722 * 0 on success, a negative errno value otherwise and rte_errno is set. 723 */ 724 static int 725 mlx5_hairpin_bind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 726 { 727 struct mlx5_priv *priv = dev->data->dev_private; 728 int ret = 0; 729 struct mlx5_txq_ctrl *txq_ctrl; 730 uint32_t i; 731 struct rte_hairpin_peer_info peer = {0xffffff}; 732 struct rte_hairpin_peer_info cur; 733 const struct rte_eth_hairpin_conf *conf; 734 uint16_t num_q = 0; 735 uint16_t local_port = priv->dev_data->port_id; 736 uint32_t manual; 737 uint32_t explicit; 738 uint16_t rx_queue; 739 740 if (mlx5_eth_find_next(rx_port, dev->device) != rx_port) { 741 rte_errno = ENODEV; 742 DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 743 return -rte_errno; 744 } 745 /* 746 * Before binding TxQ to peer RxQ, first round loop will be used for 747 * checking the queues' configuration consistency. This would be a 748 * little time consuming but better than doing the rollback. 749 */ 750 for (i = 0; i != priv->txqs_n; i++) { 751 txq_ctrl = mlx5_txq_get(dev, i); 752 if (txq_ctrl == NULL) 753 continue; 754 if (!txq_ctrl->is_hairpin) { 755 mlx5_txq_release(dev, i); 756 continue; 757 } 758 /* 759 * All hairpin Tx queues of a single port that connected to the 760 * same peer Rx port should have the same "auto binding" and 761 * "implicit Tx flow" modes. 762 * Peer consistency checking will be done in per queue binding. 763 */ 764 conf = &txq_ctrl->hairpin_conf; 765 if (conf->peers[0].port == rx_port) { 766 if (num_q == 0) { 767 manual = conf->manual_bind; 768 explicit = conf->tx_explicit; 769 } else { 770 if (manual != conf->manual_bind || 771 explicit != conf->tx_explicit) { 772 rte_errno = EINVAL; 773 DRV_LOG(ERR, "port %u queue %d mode" 774 " mismatch: %u %u, %u %u", 775 local_port, i, manual, 776 conf->manual_bind, explicit, 777 conf->tx_explicit); 778 mlx5_txq_release(dev, i); 779 return -rte_errno; 780 } 781 } 782 num_q++; 783 } 784 mlx5_txq_release(dev, i); 785 } 786 /* Once no queue is configured, success is returned directly. */ 787 if (num_q == 0) 788 return ret; 789 /* All the hairpin TX queues need to be traversed again. */ 790 for (i = 0; i != priv->txqs_n; i++) { 791 txq_ctrl = mlx5_txq_get(dev, i); 792 if (txq_ctrl == NULL) 793 continue; 794 if (!txq_ctrl->is_hairpin) { 795 mlx5_txq_release(dev, i); 796 continue; 797 } 798 if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 799 mlx5_txq_release(dev, i); 800 continue; 801 } 802 rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 803 /* 804 * Fetch peer RxQ's information. 805 * No need to pass the information of the current queue. 806 */ 807 ret = rte_eth_hairpin_queue_peer_update(rx_port, rx_queue, 808 NULL, &peer, 1); 809 if (ret != 0) { 810 mlx5_txq_release(dev, i); 811 goto error; 812 } 813 /* Accessing its own device, inside mlx5 PMD. */ 814 ret = mlx5_hairpin_queue_peer_bind(dev, i, &peer, 1); 815 if (ret != 0) { 816 mlx5_txq_release(dev, i); 817 goto error; 818 } 819 /* Pass TxQ's information to peer RxQ and try binding. */ 820 cur.peer_q = rx_queue; 821 cur.qp_id = mlx5_txq_get_sqn(txq_ctrl); 822 cur.vhca_id = priv->sh->cdev->config.hca_attr.vhca_id; 823 cur.tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 824 cur.manual_bind = txq_ctrl->hairpin_conf.manual_bind; 825 /* 826 * In order to access another device in a proper way, RTE level 827 * private function is needed. 828 */ 829 ret = rte_eth_hairpin_queue_peer_bind(rx_port, rx_queue, 830 &cur, 0); 831 if (ret != 0) { 832 mlx5_txq_release(dev, i); 833 goto error; 834 } 835 mlx5_txq_release(dev, i); 836 } 837 return 0; 838 error: 839 /* 840 * Do roll-back process for the queues already bound. 841 * No need to check the return value of the queue unbind function. 842 */ 843 do { 844 /* No validation is needed here. */ 845 txq_ctrl = mlx5_txq_get(dev, i); 846 if (txq_ctrl == NULL) 847 continue; 848 rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 849 rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 850 mlx5_hairpin_queue_peer_unbind(dev, i, 1); 851 mlx5_txq_release(dev, i); 852 } while (i--); 853 return ret; 854 } 855 856 /* 857 * Unbind the hairpin port pair, HW configuration of both devices will be clear 858 * and status will be reset for all the queues used between them. 859 * This function only supports to unbind the Tx from one Rx. 860 * 861 * @param dev 862 * Pointer to Ethernet device structure. 863 * @param rx_port 864 * Port identifier of the Rx port. 865 * 866 * @return 867 * 0 on success, a negative errno value otherwise and rte_errno is set. 868 */ 869 static int 870 mlx5_hairpin_unbind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 871 { 872 struct mlx5_priv *priv = dev->data->dev_private; 873 struct mlx5_txq_ctrl *txq_ctrl; 874 uint32_t i; 875 int ret; 876 uint16_t cur_port = priv->dev_data->port_id; 877 878 if (mlx5_eth_find_next(rx_port, dev->device) != rx_port) { 879 rte_errno = ENODEV; 880 DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 881 return -rte_errno; 882 } 883 for (i = 0; i != priv->txqs_n; i++) { 884 uint16_t rx_queue; 885 886 txq_ctrl = mlx5_txq_get(dev, i); 887 if (txq_ctrl == NULL) 888 continue; 889 if (!txq_ctrl->is_hairpin) { 890 mlx5_txq_release(dev, i); 891 continue; 892 } 893 if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 894 mlx5_txq_release(dev, i); 895 continue; 896 } 897 /* Indeed, only the first used queue needs to be checked. */ 898 if (txq_ctrl->hairpin_conf.manual_bind == 0) { 899 if (cur_port != rx_port) { 900 rte_errno = EINVAL; 901 DRV_LOG(ERR, "port %u and port %u are in" 902 " auto-bind mode", cur_port, rx_port); 903 mlx5_txq_release(dev, i); 904 return -rte_errno; 905 } else { 906 return 0; 907 } 908 } 909 rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 910 mlx5_txq_release(dev, i); 911 ret = rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 912 if (ret) { 913 DRV_LOG(ERR, "port %u Rx queue %d unbind - failure", 914 rx_port, rx_queue); 915 return ret; 916 } 917 ret = mlx5_hairpin_queue_peer_unbind(dev, i, 1); 918 if (ret) { 919 DRV_LOG(ERR, "port %u Tx queue %d unbind - failure", 920 cur_port, i); 921 return ret; 922 } 923 } 924 return 0; 925 } 926 927 /* 928 * Bind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 929 * @see mlx5_hairpin_bind_single_port() 930 */ 931 int 932 mlx5_hairpin_bind(struct rte_eth_dev *dev, uint16_t rx_port) 933 { 934 int ret = 0; 935 uint16_t p, pp; 936 937 /* 938 * If the Rx port has no hairpin configuration with the current port, 939 * the binding will be skipped in the called function of single port. 940 * Device started status will be checked only before the queue 941 * information updating. 942 */ 943 if (rx_port == RTE_MAX_ETHPORTS) { 944 MLX5_ETH_FOREACH_DEV(p, dev->device) { 945 ret = mlx5_hairpin_bind_single_port(dev, p); 946 if (ret != 0) 947 goto unbind; 948 } 949 return ret; 950 } else { 951 return mlx5_hairpin_bind_single_port(dev, rx_port); 952 } 953 unbind: 954 MLX5_ETH_FOREACH_DEV(pp, dev->device) 955 if (pp < p) 956 mlx5_hairpin_unbind_single_port(dev, pp); 957 return ret; 958 } 959 960 /* 961 * Unbind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 962 * @see mlx5_hairpin_unbind_single_port() 963 */ 964 int 965 mlx5_hairpin_unbind(struct rte_eth_dev *dev, uint16_t rx_port) 966 { 967 int ret = 0; 968 uint16_t p; 969 970 if (rx_port == RTE_MAX_ETHPORTS) 971 MLX5_ETH_FOREACH_DEV(p, dev->device) { 972 ret = mlx5_hairpin_unbind_single_port(dev, p); 973 if (ret != 0) 974 return ret; 975 } 976 else 977 ret = mlx5_hairpin_unbind_single_port(dev, rx_port); 978 return ret; 979 } 980 981 /* 982 * DPDK callback to get the hairpin peer ports list. 983 * This will return the actual number of peer ports and save the identifiers 984 * into the array (sorted, may be different from that when setting up the 985 * hairpin peer queues). 986 * The peer port ID could be the same as the port ID of the current device. 987 * 988 * @param dev 989 * Pointer to Ethernet device structure. 990 * @param peer_ports 991 * Pointer to array to save the port identifiers. 992 * @param len 993 * The length of the array. 994 * @param direction 995 * Current port to peer port direction. 996 * positive - current used as Tx to get all peer Rx ports. 997 * zero - current used as Rx to get all peer Tx ports. 998 * 999 * @return 1000 * 0 or positive value on success, actual number of peer ports. 1001 * a negative errno value otherwise and rte_errno is set. 1002 */ 1003 int 1004 mlx5_hairpin_get_peer_ports(struct rte_eth_dev *dev, uint16_t *peer_ports, 1005 size_t len, uint32_t direction) 1006 { 1007 struct mlx5_priv *priv = dev->data->dev_private; 1008 struct mlx5_txq_ctrl *txq_ctrl; 1009 uint32_t i; 1010 uint16_t pp; 1011 uint32_t bits[(RTE_MAX_ETHPORTS + 31) / 32] = {0}; 1012 int ret = 0; 1013 1014 if (direction) { 1015 for (i = 0; i < priv->txqs_n; i++) { 1016 txq_ctrl = mlx5_txq_get(dev, i); 1017 if (!txq_ctrl) 1018 continue; 1019 if (!txq_ctrl->is_hairpin) { 1020 mlx5_txq_release(dev, i); 1021 continue; 1022 } 1023 pp = txq_ctrl->hairpin_conf.peers[0].port; 1024 if (pp >= RTE_MAX_ETHPORTS) { 1025 rte_errno = ERANGE; 1026 mlx5_txq_release(dev, i); 1027 DRV_LOG(ERR, "port %hu queue %u peer port " 1028 "out of range %hu", 1029 priv->dev_data->port_id, i, pp); 1030 return -rte_errno; 1031 } 1032 bits[pp / 32] |= 1 << (pp % 32); 1033 mlx5_txq_release(dev, i); 1034 } 1035 } else { 1036 for (i = 0; i < priv->rxqs_n; i++) { 1037 struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, i); 1038 struct mlx5_rxq_ctrl *rxq_ctrl; 1039 1040 if (rxq == NULL) 1041 continue; 1042 rxq_ctrl = rxq->ctrl; 1043 if (!rxq_ctrl->is_hairpin) 1044 continue; 1045 pp = rxq->hairpin_conf.peers[0].port; 1046 if (pp >= RTE_MAX_ETHPORTS) { 1047 rte_errno = ERANGE; 1048 DRV_LOG(ERR, "port %hu queue %u peer port " 1049 "out of range %hu", 1050 priv->dev_data->port_id, i, pp); 1051 return -rte_errno; 1052 } 1053 bits[pp / 32] |= 1 << (pp % 32); 1054 } 1055 } 1056 for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 1057 if (bits[i / 32] & (1 << (i % 32))) { 1058 if ((size_t)ret >= len) { 1059 rte_errno = E2BIG; 1060 return -rte_errno; 1061 } 1062 peer_ports[ret++] = i; 1063 } 1064 } 1065 return ret; 1066 } 1067 1068 #ifdef HAVE_MLX5_HWS_SUPPORT 1069 1070 /** 1071 * Check if starting representor port is allowed. 1072 * 1073 * If transfer proxy port is configured for HWS, then starting representor port 1074 * is allowed if and only if transfer proxy port is started as well. 1075 * 1076 * @param dev 1077 * Pointer to Ethernet device structure. 1078 * 1079 * @return 1080 * If stopping representor port is allowed, then 0 is returned. 1081 * Otherwise rte_errno is set, and negative errno value is returned. 1082 */ 1083 static int 1084 mlx5_hw_representor_port_allowed_start(struct rte_eth_dev *dev) 1085 { 1086 struct mlx5_priv *priv = dev->data->dev_private; 1087 struct rte_eth_dev *proxy_dev; 1088 struct mlx5_priv *proxy_priv; 1089 uint16_t proxy_port_id = UINT16_MAX; 1090 int ret; 1091 1092 MLX5_ASSERT(priv->sh->config.dv_flow_en == 2); 1093 MLX5_ASSERT(priv->sh->config.dv_esw_en); 1094 MLX5_ASSERT(priv->representor); 1095 ret = rte_flow_pick_transfer_proxy(dev->data->port_id, &proxy_port_id, NULL); 1096 if (ret) { 1097 if (ret == -ENODEV) 1098 DRV_LOG(ERR, "Starting representor port %u is not allowed. Transfer " 1099 "proxy port is not available.", dev->data->port_id); 1100 else 1101 DRV_LOG(ERR, "Failed to pick transfer proxy for port %u (ret = %d)", 1102 dev->data->port_id, ret); 1103 return ret; 1104 } 1105 proxy_dev = &rte_eth_devices[proxy_port_id]; 1106 proxy_priv = proxy_dev->data->dev_private; 1107 if (proxy_priv->dr_ctx == NULL) { 1108 DRV_LOG(DEBUG, "Starting representor port %u is allowed, but default traffic flows" 1109 " will not be created. Transfer proxy port must be configured" 1110 " for HWS and started.", 1111 dev->data->port_id); 1112 return 0; 1113 } 1114 if (!proxy_dev->data->dev_started) { 1115 DRV_LOG(ERR, "Failed to start port %u: transfer proxy (port %u) must be started", 1116 dev->data->port_id, proxy_port_id); 1117 rte_errno = EAGAIN; 1118 return -rte_errno; 1119 } 1120 if (priv->sh->config.repr_matching && !priv->dr_ctx) { 1121 DRV_LOG(ERR, "Failed to start port %u: with representor matching enabled, port " 1122 "must be configured for HWS", dev->data->port_id); 1123 rte_errno = EINVAL; 1124 return -rte_errno; 1125 } 1126 return 0; 1127 } 1128 1129 #endif 1130 1131 /** 1132 * DPDK callback to start the device. 1133 * 1134 * Simulate device start by attaching all configured flows. 1135 * 1136 * @param dev 1137 * Pointer to Ethernet device structure. 1138 * 1139 * @return 1140 * 0 on success, a negative errno value otherwise and rte_errno is set. 1141 */ 1142 int 1143 mlx5_dev_start(struct rte_eth_dev *dev) 1144 { 1145 struct mlx5_priv *priv = dev->data->dev_private; 1146 int ret; 1147 int fine_inline; 1148 1149 DRV_LOG(DEBUG, "port %u starting device", dev->data->port_id); 1150 #ifdef HAVE_MLX5_HWS_SUPPORT 1151 if (priv->sh->config.dv_flow_en == 2) { 1152 /* If there is no E-Switch, then there are no start/stop order limitations. */ 1153 if (!priv->sh->config.dv_esw_en) 1154 goto continue_dev_start; 1155 /* If master is being started, then it is always allowed. */ 1156 if (priv->master) 1157 goto continue_dev_start; 1158 if (mlx5_hw_representor_port_allowed_start(dev)) 1159 return -rte_errno; 1160 } 1161 continue_dev_start: 1162 #endif 1163 fine_inline = rte_mbuf_dynflag_lookup 1164 (RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, NULL); 1165 if (fine_inline >= 0) 1166 rte_net_mlx5_dynf_inline_mask = 1UL << fine_inline; 1167 else 1168 rte_net_mlx5_dynf_inline_mask = 0; 1169 if (dev->data->nb_rx_queues > 0) { 1170 uint32_t max_lro_msg_size = priv->max_lro_msg_size; 1171 1172 if (max_lro_msg_size < MLX5_LRO_SEG_CHUNK_SIZE) { 1173 uint32_t i; 1174 struct mlx5_rxq_priv *rxq; 1175 1176 for (i = 0; i != priv->rxqs_n; ++i) { 1177 rxq = mlx5_rxq_get(dev, i); 1178 if (rxq && rxq->ctrl && rxq->ctrl->rxq.lro) { 1179 DRV_LOG(ERR, "port %u invalid max LRO size", 1180 dev->data->port_id); 1181 rte_errno = EINVAL; 1182 return -rte_errno; 1183 } 1184 } 1185 } 1186 ret = mlx5_dev_configure_rss_reta(dev); 1187 if (ret) { 1188 DRV_LOG(ERR, "port %u reta config failed: %s", 1189 dev->data->port_id, strerror(rte_errno)); 1190 return -rte_errno; 1191 } 1192 } 1193 ret = mlx5_txpp_start(dev); 1194 if (ret) { 1195 DRV_LOG(ERR, "port %u Tx packet pacing init failed: %s", 1196 dev->data->port_id, strerror(rte_errno)); 1197 goto error; 1198 } 1199 if (mlx5_devx_obj_ops_en(priv->sh) && 1200 priv->obj_ops.lb_dummy_queue_create) { 1201 ret = priv->obj_ops.lb_dummy_queue_create(dev); 1202 if (ret) 1203 goto error; 1204 } 1205 ret = mlx5_txq_start(dev); 1206 if (ret) { 1207 DRV_LOG(ERR, "port %u Tx queue allocation failed: %s", 1208 dev->data->port_id, strerror(rte_errno)); 1209 goto error; 1210 } 1211 if (priv->config.std_delay_drop || priv->config.hp_delay_drop) { 1212 if (!priv->sh->dev_cap.vf && !priv->sh->dev_cap.sf && 1213 !priv->representor) { 1214 ret = mlx5_get_flag_dropless_rq(dev); 1215 if (ret < 0) 1216 DRV_LOG(WARNING, 1217 "port %u cannot query dropless flag", 1218 dev->data->port_id); 1219 else if (!ret) 1220 DRV_LOG(WARNING, 1221 "port %u dropless_rq OFF, no rearming", 1222 dev->data->port_id); 1223 } else { 1224 DRV_LOG(DEBUG, 1225 "port %u doesn't support dropless_rq flag", 1226 dev->data->port_id); 1227 } 1228 } 1229 ret = mlx5_rxq_start(dev); 1230 if (ret) { 1231 DRV_LOG(ERR, "port %u Rx queue allocation failed: %s", 1232 dev->data->port_id, strerror(rte_errno)); 1233 goto error; 1234 } 1235 /* 1236 * Such step will be skipped if there is no hairpin TX queue configured 1237 * with RX peer queue from the same device. 1238 */ 1239 ret = mlx5_hairpin_auto_bind(dev); 1240 if (ret) { 1241 DRV_LOG(ERR, "port %u hairpin auto binding failed: %s", 1242 dev->data->port_id, strerror(rte_errno)); 1243 goto error; 1244 } 1245 /* Set started flag here for the following steps like control flow. */ 1246 dev->data->dev_started = 1; 1247 ret = mlx5_rx_intr_vec_enable(dev); 1248 if (ret) { 1249 DRV_LOG(ERR, "port %u Rx interrupt vector creation failed", 1250 dev->data->port_id); 1251 goto error; 1252 } 1253 mlx5_os_stats_init(dev); 1254 /* 1255 * Attach indirection table objects detached on port stop. 1256 * They may be needed to create RSS in non-isolated mode. 1257 */ 1258 ret = mlx5_action_handle_attach(dev); 1259 if (ret) { 1260 DRV_LOG(ERR, 1261 "port %u failed to attach indirect actions: %s", 1262 dev->data->port_id, rte_strerror(rte_errno)); 1263 goto error; 1264 } 1265 #ifdef HAVE_MLX5_HWS_SUPPORT 1266 if (priv->sh->config.dv_flow_en == 2) { 1267 ret = flow_hw_table_update(dev, NULL); 1268 if (ret) { 1269 DRV_LOG(ERR, "port %u failed to update HWS tables", 1270 dev->data->port_id); 1271 goto error; 1272 } 1273 } 1274 #endif 1275 ret = mlx5_traffic_enable(dev); 1276 if (ret) { 1277 DRV_LOG(ERR, "port %u failed to set defaults flows", 1278 dev->data->port_id); 1279 goto error; 1280 } 1281 /* Set a mask and offset of dynamic metadata flows into Rx queues. */ 1282 mlx5_flow_rxq_dynf_metadata_set(dev); 1283 /* Set flags and context to convert Rx timestamps. */ 1284 mlx5_rxq_timestamp_set(dev); 1285 /* Set a mask and offset of scheduling on timestamp into Tx queues. */ 1286 mlx5_txq_dynf_timestamp_set(dev); 1287 /* 1288 * In non-cached mode, it only needs to start the default mreg copy 1289 * action and no flow created by application exists anymore. 1290 * But it is worth wrapping the interface for further usage. 1291 */ 1292 ret = mlx5_flow_start_default(dev); 1293 if (ret) { 1294 DRV_LOG(DEBUG, "port %u failed to start default actions: %s", 1295 dev->data->port_id, strerror(rte_errno)); 1296 goto error; 1297 } 1298 if (mlx5_dev_ctx_shared_mempool_subscribe(dev) != 0) { 1299 DRV_LOG(ERR, "port %u failed to subscribe for mempool life cycle: %s", 1300 dev->data->port_id, rte_strerror(rte_errno)); 1301 goto error; 1302 } 1303 rte_wmb(); 1304 dev->tx_pkt_burst = mlx5_select_tx_function(dev); 1305 dev->rx_pkt_burst = mlx5_select_rx_function(dev); 1306 /* Enable datapath on secondary process. */ 1307 mlx5_mp_os_req_start_rxtx(dev); 1308 if (rte_intr_fd_get(priv->sh->intr_handle) >= 0) { 1309 priv->sh->port[priv->dev_port - 1].ih_port_id = 1310 (uint32_t)dev->data->port_id; 1311 } else { 1312 DRV_LOG(INFO, "port %u starts without RMV interrupts.", 1313 dev->data->port_id); 1314 dev->data->dev_conf.intr_conf.rmv = 0; 1315 } 1316 if (rte_intr_fd_get(priv->sh->intr_handle_nl) >= 0) { 1317 priv->sh->port[priv->dev_port - 1].nl_ih_port_id = 1318 (uint32_t)dev->data->port_id; 1319 } else { 1320 DRV_LOG(INFO, "port %u starts without LSC interrupts.", 1321 dev->data->port_id); 1322 dev->data->dev_conf.intr_conf.lsc = 0; 1323 } 1324 if (rte_intr_fd_get(priv->sh->intr_handle_devx) >= 0) 1325 priv->sh->port[priv->dev_port - 1].devx_ih_port_id = 1326 (uint32_t)dev->data->port_id; 1327 return 0; 1328 error: 1329 ret = rte_errno; /* Save rte_errno before cleanup. */ 1330 /* Rollback. */ 1331 dev->data->dev_started = 0; 1332 mlx5_flow_stop_default(dev); 1333 mlx5_traffic_disable(dev); 1334 mlx5_txq_stop(dev); 1335 mlx5_rxq_stop(dev); 1336 if (priv->obj_ops.lb_dummy_queue_release) 1337 priv->obj_ops.lb_dummy_queue_release(dev); 1338 mlx5_txpp_stop(dev); /* Stop last. */ 1339 rte_errno = ret; /* Restore rte_errno. */ 1340 return -rte_errno; 1341 } 1342 1343 #ifdef HAVE_MLX5_HWS_SUPPORT 1344 /** 1345 * Check if stopping transfer proxy port is allowed. 1346 * 1347 * If transfer proxy port is configured for HWS, then it is allowed to stop it 1348 * if and only if all other representor ports are stopped. 1349 * 1350 * @param dev 1351 * Pointer to Ethernet device structure. 1352 * 1353 * @return 1354 * If stopping transfer proxy port is allowed, then 0 is returned. 1355 * Otherwise rte_errno is set, and negative errno value is returned. 1356 */ 1357 static int 1358 mlx5_hw_proxy_port_allowed_stop(struct rte_eth_dev *dev) 1359 { 1360 struct mlx5_priv *priv = dev->data->dev_private; 1361 bool representor_started = false; 1362 uint16_t port_id; 1363 1364 MLX5_ASSERT(priv->sh->config.dv_flow_en == 2); 1365 MLX5_ASSERT(priv->sh->config.dv_esw_en); 1366 MLX5_ASSERT(priv->master); 1367 /* If transfer proxy port was not configured for HWS, then stopping it is allowed. */ 1368 if (!priv->dr_ctx) 1369 return 0; 1370 MLX5_ETH_FOREACH_DEV(port_id, dev->device) { 1371 const struct rte_eth_dev *port_dev = &rte_eth_devices[port_id]; 1372 const struct mlx5_priv *port_priv = port_dev->data->dev_private; 1373 1374 if (port_id != dev->data->port_id && 1375 port_priv->domain_id == priv->domain_id && 1376 port_dev->data->dev_started) 1377 representor_started = true; 1378 } 1379 if (representor_started) { 1380 DRV_LOG(INFO, "Failed to stop port %u: attached representor ports" 1381 " must be stopped before stopping transfer proxy port", 1382 dev->data->port_id); 1383 rte_errno = EBUSY; 1384 return -rte_errno; 1385 } 1386 return 0; 1387 } 1388 #endif 1389 1390 /** 1391 * DPDK callback to stop the device. 1392 * 1393 * Simulate device stop by detaching all configured flows. 1394 * 1395 * @param dev 1396 * Pointer to Ethernet device structure. 1397 */ 1398 int 1399 mlx5_dev_stop(struct rte_eth_dev *dev) 1400 { 1401 struct mlx5_priv *priv = dev->data->dev_private; 1402 1403 #ifdef HAVE_MLX5_HWS_SUPPORT 1404 if (priv->sh->config.dv_flow_en == 2) { 1405 /* If there is no E-Switch, then there are no start/stop order limitations. */ 1406 if (!priv->sh->config.dv_esw_en) 1407 goto continue_dev_stop; 1408 /* If representor is being stopped, then it is always allowed. */ 1409 if (priv->representor) 1410 goto continue_dev_stop; 1411 if (mlx5_hw_proxy_port_allowed_stop(dev)) { 1412 dev->data->dev_started = 1; 1413 return -rte_errno; 1414 } 1415 } 1416 continue_dev_stop: 1417 #endif 1418 dev->data->dev_started = 0; 1419 /* Prevent crashes when queues are still in use. */ 1420 dev->rx_pkt_burst = rte_eth_pkt_burst_dummy; 1421 dev->tx_pkt_burst = rte_eth_pkt_burst_dummy; 1422 rte_wmb(); 1423 /* Disable datapath on secondary process. */ 1424 mlx5_mp_os_req_stop_rxtx(dev); 1425 rte_delay_us_sleep(1000 * priv->rxqs_n); 1426 DRV_LOG(DEBUG, "port %u stopping device", dev->data->port_id); 1427 mlx5_flow_stop_default(dev); 1428 /* Control flows for default traffic can be removed firstly. */ 1429 mlx5_traffic_disable(dev); 1430 /* All RX queue flags will be cleared in the flush interface. */ 1431 mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_GEN, true); 1432 mlx5_flow_meter_rxq_flush(dev); 1433 mlx5_action_handle_detach(dev); 1434 #ifdef HAVE_MLX5_HWS_SUPPORT 1435 mlx5_flow_hw_cleanup_ctrl_rx_templates(dev); 1436 #endif 1437 mlx5_rx_intr_vec_disable(dev); 1438 priv->sh->port[priv->dev_port - 1].ih_port_id = RTE_MAX_ETHPORTS; 1439 priv->sh->port[priv->dev_port - 1].devx_ih_port_id = RTE_MAX_ETHPORTS; 1440 priv->sh->port[priv->dev_port - 1].nl_ih_port_id = RTE_MAX_ETHPORTS; 1441 mlx5_txq_stop(dev); 1442 mlx5_rxq_stop(dev); 1443 if (priv->obj_ops.lb_dummy_queue_release) 1444 priv->obj_ops.lb_dummy_queue_release(dev); 1445 mlx5_txpp_stop(dev); 1446 1447 return 0; 1448 } 1449 1450 #ifdef HAVE_MLX5_HWS_SUPPORT 1451 1452 static int 1453 mlx5_traffic_enable_hws(struct rte_eth_dev *dev) 1454 { 1455 struct mlx5_priv *priv = dev->data->dev_private; 1456 struct mlx5_sh_config *config = &priv->sh->config; 1457 uint64_t flags = 0; 1458 unsigned int i; 1459 int ret; 1460 1461 /* 1462 * With extended metadata enabled, the Tx metadata copy is handled by default 1463 * Tx tagging flow rules, so default Tx flow rule is not needed. It is only 1464 * required when representor matching is disabled. 1465 */ 1466 if (config->dv_esw_en && 1467 !config->repr_matching && 1468 config->dv_xmeta_en == MLX5_XMETA_MODE_META32_HWS && 1469 priv->master) { 1470 if (mlx5_flow_hw_create_tx_default_mreg_copy_flow(dev)) 1471 goto error; 1472 } 1473 for (i = 0; i < priv->txqs_n; ++i) { 1474 struct mlx5_txq_ctrl *txq = mlx5_txq_get(dev, i); 1475 uint32_t queue; 1476 1477 if (!txq) 1478 continue; 1479 queue = mlx5_txq_get_sqn(txq); 1480 if ((priv->representor || priv->master) && config->dv_esw_en) { 1481 if (mlx5_flow_hw_esw_create_sq_miss_flow(dev, queue)) { 1482 mlx5_txq_release(dev, i); 1483 goto error; 1484 } 1485 } 1486 if (config->dv_esw_en && config->repr_matching) { 1487 if (mlx5_flow_hw_tx_repr_matching_flow(dev, queue)) { 1488 mlx5_txq_release(dev, i); 1489 goto error; 1490 } 1491 } 1492 mlx5_txq_release(dev, i); 1493 } 1494 if (config->fdb_def_rule) { 1495 if ((priv->master || priv->representor) && config->dv_esw_en) { 1496 if (!mlx5_flow_hw_esw_create_default_jump_flow(dev)) 1497 priv->fdb_def_rule = 1; 1498 else 1499 goto error; 1500 } 1501 } else { 1502 DRV_LOG(INFO, "port %u FDB default rule is disabled", dev->data->port_id); 1503 } 1504 if (priv->isolated) 1505 return 0; 1506 if (dev->data->promiscuous) 1507 flags |= MLX5_CTRL_PROMISCUOUS; 1508 if (dev->data->all_multicast) 1509 flags |= MLX5_CTRL_ALL_MULTICAST; 1510 else 1511 flags |= MLX5_CTRL_BROADCAST | MLX5_CTRL_IPV4_MULTICAST | MLX5_CTRL_IPV6_MULTICAST; 1512 flags |= MLX5_CTRL_DMAC; 1513 if (priv->vlan_filter_n) 1514 flags |= MLX5_CTRL_VLAN_FILTER; 1515 return mlx5_flow_hw_ctrl_flows(dev, flags); 1516 error: 1517 ret = rte_errno; 1518 mlx5_flow_hw_flush_ctrl_flows(dev); 1519 rte_errno = ret; 1520 return -rte_errno; 1521 } 1522 1523 #endif 1524 1525 /** 1526 * Enable traffic flows configured by control plane 1527 * 1528 * @param dev 1529 * Pointer to Ethernet device structure. 1530 * 1531 * @return 1532 * 0 on success, a negative errno value otherwise and rte_errno is set. 1533 */ 1534 int 1535 mlx5_traffic_enable(struct rte_eth_dev *dev) 1536 { 1537 struct mlx5_priv *priv = dev->data->dev_private; 1538 struct rte_flow_item_eth bcast = { 1539 .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1540 }; 1541 struct rte_flow_item_eth ipv6_multi_spec = { 1542 .dst.addr_bytes = "\x33\x33\x00\x00\x00\x00", 1543 }; 1544 struct rte_flow_item_eth ipv6_multi_mask = { 1545 .dst.addr_bytes = "\xff\xff\x00\x00\x00\x00", 1546 }; 1547 struct rte_flow_item_eth unicast = { 1548 .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1549 }; 1550 struct rte_flow_item_eth unicast_mask = { 1551 .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1552 }; 1553 const unsigned int vlan_filter_n = priv->vlan_filter_n; 1554 const struct rte_ether_addr cmp = { 1555 .addr_bytes = "\x00\x00\x00\x00\x00\x00", 1556 }; 1557 unsigned int i; 1558 unsigned int j; 1559 int ret; 1560 1561 #ifdef HAVE_MLX5_HWS_SUPPORT 1562 if (priv->sh->config.dv_flow_en == 2) 1563 return mlx5_traffic_enable_hws(dev); 1564 #endif 1565 /* 1566 * Hairpin txq default flow should be created no matter if it is 1567 * isolation mode. Or else all the packets to be sent will be sent 1568 * out directly without the TX flow actions, e.g. encapsulation. 1569 */ 1570 for (i = 0; i != priv->txqs_n; ++i) { 1571 struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 1572 if (!txq_ctrl) 1573 continue; 1574 /* Only Tx implicit mode requires the default Tx flow. */ 1575 if (txq_ctrl->is_hairpin && 1576 txq_ctrl->hairpin_conf.tx_explicit == 0 && 1577 txq_ctrl->hairpin_conf.peers[0].port == 1578 priv->dev_data->port_id) { 1579 ret = mlx5_ctrl_flow_source_queue(dev, 1580 mlx5_txq_get_sqn(txq_ctrl)); 1581 if (ret) { 1582 mlx5_txq_release(dev, i); 1583 goto error; 1584 } 1585 } 1586 if (priv->sh->config.dv_esw_en) { 1587 uint32_t q = mlx5_txq_get_sqn(txq_ctrl); 1588 1589 if (mlx5_flow_create_devx_sq_miss_flow(dev, q) == 0) { 1590 mlx5_txq_release(dev, i); 1591 DRV_LOG(ERR, 1592 "Port %u Tx queue %u SQ create representor devx default miss rule failed.", 1593 dev->data->port_id, i); 1594 goto error; 1595 } 1596 } 1597 mlx5_txq_release(dev, i); 1598 } 1599 if (priv->sh->config.fdb_def_rule) { 1600 if (priv->sh->config.dv_esw_en) { 1601 if (mlx5_flow_create_esw_table_zero_flow(dev)) 1602 priv->fdb_def_rule = 1; 1603 else 1604 DRV_LOG(INFO, "port %u FDB default rule cannot be configured - only Eswitch group 0 flows are supported.", 1605 dev->data->port_id); 1606 } 1607 } else { 1608 DRV_LOG(INFO, "port %u FDB default rule is disabled", 1609 dev->data->port_id); 1610 } 1611 if (!priv->sh->config.lacp_by_user && priv->pf_bond >= 0) { 1612 ret = mlx5_flow_lacp_miss(dev); 1613 if (ret) 1614 DRV_LOG(INFO, "port %u LACP rule cannot be created - " 1615 "forward LACP to kernel.", dev->data->port_id); 1616 else 1617 DRV_LOG(INFO, "LACP traffic will be missed in port %u." 1618 , dev->data->port_id); 1619 } 1620 if (priv->isolated) 1621 return 0; 1622 if (dev->data->promiscuous) { 1623 struct rte_flow_item_eth promisc = { 1624 .dst.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1625 .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1626 .type = 0, 1627 }; 1628 1629 ret = mlx5_ctrl_flow(dev, &promisc, &promisc); 1630 if (ret) 1631 goto error; 1632 } 1633 if (dev->data->all_multicast) { 1634 struct rte_flow_item_eth multicast = { 1635 .dst.addr_bytes = "\x01\x00\x00\x00\x00\x00", 1636 .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1637 .type = 0, 1638 }; 1639 1640 ret = mlx5_ctrl_flow(dev, &multicast, &multicast); 1641 if (ret) 1642 goto error; 1643 } else { 1644 /* Add broadcast/multicast flows. */ 1645 for (i = 0; i != vlan_filter_n; ++i) { 1646 uint16_t vlan = priv->vlan_filter[i]; 1647 1648 struct rte_flow_item_vlan vlan_spec = { 1649 .tci = rte_cpu_to_be_16(vlan), 1650 }; 1651 struct rte_flow_item_vlan vlan_mask = 1652 rte_flow_item_vlan_mask; 1653 1654 ret = mlx5_ctrl_flow_vlan(dev, &bcast, &bcast, 1655 &vlan_spec, &vlan_mask); 1656 if (ret) 1657 goto error; 1658 ret = mlx5_ctrl_flow_vlan(dev, &ipv6_multi_spec, 1659 &ipv6_multi_mask, 1660 &vlan_spec, &vlan_mask); 1661 if (ret) 1662 goto error; 1663 } 1664 if (!vlan_filter_n) { 1665 ret = mlx5_ctrl_flow(dev, &bcast, &bcast); 1666 if (ret) 1667 goto error; 1668 ret = mlx5_ctrl_flow(dev, &ipv6_multi_spec, 1669 &ipv6_multi_mask); 1670 if (ret) { 1671 /* Do not fail on IPv6 broadcast creation failure. */ 1672 DRV_LOG(WARNING, 1673 "IPv6 broadcast is not supported"); 1674 ret = 0; 1675 } 1676 } 1677 } 1678 /* Add MAC address flows. */ 1679 for (i = 0; i != MLX5_MAX_MAC_ADDRESSES; ++i) { 1680 struct rte_ether_addr *mac = &dev->data->mac_addrs[i]; 1681 1682 if (!memcmp(mac, &cmp, sizeof(*mac))) 1683 continue; 1684 memcpy(&unicast.dst.addr_bytes, 1685 mac->addr_bytes, 1686 RTE_ETHER_ADDR_LEN); 1687 for (j = 0; j != vlan_filter_n; ++j) { 1688 uint16_t vlan = priv->vlan_filter[j]; 1689 1690 struct rte_flow_item_vlan vlan_spec = { 1691 .tci = rte_cpu_to_be_16(vlan), 1692 }; 1693 struct rte_flow_item_vlan vlan_mask = 1694 rte_flow_item_vlan_mask; 1695 1696 ret = mlx5_ctrl_flow_vlan(dev, &unicast, 1697 &unicast_mask, 1698 &vlan_spec, 1699 &vlan_mask); 1700 if (ret) 1701 goto error; 1702 } 1703 if (!vlan_filter_n) { 1704 ret = mlx5_ctrl_flow(dev, &unicast, &unicast_mask); 1705 if (ret) 1706 goto error; 1707 } 1708 } 1709 return 0; 1710 error: 1711 ret = rte_errno; /* Save rte_errno before cleanup. */ 1712 mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_CTL, false); 1713 rte_errno = ret; /* Restore rte_errno. */ 1714 return -rte_errno; 1715 } 1716 1717 1718 /** 1719 * Disable traffic flows configured by control plane 1720 * 1721 * @param dev 1722 * Pointer to Ethernet device private data. 1723 */ 1724 void 1725 mlx5_traffic_disable(struct rte_eth_dev *dev) 1726 { 1727 #ifdef HAVE_MLX5_HWS_SUPPORT 1728 struct mlx5_priv *priv = dev->data->dev_private; 1729 1730 if (priv->sh->config.dv_flow_en == 2) 1731 mlx5_flow_hw_flush_ctrl_flows(dev); 1732 else 1733 #endif 1734 mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_CTL, false); 1735 } 1736 1737 /** 1738 * Restart traffic flows configured by control plane 1739 * 1740 * @param dev 1741 * Pointer to Ethernet device private data. 1742 * 1743 * @return 1744 * 0 on success, a negative errno value otherwise and rte_errno is set. 1745 */ 1746 int 1747 mlx5_traffic_restart(struct rte_eth_dev *dev) 1748 { 1749 if (dev->data->dev_started) { 1750 mlx5_traffic_disable(dev); 1751 #ifdef HAVE_MLX5_HWS_SUPPORT 1752 mlx5_flow_hw_cleanup_ctrl_rx_templates(dev); 1753 #endif 1754 return mlx5_traffic_enable(dev); 1755 } 1756 return 0; 1757 } 1758