18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2e60fbd5bSAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4e60fbd5bSAdrien Mazarguil */ 58fd92a66SOlivier Matz 63f2fe392SNélio Laranjeiro #include <unistd.h> 7e60fbd5bSAdrien Mazarguil 8e60fbd5bSAdrien Mazarguil #include <rte_ether.h> 9df96fd0dSBruce Richardson #include <ethdev_driver.h> 10198a3c33SNelio Laranjeiro #include <rte_interrupts.h> 11198a3c33SNelio Laranjeiro #include <rte_alarm.h> 1220698c9fSOphir Munk #include <rte_cycles.h> 13e60fbd5bSAdrien Mazarguil 141260a87bSMichael Baum #include <mlx5_malloc.h> 151260a87bSMichael Baum 16e60fbd5bSAdrien Mazarguil #include "mlx5.h" 17ec4e11d4SDmitry Kozlyuk #include "mlx5_flow.h" 18151cbe3aSMichael Baum #include "mlx5_rx.h" 19377b69fbSMichael Baum #include "mlx5_tx.h" 20e60fbd5bSAdrien Mazarguil #include "mlx5_utils.h" 21efa79e68SOri Kam #include "rte_pmd_mlx5.h" 22e60fbd5bSAdrien Mazarguil 23fb732b0aSNélio Laranjeiro /** 24fb732b0aSNélio Laranjeiro * Stop traffic on Tx queues. 25fb732b0aSNélio Laranjeiro * 26fb732b0aSNélio Laranjeiro * @param dev 27fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 28fb732b0aSNélio Laranjeiro */ 296e78005aSNélio Laranjeiro static void 30af4f09f2SNélio Laranjeiro mlx5_txq_stop(struct rte_eth_dev *dev) 316e78005aSNélio Laranjeiro { 32dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 336e78005aSNélio Laranjeiro unsigned int i; 346e78005aSNélio Laranjeiro 356e78005aSNélio Laranjeiro for (i = 0; i != priv->txqs_n; ++i) 36af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 376e78005aSNélio Laranjeiro } 386e78005aSNélio Laranjeiro 39fb732b0aSNélio Laranjeiro /** 40fb732b0aSNélio Laranjeiro * Start traffic on Tx queues. 41fb732b0aSNélio Laranjeiro * 42fb732b0aSNélio Laranjeiro * @param dev 43fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 44fb732b0aSNélio Laranjeiro * 45fb732b0aSNélio Laranjeiro * @return 46a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 47fb732b0aSNélio Laranjeiro */ 486e78005aSNélio Laranjeiro static int 49af4f09f2SNélio Laranjeiro mlx5_txq_start(struct rte_eth_dev *dev) 506e78005aSNélio Laranjeiro { 51dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 526e78005aSNélio Laranjeiro unsigned int i; 53a6d83b6aSNélio Laranjeiro int ret; 546e78005aSNélio Laranjeiro 556e78005aSNélio Laranjeiro for (i = 0; i != priv->txqs_n; ++i) { 56af4f09f2SNélio Laranjeiro struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 57f49f4483SMichael Baum struct mlx5_txq_data *txq_data = &txq_ctrl->txq; 58f49f4483SMichael Baum uint32_t flags = MLX5_MEM_RTE | MLX5_MEM_ZERO; 596e78005aSNélio Laranjeiro 606e78005aSNélio Laranjeiro if (!txq_ctrl) 616e78005aSNélio Laranjeiro continue; 6286d259ceSMichael Baum if (txq_ctrl->type == MLX5_TXQ_TYPE_STANDARD) 636e78005aSNélio Laranjeiro txq_alloc_elts(txq_ctrl); 64f49f4483SMichael Baum MLX5_ASSERT(!txq_ctrl->obj); 65f49f4483SMichael Baum txq_ctrl->obj = mlx5_malloc(flags, sizeof(struct mlx5_txq_obj), 66f49f4483SMichael Baum 0, txq_ctrl->socket); 67894c4a8eSOri Kam if (!txq_ctrl->obj) { 68f49f4483SMichael Baum DRV_LOG(ERR, "Port %u Tx queue %u cannot allocate " 69f49f4483SMichael Baum "memory resources.", dev->data->port_id, 70f49f4483SMichael Baum txq_data->idx); 71a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 726e78005aSNélio Laranjeiro goto error; 736e78005aSNélio Laranjeiro } 74f49f4483SMichael Baum ret = priv->obj_ops.txq_obj_new(dev, i); 75f49f4483SMichael Baum if (ret < 0) { 76f49f4483SMichael Baum mlx5_free(txq_ctrl->obj); 77f49f4483SMichael Baum txq_ctrl->obj = NULL; 78f49f4483SMichael Baum goto error; 79f49f4483SMichael Baum } 80f49f4483SMichael Baum if (txq_ctrl->type == MLX5_TXQ_TYPE_STANDARD) { 81f49f4483SMichael Baum size_t size = txq_data->cqe_s * sizeof(*txq_data->fcqs); 82876b5d52SMatan Azrad 83f49f4483SMichael Baum txq_data->fcqs = mlx5_malloc(flags, size, 84f49f4483SMichael Baum RTE_CACHE_LINE_SIZE, 85f49f4483SMichael Baum txq_ctrl->socket); 86f49f4483SMichael Baum if (!txq_data->fcqs) { 87f49f4483SMichael Baum DRV_LOG(ERR, "Port %u Tx queue %u cannot " 88f49f4483SMichael Baum "allocate memory (FCQ).", 89f49f4483SMichael Baum dev->data->port_id, i); 90f49f4483SMichael Baum rte_errno = ENOMEM; 91f49f4483SMichael Baum goto error; 92f49f4483SMichael Baum } 93f49f4483SMichael Baum } 94f49f4483SMichael Baum DRV_LOG(DEBUG, "Port %u txq %u updated with %p.", 95f49f4483SMichael Baum dev->data->port_id, i, (void *)&txq_ctrl->obj); 96f49f4483SMichael Baum LIST_INSERT_HEAD(&priv->txqsobj, txq_ctrl->obj, next); 976e78005aSNélio Laranjeiro } 98a6d83b6aSNélio Laranjeiro return 0; 996e78005aSNélio Laranjeiro error: 100a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 10124f653a7SYongseok Koh do { 10224f653a7SYongseok Koh mlx5_txq_release(dev, i); 10324f653a7SYongseok Koh } while (i-- != 0); 104a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 105a6d83b6aSNélio Laranjeiro return -rte_errno; 1066e78005aSNélio Laranjeiro } 1076e78005aSNélio Laranjeiro 108fb732b0aSNélio Laranjeiro /** 109fec28ca0SDmitry Kozlyuk * Register Rx queue mempools and fill the Rx queue cache. 110fec28ca0SDmitry Kozlyuk * This function tolerates repeated mempool registration. 111fec28ca0SDmitry Kozlyuk * 112fec28ca0SDmitry Kozlyuk * @param[in] rxq_ctrl 113fec28ca0SDmitry Kozlyuk * Rx queue control data. 114fec28ca0SDmitry Kozlyuk * 115fec28ca0SDmitry Kozlyuk * @return 116fec28ca0SDmitry Kozlyuk * 0 on success, (-1) on failure and rte_errno is set. 117fec28ca0SDmitry Kozlyuk */ 118fec28ca0SDmitry Kozlyuk static int 11920489176SMichael Baum mlx5_rxq_mempool_register(struct mlx5_rxq_ctrl *rxq_ctrl) 120fec28ca0SDmitry Kozlyuk { 121fec28ca0SDmitry Kozlyuk struct rte_mempool *mp; 122fec28ca0SDmitry Kozlyuk uint32_t s; 123fec28ca0SDmitry Kozlyuk int ret = 0; 124fec28ca0SDmitry Kozlyuk 125fec28ca0SDmitry Kozlyuk mlx5_mr_flush_local_cache(&rxq_ctrl->rxq.mr_ctrl); 126fec28ca0SDmitry Kozlyuk /* MPRQ mempool is registered on creation, just fill the cache. */ 12708ac0358SDmitry Kozlyuk if (mlx5_rxq_mprq_enabled(&rxq_ctrl->rxq)) 12808ac0358SDmitry Kozlyuk return mlx5_mr_mempool_populate_cache(&rxq_ctrl->rxq.mr_ctrl, 12908ac0358SDmitry Kozlyuk rxq_ctrl->rxq.mprq_mp); 130fec28ca0SDmitry Kozlyuk for (s = 0; s < rxq_ctrl->rxq.rxseg_n; s++) { 13108ac0358SDmitry Kozlyuk bool is_extmem; 1327297d2cdSDmitry Kozlyuk 133fec28ca0SDmitry Kozlyuk mp = rxq_ctrl->rxq.rxseg[s].mp; 13408ac0358SDmitry Kozlyuk is_extmem = (rte_pktmbuf_priv_flags(mp) & 13508ac0358SDmitry Kozlyuk RTE_PKTMBUF_POOL_F_PINNED_EXT_BUF) != 0; 13608ac0358SDmitry Kozlyuk ret = mlx5_mr_mempool_register(rxq_ctrl->sh->cdev, mp, 13708ac0358SDmitry Kozlyuk is_extmem); 138fec28ca0SDmitry Kozlyuk if (ret < 0 && rte_errno != EEXIST) 139fec28ca0SDmitry Kozlyuk return ret; 14008ac0358SDmitry Kozlyuk ret = mlx5_mr_mempool_populate_cache(&rxq_ctrl->rxq.mr_ctrl, 14108ac0358SDmitry Kozlyuk mp); 14208ac0358SDmitry Kozlyuk if (ret < 0) 14308ac0358SDmitry Kozlyuk return ret; 144fec28ca0SDmitry Kozlyuk } 145fec28ca0SDmitry Kozlyuk return 0; 146fec28ca0SDmitry Kozlyuk } 147fec28ca0SDmitry Kozlyuk 148fec28ca0SDmitry Kozlyuk /** 149fb732b0aSNélio Laranjeiro * Stop traffic on Rx queues. 150fb732b0aSNélio Laranjeiro * 151fb732b0aSNélio Laranjeiro * @param dev 152fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 153fb732b0aSNélio Laranjeiro */ 154a1366b1aSNélio Laranjeiro static void 155af4f09f2SNélio Laranjeiro mlx5_rxq_stop(struct rte_eth_dev *dev) 156a1366b1aSNélio Laranjeiro { 157dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 158a1366b1aSNélio Laranjeiro unsigned int i; 159a1366b1aSNélio Laranjeiro 160a1366b1aSNélio Laranjeiro for (i = 0; i != priv->rxqs_n; ++i) 161af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 162a1366b1aSNélio Laranjeiro } 163a1366b1aSNélio Laranjeiro 16409c25553SXueming Li static int 16509c25553SXueming Li mlx5_rxq_ctrl_prepare(struct rte_eth_dev *dev, struct mlx5_rxq_ctrl *rxq_ctrl, 16609c25553SXueming Li unsigned int idx) 16709c25553SXueming Li { 16809c25553SXueming Li int ret = 0; 16909c25553SXueming Li 17009c25553SXueming Li if (rxq_ctrl->type == MLX5_RXQ_TYPE_STANDARD) { 17109c25553SXueming Li /* 17209c25553SXueming Li * Pre-register the mempools. Regardless of whether 17309c25553SXueming Li * the implicit registration is enabled or not, 17409c25553SXueming Li * Rx mempool destruction is tracked to free MRs. 17509c25553SXueming Li */ 17620489176SMichael Baum if (mlx5_rxq_mempool_register(rxq_ctrl) < 0) 17709c25553SXueming Li return -rte_errno; 17809c25553SXueming Li ret = rxq_alloc_elts(rxq_ctrl); 17909c25553SXueming Li if (ret) 18009c25553SXueming Li return ret; 18109c25553SXueming Li } 18209c25553SXueming Li MLX5_ASSERT(!rxq_ctrl->obj); 18309c25553SXueming Li rxq_ctrl->obj = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, 18409c25553SXueming Li sizeof(*rxq_ctrl->obj), 0, 18509c25553SXueming Li rxq_ctrl->socket); 18609c25553SXueming Li if (!rxq_ctrl->obj) { 18709c25553SXueming Li DRV_LOG(ERR, "Port %u Rx queue %u can't allocate resources.", 18809c25553SXueming Li dev->data->port_id, idx); 18909c25553SXueming Li rte_errno = ENOMEM; 19009c25553SXueming Li return -rte_errno; 19109c25553SXueming Li } 19209c25553SXueming Li DRV_LOG(DEBUG, "Port %u rxq %u updated with %p.", dev->data->port_id, 19309c25553SXueming Li idx, (void *)&rxq_ctrl->obj); 19409c25553SXueming Li return 0; 19509c25553SXueming Li } 19609c25553SXueming Li 197fb732b0aSNélio Laranjeiro /** 198fb732b0aSNélio Laranjeiro * Start traffic on Rx queues. 199fb732b0aSNélio Laranjeiro * 200fb732b0aSNélio Laranjeiro * @param dev 201fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 202fb732b0aSNélio Laranjeiro * 203fb732b0aSNélio Laranjeiro * @return 204a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 205fb732b0aSNélio Laranjeiro */ 206a1366b1aSNélio Laranjeiro static int 207af4f09f2SNélio Laranjeiro mlx5_rxq_start(struct rte_eth_dev *dev) 208a1366b1aSNélio Laranjeiro { 209dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 210a1366b1aSNélio Laranjeiro unsigned int i; 211a1366b1aSNélio Laranjeiro int ret = 0; 212a1366b1aSNélio Laranjeiro 2137d6bf6b8SYongseok Koh /* Allocate/reuse/resize mempool for Multi-Packet RQ. */ 21424f653a7SYongseok Koh if (mlx5_mprq_alloc_mp(dev)) { 21524f653a7SYongseok Koh /* Should not release Rx queues but return immediately. */ 21624f653a7SYongseok Koh return -rte_errno; 21724f653a7SYongseok Koh } 2181260a87bSMichael Baum DRV_LOG(DEBUG, "Port %u device_attr.max_qp_wr is %d.", 2191260a87bSMichael Baum dev->data->port_id, priv->sh->device_attr.max_qp_wr); 2201260a87bSMichael Baum DRV_LOG(DEBUG, "Port %u device_attr.max_sge is %d.", 2211260a87bSMichael Baum dev->data->port_id, priv->sh->device_attr.max_sge); 222a1366b1aSNélio Laranjeiro for (i = 0; i != priv->rxqs_n; ++i) { 2230cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_ref(dev, i); 2240cedf34dSXueming Li struct mlx5_rxq_ctrl *rxq_ctrl; 225a1366b1aSNélio Laranjeiro 2260cedf34dSXueming Li if (rxq == NULL) 227a1366b1aSNélio Laranjeiro continue; 2280cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 22909c25553SXueming Li if (!rxq_ctrl->started) { 23009c25553SXueming Li if (mlx5_rxq_ctrl_prepare(dev, rxq_ctrl, i) < 0) 231fec28ca0SDmitry Kozlyuk goto error; 23209c25553SXueming Li LIST_INSERT_HEAD(&priv->rxqsobj, rxq_ctrl->obj, next); 233a1366b1aSNélio Laranjeiro } 2345ceb3a02SXueming Li ret = priv->obj_ops.rxq_obj_new(rxq); 2351260a87bSMichael Baum if (ret) { 2361260a87bSMichael Baum mlx5_free(rxq_ctrl->obj); 2379ec1ceabSDmitry Kozlyuk rxq_ctrl->obj = NULL; 2381260a87bSMichael Baum goto error; 2391260a87bSMichael Baum } 24009c25553SXueming Li rxq_ctrl->started = true; 2411260a87bSMichael Baum } 242a6d83b6aSNélio Laranjeiro return 0; 243a1366b1aSNélio Laranjeiro error: 244a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 24524f653a7SYongseok Koh do { 24624f653a7SYongseok Koh mlx5_rxq_release(dev, i); 24724f653a7SYongseok Koh } while (i-- != 0); 248a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 249a6d83b6aSNélio Laranjeiro return -rte_errno; 250a1366b1aSNélio Laranjeiro } 251a1366b1aSNélio Laranjeiro 252e60fbd5bSAdrien Mazarguil /** 2536a338ad4SOri Kam * Binds Tx queues to Rx queues for hairpin. 2546a338ad4SOri Kam * 2556a338ad4SOri Kam * Binds Tx queues to the target Rx queues. 2566a338ad4SOri Kam * 2576a338ad4SOri Kam * @param dev 2586a338ad4SOri Kam * Pointer to Ethernet device structure. 2596a338ad4SOri Kam * 2606a338ad4SOri Kam * @return 2616a338ad4SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 2626a338ad4SOri Kam */ 2636a338ad4SOri Kam static int 26437cd4501SBing Zhao mlx5_hairpin_auto_bind(struct rte_eth_dev *dev) 2656a338ad4SOri Kam { 2666a338ad4SOri Kam struct mlx5_priv *priv = dev->data->dev_private; 2676a338ad4SOri Kam struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 2686a338ad4SOri Kam struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 2696a338ad4SOri Kam struct mlx5_txq_ctrl *txq_ctrl; 2700cedf34dSXueming Li struct mlx5_rxq_priv *rxq; 2716a338ad4SOri Kam struct mlx5_rxq_ctrl *rxq_ctrl; 2726a338ad4SOri Kam struct mlx5_devx_obj *sq; 2736a338ad4SOri Kam struct mlx5_devx_obj *rq; 2746a338ad4SOri Kam unsigned int i; 2756a338ad4SOri Kam int ret = 0; 276aa8bea0eSBing Zhao bool need_auto = false; 277aa8bea0eSBing Zhao uint16_t self_port = dev->data->port_id; 2786a338ad4SOri Kam 2796a338ad4SOri Kam for (i = 0; i != priv->txqs_n; ++i) { 2806a338ad4SOri Kam txq_ctrl = mlx5_txq_get(dev, i); 2816a338ad4SOri Kam if (!txq_ctrl) 2826a338ad4SOri Kam continue; 28375f166c2SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN || 28475f166c2SBing Zhao txq_ctrl->hairpin_conf.peers[0].port != self_port) { 2856a338ad4SOri Kam mlx5_txq_release(dev, i); 2866a338ad4SOri Kam continue; 2876a338ad4SOri Kam } 288aa8bea0eSBing Zhao if (txq_ctrl->hairpin_conf.manual_bind) { 289aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 290aa8bea0eSBing Zhao return 0; 291aa8bea0eSBing Zhao } 292aa8bea0eSBing Zhao need_auto = true; 293aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 294aa8bea0eSBing Zhao } 295aa8bea0eSBing Zhao if (!need_auto) 296aa8bea0eSBing Zhao return 0; 297aa8bea0eSBing Zhao for (i = 0; i != priv->txqs_n; ++i) { 298aa8bea0eSBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 299aa8bea0eSBing Zhao if (!txq_ctrl) 300aa8bea0eSBing Zhao continue; 30175f166c2SBing Zhao /* Skip hairpin queues with other peer ports. */ 30275f166c2SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN || 30375f166c2SBing Zhao txq_ctrl->hairpin_conf.peers[0].port != self_port) { 304aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 305aa8bea0eSBing Zhao continue; 306aa8bea0eSBing Zhao } 3076a338ad4SOri Kam if (!txq_ctrl->obj) { 3086a338ad4SOri Kam rte_errno = ENOMEM; 3096a338ad4SOri Kam DRV_LOG(ERR, "port %u no txq object found: %d", 3106a338ad4SOri Kam dev->data->port_id, i); 3116a338ad4SOri Kam mlx5_txq_release(dev, i); 3126a338ad4SOri Kam return -rte_errno; 3136a338ad4SOri Kam } 3146a338ad4SOri Kam sq = txq_ctrl->obj->sq; 3150cedf34dSXueming Li rxq = mlx5_rxq_get(dev, txq_ctrl->hairpin_conf.peers[0].queue); 3160cedf34dSXueming Li if (rxq == NULL) { 3176a338ad4SOri Kam mlx5_txq_release(dev, i); 3186a338ad4SOri Kam rte_errno = EINVAL; 3196a338ad4SOri Kam DRV_LOG(ERR, "port %u no rxq object found: %d", 3206a338ad4SOri Kam dev->data->port_id, 3216a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 3226a338ad4SOri Kam return -rte_errno; 3236a338ad4SOri Kam } 3240cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 3256a338ad4SOri Kam if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN || 32644126bd9SXueming Li rxq->hairpin_conf.peers[0].queue != i) { 3276a338ad4SOri Kam rte_errno = ENOMEM; 3286a338ad4SOri Kam DRV_LOG(ERR, "port %u Tx queue %d can't be binded to " 3296a338ad4SOri Kam "Rx queue %d", dev->data->port_id, 3306a338ad4SOri Kam i, txq_ctrl->hairpin_conf.peers[0].queue); 3316a338ad4SOri Kam goto error; 3326a338ad4SOri Kam } 3336a338ad4SOri Kam rq = rxq_ctrl->obj->rq; 3346a338ad4SOri Kam if (!rq) { 3356a338ad4SOri Kam rte_errno = ENOMEM; 3366a338ad4SOri Kam DRV_LOG(ERR, "port %u hairpin no matching rxq: %d", 3376a338ad4SOri Kam dev->data->port_id, 3386a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 3396a338ad4SOri Kam goto error; 3406a338ad4SOri Kam } 3416a338ad4SOri Kam sq_attr.state = MLX5_SQC_STATE_RDY; 3426a338ad4SOri Kam sq_attr.sq_state = MLX5_SQC_STATE_RST; 3436a338ad4SOri Kam sq_attr.hairpin_peer_rq = rq->id; 3446a338ad4SOri Kam sq_attr.hairpin_peer_vhca = priv->config.hca_attr.vhca_id; 3456a338ad4SOri Kam ret = mlx5_devx_cmd_modify_sq(sq, &sq_attr); 3466a338ad4SOri Kam if (ret) 3476a338ad4SOri Kam goto error; 3486a338ad4SOri Kam rq_attr.state = MLX5_SQC_STATE_RDY; 3496a338ad4SOri Kam rq_attr.rq_state = MLX5_SQC_STATE_RST; 3506a338ad4SOri Kam rq_attr.hairpin_peer_sq = sq->id; 3516a338ad4SOri Kam rq_attr.hairpin_peer_vhca = priv->config.hca_attr.vhca_id; 3526a338ad4SOri Kam ret = mlx5_devx_cmd_modify_rq(rq, &rq_attr); 3536a338ad4SOri Kam if (ret) 3546a338ad4SOri Kam goto error; 355aa8bea0eSBing Zhao /* Qs with auto-bind will be destroyed directly. */ 35644126bd9SXueming Li rxq->hairpin_status = 1; 357aa8bea0eSBing Zhao txq_ctrl->hairpin_status = 1; 3586a338ad4SOri Kam mlx5_txq_release(dev, i); 3596a338ad4SOri Kam } 3606a338ad4SOri Kam return 0; 3616a338ad4SOri Kam error: 3626a338ad4SOri Kam mlx5_txq_release(dev, i); 3636a338ad4SOri Kam return -rte_errno; 3646a338ad4SOri Kam } 3656a338ad4SOri Kam 36637cd4501SBing Zhao /* 36737cd4501SBing Zhao * Fetch the peer queue's SW & HW information. 36837cd4501SBing Zhao * 36937cd4501SBing Zhao * @param dev 37037cd4501SBing Zhao * Pointer to Ethernet device structure. 37137cd4501SBing Zhao * @param peer_queue 37237cd4501SBing Zhao * Index of the queue to fetch the information. 37337cd4501SBing Zhao * @param current_info 37437cd4501SBing Zhao * Pointer to the input peer information, not used currently. 37537cd4501SBing Zhao * @param peer_info 37637cd4501SBing Zhao * Pointer to the structure to store the information, output. 37737cd4501SBing Zhao * @param direction 37837cd4501SBing Zhao * Positive to get the RxQ information, zero to get the TxQ information. 37937cd4501SBing Zhao * 38037cd4501SBing Zhao * @return 38137cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 38237cd4501SBing Zhao */ 38337cd4501SBing Zhao int 38437cd4501SBing Zhao mlx5_hairpin_queue_peer_update(struct rte_eth_dev *dev, uint16_t peer_queue, 38537cd4501SBing Zhao struct rte_hairpin_peer_info *current_info, 38637cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 38737cd4501SBing Zhao uint32_t direction) 38837cd4501SBing Zhao { 38937cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 39037cd4501SBing Zhao RTE_SET_USED(current_info); 39137cd4501SBing Zhao 39237cd4501SBing Zhao if (dev->data->dev_started == 0) { 39337cd4501SBing Zhao rte_errno = EBUSY; 39437cd4501SBing Zhao DRV_LOG(ERR, "peer port %u is not started", 39537cd4501SBing Zhao dev->data->port_id); 39637cd4501SBing Zhao return -rte_errno; 39737cd4501SBing Zhao } 39837cd4501SBing Zhao /* 39937cd4501SBing Zhao * Peer port used as egress. In the current design, hairpin Tx queue 40037cd4501SBing Zhao * will be bound to the peer Rx queue. Indeed, only the information of 40137cd4501SBing Zhao * peer Rx queue needs to be fetched. 40237cd4501SBing Zhao */ 40337cd4501SBing Zhao if (direction == 0) { 40437cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 40537cd4501SBing Zhao 40637cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, peer_queue); 40737cd4501SBing Zhao if (txq_ctrl == NULL) { 40837cd4501SBing Zhao rte_errno = EINVAL; 40937cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 41037cd4501SBing Zhao dev->data->port_id, peer_queue); 41137cd4501SBing Zhao return -rte_errno; 41237cd4501SBing Zhao } 41337cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 41437cd4501SBing Zhao rte_errno = EINVAL; 41537cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d is not a hairpin Txq", 41637cd4501SBing Zhao dev->data->port_id, peer_queue); 41737cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 41837cd4501SBing Zhao return -rte_errno; 41937cd4501SBing Zhao } 42037cd4501SBing Zhao if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 42137cd4501SBing Zhao rte_errno = ENOMEM; 42237cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 42337cd4501SBing Zhao dev->data->port_id, peer_queue); 42437cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 42537cd4501SBing Zhao return -rte_errno; 42637cd4501SBing Zhao } 42737cd4501SBing Zhao peer_info->qp_id = txq_ctrl->obj->sq->id; 42837cd4501SBing Zhao peer_info->vhca_id = priv->config.hca_attr.vhca_id; 42937cd4501SBing Zhao /* 1-to-1 mapping, only the first one is used. */ 43037cd4501SBing Zhao peer_info->peer_q = txq_ctrl->hairpin_conf.peers[0].queue; 43137cd4501SBing Zhao peer_info->tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 43237cd4501SBing Zhao peer_info->manual_bind = txq_ctrl->hairpin_conf.manual_bind; 43337cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 43437cd4501SBing Zhao } else { /* Peer port used as ingress. */ 4350cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, peer_queue); 43637cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 43737cd4501SBing Zhao 4380cedf34dSXueming Li if (rxq == NULL) { 43937cd4501SBing Zhao rte_errno = EINVAL; 44037cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 44137cd4501SBing Zhao dev->data->port_id, peer_queue); 44237cd4501SBing Zhao return -rte_errno; 44337cd4501SBing Zhao } 4440cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 44537cd4501SBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 44637cd4501SBing Zhao rte_errno = EINVAL; 44737cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d is not a hairpin Rxq", 44837cd4501SBing Zhao dev->data->port_id, peer_queue); 44937cd4501SBing Zhao return -rte_errno; 45037cd4501SBing Zhao } 45137cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 45237cd4501SBing Zhao rte_errno = ENOMEM; 45337cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 45437cd4501SBing Zhao dev->data->port_id, peer_queue); 45537cd4501SBing Zhao return -rte_errno; 45637cd4501SBing Zhao } 45737cd4501SBing Zhao peer_info->qp_id = rxq_ctrl->obj->rq->id; 45837cd4501SBing Zhao peer_info->vhca_id = priv->config.hca_attr.vhca_id; 45944126bd9SXueming Li peer_info->peer_q = rxq->hairpin_conf.peers[0].queue; 46044126bd9SXueming Li peer_info->tx_explicit = rxq->hairpin_conf.tx_explicit; 46144126bd9SXueming Li peer_info->manual_bind = rxq->hairpin_conf.manual_bind; 46237cd4501SBing Zhao } 46337cd4501SBing Zhao return 0; 46437cd4501SBing Zhao } 46537cd4501SBing Zhao 46637cd4501SBing Zhao /* 46737cd4501SBing Zhao * Bind the hairpin queue with the peer HW information. 46837cd4501SBing Zhao * This needs to be called twice both for Tx and Rx queues of a pair. 46937cd4501SBing Zhao * If the queue is already bound, it is considered successful. 47037cd4501SBing Zhao * 47137cd4501SBing Zhao * @param dev 47237cd4501SBing Zhao * Pointer to Ethernet device structure. 47337cd4501SBing Zhao * @param cur_queue 47437cd4501SBing Zhao * Index of the queue to change the HW configuration to bind. 47537cd4501SBing Zhao * @param peer_info 47637cd4501SBing Zhao * Pointer to information of the peer queue. 47737cd4501SBing Zhao * @param direction 47837cd4501SBing Zhao * Positive to configure the TxQ, zero to configure the RxQ. 47937cd4501SBing Zhao * 48037cd4501SBing Zhao * @return 48137cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 48237cd4501SBing Zhao */ 48337cd4501SBing Zhao int 48437cd4501SBing Zhao mlx5_hairpin_queue_peer_bind(struct rte_eth_dev *dev, uint16_t cur_queue, 48537cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 48637cd4501SBing Zhao uint32_t direction) 48737cd4501SBing Zhao { 48837cd4501SBing Zhao int ret = 0; 48937cd4501SBing Zhao 49037cd4501SBing Zhao /* 49137cd4501SBing Zhao * Consistency checking of the peer queue: opposite direction is used 49237cd4501SBing Zhao * to get the peer queue info with ethdev port ID, no need to check. 49337cd4501SBing Zhao */ 49437cd4501SBing Zhao if (peer_info->peer_q != cur_queue) { 49537cd4501SBing Zhao rte_errno = EINVAL; 49637cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d and peer queue %d mismatch", 49737cd4501SBing Zhao dev->data->port_id, cur_queue, peer_info->peer_q); 49837cd4501SBing Zhao return -rte_errno; 49937cd4501SBing Zhao } 50037cd4501SBing Zhao if (direction != 0) { 50137cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 50237cd4501SBing Zhao struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 50337cd4501SBing Zhao 50437cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, cur_queue); 50537cd4501SBing Zhao if (txq_ctrl == NULL) { 50637cd4501SBing Zhao rte_errno = EINVAL; 50737cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 50837cd4501SBing Zhao dev->data->port_id, cur_queue); 50937cd4501SBing Zhao return -rte_errno; 51037cd4501SBing Zhao } 51137cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 51237cd4501SBing Zhao rte_errno = EINVAL; 51337cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 51437cd4501SBing Zhao dev->data->port_id, cur_queue); 51537cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 51637cd4501SBing Zhao return -rte_errno; 51737cd4501SBing Zhao } 51837cd4501SBing Zhao if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 51937cd4501SBing Zhao rte_errno = ENOMEM; 52037cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 52137cd4501SBing Zhao dev->data->port_id, cur_queue); 52237cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 52337cd4501SBing Zhao return -rte_errno; 52437cd4501SBing Zhao } 52537cd4501SBing Zhao if (txq_ctrl->hairpin_status != 0) { 52637cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Tx queue %d is already bound", 52737cd4501SBing Zhao dev->data->port_id, cur_queue); 52837cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 52937cd4501SBing Zhao return 0; 53037cd4501SBing Zhao } 53137cd4501SBing Zhao /* 53237cd4501SBing Zhao * All queues' of one port consistency checking is done in the 53337cd4501SBing Zhao * bind() function, and that is optional. 53437cd4501SBing Zhao */ 53537cd4501SBing Zhao if (peer_info->tx_explicit != 53637cd4501SBing Zhao txq_ctrl->hairpin_conf.tx_explicit) { 53737cd4501SBing Zhao rte_errno = EINVAL; 53837cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d and peer Tx rule mode" 53937cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 54037cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 54137cd4501SBing Zhao return -rte_errno; 54237cd4501SBing Zhao } 54337cd4501SBing Zhao if (peer_info->manual_bind != 54437cd4501SBing Zhao txq_ctrl->hairpin_conf.manual_bind) { 54537cd4501SBing Zhao rte_errno = EINVAL; 54637cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d and peer binding mode" 54737cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 54837cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 54937cd4501SBing Zhao return -rte_errno; 55037cd4501SBing Zhao } 55137cd4501SBing Zhao sq_attr.state = MLX5_SQC_STATE_RDY; 55237cd4501SBing Zhao sq_attr.sq_state = MLX5_SQC_STATE_RST; 55337cd4501SBing Zhao sq_attr.hairpin_peer_rq = peer_info->qp_id; 55437cd4501SBing Zhao sq_attr.hairpin_peer_vhca = peer_info->vhca_id; 55537cd4501SBing Zhao ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 55637cd4501SBing Zhao if (ret == 0) 55737cd4501SBing Zhao txq_ctrl->hairpin_status = 1; 55837cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 55937cd4501SBing Zhao } else { 5600cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, cur_queue); 56137cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 56237cd4501SBing Zhao struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 56337cd4501SBing Zhao 5640cedf34dSXueming Li if (rxq == NULL) { 56537cd4501SBing Zhao rte_errno = EINVAL; 56637cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 56737cd4501SBing Zhao dev->data->port_id, cur_queue); 56837cd4501SBing Zhao return -rte_errno; 56937cd4501SBing Zhao } 5700cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 57137cd4501SBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 57237cd4501SBing Zhao rte_errno = EINVAL; 57337cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 57437cd4501SBing Zhao dev->data->port_id, cur_queue); 57537cd4501SBing Zhao return -rte_errno; 57637cd4501SBing Zhao } 57737cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 57837cd4501SBing Zhao rte_errno = ENOMEM; 57937cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 58037cd4501SBing Zhao dev->data->port_id, cur_queue); 58137cd4501SBing Zhao return -rte_errno; 58237cd4501SBing Zhao } 58344126bd9SXueming Li if (rxq->hairpin_status != 0) { 58437cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Rx queue %d is already bound", 58537cd4501SBing Zhao dev->data->port_id, cur_queue); 58637cd4501SBing Zhao return 0; 58737cd4501SBing Zhao } 58837cd4501SBing Zhao if (peer_info->tx_explicit != 58944126bd9SXueming Li rxq->hairpin_conf.tx_explicit) { 59037cd4501SBing Zhao rte_errno = EINVAL; 59137cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d and peer Tx rule mode" 59237cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 59337cd4501SBing Zhao return -rte_errno; 59437cd4501SBing Zhao } 59537cd4501SBing Zhao if (peer_info->manual_bind != 59644126bd9SXueming Li rxq->hairpin_conf.manual_bind) { 59737cd4501SBing Zhao rte_errno = EINVAL; 59837cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d and peer binding mode" 59937cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 60037cd4501SBing Zhao return -rte_errno; 60137cd4501SBing Zhao } 60237cd4501SBing Zhao rq_attr.state = MLX5_SQC_STATE_RDY; 60337cd4501SBing Zhao rq_attr.rq_state = MLX5_SQC_STATE_RST; 60437cd4501SBing Zhao rq_attr.hairpin_peer_sq = peer_info->qp_id; 60537cd4501SBing Zhao rq_attr.hairpin_peer_vhca = peer_info->vhca_id; 60637cd4501SBing Zhao ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 60737cd4501SBing Zhao if (ret == 0) 60844126bd9SXueming Li rxq->hairpin_status = 1; 60937cd4501SBing Zhao } 61037cd4501SBing Zhao return ret; 61137cd4501SBing Zhao } 61237cd4501SBing Zhao 61337cd4501SBing Zhao /* 61437cd4501SBing Zhao * Unbind the hairpin queue and reset its HW configuration. 61537cd4501SBing Zhao * This needs to be called twice both for Tx and Rx queues of a pair. 61637cd4501SBing Zhao * If the queue is already unbound, it is considered successful. 61737cd4501SBing Zhao * 61837cd4501SBing Zhao * @param dev 61937cd4501SBing Zhao * Pointer to Ethernet device structure. 62037cd4501SBing Zhao * @param cur_queue 62137cd4501SBing Zhao * Index of the queue to change the HW configuration to unbind. 62237cd4501SBing Zhao * @param direction 62337cd4501SBing Zhao * Positive to reset the TxQ, zero to reset the RxQ. 62437cd4501SBing Zhao * 62537cd4501SBing Zhao * @return 62637cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 62737cd4501SBing Zhao */ 62837cd4501SBing Zhao int 62937cd4501SBing Zhao mlx5_hairpin_queue_peer_unbind(struct rte_eth_dev *dev, uint16_t cur_queue, 63037cd4501SBing Zhao uint32_t direction) 63137cd4501SBing Zhao { 63237cd4501SBing Zhao int ret = 0; 63337cd4501SBing Zhao 63437cd4501SBing Zhao if (direction != 0) { 63537cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 63637cd4501SBing Zhao struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 63737cd4501SBing Zhao 63837cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, cur_queue); 63937cd4501SBing Zhao if (txq_ctrl == NULL) { 64037cd4501SBing Zhao rte_errno = EINVAL; 64137cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 64237cd4501SBing Zhao dev->data->port_id, cur_queue); 64337cd4501SBing Zhao return -rte_errno; 64437cd4501SBing Zhao } 64537cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 64637cd4501SBing Zhao rte_errno = EINVAL; 64737cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 64837cd4501SBing Zhao dev->data->port_id, cur_queue); 64937cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 65037cd4501SBing Zhao return -rte_errno; 65137cd4501SBing Zhao } 65237cd4501SBing Zhao /* Already unbound, return success before obj checking. */ 65337cd4501SBing Zhao if (txq_ctrl->hairpin_status == 0) { 65437cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Tx queue %d is already unbound", 65537cd4501SBing Zhao dev->data->port_id, cur_queue); 65637cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 65737cd4501SBing Zhao return 0; 65837cd4501SBing Zhao } 65937cd4501SBing Zhao if (!txq_ctrl->obj || !txq_ctrl->obj->sq) { 66037cd4501SBing Zhao rte_errno = ENOMEM; 66137cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 66237cd4501SBing Zhao dev->data->port_id, cur_queue); 66337cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 66437cd4501SBing Zhao return -rte_errno; 66537cd4501SBing Zhao } 66637cd4501SBing Zhao sq_attr.state = MLX5_SQC_STATE_RST; 66737cd4501SBing Zhao sq_attr.sq_state = MLX5_SQC_STATE_RST; 66837cd4501SBing Zhao ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 66937cd4501SBing Zhao if (ret == 0) 67037cd4501SBing Zhao txq_ctrl->hairpin_status = 0; 67137cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 67237cd4501SBing Zhao } else { 6730cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, cur_queue); 67437cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 67537cd4501SBing Zhao struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 67637cd4501SBing Zhao 6770cedf34dSXueming Li if (rxq == NULL) { 67837cd4501SBing Zhao rte_errno = EINVAL; 67937cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 68037cd4501SBing Zhao dev->data->port_id, cur_queue); 68137cd4501SBing Zhao return -rte_errno; 68237cd4501SBing Zhao } 6830cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 68437cd4501SBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 68537cd4501SBing Zhao rte_errno = EINVAL; 68637cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 68737cd4501SBing Zhao dev->data->port_id, cur_queue); 68837cd4501SBing Zhao return -rte_errno; 68937cd4501SBing Zhao } 69044126bd9SXueming Li if (rxq->hairpin_status == 0) { 69137cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Rx queue %d is already unbound", 69237cd4501SBing Zhao dev->data->port_id, cur_queue); 69337cd4501SBing Zhao return 0; 69437cd4501SBing Zhao } 69537cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 69637cd4501SBing Zhao rte_errno = ENOMEM; 69737cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 69837cd4501SBing Zhao dev->data->port_id, cur_queue); 69937cd4501SBing Zhao return -rte_errno; 70037cd4501SBing Zhao } 70137cd4501SBing Zhao rq_attr.state = MLX5_SQC_STATE_RST; 70237cd4501SBing Zhao rq_attr.rq_state = MLX5_SQC_STATE_RST; 70337cd4501SBing Zhao ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 70437cd4501SBing Zhao if (ret == 0) 70544126bd9SXueming Li rxq->hairpin_status = 0; 70637cd4501SBing Zhao } 70737cd4501SBing Zhao return ret; 70837cd4501SBing Zhao } 70937cd4501SBing Zhao 71037cd4501SBing Zhao /* 71137cd4501SBing Zhao * Bind the hairpin port pairs, from the Tx to the peer Rx. 71237cd4501SBing Zhao * This function only supports to bind the Tx to one Rx. 71337cd4501SBing Zhao * 71437cd4501SBing Zhao * @param dev 71537cd4501SBing Zhao * Pointer to Ethernet device structure. 71637cd4501SBing Zhao * @param rx_port 71737cd4501SBing Zhao * Port identifier of the Rx port. 71837cd4501SBing Zhao * 71937cd4501SBing Zhao * @return 72037cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 72137cd4501SBing Zhao */ 72237cd4501SBing Zhao static int 72337cd4501SBing Zhao mlx5_hairpin_bind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 72437cd4501SBing Zhao { 72537cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 72637cd4501SBing Zhao int ret = 0; 72737cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 72837cd4501SBing Zhao uint32_t i; 72937cd4501SBing Zhao struct rte_hairpin_peer_info peer = {0xffffff}; 73037cd4501SBing Zhao struct rte_hairpin_peer_info cur; 73137cd4501SBing Zhao const struct rte_eth_hairpin_conf *conf; 73237cd4501SBing Zhao uint16_t num_q = 0; 73337cd4501SBing Zhao uint16_t local_port = priv->dev_data->port_id; 73437cd4501SBing Zhao uint32_t manual; 73537cd4501SBing Zhao uint32_t explicit; 73637cd4501SBing Zhao uint16_t rx_queue; 73737cd4501SBing Zhao 73856bb3c84SXueming Li if (mlx5_eth_find_next(rx_port, dev->device) != rx_port) { 73937cd4501SBing Zhao rte_errno = ENODEV; 74037cd4501SBing Zhao DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 74137cd4501SBing Zhao return -rte_errno; 74237cd4501SBing Zhao } 74337cd4501SBing Zhao /* 74437cd4501SBing Zhao * Before binding TxQ to peer RxQ, first round loop will be used for 74537cd4501SBing Zhao * checking the queues' configuration consistency. This would be a 74637cd4501SBing Zhao * little time consuming but better than doing the rollback. 74737cd4501SBing Zhao */ 74837cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 74937cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 75037cd4501SBing Zhao if (txq_ctrl == NULL) 75137cd4501SBing Zhao continue; 75237cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 75337cd4501SBing Zhao mlx5_txq_release(dev, i); 75437cd4501SBing Zhao continue; 75537cd4501SBing Zhao } 75637cd4501SBing Zhao /* 75737cd4501SBing Zhao * All hairpin Tx queues of a single port that connected to the 75837cd4501SBing Zhao * same peer Rx port should have the same "auto binding" and 75937cd4501SBing Zhao * "implicit Tx flow" modes. 76037cd4501SBing Zhao * Peer consistency checking will be done in per queue binding. 76137cd4501SBing Zhao */ 76237cd4501SBing Zhao conf = &txq_ctrl->hairpin_conf; 76337cd4501SBing Zhao if (conf->peers[0].port == rx_port) { 76437cd4501SBing Zhao if (num_q == 0) { 76537cd4501SBing Zhao manual = conf->manual_bind; 76637cd4501SBing Zhao explicit = conf->tx_explicit; 76737cd4501SBing Zhao } else { 76837cd4501SBing Zhao if (manual != conf->manual_bind || 76937cd4501SBing Zhao explicit != conf->tx_explicit) { 77037cd4501SBing Zhao rte_errno = EINVAL; 77137cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d mode" 77237cd4501SBing Zhao " mismatch: %u %u, %u %u", 77337cd4501SBing Zhao local_port, i, manual, 77437cd4501SBing Zhao conf->manual_bind, explicit, 77537cd4501SBing Zhao conf->tx_explicit); 77637cd4501SBing Zhao mlx5_txq_release(dev, i); 77737cd4501SBing Zhao return -rte_errno; 77837cd4501SBing Zhao } 77937cd4501SBing Zhao } 78037cd4501SBing Zhao num_q++; 78137cd4501SBing Zhao } 78237cd4501SBing Zhao mlx5_txq_release(dev, i); 78337cd4501SBing Zhao } 78437cd4501SBing Zhao /* Once no queue is configured, success is returned directly. */ 78537cd4501SBing Zhao if (num_q == 0) 78637cd4501SBing Zhao return ret; 78737cd4501SBing Zhao /* All the hairpin TX queues need to be traversed again. */ 78837cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 78937cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 79037cd4501SBing Zhao if (txq_ctrl == NULL) 79137cd4501SBing Zhao continue; 79237cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 79337cd4501SBing Zhao mlx5_txq_release(dev, i); 79437cd4501SBing Zhao continue; 79537cd4501SBing Zhao } 79637cd4501SBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 79737cd4501SBing Zhao mlx5_txq_release(dev, i); 79837cd4501SBing Zhao continue; 79937cd4501SBing Zhao } 80037cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 80137cd4501SBing Zhao /* 80237cd4501SBing Zhao * Fetch peer RxQ's information. 80337cd4501SBing Zhao * No need to pass the information of the current queue. 80437cd4501SBing Zhao */ 80537cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_update(rx_port, rx_queue, 80637cd4501SBing Zhao NULL, &peer, 1); 80737cd4501SBing Zhao if (ret != 0) { 80837cd4501SBing Zhao mlx5_txq_release(dev, i); 80937cd4501SBing Zhao goto error; 81037cd4501SBing Zhao } 81137cd4501SBing Zhao /* Accessing its own device, inside mlx5 PMD. */ 81237cd4501SBing Zhao ret = mlx5_hairpin_queue_peer_bind(dev, i, &peer, 1); 81337cd4501SBing Zhao if (ret != 0) { 81437cd4501SBing Zhao mlx5_txq_release(dev, i); 81537cd4501SBing Zhao goto error; 81637cd4501SBing Zhao } 81737cd4501SBing Zhao /* Pass TxQ's information to peer RxQ and try binding. */ 81837cd4501SBing Zhao cur.peer_q = rx_queue; 81937cd4501SBing Zhao cur.qp_id = txq_ctrl->obj->sq->id; 82037cd4501SBing Zhao cur.vhca_id = priv->config.hca_attr.vhca_id; 82137cd4501SBing Zhao cur.tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 82237cd4501SBing Zhao cur.manual_bind = txq_ctrl->hairpin_conf.manual_bind; 82337cd4501SBing Zhao /* 82437cd4501SBing Zhao * In order to access another device in a proper way, RTE level 82537cd4501SBing Zhao * private function is needed. 82637cd4501SBing Zhao */ 82737cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_bind(rx_port, rx_queue, 82837cd4501SBing Zhao &cur, 0); 82937cd4501SBing Zhao if (ret != 0) { 83037cd4501SBing Zhao mlx5_txq_release(dev, i); 83137cd4501SBing Zhao goto error; 83237cd4501SBing Zhao } 83337cd4501SBing Zhao mlx5_txq_release(dev, i); 83437cd4501SBing Zhao } 83537cd4501SBing Zhao return 0; 83637cd4501SBing Zhao error: 83737cd4501SBing Zhao /* 83837cd4501SBing Zhao * Do roll-back process for the queues already bound. 83937cd4501SBing Zhao * No need to check the return value of the queue unbind function. 84037cd4501SBing Zhao */ 84137cd4501SBing Zhao do { 84237cd4501SBing Zhao /* No validation is needed here. */ 84337cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 84437cd4501SBing Zhao if (txq_ctrl == NULL) 84537cd4501SBing Zhao continue; 84637cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 84737cd4501SBing Zhao rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 84837cd4501SBing Zhao mlx5_hairpin_queue_peer_unbind(dev, i, 1); 84937cd4501SBing Zhao mlx5_txq_release(dev, i); 85037cd4501SBing Zhao } while (i--); 85137cd4501SBing Zhao return ret; 85237cd4501SBing Zhao } 85337cd4501SBing Zhao 85437cd4501SBing Zhao /* 85537cd4501SBing Zhao * Unbind the hairpin port pair, HW configuration of both devices will be clear 856b53d106dSSean Morrissey * and status will be reset for all the queues used between them. 85737cd4501SBing Zhao * This function only supports to unbind the Tx from one Rx. 85837cd4501SBing Zhao * 85937cd4501SBing Zhao * @param dev 86037cd4501SBing Zhao * Pointer to Ethernet device structure. 86137cd4501SBing Zhao * @param rx_port 86237cd4501SBing Zhao * Port identifier of the Rx port. 86337cd4501SBing Zhao * 86437cd4501SBing Zhao * @return 86537cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 86637cd4501SBing Zhao */ 86737cd4501SBing Zhao static int 86837cd4501SBing Zhao mlx5_hairpin_unbind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 86937cd4501SBing Zhao { 87037cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 87137cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 87237cd4501SBing Zhao uint32_t i; 87337cd4501SBing Zhao int ret; 87437cd4501SBing Zhao uint16_t cur_port = priv->dev_data->port_id; 87537cd4501SBing Zhao 87656bb3c84SXueming Li if (mlx5_eth_find_next(rx_port, dev->device) != rx_port) { 87737cd4501SBing Zhao rte_errno = ENODEV; 87837cd4501SBing Zhao DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 87937cd4501SBing Zhao return -rte_errno; 88037cd4501SBing Zhao } 88137cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 88237cd4501SBing Zhao uint16_t rx_queue; 88337cd4501SBing Zhao 88437cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 88537cd4501SBing Zhao if (txq_ctrl == NULL) 88637cd4501SBing Zhao continue; 88737cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 88837cd4501SBing Zhao mlx5_txq_release(dev, i); 88937cd4501SBing Zhao continue; 89037cd4501SBing Zhao } 89137cd4501SBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 89237cd4501SBing Zhao mlx5_txq_release(dev, i); 89337cd4501SBing Zhao continue; 89437cd4501SBing Zhao } 89537cd4501SBing Zhao /* Indeed, only the first used queue needs to be checked. */ 89637cd4501SBing Zhao if (txq_ctrl->hairpin_conf.manual_bind == 0) { 89737cd4501SBing Zhao if (cur_port != rx_port) { 89837cd4501SBing Zhao rte_errno = EINVAL; 89937cd4501SBing Zhao DRV_LOG(ERR, "port %u and port %u are in" 90037cd4501SBing Zhao " auto-bind mode", cur_port, rx_port); 90137cd4501SBing Zhao mlx5_txq_release(dev, i); 90237cd4501SBing Zhao return -rte_errno; 90337cd4501SBing Zhao } else { 90437cd4501SBing Zhao return 0; 90537cd4501SBing Zhao } 90637cd4501SBing Zhao } 90737cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 90837cd4501SBing Zhao mlx5_txq_release(dev, i); 90937cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 91037cd4501SBing Zhao if (ret) { 91137cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d unbind - failure", 91237cd4501SBing Zhao rx_port, rx_queue); 91337cd4501SBing Zhao return ret; 91437cd4501SBing Zhao } 91537cd4501SBing Zhao ret = mlx5_hairpin_queue_peer_unbind(dev, i, 1); 91637cd4501SBing Zhao if (ret) { 91737cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d unbind - failure", 91837cd4501SBing Zhao cur_port, i); 91937cd4501SBing Zhao return ret; 92037cd4501SBing Zhao } 92137cd4501SBing Zhao } 92237cd4501SBing Zhao return 0; 92337cd4501SBing Zhao } 92437cd4501SBing Zhao 92537cd4501SBing Zhao /* 92637cd4501SBing Zhao * Bind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 92737cd4501SBing Zhao * @see mlx5_hairpin_bind_single_port() 92837cd4501SBing Zhao */ 92937cd4501SBing Zhao int 93037cd4501SBing Zhao mlx5_hairpin_bind(struct rte_eth_dev *dev, uint16_t rx_port) 93137cd4501SBing Zhao { 93237cd4501SBing Zhao int ret = 0; 93337cd4501SBing Zhao uint16_t p, pp; 93437cd4501SBing Zhao 93537cd4501SBing Zhao /* 93637cd4501SBing Zhao * If the Rx port has no hairpin configuration with the current port, 93737cd4501SBing Zhao * the binding will be skipped in the called function of single port. 93837cd4501SBing Zhao * Device started status will be checked only before the queue 93937cd4501SBing Zhao * information updating. 94037cd4501SBing Zhao */ 94137cd4501SBing Zhao if (rx_port == RTE_MAX_ETHPORTS) { 94256bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(p, dev->device) { 94337cd4501SBing Zhao ret = mlx5_hairpin_bind_single_port(dev, p); 94437cd4501SBing Zhao if (ret != 0) 94537cd4501SBing Zhao goto unbind; 94637cd4501SBing Zhao } 94737cd4501SBing Zhao return ret; 94837cd4501SBing Zhao } else { 94937cd4501SBing Zhao return mlx5_hairpin_bind_single_port(dev, rx_port); 95037cd4501SBing Zhao } 95137cd4501SBing Zhao unbind: 95256bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(pp, dev->device) 95337cd4501SBing Zhao if (pp < p) 95437cd4501SBing Zhao mlx5_hairpin_unbind_single_port(dev, pp); 95537cd4501SBing Zhao return ret; 95637cd4501SBing Zhao } 95737cd4501SBing Zhao 95837cd4501SBing Zhao /* 95937cd4501SBing Zhao * Unbind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 96037cd4501SBing Zhao * @see mlx5_hairpin_unbind_single_port() 96137cd4501SBing Zhao */ 96237cd4501SBing Zhao int 96337cd4501SBing Zhao mlx5_hairpin_unbind(struct rte_eth_dev *dev, uint16_t rx_port) 96437cd4501SBing Zhao { 96537cd4501SBing Zhao int ret = 0; 96637cd4501SBing Zhao uint16_t p; 96737cd4501SBing Zhao 96837cd4501SBing Zhao if (rx_port == RTE_MAX_ETHPORTS) 96956bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(p, dev->device) { 97037cd4501SBing Zhao ret = mlx5_hairpin_unbind_single_port(dev, p); 97137cd4501SBing Zhao if (ret != 0) 97237cd4501SBing Zhao return ret; 97337cd4501SBing Zhao } 97437cd4501SBing Zhao else 9750746dcabSBing Zhao ret = mlx5_hairpin_unbind_single_port(dev, rx_port); 97637cd4501SBing Zhao return ret; 97737cd4501SBing Zhao } 97837cd4501SBing Zhao 97902109eaeSBing Zhao /* 98002109eaeSBing Zhao * DPDK callback to get the hairpin peer ports list. 98102109eaeSBing Zhao * This will return the actual number of peer ports and save the identifiers 98202109eaeSBing Zhao * into the array (sorted, may be different from that when setting up the 98302109eaeSBing Zhao * hairpin peer queues). 98402109eaeSBing Zhao * The peer port ID could be the same as the port ID of the current device. 98502109eaeSBing Zhao * 98602109eaeSBing Zhao * @param dev 98702109eaeSBing Zhao * Pointer to Ethernet device structure. 98802109eaeSBing Zhao * @param peer_ports 98902109eaeSBing Zhao * Pointer to array to save the port identifiers. 99002109eaeSBing Zhao * @param len 99102109eaeSBing Zhao * The length of the array. 99202109eaeSBing Zhao * @param direction 99302109eaeSBing Zhao * Current port to peer port direction. 99402109eaeSBing Zhao * positive - current used as Tx to get all peer Rx ports. 99502109eaeSBing Zhao * zero - current used as Rx to get all peer Tx ports. 99602109eaeSBing Zhao * 99702109eaeSBing Zhao * @return 99802109eaeSBing Zhao * 0 or positive value on success, actual number of peer ports. 99902109eaeSBing Zhao * a negative errno value otherwise and rte_errno is set. 100002109eaeSBing Zhao */ 100102109eaeSBing Zhao int 100202109eaeSBing Zhao mlx5_hairpin_get_peer_ports(struct rte_eth_dev *dev, uint16_t *peer_ports, 100302109eaeSBing Zhao size_t len, uint32_t direction) 100402109eaeSBing Zhao { 100502109eaeSBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 100602109eaeSBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 100702109eaeSBing Zhao uint32_t i; 100802109eaeSBing Zhao uint16_t pp; 100902109eaeSBing Zhao uint32_t bits[(RTE_MAX_ETHPORTS + 31) / 32] = {0}; 101002109eaeSBing Zhao int ret = 0; 101102109eaeSBing Zhao 101202109eaeSBing Zhao if (direction) { 101302109eaeSBing Zhao for (i = 0; i < priv->txqs_n; i++) { 101402109eaeSBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 101502109eaeSBing Zhao if (!txq_ctrl) 101602109eaeSBing Zhao continue; 101702109eaeSBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 101802109eaeSBing Zhao mlx5_txq_release(dev, i); 101902109eaeSBing Zhao continue; 102002109eaeSBing Zhao } 102102109eaeSBing Zhao pp = txq_ctrl->hairpin_conf.peers[0].port; 102202109eaeSBing Zhao if (pp >= RTE_MAX_ETHPORTS) { 102302109eaeSBing Zhao rte_errno = ERANGE; 102402109eaeSBing Zhao mlx5_txq_release(dev, i); 102502109eaeSBing Zhao DRV_LOG(ERR, "port %hu queue %u peer port " 102602109eaeSBing Zhao "out of range %hu", 102702109eaeSBing Zhao priv->dev_data->port_id, i, pp); 102802109eaeSBing Zhao return -rte_errno; 102902109eaeSBing Zhao } 103002109eaeSBing Zhao bits[pp / 32] |= 1 << (pp % 32); 103102109eaeSBing Zhao mlx5_txq_release(dev, i); 103202109eaeSBing Zhao } 103302109eaeSBing Zhao } else { 103402109eaeSBing Zhao for (i = 0; i < priv->rxqs_n; i++) { 10350cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, i); 10360cedf34dSXueming Li struct mlx5_rxq_ctrl *rxq_ctrl; 10370cedf34dSXueming Li 10380cedf34dSXueming Li if (rxq == NULL) 103902109eaeSBing Zhao continue; 10400cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 10410cedf34dSXueming Li if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) 104202109eaeSBing Zhao continue; 104344126bd9SXueming Li pp = rxq->hairpin_conf.peers[0].port; 104402109eaeSBing Zhao if (pp >= RTE_MAX_ETHPORTS) { 104502109eaeSBing Zhao rte_errno = ERANGE; 104602109eaeSBing Zhao DRV_LOG(ERR, "port %hu queue %u peer port " 104702109eaeSBing Zhao "out of range %hu", 104802109eaeSBing Zhao priv->dev_data->port_id, i, pp); 104902109eaeSBing Zhao return -rte_errno; 105002109eaeSBing Zhao } 105102109eaeSBing Zhao bits[pp / 32] |= 1 << (pp % 32); 105202109eaeSBing Zhao } 105302109eaeSBing Zhao } 105402109eaeSBing Zhao for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 105502109eaeSBing Zhao if (bits[i / 32] & (1 << (i % 32))) { 105602109eaeSBing Zhao if ((size_t)ret >= len) { 105702109eaeSBing Zhao rte_errno = E2BIG; 105802109eaeSBing Zhao return -rte_errno; 105902109eaeSBing Zhao } 106002109eaeSBing Zhao peer_ports[ret++] = i; 106102109eaeSBing Zhao } 106202109eaeSBing Zhao } 106302109eaeSBing Zhao return ret; 106402109eaeSBing Zhao } 106502109eaeSBing Zhao 10666a338ad4SOri Kam /** 1067e60fbd5bSAdrien Mazarguil * DPDK callback to start the device. 1068e60fbd5bSAdrien Mazarguil * 1069e60fbd5bSAdrien Mazarguil * Simulate device start by attaching all configured flows. 1070e60fbd5bSAdrien Mazarguil * 1071e60fbd5bSAdrien Mazarguil * @param dev 1072e60fbd5bSAdrien Mazarguil * Pointer to Ethernet device structure. 1073e60fbd5bSAdrien Mazarguil * 1074e60fbd5bSAdrien Mazarguil * @return 1075a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1076e60fbd5bSAdrien Mazarguil */ 1077e60fbd5bSAdrien Mazarguil int 1078e60fbd5bSAdrien Mazarguil mlx5_dev_start(struct rte_eth_dev *dev) 1079e60fbd5bSAdrien Mazarguil { 108033860cfaSSuanming Mou struct mlx5_priv *priv = dev->data->dev_private; 1081a6d83b6aSNélio Laranjeiro int ret; 1082efa79e68SOri Kam int fine_inline; 1083e60fbd5bSAdrien Mazarguil 108424f653a7SYongseok Koh DRV_LOG(DEBUG, "port %u starting device", dev->data->port_id); 1085efa79e68SOri Kam fine_inline = rte_mbuf_dynflag_lookup 1086efa79e68SOri Kam (RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, NULL); 1087042540e4SThomas Monjalon if (fine_inline >= 0) 1088efa79e68SOri Kam rte_net_mlx5_dynf_inline_mask = 1UL << fine_inline; 1089efa79e68SOri Kam else 1090efa79e68SOri Kam rte_net_mlx5_dynf_inline_mask = 0; 1091606d6905SShiri Kuzin if (dev->data->nb_rx_queues > 0) { 109263bd1629SOri Kam ret = mlx5_dev_configure_rss_reta(dev); 109363bd1629SOri Kam if (ret) { 109463bd1629SOri Kam DRV_LOG(ERR, "port %u reta config failed: %s", 109563bd1629SOri Kam dev->data->port_id, strerror(rte_errno)); 109663bd1629SOri Kam return -rte_errno; 109763bd1629SOri Kam } 1098606d6905SShiri Kuzin } 1099d133f4cdSViacheslav Ovsiienko ret = mlx5_txpp_start(dev); 1100d133f4cdSViacheslav Ovsiienko if (ret) { 1101d133f4cdSViacheslav Ovsiienko DRV_LOG(ERR, "port %u Tx packet pacing init failed: %s", 1102d133f4cdSViacheslav Ovsiienko dev->data->port_id, strerror(rte_errno)); 1103d133f4cdSViacheslav Ovsiienko goto error; 1104d133f4cdSViacheslav Ovsiienko } 11055bc38358SMichael Baum if ((priv->sh->devx && priv->config.dv_flow_en && 110623233fd6SBing Zhao priv->config.dest_tir) && priv->obj_ops.lb_dummy_queue_create) { 110723233fd6SBing Zhao ret = priv->obj_ops.lb_dummy_queue_create(dev); 110823233fd6SBing Zhao if (ret) 110923233fd6SBing Zhao goto error; 111023233fd6SBing Zhao } 1111a6d83b6aSNélio Laranjeiro ret = mlx5_txq_start(dev); 1112a6d83b6aSNélio Laranjeiro if (ret) { 1113a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Tx queue allocation failed: %s", 11140f99970bSNélio Laranjeiro dev->data->port_id, strerror(rte_errno)); 1115d133f4cdSViacheslav Ovsiienko goto error; 11166e78005aSNélio Laranjeiro } 1117e8482187SBing Zhao if (priv->config.std_delay_drop || priv->config.hp_delay_drop) { 1118e8482187SBing Zhao if (!priv->config.vf && !priv->config.sf && 1119e8482187SBing Zhao !priv->representor) { 1120e8482187SBing Zhao ret = mlx5_get_flag_dropless_rq(dev); 1121e8482187SBing Zhao if (ret < 0) 1122e8482187SBing Zhao DRV_LOG(WARNING, 1123e8482187SBing Zhao "port %u cannot query dropless flag", 1124e8482187SBing Zhao dev->data->port_id); 1125e8482187SBing Zhao else if (!ret) 1126e8482187SBing Zhao DRV_LOG(WARNING, 1127e8482187SBing Zhao "port %u dropless_rq OFF, no rearming", 1128e8482187SBing Zhao dev->data->port_id); 1129e8482187SBing Zhao } else { 1130e8482187SBing Zhao DRV_LOG(DEBUG, 1131e8482187SBing Zhao "port %u doesn't support dropless_rq flag", 1132e8482187SBing Zhao dev->data->port_id); 1133e8482187SBing Zhao } 1134e8482187SBing Zhao } 1135a6d83b6aSNélio Laranjeiro ret = mlx5_rxq_start(dev); 1136a6d83b6aSNélio Laranjeiro if (ret) { 1137a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Rx queue allocation failed: %s", 11380f99970bSNélio Laranjeiro dev->data->port_id, strerror(rte_errno)); 1139d133f4cdSViacheslav Ovsiienko goto error; 1140a1366b1aSNélio Laranjeiro } 1141aa8bea0eSBing Zhao /* 1142aa8bea0eSBing Zhao * Such step will be skipped if there is no hairpin TX queue configured 1143aa8bea0eSBing Zhao * with RX peer queue from the same device. 1144aa8bea0eSBing Zhao */ 114537cd4501SBing Zhao ret = mlx5_hairpin_auto_bind(dev); 11466a338ad4SOri Kam if (ret) { 1147aa8bea0eSBing Zhao DRV_LOG(ERR, "port %u hairpin auto binding failed: %s", 11486a338ad4SOri Kam dev->data->port_id, strerror(rte_errno)); 1149d133f4cdSViacheslav Ovsiienko goto error; 11506a338ad4SOri Kam } 1151e7bfa359SBing Zhao /* Set started flag here for the following steps like control flow. */ 115224f653a7SYongseok Koh dev->data->dev_started = 1; 1153a6d83b6aSNélio Laranjeiro ret = mlx5_rx_intr_vec_enable(dev); 1154a6d83b6aSNélio Laranjeiro if (ret) { 1155a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Rx interrupt vector creation failed", 11560f99970bSNélio Laranjeiro dev->data->port_id); 1157e1016cb7SAdrien Mazarguil goto error; 11583c7d44afSShahaf Shuler } 115973bf9235SOphir Munk mlx5_os_stats_init(dev); 11605c078fceSDmitry Kozlyuk /* 11615c078fceSDmitry Kozlyuk * Attach indirection table objects detached on port stop. 11625c078fceSDmitry Kozlyuk * They may be needed to create RSS in non-isolated mode. 11635c078fceSDmitry Kozlyuk */ 11645c078fceSDmitry Kozlyuk ret = mlx5_action_handle_attach(dev); 11655c078fceSDmitry Kozlyuk if (ret) { 11665c078fceSDmitry Kozlyuk DRV_LOG(ERR, 11675c078fceSDmitry Kozlyuk "port %u failed to attach indirect actions: %s", 11685c078fceSDmitry Kozlyuk dev->data->port_id, rte_strerror(rte_errno)); 11695c078fceSDmitry Kozlyuk goto error; 11705c078fceSDmitry Kozlyuk } 11717ba5320bSNélio Laranjeiro ret = mlx5_traffic_enable(dev); 1172a6d83b6aSNélio Laranjeiro if (ret) { 11738db7e3b6SBing Zhao DRV_LOG(ERR, "port %u failed to set defaults flows", 1174e313ef4cSShahaf Shuler dev->data->port_id); 1175e313ef4cSShahaf Shuler goto error; 1176e313ef4cSShahaf Shuler } 1177a2854c4dSViacheslav Ovsiienko /* Set a mask and offset of dynamic metadata flows into Rx queues. */ 11786c55b622SAlexander Kozyrev mlx5_flow_rxq_dynf_metadata_set(dev); 1179a2854c4dSViacheslav Ovsiienko /* Set flags and context to convert Rx timestamps. */ 1180a2854c4dSViacheslav Ovsiienko mlx5_rxq_timestamp_set(dev); 1181a2854c4dSViacheslav Ovsiienko /* Set a mask and offset of scheduling on timestamp into Tx queues. */ 11823172c471SViacheslav Ovsiienko mlx5_txq_dynf_timestamp_set(dev); 11838db7e3b6SBing Zhao /* 11848db7e3b6SBing Zhao * In non-cached mode, it only needs to start the default mreg copy 11858db7e3b6SBing Zhao * action and no flow created by application exists anymore. 11868db7e3b6SBing Zhao * But it is worth wrapping the interface for further usage. 11878db7e3b6SBing Zhao */ 11888db7e3b6SBing Zhao ret = mlx5_flow_start_default(dev); 11897ba5320bSNélio Laranjeiro if (ret) { 11908db7e3b6SBing Zhao DRV_LOG(DEBUG, "port %u failed to start default actions: %s", 11918db7e3b6SBing Zhao dev->data->port_id, strerror(rte_errno)); 11927ba5320bSNélio Laranjeiro goto error; 11937ba5320bSNélio Laranjeiro } 1194fec28ca0SDmitry Kozlyuk if (mlx5_dev_ctx_shared_mempool_subscribe(dev) != 0) { 1195fec28ca0SDmitry Kozlyuk DRV_LOG(ERR, "port %u failed to subscribe for mempool life cycle: %s", 1196fec28ca0SDmitry Kozlyuk dev->data->port_id, rte_strerror(rte_errno)); 1197fec28ca0SDmitry Kozlyuk goto error; 1198fec28ca0SDmitry Kozlyuk } 11992aac5b5dSYongseok Koh rte_wmb(); 12007ba5320bSNélio Laranjeiro dev->tx_pkt_burst = mlx5_select_tx_function(dev); 12017ba5320bSNélio Laranjeiro dev->rx_pkt_burst = mlx5_select_rx_function(dev); 12022aac5b5dSYongseok Koh /* Enable datapath on secondary process. */ 12032e86c4e5SOphir Munk mlx5_mp_os_req_start_rxtx(dev); 1204d61138d4SHarman Kalra if (rte_intr_fd_get(priv->sh->intr_handle) >= 0) { 120591389890SOphir Munk priv->sh->port[priv->dev_port - 1].ih_port_id = 120633860cfaSSuanming Mou (uint32_t)dev->data->port_id; 120733860cfaSSuanming Mou } else { 120833860cfaSSuanming Mou DRV_LOG(INFO, "port %u starts without LSC and RMV interrupts.", 120933860cfaSSuanming Mou dev->data->port_id); 121033860cfaSSuanming Mou dev->data->dev_conf.intr_conf.lsc = 0; 121133860cfaSSuanming Mou dev->data->dev_conf.intr_conf.rmv = 0; 121233860cfaSSuanming Mou } 1213d61138d4SHarman Kalra if (rte_intr_fd_get(priv->sh->intr_handle_devx) >= 0) 121491389890SOphir Munk priv->sh->port[priv->dev_port - 1].devx_ih_port_id = 121533860cfaSSuanming Mou (uint32_t)dev->data->port_id; 1216c8d4ee50SNélio Laranjeiro return 0; 1217c8d4ee50SNélio Laranjeiro error: 1218a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 1219e60fbd5bSAdrien Mazarguil /* Rollback. */ 1220272733b5SNélio Laranjeiro dev->data->dev_started = 0; 12218db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1222af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1223af4f09f2SNélio Laranjeiro mlx5_txq_stop(dev); 1224af4f09f2SNélio Laranjeiro mlx5_rxq_stop(dev); 122523233fd6SBing Zhao if (priv->obj_ops.lb_dummy_queue_release) 122623233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_release(dev); 1227d133f4cdSViacheslav Ovsiienko mlx5_txpp_stop(dev); /* Stop last. */ 1228a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 1229a6d83b6aSNélio Laranjeiro return -rte_errno; 1230e60fbd5bSAdrien Mazarguil } 1231e60fbd5bSAdrien Mazarguil 1232e60fbd5bSAdrien Mazarguil /** 1233e60fbd5bSAdrien Mazarguil * DPDK callback to stop the device. 1234e60fbd5bSAdrien Mazarguil * 1235e60fbd5bSAdrien Mazarguil * Simulate device stop by detaching all configured flows. 1236e60fbd5bSAdrien Mazarguil * 1237e60fbd5bSAdrien Mazarguil * @param dev 1238e60fbd5bSAdrien Mazarguil * Pointer to Ethernet device structure. 1239e60fbd5bSAdrien Mazarguil */ 124062024eb8SIvan Ilchenko int 1241e60fbd5bSAdrien Mazarguil mlx5_dev_stop(struct rte_eth_dev *dev) 1242e60fbd5bSAdrien Mazarguil { 1243dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1244e60fbd5bSAdrien Mazarguil 12453f2fe392SNélio Laranjeiro dev->data->dev_started = 0; 12463f2fe392SNélio Laranjeiro /* Prevent crashes when queues are still in use. */ 1247*a41f593fSFerruh Yigit dev->rx_pkt_burst = rte_eth_pkt_burst_dummy; 1248*a41f593fSFerruh Yigit dev->tx_pkt_burst = rte_eth_pkt_burst_dummy; 12493f2fe392SNélio Laranjeiro rte_wmb(); 12502aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 12512e86c4e5SOphir Munk mlx5_mp_os_req_stop_rxtx(dev); 125220698c9fSOphir Munk rte_delay_us_sleep(1000 * priv->rxqs_n); 125324f653a7SYongseok Koh DRV_LOG(DEBUG, "port %u stopping device", dev->data->port_id); 12548db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 12558db7e3b6SBing Zhao /* Control flows for default traffic can be removed firstly. */ 1256af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 12578db7e3b6SBing Zhao /* All RX queue flags will be cleared in the flush interface. */ 1258b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_GEN, true); 1259ec962badSLi Zhang mlx5_flow_meter_rxq_flush(dev); 1260ec4e11d4SDmitry Kozlyuk mlx5_action_handle_detach(dev); 1261af4f09f2SNélio Laranjeiro mlx5_rx_intr_vec_disable(dev); 126291389890SOphir Munk priv->sh->port[priv->dev_port - 1].ih_port_id = RTE_MAX_ETHPORTS; 126391389890SOphir Munk priv->sh->port[priv->dev_port - 1].devx_ih_port_id = RTE_MAX_ETHPORTS; 1264af4f09f2SNélio Laranjeiro mlx5_txq_stop(dev); 1265af4f09f2SNélio Laranjeiro mlx5_rxq_stop(dev); 126623233fd6SBing Zhao if (priv->obj_ops.lb_dummy_queue_release) 126723233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_release(dev); 1268d133f4cdSViacheslav Ovsiienko mlx5_txpp_stop(dev); 126962024eb8SIvan Ilchenko 127062024eb8SIvan Ilchenko return 0; 1271e60fbd5bSAdrien Mazarguil } 1272272733b5SNélio Laranjeiro 1273272733b5SNélio Laranjeiro /** 1274272733b5SNélio Laranjeiro * Enable traffic flows configured by control plane 1275272733b5SNélio Laranjeiro * 1276af4f09f2SNélio Laranjeiro * @param dev 1277272733b5SNélio Laranjeiro * Pointer to Ethernet device private data. 1278272733b5SNélio Laranjeiro * @param dev 1279272733b5SNélio Laranjeiro * Pointer to Ethernet device structure. 1280272733b5SNélio Laranjeiro * 1281272733b5SNélio Laranjeiro * @return 1282a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1283272733b5SNélio Laranjeiro */ 1284272733b5SNélio Laranjeiro int 1285af4f09f2SNélio Laranjeiro mlx5_traffic_enable(struct rte_eth_dev *dev) 1286272733b5SNélio Laranjeiro { 1287dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1288272733b5SNélio Laranjeiro struct rte_flow_item_eth bcast = { 1289272733b5SNélio Laranjeiro .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1290272733b5SNélio Laranjeiro }; 1291272733b5SNélio Laranjeiro struct rte_flow_item_eth ipv6_multi_spec = { 1292272733b5SNélio Laranjeiro .dst.addr_bytes = "\x33\x33\x00\x00\x00\x00", 1293272733b5SNélio Laranjeiro }; 1294272733b5SNélio Laranjeiro struct rte_flow_item_eth ipv6_multi_mask = { 1295272733b5SNélio Laranjeiro .dst.addr_bytes = "\xff\xff\x00\x00\x00\x00", 1296272733b5SNélio Laranjeiro }; 1297272733b5SNélio Laranjeiro struct rte_flow_item_eth unicast = { 1298272733b5SNélio Laranjeiro .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1299272733b5SNélio Laranjeiro }; 1300272733b5SNélio Laranjeiro struct rte_flow_item_eth unicast_mask = { 1301272733b5SNélio Laranjeiro .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1302272733b5SNélio Laranjeiro }; 1303272733b5SNélio Laranjeiro const unsigned int vlan_filter_n = priv->vlan_filter_n; 13046d13ea8eSOlivier Matz const struct rte_ether_addr cmp = { 1305272733b5SNélio Laranjeiro .addr_bytes = "\x00\x00\x00\x00\x00\x00", 1306272733b5SNélio Laranjeiro }; 1307272733b5SNélio Laranjeiro unsigned int i; 1308272733b5SNélio Laranjeiro unsigned int j; 1309272733b5SNélio Laranjeiro int ret; 1310272733b5SNélio Laranjeiro 13113c84f34eSOri Kam /* 13123c84f34eSOri Kam * Hairpin txq default flow should be created no matter if it is 13133c84f34eSOri Kam * isolation mode. Or else all the packets to be sent will be sent 13143c84f34eSOri Kam * out directly without the TX flow actions, e.g. encapsulation. 13153c84f34eSOri Kam */ 13163c84f34eSOri Kam for (i = 0; i != priv->txqs_n; ++i) { 13173c84f34eSOri Kam struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 13183c84f34eSOri Kam if (!txq_ctrl) 13193c84f34eSOri Kam continue; 1320aa8bea0eSBing Zhao /* Only Tx implicit mode requires the default Tx flow. */ 1321aa8bea0eSBing Zhao if (txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN && 1322aa8bea0eSBing Zhao txq_ctrl->hairpin_conf.tx_explicit == 0 && 1323aa8bea0eSBing Zhao txq_ctrl->hairpin_conf.peers[0].port == 1324aa8bea0eSBing Zhao priv->dev_data->port_id) { 13253c84f34eSOri Kam ret = mlx5_ctrl_flow_source_queue(dev, i); 13263c84f34eSOri Kam if (ret) { 13273c84f34eSOri Kam mlx5_txq_release(dev, i); 13283c84f34eSOri Kam goto error; 13293c84f34eSOri Kam } 13303c84f34eSOri Kam } 1331686d05b6SXueming Li if ((priv->representor || priv->master) && 1332686d05b6SXueming Li priv->config.dv_esw_en) { 1333686d05b6SXueming Li if (mlx5_flow_create_devx_sq_miss_flow(dev, i) == 0) { 1334686d05b6SXueming Li DRV_LOG(ERR, 1335686d05b6SXueming Li "Port %u Tx queue %u SQ create representor devx default miss rule failed.", 1336686d05b6SXueming Li dev->data->port_id, i); 1337686d05b6SXueming Li goto error; 1338686d05b6SXueming Li } 1339686d05b6SXueming Li } 13403c84f34eSOri Kam mlx5_txq_release(dev, i); 13413c84f34eSOri Kam } 1342686d05b6SXueming Li if ((priv->master || priv->representor) && priv->config.dv_esw_en) { 1343fbde4331SMatan Azrad if (mlx5_flow_create_esw_table_zero_flow(dev)) 1344fbde4331SMatan Azrad priv->fdb_def_rule = 1; 1345fbde4331SMatan Azrad else 1346fbde4331SMatan Azrad DRV_LOG(INFO, "port %u FDB default rule cannot be" 1347fbde4331SMatan Azrad " configured - only Eswitch group 0 flows are" 1348fbde4331SMatan Azrad " supported.", dev->data->port_id); 1349fbde4331SMatan Azrad } 13500f0ae73aSShiri Kuzin if (!priv->config.lacp_by_user && priv->pf_bond >= 0) { 13510f0ae73aSShiri Kuzin ret = mlx5_flow_lacp_miss(dev); 13520f0ae73aSShiri Kuzin if (ret) 13530f0ae73aSShiri Kuzin DRV_LOG(INFO, "port %u LACP rule cannot be created - " 13540f0ae73aSShiri Kuzin "forward LACP to kernel.", dev->data->port_id); 13550f0ae73aSShiri Kuzin else 13560f0ae73aSShiri Kuzin DRV_LOG(INFO, "LACP traffic will be missed in port %u." 13570f0ae73aSShiri Kuzin , dev->data->port_id); 13580f0ae73aSShiri Kuzin } 1359f8cb4b57SNélio Laranjeiro if (priv->isolated) 1360f8cb4b57SNélio Laranjeiro return 0; 1361f8cb4b57SNélio Laranjeiro if (dev->data->promiscuous) { 1362f8cb4b57SNélio Laranjeiro struct rte_flow_item_eth promisc = { 1363f8cb4b57SNélio Laranjeiro .dst.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1364f8cb4b57SNélio Laranjeiro .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1365f8cb4b57SNélio Laranjeiro .type = 0, 1366f8cb4b57SNélio Laranjeiro }; 1367f8cb4b57SNélio Laranjeiro 1368a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &promisc, &promisc); 1369a6d83b6aSNélio Laranjeiro if (ret) 1370a6d83b6aSNélio Laranjeiro goto error; 1371f8cb4b57SNélio Laranjeiro } 1372f8cb4b57SNélio Laranjeiro if (dev->data->all_multicast) { 1373f8cb4b57SNélio Laranjeiro struct rte_flow_item_eth multicast = { 1374f8cb4b57SNélio Laranjeiro .dst.addr_bytes = "\x01\x00\x00\x00\x00\x00", 1375f8cb4b57SNélio Laranjeiro .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1376f8cb4b57SNélio Laranjeiro .type = 0, 1377f8cb4b57SNélio Laranjeiro }; 1378f8cb4b57SNélio Laranjeiro 1379a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &multicast, &multicast); 1380a6d83b6aSNélio Laranjeiro if (ret) 1381a6d83b6aSNélio Laranjeiro goto error; 1382f8cb4b57SNélio Laranjeiro } else { 1383f8cb4b57SNélio Laranjeiro /* Add broadcast/multicast flows. */ 1384f8cb4b57SNélio Laranjeiro for (i = 0; i != vlan_filter_n; ++i) { 1385f8cb4b57SNélio Laranjeiro uint16_t vlan = priv->vlan_filter[i]; 1386f8cb4b57SNélio Laranjeiro 1387f8cb4b57SNélio Laranjeiro struct rte_flow_item_vlan vlan_spec = { 1388f8cb4b57SNélio Laranjeiro .tci = rte_cpu_to_be_16(vlan), 1389f8cb4b57SNélio Laranjeiro }; 13902bc98393SNelio Laranjeiro struct rte_flow_item_vlan vlan_mask = 13912bc98393SNelio Laranjeiro rte_flow_item_vlan_mask; 1392f8cb4b57SNélio Laranjeiro 1393f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &bcast, &bcast, 1394f8cb4b57SNélio Laranjeiro &vlan_spec, &vlan_mask); 1395f8cb4b57SNélio Laranjeiro if (ret) 1396f8cb4b57SNélio Laranjeiro goto error; 1397f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &ipv6_multi_spec, 1398f8cb4b57SNélio Laranjeiro &ipv6_multi_mask, 1399f8cb4b57SNélio Laranjeiro &vlan_spec, &vlan_mask); 1400f8cb4b57SNélio Laranjeiro if (ret) 1401f8cb4b57SNélio Laranjeiro goto error; 1402f8cb4b57SNélio Laranjeiro } 1403f8cb4b57SNélio Laranjeiro if (!vlan_filter_n) { 1404f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &bcast, &bcast); 1405f8cb4b57SNélio Laranjeiro if (ret) 1406f8cb4b57SNélio Laranjeiro goto error; 1407f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &ipv6_multi_spec, 1408f8cb4b57SNélio Laranjeiro &ipv6_multi_mask); 1409084de7a1STal Shnaiderman if (ret) { 1410084de7a1STal Shnaiderman /* Do not fail on IPv6 broadcast creation failure. */ 1411084de7a1STal Shnaiderman DRV_LOG(WARNING, 1412084de7a1STal Shnaiderman "IPv6 broadcast is not supported"); 1413084de7a1STal Shnaiderman ret = 0; 1414084de7a1STal Shnaiderman } 1415f8cb4b57SNélio Laranjeiro } 1416f8cb4b57SNélio Laranjeiro } 1417f8cb4b57SNélio Laranjeiro /* Add MAC address flows. */ 1418272733b5SNélio Laranjeiro for (i = 0; i != MLX5_MAX_MAC_ADDRESSES; ++i) { 14196d13ea8eSOlivier Matz struct rte_ether_addr *mac = &dev->data->mac_addrs[i]; 1420272733b5SNélio Laranjeiro 1421272733b5SNélio Laranjeiro if (!memcmp(mac, &cmp, sizeof(*mac))) 1422272733b5SNélio Laranjeiro continue; 1423272733b5SNélio Laranjeiro memcpy(&unicast.dst.addr_bytes, 1424272733b5SNélio Laranjeiro mac->addr_bytes, 142535b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN); 1426272733b5SNélio Laranjeiro for (j = 0; j != vlan_filter_n; ++j) { 1427272733b5SNélio Laranjeiro uint16_t vlan = priv->vlan_filter[j]; 1428272733b5SNélio Laranjeiro 1429272733b5SNélio Laranjeiro struct rte_flow_item_vlan vlan_spec = { 1430272733b5SNélio Laranjeiro .tci = rte_cpu_to_be_16(vlan), 1431272733b5SNélio Laranjeiro }; 14322bc98393SNelio Laranjeiro struct rte_flow_item_vlan vlan_mask = 14332bc98393SNelio Laranjeiro rte_flow_item_vlan_mask; 1434272733b5SNélio Laranjeiro 1435272733b5SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &unicast, 1436272733b5SNélio Laranjeiro &unicast_mask, 1437272733b5SNélio Laranjeiro &vlan_spec, 1438272733b5SNélio Laranjeiro &vlan_mask); 1439272733b5SNélio Laranjeiro if (ret) 1440272733b5SNélio Laranjeiro goto error; 1441272733b5SNélio Laranjeiro } 1442272733b5SNélio Laranjeiro if (!vlan_filter_n) { 1443a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &unicast, &unicast_mask); 1444272733b5SNélio Laranjeiro if (ret) 1445272733b5SNélio Laranjeiro goto error; 1446272733b5SNélio Laranjeiro } 1447272733b5SNélio Laranjeiro } 1448272733b5SNélio Laranjeiro return 0; 1449272733b5SNélio Laranjeiro error: 1450a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 1451b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_CTL, false); 1452a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 1453a6d83b6aSNélio Laranjeiro return -rte_errno; 1454272733b5SNélio Laranjeiro } 1455272733b5SNélio Laranjeiro 1456272733b5SNélio Laranjeiro 1457272733b5SNélio Laranjeiro /** 1458272733b5SNélio Laranjeiro * Disable traffic flows configured by control plane 1459272733b5SNélio Laranjeiro * 1460272733b5SNélio Laranjeiro * @param dev 1461af4f09f2SNélio Laranjeiro * Pointer to Ethernet device private data. 1462272733b5SNélio Laranjeiro */ 1463925061b5SNélio Laranjeiro void 1464af4f09f2SNélio Laranjeiro mlx5_traffic_disable(struct rte_eth_dev *dev) 1465272733b5SNélio Laranjeiro { 1466b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_CTL, false); 1467272733b5SNélio Laranjeiro } 1468272733b5SNélio Laranjeiro 1469272733b5SNélio Laranjeiro /** 1470272733b5SNélio Laranjeiro * Restart traffic flows configured by control plane 1471272733b5SNélio Laranjeiro * 1472272733b5SNélio Laranjeiro * @param dev 1473af4f09f2SNélio Laranjeiro * Pointer to Ethernet device private data. 1474272733b5SNélio Laranjeiro * 1475272733b5SNélio Laranjeiro * @return 1476a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1477272733b5SNélio Laranjeiro */ 1478272733b5SNélio Laranjeiro int 1479272733b5SNélio Laranjeiro mlx5_traffic_restart(struct rte_eth_dev *dev) 1480272733b5SNélio Laranjeiro { 1481af4f09f2SNélio Laranjeiro if (dev->data->dev_started) { 1482af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1483a6d83b6aSNélio Laranjeiro return mlx5_traffic_enable(dev); 1484af4f09f2SNélio Laranjeiro } 1485272733b5SNélio Laranjeiro return 0; 1486272733b5SNélio Laranjeiro } 1487