18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2e60fbd5bSAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4e60fbd5bSAdrien Mazarguil */ 58fd92a66SOlivier Matz 63f2fe392SNélio Laranjeiro #include <unistd.h> 7e60fbd5bSAdrien Mazarguil 8e60fbd5bSAdrien Mazarguil #include <rte_ether.h> 9df96fd0dSBruce Richardson #include <ethdev_driver.h> 10198a3c33SNelio Laranjeiro #include <rte_interrupts.h> 11198a3c33SNelio Laranjeiro #include <rte_alarm.h> 1220698c9fSOphir Munk #include <rte_cycles.h> 13e60fbd5bSAdrien Mazarguil 141260a87bSMichael Baum #include <mlx5_malloc.h> 151260a87bSMichael Baum 16e60fbd5bSAdrien Mazarguil #include "mlx5.h" 17ec4e11d4SDmitry Kozlyuk #include "mlx5_flow.h" 18151cbe3aSMichael Baum #include "mlx5_rx.h" 19377b69fbSMichael Baum #include "mlx5_tx.h" 20e60fbd5bSAdrien Mazarguil #include "mlx5_utils.h" 21efa79e68SOri Kam #include "rte_pmd_mlx5.h" 22e60fbd5bSAdrien Mazarguil 23fb732b0aSNélio Laranjeiro /** 24fb732b0aSNélio Laranjeiro * Stop traffic on Tx queues. 25fb732b0aSNélio Laranjeiro * 26fb732b0aSNélio Laranjeiro * @param dev 27fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 28fb732b0aSNélio Laranjeiro */ 296e78005aSNélio Laranjeiro static void 30af4f09f2SNélio Laranjeiro mlx5_txq_stop(struct rte_eth_dev *dev) 316e78005aSNélio Laranjeiro { 32dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 336e78005aSNélio Laranjeiro unsigned int i; 346e78005aSNélio Laranjeiro 356e78005aSNélio Laranjeiro for (i = 0; i != priv->txqs_n; ++i) 36af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 376e78005aSNélio Laranjeiro } 386e78005aSNélio Laranjeiro 39fb732b0aSNélio Laranjeiro /** 40fb732b0aSNélio Laranjeiro * Start traffic on Tx queues. 41fb732b0aSNélio Laranjeiro * 42fb732b0aSNélio Laranjeiro * @param dev 43fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 44fb732b0aSNélio Laranjeiro * 45fb732b0aSNélio Laranjeiro * @return 46a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 47fb732b0aSNélio Laranjeiro */ 486e78005aSNélio Laranjeiro static int 49af4f09f2SNélio Laranjeiro mlx5_txq_start(struct rte_eth_dev *dev) 506e78005aSNélio Laranjeiro { 51dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 526e78005aSNélio Laranjeiro unsigned int i; 53a6d83b6aSNélio Laranjeiro int ret; 546e78005aSNélio Laranjeiro 556e78005aSNélio Laranjeiro for (i = 0; i != priv->txqs_n; ++i) { 56af4f09f2SNélio Laranjeiro struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 57f49f4483SMichael Baum struct mlx5_txq_data *txq_data = &txq_ctrl->txq; 58f49f4483SMichael Baum uint32_t flags = MLX5_MEM_RTE | MLX5_MEM_ZERO; 596e78005aSNélio Laranjeiro 606e78005aSNélio Laranjeiro if (!txq_ctrl) 616e78005aSNélio Laranjeiro continue; 62c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) 636e78005aSNélio Laranjeiro txq_alloc_elts(txq_ctrl); 64f49f4483SMichael Baum MLX5_ASSERT(!txq_ctrl->obj); 65f49f4483SMichael Baum txq_ctrl->obj = mlx5_malloc(flags, sizeof(struct mlx5_txq_obj), 66f49f4483SMichael Baum 0, txq_ctrl->socket); 67894c4a8eSOri Kam if (!txq_ctrl->obj) { 68f49f4483SMichael Baum DRV_LOG(ERR, "Port %u Tx queue %u cannot allocate " 69f49f4483SMichael Baum "memory resources.", dev->data->port_id, 70f49f4483SMichael Baum txq_data->idx); 71a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 726e78005aSNélio Laranjeiro goto error; 736e78005aSNélio Laranjeiro } 74f49f4483SMichael Baum ret = priv->obj_ops.txq_obj_new(dev, i); 75f49f4483SMichael Baum if (ret < 0) { 76f49f4483SMichael Baum mlx5_free(txq_ctrl->obj); 77f49f4483SMichael Baum txq_ctrl->obj = NULL; 78f49f4483SMichael Baum goto error; 79f49f4483SMichael Baum } 80c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 81f49f4483SMichael Baum size_t size = txq_data->cqe_s * sizeof(*txq_data->fcqs); 82876b5d52SMatan Azrad 83f49f4483SMichael Baum txq_data->fcqs = mlx5_malloc(flags, size, 84f49f4483SMichael Baum RTE_CACHE_LINE_SIZE, 85f49f4483SMichael Baum txq_ctrl->socket); 86f49f4483SMichael Baum if (!txq_data->fcqs) { 87f49f4483SMichael Baum DRV_LOG(ERR, "Port %u Tx queue %u cannot " 88f49f4483SMichael Baum "allocate memory (FCQ).", 89f49f4483SMichael Baum dev->data->port_id, i); 90f49f4483SMichael Baum rte_errno = ENOMEM; 91f49f4483SMichael Baum goto error; 92f49f4483SMichael Baum } 93f49f4483SMichael Baum } 94f49f4483SMichael Baum DRV_LOG(DEBUG, "Port %u txq %u updated with %p.", 95f49f4483SMichael Baum dev->data->port_id, i, (void *)&txq_ctrl->obj); 96f49f4483SMichael Baum LIST_INSERT_HEAD(&priv->txqsobj, txq_ctrl->obj, next); 976e78005aSNélio Laranjeiro } 98a6d83b6aSNélio Laranjeiro return 0; 996e78005aSNélio Laranjeiro error: 100a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 10124f653a7SYongseok Koh do { 10224f653a7SYongseok Koh mlx5_txq_release(dev, i); 10324f653a7SYongseok Koh } while (i-- != 0); 104a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 105a6d83b6aSNélio Laranjeiro return -rte_errno; 1066e78005aSNélio Laranjeiro } 1076e78005aSNélio Laranjeiro 108fb732b0aSNélio Laranjeiro /** 109fec28ca0SDmitry Kozlyuk * Register Rx queue mempools and fill the Rx queue cache. 110fec28ca0SDmitry Kozlyuk * This function tolerates repeated mempool registration. 111fec28ca0SDmitry Kozlyuk * 112fec28ca0SDmitry Kozlyuk * @param[in] rxq_ctrl 113fec28ca0SDmitry Kozlyuk * Rx queue control data. 114fec28ca0SDmitry Kozlyuk * 115fec28ca0SDmitry Kozlyuk * @return 116fec28ca0SDmitry Kozlyuk * 0 on success, (-1) on failure and rte_errno is set. 117fec28ca0SDmitry Kozlyuk */ 118fec28ca0SDmitry Kozlyuk static int 11920489176SMichael Baum mlx5_rxq_mempool_register(struct mlx5_rxq_ctrl *rxq_ctrl) 120fec28ca0SDmitry Kozlyuk { 121fec28ca0SDmitry Kozlyuk struct rte_mempool *mp; 122fec28ca0SDmitry Kozlyuk uint32_t s; 123fec28ca0SDmitry Kozlyuk int ret = 0; 124fec28ca0SDmitry Kozlyuk 125fec28ca0SDmitry Kozlyuk mlx5_mr_flush_local_cache(&rxq_ctrl->rxq.mr_ctrl); 126fec28ca0SDmitry Kozlyuk /* MPRQ mempool is registered on creation, just fill the cache. */ 12708ac0358SDmitry Kozlyuk if (mlx5_rxq_mprq_enabled(&rxq_ctrl->rxq)) 12808ac0358SDmitry Kozlyuk return mlx5_mr_mempool_populate_cache(&rxq_ctrl->rxq.mr_ctrl, 12908ac0358SDmitry Kozlyuk rxq_ctrl->rxq.mprq_mp); 130fec28ca0SDmitry Kozlyuk for (s = 0; s < rxq_ctrl->rxq.rxseg_n; s++) { 13108ac0358SDmitry Kozlyuk bool is_extmem; 1327297d2cdSDmitry Kozlyuk 133fec28ca0SDmitry Kozlyuk mp = rxq_ctrl->rxq.rxseg[s].mp; 13408ac0358SDmitry Kozlyuk is_extmem = (rte_pktmbuf_priv_flags(mp) & 13508ac0358SDmitry Kozlyuk RTE_PKTMBUF_POOL_F_PINNED_EXT_BUF) != 0; 13608ac0358SDmitry Kozlyuk ret = mlx5_mr_mempool_register(rxq_ctrl->sh->cdev, mp, 13708ac0358SDmitry Kozlyuk is_extmem); 138fec28ca0SDmitry Kozlyuk if (ret < 0 && rte_errno != EEXIST) 139fec28ca0SDmitry Kozlyuk return ret; 14008ac0358SDmitry Kozlyuk ret = mlx5_mr_mempool_populate_cache(&rxq_ctrl->rxq.mr_ctrl, 14108ac0358SDmitry Kozlyuk mp); 14208ac0358SDmitry Kozlyuk if (ret < 0) 14308ac0358SDmitry Kozlyuk return ret; 144fec28ca0SDmitry Kozlyuk } 145fec28ca0SDmitry Kozlyuk return 0; 146fec28ca0SDmitry Kozlyuk } 147fec28ca0SDmitry Kozlyuk 148fec28ca0SDmitry Kozlyuk /** 149fb732b0aSNélio Laranjeiro * Stop traffic on Rx queues. 150fb732b0aSNélio Laranjeiro * 151fb732b0aSNélio Laranjeiro * @param dev 152fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 153fb732b0aSNélio Laranjeiro */ 154a1366b1aSNélio Laranjeiro static void 155af4f09f2SNélio Laranjeiro mlx5_rxq_stop(struct rte_eth_dev *dev) 156a1366b1aSNélio Laranjeiro { 157dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 158a1366b1aSNélio Laranjeiro unsigned int i; 159a1366b1aSNélio Laranjeiro 160a1366b1aSNélio Laranjeiro for (i = 0; i != priv->rxqs_n; ++i) 161af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 162a1366b1aSNélio Laranjeiro } 163a1366b1aSNélio Laranjeiro 16409c25553SXueming Li static int 16509c25553SXueming Li mlx5_rxq_ctrl_prepare(struct rte_eth_dev *dev, struct mlx5_rxq_ctrl *rxq_ctrl, 16609c25553SXueming Li unsigned int idx) 16709c25553SXueming Li { 16809c25553SXueming Li int ret = 0; 16909c25553SXueming Li 170c06f77aeSMichael Baum if (!rxq_ctrl->is_hairpin) { 17109c25553SXueming Li /* 17209c25553SXueming Li * Pre-register the mempools. Regardless of whether 17309c25553SXueming Li * the implicit registration is enabled or not, 17409c25553SXueming Li * Rx mempool destruction is tracked to free MRs. 17509c25553SXueming Li */ 17620489176SMichael Baum if (mlx5_rxq_mempool_register(rxq_ctrl) < 0) 17709c25553SXueming Li return -rte_errno; 17809c25553SXueming Li ret = rxq_alloc_elts(rxq_ctrl); 17909c25553SXueming Li if (ret) 18009c25553SXueming Li return ret; 18109c25553SXueming Li } 18209c25553SXueming Li MLX5_ASSERT(!rxq_ctrl->obj); 18309c25553SXueming Li rxq_ctrl->obj = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, 18409c25553SXueming Li sizeof(*rxq_ctrl->obj), 0, 18509c25553SXueming Li rxq_ctrl->socket); 18609c25553SXueming Li if (!rxq_ctrl->obj) { 18709c25553SXueming Li DRV_LOG(ERR, "Port %u Rx queue %u can't allocate resources.", 18809c25553SXueming Li dev->data->port_id, idx); 18909c25553SXueming Li rte_errno = ENOMEM; 19009c25553SXueming Li return -rte_errno; 19109c25553SXueming Li } 19209c25553SXueming Li DRV_LOG(DEBUG, "Port %u rxq %u updated with %p.", dev->data->port_id, 19309c25553SXueming Li idx, (void *)&rxq_ctrl->obj); 19409c25553SXueming Li return 0; 19509c25553SXueming Li } 19609c25553SXueming Li 197fb732b0aSNélio Laranjeiro /** 198fb732b0aSNélio Laranjeiro * Start traffic on Rx queues. 199fb732b0aSNélio Laranjeiro * 200fb732b0aSNélio Laranjeiro * @param dev 201fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 202fb732b0aSNélio Laranjeiro * 203fb732b0aSNélio Laranjeiro * @return 204a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 205fb732b0aSNélio Laranjeiro */ 206a1366b1aSNélio Laranjeiro static int 207af4f09f2SNélio Laranjeiro mlx5_rxq_start(struct rte_eth_dev *dev) 208a1366b1aSNélio Laranjeiro { 209dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 210a1366b1aSNélio Laranjeiro unsigned int i; 211a1366b1aSNélio Laranjeiro int ret = 0; 212a1366b1aSNélio Laranjeiro 2137d6bf6b8SYongseok Koh /* Allocate/reuse/resize mempool for Multi-Packet RQ. */ 21424f653a7SYongseok Koh if (mlx5_mprq_alloc_mp(dev)) { 21524f653a7SYongseok Koh /* Should not release Rx queues but return immediately. */ 21624f653a7SYongseok Koh return -rte_errno; 21724f653a7SYongseok Koh } 21891d1cfafSMichael Baum DRV_LOG(DEBUG, "Port %u dev_cap.max_qp_wr is %d.", 21991d1cfafSMichael Baum dev->data->port_id, priv->sh->dev_cap.max_qp_wr); 22091d1cfafSMichael Baum DRV_LOG(DEBUG, "Port %u dev_cap.max_sge is %d.", 22191d1cfafSMichael Baum dev->data->port_id, priv->sh->dev_cap.max_sge); 222a1366b1aSNélio Laranjeiro for (i = 0; i != priv->rxqs_n; ++i) { 2230cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_ref(dev, i); 2240cedf34dSXueming Li struct mlx5_rxq_ctrl *rxq_ctrl; 225a1366b1aSNélio Laranjeiro 2260cedf34dSXueming Li if (rxq == NULL) 227a1366b1aSNélio Laranjeiro continue; 2280cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 22909c25553SXueming Li if (!rxq_ctrl->started) { 23009c25553SXueming Li if (mlx5_rxq_ctrl_prepare(dev, rxq_ctrl, i) < 0) 231fec28ca0SDmitry Kozlyuk goto error; 23209c25553SXueming Li LIST_INSERT_HEAD(&priv->rxqsobj, rxq_ctrl->obj, next); 233a1366b1aSNélio Laranjeiro } 2345ceb3a02SXueming Li ret = priv->obj_ops.rxq_obj_new(rxq); 2351260a87bSMichael Baum if (ret) { 2361260a87bSMichael Baum mlx5_free(rxq_ctrl->obj); 2379ec1ceabSDmitry Kozlyuk rxq_ctrl->obj = NULL; 2381260a87bSMichael Baum goto error; 2391260a87bSMichael Baum } 24009c25553SXueming Li rxq_ctrl->started = true; 2411260a87bSMichael Baum } 242a6d83b6aSNélio Laranjeiro return 0; 243a1366b1aSNélio Laranjeiro error: 244a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 24524f653a7SYongseok Koh do { 24624f653a7SYongseok Koh mlx5_rxq_release(dev, i); 24724f653a7SYongseok Koh } while (i-- != 0); 248a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 249a6d83b6aSNélio Laranjeiro return -rte_errno; 250a1366b1aSNélio Laranjeiro } 251a1366b1aSNélio Laranjeiro 252e60fbd5bSAdrien Mazarguil /** 2536a338ad4SOri Kam * Binds Tx queues to Rx queues for hairpin. 2546a338ad4SOri Kam * 2556a338ad4SOri Kam * Binds Tx queues to the target Rx queues. 2566a338ad4SOri Kam * 2576a338ad4SOri Kam * @param dev 2586a338ad4SOri Kam * Pointer to Ethernet device structure. 2596a338ad4SOri Kam * 2606a338ad4SOri Kam * @return 2616a338ad4SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 2626a338ad4SOri Kam */ 2636a338ad4SOri Kam static int 26437cd4501SBing Zhao mlx5_hairpin_auto_bind(struct rte_eth_dev *dev) 2656a338ad4SOri Kam { 2666a338ad4SOri Kam struct mlx5_priv *priv = dev->data->dev_private; 2676a338ad4SOri Kam struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 2686a338ad4SOri Kam struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 2696a338ad4SOri Kam struct mlx5_txq_ctrl *txq_ctrl; 2700cedf34dSXueming Li struct mlx5_rxq_priv *rxq; 2716a338ad4SOri Kam struct mlx5_rxq_ctrl *rxq_ctrl; 2726a338ad4SOri Kam struct mlx5_devx_obj *sq; 2736a338ad4SOri Kam struct mlx5_devx_obj *rq; 2746a338ad4SOri Kam unsigned int i; 2756a338ad4SOri Kam int ret = 0; 276aa8bea0eSBing Zhao bool need_auto = false; 277aa8bea0eSBing Zhao uint16_t self_port = dev->data->port_id; 2786a338ad4SOri Kam 2796a338ad4SOri Kam for (i = 0; i != priv->txqs_n; ++i) { 2806a338ad4SOri Kam txq_ctrl = mlx5_txq_get(dev, i); 2816a338ad4SOri Kam if (!txq_ctrl) 2826a338ad4SOri Kam continue; 283c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin || 28475f166c2SBing Zhao txq_ctrl->hairpin_conf.peers[0].port != self_port) { 2856a338ad4SOri Kam mlx5_txq_release(dev, i); 2866a338ad4SOri Kam continue; 2876a338ad4SOri Kam } 288aa8bea0eSBing Zhao if (txq_ctrl->hairpin_conf.manual_bind) { 289aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 290aa8bea0eSBing Zhao return 0; 291aa8bea0eSBing Zhao } 292aa8bea0eSBing Zhao need_auto = true; 293aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 294aa8bea0eSBing Zhao } 295aa8bea0eSBing Zhao if (!need_auto) 296aa8bea0eSBing Zhao return 0; 297aa8bea0eSBing Zhao for (i = 0; i != priv->txqs_n; ++i) { 298aa8bea0eSBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 299aa8bea0eSBing Zhao if (!txq_ctrl) 300aa8bea0eSBing Zhao continue; 30175f166c2SBing Zhao /* Skip hairpin queues with other peer ports. */ 302c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin || 30375f166c2SBing Zhao txq_ctrl->hairpin_conf.peers[0].port != self_port) { 304aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 305aa8bea0eSBing Zhao continue; 306aa8bea0eSBing Zhao } 3076a338ad4SOri Kam if (!txq_ctrl->obj) { 3086a338ad4SOri Kam rte_errno = ENOMEM; 3096a338ad4SOri Kam DRV_LOG(ERR, "port %u no txq object found: %d", 3106a338ad4SOri Kam dev->data->port_id, i); 3116a338ad4SOri Kam mlx5_txq_release(dev, i); 3126a338ad4SOri Kam return -rte_errno; 3136a338ad4SOri Kam } 3146a338ad4SOri Kam sq = txq_ctrl->obj->sq; 3150cedf34dSXueming Li rxq = mlx5_rxq_get(dev, txq_ctrl->hairpin_conf.peers[0].queue); 3160cedf34dSXueming Li if (rxq == NULL) { 3176a338ad4SOri Kam mlx5_txq_release(dev, i); 3186a338ad4SOri Kam rte_errno = EINVAL; 3196a338ad4SOri Kam DRV_LOG(ERR, "port %u no rxq object found: %d", 3206a338ad4SOri Kam dev->data->port_id, 3216a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 3226a338ad4SOri Kam return -rte_errno; 3236a338ad4SOri Kam } 3240cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 325c06f77aeSMichael Baum if (!rxq_ctrl->is_hairpin || 32644126bd9SXueming Li rxq->hairpin_conf.peers[0].queue != i) { 3276a338ad4SOri Kam rte_errno = ENOMEM; 3286a338ad4SOri Kam DRV_LOG(ERR, "port %u Tx queue %d can't be binded to " 3296a338ad4SOri Kam "Rx queue %d", dev->data->port_id, 3306a338ad4SOri Kam i, txq_ctrl->hairpin_conf.peers[0].queue); 3316a338ad4SOri Kam goto error; 3326a338ad4SOri Kam } 3336a338ad4SOri Kam rq = rxq_ctrl->obj->rq; 3346a338ad4SOri Kam if (!rq) { 3356a338ad4SOri Kam rte_errno = ENOMEM; 3366a338ad4SOri Kam DRV_LOG(ERR, "port %u hairpin no matching rxq: %d", 3376a338ad4SOri Kam dev->data->port_id, 3386a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 3396a338ad4SOri Kam goto error; 3406a338ad4SOri Kam } 3416a338ad4SOri Kam sq_attr.state = MLX5_SQC_STATE_RDY; 3426a338ad4SOri Kam sq_attr.sq_state = MLX5_SQC_STATE_RST; 3436a338ad4SOri Kam sq_attr.hairpin_peer_rq = rq->id; 34453820561SMichael Baum sq_attr.hairpin_peer_vhca = 34553820561SMichael Baum priv->sh->cdev->config.hca_attr.vhca_id; 3466a338ad4SOri Kam ret = mlx5_devx_cmd_modify_sq(sq, &sq_attr); 3476a338ad4SOri Kam if (ret) 3486a338ad4SOri Kam goto error; 3496a338ad4SOri Kam rq_attr.state = MLX5_SQC_STATE_RDY; 3506a338ad4SOri Kam rq_attr.rq_state = MLX5_SQC_STATE_RST; 3516a338ad4SOri Kam rq_attr.hairpin_peer_sq = sq->id; 35253820561SMichael Baum rq_attr.hairpin_peer_vhca = 35353820561SMichael Baum priv->sh->cdev->config.hca_attr.vhca_id; 3546a338ad4SOri Kam ret = mlx5_devx_cmd_modify_rq(rq, &rq_attr); 3556a338ad4SOri Kam if (ret) 3566a338ad4SOri Kam goto error; 357aa8bea0eSBing Zhao /* Qs with auto-bind will be destroyed directly. */ 35844126bd9SXueming Li rxq->hairpin_status = 1; 359aa8bea0eSBing Zhao txq_ctrl->hairpin_status = 1; 3606a338ad4SOri Kam mlx5_txq_release(dev, i); 3616a338ad4SOri Kam } 3626a338ad4SOri Kam return 0; 3636a338ad4SOri Kam error: 3646a338ad4SOri Kam mlx5_txq_release(dev, i); 3656a338ad4SOri Kam return -rte_errno; 3666a338ad4SOri Kam } 3676a338ad4SOri Kam 36837cd4501SBing Zhao /* 36937cd4501SBing Zhao * Fetch the peer queue's SW & HW information. 37037cd4501SBing Zhao * 37137cd4501SBing Zhao * @param dev 37237cd4501SBing Zhao * Pointer to Ethernet device structure. 37337cd4501SBing Zhao * @param peer_queue 37437cd4501SBing Zhao * Index of the queue to fetch the information. 37537cd4501SBing Zhao * @param current_info 37637cd4501SBing Zhao * Pointer to the input peer information, not used currently. 37737cd4501SBing Zhao * @param peer_info 37837cd4501SBing Zhao * Pointer to the structure to store the information, output. 37937cd4501SBing Zhao * @param direction 38037cd4501SBing Zhao * Positive to get the RxQ information, zero to get the TxQ information. 38137cd4501SBing Zhao * 38237cd4501SBing Zhao * @return 38337cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 38437cd4501SBing Zhao */ 38537cd4501SBing Zhao int 38637cd4501SBing Zhao mlx5_hairpin_queue_peer_update(struct rte_eth_dev *dev, uint16_t peer_queue, 38737cd4501SBing Zhao struct rte_hairpin_peer_info *current_info, 38837cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 38937cd4501SBing Zhao uint32_t direction) 39037cd4501SBing Zhao { 39137cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 39237cd4501SBing Zhao RTE_SET_USED(current_info); 39337cd4501SBing Zhao 39437cd4501SBing Zhao if (dev->data->dev_started == 0) { 39537cd4501SBing Zhao rte_errno = EBUSY; 39637cd4501SBing Zhao DRV_LOG(ERR, "peer port %u is not started", 39737cd4501SBing Zhao dev->data->port_id); 39837cd4501SBing Zhao return -rte_errno; 39937cd4501SBing Zhao } 40037cd4501SBing Zhao /* 40137cd4501SBing Zhao * Peer port used as egress. In the current design, hairpin Tx queue 40237cd4501SBing Zhao * will be bound to the peer Rx queue. Indeed, only the information of 40337cd4501SBing Zhao * peer Rx queue needs to be fetched. 40437cd4501SBing Zhao */ 40537cd4501SBing Zhao if (direction == 0) { 40637cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 40737cd4501SBing Zhao 40837cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, peer_queue); 40937cd4501SBing Zhao if (txq_ctrl == NULL) { 41037cd4501SBing Zhao rte_errno = EINVAL; 41137cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 41237cd4501SBing Zhao dev->data->port_id, peer_queue); 41337cd4501SBing Zhao return -rte_errno; 41437cd4501SBing Zhao } 415c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 41637cd4501SBing Zhao rte_errno = EINVAL; 41737cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d is not a hairpin Txq", 41837cd4501SBing Zhao dev->data->port_id, peer_queue); 41937cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 42037cd4501SBing Zhao return -rte_errno; 42137cd4501SBing Zhao } 42237cd4501SBing Zhao if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 42337cd4501SBing Zhao rte_errno = ENOMEM; 42437cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 42537cd4501SBing Zhao dev->data->port_id, peer_queue); 42637cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 42737cd4501SBing Zhao return -rte_errno; 42837cd4501SBing Zhao } 42926e1eaf2SDariusz Sosnowski peer_info->qp_id = mlx5_txq_get_sqn(txq_ctrl); 43053820561SMichael Baum peer_info->vhca_id = priv->sh->cdev->config.hca_attr.vhca_id; 43137cd4501SBing Zhao /* 1-to-1 mapping, only the first one is used. */ 43237cd4501SBing Zhao peer_info->peer_q = txq_ctrl->hairpin_conf.peers[0].queue; 43337cd4501SBing Zhao peer_info->tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 43437cd4501SBing Zhao peer_info->manual_bind = txq_ctrl->hairpin_conf.manual_bind; 43537cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 43637cd4501SBing Zhao } else { /* Peer port used as ingress. */ 4370cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, peer_queue); 43837cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 43937cd4501SBing Zhao 4400cedf34dSXueming Li if (rxq == NULL) { 44137cd4501SBing Zhao rte_errno = EINVAL; 44237cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 44337cd4501SBing Zhao dev->data->port_id, peer_queue); 44437cd4501SBing Zhao return -rte_errno; 44537cd4501SBing Zhao } 4460cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 447c06f77aeSMichael Baum if (!rxq_ctrl->is_hairpin) { 44837cd4501SBing Zhao rte_errno = EINVAL; 44937cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d is not a hairpin Rxq", 45037cd4501SBing Zhao dev->data->port_id, peer_queue); 45137cd4501SBing Zhao return -rte_errno; 45237cd4501SBing Zhao } 45337cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 45437cd4501SBing Zhao rte_errno = ENOMEM; 45537cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 45637cd4501SBing Zhao dev->data->port_id, peer_queue); 45737cd4501SBing Zhao return -rte_errno; 45837cd4501SBing Zhao } 45937cd4501SBing Zhao peer_info->qp_id = rxq_ctrl->obj->rq->id; 46053820561SMichael Baum peer_info->vhca_id = priv->sh->cdev->config.hca_attr.vhca_id; 46144126bd9SXueming Li peer_info->peer_q = rxq->hairpin_conf.peers[0].queue; 46244126bd9SXueming Li peer_info->tx_explicit = rxq->hairpin_conf.tx_explicit; 46344126bd9SXueming Li peer_info->manual_bind = rxq->hairpin_conf.manual_bind; 46437cd4501SBing Zhao } 46537cd4501SBing Zhao return 0; 46637cd4501SBing Zhao } 46737cd4501SBing Zhao 46837cd4501SBing Zhao /* 46937cd4501SBing Zhao * Bind the hairpin queue with the peer HW information. 47037cd4501SBing Zhao * This needs to be called twice both for Tx and Rx queues of a pair. 47137cd4501SBing Zhao * If the queue is already bound, it is considered successful. 47237cd4501SBing Zhao * 47337cd4501SBing Zhao * @param dev 47437cd4501SBing Zhao * Pointer to Ethernet device structure. 47537cd4501SBing Zhao * @param cur_queue 47637cd4501SBing Zhao * Index of the queue to change the HW configuration to bind. 47737cd4501SBing Zhao * @param peer_info 47837cd4501SBing Zhao * Pointer to information of the peer queue. 47937cd4501SBing Zhao * @param direction 48037cd4501SBing Zhao * Positive to configure the TxQ, zero to configure the RxQ. 48137cd4501SBing Zhao * 48237cd4501SBing Zhao * @return 48337cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 48437cd4501SBing Zhao */ 48537cd4501SBing Zhao int 48637cd4501SBing Zhao mlx5_hairpin_queue_peer_bind(struct rte_eth_dev *dev, uint16_t cur_queue, 48737cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 48837cd4501SBing Zhao uint32_t direction) 48937cd4501SBing Zhao { 49037cd4501SBing Zhao int ret = 0; 49137cd4501SBing Zhao 49237cd4501SBing Zhao /* 49337cd4501SBing Zhao * Consistency checking of the peer queue: opposite direction is used 49437cd4501SBing Zhao * to get the peer queue info with ethdev port ID, no need to check. 49537cd4501SBing Zhao */ 49637cd4501SBing Zhao if (peer_info->peer_q != cur_queue) { 49737cd4501SBing Zhao rte_errno = EINVAL; 49837cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d and peer queue %d mismatch", 49937cd4501SBing Zhao dev->data->port_id, cur_queue, peer_info->peer_q); 50037cd4501SBing Zhao return -rte_errno; 50137cd4501SBing Zhao } 50237cd4501SBing Zhao if (direction != 0) { 50337cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 50437cd4501SBing Zhao struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 50537cd4501SBing Zhao 50637cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, cur_queue); 50737cd4501SBing Zhao if (txq_ctrl == NULL) { 50837cd4501SBing Zhao rte_errno = EINVAL; 50937cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 51037cd4501SBing Zhao dev->data->port_id, cur_queue); 51137cd4501SBing Zhao return -rte_errno; 51237cd4501SBing Zhao } 513c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 51437cd4501SBing Zhao rte_errno = EINVAL; 51537cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 51637cd4501SBing Zhao dev->data->port_id, cur_queue); 51737cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 51837cd4501SBing Zhao return -rte_errno; 51937cd4501SBing Zhao } 52037cd4501SBing Zhao if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 52137cd4501SBing Zhao rte_errno = ENOMEM; 52237cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 52337cd4501SBing Zhao dev->data->port_id, cur_queue); 52437cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 52537cd4501SBing Zhao return -rte_errno; 52637cd4501SBing Zhao } 52737cd4501SBing Zhao if (txq_ctrl->hairpin_status != 0) { 52837cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Tx queue %d is already bound", 52937cd4501SBing Zhao dev->data->port_id, cur_queue); 53037cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 53137cd4501SBing Zhao return 0; 53237cd4501SBing Zhao } 53337cd4501SBing Zhao /* 53437cd4501SBing Zhao * All queues' of one port consistency checking is done in the 53537cd4501SBing Zhao * bind() function, and that is optional. 53637cd4501SBing Zhao */ 53737cd4501SBing Zhao if (peer_info->tx_explicit != 53837cd4501SBing Zhao txq_ctrl->hairpin_conf.tx_explicit) { 53937cd4501SBing Zhao rte_errno = EINVAL; 54037cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d and peer Tx rule mode" 54137cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 54237cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 54337cd4501SBing Zhao return -rte_errno; 54437cd4501SBing Zhao } 54537cd4501SBing Zhao if (peer_info->manual_bind != 54637cd4501SBing Zhao txq_ctrl->hairpin_conf.manual_bind) { 54737cd4501SBing Zhao rte_errno = EINVAL; 54837cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d and peer binding mode" 54937cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 55037cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 55137cd4501SBing Zhao return -rte_errno; 55237cd4501SBing Zhao } 55337cd4501SBing Zhao sq_attr.state = MLX5_SQC_STATE_RDY; 55437cd4501SBing Zhao sq_attr.sq_state = MLX5_SQC_STATE_RST; 55537cd4501SBing Zhao sq_attr.hairpin_peer_rq = peer_info->qp_id; 55637cd4501SBing Zhao sq_attr.hairpin_peer_vhca = peer_info->vhca_id; 55737cd4501SBing Zhao ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 55837cd4501SBing Zhao if (ret == 0) 55937cd4501SBing Zhao txq_ctrl->hairpin_status = 1; 56037cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 56137cd4501SBing Zhao } else { 5620cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, cur_queue); 56337cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 56437cd4501SBing Zhao struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 56537cd4501SBing Zhao 5660cedf34dSXueming Li if (rxq == NULL) { 56737cd4501SBing Zhao rte_errno = EINVAL; 56837cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 56937cd4501SBing Zhao dev->data->port_id, cur_queue); 57037cd4501SBing Zhao return -rte_errno; 57137cd4501SBing Zhao } 5720cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 573c06f77aeSMichael Baum if (!rxq_ctrl->is_hairpin) { 57437cd4501SBing Zhao rte_errno = EINVAL; 57537cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 57637cd4501SBing Zhao dev->data->port_id, cur_queue); 57737cd4501SBing Zhao return -rte_errno; 57837cd4501SBing Zhao } 57937cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 58037cd4501SBing Zhao rte_errno = ENOMEM; 58137cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 58237cd4501SBing Zhao dev->data->port_id, cur_queue); 58337cd4501SBing Zhao return -rte_errno; 58437cd4501SBing Zhao } 58544126bd9SXueming Li if (rxq->hairpin_status != 0) { 58637cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Rx queue %d is already bound", 58737cd4501SBing Zhao dev->data->port_id, cur_queue); 58837cd4501SBing Zhao return 0; 58937cd4501SBing Zhao } 59037cd4501SBing Zhao if (peer_info->tx_explicit != 59144126bd9SXueming Li rxq->hairpin_conf.tx_explicit) { 59237cd4501SBing Zhao rte_errno = EINVAL; 59337cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d and peer Tx rule mode" 59437cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 59537cd4501SBing Zhao return -rte_errno; 59637cd4501SBing Zhao } 59737cd4501SBing Zhao if (peer_info->manual_bind != 59844126bd9SXueming Li rxq->hairpin_conf.manual_bind) { 59937cd4501SBing Zhao rte_errno = EINVAL; 60037cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d and peer binding mode" 60137cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 60237cd4501SBing Zhao return -rte_errno; 60337cd4501SBing Zhao } 60437cd4501SBing Zhao rq_attr.state = MLX5_SQC_STATE_RDY; 60537cd4501SBing Zhao rq_attr.rq_state = MLX5_SQC_STATE_RST; 60637cd4501SBing Zhao rq_attr.hairpin_peer_sq = peer_info->qp_id; 60737cd4501SBing Zhao rq_attr.hairpin_peer_vhca = peer_info->vhca_id; 60837cd4501SBing Zhao ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 60937cd4501SBing Zhao if (ret == 0) 61044126bd9SXueming Li rxq->hairpin_status = 1; 61137cd4501SBing Zhao } 61237cd4501SBing Zhao return ret; 61337cd4501SBing Zhao } 61437cd4501SBing Zhao 61537cd4501SBing Zhao /* 61637cd4501SBing Zhao * Unbind the hairpin queue and reset its HW configuration. 61737cd4501SBing Zhao * This needs to be called twice both for Tx and Rx queues of a pair. 61837cd4501SBing Zhao * If the queue is already unbound, it is considered successful. 61937cd4501SBing Zhao * 62037cd4501SBing Zhao * @param dev 62137cd4501SBing Zhao * Pointer to Ethernet device structure. 62237cd4501SBing Zhao * @param cur_queue 62337cd4501SBing Zhao * Index of the queue to change the HW configuration to unbind. 62437cd4501SBing Zhao * @param direction 62537cd4501SBing Zhao * Positive to reset the TxQ, zero to reset the RxQ. 62637cd4501SBing Zhao * 62737cd4501SBing Zhao * @return 62837cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 62937cd4501SBing Zhao */ 63037cd4501SBing Zhao int 63137cd4501SBing Zhao mlx5_hairpin_queue_peer_unbind(struct rte_eth_dev *dev, uint16_t cur_queue, 63237cd4501SBing Zhao uint32_t direction) 63337cd4501SBing Zhao { 63437cd4501SBing Zhao int ret = 0; 63537cd4501SBing Zhao 63637cd4501SBing Zhao if (direction != 0) { 63737cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 63837cd4501SBing Zhao struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 63937cd4501SBing Zhao 64037cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, cur_queue); 64137cd4501SBing Zhao if (txq_ctrl == NULL) { 64237cd4501SBing Zhao rte_errno = EINVAL; 64337cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 64437cd4501SBing Zhao dev->data->port_id, cur_queue); 64537cd4501SBing Zhao return -rte_errno; 64637cd4501SBing Zhao } 647c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 64837cd4501SBing Zhao rte_errno = EINVAL; 64937cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 65037cd4501SBing Zhao dev->data->port_id, cur_queue); 65137cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 65237cd4501SBing Zhao return -rte_errno; 65337cd4501SBing Zhao } 65437cd4501SBing Zhao /* Already unbound, return success before obj checking. */ 65537cd4501SBing Zhao if (txq_ctrl->hairpin_status == 0) { 65637cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Tx queue %d is already unbound", 65737cd4501SBing Zhao dev->data->port_id, cur_queue); 65837cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 65937cd4501SBing Zhao return 0; 66037cd4501SBing Zhao } 66137cd4501SBing Zhao if (!txq_ctrl->obj || !txq_ctrl->obj->sq) { 66237cd4501SBing Zhao rte_errno = ENOMEM; 66337cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 66437cd4501SBing Zhao dev->data->port_id, cur_queue); 66537cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 66637cd4501SBing Zhao return -rte_errno; 66737cd4501SBing Zhao } 66837cd4501SBing Zhao sq_attr.state = MLX5_SQC_STATE_RST; 66937cd4501SBing Zhao sq_attr.sq_state = MLX5_SQC_STATE_RST; 67037cd4501SBing Zhao ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 67137cd4501SBing Zhao if (ret == 0) 67237cd4501SBing Zhao txq_ctrl->hairpin_status = 0; 67337cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 67437cd4501SBing Zhao } else { 6750cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, cur_queue); 67637cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 67737cd4501SBing Zhao struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 67837cd4501SBing Zhao 6790cedf34dSXueming Li if (rxq == NULL) { 68037cd4501SBing Zhao rte_errno = EINVAL; 68137cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 68237cd4501SBing Zhao dev->data->port_id, cur_queue); 68337cd4501SBing Zhao return -rte_errno; 68437cd4501SBing Zhao } 6850cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 686c06f77aeSMichael Baum if (!rxq_ctrl->is_hairpin) { 68737cd4501SBing Zhao rte_errno = EINVAL; 68837cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 68937cd4501SBing Zhao dev->data->port_id, cur_queue); 69037cd4501SBing Zhao return -rte_errno; 69137cd4501SBing Zhao } 69244126bd9SXueming Li if (rxq->hairpin_status == 0) { 69337cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Rx queue %d is already unbound", 69437cd4501SBing Zhao dev->data->port_id, cur_queue); 69537cd4501SBing Zhao return 0; 69637cd4501SBing Zhao } 69737cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 69837cd4501SBing Zhao rte_errno = ENOMEM; 69937cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 70037cd4501SBing Zhao dev->data->port_id, cur_queue); 70137cd4501SBing Zhao return -rte_errno; 70237cd4501SBing Zhao } 70337cd4501SBing Zhao rq_attr.state = MLX5_SQC_STATE_RST; 70437cd4501SBing Zhao rq_attr.rq_state = MLX5_SQC_STATE_RST; 70537cd4501SBing Zhao ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 70637cd4501SBing Zhao if (ret == 0) 70744126bd9SXueming Li rxq->hairpin_status = 0; 70837cd4501SBing Zhao } 70937cd4501SBing Zhao return ret; 71037cd4501SBing Zhao } 71137cd4501SBing Zhao 71237cd4501SBing Zhao /* 71337cd4501SBing Zhao * Bind the hairpin port pairs, from the Tx to the peer Rx. 71437cd4501SBing Zhao * This function only supports to bind the Tx to one Rx. 71537cd4501SBing Zhao * 71637cd4501SBing Zhao * @param dev 71737cd4501SBing Zhao * Pointer to Ethernet device structure. 71837cd4501SBing Zhao * @param rx_port 71937cd4501SBing Zhao * Port identifier of the Rx port. 72037cd4501SBing Zhao * 72137cd4501SBing Zhao * @return 72237cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 72337cd4501SBing Zhao */ 72437cd4501SBing Zhao static int 72537cd4501SBing Zhao mlx5_hairpin_bind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 72637cd4501SBing Zhao { 72737cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 72837cd4501SBing Zhao int ret = 0; 72937cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 73037cd4501SBing Zhao uint32_t i; 73137cd4501SBing Zhao struct rte_hairpin_peer_info peer = {0xffffff}; 73237cd4501SBing Zhao struct rte_hairpin_peer_info cur; 73337cd4501SBing Zhao const struct rte_eth_hairpin_conf *conf; 73437cd4501SBing Zhao uint16_t num_q = 0; 73537cd4501SBing Zhao uint16_t local_port = priv->dev_data->port_id; 73637cd4501SBing Zhao uint32_t manual; 73737cd4501SBing Zhao uint32_t explicit; 73837cd4501SBing Zhao uint16_t rx_queue; 73937cd4501SBing Zhao 74056bb3c84SXueming Li if (mlx5_eth_find_next(rx_port, dev->device) != rx_port) { 74137cd4501SBing Zhao rte_errno = ENODEV; 74237cd4501SBing Zhao DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 74337cd4501SBing Zhao return -rte_errno; 74437cd4501SBing Zhao } 74537cd4501SBing Zhao /* 74637cd4501SBing Zhao * Before binding TxQ to peer RxQ, first round loop will be used for 74737cd4501SBing Zhao * checking the queues' configuration consistency. This would be a 74837cd4501SBing Zhao * little time consuming but better than doing the rollback. 74937cd4501SBing Zhao */ 75037cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 75137cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 75237cd4501SBing Zhao if (txq_ctrl == NULL) 75337cd4501SBing Zhao continue; 754c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 75537cd4501SBing Zhao mlx5_txq_release(dev, i); 75637cd4501SBing Zhao continue; 75737cd4501SBing Zhao } 75837cd4501SBing Zhao /* 75937cd4501SBing Zhao * All hairpin Tx queues of a single port that connected to the 76037cd4501SBing Zhao * same peer Rx port should have the same "auto binding" and 76137cd4501SBing Zhao * "implicit Tx flow" modes. 76237cd4501SBing Zhao * Peer consistency checking will be done in per queue binding. 76337cd4501SBing Zhao */ 76437cd4501SBing Zhao conf = &txq_ctrl->hairpin_conf; 76537cd4501SBing Zhao if (conf->peers[0].port == rx_port) { 76637cd4501SBing Zhao if (num_q == 0) { 76737cd4501SBing Zhao manual = conf->manual_bind; 76837cd4501SBing Zhao explicit = conf->tx_explicit; 76937cd4501SBing Zhao } else { 77037cd4501SBing Zhao if (manual != conf->manual_bind || 77137cd4501SBing Zhao explicit != conf->tx_explicit) { 77237cd4501SBing Zhao rte_errno = EINVAL; 77337cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d mode" 77437cd4501SBing Zhao " mismatch: %u %u, %u %u", 77537cd4501SBing Zhao local_port, i, manual, 77637cd4501SBing Zhao conf->manual_bind, explicit, 77737cd4501SBing Zhao conf->tx_explicit); 77837cd4501SBing Zhao mlx5_txq_release(dev, i); 77937cd4501SBing Zhao return -rte_errno; 78037cd4501SBing Zhao } 78137cd4501SBing Zhao } 78237cd4501SBing Zhao num_q++; 78337cd4501SBing Zhao } 78437cd4501SBing Zhao mlx5_txq_release(dev, i); 78537cd4501SBing Zhao } 78637cd4501SBing Zhao /* Once no queue is configured, success is returned directly. */ 78737cd4501SBing Zhao if (num_q == 0) 78837cd4501SBing Zhao return ret; 78937cd4501SBing Zhao /* All the hairpin TX queues need to be traversed again. */ 79037cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 79137cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 79237cd4501SBing Zhao if (txq_ctrl == NULL) 79337cd4501SBing Zhao continue; 794c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 79537cd4501SBing Zhao mlx5_txq_release(dev, i); 79637cd4501SBing Zhao continue; 79737cd4501SBing Zhao } 79837cd4501SBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 79937cd4501SBing Zhao mlx5_txq_release(dev, i); 80037cd4501SBing Zhao continue; 80137cd4501SBing Zhao } 80237cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 80337cd4501SBing Zhao /* 80437cd4501SBing Zhao * Fetch peer RxQ's information. 80537cd4501SBing Zhao * No need to pass the information of the current queue. 80637cd4501SBing Zhao */ 80737cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_update(rx_port, rx_queue, 80837cd4501SBing Zhao NULL, &peer, 1); 80937cd4501SBing Zhao if (ret != 0) { 81037cd4501SBing Zhao mlx5_txq_release(dev, i); 81137cd4501SBing Zhao goto error; 81237cd4501SBing Zhao } 81337cd4501SBing Zhao /* Accessing its own device, inside mlx5 PMD. */ 81437cd4501SBing Zhao ret = mlx5_hairpin_queue_peer_bind(dev, i, &peer, 1); 81537cd4501SBing Zhao if (ret != 0) { 81637cd4501SBing Zhao mlx5_txq_release(dev, i); 81737cd4501SBing Zhao goto error; 81837cd4501SBing Zhao } 81937cd4501SBing Zhao /* Pass TxQ's information to peer RxQ and try binding. */ 82037cd4501SBing Zhao cur.peer_q = rx_queue; 82126e1eaf2SDariusz Sosnowski cur.qp_id = mlx5_txq_get_sqn(txq_ctrl); 82253820561SMichael Baum cur.vhca_id = priv->sh->cdev->config.hca_attr.vhca_id; 82337cd4501SBing Zhao cur.tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 82437cd4501SBing Zhao cur.manual_bind = txq_ctrl->hairpin_conf.manual_bind; 82537cd4501SBing Zhao /* 82637cd4501SBing Zhao * In order to access another device in a proper way, RTE level 82737cd4501SBing Zhao * private function is needed. 82837cd4501SBing Zhao */ 82937cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_bind(rx_port, rx_queue, 83037cd4501SBing Zhao &cur, 0); 83137cd4501SBing Zhao if (ret != 0) { 83237cd4501SBing Zhao mlx5_txq_release(dev, i); 83337cd4501SBing Zhao goto error; 83437cd4501SBing Zhao } 83537cd4501SBing Zhao mlx5_txq_release(dev, i); 83637cd4501SBing Zhao } 83737cd4501SBing Zhao return 0; 83837cd4501SBing Zhao error: 83937cd4501SBing Zhao /* 84037cd4501SBing Zhao * Do roll-back process for the queues already bound. 84137cd4501SBing Zhao * No need to check the return value of the queue unbind function. 84237cd4501SBing Zhao */ 84337cd4501SBing Zhao do { 84437cd4501SBing Zhao /* No validation is needed here. */ 84537cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 84637cd4501SBing Zhao if (txq_ctrl == NULL) 84737cd4501SBing Zhao continue; 84837cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 84937cd4501SBing Zhao rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 85037cd4501SBing Zhao mlx5_hairpin_queue_peer_unbind(dev, i, 1); 85137cd4501SBing Zhao mlx5_txq_release(dev, i); 85237cd4501SBing Zhao } while (i--); 85337cd4501SBing Zhao return ret; 85437cd4501SBing Zhao } 85537cd4501SBing Zhao 85637cd4501SBing Zhao /* 85737cd4501SBing Zhao * Unbind the hairpin port pair, HW configuration of both devices will be clear 858b53d106dSSean Morrissey * and status will be reset for all the queues used between them. 85937cd4501SBing Zhao * This function only supports to unbind the Tx from one Rx. 86037cd4501SBing Zhao * 86137cd4501SBing Zhao * @param dev 86237cd4501SBing Zhao * Pointer to Ethernet device structure. 86337cd4501SBing Zhao * @param rx_port 86437cd4501SBing Zhao * Port identifier of the Rx port. 86537cd4501SBing Zhao * 86637cd4501SBing Zhao * @return 86737cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 86837cd4501SBing Zhao */ 86937cd4501SBing Zhao static int 87037cd4501SBing Zhao mlx5_hairpin_unbind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 87137cd4501SBing Zhao { 87237cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 87337cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 87437cd4501SBing Zhao uint32_t i; 87537cd4501SBing Zhao int ret; 87637cd4501SBing Zhao uint16_t cur_port = priv->dev_data->port_id; 87737cd4501SBing Zhao 87856bb3c84SXueming Li if (mlx5_eth_find_next(rx_port, dev->device) != rx_port) { 87937cd4501SBing Zhao rte_errno = ENODEV; 88037cd4501SBing Zhao DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 88137cd4501SBing Zhao return -rte_errno; 88237cd4501SBing Zhao } 88337cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 88437cd4501SBing Zhao uint16_t rx_queue; 88537cd4501SBing Zhao 88637cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 88737cd4501SBing Zhao if (txq_ctrl == NULL) 88837cd4501SBing Zhao continue; 889c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 89037cd4501SBing Zhao mlx5_txq_release(dev, i); 89137cd4501SBing Zhao continue; 89237cd4501SBing Zhao } 89337cd4501SBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 89437cd4501SBing Zhao mlx5_txq_release(dev, i); 89537cd4501SBing Zhao continue; 89637cd4501SBing Zhao } 89737cd4501SBing Zhao /* Indeed, only the first used queue needs to be checked. */ 89837cd4501SBing Zhao if (txq_ctrl->hairpin_conf.manual_bind == 0) { 89937cd4501SBing Zhao if (cur_port != rx_port) { 90037cd4501SBing Zhao rte_errno = EINVAL; 90137cd4501SBing Zhao DRV_LOG(ERR, "port %u and port %u are in" 90237cd4501SBing Zhao " auto-bind mode", cur_port, rx_port); 90337cd4501SBing Zhao mlx5_txq_release(dev, i); 90437cd4501SBing Zhao return -rte_errno; 90537cd4501SBing Zhao } else { 90637cd4501SBing Zhao return 0; 90737cd4501SBing Zhao } 90837cd4501SBing Zhao } 90937cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 91037cd4501SBing Zhao mlx5_txq_release(dev, i); 91137cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 91237cd4501SBing Zhao if (ret) { 91337cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d unbind - failure", 91437cd4501SBing Zhao rx_port, rx_queue); 91537cd4501SBing Zhao return ret; 91637cd4501SBing Zhao } 91737cd4501SBing Zhao ret = mlx5_hairpin_queue_peer_unbind(dev, i, 1); 91837cd4501SBing Zhao if (ret) { 91937cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d unbind - failure", 92037cd4501SBing Zhao cur_port, i); 92137cd4501SBing Zhao return ret; 92237cd4501SBing Zhao } 92337cd4501SBing Zhao } 92437cd4501SBing Zhao return 0; 92537cd4501SBing Zhao } 92637cd4501SBing Zhao 92737cd4501SBing Zhao /* 92837cd4501SBing Zhao * Bind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 92937cd4501SBing Zhao * @see mlx5_hairpin_bind_single_port() 93037cd4501SBing Zhao */ 93137cd4501SBing Zhao int 93237cd4501SBing Zhao mlx5_hairpin_bind(struct rte_eth_dev *dev, uint16_t rx_port) 93337cd4501SBing Zhao { 93437cd4501SBing Zhao int ret = 0; 93537cd4501SBing Zhao uint16_t p, pp; 93637cd4501SBing Zhao 93737cd4501SBing Zhao /* 93837cd4501SBing Zhao * If the Rx port has no hairpin configuration with the current port, 93937cd4501SBing Zhao * the binding will be skipped in the called function of single port. 94037cd4501SBing Zhao * Device started status will be checked only before the queue 94137cd4501SBing Zhao * information updating. 94237cd4501SBing Zhao */ 94337cd4501SBing Zhao if (rx_port == RTE_MAX_ETHPORTS) { 94456bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(p, dev->device) { 94537cd4501SBing Zhao ret = mlx5_hairpin_bind_single_port(dev, p); 94637cd4501SBing Zhao if (ret != 0) 94737cd4501SBing Zhao goto unbind; 94837cd4501SBing Zhao } 94937cd4501SBing Zhao return ret; 95037cd4501SBing Zhao } else { 95137cd4501SBing Zhao return mlx5_hairpin_bind_single_port(dev, rx_port); 95237cd4501SBing Zhao } 95337cd4501SBing Zhao unbind: 95456bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(pp, dev->device) 95537cd4501SBing Zhao if (pp < p) 95637cd4501SBing Zhao mlx5_hairpin_unbind_single_port(dev, pp); 95737cd4501SBing Zhao return ret; 95837cd4501SBing Zhao } 95937cd4501SBing Zhao 96037cd4501SBing Zhao /* 96137cd4501SBing Zhao * Unbind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 96237cd4501SBing Zhao * @see mlx5_hairpin_unbind_single_port() 96337cd4501SBing Zhao */ 96437cd4501SBing Zhao int 96537cd4501SBing Zhao mlx5_hairpin_unbind(struct rte_eth_dev *dev, uint16_t rx_port) 96637cd4501SBing Zhao { 96737cd4501SBing Zhao int ret = 0; 96837cd4501SBing Zhao uint16_t p; 96937cd4501SBing Zhao 97037cd4501SBing Zhao if (rx_port == RTE_MAX_ETHPORTS) 97156bb3c84SXueming Li MLX5_ETH_FOREACH_DEV(p, dev->device) { 97237cd4501SBing Zhao ret = mlx5_hairpin_unbind_single_port(dev, p); 97337cd4501SBing Zhao if (ret != 0) 97437cd4501SBing Zhao return ret; 97537cd4501SBing Zhao } 97637cd4501SBing Zhao else 9770746dcabSBing Zhao ret = mlx5_hairpin_unbind_single_port(dev, rx_port); 97837cd4501SBing Zhao return ret; 97937cd4501SBing Zhao } 98037cd4501SBing Zhao 98102109eaeSBing Zhao /* 98202109eaeSBing Zhao * DPDK callback to get the hairpin peer ports list. 98302109eaeSBing Zhao * This will return the actual number of peer ports and save the identifiers 98402109eaeSBing Zhao * into the array (sorted, may be different from that when setting up the 98502109eaeSBing Zhao * hairpin peer queues). 98602109eaeSBing Zhao * The peer port ID could be the same as the port ID of the current device. 98702109eaeSBing Zhao * 98802109eaeSBing Zhao * @param dev 98902109eaeSBing Zhao * Pointer to Ethernet device structure. 99002109eaeSBing Zhao * @param peer_ports 99102109eaeSBing Zhao * Pointer to array to save the port identifiers. 99202109eaeSBing Zhao * @param len 99302109eaeSBing Zhao * The length of the array. 99402109eaeSBing Zhao * @param direction 99502109eaeSBing Zhao * Current port to peer port direction. 99602109eaeSBing Zhao * positive - current used as Tx to get all peer Rx ports. 99702109eaeSBing Zhao * zero - current used as Rx to get all peer Tx ports. 99802109eaeSBing Zhao * 99902109eaeSBing Zhao * @return 100002109eaeSBing Zhao * 0 or positive value on success, actual number of peer ports. 100102109eaeSBing Zhao * a negative errno value otherwise and rte_errno is set. 100202109eaeSBing Zhao */ 100302109eaeSBing Zhao int 100402109eaeSBing Zhao mlx5_hairpin_get_peer_ports(struct rte_eth_dev *dev, uint16_t *peer_ports, 100502109eaeSBing Zhao size_t len, uint32_t direction) 100602109eaeSBing Zhao { 100702109eaeSBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 100802109eaeSBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 100902109eaeSBing Zhao uint32_t i; 101002109eaeSBing Zhao uint16_t pp; 101102109eaeSBing Zhao uint32_t bits[(RTE_MAX_ETHPORTS + 31) / 32] = {0}; 101202109eaeSBing Zhao int ret = 0; 101302109eaeSBing Zhao 101402109eaeSBing Zhao if (direction) { 101502109eaeSBing Zhao for (i = 0; i < priv->txqs_n; i++) { 101602109eaeSBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 101702109eaeSBing Zhao if (!txq_ctrl) 101802109eaeSBing Zhao continue; 1019c06f77aeSMichael Baum if (!txq_ctrl->is_hairpin) { 102002109eaeSBing Zhao mlx5_txq_release(dev, i); 102102109eaeSBing Zhao continue; 102202109eaeSBing Zhao } 102302109eaeSBing Zhao pp = txq_ctrl->hairpin_conf.peers[0].port; 102402109eaeSBing Zhao if (pp >= RTE_MAX_ETHPORTS) { 102502109eaeSBing Zhao rte_errno = ERANGE; 102602109eaeSBing Zhao mlx5_txq_release(dev, i); 102702109eaeSBing Zhao DRV_LOG(ERR, "port %hu queue %u peer port " 102802109eaeSBing Zhao "out of range %hu", 102902109eaeSBing Zhao priv->dev_data->port_id, i, pp); 103002109eaeSBing Zhao return -rte_errno; 103102109eaeSBing Zhao } 103202109eaeSBing Zhao bits[pp / 32] |= 1 << (pp % 32); 103302109eaeSBing Zhao mlx5_txq_release(dev, i); 103402109eaeSBing Zhao } 103502109eaeSBing Zhao } else { 103602109eaeSBing Zhao for (i = 0; i < priv->rxqs_n; i++) { 10370cedf34dSXueming Li struct mlx5_rxq_priv *rxq = mlx5_rxq_get(dev, i); 10380cedf34dSXueming Li struct mlx5_rxq_ctrl *rxq_ctrl; 10390cedf34dSXueming Li 10400cedf34dSXueming Li if (rxq == NULL) 104102109eaeSBing Zhao continue; 10420cedf34dSXueming Li rxq_ctrl = rxq->ctrl; 1043c06f77aeSMichael Baum if (!rxq_ctrl->is_hairpin) 104402109eaeSBing Zhao continue; 104544126bd9SXueming Li pp = rxq->hairpin_conf.peers[0].port; 104602109eaeSBing Zhao if (pp >= RTE_MAX_ETHPORTS) { 104702109eaeSBing Zhao rte_errno = ERANGE; 104802109eaeSBing Zhao DRV_LOG(ERR, "port %hu queue %u peer port " 104902109eaeSBing Zhao "out of range %hu", 105002109eaeSBing Zhao priv->dev_data->port_id, i, pp); 105102109eaeSBing Zhao return -rte_errno; 105202109eaeSBing Zhao } 105302109eaeSBing Zhao bits[pp / 32] |= 1 << (pp % 32); 105402109eaeSBing Zhao } 105502109eaeSBing Zhao } 105602109eaeSBing Zhao for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 105702109eaeSBing Zhao if (bits[i / 32] & (1 << (i % 32))) { 105802109eaeSBing Zhao if ((size_t)ret >= len) { 105902109eaeSBing Zhao rte_errno = E2BIG; 106002109eaeSBing Zhao return -rte_errno; 106102109eaeSBing Zhao } 106202109eaeSBing Zhao peer_ports[ret++] = i; 106302109eaeSBing Zhao } 106402109eaeSBing Zhao } 106502109eaeSBing Zhao return ret; 106602109eaeSBing Zhao } 106702109eaeSBing Zhao 1068483181f7SDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 1069483181f7SDariusz Sosnowski 1070483181f7SDariusz Sosnowski /** 1071483181f7SDariusz Sosnowski * Check if starting representor port is allowed. 1072483181f7SDariusz Sosnowski * 1073483181f7SDariusz Sosnowski * If transfer proxy port is configured for HWS, then starting representor port 1074483181f7SDariusz Sosnowski * is allowed if and only if transfer proxy port is started as well. 1075483181f7SDariusz Sosnowski * 1076483181f7SDariusz Sosnowski * @param dev 1077483181f7SDariusz Sosnowski * Pointer to Ethernet device structure. 1078483181f7SDariusz Sosnowski * 1079483181f7SDariusz Sosnowski * @return 1080483181f7SDariusz Sosnowski * If stopping representor port is allowed, then 0 is returned. 1081483181f7SDariusz Sosnowski * Otherwise rte_errno is set, and negative errno value is returned. 1082483181f7SDariusz Sosnowski */ 1083483181f7SDariusz Sosnowski static int 1084483181f7SDariusz Sosnowski mlx5_hw_representor_port_allowed_start(struct rte_eth_dev *dev) 1085483181f7SDariusz Sosnowski { 1086483181f7SDariusz Sosnowski struct mlx5_priv *priv = dev->data->dev_private; 1087483181f7SDariusz Sosnowski struct rte_eth_dev *proxy_dev; 1088483181f7SDariusz Sosnowski struct mlx5_priv *proxy_priv; 1089483181f7SDariusz Sosnowski uint16_t proxy_port_id = UINT16_MAX; 1090483181f7SDariusz Sosnowski int ret; 1091483181f7SDariusz Sosnowski 1092483181f7SDariusz Sosnowski MLX5_ASSERT(priv->sh->config.dv_flow_en == 2); 1093483181f7SDariusz Sosnowski MLX5_ASSERT(priv->sh->config.dv_esw_en); 1094483181f7SDariusz Sosnowski MLX5_ASSERT(priv->representor); 1095483181f7SDariusz Sosnowski ret = rte_flow_pick_transfer_proxy(dev->data->port_id, &proxy_port_id, NULL); 1096483181f7SDariusz Sosnowski if (ret) { 1097483181f7SDariusz Sosnowski if (ret == -ENODEV) 1098483181f7SDariusz Sosnowski DRV_LOG(ERR, "Starting representor port %u is not allowed. Transfer " 1099483181f7SDariusz Sosnowski "proxy port is not available.", dev->data->port_id); 1100483181f7SDariusz Sosnowski else 1101483181f7SDariusz Sosnowski DRV_LOG(ERR, "Failed to pick transfer proxy for port %u (ret = %d)", 1102483181f7SDariusz Sosnowski dev->data->port_id, ret); 1103483181f7SDariusz Sosnowski return ret; 1104483181f7SDariusz Sosnowski } 1105483181f7SDariusz Sosnowski proxy_dev = &rte_eth_devices[proxy_port_id]; 1106483181f7SDariusz Sosnowski proxy_priv = proxy_dev->data->dev_private; 1107483181f7SDariusz Sosnowski if (proxy_priv->dr_ctx == NULL) { 1108483181f7SDariusz Sosnowski DRV_LOG(DEBUG, "Starting representor port %u is allowed, but default traffic flows" 1109483181f7SDariusz Sosnowski " will not be created. Transfer proxy port must be configured" 1110483181f7SDariusz Sosnowski " for HWS and started.", 1111483181f7SDariusz Sosnowski dev->data->port_id); 1112483181f7SDariusz Sosnowski return 0; 1113483181f7SDariusz Sosnowski } 1114483181f7SDariusz Sosnowski if (!proxy_dev->data->dev_started) { 1115483181f7SDariusz Sosnowski DRV_LOG(ERR, "Failed to start port %u: transfer proxy (port %u) must be started", 1116483181f7SDariusz Sosnowski dev->data->port_id, proxy_port_id); 1117483181f7SDariusz Sosnowski rte_errno = EAGAIN; 1118483181f7SDariusz Sosnowski return -rte_errno; 1119483181f7SDariusz Sosnowski } 1120483181f7SDariusz Sosnowski if (priv->sh->config.repr_matching && !priv->dr_ctx) { 1121483181f7SDariusz Sosnowski DRV_LOG(ERR, "Failed to start port %u: with representor matching enabled, port " 1122483181f7SDariusz Sosnowski "must be configured for HWS", dev->data->port_id); 1123483181f7SDariusz Sosnowski rte_errno = EINVAL; 1124483181f7SDariusz Sosnowski return -rte_errno; 1125483181f7SDariusz Sosnowski } 1126483181f7SDariusz Sosnowski return 0; 1127483181f7SDariusz Sosnowski } 1128483181f7SDariusz Sosnowski 1129483181f7SDariusz Sosnowski #endif 1130483181f7SDariusz Sosnowski 11316a338ad4SOri Kam /** 1132e60fbd5bSAdrien Mazarguil * DPDK callback to start the device. 1133e60fbd5bSAdrien Mazarguil * 1134e60fbd5bSAdrien Mazarguil * Simulate device start by attaching all configured flows. 1135e60fbd5bSAdrien Mazarguil * 1136e60fbd5bSAdrien Mazarguil * @param dev 1137e60fbd5bSAdrien Mazarguil * Pointer to Ethernet device structure. 1138e60fbd5bSAdrien Mazarguil * 1139e60fbd5bSAdrien Mazarguil * @return 1140a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 11418e82ebe2SDariusz Sosnowski * The following error values are defined: 11428e82ebe2SDariusz Sosnowski * 11438e82ebe2SDariusz Sosnowski * - -EAGAIN: If port representor cannot be started, 11448e82ebe2SDariusz Sosnowski * because transfer proxy port is not started. 1145e60fbd5bSAdrien Mazarguil */ 1146e60fbd5bSAdrien Mazarguil int 1147e60fbd5bSAdrien Mazarguil mlx5_dev_start(struct rte_eth_dev *dev) 1148e60fbd5bSAdrien Mazarguil { 114933860cfaSSuanming Mou struct mlx5_priv *priv = dev->data->dev_private; 1150a6d83b6aSNélio Laranjeiro int ret; 1151efa79e68SOri Kam int fine_inline; 1152e60fbd5bSAdrien Mazarguil 115324f653a7SYongseok Koh DRV_LOG(DEBUG, "port %u starting device", dev->data->port_id); 1154483181f7SDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 1155483181f7SDariusz Sosnowski if (priv->sh->config.dv_flow_en == 2) { 1156483181f7SDariusz Sosnowski /* If there is no E-Switch, then there are no start/stop order limitations. */ 1157483181f7SDariusz Sosnowski if (!priv->sh->config.dv_esw_en) 1158483181f7SDariusz Sosnowski goto continue_dev_start; 1159483181f7SDariusz Sosnowski /* If master is being started, then it is always allowed. */ 1160483181f7SDariusz Sosnowski if (priv->master) 1161483181f7SDariusz Sosnowski goto continue_dev_start; 1162483181f7SDariusz Sosnowski if (mlx5_hw_representor_port_allowed_start(dev)) 1163483181f7SDariusz Sosnowski return -rte_errno; 1164483181f7SDariusz Sosnowski } 1165483181f7SDariusz Sosnowski continue_dev_start: 1166483181f7SDariusz Sosnowski #endif 1167efa79e68SOri Kam fine_inline = rte_mbuf_dynflag_lookup 1168efa79e68SOri Kam (RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, NULL); 1169042540e4SThomas Monjalon if (fine_inline >= 0) 1170efa79e68SOri Kam rte_net_mlx5_dynf_inline_mask = 1UL << fine_inline; 1171efa79e68SOri Kam else 1172efa79e68SOri Kam rte_net_mlx5_dynf_inline_mask = 0; 1173606d6905SShiri Kuzin if (dev->data->nb_rx_queues > 0) { 1174b9f1f4c2SGregory Etelson uint32_t max_lro_msg_size = priv->max_lro_msg_size; 1175b9f1f4c2SGregory Etelson 1176b9f1f4c2SGregory Etelson if (max_lro_msg_size < MLX5_LRO_SEG_CHUNK_SIZE) { 1177b9f1f4c2SGregory Etelson uint32_t i; 1178b9f1f4c2SGregory Etelson struct mlx5_rxq_priv *rxq; 1179b9f1f4c2SGregory Etelson 1180b9f1f4c2SGregory Etelson for (i = 0; i != priv->rxqs_n; ++i) { 1181b9f1f4c2SGregory Etelson rxq = mlx5_rxq_get(dev, i); 1182b9f1f4c2SGregory Etelson if (rxq && rxq->ctrl && rxq->ctrl->rxq.lro) { 1183b9f1f4c2SGregory Etelson DRV_LOG(ERR, "port %u invalid max LRO size", 1184b9f1f4c2SGregory Etelson dev->data->port_id); 1185b9f1f4c2SGregory Etelson rte_errno = EINVAL; 1186b9f1f4c2SGregory Etelson return -rte_errno; 1187b9f1f4c2SGregory Etelson } 1188b9f1f4c2SGregory Etelson } 1189b9f1f4c2SGregory Etelson } 119063bd1629SOri Kam ret = mlx5_dev_configure_rss_reta(dev); 119163bd1629SOri Kam if (ret) { 119263bd1629SOri Kam DRV_LOG(ERR, "port %u reta config failed: %s", 119363bd1629SOri Kam dev->data->port_id, strerror(rte_errno)); 119463bd1629SOri Kam return -rte_errno; 119563bd1629SOri Kam } 1196606d6905SShiri Kuzin } 1197d133f4cdSViacheslav Ovsiienko ret = mlx5_txpp_start(dev); 1198d133f4cdSViacheslav Ovsiienko if (ret) { 1199d133f4cdSViacheslav Ovsiienko DRV_LOG(ERR, "port %u Tx packet pacing init failed: %s", 1200d133f4cdSViacheslav Ovsiienko dev->data->port_id, strerror(rte_errno)); 1201d133f4cdSViacheslav Ovsiienko goto error; 1202d133f4cdSViacheslav Ovsiienko } 1203c4b86201SMichael Baum if (mlx5_devx_obj_ops_en(priv->sh) && 120487af0d1eSMichael Baum priv->obj_ops.lb_dummy_queue_create) { 120523233fd6SBing Zhao ret = priv->obj_ops.lb_dummy_queue_create(dev); 120623233fd6SBing Zhao if (ret) 120723233fd6SBing Zhao goto error; 120823233fd6SBing Zhao } 1209a6d83b6aSNélio Laranjeiro ret = mlx5_txq_start(dev); 1210a6d83b6aSNélio Laranjeiro if (ret) { 1211a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Tx queue allocation failed: %s", 12120f99970bSNélio Laranjeiro dev->data->port_id, strerror(rte_errno)); 1213d133f4cdSViacheslav Ovsiienko goto error; 12146e78005aSNélio Laranjeiro } 1215e8482187SBing Zhao if (priv->config.std_delay_drop || priv->config.hp_delay_drop) { 121687af0d1eSMichael Baum if (!priv->sh->dev_cap.vf && !priv->sh->dev_cap.sf && 1217e8482187SBing Zhao !priv->representor) { 1218e8482187SBing Zhao ret = mlx5_get_flag_dropless_rq(dev); 1219e8482187SBing Zhao if (ret < 0) 1220e8482187SBing Zhao DRV_LOG(WARNING, 1221e8482187SBing Zhao "port %u cannot query dropless flag", 1222e8482187SBing Zhao dev->data->port_id); 1223e8482187SBing Zhao else if (!ret) 1224e8482187SBing Zhao DRV_LOG(WARNING, 1225e8482187SBing Zhao "port %u dropless_rq OFF, no rearming", 1226e8482187SBing Zhao dev->data->port_id); 1227e8482187SBing Zhao } else { 1228e8482187SBing Zhao DRV_LOG(DEBUG, 1229e8482187SBing Zhao "port %u doesn't support dropless_rq flag", 1230e8482187SBing Zhao dev->data->port_id); 1231e8482187SBing Zhao } 1232e8482187SBing Zhao } 1233a6d83b6aSNélio Laranjeiro ret = mlx5_rxq_start(dev); 1234a6d83b6aSNélio Laranjeiro if (ret) { 1235a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Rx queue allocation failed: %s", 12360f99970bSNélio Laranjeiro dev->data->port_id, strerror(rte_errno)); 1237d133f4cdSViacheslav Ovsiienko goto error; 1238a1366b1aSNélio Laranjeiro } 1239aa8bea0eSBing Zhao /* 1240aa8bea0eSBing Zhao * Such step will be skipped if there is no hairpin TX queue configured 1241aa8bea0eSBing Zhao * with RX peer queue from the same device. 1242aa8bea0eSBing Zhao */ 124337cd4501SBing Zhao ret = mlx5_hairpin_auto_bind(dev); 12446a338ad4SOri Kam if (ret) { 1245aa8bea0eSBing Zhao DRV_LOG(ERR, "port %u hairpin auto binding failed: %s", 12466a338ad4SOri Kam dev->data->port_id, strerror(rte_errno)); 1247d133f4cdSViacheslav Ovsiienko goto error; 12486a338ad4SOri Kam } 1249e7bfa359SBing Zhao /* Set started flag here for the following steps like control flow. */ 125024f653a7SYongseok Koh dev->data->dev_started = 1; 1251a6d83b6aSNélio Laranjeiro ret = mlx5_rx_intr_vec_enable(dev); 1252a6d83b6aSNélio Laranjeiro if (ret) { 1253a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Rx interrupt vector creation failed", 12540f99970bSNélio Laranjeiro dev->data->port_id); 1255e1016cb7SAdrien Mazarguil goto error; 12563c7d44afSShahaf Shuler } 125773bf9235SOphir Munk mlx5_os_stats_init(dev); 12585c078fceSDmitry Kozlyuk /* 12595c078fceSDmitry Kozlyuk * Attach indirection table objects detached on port stop. 12605c078fceSDmitry Kozlyuk * They may be needed to create RSS in non-isolated mode. 12615c078fceSDmitry Kozlyuk */ 12625c078fceSDmitry Kozlyuk ret = mlx5_action_handle_attach(dev); 12635c078fceSDmitry Kozlyuk if (ret) { 12645c078fceSDmitry Kozlyuk DRV_LOG(ERR, 12655c078fceSDmitry Kozlyuk "port %u failed to attach indirect actions: %s", 12665c078fceSDmitry Kozlyuk dev->data->port_id, rte_strerror(rte_errno)); 12675c078fceSDmitry Kozlyuk goto error; 12685c078fceSDmitry Kozlyuk } 1269f1fecffaSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 1270f1fecffaSDariusz Sosnowski if (priv->sh->config.dv_flow_en == 2) { 1271f1fecffaSDariusz Sosnowski ret = flow_hw_table_update(dev, NULL); 1272f1fecffaSDariusz Sosnowski if (ret) { 1273f1fecffaSDariusz Sosnowski DRV_LOG(ERR, "port %u failed to update HWS tables", 1274f1fecffaSDariusz Sosnowski dev->data->port_id); 1275f1fecffaSDariusz Sosnowski goto error; 1276f1fecffaSDariusz Sosnowski } 1277f1fecffaSDariusz Sosnowski } 1278f1fecffaSDariusz Sosnowski #endif 12797ba5320bSNélio Laranjeiro ret = mlx5_traffic_enable(dev); 1280a6d83b6aSNélio Laranjeiro if (ret) { 12818db7e3b6SBing Zhao DRV_LOG(ERR, "port %u failed to set defaults flows", 1282e313ef4cSShahaf Shuler dev->data->port_id); 1283e313ef4cSShahaf Shuler goto error; 1284e313ef4cSShahaf Shuler } 1285a2854c4dSViacheslav Ovsiienko /* Set a mask and offset of dynamic metadata flows into Rx queues. */ 12866c55b622SAlexander Kozyrev mlx5_flow_rxq_dynf_metadata_set(dev); 1287a2854c4dSViacheslav Ovsiienko /* Set flags and context to convert Rx timestamps. */ 1288a2854c4dSViacheslav Ovsiienko mlx5_rxq_timestamp_set(dev); 1289a2854c4dSViacheslav Ovsiienko /* Set a mask and offset of scheduling on timestamp into Tx queues. */ 12903172c471SViacheslav Ovsiienko mlx5_txq_dynf_timestamp_set(dev); 12918db7e3b6SBing Zhao /* 12928db7e3b6SBing Zhao * In non-cached mode, it only needs to start the default mreg copy 12938db7e3b6SBing Zhao * action and no flow created by application exists anymore. 12948db7e3b6SBing Zhao * But it is worth wrapping the interface for further usage. 12958db7e3b6SBing Zhao */ 12968db7e3b6SBing Zhao ret = mlx5_flow_start_default(dev); 12977ba5320bSNélio Laranjeiro if (ret) { 12988db7e3b6SBing Zhao DRV_LOG(DEBUG, "port %u failed to start default actions: %s", 12998db7e3b6SBing Zhao dev->data->port_id, strerror(rte_errno)); 13007ba5320bSNélio Laranjeiro goto error; 13017ba5320bSNélio Laranjeiro } 1302fec28ca0SDmitry Kozlyuk if (mlx5_dev_ctx_shared_mempool_subscribe(dev) != 0) { 1303fec28ca0SDmitry Kozlyuk DRV_LOG(ERR, "port %u failed to subscribe for mempool life cycle: %s", 1304fec28ca0SDmitry Kozlyuk dev->data->port_id, rte_strerror(rte_errno)); 1305fec28ca0SDmitry Kozlyuk goto error; 1306fec28ca0SDmitry Kozlyuk } 13072aac5b5dSYongseok Koh rte_wmb(); 13087ba5320bSNélio Laranjeiro dev->tx_pkt_burst = mlx5_select_tx_function(dev); 13097ba5320bSNélio Laranjeiro dev->rx_pkt_burst = mlx5_select_rx_function(dev); 13102aac5b5dSYongseok Koh /* Enable datapath on secondary process. */ 13112e86c4e5SOphir Munk mlx5_mp_os_req_start_rxtx(dev); 1312d61138d4SHarman Kalra if (rte_intr_fd_get(priv->sh->intr_handle) >= 0) { 131391389890SOphir Munk priv->sh->port[priv->dev_port - 1].ih_port_id = 131433860cfaSSuanming Mou (uint32_t)dev->data->port_id; 131533860cfaSSuanming Mou } else { 131617f95513SDmitry Kozlyuk DRV_LOG(INFO, "port %u starts without RMV interrupts.", 131717f95513SDmitry Kozlyuk dev->data->port_id); 131817f95513SDmitry Kozlyuk dev->data->dev_conf.intr_conf.rmv = 0; 131917f95513SDmitry Kozlyuk } 132017f95513SDmitry Kozlyuk if (rte_intr_fd_get(priv->sh->intr_handle_nl) >= 0) { 132117f95513SDmitry Kozlyuk priv->sh->port[priv->dev_port - 1].nl_ih_port_id = 132217f95513SDmitry Kozlyuk (uint32_t)dev->data->port_id; 132317f95513SDmitry Kozlyuk } else { 132417f95513SDmitry Kozlyuk DRV_LOG(INFO, "port %u starts without LSC interrupts.", 132533860cfaSSuanming Mou dev->data->port_id); 132633860cfaSSuanming Mou dev->data->dev_conf.intr_conf.lsc = 0; 132733860cfaSSuanming Mou } 1328d61138d4SHarman Kalra if (rte_intr_fd_get(priv->sh->intr_handle_devx) >= 0) 132991389890SOphir Munk priv->sh->port[priv->dev_port - 1].devx_ih_port_id = 133033860cfaSSuanming Mou (uint32_t)dev->data->port_id; 1331c8d4ee50SNélio Laranjeiro return 0; 1332c8d4ee50SNélio Laranjeiro error: 1333a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 1334e60fbd5bSAdrien Mazarguil /* Rollback. */ 1335272733b5SNélio Laranjeiro dev->data->dev_started = 0; 13368db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1337af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1338af4f09f2SNélio Laranjeiro mlx5_txq_stop(dev); 1339af4f09f2SNélio Laranjeiro mlx5_rxq_stop(dev); 134023233fd6SBing Zhao if (priv->obj_ops.lb_dummy_queue_release) 134123233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_release(dev); 1342d133f4cdSViacheslav Ovsiienko mlx5_txpp_stop(dev); /* Stop last. */ 1343a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 1344a6d83b6aSNélio Laranjeiro return -rte_errno; 1345e60fbd5bSAdrien Mazarguil } 1346e60fbd5bSAdrien Mazarguil 1347483181f7SDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 1348483181f7SDariusz Sosnowski /** 1349483181f7SDariusz Sosnowski * Check if stopping transfer proxy port is allowed. 1350483181f7SDariusz Sosnowski * 1351483181f7SDariusz Sosnowski * If transfer proxy port is configured for HWS, then it is allowed to stop it 1352483181f7SDariusz Sosnowski * if and only if all other representor ports are stopped. 1353483181f7SDariusz Sosnowski * 1354483181f7SDariusz Sosnowski * @param dev 1355483181f7SDariusz Sosnowski * Pointer to Ethernet device structure. 1356483181f7SDariusz Sosnowski * 1357483181f7SDariusz Sosnowski * @return 1358483181f7SDariusz Sosnowski * If stopping transfer proxy port is allowed, then 0 is returned. 1359483181f7SDariusz Sosnowski * Otherwise rte_errno is set, and negative errno value is returned. 1360483181f7SDariusz Sosnowski */ 1361483181f7SDariusz Sosnowski static int 1362483181f7SDariusz Sosnowski mlx5_hw_proxy_port_allowed_stop(struct rte_eth_dev *dev) 1363483181f7SDariusz Sosnowski { 1364483181f7SDariusz Sosnowski struct mlx5_priv *priv = dev->data->dev_private; 1365483181f7SDariusz Sosnowski bool representor_started = false; 1366483181f7SDariusz Sosnowski uint16_t port_id; 1367483181f7SDariusz Sosnowski 1368483181f7SDariusz Sosnowski MLX5_ASSERT(priv->sh->config.dv_flow_en == 2); 1369483181f7SDariusz Sosnowski MLX5_ASSERT(priv->sh->config.dv_esw_en); 1370483181f7SDariusz Sosnowski MLX5_ASSERT(priv->master); 1371483181f7SDariusz Sosnowski /* If transfer proxy port was not configured for HWS, then stopping it is allowed. */ 1372483181f7SDariusz Sosnowski if (!priv->dr_ctx) 1373483181f7SDariusz Sosnowski return 0; 1374483181f7SDariusz Sosnowski MLX5_ETH_FOREACH_DEV(port_id, dev->device) { 1375483181f7SDariusz Sosnowski const struct rte_eth_dev *port_dev = &rte_eth_devices[port_id]; 1376483181f7SDariusz Sosnowski const struct mlx5_priv *port_priv = port_dev->data->dev_private; 1377483181f7SDariusz Sosnowski 1378483181f7SDariusz Sosnowski if (port_id != dev->data->port_id && 1379483181f7SDariusz Sosnowski port_priv->domain_id == priv->domain_id && 1380483181f7SDariusz Sosnowski port_dev->data->dev_started) 1381483181f7SDariusz Sosnowski representor_started = true; 1382483181f7SDariusz Sosnowski } 1383483181f7SDariusz Sosnowski if (representor_started) { 1384f359b715SDariusz Sosnowski DRV_LOG(ERR, "Failed to stop port %u: attached representor ports" 1385483181f7SDariusz Sosnowski " must be stopped before stopping transfer proxy port", 1386483181f7SDariusz Sosnowski dev->data->port_id); 1387483181f7SDariusz Sosnowski rte_errno = EBUSY; 1388483181f7SDariusz Sosnowski return -rte_errno; 1389483181f7SDariusz Sosnowski } 1390483181f7SDariusz Sosnowski return 0; 1391483181f7SDariusz Sosnowski } 1392483181f7SDariusz Sosnowski #endif 1393483181f7SDariusz Sosnowski 1394e60fbd5bSAdrien Mazarguil /** 1395e60fbd5bSAdrien Mazarguil * DPDK callback to stop the device. 1396e60fbd5bSAdrien Mazarguil * 1397e60fbd5bSAdrien Mazarguil * Simulate device stop by detaching all configured flows. 1398e60fbd5bSAdrien Mazarguil * 1399e60fbd5bSAdrien Mazarguil * @param dev 1400e60fbd5bSAdrien Mazarguil * Pointer to Ethernet device structure. 14018e82ebe2SDariusz Sosnowski * 14028e82ebe2SDariusz Sosnowski * @return 14038e82ebe2SDariusz Sosnowski * 0 on success, a negative errno value otherwise and rte_errno is set. 14048e82ebe2SDariusz Sosnowski * The following error values are defined: 14058e82ebe2SDariusz Sosnowski * 14068e82ebe2SDariusz Sosnowski * - -EBUSY: If transfer proxy port cannot be stopped, 14078e82ebe2SDariusz Sosnowski * because other port representors are still running. 1408e60fbd5bSAdrien Mazarguil */ 140962024eb8SIvan Ilchenko int 1410e60fbd5bSAdrien Mazarguil mlx5_dev_stop(struct rte_eth_dev *dev) 1411e60fbd5bSAdrien Mazarguil { 1412dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1413e60fbd5bSAdrien Mazarguil 1414483181f7SDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 1415483181f7SDariusz Sosnowski if (priv->sh->config.dv_flow_en == 2) { 1416483181f7SDariusz Sosnowski /* If there is no E-Switch, then there are no start/stop order limitations. */ 1417483181f7SDariusz Sosnowski if (!priv->sh->config.dv_esw_en) 1418483181f7SDariusz Sosnowski goto continue_dev_stop; 1419483181f7SDariusz Sosnowski /* If representor is being stopped, then it is always allowed. */ 1420483181f7SDariusz Sosnowski if (priv->representor) 1421483181f7SDariusz Sosnowski goto continue_dev_stop; 1422483181f7SDariusz Sosnowski if (mlx5_hw_proxy_port_allowed_stop(dev)) { 1423483181f7SDariusz Sosnowski dev->data->dev_started = 1; 1424483181f7SDariusz Sosnowski return -rte_errno; 1425483181f7SDariusz Sosnowski } 1426483181f7SDariusz Sosnowski } 1427483181f7SDariusz Sosnowski continue_dev_stop: 1428483181f7SDariusz Sosnowski #endif 14293f2fe392SNélio Laranjeiro dev->data->dev_started = 0; 14303f2fe392SNélio Laranjeiro /* Prevent crashes when queues are still in use. */ 1431a41f593fSFerruh Yigit dev->rx_pkt_burst = rte_eth_pkt_burst_dummy; 1432a41f593fSFerruh Yigit dev->tx_pkt_burst = rte_eth_pkt_burst_dummy; 14333f2fe392SNélio Laranjeiro rte_wmb(); 14342aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 14352e86c4e5SOphir Munk mlx5_mp_os_req_stop_rxtx(dev); 143620698c9fSOphir Munk rte_delay_us_sleep(1000 * priv->rxqs_n); 143724f653a7SYongseok Koh DRV_LOG(DEBUG, "port %u stopping device", dev->data->port_id); 1438f64a7946SRongwei Liu if (priv->sh->config.dv_flow_en == 2) { 1439f64a7946SRongwei Liu if (!__atomic_load_n(&priv->hws_mark_refcnt, __ATOMIC_RELAXED)) 1440f64a7946SRongwei Liu flow_hw_rxq_flag_set(dev, false); 1441f64a7946SRongwei Liu } else { 14428db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1443f64a7946SRongwei Liu } 14448db7e3b6SBing Zhao /* Control flows for default traffic can be removed firstly. */ 1445af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 14468db7e3b6SBing Zhao /* All RX queue flags will be cleared in the flush interface. */ 1447b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_GEN, true); 1448ec962badSLi Zhang mlx5_flow_meter_rxq_flush(dev); 1449ec4e11d4SDmitry Kozlyuk mlx5_action_handle_detach(dev); 14509fa7c1cdSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 14519fa7c1cdSDariusz Sosnowski mlx5_flow_hw_cleanup_ctrl_rx_templates(dev); 14529fa7c1cdSDariusz Sosnowski #endif 1453af4f09f2SNélio Laranjeiro mlx5_rx_intr_vec_disable(dev); 145491389890SOphir Munk priv->sh->port[priv->dev_port - 1].ih_port_id = RTE_MAX_ETHPORTS; 145591389890SOphir Munk priv->sh->port[priv->dev_port - 1].devx_ih_port_id = RTE_MAX_ETHPORTS; 145617f95513SDmitry Kozlyuk priv->sh->port[priv->dev_port - 1].nl_ih_port_id = RTE_MAX_ETHPORTS; 1457af4f09f2SNélio Laranjeiro mlx5_txq_stop(dev); 1458af4f09f2SNélio Laranjeiro mlx5_rxq_stop(dev); 145923233fd6SBing Zhao if (priv->obj_ops.lb_dummy_queue_release) 146023233fd6SBing Zhao priv->obj_ops.lb_dummy_queue_release(dev); 1461d133f4cdSViacheslav Ovsiienko mlx5_txpp_stop(dev); 146262024eb8SIvan Ilchenko 146362024eb8SIvan Ilchenko return 0; 1464e60fbd5bSAdrien Mazarguil } 1465272733b5SNélio Laranjeiro 14661939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 14671939eb6fSDariusz Sosnowski 14681939eb6fSDariusz Sosnowski static int 14691939eb6fSDariusz Sosnowski mlx5_traffic_enable_hws(struct rte_eth_dev *dev) 14701939eb6fSDariusz Sosnowski { 14711939eb6fSDariusz Sosnowski struct mlx5_priv *priv = dev->data->dev_private; 1472483181f7SDariusz Sosnowski struct mlx5_sh_config *config = &priv->sh->config; 14739fa7c1cdSDariusz Sosnowski uint64_t flags = 0; 14741939eb6fSDariusz Sosnowski unsigned int i; 14751939eb6fSDariusz Sosnowski int ret; 14761939eb6fSDariusz Sosnowski 1477483181f7SDariusz Sosnowski /* 1478483181f7SDariusz Sosnowski * With extended metadata enabled, the Tx metadata copy is handled by default 1479483181f7SDariusz Sosnowski * Tx tagging flow rules, so default Tx flow rule is not needed. It is only 1480483181f7SDariusz Sosnowski * required when representor matching is disabled. 1481483181f7SDariusz Sosnowski */ 1482483181f7SDariusz Sosnowski if (config->dv_esw_en && 1483483181f7SDariusz Sosnowski !config->repr_matching && 1484483181f7SDariusz Sosnowski config->dv_xmeta_en == MLX5_XMETA_MODE_META32_HWS && 1485483181f7SDariusz Sosnowski priv->master) { 1486ddb68e47SBing Zhao if (mlx5_flow_hw_create_tx_default_mreg_copy_flow(dev)) 1487ddb68e47SBing Zhao goto error; 14881939eb6fSDariusz Sosnowski } 14891939eb6fSDariusz Sosnowski for (i = 0; i < priv->txqs_n; ++i) { 14901939eb6fSDariusz Sosnowski struct mlx5_txq_ctrl *txq = mlx5_txq_get(dev, i); 14911939eb6fSDariusz Sosnowski uint32_t queue; 14921939eb6fSDariusz Sosnowski 14931939eb6fSDariusz Sosnowski if (!txq) 14941939eb6fSDariusz Sosnowski continue; 149526e1eaf2SDariusz Sosnowski queue = mlx5_txq_get_sqn(txq); 1496483181f7SDariusz Sosnowski if ((priv->representor || priv->master) && config->dv_esw_en) { 14971939eb6fSDariusz Sosnowski if (mlx5_flow_hw_esw_create_sq_miss_flow(dev, queue)) { 14981939eb6fSDariusz Sosnowski mlx5_txq_release(dev, i); 14991939eb6fSDariusz Sosnowski goto error; 15001939eb6fSDariusz Sosnowski } 15011939eb6fSDariusz Sosnowski } 1502483181f7SDariusz Sosnowski if (config->dv_esw_en && config->repr_matching) { 1503483181f7SDariusz Sosnowski if (mlx5_flow_hw_tx_repr_matching_flow(dev, queue)) { 1504483181f7SDariusz Sosnowski mlx5_txq_release(dev, i); 1505483181f7SDariusz Sosnowski goto error; 1506483181f7SDariusz Sosnowski } 1507483181f7SDariusz Sosnowski } 15081939eb6fSDariusz Sosnowski mlx5_txq_release(dev, i); 15091939eb6fSDariusz Sosnowski } 1510483181f7SDariusz Sosnowski if (config->fdb_def_rule) { 1511483181f7SDariusz Sosnowski if ((priv->master || priv->representor) && config->dv_esw_en) { 151226e1eaf2SDariusz Sosnowski if (!mlx5_flow_hw_esw_create_default_jump_flow(dev)) 151326e1eaf2SDariusz Sosnowski priv->fdb_def_rule = 1; 151426e1eaf2SDariusz Sosnowski else 15151939eb6fSDariusz Sosnowski goto error; 15161939eb6fSDariusz Sosnowski } 151726e1eaf2SDariusz Sosnowski } else { 151826e1eaf2SDariusz Sosnowski DRV_LOG(INFO, "port %u FDB default rule is disabled", dev->data->port_id); 151926e1eaf2SDariusz Sosnowski } 15209fa7c1cdSDariusz Sosnowski if (priv->isolated) 15211939eb6fSDariusz Sosnowski return 0; 15229fa7c1cdSDariusz Sosnowski if (dev->data->promiscuous) 15239fa7c1cdSDariusz Sosnowski flags |= MLX5_CTRL_PROMISCUOUS; 15249fa7c1cdSDariusz Sosnowski if (dev->data->all_multicast) 15259fa7c1cdSDariusz Sosnowski flags |= MLX5_CTRL_ALL_MULTICAST; 15269fa7c1cdSDariusz Sosnowski else 15279fa7c1cdSDariusz Sosnowski flags |= MLX5_CTRL_BROADCAST | MLX5_CTRL_IPV4_MULTICAST | MLX5_CTRL_IPV6_MULTICAST; 15289fa7c1cdSDariusz Sosnowski flags |= MLX5_CTRL_DMAC; 15299fa7c1cdSDariusz Sosnowski if (priv->vlan_filter_n) 15309fa7c1cdSDariusz Sosnowski flags |= MLX5_CTRL_VLAN_FILTER; 15319fa7c1cdSDariusz Sosnowski return mlx5_flow_hw_ctrl_flows(dev, flags); 15321939eb6fSDariusz Sosnowski error: 15331939eb6fSDariusz Sosnowski ret = rte_errno; 15341939eb6fSDariusz Sosnowski mlx5_flow_hw_flush_ctrl_flows(dev); 15351939eb6fSDariusz Sosnowski rte_errno = ret; 15361939eb6fSDariusz Sosnowski return -rte_errno; 15371939eb6fSDariusz Sosnowski } 15381939eb6fSDariusz Sosnowski 15391939eb6fSDariusz Sosnowski #endif 15401939eb6fSDariusz Sosnowski 1541272733b5SNélio Laranjeiro /** 1542272733b5SNélio Laranjeiro * Enable traffic flows configured by control plane 1543272733b5SNélio Laranjeiro * 1544af4f09f2SNélio Laranjeiro * @param dev 1545272733b5SNélio Laranjeiro * Pointer to Ethernet device structure. 1546272733b5SNélio Laranjeiro * 1547272733b5SNélio Laranjeiro * @return 1548a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1549272733b5SNélio Laranjeiro */ 1550272733b5SNélio Laranjeiro int 1551af4f09f2SNélio Laranjeiro mlx5_traffic_enable(struct rte_eth_dev *dev) 1552272733b5SNélio Laranjeiro { 1553dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1554272733b5SNélio Laranjeiro struct rte_flow_item_eth bcast = { 1555*8275d5fcSThomas Monjalon .hdr.dst_addr.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1556272733b5SNélio Laranjeiro }; 1557272733b5SNélio Laranjeiro struct rte_flow_item_eth ipv6_multi_spec = { 1558*8275d5fcSThomas Monjalon .hdr.dst_addr.addr_bytes = "\x33\x33\x00\x00\x00\x00", 1559272733b5SNélio Laranjeiro }; 1560272733b5SNélio Laranjeiro struct rte_flow_item_eth ipv6_multi_mask = { 1561*8275d5fcSThomas Monjalon .hdr.dst_addr.addr_bytes = "\xff\xff\x00\x00\x00\x00", 1562272733b5SNélio Laranjeiro }; 1563272733b5SNélio Laranjeiro struct rte_flow_item_eth unicast = { 1564*8275d5fcSThomas Monjalon .hdr.src_addr.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1565272733b5SNélio Laranjeiro }; 1566272733b5SNélio Laranjeiro struct rte_flow_item_eth unicast_mask = { 1567*8275d5fcSThomas Monjalon .hdr.dst_addr.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1568272733b5SNélio Laranjeiro }; 1569272733b5SNélio Laranjeiro const unsigned int vlan_filter_n = priv->vlan_filter_n; 15706d13ea8eSOlivier Matz const struct rte_ether_addr cmp = { 1571272733b5SNélio Laranjeiro .addr_bytes = "\x00\x00\x00\x00\x00\x00", 1572272733b5SNélio Laranjeiro }; 1573272733b5SNélio Laranjeiro unsigned int i; 1574272733b5SNélio Laranjeiro unsigned int j; 1575272733b5SNélio Laranjeiro int ret; 1576272733b5SNélio Laranjeiro 15771939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 15781939eb6fSDariusz Sosnowski if (priv->sh->config.dv_flow_en == 2) 15791939eb6fSDariusz Sosnowski return mlx5_traffic_enable_hws(dev); 15801939eb6fSDariusz Sosnowski #endif 15813c84f34eSOri Kam /* 15823c84f34eSOri Kam * Hairpin txq default flow should be created no matter if it is 15833c84f34eSOri Kam * isolation mode. Or else all the packets to be sent will be sent 15843c84f34eSOri Kam * out directly without the TX flow actions, e.g. encapsulation. 15853c84f34eSOri Kam */ 15863c84f34eSOri Kam for (i = 0; i != priv->txqs_n; ++i) { 15873c84f34eSOri Kam struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 15883c84f34eSOri Kam if (!txq_ctrl) 15893c84f34eSOri Kam continue; 1590aa8bea0eSBing Zhao /* Only Tx implicit mode requires the default Tx flow. */ 1591c06f77aeSMichael Baum if (txq_ctrl->is_hairpin && 1592aa8bea0eSBing Zhao txq_ctrl->hairpin_conf.tx_explicit == 0 && 1593aa8bea0eSBing Zhao txq_ctrl->hairpin_conf.peers[0].port == 1594aa8bea0eSBing Zhao priv->dev_data->port_id) { 159526e1eaf2SDariusz Sosnowski ret = mlx5_ctrl_flow_source_queue(dev, 159626e1eaf2SDariusz Sosnowski mlx5_txq_get_sqn(txq_ctrl)); 15973c84f34eSOri Kam if (ret) { 15983c84f34eSOri Kam mlx5_txq_release(dev, i); 15993c84f34eSOri Kam goto error; 16003c84f34eSOri Kam } 16013c84f34eSOri Kam } 1602a13ec19cSMichael Baum if (priv->sh->config.dv_esw_en) { 160326e1eaf2SDariusz Sosnowski uint32_t q = mlx5_txq_get_sqn(txq_ctrl); 160426e1eaf2SDariusz Sosnowski 160526e1eaf2SDariusz Sosnowski if (mlx5_flow_create_devx_sq_miss_flow(dev, q) == 0) { 160626e1eaf2SDariusz Sosnowski mlx5_txq_release(dev, i); 1607686d05b6SXueming Li DRV_LOG(ERR, 1608686d05b6SXueming Li "Port %u Tx queue %u SQ create representor devx default miss rule failed.", 1609686d05b6SXueming Li dev->data->port_id, i); 1610686d05b6SXueming Li goto error; 1611686d05b6SXueming Li } 1612686d05b6SXueming Li } 16133c84f34eSOri Kam mlx5_txq_release(dev, i); 16143c84f34eSOri Kam } 16151939eb6fSDariusz Sosnowski if (priv->sh->config.fdb_def_rule) { 1616a13ec19cSMichael Baum if (priv->sh->config.dv_esw_en) { 1617fbde4331SMatan Azrad if (mlx5_flow_create_esw_table_zero_flow(dev)) 1618fbde4331SMatan Azrad priv->fdb_def_rule = 1; 1619fbde4331SMatan Azrad else 16201939eb6fSDariusz Sosnowski DRV_LOG(INFO, "port %u FDB default rule cannot be configured - only Eswitch group 0 flows are supported.", 16211939eb6fSDariusz Sosnowski dev->data->port_id); 16221939eb6fSDariusz Sosnowski } 16231939eb6fSDariusz Sosnowski } else { 16241939eb6fSDariusz Sosnowski DRV_LOG(INFO, "port %u FDB default rule is disabled", 16251939eb6fSDariusz Sosnowski dev->data->port_id); 1626fbde4331SMatan Azrad } 1627a13ec19cSMichael Baum if (!priv->sh->config.lacp_by_user && priv->pf_bond >= 0) { 16280f0ae73aSShiri Kuzin ret = mlx5_flow_lacp_miss(dev); 16290f0ae73aSShiri Kuzin if (ret) 16300f0ae73aSShiri Kuzin DRV_LOG(INFO, "port %u LACP rule cannot be created - " 16310f0ae73aSShiri Kuzin "forward LACP to kernel.", dev->data->port_id); 16320f0ae73aSShiri Kuzin else 16330f0ae73aSShiri Kuzin DRV_LOG(INFO, "LACP traffic will be missed in port %u." 16340f0ae73aSShiri Kuzin , dev->data->port_id); 16350f0ae73aSShiri Kuzin } 1636f8cb4b57SNélio Laranjeiro if (priv->isolated) 1637f8cb4b57SNélio Laranjeiro return 0; 1638f8cb4b57SNélio Laranjeiro if (dev->data->promiscuous) { 1639f8cb4b57SNélio Laranjeiro struct rte_flow_item_eth promisc = { 1640*8275d5fcSThomas Monjalon .hdr.dst_addr.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1641*8275d5fcSThomas Monjalon .hdr.src_addr.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1642*8275d5fcSThomas Monjalon .hdr.ether_type = 0, 1643f8cb4b57SNélio Laranjeiro }; 1644f8cb4b57SNélio Laranjeiro 1645a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &promisc, &promisc); 1646a6d83b6aSNélio Laranjeiro if (ret) 1647a6d83b6aSNélio Laranjeiro goto error; 1648f8cb4b57SNélio Laranjeiro } 1649f8cb4b57SNélio Laranjeiro if (dev->data->all_multicast) { 1650f8cb4b57SNélio Laranjeiro struct rte_flow_item_eth multicast = { 1651*8275d5fcSThomas Monjalon .hdr.dst_addr.addr_bytes = "\x01\x00\x00\x00\x00\x00", 1652*8275d5fcSThomas Monjalon .hdr.src_addr.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1653*8275d5fcSThomas Monjalon .hdr.ether_type = 0, 1654f8cb4b57SNélio Laranjeiro }; 1655f8cb4b57SNélio Laranjeiro 1656a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &multicast, &multicast); 1657a6d83b6aSNélio Laranjeiro if (ret) 1658a6d83b6aSNélio Laranjeiro goto error; 1659f8cb4b57SNélio Laranjeiro } else { 1660f8cb4b57SNélio Laranjeiro /* Add broadcast/multicast flows. */ 1661f8cb4b57SNélio Laranjeiro for (i = 0; i != vlan_filter_n; ++i) { 1662f8cb4b57SNélio Laranjeiro uint16_t vlan = priv->vlan_filter[i]; 1663f8cb4b57SNélio Laranjeiro 1664f8cb4b57SNélio Laranjeiro struct rte_flow_item_vlan vlan_spec = { 1665*8275d5fcSThomas Monjalon .hdr.vlan_tci = rte_cpu_to_be_16(vlan), 1666f8cb4b57SNélio Laranjeiro }; 16672bc98393SNelio Laranjeiro struct rte_flow_item_vlan vlan_mask = 16682bc98393SNelio Laranjeiro rte_flow_item_vlan_mask; 1669f8cb4b57SNélio Laranjeiro 1670f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &bcast, &bcast, 1671f8cb4b57SNélio Laranjeiro &vlan_spec, &vlan_mask); 1672f8cb4b57SNélio Laranjeiro if (ret) 1673f8cb4b57SNélio Laranjeiro goto error; 1674f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &ipv6_multi_spec, 1675f8cb4b57SNélio Laranjeiro &ipv6_multi_mask, 1676f8cb4b57SNélio Laranjeiro &vlan_spec, &vlan_mask); 1677f8cb4b57SNélio Laranjeiro if (ret) 1678f8cb4b57SNélio Laranjeiro goto error; 1679f8cb4b57SNélio Laranjeiro } 1680f8cb4b57SNélio Laranjeiro if (!vlan_filter_n) { 1681f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &bcast, &bcast); 1682f8cb4b57SNélio Laranjeiro if (ret) 1683f8cb4b57SNélio Laranjeiro goto error; 1684f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &ipv6_multi_spec, 1685f8cb4b57SNélio Laranjeiro &ipv6_multi_mask); 1686084de7a1STal Shnaiderman if (ret) { 1687084de7a1STal Shnaiderman /* Do not fail on IPv6 broadcast creation failure. */ 1688084de7a1STal Shnaiderman DRV_LOG(WARNING, 1689084de7a1STal Shnaiderman "IPv6 broadcast is not supported"); 1690084de7a1STal Shnaiderman ret = 0; 1691084de7a1STal Shnaiderman } 1692f8cb4b57SNélio Laranjeiro } 1693f8cb4b57SNélio Laranjeiro } 1694f8cb4b57SNélio Laranjeiro /* Add MAC address flows. */ 1695272733b5SNélio Laranjeiro for (i = 0; i != MLX5_MAX_MAC_ADDRESSES; ++i) { 16966d13ea8eSOlivier Matz struct rte_ether_addr *mac = &dev->data->mac_addrs[i]; 1697272733b5SNélio Laranjeiro 1698272733b5SNélio Laranjeiro if (!memcmp(mac, &cmp, sizeof(*mac))) 1699272733b5SNélio Laranjeiro continue; 1700*8275d5fcSThomas Monjalon memcpy(&unicast.hdr.dst_addr.addr_bytes, 1701272733b5SNélio Laranjeiro mac->addr_bytes, 170235b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN); 1703272733b5SNélio Laranjeiro for (j = 0; j != vlan_filter_n; ++j) { 1704272733b5SNélio Laranjeiro uint16_t vlan = priv->vlan_filter[j]; 1705272733b5SNélio Laranjeiro 1706272733b5SNélio Laranjeiro struct rte_flow_item_vlan vlan_spec = { 1707*8275d5fcSThomas Monjalon .hdr.vlan_tci = rte_cpu_to_be_16(vlan), 1708272733b5SNélio Laranjeiro }; 17092bc98393SNelio Laranjeiro struct rte_flow_item_vlan vlan_mask = 17102bc98393SNelio Laranjeiro rte_flow_item_vlan_mask; 1711272733b5SNélio Laranjeiro 1712272733b5SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &unicast, 1713272733b5SNélio Laranjeiro &unicast_mask, 1714272733b5SNélio Laranjeiro &vlan_spec, 1715272733b5SNélio Laranjeiro &vlan_mask); 1716272733b5SNélio Laranjeiro if (ret) 1717272733b5SNélio Laranjeiro goto error; 1718272733b5SNélio Laranjeiro } 1719272733b5SNélio Laranjeiro if (!vlan_filter_n) { 1720a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &unicast, &unicast_mask); 1721272733b5SNélio Laranjeiro if (ret) 1722272733b5SNélio Laranjeiro goto error; 1723272733b5SNélio Laranjeiro } 1724272733b5SNélio Laranjeiro } 1725272733b5SNélio Laranjeiro return 0; 1726272733b5SNélio Laranjeiro error: 1727a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 1728b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_CTL, false); 1729a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 1730a6d83b6aSNélio Laranjeiro return -rte_errno; 1731272733b5SNélio Laranjeiro } 1732272733b5SNélio Laranjeiro 1733272733b5SNélio Laranjeiro 1734272733b5SNélio Laranjeiro /** 1735272733b5SNélio Laranjeiro * Disable traffic flows configured by control plane 1736272733b5SNélio Laranjeiro * 1737272733b5SNélio Laranjeiro * @param dev 1738af4f09f2SNélio Laranjeiro * Pointer to Ethernet device private data. 1739272733b5SNélio Laranjeiro */ 1740925061b5SNélio Laranjeiro void 1741af4f09f2SNélio Laranjeiro mlx5_traffic_disable(struct rte_eth_dev *dev) 1742272733b5SNélio Laranjeiro { 17431939eb6fSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 17441939eb6fSDariusz Sosnowski struct mlx5_priv *priv = dev->data->dev_private; 17451939eb6fSDariusz Sosnowski 17461939eb6fSDariusz Sosnowski if (priv->sh->config.dv_flow_en == 2) 17471939eb6fSDariusz Sosnowski mlx5_flow_hw_flush_ctrl_flows(dev); 17481939eb6fSDariusz Sosnowski else 17491939eb6fSDariusz Sosnowski #endif 1750b4edeaf3SSuanming Mou mlx5_flow_list_flush(dev, MLX5_FLOW_TYPE_CTL, false); 1751272733b5SNélio Laranjeiro } 1752272733b5SNélio Laranjeiro 1753272733b5SNélio Laranjeiro /** 1754272733b5SNélio Laranjeiro * Restart traffic flows configured by control plane 1755272733b5SNélio Laranjeiro * 1756272733b5SNélio Laranjeiro * @param dev 1757af4f09f2SNélio Laranjeiro * Pointer to Ethernet device private data. 1758272733b5SNélio Laranjeiro * 1759272733b5SNélio Laranjeiro * @return 1760a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1761272733b5SNélio Laranjeiro */ 1762272733b5SNélio Laranjeiro int 1763272733b5SNélio Laranjeiro mlx5_traffic_restart(struct rte_eth_dev *dev) 1764272733b5SNélio Laranjeiro { 1765af4f09f2SNélio Laranjeiro if (dev->data->dev_started) { 1766af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 17679fa7c1cdSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT 17689fa7c1cdSDariusz Sosnowski mlx5_flow_hw_cleanup_ctrl_rx_templates(dev); 17699fa7c1cdSDariusz Sosnowski #endif 1770a6d83b6aSNélio Laranjeiro return mlx5_traffic_enable(dev); 1771af4f09f2SNélio Laranjeiro } 1772272733b5SNélio Laranjeiro return 0; 1773272733b5SNélio Laranjeiro } 1774