18fd92a66SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 2e60fbd5bSAdrien Mazarguil * Copyright 2015 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2015 Mellanox Technologies, Ltd 4e60fbd5bSAdrien Mazarguil */ 58fd92a66SOlivier Matz 63f2fe392SNélio Laranjeiro #include <unistd.h> 7e60fbd5bSAdrien Mazarguil 8e60fbd5bSAdrien Mazarguil #include <rte_ether.h> 9ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 10198a3c33SNelio Laranjeiro #include <rte_interrupts.h> 11198a3c33SNelio Laranjeiro #include <rte_alarm.h> 12*20698c9fSOphir Munk #include <rte_cycles.h> 13e60fbd5bSAdrien Mazarguil 141260a87bSMichael Baum #include <mlx5_malloc.h> 151260a87bSMichael Baum 16e60fbd5bSAdrien Mazarguil #include "mlx5.h" 17b8dc6b0eSVu Pham #include "mlx5_mr.h" 18e60fbd5bSAdrien Mazarguil #include "mlx5_rxtx.h" 19e60fbd5bSAdrien Mazarguil #include "mlx5_utils.h" 20efa79e68SOri Kam #include "rte_pmd_mlx5.h" 21e60fbd5bSAdrien Mazarguil 22fb732b0aSNélio Laranjeiro /** 23fb732b0aSNélio Laranjeiro * Stop traffic on Tx queues. 24fb732b0aSNélio Laranjeiro * 25fb732b0aSNélio Laranjeiro * @param dev 26fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 27fb732b0aSNélio Laranjeiro */ 286e78005aSNélio Laranjeiro static void 29af4f09f2SNélio Laranjeiro mlx5_txq_stop(struct rte_eth_dev *dev) 306e78005aSNélio Laranjeiro { 31dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 326e78005aSNélio Laranjeiro unsigned int i; 336e78005aSNélio Laranjeiro 346e78005aSNélio Laranjeiro for (i = 0; i != priv->txqs_n; ++i) 35af4f09f2SNélio Laranjeiro mlx5_txq_release(dev, i); 366e78005aSNélio Laranjeiro } 376e78005aSNélio Laranjeiro 38fb732b0aSNélio Laranjeiro /** 39fb732b0aSNélio Laranjeiro * Start traffic on Tx queues. 40fb732b0aSNélio Laranjeiro * 41fb732b0aSNélio Laranjeiro * @param dev 42fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 43fb732b0aSNélio Laranjeiro * 44fb732b0aSNélio Laranjeiro * @return 45a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 46fb732b0aSNélio Laranjeiro */ 476e78005aSNélio Laranjeiro static int 48af4f09f2SNélio Laranjeiro mlx5_txq_start(struct rte_eth_dev *dev) 496e78005aSNélio Laranjeiro { 50dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 516e78005aSNélio Laranjeiro unsigned int i; 52a6d83b6aSNélio Laranjeiro int ret; 536e78005aSNélio Laranjeiro 546e78005aSNélio Laranjeiro for (i = 0; i != priv->txqs_n; ++i) { 55af4f09f2SNélio Laranjeiro struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 56f49f4483SMichael Baum struct mlx5_txq_data *txq_data = &txq_ctrl->txq; 57f49f4483SMichael Baum uint32_t flags = MLX5_MEM_RTE | MLX5_MEM_ZERO; 586e78005aSNélio Laranjeiro 596e78005aSNélio Laranjeiro if (!txq_ctrl) 606e78005aSNélio Laranjeiro continue; 6186d259ceSMichael Baum if (txq_ctrl->type == MLX5_TXQ_TYPE_STANDARD) 626e78005aSNélio Laranjeiro txq_alloc_elts(txq_ctrl); 63f49f4483SMichael Baum MLX5_ASSERT(!txq_ctrl->obj); 64f49f4483SMichael Baum txq_ctrl->obj = mlx5_malloc(flags, sizeof(struct mlx5_txq_obj), 65f49f4483SMichael Baum 0, txq_ctrl->socket); 66894c4a8eSOri Kam if (!txq_ctrl->obj) { 67f49f4483SMichael Baum DRV_LOG(ERR, "Port %u Tx queue %u cannot allocate " 68f49f4483SMichael Baum "memory resources.", dev->data->port_id, 69f49f4483SMichael Baum txq_data->idx); 70a6d83b6aSNélio Laranjeiro rte_errno = ENOMEM; 716e78005aSNélio Laranjeiro goto error; 726e78005aSNélio Laranjeiro } 73f49f4483SMichael Baum ret = priv->obj_ops.txq_obj_new(dev, i); 74f49f4483SMichael Baum if (ret < 0) { 75f49f4483SMichael Baum mlx5_free(txq_ctrl->obj); 76f49f4483SMichael Baum txq_ctrl->obj = NULL; 77f49f4483SMichael Baum goto error; 78f49f4483SMichael Baum } 79f49f4483SMichael Baum if (txq_ctrl->type == MLX5_TXQ_TYPE_STANDARD) { 80f49f4483SMichael Baum size_t size = txq_data->cqe_s * sizeof(*txq_data->fcqs); 81876b5d52SMatan Azrad 82f49f4483SMichael Baum txq_data->fcqs = mlx5_malloc(flags, size, 83f49f4483SMichael Baum RTE_CACHE_LINE_SIZE, 84f49f4483SMichael Baum txq_ctrl->socket); 85f49f4483SMichael Baum if (!txq_data->fcqs) { 86f49f4483SMichael Baum DRV_LOG(ERR, "Port %u Tx queue %u cannot " 87f49f4483SMichael Baum "allocate memory (FCQ).", 88f49f4483SMichael Baum dev->data->port_id, i); 89f49f4483SMichael Baum rte_errno = ENOMEM; 90f49f4483SMichael Baum goto error; 91f49f4483SMichael Baum } 92f49f4483SMichael Baum } 93f49f4483SMichael Baum DRV_LOG(DEBUG, "Port %u txq %u updated with %p.", 94f49f4483SMichael Baum dev->data->port_id, i, (void *)&txq_ctrl->obj); 95f49f4483SMichael Baum LIST_INSERT_HEAD(&priv->txqsobj, txq_ctrl->obj, next); 966e78005aSNélio Laranjeiro } 97a6d83b6aSNélio Laranjeiro return 0; 986e78005aSNélio Laranjeiro error: 99a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 10024f653a7SYongseok Koh do { 10124f653a7SYongseok Koh mlx5_txq_release(dev, i); 10224f653a7SYongseok Koh } while (i-- != 0); 103a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 104a6d83b6aSNélio Laranjeiro return -rte_errno; 1056e78005aSNélio Laranjeiro } 1066e78005aSNélio Laranjeiro 107fb732b0aSNélio Laranjeiro /** 108fb732b0aSNélio Laranjeiro * Stop traffic on Rx queues. 109fb732b0aSNélio Laranjeiro * 110fb732b0aSNélio Laranjeiro * @param dev 111fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 112fb732b0aSNélio Laranjeiro */ 113a1366b1aSNélio Laranjeiro static void 114af4f09f2SNélio Laranjeiro mlx5_rxq_stop(struct rte_eth_dev *dev) 115a1366b1aSNélio Laranjeiro { 116dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 117a1366b1aSNélio Laranjeiro unsigned int i; 118a1366b1aSNélio Laranjeiro 119a1366b1aSNélio Laranjeiro for (i = 0; i != priv->rxqs_n; ++i) 120af4f09f2SNélio Laranjeiro mlx5_rxq_release(dev, i); 121a1366b1aSNélio Laranjeiro } 122a1366b1aSNélio Laranjeiro 123fb732b0aSNélio Laranjeiro /** 124fb732b0aSNélio Laranjeiro * Start traffic on Rx queues. 125fb732b0aSNélio Laranjeiro * 126fb732b0aSNélio Laranjeiro * @param dev 127fb732b0aSNélio Laranjeiro * Pointer to Ethernet device structure. 128fb732b0aSNélio Laranjeiro * 129fb732b0aSNélio Laranjeiro * @return 130a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 131fb732b0aSNélio Laranjeiro */ 132a1366b1aSNélio Laranjeiro static int 133af4f09f2SNélio Laranjeiro mlx5_rxq_start(struct rte_eth_dev *dev) 134a1366b1aSNélio Laranjeiro { 135dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 136a1366b1aSNélio Laranjeiro unsigned int i; 137a1366b1aSNélio Laranjeiro int ret = 0; 138a1366b1aSNélio Laranjeiro 1397d6bf6b8SYongseok Koh /* Allocate/reuse/resize mempool for Multi-Packet RQ. */ 14024f653a7SYongseok Koh if (mlx5_mprq_alloc_mp(dev)) { 14124f653a7SYongseok Koh /* Should not release Rx queues but return immediately. */ 14224f653a7SYongseok Koh return -rte_errno; 14324f653a7SYongseok Koh } 1441260a87bSMichael Baum DRV_LOG(DEBUG, "Port %u device_attr.max_qp_wr is %d.", 1451260a87bSMichael Baum dev->data->port_id, priv->sh->device_attr.max_qp_wr); 1461260a87bSMichael Baum DRV_LOG(DEBUG, "Port %u device_attr.max_sge is %d.", 1471260a87bSMichael Baum dev->data->port_id, priv->sh->device_attr.max_sge); 148a1366b1aSNélio Laranjeiro for (i = 0; i != priv->rxqs_n; ++i) { 149af4f09f2SNélio Laranjeiro struct mlx5_rxq_ctrl *rxq_ctrl = mlx5_rxq_get(dev, i); 150a1366b1aSNélio Laranjeiro 151a1366b1aSNélio Laranjeiro if (!rxq_ctrl) 152a1366b1aSNélio Laranjeiro continue; 1536deb19e1SMichael Baum if (rxq_ctrl->type == MLX5_RXQ_TYPE_STANDARD) { 154213e2727SViacheslav Ovsiienko /* Pre-register Rx mempools. */ 155213e2727SViacheslav Ovsiienko if (mlx5_rxq_mprq_enabled(&rxq_ctrl->rxq)) { 156213e2727SViacheslav Ovsiienko mlx5_mr_update_mp(dev, &rxq_ctrl->rxq.mr_ctrl, 157213e2727SViacheslav Ovsiienko rxq_ctrl->rxq.mprq_mp); 158213e2727SViacheslav Ovsiienko } else { 159213e2727SViacheslav Ovsiienko uint32_t s; 160213e2727SViacheslav Ovsiienko 161213e2727SViacheslav Ovsiienko for (s = 0; s < rxq_ctrl->rxq.rxseg_n; s++) 162213e2727SViacheslav Ovsiienko mlx5_mr_update_mp 163213e2727SViacheslav Ovsiienko (dev, &rxq_ctrl->rxq.mr_ctrl, 164213e2727SViacheslav Ovsiienko rxq_ctrl->rxq.rxseg[s].mp); 165213e2727SViacheslav Ovsiienko } 166a1366b1aSNélio Laranjeiro ret = rxq_alloc_elts(rxq_ctrl); 167a1366b1aSNélio Laranjeiro if (ret) 168a1366b1aSNélio Laranjeiro goto error; 1696deb19e1SMichael Baum } 1701260a87bSMichael Baum MLX5_ASSERT(!rxq_ctrl->obj); 1711260a87bSMichael Baum rxq_ctrl->obj = mlx5_malloc(MLX5_MEM_RTE | MLX5_MEM_ZERO, 1721260a87bSMichael Baum sizeof(*rxq_ctrl->obj), 0, 1731260a87bSMichael Baum rxq_ctrl->socket); 1741260a87bSMichael Baum if (!rxq_ctrl->obj) { 1751260a87bSMichael Baum DRV_LOG(ERR, 1761260a87bSMichael Baum "Port %u Rx queue %u can't allocate resources.", 1771260a87bSMichael Baum dev->data->port_id, (*priv->rxqs)[i]->idx); 1781260a87bSMichael Baum rte_errno = ENOMEM; 179a1366b1aSNélio Laranjeiro goto error; 180a1366b1aSNélio Laranjeiro } 1815eaf882eSMichael Baum ret = priv->obj_ops.rxq_obj_new(dev, i); 1821260a87bSMichael Baum if (ret) { 1831260a87bSMichael Baum mlx5_free(rxq_ctrl->obj); 1841260a87bSMichael Baum goto error; 1851260a87bSMichael Baum } 1861260a87bSMichael Baum DRV_LOG(DEBUG, "Port %u rxq %u updated with %p.", 1871260a87bSMichael Baum dev->data->port_id, i, (void *)&rxq_ctrl->obj); 1881260a87bSMichael Baum LIST_INSERT_HEAD(&priv->rxqsobj, rxq_ctrl->obj, next); 1891260a87bSMichael Baum } 190a6d83b6aSNélio Laranjeiro return 0; 191a1366b1aSNélio Laranjeiro error: 192a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 19324f653a7SYongseok Koh do { 19424f653a7SYongseok Koh mlx5_rxq_release(dev, i); 19524f653a7SYongseok Koh } while (i-- != 0); 196a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 197a6d83b6aSNélio Laranjeiro return -rte_errno; 198a1366b1aSNélio Laranjeiro } 199a1366b1aSNélio Laranjeiro 200e60fbd5bSAdrien Mazarguil /** 2016a338ad4SOri Kam * Binds Tx queues to Rx queues for hairpin. 2026a338ad4SOri Kam * 2036a338ad4SOri Kam * Binds Tx queues to the target Rx queues. 2046a338ad4SOri Kam * 2056a338ad4SOri Kam * @param dev 2066a338ad4SOri Kam * Pointer to Ethernet device structure. 2076a338ad4SOri Kam * 2086a338ad4SOri Kam * @return 2096a338ad4SOri Kam * 0 on success, a negative errno value otherwise and rte_errno is set. 2106a338ad4SOri Kam */ 2116a338ad4SOri Kam static int 21237cd4501SBing Zhao mlx5_hairpin_auto_bind(struct rte_eth_dev *dev) 2136a338ad4SOri Kam { 2146a338ad4SOri Kam struct mlx5_priv *priv = dev->data->dev_private; 2156a338ad4SOri Kam struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 2166a338ad4SOri Kam struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 2176a338ad4SOri Kam struct mlx5_txq_ctrl *txq_ctrl; 2186a338ad4SOri Kam struct mlx5_rxq_ctrl *rxq_ctrl; 2196a338ad4SOri Kam struct mlx5_devx_obj *sq; 2206a338ad4SOri Kam struct mlx5_devx_obj *rq; 2216a338ad4SOri Kam unsigned int i; 2226a338ad4SOri Kam int ret = 0; 223aa8bea0eSBing Zhao bool need_auto = false; 224aa8bea0eSBing Zhao uint16_t self_port = dev->data->port_id; 2256a338ad4SOri Kam 2266a338ad4SOri Kam for (i = 0; i != priv->txqs_n; ++i) { 2276a338ad4SOri Kam txq_ctrl = mlx5_txq_get(dev, i); 2286a338ad4SOri Kam if (!txq_ctrl) 2296a338ad4SOri Kam continue; 2306a338ad4SOri Kam if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 2316a338ad4SOri Kam mlx5_txq_release(dev, i); 2326a338ad4SOri Kam continue; 2336a338ad4SOri Kam } 234aa8bea0eSBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != self_port) 235aa8bea0eSBing Zhao continue; 236aa8bea0eSBing Zhao if (txq_ctrl->hairpin_conf.manual_bind) { 237aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 238aa8bea0eSBing Zhao return 0; 239aa8bea0eSBing Zhao } 240aa8bea0eSBing Zhao need_auto = true; 241aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 242aa8bea0eSBing Zhao } 243aa8bea0eSBing Zhao if (!need_auto) 244aa8bea0eSBing Zhao return 0; 245aa8bea0eSBing Zhao for (i = 0; i != priv->txqs_n; ++i) { 246aa8bea0eSBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 247aa8bea0eSBing Zhao if (!txq_ctrl) 248aa8bea0eSBing Zhao continue; 249aa8bea0eSBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 250aa8bea0eSBing Zhao mlx5_txq_release(dev, i); 251aa8bea0eSBing Zhao continue; 252aa8bea0eSBing Zhao } 253aa8bea0eSBing Zhao /* Skip hairpin queues with other peer ports. */ 254aa8bea0eSBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != self_port) 255aa8bea0eSBing Zhao continue; 2566a338ad4SOri Kam if (!txq_ctrl->obj) { 2576a338ad4SOri Kam rte_errno = ENOMEM; 2586a338ad4SOri Kam DRV_LOG(ERR, "port %u no txq object found: %d", 2596a338ad4SOri Kam dev->data->port_id, i); 2606a338ad4SOri Kam mlx5_txq_release(dev, i); 2616a338ad4SOri Kam return -rte_errno; 2626a338ad4SOri Kam } 2636a338ad4SOri Kam sq = txq_ctrl->obj->sq; 2646a338ad4SOri Kam rxq_ctrl = mlx5_rxq_get(dev, 2656a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 2666a338ad4SOri Kam if (!rxq_ctrl) { 2676a338ad4SOri Kam mlx5_txq_release(dev, i); 2686a338ad4SOri Kam rte_errno = EINVAL; 2696a338ad4SOri Kam DRV_LOG(ERR, "port %u no rxq object found: %d", 2706a338ad4SOri Kam dev->data->port_id, 2716a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 2726a338ad4SOri Kam return -rte_errno; 2736a338ad4SOri Kam } 2746a338ad4SOri Kam if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN || 2756a338ad4SOri Kam rxq_ctrl->hairpin_conf.peers[0].queue != i) { 2766a338ad4SOri Kam rte_errno = ENOMEM; 2776a338ad4SOri Kam DRV_LOG(ERR, "port %u Tx queue %d can't be binded to " 2786a338ad4SOri Kam "Rx queue %d", dev->data->port_id, 2796a338ad4SOri Kam i, txq_ctrl->hairpin_conf.peers[0].queue); 2806a338ad4SOri Kam goto error; 2816a338ad4SOri Kam } 2826a338ad4SOri Kam rq = rxq_ctrl->obj->rq; 2836a338ad4SOri Kam if (!rq) { 2846a338ad4SOri Kam rte_errno = ENOMEM; 2856a338ad4SOri Kam DRV_LOG(ERR, "port %u hairpin no matching rxq: %d", 2866a338ad4SOri Kam dev->data->port_id, 2876a338ad4SOri Kam txq_ctrl->hairpin_conf.peers[0].queue); 2886a338ad4SOri Kam goto error; 2896a338ad4SOri Kam } 2906a338ad4SOri Kam sq_attr.state = MLX5_SQC_STATE_RDY; 2916a338ad4SOri Kam sq_attr.sq_state = MLX5_SQC_STATE_RST; 2926a338ad4SOri Kam sq_attr.hairpin_peer_rq = rq->id; 2936a338ad4SOri Kam sq_attr.hairpin_peer_vhca = priv->config.hca_attr.vhca_id; 2946a338ad4SOri Kam ret = mlx5_devx_cmd_modify_sq(sq, &sq_attr); 2956a338ad4SOri Kam if (ret) 2966a338ad4SOri Kam goto error; 2976a338ad4SOri Kam rq_attr.state = MLX5_SQC_STATE_RDY; 2986a338ad4SOri Kam rq_attr.rq_state = MLX5_SQC_STATE_RST; 2996a338ad4SOri Kam rq_attr.hairpin_peer_sq = sq->id; 3006a338ad4SOri Kam rq_attr.hairpin_peer_vhca = priv->config.hca_attr.vhca_id; 3016a338ad4SOri Kam ret = mlx5_devx_cmd_modify_rq(rq, &rq_attr); 3026a338ad4SOri Kam if (ret) 3036a338ad4SOri Kam goto error; 304aa8bea0eSBing Zhao /* Qs with auto-bind will be destroyed directly. */ 305aa8bea0eSBing Zhao rxq_ctrl->hairpin_status = 1; 306aa8bea0eSBing Zhao txq_ctrl->hairpin_status = 1; 3076a338ad4SOri Kam mlx5_txq_release(dev, i); 3086a338ad4SOri Kam mlx5_rxq_release(dev, txq_ctrl->hairpin_conf.peers[0].queue); 3096a338ad4SOri Kam } 3106a338ad4SOri Kam return 0; 3116a338ad4SOri Kam error: 3126a338ad4SOri Kam mlx5_txq_release(dev, i); 3136a338ad4SOri Kam mlx5_rxq_release(dev, txq_ctrl->hairpin_conf.peers[0].queue); 3146a338ad4SOri Kam return -rte_errno; 3156a338ad4SOri Kam } 3166a338ad4SOri Kam 31737cd4501SBing Zhao /* 31837cd4501SBing Zhao * Fetch the peer queue's SW & HW information. 31937cd4501SBing Zhao * 32037cd4501SBing Zhao * @param dev 32137cd4501SBing Zhao * Pointer to Ethernet device structure. 32237cd4501SBing Zhao * @param peer_queue 32337cd4501SBing Zhao * Index of the queue to fetch the information. 32437cd4501SBing Zhao * @param current_info 32537cd4501SBing Zhao * Pointer to the input peer information, not used currently. 32637cd4501SBing Zhao * @param peer_info 32737cd4501SBing Zhao * Pointer to the structure to store the information, output. 32837cd4501SBing Zhao * @param direction 32937cd4501SBing Zhao * Positive to get the RxQ information, zero to get the TxQ information. 33037cd4501SBing Zhao * 33137cd4501SBing Zhao * @return 33237cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 33337cd4501SBing Zhao */ 33437cd4501SBing Zhao int 33537cd4501SBing Zhao mlx5_hairpin_queue_peer_update(struct rte_eth_dev *dev, uint16_t peer_queue, 33637cd4501SBing Zhao struct rte_hairpin_peer_info *current_info, 33737cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 33837cd4501SBing Zhao uint32_t direction) 33937cd4501SBing Zhao { 34037cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 34137cd4501SBing Zhao RTE_SET_USED(current_info); 34237cd4501SBing Zhao 34337cd4501SBing Zhao if (dev->data->dev_started == 0) { 34437cd4501SBing Zhao rte_errno = EBUSY; 34537cd4501SBing Zhao DRV_LOG(ERR, "peer port %u is not started", 34637cd4501SBing Zhao dev->data->port_id); 34737cd4501SBing Zhao return -rte_errno; 34837cd4501SBing Zhao } 34937cd4501SBing Zhao /* 35037cd4501SBing Zhao * Peer port used as egress. In the current design, hairpin Tx queue 35137cd4501SBing Zhao * will be bound to the peer Rx queue. Indeed, only the information of 35237cd4501SBing Zhao * peer Rx queue needs to be fetched. 35337cd4501SBing Zhao */ 35437cd4501SBing Zhao if (direction == 0) { 35537cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 35637cd4501SBing Zhao 35737cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, peer_queue); 35837cd4501SBing Zhao if (txq_ctrl == NULL) { 35937cd4501SBing Zhao rte_errno = EINVAL; 36037cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 36137cd4501SBing Zhao dev->data->port_id, peer_queue); 36237cd4501SBing Zhao return -rte_errno; 36337cd4501SBing Zhao } 36437cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 36537cd4501SBing Zhao rte_errno = EINVAL; 36637cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d is not a hairpin Txq", 36737cd4501SBing Zhao dev->data->port_id, peer_queue); 36837cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 36937cd4501SBing Zhao return -rte_errno; 37037cd4501SBing Zhao } 37137cd4501SBing Zhao if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 37237cd4501SBing Zhao rte_errno = ENOMEM; 37337cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 37437cd4501SBing Zhao dev->data->port_id, peer_queue); 37537cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 37637cd4501SBing Zhao return -rte_errno; 37737cd4501SBing Zhao } 37837cd4501SBing Zhao peer_info->qp_id = txq_ctrl->obj->sq->id; 37937cd4501SBing Zhao peer_info->vhca_id = priv->config.hca_attr.vhca_id; 38037cd4501SBing Zhao /* 1-to-1 mapping, only the first one is used. */ 38137cd4501SBing Zhao peer_info->peer_q = txq_ctrl->hairpin_conf.peers[0].queue; 38237cd4501SBing Zhao peer_info->tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 38337cd4501SBing Zhao peer_info->manual_bind = txq_ctrl->hairpin_conf.manual_bind; 38437cd4501SBing Zhao mlx5_txq_release(dev, peer_queue); 38537cd4501SBing Zhao } else { /* Peer port used as ingress. */ 38637cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 38737cd4501SBing Zhao 38837cd4501SBing Zhao rxq_ctrl = mlx5_rxq_get(dev, peer_queue); 38937cd4501SBing Zhao if (rxq_ctrl == NULL) { 39037cd4501SBing Zhao rte_errno = EINVAL; 39137cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 39237cd4501SBing Zhao dev->data->port_id, peer_queue); 39337cd4501SBing Zhao return -rte_errno; 39437cd4501SBing Zhao } 39537cd4501SBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 39637cd4501SBing Zhao rte_errno = EINVAL; 39737cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d is not a hairpin Rxq", 39837cd4501SBing Zhao dev->data->port_id, peer_queue); 39937cd4501SBing Zhao mlx5_rxq_release(dev, peer_queue); 40037cd4501SBing Zhao return -rte_errno; 40137cd4501SBing Zhao } 40237cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 40337cd4501SBing Zhao rte_errno = ENOMEM; 40437cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 40537cd4501SBing Zhao dev->data->port_id, peer_queue); 40637cd4501SBing Zhao mlx5_rxq_release(dev, peer_queue); 40737cd4501SBing Zhao return -rte_errno; 40837cd4501SBing Zhao } 40937cd4501SBing Zhao peer_info->qp_id = rxq_ctrl->obj->rq->id; 41037cd4501SBing Zhao peer_info->vhca_id = priv->config.hca_attr.vhca_id; 41137cd4501SBing Zhao peer_info->peer_q = rxq_ctrl->hairpin_conf.peers[0].queue; 41237cd4501SBing Zhao peer_info->tx_explicit = rxq_ctrl->hairpin_conf.tx_explicit; 41337cd4501SBing Zhao peer_info->manual_bind = rxq_ctrl->hairpin_conf.manual_bind; 41437cd4501SBing Zhao mlx5_rxq_release(dev, peer_queue); 41537cd4501SBing Zhao } 41637cd4501SBing Zhao return 0; 41737cd4501SBing Zhao } 41837cd4501SBing Zhao 41937cd4501SBing Zhao /* 42037cd4501SBing Zhao * Bind the hairpin queue with the peer HW information. 42137cd4501SBing Zhao * This needs to be called twice both for Tx and Rx queues of a pair. 42237cd4501SBing Zhao * If the queue is already bound, it is considered successful. 42337cd4501SBing Zhao * 42437cd4501SBing Zhao * @param dev 42537cd4501SBing Zhao * Pointer to Ethernet device structure. 42637cd4501SBing Zhao * @param cur_queue 42737cd4501SBing Zhao * Index of the queue to change the HW configuration to bind. 42837cd4501SBing Zhao * @param peer_info 42937cd4501SBing Zhao * Pointer to information of the peer queue. 43037cd4501SBing Zhao * @param direction 43137cd4501SBing Zhao * Positive to configure the TxQ, zero to configure the RxQ. 43237cd4501SBing Zhao * 43337cd4501SBing Zhao * @return 43437cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 43537cd4501SBing Zhao */ 43637cd4501SBing Zhao int 43737cd4501SBing Zhao mlx5_hairpin_queue_peer_bind(struct rte_eth_dev *dev, uint16_t cur_queue, 43837cd4501SBing Zhao struct rte_hairpin_peer_info *peer_info, 43937cd4501SBing Zhao uint32_t direction) 44037cd4501SBing Zhao { 44137cd4501SBing Zhao int ret = 0; 44237cd4501SBing Zhao 44337cd4501SBing Zhao /* 44437cd4501SBing Zhao * Consistency checking of the peer queue: opposite direction is used 44537cd4501SBing Zhao * to get the peer queue info with ethdev port ID, no need to check. 44637cd4501SBing Zhao */ 44737cd4501SBing Zhao if (peer_info->peer_q != cur_queue) { 44837cd4501SBing Zhao rte_errno = EINVAL; 44937cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d and peer queue %d mismatch", 45037cd4501SBing Zhao dev->data->port_id, cur_queue, peer_info->peer_q); 45137cd4501SBing Zhao return -rte_errno; 45237cd4501SBing Zhao } 45337cd4501SBing Zhao if (direction != 0) { 45437cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 45537cd4501SBing Zhao struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 45637cd4501SBing Zhao 45737cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, cur_queue); 45837cd4501SBing Zhao if (txq_ctrl == NULL) { 45937cd4501SBing Zhao rte_errno = EINVAL; 46037cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 46137cd4501SBing Zhao dev->data->port_id, cur_queue); 46237cd4501SBing Zhao return -rte_errno; 46337cd4501SBing Zhao } 46437cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 46537cd4501SBing Zhao rte_errno = EINVAL; 46637cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 46737cd4501SBing Zhao dev->data->port_id, cur_queue); 46837cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 46937cd4501SBing Zhao return -rte_errno; 47037cd4501SBing Zhao } 47137cd4501SBing Zhao if (txq_ctrl->obj == NULL || txq_ctrl->obj->sq == NULL) { 47237cd4501SBing Zhao rte_errno = ENOMEM; 47337cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 47437cd4501SBing Zhao dev->data->port_id, cur_queue); 47537cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 47637cd4501SBing Zhao return -rte_errno; 47737cd4501SBing Zhao } 47837cd4501SBing Zhao if (txq_ctrl->hairpin_status != 0) { 47937cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Tx queue %d is already bound", 48037cd4501SBing Zhao dev->data->port_id, cur_queue); 48137cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 48237cd4501SBing Zhao return 0; 48337cd4501SBing Zhao } 48437cd4501SBing Zhao /* 48537cd4501SBing Zhao * All queues' of one port consistency checking is done in the 48637cd4501SBing Zhao * bind() function, and that is optional. 48737cd4501SBing Zhao */ 48837cd4501SBing Zhao if (peer_info->tx_explicit != 48937cd4501SBing Zhao txq_ctrl->hairpin_conf.tx_explicit) { 49037cd4501SBing Zhao rte_errno = EINVAL; 49137cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d and peer Tx rule mode" 49237cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 49337cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 49437cd4501SBing Zhao return -rte_errno; 49537cd4501SBing Zhao } 49637cd4501SBing Zhao if (peer_info->manual_bind != 49737cd4501SBing Zhao txq_ctrl->hairpin_conf.manual_bind) { 49837cd4501SBing Zhao rte_errno = EINVAL; 49937cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d and peer binding mode" 50037cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 50137cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 50237cd4501SBing Zhao return -rte_errno; 50337cd4501SBing Zhao } 50437cd4501SBing Zhao sq_attr.state = MLX5_SQC_STATE_RDY; 50537cd4501SBing Zhao sq_attr.sq_state = MLX5_SQC_STATE_RST; 50637cd4501SBing Zhao sq_attr.hairpin_peer_rq = peer_info->qp_id; 50737cd4501SBing Zhao sq_attr.hairpin_peer_vhca = peer_info->vhca_id; 50837cd4501SBing Zhao ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 50937cd4501SBing Zhao if (ret == 0) 51037cd4501SBing Zhao txq_ctrl->hairpin_status = 1; 51137cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 51237cd4501SBing Zhao } else { 51337cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 51437cd4501SBing Zhao struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 51537cd4501SBing Zhao 51637cd4501SBing Zhao rxq_ctrl = mlx5_rxq_get(dev, cur_queue); 51737cd4501SBing Zhao if (rxq_ctrl == NULL) { 51837cd4501SBing Zhao rte_errno = EINVAL; 51937cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 52037cd4501SBing Zhao dev->data->port_id, cur_queue); 52137cd4501SBing Zhao return -rte_errno; 52237cd4501SBing Zhao } 52337cd4501SBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 52437cd4501SBing Zhao rte_errno = EINVAL; 52537cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 52637cd4501SBing Zhao dev->data->port_id, cur_queue); 52737cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 52837cd4501SBing Zhao return -rte_errno; 52937cd4501SBing Zhao } 53037cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 53137cd4501SBing Zhao rte_errno = ENOMEM; 53237cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 53337cd4501SBing Zhao dev->data->port_id, cur_queue); 53437cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 53537cd4501SBing Zhao return -rte_errno; 53637cd4501SBing Zhao } 53737cd4501SBing Zhao if (rxq_ctrl->hairpin_status != 0) { 53837cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Rx queue %d is already bound", 53937cd4501SBing Zhao dev->data->port_id, cur_queue); 54037cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 54137cd4501SBing Zhao return 0; 54237cd4501SBing Zhao } 54337cd4501SBing Zhao if (peer_info->tx_explicit != 54437cd4501SBing Zhao rxq_ctrl->hairpin_conf.tx_explicit) { 54537cd4501SBing Zhao rte_errno = EINVAL; 54637cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d and peer Tx rule mode" 54737cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 54837cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 54937cd4501SBing Zhao return -rte_errno; 55037cd4501SBing Zhao } 55137cd4501SBing Zhao if (peer_info->manual_bind != 55237cd4501SBing Zhao rxq_ctrl->hairpin_conf.manual_bind) { 55337cd4501SBing Zhao rte_errno = EINVAL; 55437cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d and peer binding mode" 55537cd4501SBing Zhao " mismatch", dev->data->port_id, cur_queue); 55637cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 55737cd4501SBing Zhao return -rte_errno; 55837cd4501SBing Zhao } 55937cd4501SBing Zhao rq_attr.state = MLX5_SQC_STATE_RDY; 56037cd4501SBing Zhao rq_attr.rq_state = MLX5_SQC_STATE_RST; 56137cd4501SBing Zhao rq_attr.hairpin_peer_sq = peer_info->qp_id; 56237cd4501SBing Zhao rq_attr.hairpin_peer_vhca = peer_info->vhca_id; 56337cd4501SBing Zhao ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 56437cd4501SBing Zhao if (ret == 0) 56537cd4501SBing Zhao rxq_ctrl->hairpin_status = 1; 56637cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 56737cd4501SBing Zhao } 56837cd4501SBing Zhao return ret; 56937cd4501SBing Zhao } 57037cd4501SBing Zhao 57137cd4501SBing Zhao /* 57237cd4501SBing Zhao * Unbind the hairpin queue and reset its HW configuration. 57337cd4501SBing Zhao * This needs to be called twice both for Tx and Rx queues of a pair. 57437cd4501SBing Zhao * If the queue is already unbound, it is considered successful. 57537cd4501SBing Zhao * 57637cd4501SBing Zhao * @param dev 57737cd4501SBing Zhao * Pointer to Ethernet device structure. 57837cd4501SBing Zhao * @param cur_queue 57937cd4501SBing Zhao * Index of the queue to change the HW configuration to unbind. 58037cd4501SBing Zhao * @param direction 58137cd4501SBing Zhao * Positive to reset the TxQ, zero to reset the RxQ. 58237cd4501SBing Zhao * 58337cd4501SBing Zhao * @return 58437cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 58537cd4501SBing Zhao */ 58637cd4501SBing Zhao int 58737cd4501SBing Zhao mlx5_hairpin_queue_peer_unbind(struct rte_eth_dev *dev, uint16_t cur_queue, 58837cd4501SBing Zhao uint32_t direction) 58937cd4501SBing Zhao { 59037cd4501SBing Zhao int ret = 0; 59137cd4501SBing Zhao 59237cd4501SBing Zhao if (direction != 0) { 59337cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 59437cd4501SBing Zhao struct mlx5_devx_modify_sq_attr sq_attr = { 0 }; 59537cd4501SBing Zhao 59637cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, cur_queue); 59737cd4501SBing Zhao if (txq_ctrl == NULL) { 59837cd4501SBing Zhao rte_errno = EINVAL; 59937cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Tx queue %d", 60037cd4501SBing Zhao dev->data->port_id, cur_queue); 60137cd4501SBing Zhao return -rte_errno; 60237cd4501SBing Zhao } 60337cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 60437cd4501SBing Zhao rte_errno = EINVAL; 60537cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Txq", 60637cd4501SBing Zhao dev->data->port_id, cur_queue); 60737cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 60837cd4501SBing Zhao return -rte_errno; 60937cd4501SBing Zhao } 61037cd4501SBing Zhao /* Already unbound, return success before obj checking. */ 61137cd4501SBing Zhao if (txq_ctrl->hairpin_status == 0) { 61237cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Tx queue %d is already unbound", 61337cd4501SBing Zhao dev->data->port_id, cur_queue); 61437cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 61537cd4501SBing Zhao return 0; 61637cd4501SBing Zhao } 61737cd4501SBing Zhao if (!txq_ctrl->obj || !txq_ctrl->obj->sq) { 61837cd4501SBing Zhao rte_errno = ENOMEM; 61937cd4501SBing Zhao DRV_LOG(ERR, "port %u no Txq object found: %d", 62037cd4501SBing Zhao dev->data->port_id, cur_queue); 62137cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 62237cd4501SBing Zhao return -rte_errno; 62337cd4501SBing Zhao } 62437cd4501SBing Zhao sq_attr.state = MLX5_SQC_STATE_RST; 62537cd4501SBing Zhao sq_attr.sq_state = MLX5_SQC_STATE_RST; 62637cd4501SBing Zhao ret = mlx5_devx_cmd_modify_sq(txq_ctrl->obj->sq, &sq_attr); 62737cd4501SBing Zhao if (ret == 0) 62837cd4501SBing Zhao txq_ctrl->hairpin_status = 0; 62937cd4501SBing Zhao mlx5_txq_release(dev, cur_queue); 63037cd4501SBing Zhao } else { 63137cd4501SBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 63237cd4501SBing Zhao struct mlx5_devx_modify_rq_attr rq_attr = { 0 }; 63337cd4501SBing Zhao 63437cd4501SBing Zhao rxq_ctrl = mlx5_rxq_get(dev, cur_queue); 63537cd4501SBing Zhao if (rxq_ctrl == NULL) { 63637cd4501SBing Zhao rte_errno = EINVAL; 63737cd4501SBing Zhao DRV_LOG(ERR, "Failed to get port %u Rx queue %d", 63837cd4501SBing Zhao dev->data->port_id, cur_queue); 63937cd4501SBing Zhao return -rte_errno; 64037cd4501SBing Zhao } 64137cd4501SBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 64237cd4501SBing Zhao rte_errno = EINVAL; 64337cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d not a hairpin Rxq", 64437cd4501SBing Zhao dev->data->port_id, cur_queue); 64537cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 64637cd4501SBing Zhao return -rte_errno; 64737cd4501SBing Zhao } 64837cd4501SBing Zhao if (rxq_ctrl->hairpin_status == 0) { 64937cd4501SBing Zhao DRV_LOG(DEBUG, "port %u Rx queue %d is already unbound", 65037cd4501SBing Zhao dev->data->port_id, cur_queue); 65137cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 65237cd4501SBing Zhao return 0; 65337cd4501SBing Zhao } 65437cd4501SBing Zhao if (rxq_ctrl->obj == NULL || rxq_ctrl->obj->rq == NULL) { 65537cd4501SBing Zhao rte_errno = ENOMEM; 65637cd4501SBing Zhao DRV_LOG(ERR, "port %u no Rxq object found: %d", 65737cd4501SBing Zhao dev->data->port_id, cur_queue); 65837cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 65937cd4501SBing Zhao return -rte_errno; 66037cd4501SBing Zhao } 66137cd4501SBing Zhao rq_attr.state = MLX5_SQC_STATE_RST; 66237cd4501SBing Zhao rq_attr.rq_state = MLX5_SQC_STATE_RST; 66337cd4501SBing Zhao ret = mlx5_devx_cmd_modify_rq(rxq_ctrl->obj->rq, &rq_attr); 66437cd4501SBing Zhao if (ret == 0) 66537cd4501SBing Zhao rxq_ctrl->hairpin_status = 0; 66637cd4501SBing Zhao mlx5_rxq_release(dev, cur_queue); 66737cd4501SBing Zhao } 66837cd4501SBing Zhao return ret; 66937cd4501SBing Zhao } 67037cd4501SBing Zhao 67137cd4501SBing Zhao /* 67237cd4501SBing Zhao * Bind the hairpin port pairs, from the Tx to the peer Rx. 67337cd4501SBing Zhao * This function only supports to bind the Tx to one Rx. 67437cd4501SBing Zhao * 67537cd4501SBing Zhao * @param dev 67637cd4501SBing Zhao * Pointer to Ethernet device structure. 67737cd4501SBing Zhao * @param rx_port 67837cd4501SBing Zhao * Port identifier of the Rx port. 67937cd4501SBing Zhao * 68037cd4501SBing Zhao * @return 68137cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 68237cd4501SBing Zhao */ 68337cd4501SBing Zhao static int 68437cd4501SBing Zhao mlx5_hairpin_bind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 68537cd4501SBing Zhao { 68637cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 68737cd4501SBing Zhao int ret = 0; 68837cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 68937cd4501SBing Zhao uint32_t i; 69037cd4501SBing Zhao struct rte_hairpin_peer_info peer = {0xffffff}; 69137cd4501SBing Zhao struct rte_hairpin_peer_info cur; 69237cd4501SBing Zhao const struct rte_eth_hairpin_conf *conf; 69337cd4501SBing Zhao uint16_t num_q = 0; 69437cd4501SBing Zhao uint16_t local_port = priv->dev_data->port_id; 69537cd4501SBing Zhao uint32_t manual; 69637cd4501SBing Zhao uint32_t explicit; 69737cd4501SBing Zhao uint16_t rx_queue; 69837cd4501SBing Zhao 69937cd4501SBing Zhao if (mlx5_eth_find_next(rx_port, priv->pci_dev) != rx_port) { 70037cd4501SBing Zhao rte_errno = ENODEV; 70137cd4501SBing Zhao DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 70237cd4501SBing Zhao return -rte_errno; 70337cd4501SBing Zhao } 70437cd4501SBing Zhao /* 70537cd4501SBing Zhao * Before binding TxQ to peer RxQ, first round loop will be used for 70637cd4501SBing Zhao * checking the queues' configuration consistency. This would be a 70737cd4501SBing Zhao * little time consuming but better than doing the rollback. 70837cd4501SBing Zhao */ 70937cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 71037cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 71137cd4501SBing Zhao if (txq_ctrl == NULL) 71237cd4501SBing Zhao continue; 71337cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 71437cd4501SBing Zhao mlx5_txq_release(dev, i); 71537cd4501SBing Zhao continue; 71637cd4501SBing Zhao } 71737cd4501SBing Zhao /* 71837cd4501SBing Zhao * All hairpin Tx queues of a single port that connected to the 71937cd4501SBing Zhao * same peer Rx port should have the same "auto binding" and 72037cd4501SBing Zhao * "implicit Tx flow" modes. 72137cd4501SBing Zhao * Peer consistency checking will be done in per queue binding. 72237cd4501SBing Zhao */ 72337cd4501SBing Zhao conf = &txq_ctrl->hairpin_conf; 72437cd4501SBing Zhao if (conf->peers[0].port == rx_port) { 72537cd4501SBing Zhao if (num_q == 0) { 72637cd4501SBing Zhao manual = conf->manual_bind; 72737cd4501SBing Zhao explicit = conf->tx_explicit; 72837cd4501SBing Zhao } else { 72937cd4501SBing Zhao if (manual != conf->manual_bind || 73037cd4501SBing Zhao explicit != conf->tx_explicit) { 73137cd4501SBing Zhao rte_errno = EINVAL; 73237cd4501SBing Zhao DRV_LOG(ERR, "port %u queue %d mode" 73337cd4501SBing Zhao " mismatch: %u %u, %u %u", 73437cd4501SBing Zhao local_port, i, manual, 73537cd4501SBing Zhao conf->manual_bind, explicit, 73637cd4501SBing Zhao conf->tx_explicit); 73737cd4501SBing Zhao mlx5_txq_release(dev, i); 73837cd4501SBing Zhao return -rte_errno; 73937cd4501SBing Zhao } 74037cd4501SBing Zhao } 74137cd4501SBing Zhao num_q++; 74237cd4501SBing Zhao } 74337cd4501SBing Zhao mlx5_txq_release(dev, i); 74437cd4501SBing Zhao } 74537cd4501SBing Zhao /* Once no queue is configured, success is returned directly. */ 74637cd4501SBing Zhao if (num_q == 0) 74737cd4501SBing Zhao return ret; 74837cd4501SBing Zhao /* All the hairpin TX queues need to be traversed again. */ 74937cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 75037cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 75137cd4501SBing Zhao if (txq_ctrl == NULL) 75237cd4501SBing Zhao continue; 75337cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 75437cd4501SBing Zhao mlx5_txq_release(dev, i); 75537cd4501SBing Zhao continue; 75637cd4501SBing Zhao } 75737cd4501SBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 75837cd4501SBing Zhao mlx5_txq_release(dev, i); 75937cd4501SBing Zhao continue; 76037cd4501SBing Zhao } 76137cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 76237cd4501SBing Zhao /* 76337cd4501SBing Zhao * Fetch peer RxQ's information. 76437cd4501SBing Zhao * No need to pass the information of the current queue. 76537cd4501SBing Zhao */ 76637cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_update(rx_port, rx_queue, 76737cd4501SBing Zhao NULL, &peer, 1); 76837cd4501SBing Zhao if (ret != 0) { 76937cd4501SBing Zhao mlx5_txq_release(dev, i); 77037cd4501SBing Zhao goto error; 77137cd4501SBing Zhao } 77237cd4501SBing Zhao /* Accessing its own device, inside mlx5 PMD. */ 77337cd4501SBing Zhao ret = mlx5_hairpin_queue_peer_bind(dev, i, &peer, 1); 77437cd4501SBing Zhao if (ret != 0) { 77537cd4501SBing Zhao mlx5_txq_release(dev, i); 77637cd4501SBing Zhao goto error; 77737cd4501SBing Zhao } 77837cd4501SBing Zhao /* Pass TxQ's information to peer RxQ and try binding. */ 77937cd4501SBing Zhao cur.peer_q = rx_queue; 78037cd4501SBing Zhao cur.qp_id = txq_ctrl->obj->sq->id; 78137cd4501SBing Zhao cur.vhca_id = priv->config.hca_attr.vhca_id; 78237cd4501SBing Zhao cur.tx_explicit = txq_ctrl->hairpin_conf.tx_explicit; 78337cd4501SBing Zhao cur.manual_bind = txq_ctrl->hairpin_conf.manual_bind; 78437cd4501SBing Zhao /* 78537cd4501SBing Zhao * In order to access another device in a proper way, RTE level 78637cd4501SBing Zhao * private function is needed. 78737cd4501SBing Zhao */ 78837cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_bind(rx_port, rx_queue, 78937cd4501SBing Zhao &cur, 0); 79037cd4501SBing Zhao if (ret != 0) { 79137cd4501SBing Zhao mlx5_txq_release(dev, i); 79237cd4501SBing Zhao goto error; 79337cd4501SBing Zhao } 79437cd4501SBing Zhao mlx5_txq_release(dev, i); 79537cd4501SBing Zhao } 79637cd4501SBing Zhao return 0; 79737cd4501SBing Zhao error: 79837cd4501SBing Zhao /* 79937cd4501SBing Zhao * Do roll-back process for the queues already bound. 80037cd4501SBing Zhao * No need to check the return value of the queue unbind function. 80137cd4501SBing Zhao */ 80237cd4501SBing Zhao do { 80337cd4501SBing Zhao /* No validation is needed here. */ 80437cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 80537cd4501SBing Zhao if (txq_ctrl == NULL) 80637cd4501SBing Zhao continue; 80737cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 80837cd4501SBing Zhao rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 80937cd4501SBing Zhao mlx5_hairpin_queue_peer_unbind(dev, i, 1); 81037cd4501SBing Zhao mlx5_txq_release(dev, i); 81137cd4501SBing Zhao } while (i--); 81237cd4501SBing Zhao return ret; 81337cd4501SBing Zhao } 81437cd4501SBing Zhao 81537cd4501SBing Zhao /* 81637cd4501SBing Zhao * Unbind the hairpin port pair, HW configuration of both devices will be clear 81737cd4501SBing Zhao * and status will be reset for all the queues used between the them. 81837cd4501SBing Zhao * This function only supports to unbind the Tx from one Rx. 81937cd4501SBing Zhao * 82037cd4501SBing Zhao * @param dev 82137cd4501SBing Zhao * Pointer to Ethernet device structure. 82237cd4501SBing Zhao * @param rx_port 82337cd4501SBing Zhao * Port identifier of the Rx port. 82437cd4501SBing Zhao * 82537cd4501SBing Zhao * @return 82637cd4501SBing Zhao * 0 on success, a negative errno value otherwise and rte_errno is set. 82737cd4501SBing Zhao */ 82837cd4501SBing Zhao static int 82937cd4501SBing Zhao mlx5_hairpin_unbind_single_port(struct rte_eth_dev *dev, uint16_t rx_port) 83037cd4501SBing Zhao { 83137cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 83237cd4501SBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 83337cd4501SBing Zhao uint32_t i; 83437cd4501SBing Zhao int ret; 83537cd4501SBing Zhao uint16_t cur_port = priv->dev_data->port_id; 83637cd4501SBing Zhao 83737cd4501SBing Zhao if (mlx5_eth_find_next(rx_port, priv->pci_dev) != rx_port) { 83837cd4501SBing Zhao rte_errno = ENODEV; 83937cd4501SBing Zhao DRV_LOG(ERR, "Rx port %u does not belong to mlx5", rx_port); 84037cd4501SBing Zhao return -rte_errno; 84137cd4501SBing Zhao } 84237cd4501SBing Zhao for (i = 0; i != priv->txqs_n; i++) { 84337cd4501SBing Zhao uint16_t rx_queue; 84437cd4501SBing Zhao 84537cd4501SBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 84637cd4501SBing Zhao if (txq_ctrl == NULL) 84737cd4501SBing Zhao continue; 84837cd4501SBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 84937cd4501SBing Zhao mlx5_txq_release(dev, i); 85037cd4501SBing Zhao continue; 85137cd4501SBing Zhao } 85237cd4501SBing Zhao if (txq_ctrl->hairpin_conf.peers[0].port != rx_port) { 85337cd4501SBing Zhao mlx5_txq_release(dev, i); 85437cd4501SBing Zhao continue; 85537cd4501SBing Zhao } 85637cd4501SBing Zhao /* Indeed, only the first used queue needs to be checked. */ 85737cd4501SBing Zhao if (txq_ctrl->hairpin_conf.manual_bind == 0) { 85837cd4501SBing Zhao if (cur_port != rx_port) { 85937cd4501SBing Zhao rte_errno = EINVAL; 86037cd4501SBing Zhao DRV_LOG(ERR, "port %u and port %u are in" 86137cd4501SBing Zhao " auto-bind mode", cur_port, rx_port); 86237cd4501SBing Zhao mlx5_txq_release(dev, i); 86337cd4501SBing Zhao return -rte_errno; 86437cd4501SBing Zhao } else { 86537cd4501SBing Zhao return 0; 86637cd4501SBing Zhao } 86737cd4501SBing Zhao } 86837cd4501SBing Zhao rx_queue = txq_ctrl->hairpin_conf.peers[0].queue; 86937cd4501SBing Zhao mlx5_txq_release(dev, i); 87037cd4501SBing Zhao ret = rte_eth_hairpin_queue_peer_unbind(rx_port, rx_queue, 0); 87137cd4501SBing Zhao if (ret) { 87237cd4501SBing Zhao DRV_LOG(ERR, "port %u Rx queue %d unbind - failure", 87337cd4501SBing Zhao rx_port, rx_queue); 87437cd4501SBing Zhao return ret; 87537cd4501SBing Zhao } 87637cd4501SBing Zhao ret = mlx5_hairpin_queue_peer_unbind(dev, i, 1); 87737cd4501SBing Zhao if (ret) { 87837cd4501SBing Zhao DRV_LOG(ERR, "port %u Tx queue %d unbind - failure", 87937cd4501SBing Zhao cur_port, i); 88037cd4501SBing Zhao return ret; 88137cd4501SBing Zhao } 88237cd4501SBing Zhao } 88337cd4501SBing Zhao return 0; 88437cd4501SBing Zhao } 88537cd4501SBing Zhao 88637cd4501SBing Zhao /* 88737cd4501SBing Zhao * Bind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 88837cd4501SBing Zhao * @see mlx5_hairpin_bind_single_port() 88937cd4501SBing Zhao */ 89037cd4501SBing Zhao int 89137cd4501SBing Zhao mlx5_hairpin_bind(struct rte_eth_dev *dev, uint16_t rx_port) 89237cd4501SBing Zhao { 89337cd4501SBing Zhao int ret = 0; 89437cd4501SBing Zhao uint16_t p, pp; 89537cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 89637cd4501SBing Zhao 89737cd4501SBing Zhao /* 89837cd4501SBing Zhao * If the Rx port has no hairpin configuration with the current port, 89937cd4501SBing Zhao * the binding will be skipped in the called function of single port. 90037cd4501SBing Zhao * Device started status will be checked only before the queue 90137cd4501SBing Zhao * information updating. 90237cd4501SBing Zhao */ 90337cd4501SBing Zhao if (rx_port == RTE_MAX_ETHPORTS) { 90437cd4501SBing Zhao MLX5_ETH_FOREACH_DEV(p, priv->pci_dev) { 90537cd4501SBing Zhao ret = mlx5_hairpin_bind_single_port(dev, p); 90637cd4501SBing Zhao if (ret != 0) 90737cd4501SBing Zhao goto unbind; 90837cd4501SBing Zhao } 90937cd4501SBing Zhao return ret; 91037cd4501SBing Zhao } else { 91137cd4501SBing Zhao return mlx5_hairpin_bind_single_port(dev, rx_port); 91237cd4501SBing Zhao } 91337cd4501SBing Zhao unbind: 91437cd4501SBing Zhao MLX5_ETH_FOREACH_DEV(pp, priv->pci_dev) 91537cd4501SBing Zhao if (pp < p) 91637cd4501SBing Zhao mlx5_hairpin_unbind_single_port(dev, pp); 91737cd4501SBing Zhao return ret; 91837cd4501SBing Zhao } 91937cd4501SBing Zhao 92037cd4501SBing Zhao /* 92137cd4501SBing Zhao * Unbind hairpin ports, Rx could be all ports when using RTE_MAX_ETHPORTS. 92237cd4501SBing Zhao * @see mlx5_hairpin_unbind_single_port() 92337cd4501SBing Zhao */ 92437cd4501SBing Zhao int 92537cd4501SBing Zhao mlx5_hairpin_unbind(struct rte_eth_dev *dev, uint16_t rx_port) 92637cd4501SBing Zhao { 92737cd4501SBing Zhao int ret = 0; 92837cd4501SBing Zhao uint16_t p; 92937cd4501SBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 93037cd4501SBing Zhao 93137cd4501SBing Zhao if (rx_port == RTE_MAX_ETHPORTS) 93237cd4501SBing Zhao MLX5_ETH_FOREACH_DEV(p, priv->pci_dev) { 93337cd4501SBing Zhao ret = mlx5_hairpin_unbind_single_port(dev, p); 93437cd4501SBing Zhao if (ret != 0) 93537cd4501SBing Zhao return ret; 93637cd4501SBing Zhao } 93737cd4501SBing Zhao else 9380746dcabSBing Zhao ret = mlx5_hairpin_unbind_single_port(dev, rx_port); 93937cd4501SBing Zhao return ret; 94037cd4501SBing Zhao } 94137cd4501SBing Zhao 94202109eaeSBing Zhao /* 94302109eaeSBing Zhao * DPDK callback to get the hairpin peer ports list. 94402109eaeSBing Zhao * This will return the actual number of peer ports and save the identifiers 94502109eaeSBing Zhao * into the array (sorted, may be different from that when setting up the 94602109eaeSBing Zhao * hairpin peer queues). 94702109eaeSBing Zhao * The peer port ID could be the same as the port ID of the current device. 94802109eaeSBing Zhao * 94902109eaeSBing Zhao * @param dev 95002109eaeSBing Zhao * Pointer to Ethernet device structure. 95102109eaeSBing Zhao * @param peer_ports 95202109eaeSBing Zhao * Pointer to array to save the port identifiers. 95302109eaeSBing Zhao * @param len 95402109eaeSBing Zhao * The length of the array. 95502109eaeSBing Zhao * @param direction 95602109eaeSBing Zhao * Current port to peer port direction. 95702109eaeSBing Zhao * positive - current used as Tx to get all peer Rx ports. 95802109eaeSBing Zhao * zero - current used as Rx to get all peer Tx ports. 95902109eaeSBing Zhao * 96002109eaeSBing Zhao * @return 96102109eaeSBing Zhao * 0 or positive value on success, actual number of peer ports. 96202109eaeSBing Zhao * a negative errno value otherwise and rte_errno is set. 96302109eaeSBing Zhao */ 96402109eaeSBing Zhao int 96502109eaeSBing Zhao mlx5_hairpin_get_peer_ports(struct rte_eth_dev *dev, uint16_t *peer_ports, 96602109eaeSBing Zhao size_t len, uint32_t direction) 96702109eaeSBing Zhao { 96802109eaeSBing Zhao struct mlx5_priv *priv = dev->data->dev_private; 96902109eaeSBing Zhao struct mlx5_txq_ctrl *txq_ctrl; 97002109eaeSBing Zhao struct mlx5_rxq_ctrl *rxq_ctrl; 97102109eaeSBing Zhao uint32_t i; 97202109eaeSBing Zhao uint16_t pp; 97302109eaeSBing Zhao uint32_t bits[(RTE_MAX_ETHPORTS + 31) / 32] = {0}; 97402109eaeSBing Zhao int ret = 0; 97502109eaeSBing Zhao 97602109eaeSBing Zhao if (direction) { 97702109eaeSBing Zhao for (i = 0; i < priv->txqs_n; i++) { 97802109eaeSBing Zhao txq_ctrl = mlx5_txq_get(dev, i); 97902109eaeSBing Zhao if (!txq_ctrl) 98002109eaeSBing Zhao continue; 98102109eaeSBing Zhao if (txq_ctrl->type != MLX5_TXQ_TYPE_HAIRPIN) { 98202109eaeSBing Zhao mlx5_txq_release(dev, i); 98302109eaeSBing Zhao continue; 98402109eaeSBing Zhao } 98502109eaeSBing Zhao pp = txq_ctrl->hairpin_conf.peers[0].port; 98602109eaeSBing Zhao if (pp >= RTE_MAX_ETHPORTS) { 98702109eaeSBing Zhao rte_errno = ERANGE; 98802109eaeSBing Zhao mlx5_txq_release(dev, i); 98902109eaeSBing Zhao DRV_LOG(ERR, "port %hu queue %u peer port " 99002109eaeSBing Zhao "out of range %hu", 99102109eaeSBing Zhao priv->dev_data->port_id, i, pp); 99202109eaeSBing Zhao return -rte_errno; 99302109eaeSBing Zhao } 99402109eaeSBing Zhao bits[pp / 32] |= 1 << (pp % 32); 99502109eaeSBing Zhao mlx5_txq_release(dev, i); 99602109eaeSBing Zhao } 99702109eaeSBing Zhao } else { 99802109eaeSBing Zhao for (i = 0; i < priv->rxqs_n; i++) { 99902109eaeSBing Zhao rxq_ctrl = mlx5_rxq_get(dev, i); 100002109eaeSBing Zhao if (!rxq_ctrl) 100102109eaeSBing Zhao continue; 100202109eaeSBing Zhao if (rxq_ctrl->type != MLX5_RXQ_TYPE_HAIRPIN) { 100302109eaeSBing Zhao mlx5_rxq_release(dev, i); 100402109eaeSBing Zhao continue; 100502109eaeSBing Zhao } 100602109eaeSBing Zhao pp = rxq_ctrl->hairpin_conf.peers[0].port; 100702109eaeSBing Zhao if (pp >= RTE_MAX_ETHPORTS) { 100802109eaeSBing Zhao rte_errno = ERANGE; 100902109eaeSBing Zhao mlx5_rxq_release(dev, i); 101002109eaeSBing Zhao DRV_LOG(ERR, "port %hu queue %u peer port " 101102109eaeSBing Zhao "out of range %hu", 101202109eaeSBing Zhao priv->dev_data->port_id, i, pp); 101302109eaeSBing Zhao return -rte_errno; 101402109eaeSBing Zhao } 101502109eaeSBing Zhao bits[pp / 32] |= 1 << (pp % 32); 101602109eaeSBing Zhao mlx5_rxq_release(dev, i); 101702109eaeSBing Zhao } 101802109eaeSBing Zhao } 101902109eaeSBing Zhao for (i = 0; i < RTE_MAX_ETHPORTS; i++) { 102002109eaeSBing Zhao if (bits[i / 32] & (1 << (i % 32))) { 102102109eaeSBing Zhao if ((size_t)ret >= len) { 102202109eaeSBing Zhao rte_errno = E2BIG; 102302109eaeSBing Zhao return -rte_errno; 102402109eaeSBing Zhao } 102502109eaeSBing Zhao peer_ports[ret++] = i; 102602109eaeSBing Zhao } 102702109eaeSBing Zhao } 102802109eaeSBing Zhao return ret; 102902109eaeSBing Zhao } 103002109eaeSBing Zhao 10316a338ad4SOri Kam /** 1032e60fbd5bSAdrien Mazarguil * DPDK callback to start the device. 1033e60fbd5bSAdrien Mazarguil * 1034e60fbd5bSAdrien Mazarguil * Simulate device start by attaching all configured flows. 1035e60fbd5bSAdrien Mazarguil * 1036e60fbd5bSAdrien Mazarguil * @param dev 1037e60fbd5bSAdrien Mazarguil * Pointer to Ethernet device structure. 1038e60fbd5bSAdrien Mazarguil * 1039e60fbd5bSAdrien Mazarguil * @return 1040a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1041e60fbd5bSAdrien Mazarguil */ 1042e60fbd5bSAdrien Mazarguil int 1043e60fbd5bSAdrien Mazarguil mlx5_dev_start(struct rte_eth_dev *dev) 1044e60fbd5bSAdrien Mazarguil { 104533860cfaSSuanming Mou struct mlx5_priv *priv = dev->data->dev_private; 1046a6d83b6aSNélio Laranjeiro int ret; 1047efa79e68SOri Kam int fine_inline; 1048e60fbd5bSAdrien Mazarguil 104924f653a7SYongseok Koh DRV_LOG(DEBUG, "port %u starting device", dev->data->port_id); 1050efa79e68SOri Kam fine_inline = rte_mbuf_dynflag_lookup 1051efa79e68SOri Kam (RTE_PMD_MLX5_FINE_GRANULARITY_INLINE, NULL); 1052042540e4SThomas Monjalon if (fine_inline >= 0) 1053efa79e68SOri Kam rte_net_mlx5_dynf_inline_mask = 1UL << fine_inline; 1054efa79e68SOri Kam else 1055efa79e68SOri Kam rte_net_mlx5_dynf_inline_mask = 0; 1056606d6905SShiri Kuzin if (dev->data->nb_rx_queues > 0) { 105763bd1629SOri Kam ret = mlx5_dev_configure_rss_reta(dev); 105863bd1629SOri Kam if (ret) { 105963bd1629SOri Kam DRV_LOG(ERR, "port %u reta config failed: %s", 106063bd1629SOri Kam dev->data->port_id, strerror(rte_errno)); 106163bd1629SOri Kam return -rte_errno; 106263bd1629SOri Kam } 1063606d6905SShiri Kuzin } 1064d133f4cdSViacheslav Ovsiienko ret = mlx5_txpp_start(dev); 1065d133f4cdSViacheslav Ovsiienko if (ret) { 1066d133f4cdSViacheslav Ovsiienko DRV_LOG(ERR, "port %u Tx packet pacing init failed: %s", 1067d133f4cdSViacheslav Ovsiienko dev->data->port_id, strerror(rte_errno)); 1068d133f4cdSViacheslav Ovsiienko goto error; 1069d133f4cdSViacheslav Ovsiienko } 1070a6d83b6aSNélio Laranjeiro ret = mlx5_txq_start(dev); 1071a6d83b6aSNélio Laranjeiro if (ret) { 1072a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Tx queue allocation failed: %s", 10730f99970bSNélio Laranjeiro dev->data->port_id, strerror(rte_errno)); 1074d133f4cdSViacheslav Ovsiienko goto error; 10756e78005aSNélio Laranjeiro } 1076a6d83b6aSNélio Laranjeiro ret = mlx5_rxq_start(dev); 1077a6d83b6aSNélio Laranjeiro if (ret) { 1078a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Rx queue allocation failed: %s", 10790f99970bSNélio Laranjeiro dev->data->port_id, strerror(rte_errno)); 1080d133f4cdSViacheslav Ovsiienko goto error; 1081a1366b1aSNélio Laranjeiro } 1082aa8bea0eSBing Zhao /* 1083aa8bea0eSBing Zhao * Such step will be skipped if there is no hairpin TX queue configured 1084aa8bea0eSBing Zhao * with RX peer queue from the same device. 1085aa8bea0eSBing Zhao */ 108637cd4501SBing Zhao ret = mlx5_hairpin_auto_bind(dev); 10876a338ad4SOri Kam if (ret) { 1088aa8bea0eSBing Zhao DRV_LOG(ERR, "port %u hairpin auto binding failed: %s", 10896a338ad4SOri Kam dev->data->port_id, strerror(rte_errno)); 1090d133f4cdSViacheslav Ovsiienko goto error; 10916a338ad4SOri Kam } 1092e7bfa359SBing Zhao /* Set started flag here for the following steps like control flow. */ 109324f653a7SYongseok Koh dev->data->dev_started = 1; 1094a6d83b6aSNélio Laranjeiro ret = mlx5_rx_intr_vec_enable(dev); 1095a6d83b6aSNélio Laranjeiro if (ret) { 1096a170a30dSNélio Laranjeiro DRV_LOG(ERR, "port %u Rx interrupt vector creation failed", 10970f99970bSNélio Laranjeiro dev->data->port_id); 1098e1016cb7SAdrien Mazarguil goto error; 10993c7d44afSShahaf Shuler } 110073bf9235SOphir Munk mlx5_os_stats_init(dev); 11017ba5320bSNélio Laranjeiro ret = mlx5_traffic_enable(dev); 1102a6d83b6aSNélio Laranjeiro if (ret) { 11038db7e3b6SBing Zhao DRV_LOG(ERR, "port %u failed to set defaults flows", 1104e313ef4cSShahaf Shuler dev->data->port_id); 1105e313ef4cSShahaf Shuler goto error; 1106e313ef4cSShahaf Shuler } 1107a2854c4dSViacheslav Ovsiienko /* Set a mask and offset of dynamic metadata flows into Rx queues. */ 11086c55b622SAlexander Kozyrev mlx5_flow_rxq_dynf_metadata_set(dev); 1109a2854c4dSViacheslav Ovsiienko /* Set flags and context to convert Rx timestamps. */ 1110a2854c4dSViacheslav Ovsiienko mlx5_rxq_timestamp_set(dev); 1111a2854c4dSViacheslav Ovsiienko /* Set a mask and offset of scheduling on timestamp into Tx queues. */ 11123172c471SViacheslav Ovsiienko mlx5_txq_dynf_timestamp_set(dev); 11138db7e3b6SBing Zhao /* 11148db7e3b6SBing Zhao * In non-cached mode, it only needs to start the default mreg copy 11158db7e3b6SBing Zhao * action and no flow created by application exists anymore. 11168db7e3b6SBing Zhao * But it is worth wrapping the interface for further usage. 11178db7e3b6SBing Zhao */ 11188db7e3b6SBing Zhao ret = mlx5_flow_start_default(dev); 11197ba5320bSNélio Laranjeiro if (ret) { 11208db7e3b6SBing Zhao DRV_LOG(DEBUG, "port %u failed to start default actions: %s", 11218db7e3b6SBing Zhao dev->data->port_id, strerror(rte_errno)); 11227ba5320bSNélio Laranjeiro goto error; 11237ba5320bSNélio Laranjeiro } 11242aac5b5dSYongseok Koh rte_wmb(); 11257ba5320bSNélio Laranjeiro dev->tx_pkt_burst = mlx5_select_tx_function(dev); 11267ba5320bSNélio Laranjeiro dev->rx_pkt_burst = mlx5_select_rx_function(dev); 11272aac5b5dSYongseok Koh /* Enable datapath on secondary process. */ 11282e86c4e5SOphir Munk mlx5_mp_os_req_start_rxtx(dev); 112933860cfaSSuanming Mou if (priv->sh->intr_handle.fd >= 0) { 113091389890SOphir Munk priv->sh->port[priv->dev_port - 1].ih_port_id = 113133860cfaSSuanming Mou (uint32_t)dev->data->port_id; 113233860cfaSSuanming Mou } else { 113333860cfaSSuanming Mou DRV_LOG(INFO, "port %u starts without LSC and RMV interrupts.", 113433860cfaSSuanming Mou dev->data->port_id); 113533860cfaSSuanming Mou dev->data->dev_conf.intr_conf.lsc = 0; 113633860cfaSSuanming Mou dev->data->dev_conf.intr_conf.rmv = 0; 113733860cfaSSuanming Mou } 113833860cfaSSuanming Mou if (priv->sh->intr_handle_devx.fd >= 0) 113991389890SOphir Munk priv->sh->port[priv->dev_port - 1].devx_ih_port_id = 114033860cfaSSuanming Mou (uint32_t)dev->data->port_id; 1141c8d4ee50SNélio Laranjeiro return 0; 1142c8d4ee50SNélio Laranjeiro error: 1143a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 1144e60fbd5bSAdrien Mazarguil /* Rollback. */ 1145272733b5SNélio Laranjeiro dev->data->dev_started = 0; 11468db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 1147af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1148af4f09f2SNélio Laranjeiro mlx5_txq_stop(dev); 1149af4f09f2SNélio Laranjeiro mlx5_rxq_stop(dev); 1150d133f4cdSViacheslav Ovsiienko mlx5_txpp_stop(dev); /* Stop last. */ 1151a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 1152a6d83b6aSNélio Laranjeiro return -rte_errno; 1153e60fbd5bSAdrien Mazarguil } 1154e60fbd5bSAdrien Mazarguil 1155e60fbd5bSAdrien Mazarguil /** 1156e60fbd5bSAdrien Mazarguil * DPDK callback to stop the device. 1157e60fbd5bSAdrien Mazarguil * 1158e60fbd5bSAdrien Mazarguil * Simulate device stop by detaching all configured flows. 1159e60fbd5bSAdrien Mazarguil * 1160e60fbd5bSAdrien Mazarguil * @param dev 1161e60fbd5bSAdrien Mazarguil * Pointer to Ethernet device structure. 1162e60fbd5bSAdrien Mazarguil */ 116362024eb8SIvan Ilchenko int 1164e60fbd5bSAdrien Mazarguil mlx5_dev_stop(struct rte_eth_dev *dev) 1165e60fbd5bSAdrien Mazarguil { 1166dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1167e60fbd5bSAdrien Mazarguil 11683f2fe392SNélio Laranjeiro dev->data->dev_started = 0; 11693f2fe392SNélio Laranjeiro /* Prevent crashes when queues are still in use. */ 11703f2fe392SNélio Laranjeiro dev->rx_pkt_burst = removed_rx_burst; 11713f2fe392SNélio Laranjeiro dev->tx_pkt_burst = removed_tx_burst; 11723f2fe392SNélio Laranjeiro rte_wmb(); 11732aac5b5dSYongseok Koh /* Disable datapath on secondary process. */ 11742e86c4e5SOphir Munk mlx5_mp_os_req_stop_rxtx(dev); 1175*20698c9fSOphir Munk rte_delay_us_sleep(1000 * priv->rxqs_n); 117624f653a7SYongseok Koh DRV_LOG(DEBUG, "port %u stopping device", dev->data->port_id); 11778db7e3b6SBing Zhao mlx5_flow_stop_default(dev); 11788db7e3b6SBing Zhao /* Control flows for default traffic can be removed firstly. */ 1179af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 11808db7e3b6SBing Zhao /* All RX queue flags will be cleared in the flush interface. */ 11818db7e3b6SBing Zhao mlx5_flow_list_flush(dev, &priv->flows, true); 1182af4f09f2SNélio Laranjeiro mlx5_rx_intr_vec_disable(dev); 118391389890SOphir Munk priv->sh->port[priv->dev_port - 1].ih_port_id = RTE_MAX_ETHPORTS; 118491389890SOphir Munk priv->sh->port[priv->dev_port - 1].devx_ih_port_id = RTE_MAX_ETHPORTS; 1185af4f09f2SNélio Laranjeiro mlx5_txq_stop(dev); 1186af4f09f2SNélio Laranjeiro mlx5_rxq_stop(dev); 1187d133f4cdSViacheslav Ovsiienko mlx5_txpp_stop(dev); 118862024eb8SIvan Ilchenko 118962024eb8SIvan Ilchenko return 0; 1190e60fbd5bSAdrien Mazarguil } 1191272733b5SNélio Laranjeiro 1192272733b5SNélio Laranjeiro /** 1193272733b5SNélio Laranjeiro * Enable traffic flows configured by control plane 1194272733b5SNélio Laranjeiro * 1195af4f09f2SNélio Laranjeiro * @param dev 1196272733b5SNélio Laranjeiro * Pointer to Ethernet device private data. 1197272733b5SNélio Laranjeiro * @param dev 1198272733b5SNélio Laranjeiro * Pointer to Ethernet device structure. 1199272733b5SNélio Laranjeiro * 1200272733b5SNélio Laranjeiro * @return 1201a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1202272733b5SNélio Laranjeiro */ 1203272733b5SNélio Laranjeiro int 1204af4f09f2SNélio Laranjeiro mlx5_traffic_enable(struct rte_eth_dev *dev) 1205272733b5SNélio Laranjeiro { 1206dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1207272733b5SNélio Laranjeiro struct rte_flow_item_eth bcast = { 1208272733b5SNélio Laranjeiro .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1209272733b5SNélio Laranjeiro }; 1210272733b5SNélio Laranjeiro struct rte_flow_item_eth ipv6_multi_spec = { 1211272733b5SNélio Laranjeiro .dst.addr_bytes = "\x33\x33\x00\x00\x00\x00", 1212272733b5SNélio Laranjeiro }; 1213272733b5SNélio Laranjeiro struct rte_flow_item_eth ipv6_multi_mask = { 1214272733b5SNélio Laranjeiro .dst.addr_bytes = "\xff\xff\x00\x00\x00\x00", 1215272733b5SNélio Laranjeiro }; 1216272733b5SNélio Laranjeiro struct rte_flow_item_eth unicast = { 1217272733b5SNélio Laranjeiro .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1218272733b5SNélio Laranjeiro }; 1219272733b5SNélio Laranjeiro struct rte_flow_item_eth unicast_mask = { 1220272733b5SNélio Laranjeiro .dst.addr_bytes = "\xff\xff\xff\xff\xff\xff", 1221272733b5SNélio Laranjeiro }; 1222272733b5SNélio Laranjeiro const unsigned int vlan_filter_n = priv->vlan_filter_n; 12236d13ea8eSOlivier Matz const struct rte_ether_addr cmp = { 1224272733b5SNélio Laranjeiro .addr_bytes = "\x00\x00\x00\x00\x00\x00", 1225272733b5SNélio Laranjeiro }; 1226272733b5SNélio Laranjeiro unsigned int i; 1227272733b5SNélio Laranjeiro unsigned int j; 1228272733b5SNélio Laranjeiro int ret; 1229272733b5SNélio Laranjeiro 12303c84f34eSOri Kam /* 12313c84f34eSOri Kam * Hairpin txq default flow should be created no matter if it is 12323c84f34eSOri Kam * isolation mode. Or else all the packets to be sent will be sent 12333c84f34eSOri Kam * out directly without the TX flow actions, e.g. encapsulation. 12343c84f34eSOri Kam */ 12353c84f34eSOri Kam for (i = 0; i != priv->txqs_n; ++i) { 12363c84f34eSOri Kam struct mlx5_txq_ctrl *txq_ctrl = mlx5_txq_get(dev, i); 12373c84f34eSOri Kam if (!txq_ctrl) 12383c84f34eSOri Kam continue; 1239aa8bea0eSBing Zhao /* Only Tx implicit mode requires the default Tx flow. */ 1240aa8bea0eSBing Zhao if (txq_ctrl->type == MLX5_TXQ_TYPE_HAIRPIN && 1241aa8bea0eSBing Zhao txq_ctrl->hairpin_conf.tx_explicit == 0 && 1242aa8bea0eSBing Zhao txq_ctrl->hairpin_conf.peers[0].port == 1243aa8bea0eSBing Zhao priv->dev_data->port_id) { 12443c84f34eSOri Kam ret = mlx5_ctrl_flow_source_queue(dev, i); 12453c84f34eSOri Kam if (ret) { 12463c84f34eSOri Kam mlx5_txq_release(dev, i); 12473c84f34eSOri Kam goto error; 12483c84f34eSOri Kam } 12493c84f34eSOri Kam } 12503c84f34eSOri Kam mlx5_txq_release(dev, i); 12513c84f34eSOri Kam } 1252fbde4331SMatan Azrad if (priv->config.dv_esw_en && !priv->config.vf) { 1253fbde4331SMatan Azrad if (mlx5_flow_create_esw_table_zero_flow(dev)) 1254fbde4331SMatan Azrad priv->fdb_def_rule = 1; 1255fbde4331SMatan Azrad else 1256fbde4331SMatan Azrad DRV_LOG(INFO, "port %u FDB default rule cannot be" 1257fbde4331SMatan Azrad " configured - only Eswitch group 0 flows are" 1258fbde4331SMatan Azrad " supported.", dev->data->port_id); 1259fbde4331SMatan Azrad } 12600f0ae73aSShiri Kuzin if (!priv->config.lacp_by_user && priv->pf_bond >= 0) { 12610f0ae73aSShiri Kuzin ret = mlx5_flow_lacp_miss(dev); 12620f0ae73aSShiri Kuzin if (ret) 12630f0ae73aSShiri Kuzin DRV_LOG(INFO, "port %u LACP rule cannot be created - " 12640f0ae73aSShiri Kuzin "forward LACP to kernel.", dev->data->port_id); 12650f0ae73aSShiri Kuzin else 12660f0ae73aSShiri Kuzin DRV_LOG(INFO, "LACP traffic will be missed in port %u." 12670f0ae73aSShiri Kuzin , dev->data->port_id); 12680f0ae73aSShiri Kuzin } 1269f8cb4b57SNélio Laranjeiro if (priv->isolated) 1270f8cb4b57SNélio Laranjeiro return 0; 1271f8cb4b57SNélio Laranjeiro if (dev->data->promiscuous) { 1272f8cb4b57SNélio Laranjeiro struct rte_flow_item_eth promisc = { 1273f8cb4b57SNélio Laranjeiro .dst.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1274f8cb4b57SNélio Laranjeiro .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1275f8cb4b57SNélio Laranjeiro .type = 0, 1276f8cb4b57SNélio Laranjeiro }; 1277f8cb4b57SNélio Laranjeiro 1278a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &promisc, &promisc); 1279a6d83b6aSNélio Laranjeiro if (ret) 1280a6d83b6aSNélio Laranjeiro goto error; 1281f8cb4b57SNélio Laranjeiro } 1282f8cb4b57SNélio Laranjeiro if (dev->data->all_multicast) { 1283f8cb4b57SNélio Laranjeiro struct rte_flow_item_eth multicast = { 1284f8cb4b57SNélio Laranjeiro .dst.addr_bytes = "\x01\x00\x00\x00\x00\x00", 1285f8cb4b57SNélio Laranjeiro .src.addr_bytes = "\x00\x00\x00\x00\x00\x00", 1286f8cb4b57SNélio Laranjeiro .type = 0, 1287f8cb4b57SNélio Laranjeiro }; 1288f8cb4b57SNélio Laranjeiro 1289a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &multicast, &multicast); 1290a6d83b6aSNélio Laranjeiro if (ret) 1291a6d83b6aSNélio Laranjeiro goto error; 1292f8cb4b57SNélio Laranjeiro } else { 1293f8cb4b57SNélio Laranjeiro /* Add broadcast/multicast flows. */ 1294f8cb4b57SNélio Laranjeiro for (i = 0; i != vlan_filter_n; ++i) { 1295f8cb4b57SNélio Laranjeiro uint16_t vlan = priv->vlan_filter[i]; 1296f8cb4b57SNélio Laranjeiro 1297f8cb4b57SNélio Laranjeiro struct rte_flow_item_vlan vlan_spec = { 1298f8cb4b57SNélio Laranjeiro .tci = rte_cpu_to_be_16(vlan), 1299f8cb4b57SNélio Laranjeiro }; 13002bc98393SNelio Laranjeiro struct rte_flow_item_vlan vlan_mask = 13012bc98393SNelio Laranjeiro rte_flow_item_vlan_mask; 1302f8cb4b57SNélio Laranjeiro 1303f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &bcast, &bcast, 1304f8cb4b57SNélio Laranjeiro &vlan_spec, &vlan_mask); 1305f8cb4b57SNélio Laranjeiro if (ret) 1306f8cb4b57SNélio Laranjeiro goto error; 1307f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &ipv6_multi_spec, 1308f8cb4b57SNélio Laranjeiro &ipv6_multi_mask, 1309f8cb4b57SNélio Laranjeiro &vlan_spec, &vlan_mask); 1310f8cb4b57SNélio Laranjeiro if (ret) 1311f8cb4b57SNélio Laranjeiro goto error; 1312f8cb4b57SNélio Laranjeiro } 1313f8cb4b57SNélio Laranjeiro if (!vlan_filter_n) { 1314f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &bcast, &bcast); 1315f8cb4b57SNélio Laranjeiro if (ret) 1316f8cb4b57SNélio Laranjeiro goto error; 1317f8cb4b57SNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &ipv6_multi_spec, 1318f8cb4b57SNélio Laranjeiro &ipv6_multi_mask); 1319f8cb4b57SNélio Laranjeiro if (ret) 1320f8cb4b57SNélio Laranjeiro goto error; 1321f8cb4b57SNélio Laranjeiro } 1322f8cb4b57SNélio Laranjeiro } 1323f8cb4b57SNélio Laranjeiro /* Add MAC address flows. */ 1324272733b5SNélio Laranjeiro for (i = 0; i != MLX5_MAX_MAC_ADDRESSES; ++i) { 13256d13ea8eSOlivier Matz struct rte_ether_addr *mac = &dev->data->mac_addrs[i]; 1326272733b5SNélio Laranjeiro 1327272733b5SNélio Laranjeiro if (!memcmp(mac, &cmp, sizeof(*mac))) 1328272733b5SNélio Laranjeiro continue; 1329272733b5SNélio Laranjeiro memcpy(&unicast.dst.addr_bytes, 1330272733b5SNélio Laranjeiro mac->addr_bytes, 133135b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN); 1332272733b5SNélio Laranjeiro for (j = 0; j != vlan_filter_n; ++j) { 1333272733b5SNélio Laranjeiro uint16_t vlan = priv->vlan_filter[j]; 1334272733b5SNélio Laranjeiro 1335272733b5SNélio Laranjeiro struct rte_flow_item_vlan vlan_spec = { 1336272733b5SNélio Laranjeiro .tci = rte_cpu_to_be_16(vlan), 1337272733b5SNélio Laranjeiro }; 13382bc98393SNelio Laranjeiro struct rte_flow_item_vlan vlan_mask = 13392bc98393SNelio Laranjeiro rte_flow_item_vlan_mask; 1340272733b5SNélio Laranjeiro 1341272733b5SNélio Laranjeiro ret = mlx5_ctrl_flow_vlan(dev, &unicast, 1342272733b5SNélio Laranjeiro &unicast_mask, 1343272733b5SNélio Laranjeiro &vlan_spec, 1344272733b5SNélio Laranjeiro &vlan_mask); 1345272733b5SNélio Laranjeiro if (ret) 1346272733b5SNélio Laranjeiro goto error; 1347272733b5SNélio Laranjeiro } 1348272733b5SNélio Laranjeiro if (!vlan_filter_n) { 1349a6d83b6aSNélio Laranjeiro ret = mlx5_ctrl_flow(dev, &unicast, &unicast_mask); 1350272733b5SNélio Laranjeiro if (ret) 1351272733b5SNélio Laranjeiro goto error; 1352272733b5SNélio Laranjeiro } 1353272733b5SNélio Laranjeiro } 1354272733b5SNélio Laranjeiro return 0; 1355272733b5SNélio Laranjeiro error: 1356a6d83b6aSNélio Laranjeiro ret = rte_errno; /* Save rte_errno before cleanup. */ 13578db7e3b6SBing Zhao mlx5_flow_list_flush(dev, &priv->ctrl_flows, false); 1358a6d83b6aSNélio Laranjeiro rte_errno = ret; /* Restore rte_errno. */ 1359a6d83b6aSNélio Laranjeiro return -rte_errno; 1360272733b5SNélio Laranjeiro } 1361272733b5SNélio Laranjeiro 1362272733b5SNélio Laranjeiro 1363272733b5SNélio Laranjeiro /** 1364272733b5SNélio Laranjeiro * Disable traffic flows configured by control plane 1365272733b5SNélio Laranjeiro * 1366272733b5SNélio Laranjeiro * @param dev 1367af4f09f2SNélio Laranjeiro * Pointer to Ethernet device private data. 1368272733b5SNélio Laranjeiro */ 1369925061b5SNélio Laranjeiro void 1370af4f09f2SNélio Laranjeiro mlx5_traffic_disable(struct rte_eth_dev *dev) 1371272733b5SNélio Laranjeiro { 1372dbeba4cfSThomas Monjalon struct mlx5_priv *priv = dev->data->dev_private; 1373272733b5SNélio Laranjeiro 13748db7e3b6SBing Zhao mlx5_flow_list_flush(dev, &priv->ctrl_flows, false); 1375272733b5SNélio Laranjeiro } 1376272733b5SNélio Laranjeiro 1377272733b5SNélio Laranjeiro /** 1378272733b5SNélio Laranjeiro * Restart traffic flows configured by control plane 1379272733b5SNélio Laranjeiro * 1380272733b5SNélio Laranjeiro * @param dev 1381af4f09f2SNélio Laranjeiro * Pointer to Ethernet device private data. 1382272733b5SNélio Laranjeiro * 1383272733b5SNélio Laranjeiro * @return 1384a6d83b6aSNélio Laranjeiro * 0 on success, a negative errno value otherwise and rte_errno is set. 1385272733b5SNélio Laranjeiro */ 1386272733b5SNélio Laranjeiro int 1387272733b5SNélio Laranjeiro mlx5_traffic_restart(struct rte_eth_dev *dev) 1388272733b5SNélio Laranjeiro { 1389af4f09f2SNélio Laranjeiro if (dev->data->dev_started) { 1390af4f09f2SNélio Laranjeiro mlx5_traffic_disable(dev); 1391a6d83b6aSNélio Laranjeiro return mlx5_traffic_enable(dev); 1392af4f09f2SNélio Laranjeiro } 1393272733b5SNélio Laranjeiro return 0; 1394272733b5SNélio Laranjeiro } 1395