1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright 2018 Mellanox Technologies, Ltd 3 */ 4 5 #ifndef RTE_PMD_MLX5_FLOW_H_ 6 #define RTE_PMD_MLX5_FLOW_H_ 7 8 #include <netinet/in.h> 9 #include <sys/queue.h> 10 #include <stdalign.h> 11 #include <stdint.h> 12 #include <string.h> 13 14 #include <rte_alarm.h> 15 #include <rte_mtr.h> 16 17 #include <mlx5_glue.h> 18 #include <mlx5_prm.h> 19 20 #include "mlx5.h" 21 22 /* Private rte flow items. */ 23 enum mlx5_rte_flow_item_type { 24 MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN, 25 MLX5_RTE_FLOW_ITEM_TYPE_TAG, 26 MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE, 27 MLX5_RTE_FLOW_ITEM_TYPE_VLAN, 28 MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL, 29 }; 30 31 /* Private (internal) rte flow actions. */ 32 enum mlx5_rte_flow_action_type { 33 MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN, 34 MLX5_RTE_FLOW_ACTION_TYPE_TAG, 35 MLX5_RTE_FLOW_ACTION_TYPE_MARK, 36 MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG, 37 MLX5_RTE_FLOW_ACTION_TYPE_DEFAULT_MISS, 38 MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET, 39 MLX5_RTE_FLOW_ACTION_TYPE_AGE, 40 }; 41 42 #define MLX5_SHARED_ACTION_TYPE_OFFSET 30 43 44 enum { 45 MLX5_SHARED_ACTION_TYPE_RSS, 46 MLX5_SHARED_ACTION_TYPE_AGE, 47 }; 48 49 /* Matches on selected register. */ 50 struct mlx5_rte_flow_item_tag { 51 enum modify_reg id; 52 uint32_t data; 53 }; 54 55 /* Modify selected register. */ 56 struct mlx5_rte_flow_action_set_tag { 57 enum modify_reg id; 58 uint32_t data; 59 }; 60 61 struct mlx5_flow_action_copy_mreg { 62 enum modify_reg dst; 63 enum modify_reg src; 64 }; 65 66 /* Matches on source queue. */ 67 struct mlx5_rte_flow_item_tx_queue { 68 uint32_t queue; 69 }; 70 71 /* Feature name to allocate metadata register. */ 72 enum mlx5_feature_name { 73 MLX5_HAIRPIN_RX, 74 MLX5_HAIRPIN_TX, 75 MLX5_METADATA_RX, 76 MLX5_METADATA_TX, 77 MLX5_METADATA_FDB, 78 MLX5_FLOW_MARK, 79 MLX5_APP_TAG, 80 MLX5_COPY_MARK, 81 MLX5_MTR_COLOR, 82 MLX5_MTR_SFX, 83 MLX5_ASO_FLOW_HIT, 84 }; 85 86 /* Default queue number. */ 87 #define MLX5_RSSQ_DEFAULT_NUM 16 88 89 #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0) 90 #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1) 91 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2) 92 #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3) 93 #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4) 94 #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5) 95 96 /* Pattern inner Layer bits. */ 97 #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6) 98 #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7) 99 #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8) 100 #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9) 101 #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10) 102 #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11) 103 104 /* Pattern tunnel Layer bits. */ 105 #define MLX5_FLOW_LAYER_VXLAN (1u << 12) 106 #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13) 107 #define MLX5_FLOW_LAYER_GRE (1u << 14) 108 #define MLX5_FLOW_LAYER_MPLS (1u << 15) 109 /* List of tunnel Layer bits continued below. */ 110 111 /* General pattern items bits. */ 112 #define MLX5_FLOW_ITEM_METADATA (1u << 16) 113 #define MLX5_FLOW_ITEM_PORT_ID (1u << 17) 114 #define MLX5_FLOW_ITEM_TAG (1u << 18) 115 #define MLX5_FLOW_ITEM_MARK (1u << 19) 116 117 /* Pattern MISC bits. */ 118 #define MLX5_FLOW_LAYER_ICMP (1u << 20) 119 #define MLX5_FLOW_LAYER_ICMP6 (1u << 21) 120 #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22) 121 122 /* Pattern tunnel Layer bits (continued). */ 123 #define MLX5_FLOW_LAYER_IPIP (1u << 23) 124 #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24) 125 #define MLX5_FLOW_LAYER_NVGRE (1u << 25) 126 #define MLX5_FLOW_LAYER_GENEVE (1u << 26) 127 128 /* Queue items. */ 129 #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27) 130 131 /* Pattern tunnel Layer bits (continued). */ 132 #define MLX5_FLOW_LAYER_GTP (1u << 28) 133 134 /* Pattern eCPRI Layer bit. */ 135 #define MLX5_FLOW_LAYER_ECPRI (UINT64_C(1) << 29) 136 137 /* IPv6 Fragment Extension Header bit. */ 138 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6_FRAG_EXT (1u << 30) 139 #define MLX5_FLOW_LAYER_INNER_L3_IPV6_FRAG_EXT (1u << 31) 140 141 /* Outer Masks. */ 142 #define MLX5_FLOW_LAYER_OUTER_L3 \ 143 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6) 144 #define MLX5_FLOW_LAYER_OUTER_L4 \ 145 (MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP) 146 #define MLX5_FLOW_LAYER_OUTER \ 147 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \ 148 MLX5_FLOW_LAYER_OUTER_L4) 149 150 /* Tunnel Masks. */ 151 #define MLX5_FLOW_LAYER_TUNNEL \ 152 (MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \ 153 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \ 154 MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \ 155 MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP) 156 157 /* Inner Masks. */ 158 #define MLX5_FLOW_LAYER_INNER_L3 \ 159 (MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6) 160 #define MLX5_FLOW_LAYER_INNER_L4 \ 161 (MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP) 162 #define MLX5_FLOW_LAYER_INNER \ 163 (MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \ 164 MLX5_FLOW_LAYER_INNER_L4) 165 166 /* Layer Masks. */ 167 #define MLX5_FLOW_LAYER_L2 \ 168 (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2) 169 #define MLX5_FLOW_LAYER_L3_IPV4 \ 170 (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4) 171 #define MLX5_FLOW_LAYER_L3_IPV6 \ 172 (MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6) 173 #define MLX5_FLOW_LAYER_L3 \ 174 (MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6) 175 #define MLX5_FLOW_LAYER_L4 \ 176 (MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4) 177 178 /* Actions */ 179 #define MLX5_FLOW_ACTION_DROP (1u << 0) 180 #define MLX5_FLOW_ACTION_QUEUE (1u << 1) 181 #define MLX5_FLOW_ACTION_RSS (1u << 2) 182 #define MLX5_FLOW_ACTION_FLAG (1u << 3) 183 #define MLX5_FLOW_ACTION_MARK (1u << 4) 184 #define MLX5_FLOW_ACTION_COUNT (1u << 5) 185 #define MLX5_FLOW_ACTION_PORT_ID (1u << 6) 186 #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7) 187 #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8) 188 #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9) 189 #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10) 190 #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11) 191 #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12) 192 #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13) 193 #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14) 194 #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15) 195 #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16) 196 #define MLX5_FLOW_ACTION_JUMP (1u << 17) 197 #define MLX5_FLOW_ACTION_SET_TTL (1u << 18) 198 #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19) 199 #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20) 200 #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21) 201 #define MLX5_FLOW_ACTION_ENCAP (1u << 22) 202 #define MLX5_FLOW_ACTION_DECAP (1u << 23) 203 #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24) 204 #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25) 205 #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26) 206 #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27) 207 #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28) 208 #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29) 209 #define MLX5_FLOW_ACTION_SET_META (1ull << 30) 210 #define MLX5_FLOW_ACTION_METER (1ull << 31) 211 #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32) 212 #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33) 213 #define MLX5_FLOW_ACTION_AGE (1ull << 34) 214 #define MLX5_FLOW_ACTION_DEFAULT_MISS (1ull << 35) 215 #define MLX5_FLOW_ACTION_SAMPLE (1ull << 36) 216 #define MLX5_FLOW_ACTION_TUNNEL_SET (1ull << 37) 217 #define MLX5_FLOW_ACTION_TUNNEL_MATCH (1ull << 38) 218 219 #define MLX5_FLOW_FATE_ACTIONS \ 220 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \ 221 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP | \ 222 MLX5_FLOW_ACTION_DEFAULT_MISS) 223 224 #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \ 225 (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \ 226 MLX5_FLOW_ACTION_JUMP) 227 228 229 #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \ 230 MLX5_FLOW_ACTION_SET_IPV4_DST | \ 231 MLX5_FLOW_ACTION_SET_IPV6_SRC | \ 232 MLX5_FLOW_ACTION_SET_IPV6_DST | \ 233 MLX5_FLOW_ACTION_SET_TP_SRC | \ 234 MLX5_FLOW_ACTION_SET_TP_DST | \ 235 MLX5_FLOW_ACTION_SET_TTL | \ 236 MLX5_FLOW_ACTION_DEC_TTL | \ 237 MLX5_FLOW_ACTION_SET_MAC_SRC | \ 238 MLX5_FLOW_ACTION_SET_MAC_DST | \ 239 MLX5_FLOW_ACTION_INC_TCP_SEQ | \ 240 MLX5_FLOW_ACTION_DEC_TCP_SEQ | \ 241 MLX5_FLOW_ACTION_INC_TCP_ACK | \ 242 MLX5_FLOW_ACTION_DEC_TCP_ACK | \ 243 MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \ 244 MLX5_FLOW_ACTION_SET_TAG | \ 245 MLX5_FLOW_ACTION_MARK_EXT | \ 246 MLX5_FLOW_ACTION_SET_META | \ 247 MLX5_FLOW_ACTION_SET_IPV4_DSCP | \ 248 MLX5_FLOW_ACTION_SET_IPV6_DSCP) 249 250 #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \ 251 MLX5_FLOW_ACTION_OF_PUSH_VLAN) 252 253 #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP) 254 255 #ifndef IPPROTO_MPLS 256 #define IPPROTO_MPLS 137 257 #endif 258 259 /* UDP port number for MPLS */ 260 #define MLX5_UDP_PORT_MPLS 6635 261 262 /* UDP port numbers for VxLAN. */ 263 #define MLX5_UDP_PORT_VXLAN 4789 264 #define MLX5_UDP_PORT_VXLAN_GPE 4790 265 266 /* UDP port numbers for GENEVE. */ 267 #define MLX5_UDP_PORT_GENEVE 6081 268 269 /* Priority reserved for default flows. */ 270 #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1) 271 272 /* 273 * Number of sub priorities. 274 * For each kind of pattern matching i.e. L2, L3, L4 to have a correct 275 * matching on the NIC (firmware dependent) L4 most have the higher priority 276 * followed by L3 and ending with L2. 277 */ 278 #define MLX5_PRIORITY_MAP_L2 2 279 #define MLX5_PRIORITY_MAP_L3 1 280 #define MLX5_PRIORITY_MAP_L4 0 281 #define MLX5_PRIORITY_MAP_MAX 3 282 283 /* Valid layer type for IPV4 RSS. */ 284 #define MLX5_IPV4_LAYER_TYPES \ 285 (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \ 286 ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \ 287 ETH_RSS_NONFRAG_IPV4_OTHER) 288 289 /* IBV hash source bits for IPV4. */ 290 #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4) 291 292 /* Valid layer type for IPV6 RSS. */ 293 #define MLX5_IPV6_LAYER_TYPES \ 294 (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \ 295 ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX | ETH_RSS_IPV6_TCP_EX | \ 296 ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER) 297 298 /* IBV hash source bits for IPV6. */ 299 #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6) 300 301 /* IBV hash bits for L3 SRC. */ 302 #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6) 303 304 /* IBV hash bits for L3 DST. */ 305 #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6) 306 307 /* IBV hash bits for TCP. */ 308 #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \ 309 IBV_RX_HASH_DST_PORT_TCP) 310 311 /* IBV hash bits for UDP. */ 312 #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \ 313 IBV_RX_HASH_DST_PORT_UDP) 314 315 /* IBV hash bits for L4 SRC. */ 316 #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \ 317 IBV_RX_HASH_SRC_PORT_UDP) 318 319 /* IBV hash bits for L4 DST. */ 320 #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \ 321 IBV_RX_HASH_DST_PORT_UDP) 322 323 /* Geneve header first 16Bit */ 324 #define MLX5_GENEVE_VER_MASK 0x3 325 #define MLX5_GENEVE_VER_SHIFT 14 326 #define MLX5_GENEVE_VER_VAL(a) \ 327 (((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK)) 328 #define MLX5_GENEVE_OPTLEN_MASK 0x3F 329 #define MLX5_GENEVE_OPTLEN_SHIFT 7 330 #define MLX5_GENEVE_OPTLEN_VAL(a) \ 331 (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK)) 332 #define MLX5_GENEVE_OAMF_MASK 0x1 333 #define MLX5_GENEVE_OAMF_SHIFT 7 334 #define MLX5_GENEVE_OAMF_VAL(a) \ 335 (((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK)) 336 #define MLX5_GENEVE_CRITO_MASK 0x1 337 #define MLX5_GENEVE_CRITO_SHIFT 6 338 #define MLX5_GENEVE_CRITO_VAL(a) \ 339 (((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK)) 340 #define MLX5_GENEVE_RSVD_MASK 0x3F 341 #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK)) 342 /* 343 * The length of the Geneve options fields, expressed in four byte multiples, 344 * not including the eight byte fixed tunnel. 345 */ 346 #define MLX5_GENEVE_OPT_LEN_0 14 347 #define MLX5_GENEVE_OPT_LEN_1 63 348 349 #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_ether_hdr) + \ 350 sizeof(struct rte_ipv4_hdr)) 351 352 /* IPv4 fragment_offset field contains relevant data in bits 2 to 15. */ 353 #define MLX5_IPV4_FRAG_OFFSET_MASK \ 354 (RTE_IPV4_HDR_OFFSET_MASK | RTE_IPV4_HDR_MF_FLAG) 355 356 /* Specific item's fields can accept a range of values (using spec and last). */ 357 #define MLX5_ITEM_RANGE_NOT_ACCEPTED false 358 #define MLX5_ITEM_RANGE_ACCEPTED true 359 360 /* Software header modify action numbers of a flow. */ 361 #define MLX5_ACT_NUM_MDF_IPV4 1 362 #define MLX5_ACT_NUM_MDF_IPV6 4 363 #define MLX5_ACT_NUM_MDF_MAC 2 364 #define MLX5_ACT_NUM_MDF_VID 1 365 #define MLX5_ACT_NUM_MDF_PORT 2 366 #define MLX5_ACT_NUM_MDF_TTL 1 367 #define MLX5_ACT_NUM_DEC_TTL MLX5_ACT_NUM_MDF_TTL 368 #define MLX5_ACT_NUM_MDF_TCPSEQ 1 369 #define MLX5_ACT_NUM_MDF_TCPACK 1 370 #define MLX5_ACT_NUM_SET_REG 1 371 #define MLX5_ACT_NUM_SET_TAG 1 372 #define MLX5_ACT_NUM_CPY_MREG MLX5_ACT_NUM_SET_TAG 373 #define MLX5_ACT_NUM_SET_MARK MLX5_ACT_NUM_SET_TAG 374 #define MLX5_ACT_NUM_SET_META MLX5_ACT_NUM_SET_TAG 375 #define MLX5_ACT_NUM_SET_DSCP 1 376 377 enum mlx5_flow_drv_type { 378 MLX5_FLOW_TYPE_MIN, 379 MLX5_FLOW_TYPE_DV, 380 MLX5_FLOW_TYPE_VERBS, 381 MLX5_FLOW_TYPE_MAX, 382 }; 383 384 /* Fate action type. */ 385 enum mlx5_flow_fate_type { 386 MLX5_FLOW_FATE_NONE, /* Egress flow. */ 387 MLX5_FLOW_FATE_QUEUE, 388 MLX5_FLOW_FATE_JUMP, 389 MLX5_FLOW_FATE_PORT_ID, 390 MLX5_FLOW_FATE_DROP, 391 MLX5_FLOW_FATE_DEFAULT_MISS, 392 MLX5_FLOW_FATE_SHARED_RSS, 393 MLX5_FLOW_FATE_MAX, 394 }; 395 396 /* Matcher PRM representation */ 397 struct mlx5_flow_dv_match_params { 398 size_t size; 399 /**< Size of match value. Do NOT split size and key! */ 400 uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)]; 401 /**< Matcher value. This value is used as the mask or as a key. */ 402 }; 403 404 /* Matcher structure. */ 405 struct mlx5_flow_dv_matcher { 406 struct mlx5_cache_entry entry; /**< Pointer to the next element. */ 407 struct mlx5_flow_tbl_resource *tbl; 408 /**< Pointer to the table(group) the matcher associated with. */ 409 void *matcher_object; /**< Pointer to DV matcher */ 410 uint16_t crc; /**< CRC of key. */ 411 uint16_t priority; /**< Priority of matcher. */ 412 struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */ 413 }; 414 415 #define MLX5_ENCAP_MAX_LEN 132 416 417 /* Encap/decap resource structure. */ 418 struct mlx5_flow_dv_encap_decap_resource { 419 struct mlx5_hlist_entry entry; 420 /* Pointer to next element. */ 421 uint32_t refcnt; /**< Reference counter. */ 422 void *action; 423 /**< Encap/decap action object. */ 424 uint8_t buf[MLX5_ENCAP_MAX_LEN]; 425 size_t size; 426 uint8_t reformat_type; 427 uint8_t ft_type; 428 uint64_t flags; /**< Flags for RDMA API. */ 429 uint32_t idx; /**< Index for the index memory pool. */ 430 }; 431 432 /* Tag resource structure. */ 433 struct mlx5_flow_dv_tag_resource { 434 struct mlx5_hlist_entry entry; 435 /**< hash list entry for tag resource, tag value as the key. */ 436 void *action; 437 /**< Tag action object. */ 438 uint32_t refcnt; /**< Reference counter. */ 439 uint32_t idx; /**< Index for the index memory pool. */ 440 uint32_t tag_id; /**< Tag ID. */ 441 }; 442 443 /* 444 * Number of modification commands. 445 * The maximal actions amount in FW is some constant, and it is 16 in the 446 * latest releases. In some old releases, it will be limited to 8. 447 * Since there is no interface to query the capacity, the maximal value should 448 * be used to allow PMD to create the flow. The validation will be done in the 449 * lower driver layer or FW. A failure will be returned if exceeds the maximal 450 * supported actions number on the root table. 451 * On non-root tables, there is no limitation, but 32 is enough right now. 452 */ 453 #define MLX5_MAX_MODIFY_NUM 32 454 #define MLX5_ROOT_TBL_MODIFY_NUM 16 455 456 /* Modify resource structure */ 457 struct mlx5_flow_dv_modify_hdr_resource { 458 struct mlx5_hlist_entry entry; 459 void *action; /**< Modify header action object. */ 460 /* Key area for hash list matching: */ 461 uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 462 uint32_t actions_num; /**< Number of modification actions. */ 463 uint64_t flags; /**< Flags for RDMA API. */ 464 struct mlx5_modification_cmd actions[]; 465 /**< Modification actions. */ 466 }; 467 468 /* Modify resource key of the hash organization. */ 469 union mlx5_flow_modify_hdr_key { 470 struct { 471 uint32_t ft_type:8; /**< Flow table type, Rx or Tx. */ 472 uint32_t actions_num:5; /**< Number of modification actions. */ 473 uint32_t group:19; /**< Flow group id. */ 474 uint32_t cksum; /**< Actions check sum. */ 475 }; 476 uint64_t v64; /**< full 64bits value of key */ 477 }; 478 479 /* Jump action resource structure. */ 480 struct mlx5_flow_dv_jump_tbl_resource { 481 void *action; /**< Pointer to the rdma core action. */ 482 }; 483 484 /* Port ID resource structure. */ 485 struct mlx5_flow_dv_port_id_action_resource { 486 struct mlx5_cache_entry entry; 487 void *action; /**< Action object. */ 488 uint32_t port_id; /**< Port ID value. */ 489 uint32_t idx; /**< Indexed pool memory index. */ 490 }; 491 492 /* Push VLAN action resource structure */ 493 struct mlx5_flow_dv_push_vlan_action_resource { 494 struct mlx5_cache_entry entry; /* Cache entry. */ 495 void *action; /**< Action object. */ 496 uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */ 497 rte_be32_t vlan_tag; /**< VLAN tag value. */ 498 uint32_t idx; /**< Indexed pool memory index. */ 499 }; 500 501 /* Metadata register copy table entry. */ 502 struct mlx5_flow_mreg_copy_resource { 503 /* 504 * Hash list entry for copy table. 505 * - Key is 32/64-bit MARK action ID. 506 * - MUST be the first entry. 507 */ 508 struct mlx5_hlist_entry hlist_ent; 509 LIST_ENTRY(mlx5_flow_mreg_copy_resource) next; 510 /* List entry for device flows. */ 511 uint32_t idx; 512 uint32_t rix_flow; /* Built flow for copy. */ 513 uint32_t mark_id; 514 }; 515 516 /* Table tunnel parameter. */ 517 struct mlx5_flow_tbl_tunnel_prm { 518 const struct mlx5_flow_tunnel *tunnel; 519 uint32_t group_id; 520 bool external; 521 }; 522 523 /* Table data structure of the hash organization. */ 524 struct mlx5_flow_tbl_data_entry { 525 struct mlx5_hlist_entry entry; 526 /**< hash list entry, 64-bits key inside. */ 527 struct mlx5_flow_tbl_resource tbl; 528 /**< flow table resource. */ 529 struct mlx5_cache_list matchers; 530 /**< matchers' header associated with the flow table. */ 531 struct mlx5_flow_dv_jump_tbl_resource jump; 532 /**< jump resource, at most one for each table created. */ 533 uint32_t idx; /**< index for the indexed mempool. */ 534 /**< tunnel offload */ 535 const struct mlx5_flow_tunnel *tunnel; 536 uint32_t group_id; 537 uint32_t external:1; 538 uint32_t tunnel_offload:1; /* Tunnel offlod table or not. */ 539 uint32_t is_egress:1; /**< Egress table. */ 540 uint32_t is_transfer:1; /**< Transfer table. */ 541 uint32_t dummy:1; /**< DR table. */ 542 uint32_t reserve:27; /**< Reserved to future using. */ 543 uint32_t table_id; /**< Table ID. */ 544 }; 545 546 /* Sub rdma-core actions list. */ 547 struct mlx5_flow_sub_actions_list { 548 uint32_t actions_num; /**< Number of sample actions. */ 549 uint64_t action_flags; 550 void *dr_queue_action; 551 void *dr_tag_action; 552 void *dr_cnt_action; 553 void *dr_port_id_action; 554 void *dr_encap_action; 555 }; 556 557 /* Sample sub-actions resource list. */ 558 struct mlx5_flow_sub_actions_idx { 559 uint32_t rix_hrxq; /**< Hash Rx queue object index. */ 560 uint32_t rix_tag; /**< Index to the tag action. */ 561 uint32_t cnt; 562 uint32_t rix_port_id_action; /**< Index to port ID action resource. */ 563 uint32_t rix_encap_decap; /**< Index to encap/decap resource. */ 564 }; 565 566 /* Sample action resource structure. */ 567 struct mlx5_flow_dv_sample_resource { 568 struct mlx5_cache_entry entry; /**< Cache entry. */ 569 union { 570 void *verbs_action; /**< Verbs sample action object. */ 571 void **sub_actions; /**< Sample sub-action array. */ 572 }; 573 struct rte_eth_dev *dev; /**< Device registers the action. */ 574 uint32_t idx; /** Sample object index. */ 575 uint8_t ft_type; /** Flow Table Type */ 576 uint32_t ft_id; /** Flow Table Level */ 577 uint32_t ratio; /** Sample Ratio */ 578 uint64_t set_action; /** Restore reg_c0 value */ 579 void *normal_path_tbl; /** Flow Table pointer */ 580 void *default_miss; /** default_miss dr_action. */ 581 struct mlx5_flow_sub_actions_idx sample_idx; 582 /**< Action index resources. */ 583 struct mlx5_flow_sub_actions_list sample_act; 584 /**< Action resources. */ 585 }; 586 587 #define MLX5_MAX_DEST_NUM 2 588 589 /* Destination array action resource structure. */ 590 struct mlx5_flow_dv_dest_array_resource { 591 struct mlx5_cache_entry entry; /**< Cache entry. */ 592 uint32_t idx; /** Destination array action object index. */ 593 uint8_t ft_type; /** Flow Table Type */ 594 uint8_t num_of_dest; /**< Number of destination actions. */ 595 struct rte_eth_dev *dev; /**< Device registers the action. */ 596 void *action; /**< Pointer to the rdma core action. */ 597 struct mlx5_flow_sub_actions_idx sample_idx[MLX5_MAX_DEST_NUM]; 598 /**< Action index resources. */ 599 struct mlx5_flow_sub_actions_list sample_act[MLX5_MAX_DEST_NUM]; 600 /**< Action resources. */ 601 }; 602 603 /* PMD flow priority for tunnel */ 604 #define MLX5_TUNNEL_PRIO_GET(rss_desc) \ 605 ((rss_desc)->level >= 2 ? MLX5_PRIORITY_MAP_L2 : MLX5_PRIORITY_MAP_L4) 606 607 608 /** Device flow handle structure for DV mode only. */ 609 struct mlx5_flow_handle_dv { 610 /* Flow DV api: */ 611 struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */ 612 struct mlx5_flow_dv_modify_hdr_resource *modify_hdr; 613 /**< Pointer to modify header resource in cache. */ 614 uint32_t rix_encap_decap; 615 /**< Index to encap/decap resource in cache. */ 616 uint32_t rix_push_vlan; 617 /**< Index to push VLAN action resource in cache. */ 618 uint32_t rix_tag; 619 /**< Index to the tag action. */ 620 uint32_t rix_sample; 621 /**< Index to sample action resource in cache. */ 622 uint32_t rix_dest_array; 623 /**< Index to destination array resource in cache. */ 624 } __rte_packed; 625 626 /** Device flow handle structure: used both for creating & destroying. */ 627 struct mlx5_flow_handle { 628 SILIST_ENTRY(uint32_t)next; 629 struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */ 630 /**< Index to next device flow handle. */ 631 uint64_t layers; 632 /**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */ 633 void *drv_flow; /**< pointer to driver flow object. */ 634 uint32_t split_flow_id:28; /**< Sub flow unique match flow id. */ 635 uint32_t mark:1; /**< Metadate rxq mark flag. */ 636 uint32_t fate_action:3; /**< Fate action type. */ 637 union { 638 uint32_t rix_hrxq; /**< Hash Rx queue object index. */ 639 uint32_t rix_jump; /**< Index to the jump action resource. */ 640 uint32_t rix_port_id_action; 641 /**< Index to port ID action resource. */ 642 uint32_t rix_fate; 643 /**< Generic value indicates the fate action. */ 644 uint32_t rix_default_fate; 645 /**< Indicates default miss fate action. */ 646 uint32_t rix_srss; 647 /**< Indicates shared RSS fate action. */ 648 }; 649 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 650 struct mlx5_flow_handle_dv dvh; 651 #endif 652 } __rte_packed; 653 654 /* 655 * Size for Verbs device flow handle structure only. Do not use the DV only 656 * structure in Verbs. No DV flows attributes will be accessed. 657 * Macro offsetof() could also be used here. 658 */ 659 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 660 #define MLX5_FLOW_HANDLE_VERBS_SIZE \ 661 (sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv)) 662 #else 663 #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle)) 664 #endif 665 666 /* 667 * Max number of actions per DV flow. 668 * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED 669 * in rdma-core file providers/mlx5/verbs.c. 670 */ 671 #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8 672 673 /** Device flow structure only for DV flow creation. */ 674 struct mlx5_flow_dv_workspace { 675 uint32_t group; /**< The group index. */ 676 uint8_t transfer; /**< 1 if the flow is E-Switch flow. */ 677 int actions_n; /**< number of actions. */ 678 void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */ 679 struct mlx5_flow_dv_encap_decap_resource *encap_decap; 680 /**< Pointer to encap/decap resource in cache. */ 681 struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res; 682 /**< Pointer to push VLAN action resource in cache. */ 683 struct mlx5_flow_dv_tag_resource *tag_resource; 684 /**< pointer to the tag action. */ 685 struct mlx5_flow_dv_port_id_action_resource *port_id_action; 686 /**< Pointer to port ID action resource. */ 687 struct mlx5_flow_dv_jump_tbl_resource *jump; 688 /**< Pointer to the jump action resource. */ 689 struct mlx5_flow_dv_match_params value; 690 /**< Holds the value that the packet is compared to. */ 691 struct mlx5_flow_dv_sample_resource *sample_res; 692 /**< Pointer to the sample action resource. */ 693 struct mlx5_flow_dv_dest_array_resource *dest_array_res; 694 /**< Pointer to the destination array resource. */ 695 }; 696 697 #ifdef HAVE_INFINIBAND_VERBS_H 698 /* 699 * Maximal Verbs flow specifications & actions size. 700 * Some elements are mutually exclusive, but enough space should be allocated. 701 * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers. 702 * 2. One tunnel header (exception: GRE + MPLS), 703 * SPEC length: GRE == tunnel. 704 * Actions: 1. 1 Mark OR Flag. 705 * 2. 1 Drop (if any). 706 * 3. No limitation for counters, but it makes no sense to support too 707 * many counters in a single device flow. 708 */ 709 #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 710 #define MLX5_VERBS_MAX_SPEC_SIZE \ 711 ( \ 712 (2 * (sizeof(struct ibv_flow_spec_eth) + \ 713 sizeof(struct ibv_flow_spec_ipv6) + \ 714 sizeof(struct ibv_flow_spec_tcp_udp)) + \ 715 sizeof(struct ibv_flow_spec_gre) + \ 716 sizeof(struct ibv_flow_spec_mpls)) \ 717 ) 718 #else 719 #define MLX5_VERBS_MAX_SPEC_SIZE \ 720 ( \ 721 (2 * (sizeof(struct ibv_flow_spec_eth) + \ 722 sizeof(struct ibv_flow_spec_ipv6) + \ 723 sizeof(struct ibv_flow_spec_tcp_udp)) + \ 724 sizeof(struct ibv_flow_spec_tunnel)) \ 725 ) 726 #endif 727 728 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \ 729 defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 730 #define MLX5_VERBS_MAX_ACT_SIZE \ 731 ( \ 732 sizeof(struct ibv_flow_spec_action_tag) + \ 733 sizeof(struct ibv_flow_spec_action_drop) + \ 734 sizeof(struct ibv_flow_spec_counter_action) * 4 \ 735 ) 736 #else 737 #define MLX5_VERBS_MAX_ACT_SIZE \ 738 ( \ 739 sizeof(struct ibv_flow_spec_action_tag) + \ 740 sizeof(struct ibv_flow_spec_action_drop) \ 741 ) 742 #endif 743 744 #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \ 745 (MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE) 746 747 /** Device flow structure only for Verbs flow creation. */ 748 struct mlx5_flow_verbs_workspace { 749 unsigned int size; /**< Size of the attribute. */ 750 struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */ 751 uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE]; 752 /**< Specifications & actions buffer of verbs flow. */ 753 }; 754 #endif /* HAVE_INFINIBAND_VERBS_H */ 755 756 /** Maximal number of device sub-flows supported. */ 757 #define MLX5_NUM_MAX_DEV_FLOWS 32 758 759 /** Device flow structure. */ 760 __extension__ 761 struct mlx5_flow { 762 struct rte_flow *flow; /**< Pointer to the main flow. */ 763 uint32_t flow_idx; /**< The memory pool index to the main flow. */ 764 uint64_t hash_fields; /**< Hash Rx queue hash fields. */ 765 uint64_t act_flags; 766 /**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */ 767 bool external; /**< true if the flow is created external to PMD. */ 768 uint8_t ingress:1; /**< 1 if the flow is ingress. */ 769 uint8_t skip_scale:1; 770 /**< 1 if skip the scale the table with factor. */ 771 union { 772 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 773 struct mlx5_flow_dv_workspace dv; 774 #endif 775 #ifdef HAVE_INFINIBAND_VERBS_H 776 struct mlx5_flow_verbs_workspace verbs; 777 #endif 778 }; 779 struct mlx5_flow_handle *handle; 780 uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */ 781 const struct mlx5_flow_tunnel *tunnel; 782 }; 783 784 /* Flow meter state. */ 785 #define MLX5_FLOW_METER_DISABLE 0 786 #define MLX5_FLOW_METER_ENABLE 1 787 788 #define MLX5_MAN_WIDTH 8 789 /* Modify this value if enum rte_mtr_color changes. */ 790 #define RTE_MTR_DROPPED RTE_COLORS 791 792 /* Meter policer statistics */ 793 struct mlx5_flow_policer_stats { 794 uint32_t cnt[RTE_COLORS + 1]; 795 /**< Color counter, extra for drop. */ 796 uint64_t stats_mask; 797 /**< Statistics mask for the colors. */ 798 }; 799 800 /* Meter table structure. */ 801 struct mlx5_meter_domain_info { 802 struct mlx5_flow_tbl_resource *tbl; 803 /**< Meter table. */ 804 struct mlx5_flow_tbl_resource *sfx_tbl; 805 /**< Meter suffix table. */ 806 void *any_matcher; 807 /**< Meter color not match default criteria. */ 808 void *color_matcher; 809 /**< Meter color match criteria. */ 810 void *jump_actn; 811 /**< Meter match action. */ 812 void *policer_rules[RTE_MTR_DROPPED + 1]; 813 /**< Meter policer for the match. */ 814 }; 815 816 /* Meter table set for TX RX FDB. */ 817 struct mlx5_meter_domains_infos { 818 uint32_t ref_cnt; 819 /**< Table user count. */ 820 struct mlx5_meter_domain_info egress; 821 /**< TX meter table. */ 822 struct mlx5_meter_domain_info ingress; 823 /**< RX meter table. */ 824 struct mlx5_meter_domain_info transfer; 825 /**< FDB meter table. */ 826 void *drop_actn; 827 /**< Drop action as not matched. */ 828 void *count_actns[RTE_MTR_DROPPED + 1]; 829 /**< Counters for match and unmatched statistics. */ 830 uint32_t fmp[MLX5_ST_SZ_DW(flow_meter_parameters)]; 831 /**< Flow meter parameter. */ 832 size_t fmp_size; 833 /**< Flow meter parameter size. */ 834 void *meter_action; 835 /**< Flow meter action. */ 836 }; 837 838 /* Meter parameter structure. */ 839 struct mlx5_flow_meter { 840 TAILQ_ENTRY(mlx5_flow_meter) next; 841 /**< Pointer to the next flow meter structure. */ 842 uint32_t idx; /* Index to meter object. */ 843 uint32_t meter_id; 844 /**< Meter id. */ 845 struct mlx5_flow_meter_profile *profile; 846 /**< Meter profile parameters. */ 847 848 rte_spinlock_t sl; /**< Meter action spinlock. */ 849 850 /** Policer actions (per meter output color). */ 851 enum rte_mtr_policer_action action[RTE_COLORS]; 852 853 /** Set of stats counters to be enabled. 854 * @see enum rte_mtr_stats_type 855 */ 856 uint64_t stats_mask; 857 858 /**< Rule applies to ingress traffic. */ 859 uint32_t ingress:1; 860 861 /**< Rule applies to egress traffic. */ 862 uint32_t egress:1; 863 /** 864 * Instead of simply matching the properties of traffic as it would 865 * appear on a given DPDK port ID, enabling this attribute transfers 866 * a flow rule to the lowest possible level of any device endpoints 867 * found in the pattern. 868 * 869 * When supported, this effectively enables an application to 870 * re-route traffic not necessarily intended for it (e.g. coming 871 * from or addressed to different physical ports, VFs or 872 * applications) at the device level. 873 * 874 * It complements the behavior of some pattern items such as 875 * RTE_FLOW_ITEM_TYPE_PHY_PORT and is meaningless without them. 876 * 877 * When transferring flow rules, ingress and egress attributes keep 878 * their original meaning, as if processing traffic emitted or 879 * received by the application. 880 */ 881 uint32_t transfer:1; 882 struct mlx5_meter_domains_infos *mfts; 883 /**< Flow table created for this meter. */ 884 struct mlx5_flow_policer_stats policer_stats; 885 /**< Meter policer statistics. */ 886 uint32_t ref_cnt; 887 /**< Use count. */ 888 uint32_t active_state:1; 889 /**< Meter state. */ 890 uint32_t shared:1; 891 /**< Meter shared or not. */ 892 }; 893 894 /* RFC2697 parameter structure. */ 895 struct mlx5_flow_meter_srtcm_rfc2697_prm { 896 /* green_saturation_value = cbs_mantissa * 2^cbs_exponent */ 897 uint32_t cbs_exponent:5; 898 uint32_t cbs_mantissa:8; 899 /* cir = 8G * cir_mantissa * 1/(2^cir_exponent) Bytes/Sec */ 900 uint32_t cir_exponent:5; 901 uint32_t cir_mantissa:8; 902 /* yellow _saturation_value = ebs_mantissa * 2^ebs_exponent */ 903 uint32_t ebs_exponent:5; 904 uint32_t ebs_mantissa:8; 905 }; 906 907 /* Flow meter profile structure. */ 908 struct mlx5_flow_meter_profile { 909 TAILQ_ENTRY(mlx5_flow_meter_profile) next; 910 /**< Pointer to the next flow meter structure. */ 911 uint32_t meter_profile_id; /**< Profile id. */ 912 struct rte_mtr_meter_profile profile; /**< Profile detail. */ 913 union { 914 struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm; 915 /**< srtcm_rfc2697 struct. */ 916 }; 917 uint32_t ref_cnt; /**< Use count. */ 918 }; 919 920 #define MLX5_MAX_TUNNELS 256 921 #define MLX5_TNL_MISS_RULE_PRIORITY 3 922 #define MLX5_TNL_MISS_FDB_JUMP_GRP 0x1234faac 923 924 /* 925 * When tunnel offload is active, all JUMP group ids are converted 926 * using the same method. That conversion is applied both to tunnel and 927 * regular rule types. 928 * Group ids used in tunnel rules are relative to it's tunnel (!). 929 * Application can create number of steer rules, using the same 930 * tunnel, with different group id in each rule. 931 * Each tunnel stores its groups internally in PMD tunnel object. 932 * Groups used in regular rules do not belong to any tunnel and are stored 933 * in tunnel hub. 934 */ 935 936 struct mlx5_flow_tunnel { 937 LIST_ENTRY(mlx5_flow_tunnel) chain; 938 struct rte_flow_tunnel app_tunnel; /** app tunnel copy */ 939 uint32_t tunnel_id; /** unique tunnel ID */ 940 uint32_t refctn; 941 struct rte_flow_action action; 942 struct rte_flow_item item; 943 struct mlx5_hlist *groups; /** tunnel groups */ 944 }; 945 946 /** PMD tunnel related context */ 947 struct mlx5_flow_tunnel_hub { 948 /* Tunnels list 949 * Access to the list MUST be MT protected 950 */ 951 LIST_HEAD(, mlx5_flow_tunnel) tunnels; 952 /* protect access to the tunnels list */ 953 rte_spinlock_t sl; 954 struct mlx5_hlist *groups; /** non tunnel groups */ 955 }; 956 957 /* convert jump group to flow table ID in tunnel rules */ 958 struct tunnel_tbl_entry { 959 struct mlx5_hlist_entry hash; 960 uint32_t flow_table; 961 uint32_t tunnel_id; 962 uint32_t group; 963 }; 964 965 static inline uint32_t 966 tunnel_id_to_flow_tbl(uint32_t id) 967 { 968 return id | (1u << 16); 969 } 970 971 static inline uint32_t 972 tunnel_flow_tbl_to_id(uint32_t flow_tbl) 973 { 974 return flow_tbl & ~(1u << 16); 975 } 976 977 union tunnel_tbl_key { 978 uint64_t val; 979 struct { 980 uint32_t tunnel_id; 981 uint32_t group; 982 }; 983 }; 984 985 static inline struct mlx5_flow_tunnel_hub * 986 mlx5_tunnel_hub(struct rte_eth_dev *dev) 987 { 988 struct mlx5_priv *priv = dev->data->dev_private; 989 return priv->sh->tunnel_hub; 990 } 991 992 static inline bool 993 is_tunnel_offload_active(struct rte_eth_dev *dev) 994 { 995 #ifdef HAVE_IBV_FLOW_DV_SUPPORT 996 struct mlx5_priv *priv = dev->data->dev_private; 997 return !!priv->config.dv_miss_info; 998 #else 999 RTE_SET_USED(dev); 1000 return false; 1001 #endif 1002 } 1003 1004 static inline bool 1005 is_flow_tunnel_match_rule(__rte_unused struct rte_eth_dev *dev, 1006 __rte_unused const struct rte_flow_attr *attr, 1007 __rte_unused const struct rte_flow_item items[], 1008 __rte_unused const struct rte_flow_action actions[]) 1009 { 1010 return (items[0].type == (typeof(items[0].type)) 1011 MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL); 1012 } 1013 1014 static inline bool 1015 is_flow_tunnel_steer_rule(__rte_unused struct rte_eth_dev *dev, 1016 __rte_unused const struct rte_flow_attr *attr, 1017 __rte_unused const struct rte_flow_item items[], 1018 __rte_unused const struct rte_flow_action actions[]) 1019 { 1020 return (actions[0].type == (typeof(actions[0].type)) 1021 MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET); 1022 } 1023 1024 static inline const struct mlx5_flow_tunnel * 1025 flow_actions_to_tunnel(const struct rte_flow_action actions[]) 1026 { 1027 return actions[0].conf; 1028 } 1029 1030 static inline const struct mlx5_flow_tunnel * 1031 flow_items_to_tunnel(const struct rte_flow_item items[]) 1032 { 1033 return items[0].spec; 1034 } 1035 1036 /* Flow structure. */ 1037 struct rte_flow { 1038 ILIST_ENTRY(uint32_t)next; /**< Index to the next flow structure. */ 1039 uint32_t dev_handles; 1040 /**< Device flow handles that are part of the flow. */ 1041 uint32_t drv_type:2; /**< Driver type. */ 1042 uint32_t tunnel:1; 1043 uint32_t meter:16; /**< Holds flow meter id. */ 1044 uint32_t rix_mreg_copy; 1045 /**< Index to metadata register copy table resource. */ 1046 uint32_t counter; /**< Holds flow counter. */ 1047 uint32_t tunnel_id; /**< Tunnel id */ 1048 uint32_t age; /**< Holds ASO age bit index. */ 1049 } __rte_packed; 1050 1051 /* 1052 * Define list of valid combinations of RX Hash fields 1053 * (see enum ibv_rx_hash_fields). 1054 */ 1055 #define MLX5_RSS_HASH_IPV4 (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4) 1056 #define MLX5_RSS_HASH_IPV4_TCP \ 1057 (MLX5_RSS_HASH_IPV4 | \ 1058 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_SRC_PORT_TCP) 1059 #define MLX5_RSS_HASH_IPV4_UDP \ 1060 (MLX5_RSS_HASH_IPV4 | \ 1061 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_SRC_PORT_UDP) 1062 #define MLX5_RSS_HASH_IPV6 (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6) 1063 #define MLX5_RSS_HASH_IPV6_TCP \ 1064 (MLX5_RSS_HASH_IPV6 | \ 1065 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_SRC_PORT_TCP) 1066 #define MLX5_RSS_HASH_IPV6_UDP \ 1067 (MLX5_RSS_HASH_IPV6 | \ 1068 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_SRC_PORT_UDP) 1069 #define MLX5_RSS_HASH_NONE 0ULL 1070 1071 /* array of valid combinations of RX Hash fields for RSS */ 1072 static const uint64_t mlx5_rss_hash_fields[] = { 1073 MLX5_RSS_HASH_IPV4, 1074 MLX5_RSS_HASH_IPV4_TCP, 1075 MLX5_RSS_HASH_IPV4_UDP, 1076 MLX5_RSS_HASH_IPV6, 1077 MLX5_RSS_HASH_IPV6_TCP, 1078 MLX5_RSS_HASH_IPV6_UDP, 1079 MLX5_RSS_HASH_NONE, 1080 }; 1081 1082 /* Shared RSS action structure */ 1083 struct mlx5_shared_action_rss { 1084 ILIST_ENTRY(uint32_t)next; /**< Index to the next RSS structure. */ 1085 uint32_t refcnt; /**< Atomically accessed refcnt. */ 1086 struct rte_flow_action_rss origin; /**< Original rte RSS action. */ 1087 uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */ 1088 struct mlx5_ind_table_obj *ind_tbl; 1089 /**< Hash RX queues (hrxq, hrxq_tunnel fields) indirection table. */ 1090 uint32_t hrxq[MLX5_RSS_HASH_FIELDS_LEN]; 1091 /**< Hash RX queue indexes mapped to mlx5_rss_hash_fields */ 1092 uint32_t hrxq_tunnel[MLX5_RSS_HASH_FIELDS_LEN]; 1093 /**< Hash RX queue indexes for tunneled RSS */ 1094 rte_spinlock_t action_rss_sl; /**< Shared RSS action spinlock. */ 1095 }; 1096 1097 struct rte_flow_shared_action { 1098 uint32_t id; 1099 }; 1100 1101 /* Thread specific flow workspace intermediate data. */ 1102 struct mlx5_flow_workspace { 1103 /* If creating another flow in same thread, push new as stack. */ 1104 struct mlx5_flow_workspace *prev; 1105 struct mlx5_flow_workspace *next; 1106 uint32_t inuse; /* can't create new flow with current. */ 1107 struct mlx5_flow flows[MLX5_NUM_MAX_DEV_FLOWS]; 1108 struct mlx5_flow_rss_desc rss_desc; 1109 uint32_t rssq_num; /* Allocated queue num in rss_desc. */ 1110 uint32_t flow_idx; /* Intermediate device flow index. */ 1111 }; 1112 1113 struct mlx5_flow_split_info { 1114 bool external; 1115 /**< True if flow is created by request external to PMD. */ 1116 uint8_t skip_scale; /**< Skip the scale the table with factor. */ 1117 uint32_t flow_idx; /**< This memory pool index to the flow. */ 1118 uint32_t prefix_mark; /**< Prefix subflow mark flag. */ 1119 uint64_t prefix_layers; /**< Prefix subflow layers. */ 1120 }; 1121 1122 typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev, 1123 const struct rte_flow_attr *attr, 1124 const struct rte_flow_item items[], 1125 const struct rte_flow_action actions[], 1126 bool external, 1127 int hairpin, 1128 struct rte_flow_error *error); 1129 typedef struct mlx5_flow *(*mlx5_flow_prepare_t) 1130 (struct rte_eth_dev *dev, const struct rte_flow_attr *attr, 1131 const struct rte_flow_item items[], 1132 const struct rte_flow_action actions[], struct rte_flow_error *error); 1133 typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev, 1134 struct mlx5_flow *dev_flow, 1135 const struct rte_flow_attr *attr, 1136 const struct rte_flow_item items[], 1137 const struct rte_flow_action actions[], 1138 struct rte_flow_error *error); 1139 typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow, 1140 struct rte_flow_error *error); 1141 typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev, 1142 struct rte_flow *flow); 1143 typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev, 1144 struct rte_flow *flow); 1145 typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev, 1146 struct rte_flow *flow, 1147 const struct rte_flow_action *actions, 1148 void *data, 1149 struct rte_flow_error *error); 1150 typedef struct mlx5_meter_domains_infos *(*mlx5_flow_create_mtr_tbls_t) 1151 (struct rte_eth_dev *dev, 1152 const struct mlx5_flow_meter *fm); 1153 typedef int (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev, 1154 struct mlx5_meter_domains_infos *tbls); 1155 typedef int (*mlx5_flow_create_policer_rules_t) 1156 (struct rte_eth_dev *dev, 1157 struct mlx5_flow_meter *fm, 1158 const struct rte_flow_attr *attr); 1159 typedef int (*mlx5_flow_destroy_policer_rules_t) 1160 (struct rte_eth_dev *dev, 1161 const struct mlx5_flow_meter *fm, 1162 const struct rte_flow_attr *attr); 1163 typedef uint32_t (*mlx5_flow_counter_alloc_t) 1164 (struct rte_eth_dev *dev); 1165 typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev, 1166 uint32_t cnt); 1167 typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev, 1168 uint32_t cnt, 1169 bool clear, uint64_t *pkts, 1170 uint64_t *bytes); 1171 typedef int (*mlx5_flow_get_aged_flows_t) 1172 (struct rte_eth_dev *dev, 1173 void **context, 1174 uint32_t nb_contexts, 1175 struct rte_flow_error *error); 1176 typedef int (*mlx5_flow_action_validate_t) 1177 (struct rte_eth_dev *dev, 1178 const struct rte_flow_shared_action_conf *conf, 1179 const struct rte_flow_action *action, 1180 struct rte_flow_error *error); 1181 typedef struct rte_flow_shared_action *(*mlx5_flow_action_create_t) 1182 (struct rte_eth_dev *dev, 1183 const struct rte_flow_shared_action_conf *conf, 1184 const struct rte_flow_action *action, 1185 struct rte_flow_error *error); 1186 typedef int (*mlx5_flow_action_destroy_t) 1187 (struct rte_eth_dev *dev, 1188 struct rte_flow_shared_action *action, 1189 struct rte_flow_error *error); 1190 typedef int (*mlx5_flow_action_update_t) 1191 (struct rte_eth_dev *dev, 1192 struct rte_flow_shared_action *action, 1193 const void *action_conf, 1194 struct rte_flow_error *error); 1195 typedef int (*mlx5_flow_action_query_t) 1196 (struct rte_eth_dev *dev, 1197 const struct rte_flow_shared_action *action, 1198 void *data, 1199 struct rte_flow_error *error); 1200 typedef int (*mlx5_flow_sync_domain_t) 1201 (struct rte_eth_dev *dev, 1202 uint32_t domains, 1203 uint32_t flags); 1204 1205 struct mlx5_flow_driver_ops { 1206 mlx5_flow_validate_t validate; 1207 mlx5_flow_prepare_t prepare; 1208 mlx5_flow_translate_t translate; 1209 mlx5_flow_apply_t apply; 1210 mlx5_flow_remove_t remove; 1211 mlx5_flow_destroy_t destroy; 1212 mlx5_flow_query_t query; 1213 mlx5_flow_create_mtr_tbls_t create_mtr_tbls; 1214 mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls; 1215 mlx5_flow_create_policer_rules_t create_policer_rules; 1216 mlx5_flow_destroy_policer_rules_t destroy_policer_rules; 1217 mlx5_flow_counter_alloc_t counter_alloc; 1218 mlx5_flow_counter_free_t counter_free; 1219 mlx5_flow_counter_query_t counter_query; 1220 mlx5_flow_get_aged_flows_t get_aged_flows; 1221 mlx5_flow_action_validate_t action_validate; 1222 mlx5_flow_action_create_t action_create; 1223 mlx5_flow_action_destroy_t action_destroy; 1224 mlx5_flow_action_update_t action_update; 1225 mlx5_flow_action_query_t action_query; 1226 mlx5_flow_sync_domain_t sync_domain; 1227 }; 1228 1229 /* mlx5_flow.c */ 1230 1231 struct mlx5_flow_workspace *mlx5_flow_get_thread_workspace(void); 1232 __extension__ 1233 struct flow_grp_info { 1234 uint64_t external:1; 1235 uint64_t transfer:1; 1236 uint64_t fdb_def_rule:1; 1237 /* force standard group translation */ 1238 uint64_t std_tbl_fix:1; 1239 uint64_t skip_scale:1; 1240 }; 1241 1242 static inline bool 1243 tunnel_use_standard_attr_group_translate 1244 (struct rte_eth_dev *dev, 1245 const struct mlx5_flow_tunnel *tunnel, 1246 const struct rte_flow_attr *attr, 1247 const struct rte_flow_item items[], 1248 const struct rte_flow_action actions[]) 1249 { 1250 bool verdict; 1251 1252 if (!is_tunnel_offload_active(dev)) 1253 /* no tunnel offload API */ 1254 verdict = true; 1255 else if (tunnel) { 1256 /* 1257 * OvS will use jump to group 0 in tunnel steer rule. 1258 * If tunnel steer rule starts from group 0 (attr.group == 0) 1259 * that 0 group must be translated with standard method. 1260 * attr.group == 0 in tunnel match rule translated with tunnel 1261 * method 1262 */ 1263 verdict = !attr->group && 1264 is_flow_tunnel_steer_rule(dev, attr, items, actions); 1265 } else { 1266 /* 1267 * non-tunnel group translation uses standard method for 1268 * root group only: attr.group == 0 1269 */ 1270 verdict = !attr->group; 1271 } 1272 1273 return verdict; 1274 } 1275 1276 int mlx5_flow_group_to_table(struct rte_eth_dev *dev, 1277 const struct mlx5_flow_tunnel *tunnel, 1278 uint32_t group, uint32_t *table, 1279 const struct flow_grp_info *flags, 1280 struct rte_flow_error *error); 1281 uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc, 1282 int tunnel, uint64_t layer_types, 1283 uint64_t hash_fields); 1284 int mlx5_flow_discover_priorities(struct rte_eth_dev *dev); 1285 uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority, 1286 uint32_t subpriority); 1287 int mlx5_flow_get_reg_id(struct rte_eth_dev *dev, 1288 enum mlx5_feature_name feature, 1289 uint32_t id, 1290 struct rte_flow_error *error); 1291 const struct rte_flow_action *mlx5_flow_find_action 1292 (const struct rte_flow_action *actions, 1293 enum rte_flow_action_type action); 1294 int mlx5_validate_action_rss(struct rte_eth_dev *dev, 1295 const struct rte_flow_action *action, 1296 struct rte_flow_error *error); 1297 int mlx5_flow_validate_action_count(struct rte_eth_dev *dev, 1298 const struct rte_flow_attr *attr, 1299 struct rte_flow_error *error); 1300 int mlx5_flow_validate_action_drop(uint64_t action_flags, 1301 const struct rte_flow_attr *attr, 1302 struct rte_flow_error *error); 1303 int mlx5_flow_validate_action_flag(uint64_t action_flags, 1304 const struct rte_flow_attr *attr, 1305 struct rte_flow_error *error); 1306 int mlx5_flow_validate_action_mark(const struct rte_flow_action *action, 1307 uint64_t action_flags, 1308 const struct rte_flow_attr *attr, 1309 struct rte_flow_error *error); 1310 int mlx5_flow_validate_action_queue(const struct rte_flow_action *action, 1311 uint64_t action_flags, 1312 struct rte_eth_dev *dev, 1313 const struct rte_flow_attr *attr, 1314 struct rte_flow_error *error); 1315 int mlx5_flow_validate_action_rss(const struct rte_flow_action *action, 1316 uint64_t action_flags, 1317 struct rte_eth_dev *dev, 1318 const struct rte_flow_attr *attr, 1319 uint64_t item_flags, 1320 struct rte_flow_error *error); 1321 int mlx5_flow_validate_action_default_miss(uint64_t action_flags, 1322 const struct rte_flow_attr *attr, 1323 struct rte_flow_error *error); 1324 int mlx5_flow_validate_attributes(struct rte_eth_dev *dev, 1325 const struct rte_flow_attr *attributes, 1326 struct rte_flow_error *error); 1327 int mlx5_flow_item_acceptable(const struct rte_flow_item *item, 1328 const uint8_t *mask, 1329 const uint8_t *nic_mask, 1330 unsigned int size, 1331 bool range_accepted, 1332 struct rte_flow_error *error); 1333 int mlx5_flow_validate_item_eth(const struct rte_flow_item *item, 1334 uint64_t item_flags, bool ext_vlan_sup, 1335 struct rte_flow_error *error); 1336 int mlx5_flow_validate_item_gre(const struct rte_flow_item *item, 1337 uint64_t item_flags, 1338 uint8_t target_protocol, 1339 struct rte_flow_error *error); 1340 int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item, 1341 uint64_t item_flags, 1342 const struct rte_flow_item *gre_item, 1343 struct rte_flow_error *error); 1344 int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item, 1345 uint64_t item_flags, 1346 uint64_t last_item, 1347 uint16_t ether_type, 1348 const struct rte_flow_item_ipv4 *acc_mask, 1349 bool range_accepted, 1350 struct rte_flow_error *error); 1351 int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item, 1352 uint64_t item_flags, 1353 uint64_t last_item, 1354 uint16_t ether_type, 1355 const struct rte_flow_item_ipv6 *acc_mask, 1356 struct rte_flow_error *error); 1357 int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev, 1358 const struct rte_flow_item *item, 1359 uint64_t item_flags, 1360 uint64_t prev_layer, 1361 struct rte_flow_error *error); 1362 int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item, 1363 uint64_t item_flags, 1364 uint8_t target_protocol, 1365 const struct rte_flow_item_tcp *flow_mask, 1366 struct rte_flow_error *error); 1367 int mlx5_flow_validate_item_udp(const struct rte_flow_item *item, 1368 uint64_t item_flags, 1369 uint8_t target_protocol, 1370 struct rte_flow_error *error); 1371 int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item, 1372 uint64_t item_flags, 1373 struct rte_eth_dev *dev, 1374 struct rte_flow_error *error); 1375 int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item, 1376 uint64_t item_flags, 1377 struct rte_flow_error *error); 1378 int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item, 1379 uint64_t item_flags, 1380 struct rte_eth_dev *dev, 1381 struct rte_flow_error *error); 1382 int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item, 1383 uint64_t item_flags, 1384 uint8_t target_protocol, 1385 struct rte_flow_error *error); 1386 int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item, 1387 uint64_t item_flags, 1388 uint8_t target_protocol, 1389 struct rte_flow_error *error); 1390 int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item, 1391 uint64_t item_flags, 1392 uint8_t target_protocol, 1393 struct rte_flow_error *error); 1394 int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item, 1395 uint64_t item_flags, 1396 struct rte_eth_dev *dev, 1397 struct rte_flow_error *error); 1398 int mlx5_flow_validate_item_ecpri(const struct rte_flow_item *item, 1399 uint64_t item_flags, 1400 uint64_t last_item, 1401 uint16_t ether_type, 1402 const struct rte_flow_item_ecpri *acc_mask, 1403 struct rte_flow_error *error); 1404 struct mlx5_meter_domains_infos *mlx5_flow_create_mtr_tbls 1405 (struct rte_eth_dev *dev, 1406 const struct mlx5_flow_meter *fm); 1407 int mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev, 1408 struct mlx5_meter_domains_infos *tbl); 1409 int mlx5_flow_create_policer_rules(struct rte_eth_dev *dev, 1410 struct mlx5_flow_meter *fm, 1411 const struct rte_flow_attr *attr); 1412 int mlx5_flow_destroy_policer_rules(struct rte_eth_dev *dev, 1413 struct mlx5_flow_meter *fm, 1414 const struct rte_flow_attr *attr); 1415 int mlx5_flow_meter_flush(struct rte_eth_dev *dev, 1416 struct rte_mtr_error *error); 1417 int mlx5_flow_dv_discover_counter_offset_support(struct rte_eth_dev *dev); 1418 int mlx5_shared_action_flush(struct rte_eth_dev *dev); 1419 void mlx5_release_tunnel_hub(struct mlx5_dev_ctx_shared *sh, uint16_t port_id); 1420 int mlx5_alloc_tunnel_hub(struct mlx5_dev_ctx_shared *sh); 1421 1422 /* Hash list callbacks for flow tables: */ 1423 struct mlx5_hlist_entry *flow_dv_tbl_create_cb(struct mlx5_hlist *list, 1424 uint64_t key, void *entry_ctx); 1425 int flow_dv_tbl_match_cb(struct mlx5_hlist *list, 1426 struct mlx5_hlist_entry *entry, uint64_t key, 1427 void *cb_ctx); 1428 void flow_dv_tbl_remove_cb(struct mlx5_hlist *list, 1429 struct mlx5_hlist_entry *entry); 1430 struct mlx5_flow_tbl_resource *flow_dv_tbl_resource_get(struct rte_eth_dev *dev, 1431 uint32_t table_id, uint8_t egress, uint8_t transfer, 1432 bool external, const struct mlx5_flow_tunnel *tunnel, 1433 uint32_t group_id, uint8_t dummy, struct rte_flow_error *error); 1434 1435 struct mlx5_hlist_entry *flow_dv_tag_create_cb(struct mlx5_hlist *list, 1436 uint64_t key, void *cb_ctx); 1437 int flow_dv_tag_match_cb(struct mlx5_hlist *list, 1438 struct mlx5_hlist_entry *entry, uint64_t key, 1439 void *cb_ctx); 1440 void flow_dv_tag_remove_cb(struct mlx5_hlist *list, 1441 struct mlx5_hlist_entry *entry); 1442 1443 int flow_dv_modify_match_cb(struct mlx5_hlist *list, 1444 struct mlx5_hlist_entry *entry, 1445 uint64_t key, void *cb_ctx); 1446 struct mlx5_hlist_entry *flow_dv_modify_create_cb(struct mlx5_hlist *list, 1447 uint64_t key, void *ctx); 1448 void flow_dv_modify_remove_cb(struct mlx5_hlist *list, 1449 struct mlx5_hlist_entry *entry); 1450 1451 struct mlx5_hlist_entry *flow_dv_mreg_create_cb(struct mlx5_hlist *list, 1452 uint64_t key, void *ctx); 1453 int flow_dv_mreg_match_cb(struct mlx5_hlist *list, 1454 struct mlx5_hlist_entry *entry, uint64_t key, 1455 void *cb_ctx); 1456 void flow_dv_mreg_remove_cb(struct mlx5_hlist *list, 1457 struct mlx5_hlist_entry *entry); 1458 1459 int flow_dv_encap_decap_match_cb(struct mlx5_hlist *list, 1460 struct mlx5_hlist_entry *entry, 1461 uint64_t key, void *cb_ctx); 1462 struct mlx5_hlist_entry *flow_dv_encap_decap_create_cb(struct mlx5_hlist *list, 1463 uint64_t key, void *cb_ctx); 1464 void flow_dv_encap_decap_remove_cb(struct mlx5_hlist *list, 1465 struct mlx5_hlist_entry *entry); 1466 1467 int flow_dv_matcher_match_cb(struct mlx5_cache_list *list, 1468 struct mlx5_cache_entry *entry, void *ctx); 1469 struct mlx5_cache_entry *flow_dv_matcher_create_cb(struct mlx5_cache_list *list, 1470 struct mlx5_cache_entry *entry, void *ctx); 1471 void flow_dv_matcher_remove_cb(struct mlx5_cache_list *list, 1472 struct mlx5_cache_entry *entry); 1473 1474 int flow_dv_port_id_match_cb(struct mlx5_cache_list *list, 1475 struct mlx5_cache_entry *entry, void *cb_ctx); 1476 struct mlx5_cache_entry *flow_dv_port_id_create_cb(struct mlx5_cache_list *list, 1477 struct mlx5_cache_entry *entry, void *cb_ctx); 1478 void flow_dv_port_id_remove_cb(struct mlx5_cache_list *list, 1479 struct mlx5_cache_entry *entry); 1480 1481 int flow_dv_push_vlan_match_cb(struct mlx5_cache_list *list, 1482 struct mlx5_cache_entry *entry, void *cb_ctx); 1483 struct mlx5_cache_entry *flow_dv_push_vlan_create_cb 1484 (struct mlx5_cache_list *list, 1485 struct mlx5_cache_entry *entry, void *cb_ctx); 1486 void flow_dv_push_vlan_remove_cb(struct mlx5_cache_list *list, 1487 struct mlx5_cache_entry *entry); 1488 1489 int flow_dv_sample_match_cb(struct mlx5_cache_list *list, 1490 struct mlx5_cache_entry *entry, void *cb_ctx); 1491 struct mlx5_cache_entry *flow_dv_sample_create_cb 1492 (struct mlx5_cache_list *list, 1493 struct mlx5_cache_entry *entry, void *cb_ctx); 1494 void flow_dv_sample_remove_cb(struct mlx5_cache_list *list, 1495 struct mlx5_cache_entry *entry); 1496 1497 int flow_dv_dest_array_match_cb(struct mlx5_cache_list *list, 1498 struct mlx5_cache_entry *entry, void *cb_ctx); 1499 struct mlx5_cache_entry *flow_dv_dest_array_create_cb 1500 (struct mlx5_cache_list *list, 1501 struct mlx5_cache_entry *entry, void *cb_ctx); 1502 void flow_dv_dest_array_remove_cb(struct mlx5_cache_list *list, 1503 struct mlx5_cache_entry *entry); 1504 struct mlx5_aso_age_action *flow_aso_age_get_by_idx(struct rte_eth_dev *dev, 1505 uint32_t age_idx); 1506 #endif /* RTE_PMD_MLX5_FLOW_H_ */ 1507