xref: /dpdk/drivers/net/mlx5/mlx5_flow.h (revision 8f1d23ece06adff5eae9f1b4365bdbbd3abee2b2)
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2018 Mellanox Technologies, Ltd
3  */
4 
5 #ifndef RTE_PMD_MLX5_FLOW_H_
6 #define RTE_PMD_MLX5_FLOW_H_
7 
8 #include <stdalign.h>
9 #include <stdint.h>
10 #include <string.h>
11 #include <sys/queue.h>
12 
13 #include <rte_alarm.h>
14 #include <rte_mtr.h>
15 
16 #include <mlx5_glue.h>
17 #include <mlx5_prm.h>
18 
19 #include "mlx5.h"
20 
21 /* E-Switch Manager port, used for rte_flow_item_port_id. */
22 #define MLX5_PORT_ESW_MGR UINT32_MAX
23 
24 /* Private rte flow items. */
25 enum mlx5_rte_flow_item_type {
26 	MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN,
27 	MLX5_RTE_FLOW_ITEM_TYPE_TAG,
28 	MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE,
29 	MLX5_RTE_FLOW_ITEM_TYPE_VLAN,
30 	MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL,
31 };
32 
33 /* Private (internal) rte flow actions. */
34 enum mlx5_rte_flow_action_type {
35 	MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN,
36 	MLX5_RTE_FLOW_ACTION_TYPE_TAG,
37 	MLX5_RTE_FLOW_ACTION_TYPE_MARK,
38 	MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG,
39 	MLX5_RTE_FLOW_ACTION_TYPE_DEFAULT_MISS,
40 	MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET,
41 	MLX5_RTE_FLOW_ACTION_TYPE_AGE,
42 	MLX5_RTE_FLOW_ACTION_TYPE_COUNT,
43 	MLX5_RTE_FLOW_ACTION_TYPE_JUMP,
44 	MLX5_RTE_FLOW_ACTION_TYPE_RSS,
45 };
46 
47 #define MLX5_INDIRECT_ACTION_TYPE_OFFSET 30
48 
49 enum {
50 	MLX5_INDIRECT_ACTION_TYPE_RSS,
51 	MLX5_INDIRECT_ACTION_TYPE_AGE,
52 	MLX5_INDIRECT_ACTION_TYPE_COUNT,
53 	MLX5_INDIRECT_ACTION_TYPE_CT,
54 };
55 
56 /* Now, the maximal ports will be supported is 256, action number is 4M. */
57 #define MLX5_INDIRECT_ACT_CT_MAX_PORT 0x100
58 
59 #define MLX5_INDIRECT_ACT_CT_OWNER_SHIFT 22
60 #define MLX5_INDIRECT_ACT_CT_OWNER_MASK (MLX5_INDIRECT_ACT_CT_MAX_PORT - 1)
61 
62 /* 30-31: type, 22-29: owner port, 0-21: index. */
63 #define MLX5_INDIRECT_ACT_CT_GEN_IDX(owner, index) \
64 	((MLX5_INDIRECT_ACTION_TYPE_CT << MLX5_INDIRECT_ACTION_TYPE_OFFSET) | \
65 	 (((owner) & MLX5_INDIRECT_ACT_CT_OWNER_MASK) << \
66 	  MLX5_INDIRECT_ACT_CT_OWNER_SHIFT) | (index))
67 
68 #define MLX5_INDIRECT_ACT_CT_GET_OWNER(index) \
69 	(((index) >> MLX5_INDIRECT_ACT_CT_OWNER_SHIFT) & \
70 	 MLX5_INDIRECT_ACT_CT_OWNER_MASK)
71 
72 #define MLX5_INDIRECT_ACT_CT_GET_IDX(index) \
73 	((index) & ((1 << MLX5_INDIRECT_ACT_CT_OWNER_SHIFT) - 1))
74 
75 /* Matches on selected register. */
76 struct mlx5_rte_flow_item_tag {
77 	enum modify_reg id;
78 	uint32_t data;
79 };
80 
81 /* Modify selected register. */
82 struct mlx5_rte_flow_action_set_tag {
83 	enum modify_reg id;
84 	uint8_t offset;
85 	uint8_t length;
86 	uint32_t data;
87 };
88 
89 struct mlx5_flow_action_copy_mreg {
90 	enum modify_reg dst;
91 	enum modify_reg src;
92 };
93 
94 /* Matches on source queue. */
95 struct mlx5_rte_flow_item_tx_queue {
96 	uint32_t queue;
97 };
98 
99 /* Feature name to allocate metadata register. */
100 enum mlx5_feature_name {
101 	MLX5_HAIRPIN_RX,
102 	MLX5_HAIRPIN_TX,
103 	MLX5_METADATA_RX,
104 	MLX5_METADATA_TX,
105 	MLX5_METADATA_FDB,
106 	MLX5_FLOW_MARK,
107 	MLX5_APP_TAG,
108 	MLX5_COPY_MARK,
109 	MLX5_MTR_COLOR,
110 	MLX5_MTR_ID,
111 	MLX5_ASO_FLOW_HIT,
112 	MLX5_ASO_CONNTRACK,
113 	MLX5_SAMPLE_ID,
114 };
115 
116 /* Default queue number. */
117 #define MLX5_RSSQ_DEFAULT_NUM 16
118 
119 #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
120 #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
121 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
122 #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
123 #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
124 #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
125 
126 /* Pattern inner Layer bits. */
127 #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
128 #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
129 #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
130 #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
131 #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
132 #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
133 
134 /* Pattern tunnel Layer bits. */
135 #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
136 #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
137 #define MLX5_FLOW_LAYER_GRE (1u << 14)
138 #define MLX5_FLOW_LAYER_MPLS (1u << 15)
139 /* List of tunnel Layer bits continued below. */
140 
141 /* General pattern items bits. */
142 #define MLX5_FLOW_ITEM_METADATA (1u << 16)
143 #define MLX5_FLOW_ITEM_PORT_ID (1u << 17)
144 #define MLX5_FLOW_ITEM_TAG (1u << 18)
145 #define MLX5_FLOW_ITEM_MARK (1u << 19)
146 
147 /* Pattern MISC bits. */
148 #define MLX5_FLOW_LAYER_ICMP (1u << 20)
149 #define MLX5_FLOW_LAYER_ICMP6 (1u << 21)
150 #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22)
151 
152 /* Pattern tunnel Layer bits (continued). */
153 #define MLX5_FLOW_LAYER_IPIP (1u << 23)
154 #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24)
155 #define MLX5_FLOW_LAYER_NVGRE (1u << 25)
156 #define MLX5_FLOW_LAYER_GENEVE (1u << 26)
157 
158 /* Queue items. */
159 #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27)
160 
161 /* Pattern tunnel Layer bits (continued). */
162 #define MLX5_FLOW_LAYER_GTP (1u << 28)
163 
164 /* Pattern eCPRI Layer bit. */
165 #define MLX5_FLOW_LAYER_ECPRI (UINT64_C(1) << 29)
166 
167 /* IPv6 Fragment Extension Header bit. */
168 #define MLX5_FLOW_LAYER_OUTER_L3_IPV6_FRAG_EXT (1u << 30)
169 #define MLX5_FLOW_LAYER_INNER_L3_IPV6_FRAG_EXT (1u << 31)
170 
171 /* Pattern tunnel Layer bits (continued). */
172 #define MLX5_FLOW_LAYER_GENEVE_OPT (UINT64_C(1) << 32)
173 #define MLX5_FLOW_LAYER_GTP_PSC (UINT64_C(1) << 33)
174 
175 /* INTEGRITY item bits */
176 #define MLX5_FLOW_ITEM_OUTER_INTEGRITY (UINT64_C(1) << 34)
177 #define MLX5_FLOW_ITEM_INNER_INTEGRITY (UINT64_C(1) << 35)
178 #define MLX5_FLOW_ITEM_INTEGRITY \
179 	(MLX5_FLOW_ITEM_OUTER_INTEGRITY | MLX5_FLOW_ITEM_INNER_INTEGRITY)
180 
181 /* Conntrack item. */
182 #define MLX5_FLOW_LAYER_ASO_CT (UINT64_C(1) << 36)
183 
184 /* Flex item */
185 #define MLX5_FLOW_ITEM_OUTER_FLEX (UINT64_C(1) << 37)
186 #define MLX5_FLOW_ITEM_INNER_FLEX (UINT64_C(1) << 38)
187 #define MLX5_FLOW_ITEM_FLEX_TUNNEL (UINT64_C(1) << 39)
188 
189 /* ESP item */
190 #define MLX5_FLOW_ITEM_ESP (UINT64_C(1) << 40)
191 
192 /* Port Representor/Represented Port item */
193 #define MLX5_FLOW_ITEM_PORT_REPRESENTOR (UINT64_C(1) << 41)
194 #define MLX5_FLOW_ITEM_REPRESENTED_PORT (UINT64_C(1) << 42)
195 
196 /* Outer Masks. */
197 #define MLX5_FLOW_LAYER_OUTER_L3 \
198 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
199 #define MLX5_FLOW_LAYER_OUTER_L4 \
200 	(MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
201 #define MLX5_FLOW_LAYER_OUTER \
202 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
203 	 MLX5_FLOW_LAYER_OUTER_L4)
204 
205 /* Tunnel Masks. */
206 #define MLX5_FLOW_LAYER_TUNNEL \
207 	(MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
208 	 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \
209 	 MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \
210 	 MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP | \
211 	 MLX5_FLOW_ITEM_FLEX_TUNNEL)
212 
213 /* Inner Masks. */
214 #define MLX5_FLOW_LAYER_INNER_L3 \
215 	(MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
216 #define MLX5_FLOW_LAYER_INNER_L4 \
217 	(MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
218 #define MLX5_FLOW_LAYER_INNER \
219 	(MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
220 	 MLX5_FLOW_LAYER_INNER_L4)
221 
222 /* Layer Masks. */
223 #define MLX5_FLOW_LAYER_L2 \
224 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
225 #define MLX5_FLOW_LAYER_L3_IPV4 \
226 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
227 #define MLX5_FLOW_LAYER_L3_IPV6 \
228 	(MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
229 #define MLX5_FLOW_LAYER_L3 \
230 	(MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
231 #define MLX5_FLOW_LAYER_L4 \
232 	(MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
233 
234 /* Actions */
235 #define MLX5_FLOW_ACTION_DROP (1u << 0)
236 #define MLX5_FLOW_ACTION_QUEUE (1u << 1)
237 #define MLX5_FLOW_ACTION_RSS (1u << 2)
238 #define MLX5_FLOW_ACTION_FLAG (1u << 3)
239 #define MLX5_FLOW_ACTION_MARK (1u << 4)
240 #define MLX5_FLOW_ACTION_COUNT (1u << 5)
241 #define MLX5_FLOW_ACTION_PORT_ID (1u << 6)
242 #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7)
243 #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8)
244 #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9)
245 #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10)
246 #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11)
247 #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12)
248 #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13)
249 #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14)
250 #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15)
251 #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16)
252 #define MLX5_FLOW_ACTION_JUMP (1u << 17)
253 #define MLX5_FLOW_ACTION_SET_TTL (1u << 18)
254 #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19)
255 #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20)
256 #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21)
257 #define MLX5_FLOW_ACTION_ENCAP (1u << 22)
258 #define MLX5_FLOW_ACTION_DECAP (1u << 23)
259 #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24)
260 #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25)
261 #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26)
262 #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27)
263 #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28)
264 #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29)
265 #define MLX5_FLOW_ACTION_SET_META (1ull << 30)
266 #define MLX5_FLOW_ACTION_METER (1ull << 31)
267 #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32)
268 #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33)
269 #define MLX5_FLOW_ACTION_AGE (1ull << 34)
270 #define MLX5_FLOW_ACTION_DEFAULT_MISS (1ull << 35)
271 #define MLX5_FLOW_ACTION_SAMPLE (1ull << 36)
272 #define MLX5_FLOW_ACTION_TUNNEL_SET (1ull << 37)
273 #define MLX5_FLOW_ACTION_TUNNEL_MATCH (1ull << 38)
274 #define MLX5_FLOW_ACTION_MODIFY_FIELD (1ull << 39)
275 #define MLX5_FLOW_ACTION_METER_WITH_TERMINATED_POLICY (1ull << 40)
276 #define MLX5_FLOW_ACTION_CT (1ull << 41)
277 
278 #define MLX5_FLOW_FATE_ACTIONS \
279 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \
280 	 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP | \
281 	 MLX5_FLOW_ACTION_DEFAULT_MISS | \
282 	 MLX5_FLOW_ACTION_METER_WITH_TERMINATED_POLICY)
283 
284 #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \
285 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \
286 	 MLX5_FLOW_ACTION_JUMP | MLX5_FLOW_ACTION_METER_WITH_TERMINATED_POLICY)
287 
288 #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
289 				      MLX5_FLOW_ACTION_SET_IPV4_DST | \
290 				      MLX5_FLOW_ACTION_SET_IPV6_SRC | \
291 				      MLX5_FLOW_ACTION_SET_IPV6_DST | \
292 				      MLX5_FLOW_ACTION_SET_TP_SRC | \
293 				      MLX5_FLOW_ACTION_SET_TP_DST | \
294 				      MLX5_FLOW_ACTION_SET_TTL | \
295 				      MLX5_FLOW_ACTION_DEC_TTL | \
296 				      MLX5_FLOW_ACTION_SET_MAC_SRC | \
297 				      MLX5_FLOW_ACTION_SET_MAC_DST | \
298 				      MLX5_FLOW_ACTION_INC_TCP_SEQ | \
299 				      MLX5_FLOW_ACTION_DEC_TCP_SEQ | \
300 				      MLX5_FLOW_ACTION_INC_TCP_ACK | \
301 				      MLX5_FLOW_ACTION_DEC_TCP_ACK | \
302 				      MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \
303 				      MLX5_FLOW_ACTION_SET_TAG | \
304 				      MLX5_FLOW_ACTION_MARK_EXT | \
305 				      MLX5_FLOW_ACTION_SET_META | \
306 				      MLX5_FLOW_ACTION_SET_IPV4_DSCP | \
307 				      MLX5_FLOW_ACTION_SET_IPV6_DSCP | \
308 				      MLX5_FLOW_ACTION_MODIFY_FIELD)
309 
310 #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \
311 				MLX5_FLOW_ACTION_OF_PUSH_VLAN)
312 
313 #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP)
314 
315 #ifndef IPPROTO_MPLS
316 #define IPPROTO_MPLS 137
317 #endif
318 
319 /* UDP port number for MPLS */
320 #define MLX5_UDP_PORT_MPLS 6635
321 
322 /* UDP port numbers for VxLAN. */
323 #define MLX5_UDP_PORT_VXLAN 4789
324 #define MLX5_UDP_PORT_VXLAN_GPE 4790
325 
326 /* UDP port numbers for GENEVE. */
327 #define MLX5_UDP_PORT_GENEVE 6081
328 
329 /* Lowest priority indicator. */
330 #define MLX5_FLOW_LOWEST_PRIO_INDICATOR ((uint32_t)-1)
331 
332 /*
333  * Max priority for ingress\egress flow groups
334  * greater than 0 and for any transfer flow group.
335  * From user configation: 0 - 21843.
336  */
337 #define MLX5_NON_ROOT_FLOW_MAX_PRIO	(21843 + 1)
338 
339 /*
340  * Number of sub priorities.
341  * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
342  * matching on the NIC (firmware dependent) L4 most have the higher priority
343  * followed by L3 and ending with L2.
344  */
345 #define MLX5_PRIORITY_MAP_L2 2
346 #define MLX5_PRIORITY_MAP_L3 1
347 #define MLX5_PRIORITY_MAP_L4 0
348 #define MLX5_PRIORITY_MAP_MAX 3
349 
350 /* Valid layer type for IPV4 RSS. */
351 #define MLX5_IPV4_LAYER_TYPES \
352 	(RTE_ETH_RSS_IPV4 | RTE_ETH_RSS_FRAG_IPV4 | \
353 	 RTE_ETH_RSS_NONFRAG_IPV4_TCP | RTE_ETH_RSS_NONFRAG_IPV4_UDP | \
354 	 RTE_ETH_RSS_NONFRAG_IPV4_OTHER)
355 
356 /* IBV hash source bits  for IPV4. */
357 #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
358 
359 /* Valid layer type for IPV6 RSS. */
360 #define MLX5_IPV6_LAYER_TYPES \
361 	(RTE_ETH_RSS_IPV6 | RTE_ETH_RSS_FRAG_IPV6 | RTE_ETH_RSS_NONFRAG_IPV6_TCP | \
362 	 RTE_ETH_RSS_NONFRAG_IPV6_UDP | RTE_ETH_RSS_IPV6_EX  | RTE_ETH_RSS_IPV6_TCP_EX | \
363 	 RTE_ETH_RSS_IPV6_UDP_EX | RTE_ETH_RSS_NONFRAG_IPV6_OTHER)
364 
365 /* IBV hash source bits  for IPV6. */
366 #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
367 
368 /* IBV hash bits for L3 SRC. */
369 #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6)
370 
371 /* IBV hash bits for L3 DST. */
372 #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6)
373 
374 /* IBV hash bits for TCP. */
375 #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
376 			      IBV_RX_HASH_DST_PORT_TCP)
377 
378 /* IBV hash bits for UDP. */
379 #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \
380 			      IBV_RX_HASH_DST_PORT_UDP)
381 
382 /* IBV hash bits for L4 SRC. */
383 #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
384 				 IBV_RX_HASH_SRC_PORT_UDP)
385 
386 /* IBV hash bits for L4 DST. */
387 #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \
388 				 IBV_RX_HASH_DST_PORT_UDP)
389 
390 /* Geneve header first 16Bit */
391 #define MLX5_GENEVE_VER_MASK 0x3
392 #define MLX5_GENEVE_VER_SHIFT 14
393 #define MLX5_GENEVE_VER_VAL(a) \
394 		(((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK))
395 #define MLX5_GENEVE_OPTLEN_MASK 0x3F
396 #define MLX5_GENEVE_OPTLEN_SHIFT 8
397 #define MLX5_GENEVE_OPTLEN_VAL(a) \
398 	    (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK))
399 #define MLX5_GENEVE_OAMF_MASK 0x1
400 #define MLX5_GENEVE_OAMF_SHIFT 7
401 #define MLX5_GENEVE_OAMF_VAL(a) \
402 		(((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK))
403 #define MLX5_GENEVE_CRITO_MASK 0x1
404 #define MLX5_GENEVE_CRITO_SHIFT 6
405 #define MLX5_GENEVE_CRITO_VAL(a) \
406 		(((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK))
407 #define MLX5_GENEVE_RSVD_MASK 0x3F
408 #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK))
409 /*
410  * The length of the Geneve options fields, expressed in four byte multiples,
411  * not including the eight byte fixed tunnel.
412  */
413 #define MLX5_GENEVE_OPT_LEN_0 14
414 #define MLX5_GENEVE_OPT_LEN_1 63
415 
416 #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_ether_hdr) + \
417 					  sizeof(struct rte_ipv4_hdr))
418 /* GTP extension header flag. */
419 #define MLX5_GTP_EXT_HEADER_FLAG 4
420 
421 /* GTP extension header PDU type shift. */
422 #define MLX5_GTP_PDU_TYPE_SHIFT(a) ((a) << 4)
423 
424 /* IPv4 fragment_offset field contains relevant data in bits 2 to 15. */
425 #define MLX5_IPV4_FRAG_OFFSET_MASK \
426 		(RTE_IPV4_HDR_OFFSET_MASK | RTE_IPV4_HDR_MF_FLAG)
427 
428 /* Specific item's fields can accept a range of values (using spec and last). */
429 #define MLX5_ITEM_RANGE_NOT_ACCEPTED	false
430 #define MLX5_ITEM_RANGE_ACCEPTED	true
431 
432 /* Software header modify action numbers of a flow. */
433 #define MLX5_ACT_NUM_MDF_IPV4		1
434 #define MLX5_ACT_NUM_MDF_IPV6		4
435 #define MLX5_ACT_NUM_MDF_MAC		2
436 #define MLX5_ACT_NUM_MDF_VID		1
437 #define MLX5_ACT_NUM_MDF_PORT		1
438 #define MLX5_ACT_NUM_MDF_TTL		1
439 #define MLX5_ACT_NUM_DEC_TTL		MLX5_ACT_NUM_MDF_TTL
440 #define MLX5_ACT_NUM_MDF_TCPSEQ		1
441 #define MLX5_ACT_NUM_MDF_TCPACK		1
442 #define MLX5_ACT_NUM_SET_REG		1
443 #define MLX5_ACT_NUM_SET_TAG		1
444 #define MLX5_ACT_NUM_CPY_MREG		MLX5_ACT_NUM_SET_TAG
445 #define MLX5_ACT_NUM_SET_MARK		MLX5_ACT_NUM_SET_TAG
446 #define MLX5_ACT_NUM_SET_META		MLX5_ACT_NUM_SET_TAG
447 #define MLX5_ACT_NUM_SET_DSCP		1
448 
449 /* Maximum number of fields to modify in MODIFY_FIELD */
450 #define MLX5_ACT_MAX_MOD_FIELDS 5
451 
452 /* Syndrome bits definition for connection tracking. */
453 #define MLX5_CT_SYNDROME_VALID		(0x0 << 6)
454 #define MLX5_CT_SYNDROME_INVALID	(0x1 << 6)
455 #define MLX5_CT_SYNDROME_TRAP		(0x2 << 6)
456 #define MLX5_CT_SYNDROME_STATE_CHANGE	(0x1 << 1)
457 #define MLX5_CT_SYNDROME_BAD_PACKET	(0x1 << 0)
458 
459 enum mlx5_flow_drv_type {
460 	MLX5_FLOW_TYPE_MIN,
461 	MLX5_FLOW_TYPE_DV,
462 	MLX5_FLOW_TYPE_VERBS,
463 	MLX5_FLOW_TYPE_HW,
464 	MLX5_FLOW_TYPE_MAX,
465 };
466 
467 /* Fate action type. */
468 enum mlx5_flow_fate_type {
469 	MLX5_FLOW_FATE_NONE, /* Egress flow. */
470 	MLX5_FLOW_FATE_QUEUE,
471 	MLX5_FLOW_FATE_JUMP,
472 	MLX5_FLOW_FATE_PORT_ID,
473 	MLX5_FLOW_FATE_DROP,
474 	MLX5_FLOW_FATE_DEFAULT_MISS,
475 	MLX5_FLOW_FATE_SHARED_RSS,
476 	MLX5_FLOW_FATE_MTR,
477 	MLX5_FLOW_FATE_MAX,
478 };
479 
480 /* Matcher PRM representation */
481 struct mlx5_flow_dv_match_params {
482 	size_t size;
483 	/**< Size of match value. Do NOT split size and key! */
484 	uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
485 	/**< Matcher value. This value is used as the mask or as a key. */
486 };
487 
488 /* Matcher structure. */
489 struct mlx5_flow_dv_matcher {
490 	struct mlx5_list_entry entry; /**< Pointer to the next element. */
491 	struct mlx5_flow_tbl_resource *tbl;
492 	/**< Pointer to the table(group) the matcher associated with. */
493 	void *matcher_object; /**< Pointer to DV matcher */
494 	uint16_t crc; /**< CRC of key. */
495 	uint16_t priority; /**< Priority of matcher. */
496 	struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
497 };
498 
499 #define MLX5_ENCAP_MAX_LEN 132
500 
501 /* Encap/decap resource structure. */
502 struct mlx5_flow_dv_encap_decap_resource {
503 	struct mlx5_list_entry entry;
504 	/* Pointer to next element. */
505 	uint32_t refcnt; /**< Reference counter. */
506 	void *action;
507 	/**< Encap/decap action object. */
508 	uint8_t buf[MLX5_ENCAP_MAX_LEN];
509 	size_t size;
510 	uint8_t reformat_type;
511 	uint8_t ft_type;
512 	uint64_t flags; /**< Flags for RDMA API. */
513 	uint32_t idx; /**< Index for the index memory pool. */
514 };
515 
516 /* Tag resource structure. */
517 struct mlx5_flow_dv_tag_resource {
518 	struct mlx5_list_entry entry;
519 	/**< hash list entry for tag resource, tag value as the key. */
520 	void *action;
521 	/**< Tag action object. */
522 	uint32_t refcnt; /**< Reference counter. */
523 	uint32_t idx; /**< Index for the index memory pool. */
524 	uint32_t tag_id; /**< Tag ID. */
525 };
526 
527 /* Modify resource structure */
528 struct mlx5_flow_dv_modify_hdr_resource {
529 	struct mlx5_list_entry entry;
530 	void *action; /**< Modify header action object. */
531 	uint32_t idx;
532 	/* Key area for hash list matching: */
533 	uint8_t ft_type; /**< Flow table type, Rx or Tx. */
534 	uint8_t actions_num; /**< Number of modification actions. */
535 	bool root; /**< Whether action is in root table. */
536 	struct mlx5_modification_cmd actions[];
537 	/**< Modification actions. */
538 } __rte_packed;
539 
540 /* Modify resource key of the hash organization. */
541 union mlx5_flow_modify_hdr_key {
542 	struct {
543 		uint32_t ft_type:8;	/**< Flow table type, Rx or Tx. */
544 		uint32_t actions_num:5;	/**< Number of modification actions. */
545 		uint32_t group:19;	/**< Flow group id. */
546 		uint32_t cksum;		/**< Actions check sum. */
547 	};
548 	uint64_t v64;			/**< full 64bits value of key */
549 };
550 
551 /* Jump action resource structure. */
552 struct mlx5_flow_dv_jump_tbl_resource {
553 	void *action; /**< Pointer to the rdma core action. */
554 };
555 
556 /* Port ID resource structure. */
557 struct mlx5_flow_dv_port_id_action_resource {
558 	struct mlx5_list_entry entry;
559 	void *action; /**< Action object. */
560 	uint32_t port_id; /**< Port ID value. */
561 	uint32_t idx; /**< Indexed pool memory index. */
562 };
563 
564 /* Push VLAN action resource structure */
565 struct mlx5_flow_dv_push_vlan_action_resource {
566 	struct mlx5_list_entry entry; /* Cache entry. */
567 	void *action; /**< Action object. */
568 	uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */
569 	rte_be32_t vlan_tag; /**< VLAN tag value. */
570 	uint32_t idx; /**< Indexed pool memory index. */
571 };
572 
573 /* Metadata register copy table entry. */
574 struct mlx5_flow_mreg_copy_resource {
575 	/*
576 	 * Hash list entry for copy table.
577 	 *  - Key is 32/64-bit MARK action ID.
578 	 *  - MUST be the first entry.
579 	 */
580 	struct mlx5_list_entry hlist_ent;
581 	LIST_ENTRY(mlx5_flow_mreg_copy_resource) next;
582 	/* List entry for device flows. */
583 	uint32_t idx;
584 	uint32_t rix_flow; /* Built flow for copy. */
585 	uint32_t mark_id;
586 };
587 
588 /* Table tunnel parameter. */
589 struct mlx5_flow_tbl_tunnel_prm {
590 	const struct mlx5_flow_tunnel *tunnel;
591 	uint32_t group_id;
592 	bool external;
593 };
594 
595 /* Table data structure of the hash organization. */
596 struct mlx5_flow_tbl_data_entry {
597 	struct mlx5_list_entry entry;
598 	/**< hash list entry, 64-bits key inside. */
599 	struct mlx5_flow_tbl_resource tbl;
600 	/**< flow table resource. */
601 	struct mlx5_list *matchers;
602 	/**< matchers' header associated with the flow table. */
603 	struct mlx5_flow_dv_jump_tbl_resource jump;
604 	/**< jump resource, at most one for each table created. */
605 	uint32_t idx; /**< index for the indexed mempool. */
606 	/**< tunnel offload */
607 	const struct mlx5_flow_tunnel *tunnel;
608 	uint32_t group_id;
609 	uint32_t external:1;
610 	uint32_t tunnel_offload:1; /* Tunnel offload table or not. */
611 	uint32_t is_egress:1; /**< Egress table. */
612 	uint32_t is_transfer:1; /**< Transfer table. */
613 	uint32_t dummy:1; /**<  DR table. */
614 	uint32_t id:22; /**< Table ID. */
615 	uint32_t reserve:5; /**< Reserved to future using. */
616 	uint32_t level; /**< Table level. */
617 };
618 
619 /* Sub rdma-core actions list. */
620 struct mlx5_flow_sub_actions_list {
621 	uint32_t actions_num; /**< Number of sample actions. */
622 	uint64_t action_flags;
623 	void *dr_queue_action;
624 	void *dr_tag_action;
625 	void *dr_cnt_action;
626 	void *dr_port_id_action;
627 	void *dr_encap_action;
628 	void *dr_jump_action;
629 };
630 
631 /* Sample sub-actions resource list. */
632 struct mlx5_flow_sub_actions_idx {
633 	uint32_t rix_hrxq; /**< Hash Rx queue object index. */
634 	uint32_t rix_tag; /**< Index to the tag action. */
635 	uint32_t rix_port_id_action; /**< Index to port ID action resource. */
636 	uint32_t rix_encap_decap; /**< Index to encap/decap resource. */
637 	uint32_t rix_jump; /**< Index to the jump action resource. */
638 };
639 
640 /* Sample action resource structure. */
641 struct mlx5_flow_dv_sample_resource {
642 	struct mlx5_list_entry entry; /**< Cache entry. */
643 	union {
644 		void *verbs_action; /**< Verbs sample action object. */
645 		void **sub_actions; /**< Sample sub-action array. */
646 	};
647 	struct rte_eth_dev *dev; /**< Device registers the action. */
648 	uint32_t idx; /** Sample object index. */
649 	uint8_t ft_type; /** Flow Table Type */
650 	uint32_t ft_id; /** Flow Table Level */
651 	uint32_t ratio;   /** Sample Ratio */
652 	uint64_t set_action; /** Restore reg_c0 value */
653 	void *normal_path_tbl; /** Flow Table pointer */
654 	struct mlx5_flow_sub_actions_idx sample_idx;
655 	/**< Action index resources. */
656 	struct mlx5_flow_sub_actions_list sample_act;
657 	/**< Action resources. */
658 };
659 
660 #define MLX5_MAX_DEST_NUM	2
661 
662 /* Destination array action resource structure. */
663 struct mlx5_flow_dv_dest_array_resource {
664 	struct mlx5_list_entry entry; /**< Cache entry. */
665 	uint32_t idx; /** Destination array action object index. */
666 	uint8_t ft_type; /** Flow Table Type */
667 	uint8_t num_of_dest; /**< Number of destination actions. */
668 	struct rte_eth_dev *dev; /**< Device registers the action. */
669 	void *action; /**< Pointer to the rdma core action. */
670 	struct mlx5_flow_sub_actions_idx sample_idx[MLX5_MAX_DEST_NUM];
671 	/**< Action index resources. */
672 	struct mlx5_flow_sub_actions_list sample_act[MLX5_MAX_DEST_NUM];
673 	/**< Action resources. */
674 };
675 
676 /* PMD flow priority for tunnel */
677 #define MLX5_TUNNEL_PRIO_GET(rss_desc) \
678 	((rss_desc)->level >= 2 ? MLX5_PRIORITY_MAP_L2 : MLX5_PRIORITY_MAP_L4)
679 
680 
681 /** Device flow handle structure for DV mode only. */
682 struct mlx5_flow_handle_dv {
683 	/* Flow DV api: */
684 	struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
685 	struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
686 	/**< Pointer to modify header resource in cache. */
687 	uint32_t rix_encap_decap;
688 	/**< Index to encap/decap resource in cache. */
689 	uint32_t rix_push_vlan;
690 	/**< Index to push VLAN action resource in cache. */
691 	uint32_t rix_tag;
692 	/**< Index to the tag action. */
693 	uint32_t rix_sample;
694 	/**< Index to sample action resource in cache. */
695 	uint32_t rix_dest_array;
696 	/**< Index to destination array resource in cache. */
697 } __rte_packed;
698 
699 /** Device flow handle structure: used both for creating & destroying. */
700 struct mlx5_flow_handle {
701 	SILIST_ENTRY(uint32_t)next;
702 	struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */
703 	/**< Index to next device flow handle. */
704 	uint64_t layers;
705 	/**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
706 	void *drv_flow; /**< pointer to driver flow object. */
707 	uint32_t split_flow_id:27; /**< Sub flow unique match flow id. */
708 	uint32_t is_meter_flow_id:1; /**< Indicate if flow_id is for meter. */
709 	uint32_t fate_action:3; /**< Fate action type. */
710 	union {
711 		uint32_t rix_hrxq; /**< Hash Rx queue object index. */
712 		uint32_t rix_jump; /**< Index to the jump action resource. */
713 		uint32_t rix_port_id_action;
714 		/**< Index to port ID action resource. */
715 		uint32_t rix_fate;
716 		/**< Generic value indicates the fate action. */
717 		uint32_t rix_default_fate;
718 		/**< Indicates default miss fate action. */
719 		uint32_t rix_srss;
720 		/**< Indicates shared RSS fate action. */
721 	};
722 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
723 	struct mlx5_flow_handle_dv dvh;
724 #endif
725 	uint8_t flex_item; /**< referenced Flex Item bitmask. */
726 } __rte_packed;
727 
728 /*
729  * Size for Verbs device flow handle structure only. Do not use the DV only
730  * structure in Verbs. No DV flows attributes will be accessed.
731  * Macro offsetof() could also be used here.
732  */
733 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
734 #define MLX5_FLOW_HANDLE_VERBS_SIZE \
735 	(sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv))
736 #else
737 #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle))
738 #endif
739 
740 /** Device flow structure only for DV flow creation. */
741 struct mlx5_flow_dv_workspace {
742 	uint32_t group; /**< The group index. */
743 	uint32_t table_id; /**< Flow table identifier. */
744 	uint8_t transfer; /**< 1 if the flow is E-Switch flow. */
745 	int actions_n; /**< number of actions. */
746 	void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */
747 	struct mlx5_flow_dv_encap_decap_resource *encap_decap;
748 	/**< Pointer to encap/decap resource in cache. */
749 	struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res;
750 	/**< Pointer to push VLAN action resource in cache. */
751 	struct mlx5_flow_dv_tag_resource *tag_resource;
752 	/**< pointer to the tag action. */
753 	struct mlx5_flow_dv_port_id_action_resource *port_id_action;
754 	/**< Pointer to port ID action resource. */
755 	struct mlx5_flow_dv_jump_tbl_resource *jump;
756 	/**< Pointer to the jump action resource. */
757 	struct mlx5_flow_dv_match_params value;
758 	/**< Holds the value that the packet is compared to. */
759 	struct mlx5_flow_dv_sample_resource *sample_res;
760 	/**< Pointer to the sample action resource. */
761 	struct mlx5_flow_dv_dest_array_resource *dest_array_res;
762 	/**< Pointer to the destination array resource. */
763 };
764 
765 #ifdef HAVE_INFINIBAND_VERBS_H
766 /*
767  * Maximal Verbs flow specifications & actions size.
768  * Some elements are mutually exclusive, but enough space should be allocated.
769  * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers.
770  *               2. One tunnel header (exception: GRE + MPLS),
771  *                  SPEC length: GRE == tunnel.
772  * Actions: 1. 1 Mark OR Flag.
773  *          2. 1 Drop (if any).
774  *          3. No limitation for counters, but it makes no sense to support too
775  *             many counters in a single device flow.
776  */
777 #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
778 #define MLX5_VERBS_MAX_SPEC_SIZE \
779 		( \
780 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
781 			      sizeof(struct ibv_flow_spec_ipv6) + \
782 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
783 			sizeof(struct ibv_flow_spec_gre) + \
784 			sizeof(struct ibv_flow_spec_mpls)) \
785 		)
786 #else
787 #define MLX5_VERBS_MAX_SPEC_SIZE \
788 		( \
789 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
790 			      sizeof(struct ibv_flow_spec_ipv6) + \
791 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
792 			sizeof(struct ibv_flow_spec_tunnel)) \
793 		)
794 #endif
795 
796 #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \
797 	defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
798 #define MLX5_VERBS_MAX_ACT_SIZE \
799 		( \
800 			sizeof(struct ibv_flow_spec_action_tag) + \
801 			sizeof(struct ibv_flow_spec_action_drop) + \
802 			sizeof(struct ibv_flow_spec_counter_action) * 4 \
803 		)
804 #else
805 #define MLX5_VERBS_MAX_ACT_SIZE \
806 		( \
807 			sizeof(struct ibv_flow_spec_action_tag) + \
808 			sizeof(struct ibv_flow_spec_action_drop) \
809 		)
810 #endif
811 
812 #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \
813 		(MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE)
814 
815 /** Device flow structure only for Verbs flow creation. */
816 struct mlx5_flow_verbs_workspace {
817 	unsigned int size; /**< Size of the attribute. */
818 	struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */
819 	uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE];
820 	/**< Specifications & actions buffer of verbs flow. */
821 };
822 #endif /* HAVE_INFINIBAND_VERBS_H */
823 
824 #define MLX5_SCALE_FLOW_GROUP_BIT 0
825 #define MLX5_SCALE_JUMP_FLOW_GROUP_BIT 1
826 
827 /** Maximal number of device sub-flows supported. */
828 #define MLX5_NUM_MAX_DEV_FLOWS 32
829 
830 /**
831  * tunnel offload rules type
832  */
833 enum mlx5_tof_rule_type {
834 	MLX5_TUNNEL_OFFLOAD_NONE = 0,
835 	MLX5_TUNNEL_OFFLOAD_SET_RULE,
836 	MLX5_TUNNEL_OFFLOAD_MATCH_RULE,
837 	MLX5_TUNNEL_OFFLOAD_MISS_RULE,
838 };
839 
840 /** Device flow structure. */
841 __extension__
842 struct mlx5_flow {
843 	struct rte_flow *flow; /**< Pointer to the main flow. */
844 	uint32_t flow_idx; /**< The memory pool index to the main flow. */
845 	uint64_t hash_fields; /**< Hash Rx queue hash fields. */
846 	uint64_t act_flags;
847 	/**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
848 	bool external; /**< true if the flow is created external to PMD. */
849 	uint8_t ingress:1; /**< 1 if the flow is ingress. */
850 	uint8_t skip_scale:2;
851 	/**
852 	 * Each Bit be set to 1 if Skip the scale the flow group with factor.
853 	 * If bit0 be set to 1, then skip the scale the original flow group;
854 	 * If bit1 be set to 1, then skip the scale the jump flow group if
855 	 * having jump action.
856 	 * 00: Enable scale in a flow, default value.
857 	 * 01: Skip scale the flow group with factor, enable scale the group
858 	 * of jump action.
859 	 * 10: Enable scale the group with factor, skip scale the group of
860 	 * jump action.
861 	 * 11: Skip scale the table with factor both for flow group and jump
862 	 * group.
863 	 */
864 	union {
865 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
866 		struct mlx5_flow_dv_workspace dv;
867 #endif
868 #ifdef HAVE_INFINIBAND_VERBS_H
869 		struct mlx5_flow_verbs_workspace verbs;
870 #endif
871 	};
872 	struct mlx5_flow_handle *handle;
873 	uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */
874 	const struct mlx5_flow_tunnel *tunnel;
875 	enum mlx5_tof_rule_type tof_type;
876 };
877 
878 /* Flow meter state. */
879 #define MLX5_FLOW_METER_DISABLE 0
880 #define MLX5_FLOW_METER_ENABLE 1
881 
882 #define MLX5_ASO_WQE_CQE_RESPONSE_DELAY 10u
883 #define MLX5_MTR_POLL_WQE_CQE_TIMES 100000u
884 
885 #define MLX5_CT_POLL_WQE_CQE_TIMES MLX5_MTR_POLL_WQE_CQE_TIMES
886 
887 #define MLX5_MAN_WIDTH 8
888 /* Legacy Meter parameter structure. */
889 struct mlx5_legacy_flow_meter {
890 	struct mlx5_flow_meter_info fm;
891 	/* Must be the first in struct. */
892 	TAILQ_ENTRY(mlx5_legacy_flow_meter) next;
893 	/**< Pointer to the next flow meter structure. */
894 	uint32_t idx;
895 	/* Index to meter object. */
896 };
897 
898 #define MLX5_MAX_TUNNELS 256
899 #define MLX5_TNL_MISS_RULE_PRIORITY 3
900 #define MLX5_TNL_MISS_FDB_JUMP_GRP  0x1234faac
901 
902 /*
903  * When tunnel offload is active, all JUMP group ids are converted
904  * using the same method. That conversion is applied both to tunnel and
905  * regular rule types.
906  * Group ids used in tunnel rules are relative to it's tunnel (!).
907  * Application can create number of steer rules, using the same
908  * tunnel, with different group id in each rule.
909  * Each tunnel stores its groups internally in PMD tunnel object.
910  * Groups used in regular rules do not belong to any tunnel and are stored
911  * in tunnel hub.
912  */
913 
914 struct mlx5_flow_tunnel {
915 	LIST_ENTRY(mlx5_flow_tunnel) chain;
916 	struct rte_flow_tunnel app_tunnel;	/** app tunnel copy */
917 	uint32_t tunnel_id;			/** unique tunnel ID */
918 	uint32_t refctn;
919 	struct rte_flow_action action;
920 	struct rte_flow_item item;
921 	struct mlx5_hlist *groups;		/** tunnel groups */
922 };
923 
924 /** PMD tunnel related context */
925 struct mlx5_flow_tunnel_hub {
926 	/* Tunnels list
927 	 * Access to the list MUST be MT protected
928 	 */
929 	LIST_HEAD(, mlx5_flow_tunnel) tunnels;
930 	 /* protect access to the tunnels list */
931 	rte_spinlock_t sl;
932 	struct mlx5_hlist *groups;		/** non tunnel groups */
933 };
934 
935 /* convert jump group to flow table ID in tunnel rules */
936 struct tunnel_tbl_entry {
937 	struct mlx5_list_entry hash;
938 	uint32_t flow_table;
939 	uint32_t tunnel_id;
940 	uint32_t group;
941 };
942 
943 static inline uint32_t
944 tunnel_id_to_flow_tbl(uint32_t id)
945 {
946 	return id | (1u << 16);
947 }
948 
949 static inline uint32_t
950 tunnel_flow_tbl_to_id(uint32_t flow_tbl)
951 {
952 	return flow_tbl & ~(1u << 16);
953 }
954 
955 union tunnel_tbl_key {
956 	uint64_t val;
957 	struct {
958 		uint32_t tunnel_id;
959 		uint32_t group;
960 	};
961 };
962 
963 static inline struct mlx5_flow_tunnel_hub *
964 mlx5_tunnel_hub(struct rte_eth_dev *dev)
965 {
966 	struct mlx5_priv *priv = dev->data->dev_private;
967 	return priv->sh->tunnel_hub;
968 }
969 
970 static inline bool
971 is_tunnel_offload_active(const struct rte_eth_dev *dev)
972 {
973 #ifdef HAVE_IBV_FLOW_DV_SUPPORT
974 	const struct mlx5_priv *priv = dev->data->dev_private;
975 	return !!priv->sh->config.dv_miss_info;
976 #else
977 	RTE_SET_USED(dev);
978 	return false;
979 #endif
980 }
981 
982 static inline bool
983 is_flow_tunnel_match_rule(enum mlx5_tof_rule_type tof_rule_type)
984 {
985 	return tof_rule_type == MLX5_TUNNEL_OFFLOAD_MATCH_RULE;
986 }
987 
988 static inline bool
989 is_flow_tunnel_steer_rule(enum mlx5_tof_rule_type tof_rule_type)
990 {
991 	return tof_rule_type == MLX5_TUNNEL_OFFLOAD_SET_RULE;
992 }
993 
994 static inline const struct mlx5_flow_tunnel *
995 flow_actions_to_tunnel(const struct rte_flow_action actions[])
996 {
997 	return actions[0].conf;
998 }
999 
1000 static inline const struct mlx5_flow_tunnel *
1001 flow_items_to_tunnel(const struct rte_flow_item items[])
1002 {
1003 	return items[0].spec;
1004 }
1005 
1006 /* Flow structure. */
1007 struct rte_flow {
1008 	uint32_t dev_handles;
1009 	/**< Device flow handles that are part of the flow. */
1010 	uint32_t type:2;
1011 	uint32_t drv_type:2; /**< Driver type. */
1012 	uint32_t tunnel:1;
1013 	uint32_t meter:24; /**< Holds flow meter id. */
1014 	uint32_t indirect_type:2; /**< Indirect action type. */
1015 	uint32_t rix_mreg_copy;
1016 	/**< Index to metadata register copy table resource. */
1017 	uint32_t counter; /**< Holds flow counter. */
1018 	uint32_t tunnel_id;  /**< Tunnel id */
1019 	union {
1020 		uint32_t age; /**< Holds ASO age bit index. */
1021 		uint32_t ct; /**< Holds ASO CT index. */
1022 	};
1023 	uint32_t geneve_tlv_option; /**< Holds Geneve TLV option id. > */
1024 } __rte_packed;
1025 
1026 #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
1027 
1028 /* HWS flow struct. */
1029 struct rte_flow_hw {
1030 	uint32_t idx; /* Flow index from indexed pool. */
1031 	uint32_t fate_type; /* Fate action type. */
1032 	union {
1033 		/* Jump action. */
1034 		struct mlx5_hw_jump_action *jump;
1035 		struct mlx5_hrxq *hrxq; /* TIR action. */
1036 	};
1037 	struct rte_flow_template_table *table; /* The table flow allcated from. */
1038 	struct mlx5dr_rule rule; /* HWS layer data struct. */
1039 } __rte_packed;
1040 
1041 /* rte flow action translate to DR action struct. */
1042 struct mlx5_action_construct_data {
1043 	LIST_ENTRY(mlx5_action_construct_data) next;
1044 	/* Ensure the action types are matched. */
1045 	int type;
1046 	uint32_t idx;  /* Data index. */
1047 	uint16_t action_src; /* rte_flow_action src offset. */
1048 	uint16_t action_dst; /* mlx5dr_rule_action dst offset. */
1049 	union {
1050 		struct {
1051 			/* encap src(item) offset. */
1052 			uint16_t src;
1053 			/* encap dst data offset. */
1054 			uint16_t dst;
1055 			/* encap data len. */
1056 			uint16_t len;
1057 		} encap;
1058 		struct {
1059 			uint64_t types; /* RSS hash types. */
1060 			uint32_t level; /* RSS level. */
1061 			uint32_t idx; /* Shared action index. */
1062 		} shared_rss;
1063 	};
1064 };
1065 
1066 /* Flow item template struct. */
1067 struct rte_flow_pattern_template {
1068 	LIST_ENTRY(rte_flow_pattern_template) next;
1069 	/* Template attributes. */
1070 	struct rte_flow_pattern_template_attr attr;
1071 	struct mlx5dr_match_template *mt; /* mlx5 match template. */
1072 	uint64_t item_flags; /* Item layer flags. */
1073 	uint32_t refcnt;  /* Reference counter. */
1074 };
1075 
1076 /* Flow action template struct. */
1077 struct rte_flow_actions_template {
1078 	LIST_ENTRY(rte_flow_actions_template) next;
1079 	/* Template attributes. */
1080 	struct rte_flow_actions_template_attr attr;
1081 	struct rte_flow_action *actions; /* Cached flow actions. */
1082 	struct rte_flow_action *masks; /* Cached action masks.*/
1083 	uint32_t refcnt; /* Reference counter. */
1084 };
1085 
1086 /* Jump action struct. */
1087 struct mlx5_hw_jump_action {
1088 	/* Action jump from root. */
1089 	struct mlx5dr_action *root_action;
1090 	/* HW steering jump action. */
1091 	struct mlx5dr_action *hws_action;
1092 };
1093 
1094 /* Encap decap action struct. */
1095 struct mlx5_hw_encap_decap_action {
1096 	struct mlx5dr_action *action; /* Action object. */
1097 	size_t data_size; /* Action metadata size. */
1098 	uint8_t data[]; /* Action data. */
1099 };
1100 
1101 /* The maximum actions support in the flow. */
1102 #define MLX5_HW_MAX_ACTS 16
1103 
1104 /* DR action set struct. */
1105 struct mlx5_hw_actions {
1106 	/* Dynamic action list. */
1107 	LIST_HEAD(act_list, mlx5_action_construct_data) act_list;
1108 	struct mlx5_hw_jump_action *jump; /* Jump action. */
1109 	struct mlx5_hrxq *tir; /* TIR action. */
1110 	/* Encap/Decap action. */
1111 	struct mlx5_hw_encap_decap_action *encap_decap;
1112 	uint16_t encap_decap_pos; /* Encap/Decap action position. */
1113 	uint32_t acts_num:4; /* Total action number. */
1114 	uint32_t mark:1; /* Indicate the mark action. */
1115 	/* Translated DR action array from action template. */
1116 	struct mlx5dr_rule_action rule_acts[MLX5_HW_MAX_ACTS];
1117 };
1118 
1119 /* mlx5 action template struct. */
1120 struct mlx5_hw_action_template {
1121 	/* Action template pointer. */
1122 	struct rte_flow_actions_template *action_template;
1123 	struct mlx5_hw_actions acts; /* Template actions. */
1124 };
1125 
1126 /* mlx5 flow group struct. */
1127 struct mlx5_flow_group {
1128 	struct mlx5_list_entry entry;
1129 	struct mlx5dr_table *tbl; /* HWS table object. */
1130 	struct mlx5_hw_jump_action jump; /* Jump action. */
1131 	enum mlx5dr_table_type type; /* Table type. */
1132 	uint32_t group_id; /* Group id. */
1133 	uint32_t idx; /* Group memory index. */
1134 };
1135 
1136 
1137 #define MLX5_HW_TBL_MAX_ITEM_TEMPLATE 2
1138 #define MLX5_HW_TBL_MAX_ACTION_TEMPLATE 32
1139 
1140 struct rte_flow_template_table {
1141 	LIST_ENTRY(rte_flow_template_table) next;
1142 	struct mlx5_flow_group *grp; /* The group rte_flow_template_table uses. */
1143 	struct mlx5dr_matcher *matcher; /* Template matcher. */
1144 	/* Item templates bind to the table. */
1145 	struct rte_flow_pattern_template *its[MLX5_HW_TBL_MAX_ITEM_TEMPLATE];
1146 	/* Action templates bind to the table. */
1147 	struct mlx5_hw_action_template ats[MLX5_HW_TBL_MAX_ACTION_TEMPLATE];
1148 	struct mlx5_indexed_pool *flow; /* The table's flow ipool. */
1149 	uint32_t type; /* Flow table type RX/TX/FDB. */
1150 	uint8_t nb_item_templates; /* Item template number. */
1151 	uint8_t nb_action_templates; /* Action template number. */
1152 	uint32_t refcnt; /* Table reference counter. */
1153 };
1154 
1155 #endif
1156 
1157 /*
1158  * Define list of valid combinations of RX Hash fields
1159  * (see enum ibv_rx_hash_fields).
1160  */
1161 #define MLX5_RSS_HASH_IPV4 (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
1162 #define MLX5_RSS_HASH_IPV4_TCP \
1163 	(MLX5_RSS_HASH_IPV4 | \
1164 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_DST_PORT_TCP)
1165 #define MLX5_RSS_HASH_IPV4_UDP \
1166 	(MLX5_RSS_HASH_IPV4 | \
1167 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_DST_PORT_UDP)
1168 #define MLX5_RSS_HASH_IPV6 (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
1169 #define MLX5_RSS_HASH_IPV6_TCP \
1170 	(MLX5_RSS_HASH_IPV6 | \
1171 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_DST_PORT_TCP)
1172 #define MLX5_RSS_HASH_IPV6_UDP \
1173 	(MLX5_RSS_HASH_IPV6 | \
1174 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_DST_PORT_UDP)
1175 #define MLX5_RSS_HASH_IPV4_SRC_ONLY IBV_RX_HASH_SRC_IPV4
1176 #define MLX5_RSS_HASH_IPV4_DST_ONLY IBV_RX_HASH_DST_IPV4
1177 #define MLX5_RSS_HASH_IPV6_SRC_ONLY IBV_RX_HASH_SRC_IPV6
1178 #define MLX5_RSS_HASH_IPV6_DST_ONLY IBV_RX_HASH_DST_IPV6
1179 #define MLX5_RSS_HASH_IPV4_UDP_SRC_ONLY \
1180 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_SRC_PORT_UDP)
1181 #define MLX5_RSS_HASH_IPV4_UDP_DST_ONLY \
1182 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_DST_PORT_UDP)
1183 #define MLX5_RSS_HASH_IPV6_UDP_SRC_ONLY \
1184 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_SRC_PORT_UDP)
1185 #define MLX5_RSS_HASH_IPV6_UDP_DST_ONLY \
1186 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_DST_PORT_UDP)
1187 #define MLX5_RSS_HASH_IPV4_TCP_SRC_ONLY \
1188 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_SRC_PORT_TCP)
1189 #define MLX5_RSS_HASH_IPV4_TCP_DST_ONLY \
1190 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_DST_PORT_TCP)
1191 #define MLX5_RSS_HASH_IPV6_TCP_SRC_ONLY \
1192 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_SRC_PORT_TCP)
1193 #define MLX5_RSS_HASH_IPV6_TCP_DST_ONLY \
1194 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_DST_PORT_TCP)
1195 
1196 #ifndef HAVE_IBV_RX_HASH_IPSEC_SPI
1197 #define IBV_RX_HASH_IPSEC_SPI (1U << 8)
1198 #endif
1199 
1200 #define MLX5_RSS_HASH_ESP_SPI IBV_RX_HASH_IPSEC_SPI
1201 #define MLX5_RSS_HASH_IPV4_ESP (MLX5_RSS_HASH_IPV4 | \
1202 				MLX5_RSS_HASH_ESP_SPI)
1203 #define MLX5_RSS_HASH_IPV6_ESP (MLX5_RSS_HASH_IPV6 | \
1204 				MLX5_RSS_HASH_ESP_SPI)
1205 #define MLX5_RSS_HASH_NONE 0ULL
1206 
1207 
1208 /* extract next protocol type from Ethernet & VLAN headers */
1209 #define MLX5_ETHER_TYPE_FROM_HEADER(_s, _m, _itm, _prt) do { \
1210 	(_prt) = ((const struct _s *)(_itm)->mask)->_m;       \
1211 	(_prt) &= ((const struct _s *)(_itm)->spec)->_m;      \
1212 	(_prt) = rte_be_to_cpu_16((_prt));                    \
1213 } while (0)
1214 
1215 /* array of valid combinations of RX Hash fields for RSS */
1216 static const uint64_t mlx5_rss_hash_fields[] = {
1217 	MLX5_RSS_HASH_IPV4,
1218 	MLX5_RSS_HASH_IPV4_TCP,
1219 	MLX5_RSS_HASH_IPV4_UDP,
1220 	MLX5_RSS_HASH_IPV4_ESP,
1221 	MLX5_RSS_HASH_IPV6,
1222 	MLX5_RSS_HASH_IPV6_TCP,
1223 	MLX5_RSS_HASH_IPV6_UDP,
1224 	MLX5_RSS_HASH_IPV6_ESP,
1225 	MLX5_RSS_HASH_ESP_SPI,
1226 	MLX5_RSS_HASH_NONE,
1227 };
1228 
1229 /* Shared RSS action structure */
1230 struct mlx5_shared_action_rss {
1231 	ILIST_ENTRY(uint32_t)next; /**< Index to the next RSS structure. */
1232 	uint32_t refcnt; /**< Atomically accessed refcnt. */
1233 	struct rte_flow_action_rss origin; /**< Original rte RSS action. */
1234 	uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
1235 	struct mlx5_ind_table_obj *ind_tbl;
1236 	/**< Hash RX queues (hrxq, hrxq_tunnel fields) indirection table. */
1237 	uint32_t hrxq[MLX5_RSS_HASH_FIELDS_LEN];
1238 	/**< Hash RX queue indexes mapped to mlx5_rss_hash_fields */
1239 	rte_spinlock_t action_rss_sl; /**< Shared RSS action spinlock. */
1240 };
1241 
1242 struct rte_flow_action_handle {
1243 	uint32_t id;
1244 };
1245 
1246 /* Thread specific flow workspace intermediate data. */
1247 struct mlx5_flow_workspace {
1248 	/* If creating another flow in same thread, push new as stack. */
1249 	struct mlx5_flow_workspace *prev;
1250 	struct mlx5_flow_workspace *next;
1251 	uint32_t inuse; /* can't create new flow with current. */
1252 	struct mlx5_flow flows[MLX5_NUM_MAX_DEV_FLOWS];
1253 	struct mlx5_flow_rss_desc rss_desc;
1254 	uint32_t rssq_num; /* Allocated queue num in rss_desc. */
1255 	uint32_t flow_idx; /* Intermediate device flow index. */
1256 	struct mlx5_flow_meter_info *fm; /* Pointer to the meter in flow. */
1257 	struct mlx5_flow_meter_policy *policy;
1258 	/* The meter policy used by meter in flow. */
1259 	struct mlx5_flow_meter_policy *final_policy;
1260 	/* The final policy when meter policy is hierarchy. */
1261 	uint32_t skip_matcher_reg:1;
1262 	/* Indicates if need to skip matcher register in translate. */
1263 	uint32_t mark:1; /* Indicates if flow contains mark action. */
1264 };
1265 
1266 struct mlx5_flow_split_info {
1267 	uint32_t external:1;
1268 	/**< True if flow is created by request external to PMD. */
1269 	uint32_t prefix_mark:1; /**< Prefix subflow mark flag. */
1270 	uint32_t skip_scale:8; /**< Skip the scale the table with factor. */
1271 	uint32_t flow_idx; /**< This memory pool index to the flow. */
1272 	uint32_t table_id; /**< Flow table identifier. */
1273 	uint64_t prefix_layers; /**< Prefix subflow layers. */
1274 };
1275 
1276 typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
1277 				    const struct rte_flow_attr *attr,
1278 				    const struct rte_flow_item items[],
1279 				    const struct rte_flow_action actions[],
1280 				    bool external,
1281 				    int hairpin,
1282 				    struct rte_flow_error *error);
1283 typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
1284 	(struct rte_eth_dev *dev, const struct rte_flow_attr *attr,
1285 	 const struct rte_flow_item items[],
1286 	 const struct rte_flow_action actions[], struct rte_flow_error *error);
1287 typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
1288 				     struct mlx5_flow *dev_flow,
1289 				     const struct rte_flow_attr *attr,
1290 				     const struct rte_flow_item items[],
1291 				     const struct rte_flow_action actions[],
1292 				     struct rte_flow_error *error);
1293 typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
1294 				 struct rte_flow_error *error);
1295 typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
1296 				   struct rte_flow *flow);
1297 typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
1298 				    struct rte_flow *flow);
1299 typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
1300 				 struct rte_flow *flow,
1301 				 const struct rte_flow_action *actions,
1302 				 void *data,
1303 				 struct rte_flow_error *error);
1304 typedef int (*mlx5_flow_create_mtr_tbls_t)(struct rte_eth_dev *dev,
1305 					struct mlx5_flow_meter_info *fm,
1306 					uint32_t mtr_idx,
1307 					uint8_t domain_bitmap);
1308 typedef void (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev,
1309 				struct mlx5_flow_meter_info *fm);
1310 typedef void (*mlx5_flow_destroy_mtr_drop_tbls_t)(struct rte_eth_dev *dev);
1311 typedef struct mlx5_flow_meter_sub_policy *
1312 	(*mlx5_flow_meter_sub_policy_rss_prepare_t)
1313 		(struct rte_eth_dev *dev,
1314 		struct mlx5_flow_meter_policy *mtr_policy,
1315 		struct mlx5_flow_rss_desc *rss_desc[MLX5_MTR_RTE_COLORS]);
1316 typedef int (*mlx5_flow_meter_hierarchy_rule_create_t)
1317 		(struct rte_eth_dev *dev,
1318 		struct mlx5_flow_meter_info *fm,
1319 		int32_t src_port,
1320 		const struct rte_flow_item *item,
1321 		struct rte_flow_error *error);
1322 typedef void (*mlx5_flow_destroy_sub_policy_with_rxq_t)
1323 	(struct rte_eth_dev *dev,
1324 	struct mlx5_flow_meter_policy *mtr_policy);
1325 typedef uint32_t (*mlx5_flow_mtr_alloc_t)
1326 					    (struct rte_eth_dev *dev);
1327 typedef void (*mlx5_flow_mtr_free_t)(struct rte_eth_dev *dev,
1328 						uint32_t mtr_idx);
1329 typedef uint32_t (*mlx5_flow_counter_alloc_t)
1330 				   (struct rte_eth_dev *dev);
1331 typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev,
1332 					 uint32_t cnt);
1333 typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev,
1334 					 uint32_t cnt,
1335 					 bool clear, uint64_t *pkts,
1336 					 uint64_t *bytes, void **action);
1337 typedef int (*mlx5_flow_get_aged_flows_t)
1338 					(struct rte_eth_dev *dev,
1339 					 void **context,
1340 					 uint32_t nb_contexts,
1341 					 struct rte_flow_error *error);
1342 typedef int (*mlx5_flow_action_validate_t)
1343 				(struct rte_eth_dev *dev,
1344 				 const struct rte_flow_indir_action_conf *conf,
1345 				 const struct rte_flow_action *action,
1346 				 struct rte_flow_error *error);
1347 typedef struct rte_flow_action_handle *(*mlx5_flow_action_create_t)
1348 				(struct rte_eth_dev *dev,
1349 				 const struct rte_flow_indir_action_conf *conf,
1350 				 const struct rte_flow_action *action,
1351 				 struct rte_flow_error *error);
1352 typedef int (*mlx5_flow_action_destroy_t)
1353 				(struct rte_eth_dev *dev,
1354 				 struct rte_flow_action_handle *action,
1355 				 struct rte_flow_error *error);
1356 typedef int (*mlx5_flow_action_update_t)
1357 			(struct rte_eth_dev *dev,
1358 			 struct rte_flow_action_handle *action,
1359 			 const void *update,
1360 			 struct rte_flow_error *error);
1361 typedef int (*mlx5_flow_action_query_t)
1362 			(struct rte_eth_dev *dev,
1363 			 const struct rte_flow_action_handle *action,
1364 			 void *data,
1365 			 struct rte_flow_error *error);
1366 typedef int (*mlx5_flow_sync_domain_t)
1367 			(struct rte_eth_dev *dev,
1368 			 uint32_t domains,
1369 			 uint32_t flags);
1370 typedef int (*mlx5_flow_validate_mtr_acts_t)
1371 			(struct rte_eth_dev *dev,
1372 			 const struct rte_flow_action *actions[RTE_COLORS],
1373 			 struct rte_flow_attr *attr,
1374 			 bool *is_rss,
1375 			 uint8_t *domain_bitmap,
1376 			 uint8_t *policy_mode,
1377 			 struct rte_mtr_error *error);
1378 typedef int (*mlx5_flow_create_mtr_acts_t)
1379 			(struct rte_eth_dev *dev,
1380 		      struct mlx5_flow_meter_policy *mtr_policy,
1381 		      const struct rte_flow_action *actions[RTE_COLORS],
1382 		      struct rte_flow_attr *attr,
1383 		      struct rte_mtr_error *error);
1384 typedef void (*mlx5_flow_destroy_mtr_acts_t)
1385 			(struct rte_eth_dev *dev,
1386 		      struct mlx5_flow_meter_policy *mtr_policy);
1387 typedef int (*mlx5_flow_create_policy_rules_t)
1388 			(struct rte_eth_dev *dev,
1389 			  struct mlx5_flow_meter_policy *mtr_policy);
1390 typedef void (*mlx5_flow_destroy_policy_rules_t)
1391 			(struct rte_eth_dev *dev,
1392 			  struct mlx5_flow_meter_policy *mtr_policy);
1393 typedef int (*mlx5_flow_create_def_policy_t)
1394 			(struct rte_eth_dev *dev);
1395 typedef void (*mlx5_flow_destroy_def_policy_t)
1396 			(struct rte_eth_dev *dev);
1397 typedef int (*mlx5_flow_discover_priorities_t)
1398 			(struct rte_eth_dev *dev,
1399 			 const uint16_t *vprio, int vprio_n);
1400 typedef struct rte_flow_item_flex_handle *(*mlx5_flow_item_create_t)
1401 			(struct rte_eth_dev *dev,
1402 			 const struct rte_flow_item_flex_conf *conf,
1403 			 struct rte_flow_error *error);
1404 typedef int (*mlx5_flow_item_release_t)
1405 			(struct rte_eth_dev *dev,
1406 			 const struct rte_flow_item_flex_handle *handle,
1407 			 struct rte_flow_error *error);
1408 typedef int (*mlx5_flow_item_update_t)
1409 			(struct rte_eth_dev *dev,
1410 			 const struct rte_flow_item_flex_handle *handle,
1411 			 const struct rte_flow_item_flex_conf *conf,
1412 			 struct rte_flow_error *error);
1413 typedef int (*mlx5_flow_info_get_t)
1414 			(struct rte_eth_dev *dev,
1415 			 struct rte_flow_port_info *port_info,
1416 			 struct rte_flow_queue_info *queue_info,
1417 			 struct rte_flow_error *error);
1418 typedef int (*mlx5_flow_port_configure_t)
1419 			(struct rte_eth_dev *dev,
1420 			 const struct rte_flow_port_attr *port_attr,
1421 			 uint16_t nb_queue,
1422 			 const struct rte_flow_queue_attr *queue_attr[],
1423 			 struct rte_flow_error *err);
1424 typedef struct rte_flow_pattern_template *(*mlx5_flow_pattern_template_create_t)
1425 			(struct rte_eth_dev *dev,
1426 			 const struct rte_flow_pattern_template_attr *attr,
1427 			 const struct rte_flow_item items[],
1428 			 struct rte_flow_error *error);
1429 typedef int (*mlx5_flow_pattern_template_destroy_t)
1430 			(struct rte_eth_dev *dev,
1431 			 struct rte_flow_pattern_template *template,
1432 			 struct rte_flow_error *error);
1433 typedef struct rte_flow_actions_template *(*mlx5_flow_actions_template_create_t)
1434 			(struct rte_eth_dev *dev,
1435 			 const struct rte_flow_actions_template_attr *attr,
1436 			 const struct rte_flow_action actions[],
1437 			 const struct rte_flow_action masks[],
1438 			 struct rte_flow_error *error);
1439 typedef int (*mlx5_flow_actions_template_destroy_t)
1440 			(struct rte_eth_dev *dev,
1441 			 struct rte_flow_actions_template *template,
1442 			 struct rte_flow_error *error);
1443 typedef struct rte_flow_template_table *(*mlx5_flow_table_create_t)
1444 		(struct rte_eth_dev *dev,
1445 		 const struct rte_flow_template_table_attr *attr,
1446 		 struct rte_flow_pattern_template *item_templates[],
1447 		 uint8_t nb_item_templates,
1448 		 struct rte_flow_actions_template *action_templates[],
1449 		 uint8_t nb_action_templates,
1450 		 struct rte_flow_error *error);
1451 typedef int (*mlx5_flow_table_destroy_t)
1452 			(struct rte_eth_dev *dev,
1453 			 struct rte_flow_template_table *table,
1454 			 struct rte_flow_error *error);
1455 typedef struct rte_flow *(*mlx5_flow_async_flow_create_t)
1456 			(struct rte_eth_dev *dev,
1457 			 uint32_t queue,
1458 			 const struct rte_flow_op_attr *attr,
1459 			 struct rte_flow_template_table *table,
1460 			 const struct rte_flow_item items[],
1461 			 uint8_t pattern_template_index,
1462 			 const struct rte_flow_action actions[],
1463 			 uint8_t action_template_index,
1464 			 void *user_data,
1465 			 struct rte_flow_error *error);
1466 typedef int (*mlx5_flow_async_flow_destroy_t)
1467 			(struct rte_eth_dev *dev,
1468 			 uint32_t queue,
1469 			 const struct rte_flow_op_attr *attr,
1470 			 struct rte_flow *flow,
1471 			 void *user_data,
1472 			 struct rte_flow_error *error);
1473 typedef int (*mlx5_flow_pull_t)
1474 			(struct rte_eth_dev *dev,
1475 			 uint32_t queue,
1476 			 struct rte_flow_op_result res[],
1477 			 uint16_t n_res,
1478 			 struct rte_flow_error *error);
1479 typedef int (*mlx5_flow_push_t)
1480 			(struct rte_eth_dev *dev,
1481 			 uint32_t queue,
1482 			 struct rte_flow_error *error);
1483 
1484 typedef struct rte_flow_action_handle *(*mlx5_flow_async_action_handle_create_t)
1485 			(struct rte_eth_dev *dev,
1486 			 uint32_t queue,
1487 			 const struct rte_flow_op_attr *attr,
1488 			 const struct rte_flow_indir_action_conf *conf,
1489 			 const struct rte_flow_action *action,
1490 			 void *user_data,
1491 			 struct rte_flow_error *error);
1492 
1493 typedef int (*mlx5_flow_async_action_handle_update_t)
1494 			(struct rte_eth_dev *dev,
1495 			 uint32_t queue,
1496 			 const struct rte_flow_op_attr *attr,
1497 			 struct rte_flow_action_handle *handle,
1498 			 const void *update,
1499 			 void *user_data,
1500 			 struct rte_flow_error *error);
1501 
1502 typedef int (*mlx5_flow_async_action_handle_destroy_t)
1503 			(struct rte_eth_dev *dev,
1504 			 uint32_t queue,
1505 			 const struct rte_flow_op_attr *attr,
1506 			 struct rte_flow_action_handle *handle,
1507 			 void *user_data,
1508 			 struct rte_flow_error *error);
1509 
1510 struct mlx5_flow_driver_ops {
1511 	mlx5_flow_validate_t validate;
1512 	mlx5_flow_prepare_t prepare;
1513 	mlx5_flow_translate_t translate;
1514 	mlx5_flow_apply_t apply;
1515 	mlx5_flow_remove_t remove;
1516 	mlx5_flow_destroy_t destroy;
1517 	mlx5_flow_query_t query;
1518 	mlx5_flow_create_mtr_tbls_t create_mtr_tbls;
1519 	mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls;
1520 	mlx5_flow_destroy_mtr_drop_tbls_t destroy_mtr_drop_tbls;
1521 	mlx5_flow_mtr_alloc_t create_meter;
1522 	mlx5_flow_mtr_free_t free_meter;
1523 	mlx5_flow_validate_mtr_acts_t validate_mtr_acts;
1524 	mlx5_flow_create_mtr_acts_t create_mtr_acts;
1525 	mlx5_flow_destroy_mtr_acts_t destroy_mtr_acts;
1526 	mlx5_flow_create_policy_rules_t create_policy_rules;
1527 	mlx5_flow_destroy_policy_rules_t destroy_policy_rules;
1528 	mlx5_flow_create_def_policy_t create_def_policy;
1529 	mlx5_flow_destroy_def_policy_t destroy_def_policy;
1530 	mlx5_flow_meter_sub_policy_rss_prepare_t meter_sub_policy_rss_prepare;
1531 	mlx5_flow_meter_hierarchy_rule_create_t meter_hierarchy_rule_create;
1532 	mlx5_flow_destroy_sub_policy_with_rxq_t destroy_sub_policy_with_rxq;
1533 	mlx5_flow_counter_alloc_t counter_alloc;
1534 	mlx5_flow_counter_free_t counter_free;
1535 	mlx5_flow_counter_query_t counter_query;
1536 	mlx5_flow_get_aged_flows_t get_aged_flows;
1537 	mlx5_flow_action_validate_t action_validate;
1538 	mlx5_flow_action_create_t action_create;
1539 	mlx5_flow_action_destroy_t action_destroy;
1540 	mlx5_flow_action_update_t action_update;
1541 	mlx5_flow_action_query_t action_query;
1542 	mlx5_flow_sync_domain_t sync_domain;
1543 	mlx5_flow_discover_priorities_t discover_priorities;
1544 	mlx5_flow_item_create_t item_create;
1545 	mlx5_flow_item_release_t item_release;
1546 	mlx5_flow_item_update_t item_update;
1547 	mlx5_flow_info_get_t info_get;
1548 	mlx5_flow_port_configure_t configure;
1549 	mlx5_flow_pattern_template_create_t pattern_template_create;
1550 	mlx5_flow_pattern_template_destroy_t pattern_template_destroy;
1551 	mlx5_flow_actions_template_create_t actions_template_create;
1552 	mlx5_flow_actions_template_destroy_t actions_template_destroy;
1553 	mlx5_flow_table_create_t template_table_create;
1554 	mlx5_flow_table_destroy_t template_table_destroy;
1555 	mlx5_flow_async_flow_create_t async_flow_create;
1556 	mlx5_flow_async_flow_destroy_t async_flow_destroy;
1557 	mlx5_flow_pull_t pull;
1558 	mlx5_flow_push_t push;
1559 	mlx5_flow_async_action_handle_create_t async_action_create;
1560 	mlx5_flow_async_action_handle_update_t async_action_update;
1561 	mlx5_flow_async_action_handle_destroy_t async_action_destroy;
1562 };
1563 
1564 /* mlx5_flow.c */
1565 
1566 struct mlx5_flow_workspace *mlx5_flow_get_thread_workspace(void);
1567 __extension__
1568 struct flow_grp_info {
1569 	uint64_t external:1;
1570 	uint64_t transfer:1;
1571 	uint64_t fdb_def_rule:1;
1572 	/* force standard group translation */
1573 	uint64_t std_tbl_fix:1;
1574 	uint64_t skip_scale:2;
1575 };
1576 
1577 static inline bool
1578 tunnel_use_standard_attr_group_translate
1579 		    (const struct rte_eth_dev *dev,
1580 		     const struct rte_flow_attr *attr,
1581 		     const struct mlx5_flow_tunnel *tunnel,
1582 		     enum mlx5_tof_rule_type tof_rule_type)
1583 {
1584 	bool verdict;
1585 
1586 	if (!is_tunnel_offload_active(dev))
1587 		/* no tunnel offload API */
1588 		verdict = true;
1589 	else if (tunnel) {
1590 		/*
1591 		 * OvS will use jump to group 0 in tunnel steer rule.
1592 		 * If tunnel steer rule starts from group 0 (attr.group == 0)
1593 		 * that 0 group must be translated with standard method.
1594 		 * attr.group == 0 in tunnel match rule translated with tunnel
1595 		 * method
1596 		 */
1597 		verdict = !attr->group &&
1598 			  is_flow_tunnel_steer_rule(tof_rule_type);
1599 	} else {
1600 		/*
1601 		 * non-tunnel group translation uses standard method for
1602 		 * root group only: attr.group == 0
1603 		 */
1604 		verdict = !attr->group;
1605 	}
1606 
1607 	return verdict;
1608 }
1609 
1610 /**
1611  * Get DV flow aso meter by index.
1612  *
1613  * @param[in] dev
1614  *   Pointer to the Ethernet device structure.
1615  * @param[in] idx
1616  *   mlx5 flow aso meter index in the container.
1617  * @param[out] ppool
1618  *   mlx5 flow aso meter pool in the container,
1619  *
1620  * @return
1621  *   Pointer to the aso meter, NULL otherwise.
1622  */
1623 static inline struct mlx5_aso_mtr *
1624 mlx5_aso_meter_by_idx(struct mlx5_priv *priv, uint32_t idx)
1625 {
1626 	struct mlx5_aso_mtr_pool *pool;
1627 	struct mlx5_aso_mtr_pools_mng *pools_mng =
1628 				&priv->sh->mtrmng->pools_mng;
1629 
1630 	/* Decrease to original index. */
1631 	idx--;
1632 	MLX5_ASSERT(idx / MLX5_ASO_MTRS_PER_POOL < pools_mng->n);
1633 	rte_rwlock_read_lock(&pools_mng->resize_mtrwl);
1634 	pool = pools_mng->pools[idx / MLX5_ASO_MTRS_PER_POOL];
1635 	rte_rwlock_read_unlock(&pools_mng->resize_mtrwl);
1636 	return &pool->mtrs[idx % MLX5_ASO_MTRS_PER_POOL];
1637 }
1638 
1639 static __rte_always_inline const struct rte_flow_item *
1640 mlx5_find_end_item(const struct rte_flow_item *item)
1641 {
1642 	for (; item->type != RTE_FLOW_ITEM_TYPE_END; item++);
1643 	return item;
1644 }
1645 
1646 static __rte_always_inline bool
1647 mlx5_validate_integrity_item(const struct rte_flow_item_integrity *item)
1648 {
1649 	struct rte_flow_item_integrity test = *item;
1650 	test.l3_ok = 0;
1651 	test.l4_ok = 0;
1652 	test.ipv4_csum_ok = 0;
1653 	test.l4_csum_ok = 0;
1654 	return (test.value == 0);
1655 }
1656 
1657 /*
1658  * Get ASO CT action by device and index.
1659  *
1660  * @param[in] dev
1661  *   Pointer to the Ethernet device structure.
1662  * @param[in] idx
1663  *   Index to the ASO CT action.
1664  *
1665  * @return
1666  *   The specified ASO CT action pointer.
1667  */
1668 static inline struct mlx5_aso_ct_action *
1669 flow_aso_ct_get_by_dev_idx(struct rte_eth_dev *dev, uint32_t idx)
1670 {
1671 	struct mlx5_priv *priv = dev->data->dev_private;
1672 	struct mlx5_aso_ct_pools_mng *mng = priv->sh->ct_mng;
1673 	struct mlx5_aso_ct_pool *pool;
1674 
1675 	idx--;
1676 	MLX5_ASSERT((idx / MLX5_ASO_CT_ACTIONS_PER_POOL) < mng->n);
1677 	/* Bit operation AND could be used. */
1678 	rte_rwlock_read_lock(&mng->resize_rwl);
1679 	pool = mng->pools[idx / MLX5_ASO_CT_ACTIONS_PER_POOL];
1680 	rte_rwlock_read_unlock(&mng->resize_rwl);
1681 	return &pool->actions[idx % MLX5_ASO_CT_ACTIONS_PER_POOL];
1682 }
1683 
1684 /*
1685  * Get ASO CT action by owner & index.
1686  *
1687  * @param[in] dev
1688  *   Pointer to the Ethernet device structure.
1689  * @param[in] idx
1690  *   Index to the ASO CT action and owner port combination.
1691  *
1692  * @return
1693  *   The specified ASO CT action pointer.
1694  */
1695 static inline struct mlx5_aso_ct_action *
1696 flow_aso_ct_get_by_idx(struct rte_eth_dev *dev, uint32_t own_idx)
1697 {
1698 	struct mlx5_priv *priv = dev->data->dev_private;
1699 	struct mlx5_aso_ct_action *ct;
1700 	uint16_t owner = (uint16_t)MLX5_INDIRECT_ACT_CT_GET_OWNER(own_idx);
1701 	uint32_t idx = MLX5_INDIRECT_ACT_CT_GET_IDX(own_idx);
1702 
1703 	if (owner == PORT_ID(priv)) {
1704 		ct = flow_aso_ct_get_by_dev_idx(dev, idx);
1705 	} else {
1706 		struct rte_eth_dev *owndev = &rte_eth_devices[owner];
1707 
1708 		MLX5_ASSERT(owner < RTE_MAX_ETHPORTS);
1709 		if (dev->data->dev_started != 1)
1710 			return NULL;
1711 		ct = flow_aso_ct_get_by_dev_idx(owndev, idx);
1712 		if (ct->peer != PORT_ID(priv))
1713 			return NULL;
1714 	}
1715 	return ct;
1716 }
1717 
1718 static inline uint16_t
1719 mlx5_translate_tunnel_etypes(uint64_t pattern_flags)
1720 {
1721 	if (pattern_flags & MLX5_FLOW_LAYER_INNER_L2)
1722 		return RTE_ETHER_TYPE_TEB;
1723 	else if (pattern_flags & MLX5_FLOW_LAYER_INNER_L3_IPV4)
1724 		return RTE_ETHER_TYPE_IPV4;
1725 	else if (pattern_flags & MLX5_FLOW_LAYER_INNER_L3_IPV6)
1726 		return RTE_ETHER_TYPE_IPV6;
1727 	else if (pattern_flags & MLX5_FLOW_LAYER_MPLS)
1728 		return RTE_ETHER_TYPE_MPLS;
1729 	return 0;
1730 }
1731 
1732 int flow_hw_q_flow_flush(struct rte_eth_dev *dev,
1733 			 struct rte_flow_error *error);
1734 int mlx5_flow_group_to_table(struct rte_eth_dev *dev,
1735 			     const struct mlx5_flow_tunnel *tunnel,
1736 			     uint32_t group, uint32_t *table,
1737 			     const struct flow_grp_info *flags,
1738 			     struct rte_flow_error *error);
1739 uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc,
1740 				     int tunnel, uint64_t layer_types,
1741 				     uint64_t hash_fields);
1742 int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
1743 uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
1744 				   uint32_t subpriority);
1745 uint32_t mlx5_get_lowest_priority(struct rte_eth_dev *dev,
1746 					const struct rte_flow_attr *attr);
1747 uint16_t mlx5_get_matcher_priority(struct rte_eth_dev *dev,
1748 				   const struct rte_flow_attr *attr,
1749 				   uint32_t subpriority, bool external);
1750 int mlx5_flow_get_reg_id(struct rte_eth_dev *dev,
1751 				     enum mlx5_feature_name feature,
1752 				     uint32_t id,
1753 				     struct rte_flow_error *error);
1754 const struct rte_flow_action *mlx5_flow_find_action
1755 					(const struct rte_flow_action *actions,
1756 					 enum rte_flow_action_type action);
1757 int mlx5_validate_action_rss(struct rte_eth_dev *dev,
1758 			     const struct rte_flow_action *action,
1759 			     struct rte_flow_error *error);
1760 int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
1761 				    const struct rte_flow_attr *attr,
1762 				    struct rte_flow_error *error);
1763 int mlx5_flow_validate_action_drop(uint64_t action_flags,
1764 				   const struct rte_flow_attr *attr,
1765 				   struct rte_flow_error *error);
1766 int mlx5_flow_validate_action_flag(uint64_t action_flags,
1767 				   const struct rte_flow_attr *attr,
1768 				   struct rte_flow_error *error);
1769 int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
1770 				   uint64_t action_flags,
1771 				   const struct rte_flow_attr *attr,
1772 				   struct rte_flow_error *error);
1773 int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
1774 				    uint64_t action_flags,
1775 				    struct rte_eth_dev *dev,
1776 				    const struct rte_flow_attr *attr,
1777 				    struct rte_flow_error *error);
1778 int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
1779 				  uint64_t action_flags,
1780 				  struct rte_eth_dev *dev,
1781 				  const struct rte_flow_attr *attr,
1782 				  uint64_t item_flags,
1783 				  struct rte_flow_error *error);
1784 int mlx5_flow_validate_action_default_miss(uint64_t action_flags,
1785 				const struct rte_flow_attr *attr,
1786 				struct rte_flow_error *error);
1787 int mlx5_flow_validate_attributes(struct rte_eth_dev *dev,
1788 				  const struct rte_flow_attr *attributes,
1789 				  struct rte_flow_error *error);
1790 int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
1791 			      const uint8_t *mask,
1792 			      const uint8_t *nic_mask,
1793 			      unsigned int size,
1794 			      bool range_accepted,
1795 			      struct rte_flow_error *error);
1796 int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
1797 				uint64_t item_flags, bool ext_vlan_sup,
1798 				struct rte_flow_error *error);
1799 int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
1800 				uint64_t item_flags,
1801 				uint8_t target_protocol,
1802 				struct rte_flow_error *error);
1803 int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item,
1804 				    uint64_t item_flags,
1805 				    const struct rte_flow_item *gre_item,
1806 				    struct rte_flow_error *error);
1807 int mlx5_flow_validate_item_gre_option(struct rte_eth_dev *dev,
1808 				       const struct rte_flow_item *item,
1809 				       uint64_t item_flags,
1810 				       const struct rte_flow_attr *attr,
1811 				       const struct rte_flow_item *gre_item,
1812 				       struct rte_flow_error *error);
1813 int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
1814 				 uint64_t item_flags,
1815 				 uint64_t last_item,
1816 				 uint16_t ether_type,
1817 				 const struct rte_flow_item_ipv4 *acc_mask,
1818 				 bool range_accepted,
1819 				 struct rte_flow_error *error);
1820 int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
1821 				 uint64_t item_flags,
1822 				 uint64_t last_item,
1823 				 uint16_t ether_type,
1824 				 const struct rte_flow_item_ipv6 *acc_mask,
1825 				 struct rte_flow_error *error);
1826 int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
1827 				 const struct rte_flow_item *item,
1828 				 uint64_t item_flags,
1829 				 uint64_t prev_layer,
1830 				 struct rte_flow_error *error);
1831 int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
1832 				uint64_t item_flags,
1833 				uint8_t target_protocol,
1834 				const struct rte_flow_item_tcp *flow_mask,
1835 				struct rte_flow_error *error);
1836 int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
1837 				uint64_t item_flags,
1838 				uint8_t target_protocol,
1839 				struct rte_flow_error *error);
1840 int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
1841 				 uint64_t item_flags,
1842 				 struct rte_eth_dev *dev,
1843 				 struct rte_flow_error *error);
1844 int mlx5_flow_validate_item_vxlan(struct rte_eth_dev *dev,
1845 				  uint16_t udp_dport,
1846 				  const struct rte_flow_item *item,
1847 				  uint64_t item_flags,
1848 				  const struct rte_flow_attr *attr,
1849 				  struct rte_flow_error *error);
1850 int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
1851 				      uint64_t item_flags,
1852 				      struct rte_eth_dev *dev,
1853 				      struct rte_flow_error *error);
1854 int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item,
1855 				 uint64_t item_flags,
1856 				 uint8_t target_protocol,
1857 				 struct rte_flow_error *error);
1858 int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item,
1859 				   uint64_t item_flags,
1860 				   uint8_t target_protocol,
1861 				   struct rte_flow_error *error);
1862 int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item,
1863 				  uint64_t item_flags,
1864 				  uint8_t target_protocol,
1865 				  struct rte_flow_error *error);
1866 int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item,
1867 				   uint64_t item_flags,
1868 				   struct rte_eth_dev *dev,
1869 				   struct rte_flow_error *error);
1870 int mlx5_flow_validate_item_geneve_opt(const struct rte_flow_item *item,
1871 				   uint64_t last_item,
1872 				   const struct rte_flow_item *geneve_item,
1873 				   struct rte_eth_dev *dev,
1874 				   struct rte_flow_error *error);
1875 int mlx5_flow_validate_item_ecpri(const struct rte_flow_item *item,
1876 				  uint64_t item_flags,
1877 				  uint64_t last_item,
1878 				  uint16_t ether_type,
1879 				  const struct rte_flow_item_ecpri *acc_mask,
1880 				  struct rte_flow_error *error);
1881 int mlx5_flow_create_mtr_tbls(struct rte_eth_dev *dev,
1882 			      struct mlx5_flow_meter_info *fm,
1883 			      uint32_t mtr_idx,
1884 			      uint8_t domain_bitmap);
1885 void mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev,
1886 			       struct mlx5_flow_meter_info *fm);
1887 void mlx5_flow_destroy_mtr_drop_tbls(struct rte_eth_dev *dev);
1888 struct mlx5_flow_meter_sub_policy *mlx5_flow_meter_sub_policy_rss_prepare
1889 		(struct rte_eth_dev *dev,
1890 		struct mlx5_flow_meter_policy *mtr_policy,
1891 		struct mlx5_flow_rss_desc *rss_desc[MLX5_MTR_RTE_COLORS]);
1892 void mlx5_flow_destroy_sub_policy_with_rxq(struct rte_eth_dev *dev,
1893 		struct mlx5_flow_meter_policy *mtr_policy);
1894 int mlx5_flow_dv_discover_counter_offset_support(struct rte_eth_dev *dev);
1895 int mlx5_flow_discover_dr_action_support(struct rte_eth_dev *dev);
1896 int mlx5_action_handle_attach(struct rte_eth_dev *dev);
1897 int mlx5_action_handle_detach(struct rte_eth_dev *dev);
1898 int mlx5_action_handle_flush(struct rte_eth_dev *dev);
1899 void mlx5_release_tunnel_hub(struct mlx5_dev_ctx_shared *sh, uint16_t port_id);
1900 int mlx5_alloc_tunnel_hub(struct mlx5_dev_ctx_shared *sh);
1901 
1902 struct mlx5_list_entry *flow_dv_tbl_create_cb(void *tool_ctx, void *entry_ctx);
1903 int flow_dv_tbl_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1904 			 void *cb_ctx);
1905 void flow_dv_tbl_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1906 struct mlx5_list_entry *flow_dv_tbl_clone_cb(void *tool_ctx,
1907 					     struct mlx5_list_entry *oentry,
1908 					     void *entry_ctx);
1909 void flow_dv_tbl_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1910 struct mlx5_flow_tbl_resource *flow_dv_tbl_resource_get(struct rte_eth_dev *dev,
1911 		uint32_t table_level, uint8_t egress, uint8_t transfer,
1912 		bool external, const struct mlx5_flow_tunnel *tunnel,
1913 		uint32_t group_id, uint8_t dummy,
1914 		uint32_t table_id, struct rte_flow_error *error);
1915 
1916 struct mlx5_list_entry *flow_dv_tag_create_cb(void *tool_ctx, void *cb_ctx);
1917 int flow_dv_tag_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1918 			 void *cb_ctx);
1919 void flow_dv_tag_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1920 struct mlx5_list_entry *flow_dv_tag_clone_cb(void *tool_ctx,
1921 					     struct mlx5_list_entry *oentry,
1922 					     void *cb_ctx);
1923 void flow_dv_tag_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1924 
1925 int flow_dv_modify_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1926 			    void *cb_ctx);
1927 struct mlx5_list_entry *flow_dv_modify_create_cb(void *tool_ctx, void *ctx);
1928 void flow_dv_modify_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1929 struct mlx5_list_entry *flow_dv_modify_clone_cb(void *tool_ctx,
1930 						struct mlx5_list_entry *oentry,
1931 						void *ctx);
1932 void flow_dv_modify_clone_free_cb(void *tool_ctx,
1933 				  struct mlx5_list_entry *entry);
1934 
1935 struct mlx5_list_entry *flow_dv_mreg_create_cb(void *tool_ctx, void *ctx);
1936 int flow_dv_mreg_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1937 			  void *cb_ctx);
1938 void flow_dv_mreg_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1939 struct mlx5_list_entry *flow_dv_mreg_clone_cb(void *tool_ctx,
1940 					      struct mlx5_list_entry *entry,
1941 					      void *ctx);
1942 void flow_dv_mreg_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1943 
1944 int flow_dv_encap_decap_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1945 				 void *cb_ctx);
1946 struct mlx5_list_entry *flow_dv_encap_decap_create_cb(void *tool_ctx,
1947 						      void *cb_ctx);
1948 void flow_dv_encap_decap_remove_cb(void *tool_ctx,
1949 				   struct mlx5_list_entry *entry);
1950 struct mlx5_list_entry *flow_dv_encap_decap_clone_cb(void *tool_ctx,
1951 						  struct mlx5_list_entry *entry,
1952 						  void *cb_ctx);
1953 void flow_dv_encap_decap_clone_free_cb(void *tool_ctx,
1954 				       struct mlx5_list_entry *entry);
1955 
1956 int flow_dv_matcher_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1957 			     void *ctx);
1958 struct mlx5_list_entry *flow_dv_matcher_create_cb(void *tool_ctx, void *ctx);
1959 void flow_dv_matcher_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1960 
1961 int flow_dv_port_id_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1962 			     void *cb_ctx);
1963 struct mlx5_list_entry *flow_dv_port_id_create_cb(void *tool_ctx, void *cb_ctx);
1964 void flow_dv_port_id_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1965 struct mlx5_list_entry *flow_dv_port_id_clone_cb(void *tool_ctx,
1966 				struct mlx5_list_entry *entry, void *cb_ctx);
1967 void flow_dv_port_id_clone_free_cb(void *tool_ctx,
1968 				   struct mlx5_list_entry *entry);
1969 
1970 int flow_dv_push_vlan_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1971 			       void *cb_ctx);
1972 struct mlx5_list_entry *flow_dv_push_vlan_create_cb(void *tool_ctx,
1973 						    void *cb_ctx);
1974 void flow_dv_push_vlan_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1975 struct mlx5_list_entry *flow_dv_push_vlan_clone_cb(void *tool_ctx,
1976 				 struct mlx5_list_entry *entry, void *cb_ctx);
1977 void flow_dv_push_vlan_clone_free_cb(void *tool_ctx,
1978 				     struct mlx5_list_entry *entry);
1979 
1980 int flow_dv_sample_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1981 			    void *cb_ctx);
1982 struct mlx5_list_entry *flow_dv_sample_create_cb(void *tool_ctx, void *cb_ctx);
1983 void flow_dv_sample_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
1984 struct mlx5_list_entry *flow_dv_sample_clone_cb(void *tool_ctx,
1985 				 struct mlx5_list_entry *entry, void *cb_ctx);
1986 void flow_dv_sample_clone_free_cb(void *tool_ctx,
1987 				  struct mlx5_list_entry *entry);
1988 
1989 int flow_dv_dest_array_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
1990 				void *cb_ctx);
1991 struct mlx5_list_entry *flow_dv_dest_array_create_cb(void *tool_ctx,
1992 						     void *cb_ctx);
1993 void flow_dv_dest_array_remove_cb(void *tool_ctx,
1994 				  struct mlx5_list_entry *entry);
1995 struct mlx5_list_entry *flow_dv_dest_array_clone_cb(void *tool_ctx,
1996 				   struct mlx5_list_entry *entry, void *cb_ctx);
1997 void flow_dv_dest_array_clone_free_cb(void *tool_ctx,
1998 				      struct mlx5_list_entry *entry);
1999 void flow_dv_hashfields_set(uint64_t item_flags,
2000 			    struct mlx5_flow_rss_desc *rss_desc,
2001 			    uint64_t *hash_fields);
2002 void flow_dv_action_rss_l34_hash_adjust(uint64_t rss_types,
2003 					uint64_t *hash_field);
2004 uint32_t flow_dv_action_rss_hrxq_lookup(struct rte_eth_dev *dev, uint32_t idx,
2005 					const uint64_t hash_fields);
2006 
2007 struct mlx5_list_entry *flow_hw_grp_create_cb(void *tool_ctx, void *cb_ctx);
2008 void flow_hw_grp_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2009 int flow_hw_grp_match_cb(void *tool_ctx,
2010 			 struct mlx5_list_entry *entry,
2011 			 void *cb_ctx);
2012 struct mlx5_list_entry *flow_hw_grp_clone_cb(void *tool_ctx,
2013 					     struct mlx5_list_entry *oentry,
2014 					     void *cb_ctx);
2015 void flow_hw_grp_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2016 
2017 struct mlx5_aso_age_action *flow_aso_age_get_by_idx(struct rte_eth_dev *dev,
2018 						    uint32_t age_idx);
2019 int flow_dev_geneve_tlv_option_resource_register(struct rte_eth_dev *dev,
2020 					     const struct rte_flow_item *item,
2021 					     struct rte_flow_error *error);
2022 void flow_release_workspace(void *data);
2023 int mlx5_flow_os_init_workspace_once(void);
2024 void *mlx5_flow_os_get_specific_workspace(void);
2025 int mlx5_flow_os_set_specific_workspace(struct mlx5_flow_workspace *data);
2026 void mlx5_flow_os_release_workspace(void);
2027 uint32_t mlx5_flow_mtr_alloc(struct rte_eth_dev *dev);
2028 void mlx5_flow_mtr_free(struct rte_eth_dev *dev, uint32_t mtr_idx);
2029 int mlx5_flow_validate_mtr_acts(struct rte_eth_dev *dev,
2030 			const struct rte_flow_action *actions[RTE_COLORS],
2031 			struct rte_flow_attr *attr,
2032 			bool *is_rss,
2033 			uint8_t *domain_bitmap,
2034 			uint8_t *policy_mode,
2035 			struct rte_mtr_error *error);
2036 void mlx5_flow_destroy_mtr_acts(struct rte_eth_dev *dev,
2037 		      struct mlx5_flow_meter_policy *mtr_policy);
2038 int mlx5_flow_create_mtr_acts(struct rte_eth_dev *dev,
2039 		      struct mlx5_flow_meter_policy *mtr_policy,
2040 		      const struct rte_flow_action *actions[RTE_COLORS],
2041 		      struct rte_flow_attr *attr,
2042 		      struct rte_mtr_error *error);
2043 int mlx5_flow_create_policy_rules(struct rte_eth_dev *dev,
2044 			     struct mlx5_flow_meter_policy *mtr_policy);
2045 void mlx5_flow_destroy_policy_rules(struct rte_eth_dev *dev,
2046 			     struct mlx5_flow_meter_policy *mtr_policy);
2047 int mlx5_flow_create_def_policy(struct rte_eth_dev *dev);
2048 void mlx5_flow_destroy_def_policy(struct rte_eth_dev *dev);
2049 void flow_drv_rxq_flags_set(struct rte_eth_dev *dev,
2050 		       struct mlx5_flow_handle *dev_handle);
2051 const struct mlx5_flow_tunnel *
2052 mlx5_get_tof(const struct rte_flow_item *items,
2053 	     const struct rte_flow_action *actions,
2054 	     enum mlx5_tof_rule_type *rule_type);
2055 void
2056 flow_hw_resource_release(struct rte_eth_dev *dev);
2057 int flow_dv_action_validate(struct rte_eth_dev *dev,
2058 			    const struct rte_flow_indir_action_conf *conf,
2059 			    const struct rte_flow_action *action,
2060 			    struct rte_flow_error *err);
2061 struct rte_flow_action_handle *flow_dv_action_create(struct rte_eth_dev *dev,
2062 		      const struct rte_flow_indir_action_conf *conf,
2063 		      const struct rte_flow_action *action,
2064 		      struct rte_flow_error *err);
2065 int flow_dv_action_destroy(struct rte_eth_dev *dev,
2066 			   struct rte_flow_action_handle *handle,
2067 			   struct rte_flow_error *error);
2068 int flow_dv_action_update(struct rte_eth_dev *dev,
2069 			  struct rte_flow_action_handle *handle,
2070 			  const void *update,
2071 			  struct rte_flow_error *err);
2072 int flow_dv_action_query(struct rte_eth_dev *dev,
2073 			 const struct rte_flow_action_handle *handle,
2074 			 void *data,
2075 			 struct rte_flow_error *error);
2076 size_t flow_dv_get_item_hdr_len(const enum rte_flow_item_type item_type);
2077 int flow_dv_convert_encap_data(const struct rte_flow_item *items, uint8_t *buf,
2078 			   size_t *size, struct rte_flow_error *error);
2079 
2080 #define MLX5_PF_VPORT_ID 0
2081 #define MLX5_ECPF_VPORT_ID 0xFFFE
2082 
2083 int16_t mlx5_flow_get_esw_manager_vport_id(struct rte_eth_dev *dev);
2084 int mlx5_flow_get_item_vport_id(struct rte_eth_dev *dev,
2085 				const struct rte_flow_item *item,
2086 				uint16_t *vport_id,
2087 				struct rte_flow_error *error);
2088 
2089 #endif /* RTE_PMD_MLX5_FLOW_H_ */
2090