xref: /dpdk/drivers/net/mlx5/mlx5_flow.h (revision fa7ad49e96b5dca8fcb774a27d47593b1b6c1bed)
184c406e7SOri Kam /* SPDX-License-Identifier: BSD-3-Clause
284c406e7SOri Kam  * Copyright 2018 Mellanox Technologies, Ltd
384c406e7SOri Kam  */
484c406e7SOri Kam 
584c406e7SOri Kam #ifndef RTE_PMD_MLX5_FLOW_H_
684c406e7SOri Kam #define RTE_PMD_MLX5_FLOW_H_
784c406e7SOri Kam 
884c406e7SOri Kam #include <netinet/in.h>
984c406e7SOri Kam #include <sys/queue.h>
1084c406e7SOri Kam #include <stdalign.h>
1184c406e7SOri Kam #include <stdint.h>
1284c406e7SOri Kam #include <string.h>
1384c406e7SOri Kam 
14f15db67dSMatan Azrad #include <rte_alarm.h>
153bd26b23SSuanming Mou #include <rte_mtr.h>
16f15db67dSMatan Azrad 
179d60f545SOphir Munk #include <mlx5_glue.h>
187b4f1e6bSMatan Azrad #include <mlx5_prm.h>
197b4f1e6bSMatan Azrad 
20f5bf91deSMoti Haimovsky #include "mlx5.h"
21f5bf91deSMoti Haimovsky 
2270d84dc7SOri Kam /* Private rte flow items. */
2370d84dc7SOri Kam enum mlx5_rte_flow_item_type {
2470d84dc7SOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN,
2570d84dc7SOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_TAG,
263c84f34eSOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE,
2750f576d6SSuanming Mou 	MLX5_RTE_FLOW_ITEM_TYPE_VLAN,
284ec6360dSGregory Etelson 	MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL,
2970d84dc7SOri Kam };
3070d84dc7SOri Kam 
31baf516beSViacheslav Ovsiienko /* Private (internal) rte flow actions. */
3270d84dc7SOri Kam enum mlx5_rte_flow_action_type {
3370d84dc7SOri Kam 	MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN,
3470d84dc7SOri Kam 	MLX5_RTE_FLOW_ACTION_TYPE_TAG,
35dd3c774fSViacheslav Ovsiienko 	MLX5_RTE_FLOW_ACTION_TYPE_MARK,
36baf516beSViacheslav Ovsiienko 	MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG,
373c78124fSShiri Kuzin 	MLX5_RTE_FLOW_ACTION_TYPE_DEFAULT_MISS,
384ec6360dSGregory Etelson 	MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET,
3981073e1fSMatan Azrad 	MLX5_RTE_FLOW_ACTION_TYPE_AGE,
4070d84dc7SOri Kam };
4170d84dc7SOri Kam 
424a42ac1fSMatan Azrad #define MLX5_SHARED_ACTION_TYPE_OFFSET 30
434a42ac1fSMatan Azrad 
444a42ac1fSMatan Azrad enum {
454a42ac1fSMatan Azrad 	MLX5_SHARED_ACTION_TYPE_RSS,
4681073e1fSMatan Azrad 	MLX5_SHARED_ACTION_TYPE_AGE,
474a42ac1fSMatan Azrad };
484a42ac1fSMatan Azrad 
4970d84dc7SOri Kam /* Matches on selected register. */
5070d84dc7SOri Kam struct mlx5_rte_flow_item_tag {
51baf516beSViacheslav Ovsiienko 	enum modify_reg id;
52cff811c7SViacheslav Ovsiienko 	uint32_t data;
5370d84dc7SOri Kam };
5470d84dc7SOri Kam 
5570d84dc7SOri Kam /* Modify selected register. */
5670d84dc7SOri Kam struct mlx5_rte_flow_action_set_tag {
57baf516beSViacheslav Ovsiienko 	enum modify_reg id;
58cff811c7SViacheslav Ovsiienko 	uint32_t data;
5970d84dc7SOri Kam };
6070d84dc7SOri Kam 
61baf516beSViacheslav Ovsiienko struct mlx5_flow_action_copy_mreg {
62baf516beSViacheslav Ovsiienko 	enum modify_reg dst;
63baf516beSViacheslav Ovsiienko 	enum modify_reg src;
64baf516beSViacheslav Ovsiienko };
65baf516beSViacheslav Ovsiienko 
663c84f34eSOri Kam /* Matches on source queue. */
673c84f34eSOri Kam struct mlx5_rte_flow_item_tx_queue {
683c84f34eSOri Kam 	uint32_t queue;
693c84f34eSOri Kam };
703c84f34eSOri Kam 
713e8edd0eSViacheslav Ovsiienko /* Feature name to allocate metadata register. */
723e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name {
733e8edd0eSViacheslav Ovsiienko 	MLX5_HAIRPIN_RX,
743e8edd0eSViacheslav Ovsiienko 	MLX5_HAIRPIN_TX,
753e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_RX,
763e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_TX,
773e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_FDB,
783e8edd0eSViacheslav Ovsiienko 	MLX5_FLOW_MARK,
793e8edd0eSViacheslav Ovsiienko 	MLX5_APP_TAG,
803e8edd0eSViacheslav Ovsiienko 	MLX5_COPY_MARK,
8127efd5deSSuanming Mou 	MLX5_MTR_COLOR,
8227efd5deSSuanming Mou 	MLX5_MTR_SFX,
8331ef2982SDekel Peled 	MLX5_ASO_FLOW_HIT,
843e8edd0eSViacheslav Ovsiienko };
853e8edd0eSViacheslav Ovsiienko 
868bb81f26SXueming Li /* Default queue number. */
878bb81f26SXueming Li #define MLX5_RSSQ_DEFAULT_NUM 16
888bb81f26SXueming Li 
8984c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
9084c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
9184c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
9284c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
9384c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
9484c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
9584c406e7SOri Kam 
9684c406e7SOri Kam /* Pattern inner Layer bits. */
9784c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
9884c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
9984c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
10084c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
10184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
10284c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
10384c406e7SOri Kam 
10484c406e7SOri Kam /* Pattern tunnel Layer bits. */
10584c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
10684c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
10784c406e7SOri Kam #define MLX5_FLOW_LAYER_GRE (1u << 14)
10884c406e7SOri Kam #define MLX5_FLOW_LAYER_MPLS (1u << 15)
109ea81c1b8SDekel Peled /* List of tunnel Layer bits continued below. */
11084c406e7SOri Kam 
1116bd7fbd0SDekel Peled /* General pattern items bits. */
1126bd7fbd0SDekel Peled #define MLX5_FLOW_ITEM_METADATA (1u << 16)
1132e4c987aSOri Kam #define MLX5_FLOW_ITEM_PORT_ID (1u << 17)
11470d84dc7SOri Kam #define MLX5_FLOW_ITEM_TAG (1u << 18)
11555deee17SViacheslav Ovsiienko #define MLX5_FLOW_ITEM_MARK (1u << 19)
1166bd7fbd0SDekel Peled 
117d53aa89aSXiaoyu Min /* Pattern MISC bits. */
11820ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP (1u << 20)
11920ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP6 (1u << 21)
12020ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22)
121d53aa89aSXiaoyu Min 
122ea81c1b8SDekel Peled /* Pattern tunnel Layer bits (continued). */
12320ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPIP (1u << 23)
12420ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24)
12520ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_NVGRE (1u << 25)
12620ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GENEVE (1u << 26)
1275e33bebdSXiaoyu Min 
1283c84f34eSOri Kam /* Queue items. */
12920ac7966SXiaoyu Min #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27)
1303c84f34eSOri Kam 
131f31d7a01SDekel Peled /* Pattern tunnel Layer bits (continued). */
132f31d7a01SDekel Peled #define MLX5_FLOW_LAYER_GTP (1u << 28)
133f31d7a01SDekel Peled 
134c7eca236SBing Zhao /* Pattern eCPRI Layer bit. */
135c7eca236SBing Zhao #define MLX5_FLOW_LAYER_ECPRI (UINT64_C(1) << 29)
136c7eca236SBing Zhao 
1370e5a0d8fSDekel Peled /* IPv6 Fragment Extension Header bit. */
1380e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_OUTER_L3_IPV6_FRAG_EXT (1u << 30)
1390e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_INNER_L3_IPV6_FRAG_EXT (1u << 31)
1400e5a0d8fSDekel Peled 
14184c406e7SOri Kam /* Outer Masks. */
14284c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3 \
14384c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
14484c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4 \
14584c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
14684c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER \
14784c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
14884c406e7SOri Kam 	 MLX5_FLOW_LAYER_OUTER_L4)
14984c406e7SOri Kam 
15084c406e7SOri Kam /* Tunnel Masks. */
15184c406e7SOri Kam #define MLX5_FLOW_LAYER_TUNNEL \
15284c406e7SOri Kam 	(MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
153ea81c1b8SDekel Peled 	 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \
154e59a5dbcSMoti Haimovsky 	 MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \
155f31d7a01SDekel Peled 	 MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP)
15684c406e7SOri Kam 
15784c406e7SOri Kam /* Inner Masks. */
15884c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3 \
15984c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
16084c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4 \
16184c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
16284c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER \
16384c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
16484c406e7SOri Kam 	 MLX5_FLOW_LAYER_INNER_L4)
16584c406e7SOri Kam 
1664bb14c83SDekel Peled /* Layer Masks. */
1674bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L2 \
1684bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
1694bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV4 \
1704bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
1714bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV6 \
1724bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
1734bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3 \
1744bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
1754bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L4 \
1764bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
1774bb14c83SDekel Peled 
17884c406e7SOri Kam /* Actions */
17984c406e7SOri Kam #define MLX5_FLOW_ACTION_DROP (1u << 0)
18084c406e7SOri Kam #define MLX5_FLOW_ACTION_QUEUE (1u << 1)
18184c406e7SOri Kam #define MLX5_FLOW_ACTION_RSS (1u << 2)
18284c406e7SOri Kam #define MLX5_FLOW_ACTION_FLAG (1u << 3)
18384c406e7SOri Kam #define MLX5_FLOW_ACTION_MARK (1u << 4)
18484c406e7SOri Kam #define MLX5_FLOW_ACTION_COUNT (1u << 5)
18557123c00SYongseok Koh #define MLX5_FLOW_ACTION_PORT_ID (1u << 6)
18657123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7)
18757123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8)
18857123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9)
18957123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10)
1902ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11)
1912ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12)
1922ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13)
1932ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14)
1942ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15)
1952ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16)
19631fda518SYongseok Koh #define MLX5_FLOW_ACTION_JUMP (1u << 17)
197a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TTL (1u << 18)
198a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19)
19976046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20)
20076046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21)
20106387be8SMatan Azrad #define MLX5_FLOW_ACTION_ENCAP (1u << 22)
20206387be8SMatan Azrad #define MLX5_FLOW_ACTION_DECAP (1u << 23)
20306387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24)
20406387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25)
20506387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26)
20606387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27)
20706387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28)
20806387be8SMatan Azrad #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29)
20906387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_META (1ull << 30)
21006387be8SMatan Azrad #define MLX5_FLOW_ACTION_METER (1ull << 31)
21106387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32)
21206387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33)
213fa2d01c8SDong Zhou #define MLX5_FLOW_ACTION_AGE (1ull << 34)
2143c78124fSShiri Kuzin #define MLX5_FLOW_ACTION_DEFAULT_MISS (1ull << 35)
21596b1f027SJiawei Wang #define MLX5_FLOW_ACTION_SAMPLE (1ull << 36)
2164ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_SET (1ull << 37)
2174ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_MATCH (1ull << 38)
21884c406e7SOri Kam 
21984c406e7SOri Kam #define MLX5_FLOW_FATE_ACTIONS \
220684b9a1bSOri Kam 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \
2213c78124fSShiri Kuzin 	 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP | \
2223c78124fSShiri Kuzin 	 MLX5_FLOW_ACTION_DEFAULT_MISS)
22384c406e7SOri Kam 
2242e4c987aSOri Kam #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \
2252e4c987aSOri Kam 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \
2262e4c987aSOri Kam 	 MLX5_FLOW_ACTION_JUMP)
2272e4c987aSOri Kam 
2284b8727f0SDekel Peled 
2294bb14c83SDekel Peled #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
2304bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV4_DST | \
2314bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV6_SRC | \
2324bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV6_DST | \
2334bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TP_SRC | \
2344bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TP_DST | \
2354bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TTL | \
2364bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_DEC_TTL | \
2374bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_MAC_SRC | \
238585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_SET_MAC_DST | \
239585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_INC_TCP_SEQ | \
240585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_DEC_TCP_SEQ | \
241585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_INC_TCP_ACK | \
2425f163d52SMoti Haimovsky 				      MLX5_FLOW_ACTION_DEC_TCP_ACK | \
24370d84dc7SOri Kam 				      MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \
24455deee17SViacheslav Ovsiienko 				      MLX5_FLOW_ACTION_SET_TAG | \
245fcc8d2f7SViacheslav Ovsiienko 				      MLX5_FLOW_ACTION_MARK_EXT | \
2466f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_META | \
2476f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_IPV4_DSCP | \
2486f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_IPV6_DSCP)
2494bb14c83SDekel Peled 
2509aee7a84SMoti Haimovsky #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \
2519aee7a84SMoti Haimovsky 				MLX5_FLOW_ACTION_OF_PUSH_VLAN)
25206387be8SMatan Azrad 
25306387be8SMatan Azrad #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP)
25406387be8SMatan Azrad 
25584c406e7SOri Kam #ifndef IPPROTO_MPLS
25684c406e7SOri Kam #define IPPROTO_MPLS 137
25784c406e7SOri Kam #endif
25884c406e7SOri Kam 
259d1abe664SDekel Peled /* UDP port number for MPLS */
260d1abe664SDekel Peled #define MLX5_UDP_PORT_MPLS 6635
261d1abe664SDekel Peled 
262fc2c498cSOri Kam /* UDP port numbers for VxLAN. */
263fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN 4789
264fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN_GPE 4790
265fc2c498cSOri Kam 
266e59a5dbcSMoti Haimovsky /* UDP port numbers for GENEVE. */
267e59a5dbcSMoti Haimovsky #define MLX5_UDP_PORT_GENEVE 6081
268e59a5dbcSMoti Haimovsky 
26984c406e7SOri Kam /* Priority reserved for default flows. */
27084c406e7SOri Kam #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1)
27184c406e7SOri Kam 
27284c406e7SOri Kam /*
27384c406e7SOri Kam  * Number of sub priorities.
27484c406e7SOri Kam  * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
27584c406e7SOri Kam  * matching on the NIC (firmware dependent) L4 most have the higher priority
27684c406e7SOri Kam  * followed by L3 and ending with L2.
27784c406e7SOri Kam  */
27884c406e7SOri Kam #define MLX5_PRIORITY_MAP_L2 2
27984c406e7SOri Kam #define MLX5_PRIORITY_MAP_L3 1
28084c406e7SOri Kam #define MLX5_PRIORITY_MAP_L4 0
28184c406e7SOri Kam #define MLX5_PRIORITY_MAP_MAX 3
28284c406e7SOri Kam 
283fc2c498cSOri Kam /* Valid layer type for IPV4 RSS. */
284fc2c498cSOri Kam #define MLX5_IPV4_LAYER_TYPES \
285fc2c498cSOri Kam 	(ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \
286fc2c498cSOri Kam 	 ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \
287fc2c498cSOri Kam 	 ETH_RSS_NONFRAG_IPV4_OTHER)
288fc2c498cSOri Kam 
289fc2c498cSOri Kam /* IBV hash source bits  for IPV4. */
290fc2c498cSOri Kam #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
291fc2c498cSOri Kam 
292fc2c498cSOri Kam /* Valid layer type for IPV6 RSS. */
293fc2c498cSOri Kam #define MLX5_IPV6_LAYER_TYPES \
294fc2c498cSOri Kam 	(ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \
295fc2c498cSOri Kam 	 ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX  | ETH_RSS_IPV6_TCP_EX | \
296fc2c498cSOri Kam 	 ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER)
297fc2c498cSOri Kam 
298fc2c498cSOri Kam /* IBV hash source bits  for IPV6. */
299fc2c498cSOri Kam #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
300fc2c498cSOri Kam 
301c3e33304SDekel Peled /* IBV hash bits for L3 SRC. */
302c3e33304SDekel Peled #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6)
303c3e33304SDekel Peled 
304c3e33304SDekel Peled /* IBV hash bits for L3 DST. */
305c3e33304SDekel Peled #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6)
306c3e33304SDekel Peled 
307c3e33304SDekel Peled /* IBV hash bits for TCP. */
308c3e33304SDekel Peled #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
309c3e33304SDekel Peled 			      IBV_RX_HASH_DST_PORT_TCP)
310c3e33304SDekel Peled 
311c3e33304SDekel Peled /* IBV hash bits for UDP. */
312c3e33304SDekel Peled #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \
313c3e33304SDekel Peled 			      IBV_RX_HASH_DST_PORT_UDP)
314c3e33304SDekel Peled 
315c3e33304SDekel Peled /* IBV hash bits for L4 SRC. */
316c3e33304SDekel Peled #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
317c3e33304SDekel Peled 				 IBV_RX_HASH_SRC_PORT_UDP)
318c3e33304SDekel Peled 
319c3e33304SDekel Peled /* IBV hash bits for L4 DST. */
320c3e33304SDekel Peled #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \
321c3e33304SDekel Peled 				 IBV_RX_HASH_DST_PORT_UDP)
322e59a5dbcSMoti Haimovsky 
323e59a5dbcSMoti Haimovsky /* Geneve header first 16Bit */
324e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_MASK 0x3
325e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_SHIFT 14
326e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_VAL(a) \
327e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK))
328e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_MASK 0x3F
329e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_SHIFT 7
330e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_VAL(a) \
331e59a5dbcSMoti Haimovsky 	    (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK))
332e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_MASK 0x1
333e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_SHIFT 7
334e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_VAL(a) \
335e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK))
336e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_MASK 0x1
337e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_SHIFT 6
338e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_VAL(a) \
339e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK))
340e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_MASK 0x3F
341e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK))
342e59a5dbcSMoti Haimovsky /*
343e59a5dbcSMoti Haimovsky  * The length of the Geneve options fields, expressed in four byte multiples,
344e59a5dbcSMoti Haimovsky  * not including the eight byte fixed tunnel.
345e59a5dbcSMoti Haimovsky  */
346e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_0 14
347e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_1 63
348e59a5dbcSMoti Haimovsky 
349f9210259SViacheslav Ovsiienko #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_ether_hdr) + \
350f9210259SViacheslav Ovsiienko 					  sizeof(struct rte_ipv4_hdr))
35150f576d6SSuanming Mou 
3526859e67eSDekel Peled /* IPv4 fragment_offset field contains relevant data in bits 2 to 15. */
3536859e67eSDekel Peled #define MLX5_IPV4_FRAG_OFFSET_MASK \
3546859e67eSDekel Peled 		(RTE_IPV4_HDR_OFFSET_MASK | RTE_IPV4_HDR_MF_FLAG)
3556859e67eSDekel Peled 
3566859e67eSDekel Peled /* Specific item's fields can accept a range of values (using spec and last). */
3576859e67eSDekel Peled #define MLX5_ITEM_RANGE_NOT_ACCEPTED	false
3586859e67eSDekel Peled #define MLX5_ITEM_RANGE_ACCEPTED	true
3596859e67eSDekel Peled 
36072a944dbSBing Zhao /* Software header modify action numbers of a flow. */
36172a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV4		1
36272a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV6		4
36372a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_MAC		2
36472a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_VID		1
36572a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_PORT		2
36672a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TTL		1
36772a944dbSBing Zhao #define MLX5_ACT_NUM_DEC_TTL		MLX5_ACT_NUM_MDF_TTL
36872a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPSEQ		1
36972a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPACK		1
37072a944dbSBing Zhao #define MLX5_ACT_NUM_SET_REG		1
37172a944dbSBing Zhao #define MLX5_ACT_NUM_SET_TAG		1
37272a944dbSBing Zhao #define MLX5_ACT_NUM_CPY_MREG		MLX5_ACT_NUM_SET_TAG
37372a944dbSBing Zhao #define MLX5_ACT_NUM_SET_MARK		MLX5_ACT_NUM_SET_TAG
37472a944dbSBing Zhao #define MLX5_ACT_NUM_SET_META		MLX5_ACT_NUM_SET_TAG
37572a944dbSBing Zhao #define MLX5_ACT_NUM_SET_DSCP		1
37672a944dbSBing Zhao 
3770c76d1c9SYongseok Koh enum mlx5_flow_drv_type {
3780c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_MIN,
3790c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_DV,
3800c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_VERBS,
3810c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_MAX,
3820c76d1c9SYongseok Koh };
3830c76d1c9SYongseok Koh 
384488d13abSSuanming Mou /* Fate action type. */
385488d13abSSuanming Mou enum mlx5_flow_fate_type {
386488d13abSSuanming Mou 	MLX5_FLOW_FATE_NONE, /* Egress flow. */
387488d13abSSuanming Mou 	MLX5_FLOW_FATE_QUEUE,
388488d13abSSuanming Mou 	MLX5_FLOW_FATE_JUMP,
389488d13abSSuanming Mou 	MLX5_FLOW_FATE_PORT_ID,
390488d13abSSuanming Mou 	MLX5_FLOW_FATE_DROP,
3913c78124fSShiri Kuzin 	MLX5_FLOW_FATE_DEFAULT_MISS,
392fabf8a37SSuanming Mou 	MLX5_FLOW_FATE_SHARED_RSS,
393488d13abSSuanming Mou 	MLX5_FLOW_FATE_MAX,
394488d13abSSuanming Mou };
395488d13abSSuanming Mou 
396865a0c15SOri Kam /* Matcher PRM representation */
397865a0c15SOri Kam struct mlx5_flow_dv_match_params {
398865a0c15SOri Kam 	size_t size;
399865a0c15SOri Kam 	/**< Size of match value. Do NOT split size and key! */
400865a0c15SOri Kam 	uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
401865a0c15SOri Kam 	/**< Matcher value. This value is used as the mask or as a key. */
402865a0c15SOri Kam };
403865a0c15SOri Kam 
404865a0c15SOri Kam /* Matcher structure. */
405865a0c15SOri Kam struct mlx5_flow_dv_matcher {
40618726355SXueming Li 	struct mlx5_cache_entry entry; /**< Pointer to the next element. */
407e9e36e52SBing Zhao 	struct mlx5_flow_tbl_resource *tbl;
408e9e36e52SBing Zhao 	/**< Pointer to the table(group) the matcher associated with. */
409865a0c15SOri Kam 	void *matcher_object; /**< Pointer to DV matcher */
410865a0c15SOri Kam 	uint16_t crc; /**< CRC of key. */
411865a0c15SOri Kam 	uint16_t priority; /**< Priority of matcher. */
412865a0c15SOri Kam 	struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
413865a0c15SOri Kam };
414865a0c15SOri Kam 
4154bb14c83SDekel Peled #define MLX5_ENCAP_MAX_LEN 132
4164bb14c83SDekel Peled 
417c513f05cSDekel Peled /* Encap/decap resource structure. */
418c513f05cSDekel Peled struct mlx5_flow_dv_encap_decap_resource {
419bf615b07SSuanming Mou 	struct mlx5_hlist_entry entry;
420c513f05cSDekel Peled 	/* Pointer to next element. */
421cf7d1995SAlexander Kozyrev 	uint32_t refcnt; /**< Reference counter. */
4226ad7cfaaSDekel Peled 	void *action;
4236ad7cfaaSDekel Peled 	/**< Encap/decap action object. */
424c513f05cSDekel Peled 	uint8_t buf[MLX5_ENCAP_MAX_LEN];
425c513f05cSDekel Peled 	size_t size;
426c513f05cSDekel Peled 	uint8_t reformat_type;
427c513f05cSDekel Peled 	uint8_t ft_type;
4284f84a197SOri Kam 	uint64_t flags; /**< Flags for RDMA API. */
429bf615b07SSuanming Mou 	uint32_t idx; /**< Index for the index memory pool. */
430c513f05cSDekel Peled };
431c513f05cSDekel Peled 
432cbb66daaSOri Kam /* Tag resource structure. */
433cbb66daaSOri Kam struct mlx5_flow_dv_tag_resource {
434e484e403SBing Zhao 	struct mlx5_hlist_entry entry;
435e484e403SBing Zhao 	/**< hash list entry for tag resource, tag value as the key. */
436cbb66daaSOri Kam 	void *action;
4376ad7cfaaSDekel Peled 	/**< Tag action object. */
438cf7d1995SAlexander Kozyrev 	uint32_t refcnt; /**< Reference counter. */
4395f114269SSuanming Mou 	uint32_t idx; /**< Index for the index memory pool. */
440cbb66daaSOri Kam };
441cbb66daaSOri Kam 
4420e9d0002SViacheslav Ovsiienko /*
4430e9d0002SViacheslav Ovsiienko  * Number of modification commands.
4440ba70e43SBing Zhao  * The maximal actions amount in FW is some constant, and it is 16 in the
4450ba70e43SBing Zhao  * latest releases. In some old releases, it will be limited to 8.
4460ba70e43SBing Zhao  * Since there is no interface to query the capacity, the maximal value should
4470ba70e43SBing Zhao  * be used to allow PMD to create the flow. The validation will be done in the
4480ba70e43SBing Zhao  * lower driver layer or FW. A failure will be returned if exceeds the maximal
4490ba70e43SBing Zhao  * supported actions number on the root table.
4500ba70e43SBing Zhao  * On non-root tables, there is no limitation, but 32 is enough right now.
4510e9d0002SViacheslav Ovsiienko  */
452024e9575SBing Zhao #define MLX5_MAX_MODIFY_NUM			32
453024e9575SBing Zhao #define MLX5_ROOT_TBL_MODIFY_NUM		16
4544bb14c83SDekel Peled 
4554bb14c83SDekel Peled /* Modify resource structure */
4564bb14c83SDekel Peled struct mlx5_flow_dv_modify_hdr_resource {
4573fe88961SSuanming Mou 	struct mlx5_hlist_entry entry;
45816a7dbc4SXueming Li 	void *action; /**< Modify header action object. */
45916a7dbc4SXueming Li 	/* Key area for hash list matching: */
4604bb14c83SDekel Peled 	uint8_t ft_type; /**< Flow table type, Rx or Tx. */
4614bb14c83SDekel Peled 	uint32_t actions_num; /**< Number of modification actions. */
46279e7ba1fSOri Kam 	uint64_t flags; /**< Flags for RDMA API. */
463024e9575SBing Zhao 	struct mlx5_modification_cmd actions[];
464024e9575SBing Zhao 	/**< Modification actions. */
4654bb14c83SDekel Peled };
4664bb14c83SDekel Peled 
4673fe88961SSuanming Mou /* Modify resource key of the hash organization. */
4683fe88961SSuanming Mou union mlx5_flow_modify_hdr_key {
4693fe88961SSuanming Mou 	struct {
4703fe88961SSuanming Mou 		uint32_t ft_type:8;	/**< Flow table type, Rx or Tx. */
4713fe88961SSuanming Mou 		uint32_t actions_num:5;	/**< Number of modification actions. */
4723fe88961SSuanming Mou 		uint32_t group:19;	/**< Flow group id. */
4733fe88961SSuanming Mou 		uint32_t cksum;		/**< Actions check sum. */
4743fe88961SSuanming Mou 	};
4753fe88961SSuanming Mou 	uint64_t v64;			/**< full 64bits value of key */
4763fe88961SSuanming Mou };
4773fe88961SSuanming Mou 
478684b9a1bSOri Kam /* Jump action resource structure. */
479684b9a1bSOri Kam struct mlx5_flow_dv_jump_tbl_resource {
4806c1d9a64SBing Zhao 	void *action; /**< Pointer to the rdma core action. */
481684b9a1bSOri Kam };
482684b9a1bSOri Kam 
483c269b517SOri Kam /* Port ID resource structure. */
484c269b517SOri Kam struct mlx5_flow_dv_port_id_action_resource {
4850fd5f82aSXueming Li 	struct mlx5_cache_entry entry;
4860fd5f82aSXueming Li 	void *action; /**< Action object. */
487c269b517SOri Kam 	uint32_t port_id; /**< Port ID value. */
4880fd5f82aSXueming Li 	uint32_t idx; /**< Indexed pool memory index. */
489c269b517SOri Kam };
490c269b517SOri Kam 
4919aee7a84SMoti Haimovsky /* Push VLAN action resource structure */
4929aee7a84SMoti Haimovsky struct mlx5_flow_dv_push_vlan_action_resource {
4933422af2aSXueming Li 	struct mlx5_cache_entry entry; /* Cache entry. */
4946ad7cfaaSDekel Peled 	void *action; /**< Action object. */
4959aee7a84SMoti Haimovsky 	uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */
4969aee7a84SMoti Haimovsky 	rte_be32_t vlan_tag; /**< VLAN tag value. */
4973422af2aSXueming Li 	uint32_t idx; /**< Indexed pool memory index. */
4989aee7a84SMoti Haimovsky };
4999aee7a84SMoti Haimovsky 
500dd3c774fSViacheslav Ovsiienko /* Metadata register copy table entry. */
501dd3c774fSViacheslav Ovsiienko struct mlx5_flow_mreg_copy_resource {
502dd3c774fSViacheslav Ovsiienko 	/*
503dd3c774fSViacheslav Ovsiienko 	 * Hash list entry for copy table.
504dd3c774fSViacheslav Ovsiienko 	 *  - Key is 32/64-bit MARK action ID.
505dd3c774fSViacheslav Ovsiienko 	 *  - MUST be the first entry.
506dd3c774fSViacheslav Ovsiienko 	 */
507dd3c774fSViacheslav Ovsiienko 	struct mlx5_hlist_entry hlist_ent;
508dd3c774fSViacheslav Ovsiienko 	LIST_ENTRY(mlx5_flow_mreg_copy_resource) next;
509dd3c774fSViacheslav Ovsiienko 	/* List entry for device flows. */
51090e6053aSSuanming Mou 	uint32_t idx;
511ab612adcSSuanming Mou 	uint32_t rix_flow; /* Built flow for copy. */
512dd3c774fSViacheslav Ovsiienko };
513dd3c774fSViacheslav Ovsiienko 
514afd7a625SXueming Li /* Table tunnel parameter. */
515afd7a625SXueming Li struct mlx5_flow_tbl_tunnel_prm {
516afd7a625SXueming Li 	const struct mlx5_flow_tunnel *tunnel;
517afd7a625SXueming Li 	uint32_t group_id;
518afd7a625SXueming Li 	bool external;
519afd7a625SXueming Li };
520afd7a625SXueming Li 
521860897d2SBing Zhao /* Table data structure of the hash organization. */
522860897d2SBing Zhao struct mlx5_flow_tbl_data_entry {
523860897d2SBing Zhao 	struct mlx5_hlist_entry entry;
524e9e36e52SBing Zhao 	/**< hash list entry, 64-bits key inside. */
525860897d2SBing Zhao 	struct mlx5_flow_tbl_resource tbl;
526e9e36e52SBing Zhao 	/**< flow table resource. */
52718726355SXueming Li 	struct mlx5_cache_list matchers;
528e9e36e52SBing Zhao 	/**< matchers' header associated with the flow table. */
5296c1d9a64SBing Zhao 	struct mlx5_flow_dv_jump_tbl_resource jump;
5306c1d9a64SBing Zhao 	/**< jump resource, at most one for each table created. */
5317ac99475SSuanming Mou 	uint32_t idx; /**< index for the indexed mempool. */
5324ec6360dSGregory Etelson 	/**< tunnel offload */
5334ec6360dSGregory Etelson 	const struct mlx5_flow_tunnel *tunnel;
5344ec6360dSGregory Etelson 	uint32_t group_id;
5354ec6360dSGregory Etelson 	bool external;
536eeca5790SSuanming Mou 	bool tunnel_offload; /* Tunnel offlod table or not. */
53718726355SXueming Li 	bool is_egress; /**< Egress table. */
538860897d2SBing Zhao };
539860897d2SBing Zhao 
540b4c0ddbfSJiawei Wang /* Sub rdma-core actions list. */
541b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_list {
542b4c0ddbfSJiawei Wang 	uint32_t actions_num; /**< Number of sample actions. */
543b4c0ddbfSJiawei Wang 	uint64_t action_flags;
544b4c0ddbfSJiawei Wang 	void *dr_queue_action;
545b4c0ddbfSJiawei Wang 	void *dr_tag_action;
546b4c0ddbfSJiawei Wang 	void *dr_cnt_action;
54700c10c22SJiawei Wang 	void *dr_port_id_action;
54800c10c22SJiawei Wang 	void *dr_encap_action;
549b4c0ddbfSJiawei Wang };
550b4c0ddbfSJiawei Wang 
551b4c0ddbfSJiawei Wang /* Sample sub-actions resource list. */
552b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_idx {
553b4c0ddbfSJiawei Wang 	uint32_t rix_hrxq; /**< Hash Rx queue object index. */
554b4c0ddbfSJiawei Wang 	uint32_t rix_tag; /**< Index to the tag action. */
555b4c0ddbfSJiawei Wang 	uint32_t cnt;
55600c10c22SJiawei Wang 	uint32_t rix_port_id_action; /**< Index to port ID action resource. */
55700c10c22SJiawei Wang 	uint32_t rix_encap_decap; /**< Index to encap/decap resource. */
558b4c0ddbfSJiawei Wang };
559b4c0ddbfSJiawei Wang 
560b4c0ddbfSJiawei Wang /* Sample action resource structure. */
561b4c0ddbfSJiawei Wang struct mlx5_flow_dv_sample_resource {
56219784141SSuanming Mou 	struct mlx5_cache_entry entry; /**< Cache entry. */
56319784141SSuanming Mou 	union {
564b4c0ddbfSJiawei Wang 		void *verbs_action; /**< Verbs sample action object. */
56519784141SSuanming Mou 		void **sub_actions; /**< Sample sub-action array. */
56619784141SSuanming Mou 	};
56701c05ee0SSuanming Mou 	struct rte_eth_dev *dev; /**< Device registers the action. */
56819784141SSuanming Mou 	uint32_t idx; /** Sample object index. */
569b4c0ddbfSJiawei Wang 	uint8_t ft_type; /** Flow Table Type */
570b4c0ddbfSJiawei Wang 	uint32_t ft_id; /** Flow Table Level */
571b4c0ddbfSJiawei Wang 	uint32_t ratio;   /** Sample Ratio */
572b4c0ddbfSJiawei Wang 	uint64_t set_action; /** Restore reg_c0 value */
573b4c0ddbfSJiawei Wang 	void *normal_path_tbl; /** Flow Table pointer */
574b4c0ddbfSJiawei Wang 	void *default_miss; /** default_miss dr_action. */
575b4c0ddbfSJiawei Wang 	struct mlx5_flow_sub_actions_idx sample_idx;
576b4c0ddbfSJiawei Wang 	/**< Action index resources. */
577b4c0ddbfSJiawei Wang 	struct mlx5_flow_sub_actions_list sample_act;
578b4c0ddbfSJiawei Wang 	/**< Action resources. */
579b4c0ddbfSJiawei Wang };
580b4c0ddbfSJiawei Wang 
58100c10c22SJiawei Wang #define MLX5_MAX_DEST_NUM	2
58200c10c22SJiawei Wang 
58300c10c22SJiawei Wang /* Destination array action resource structure. */
58400c10c22SJiawei Wang struct mlx5_flow_dv_dest_array_resource {
58519784141SSuanming Mou 	struct mlx5_cache_entry entry; /**< Cache entry. */
58619784141SSuanming Mou 	uint32_t idx; /** Destination array action object index. */
58700c10c22SJiawei Wang 	uint8_t ft_type; /** Flow Table Type */
58800c10c22SJiawei Wang 	uint8_t num_of_dest; /**< Number of destination actions. */
58901c05ee0SSuanming Mou 	struct rte_eth_dev *dev; /**< Device registers the action. */
59000c10c22SJiawei Wang 	void *action; /**< Pointer to the rdma core action. */
59100c10c22SJiawei Wang 	struct mlx5_flow_sub_actions_idx sample_idx[MLX5_MAX_DEST_NUM];
59200c10c22SJiawei Wang 	/**< Action index resources. */
59300c10c22SJiawei Wang 	struct mlx5_flow_sub_actions_list sample_act[MLX5_MAX_DEST_NUM];
59400c10c22SJiawei Wang 	/**< Action resources. */
59500c10c22SJiawei Wang };
59600c10c22SJiawei Wang 
59784c406e7SOri Kam /* Verbs specification header. */
59884c406e7SOri Kam struct ibv_spec_header {
59984c406e7SOri Kam 	enum ibv_flow_spec_type type;
60084c406e7SOri Kam 	uint16_t size;
60184c406e7SOri Kam };
60284c406e7SOri Kam 
603750ff30aSGregory Etelson /* PMD flow priority for tunnel */
604750ff30aSGregory Etelson #define MLX5_TUNNEL_PRIO_GET(rss_desc) \
605750ff30aSGregory Etelson 	((rss_desc)->level >= 2 ? MLX5_PRIORITY_MAP_L2 : MLX5_PRIORITY_MAP_L4)
606750ff30aSGregory Etelson 
607e745f900SSuanming Mou 
608c42f44bdSBing Zhao /** Device flow handle structure for DV mode only. */
609c42f44bdSBing Zhao struct mlx5_flow_handle_dv {
610c42f44bdSBing Zhao 	/* Flow DV api: */
611c42f44bdSBing Zhao 	struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
612c42f44bdSBing Zhao 	struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
613c42f44bdSBing Zhao 	/**< Pointer to modify header resource in cache. */
61477749adaSSuanming Mou 	uint32_t rix_encap_decap;
61577749adaSSuanming Mou 	/**< Index to encap/decap resource in cache. */
61677749adaSSuanming Mou 	uint32_t rix_push_vlan;
6178acf8ac9SSuanming Mou 	/**< Index to push VLAN action resource in cache. */
61877749adaSSuanming Mou 	uint32_t rix_tag;
6195f114269SSuanming Mou 	/**< Index to the tag action. */
620b4c0ddbfSJiawei Wang 	uint32_t rix_sample;
621b4c0ddbfSJiawei Wang 	/**< Index to sample action resource in cache. */
62200c10c22SJiawei Wang 	uint32_t rix_dest_array;
62300c10c22SJiawei Wang 	/**< Index to destination array resource in cache. */
62477749adaSSuanming Mou } __rte_packed;
625c42f44bdSBing Zhao 
626c42f44bdSBing Zhao /** Device flow handle structure: used both for creating & destroying. */
627c42f44bdSBing Zhao struct mlx5_flow_handle {
628b88341caSSuanming Mou 	SILIST_ENTRY(uint32_t)next;
62977749adaSSuanming Mou 	struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */
630b88341caSSuanming Mou 	/**< Index to next device flow handle. */
6310ddd1143SYongseok Koh 	uint64_t layers;
63224663641SYongseok Koh 	/**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
633341c8941SDekel Peled 	void *drv_flow; /**< pointer to driver flow object. */
63477749adaSSuanming Mou 	uint32_t split_flow_id:28; /**< Sub flow unique match flow id. */
635488d13abSSuanming Mou 	uint32_t mark:1; /**< Metadate rxq mark flag. */
636488d13abSSuanming Mou 	uint32_t fate_action:3; /**< Fate action type. */
6376fc18392SSuanming Mou 	union {
63877749adaSSuanming Mou 		uint32_t rix_hrxq; /**< Hash Rx queue object index. */
63977749adaSSuanming Mou 		uint32_t rix_jump; /**< Index to the jump action resource. */
64077749adaSSuanming Mou 		uint32_t rix_port_id_action;
6416fc18392SSuanming Mou 		/**< Index to port ID action resource. */
64277749adaSSuanming Mou 		uint32_t rix_fate;
643488d13abSSuanming Mou 		/**< Generic value indicates the fate action. */
6443c78124fSShiri Kuzin 		uint32_t rix_default_fate;
6453c78124fSShiri Kuzin 		/**< Indicates default miss fate action. */
646fabf8a37SSuanming Mou 		uint32_t rix_srss;
647fabf8a37SSuanming Mou 		/**< Indicates shared RSS fate action. */
6486fc18392SSuanming Mou 	};
649c42f44bdSBing Zhao #ifdef HAVE_IBV_FLOW_DV_SUPPORT
650c42f44bdSBing Zhao 	struct mlx5_flow_handle_dv dvh;
651c42f44bdSBing Zhao #endif
65277749adaSSuanming Mou } __rte_packed;
653c42f44bdSBing Zhao 
654c42f44bdSBing Zhao /*
655e7bfa359SBing Zhao  * Size for Verbs device flow handle structure only. Do not use the DV only
656e7bfa359SBing Zhao  * structure in Verbs. No DV flows attributes will be accessed.
657e7bfa359SBing Zhao  * Macro offsetof() could also be used here.
658e7bfa359SBing Zhao  */
659e7bfa359SBing Zhao #ifdef HAVE_IBV_FLOW_DV_SUPPORT
660e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE \
661e7bfa359SBing Zhao 	(sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv))
662e7bfa359SBing Zhao #else
663e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle))
664e7bfa359SBing Zhao #endif
665e7bfa359SBing Zhao 
666e7bfa359SBing Zhao /*
667c42f44bdSBing Zhao  * Max number of actions per DV flow.
668c42f44bdSBing Zhao  * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED
669c42f44bdSBing Zhao  * in rdma-core file providers/mlx5/verbs.c.
670c42f44bdSBing Zhao  */
671c42f44bdSBing Zhao #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8
672c42f44bdSBing Zhao 
673c42f44bdSBing Zhao /** Device flow structure only for DV flow creation. */
674e7bfa359SBing Zhao struct mlx5_flow_dv_workspace {
675c42f44bdSBing Zhao 	uint32_t group; /**< The group index. */
676c42f44bdSBing Zhao 	uint8_t transfer; /**< 1 if the flow is E-Switch flow. */
677c42f44bdSBing Zhao 	int actions_n; /**< number of actions. */
678c42f44bdSBing Zhao 	void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */
679014d1cbeSSuanming Mou 	struct mlx5_flow_dv_encap_decap_resource *encap_decap;
680014d1cbeSSuanming Mou 	/**< Pointer to encap/decap resource in cache. */
6818acf8ac9SSuanming Mou 	struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res;
6828acf8ac9SSuanming Mou 	/**< Pointer to push VLAN action resource in cache. */
6835f114269SSuanming Mou 	struct mlx5_flow_dv_tag_resource *tag_resource;
6847ac99475SSuanming Mou 	/**< pointer to the tag action. */
685f3faf9eaSSuanming Mou 	struct mlx5_flow_dv_port_id_action_resource *port_id_action;
686f3faf9eaSSuanming Mou 	/**< Pointer to port ID action resource. */
6877ac99475SSuanming Mou 	struct mlx5_flow_dv_jump_tbl_resource *jump;
6887ac99475SSuanming Mou 	/**< Pointer to the jump action resource. */
689c42f44bdSBing Zhao 	struct mlx5_flow_dv_match_params value;
690c42f44bdSBing Zhao 	/**< Holds the value that the packet is compared to. */
691b4c0ddbfSJiawei Wang 	struct mlx5_flow_dv_sample_resource *sample_res;
692b4c0ddbfSJiawei Wang 	/**< Pointer to the sample action resource. */
69300c10c22SJiawei Wang 	struct mlx5_flow_dv_dest_array_resource *dest_array_res;
69400c10c22SJiawei Wang 	/**< Pointer to the destination array resource. */
695c42f44bdSBing Zhao };
696c42f44bdSBing Zhao 
697e7bfa359SBing Zhao /*
698e7bfa359SBing Zhao  * Maximal Verbs flow specifications & actions size.
699e7bfa359SBing Zhao  * Some elements are mutually exclusive, but enough space should be allocated.
700e7bfa359SBing Zhao  * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers.
701e7bfa359SBing Zhao  *               2. One tunnel header (exception: GRE + MPLS),
702e7bfa359SBing Zhao  *                  SPEC length: GRE == tunnel.
703e7bfa359SBing Zhao  * Actions: 1. 1 Mark OR Flag.
704e7bfa359SBing Zhao  *          2. 1 Drop (if any).
705e7bfa359SBing Zhao  *          3. No limitation for counters, but it makes no sense to support too
706e7bfa359SBing Zhao  *             many counters in a single device flow.
707e7bfa359SBing Zhao  */
708e7bfa359SBing Zhao #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
709e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \
710e7bfa359SBing Zhao 		( \
711e7bfa359SBing Zhao 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
712e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_ipv6) + \
713e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
714e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_gre) + \
715e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_mpls)) \
716e7bfa359SBing Zhao 		)
717e7bfa359SBing Zhao #else
718e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \
719e7bfa359SBing Zhao 		( \
720e7bfa359SBing Zhao 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
721e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_ipv6) + \
722e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
723e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_tunnel)) \
724e7bfa359SBing Zhao 		)
725e7bfa359SBing Zhao #endif
726e7bfa359SBing Zhao 
727e7bfa359SBing Zhao #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \
728e7bfa359SBing Zhao 	defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
729e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \
730e7bfa359SBing Zhao 		( \
731e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_tag) + \
732e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_drop) + \
733e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_counter_action) * 4 \
734e7bfa359SBing Zhao 		)
735e7bfa359SBing Zhao #else
736e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \
737e7bfa359SBing Zhao 		( \
738e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_tag) + \
739e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_drop) \
740e7bfa359SBing Zhao 		)
741e7bfa359SBing Zhao #endif
742e7bfa359SBing Zhao 
743e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \
744e7bfa359SBing Zhao 		(MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE)
745e7bfa359SBing Zhao 
746c42f44bdSBing Zhao /** Device flow structure only for Verbs flow creation. */
747e7bfa359SBing Zhao struct mlx5_flow_verbs_workspace {
748c42f44bdSBing Zhao 	unsigned int size; /**< Size of the attribute. */
749e7bfa359SBing Zhao 	struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */
750e7bfa359SBing Zhao 	uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE];
751e7bfa359SBing Zhao 	/**< Specifications & actions buffer of verbs flow. */
752c42f44bdSBing Zhao };
753c42f44bdSBing Zhao 
754e7bfa359SBing Zhao /** Maximal number of device sub-flows supported. */
755e7bfa359SBing Zhao #define MLX5_NUM_MAX_DEV_FLOWS 32
756e7bfa359SBing Zhao 
757c42f44bdSBing Zhao /** Device flow structure. */
7589ade91dfSJiawei Wang __extension__
759c42f44bdSBing Zhao struct mlx5_flow {
760c42f44bdSBing Zhao 	struct rte_flow *flow; /**< Pointer to the main flow. */
761fa2d01c8SDong Zhou 	uint32_t flow_idx; /**< The memory pool index to the main flow. */
7626ad7cfaaSDekel Peled 	uint64_t hash_fields; /**< Hash Rx queue hash fields. */
763488d13abSSuanming Mou 	uint64_t act_flags;
764488d13abSSuanming Mou 	/**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
765b67b4ecbSDekel Peled 	bool external; /**< true if the flow is created external to PMD. */
7669ade91dfSJiawei Wang 	uint8_t ingress:1; /**< 1 if the flow is ingress. */
7679ade91dfSJiawei Wang 	uint8_t skip_scale:1;
7689ade91dfSJiawei Wang 	/**< 1 if skip the scale the table with factor. */
769c42f44bdSBing Zhao 	union {
770c42f44bdSBing Zhao #ifdef HAVE_IBV_FLOW_DV_SUPPORT
771e7bfa359SBing Zhao 		struct mlx5_flow_dv_workspace dv;
772c42f44bdSBing Zhao #endif
773e7bfa359SBing Zhao 		struct mlx5_flow_verbs_workspace verbs;
774c42f44bdSBing Zhao 	};
775e7bfa359SBing Zhao 	struct mlx5_flow_handle *handle;
776b88341caSSuanming Mou 	uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */
7774ec6360dSGregory Etelson 	const struct mlx5_flow_tunnel *tunnel;
77884c406e7SOri Kam };
77984c406e7SOri Kam 
78033e01809SSuanming Mou /* Flow meter state. */
78133e01809SSuanming Mou #define MLX5_FLOW_METER_DISABLE 0
78233e01809SSuanming Mou #define MLX5_FLOW_METER_ENABLE 1
78333e01809SSuanming Mou 
7843bd26b23SSuanming Mou #define MLX5_MAN_WIDTH 8
78546a5e6bcSSuanming Mou /* Modify this value if enum rte_mtr_color changes. */
78646a5e6bcSSuanming Mou #define RTE_MTR_DROPPED RTE_COLORS
78746a5e6bcSSuanming Mou 
7884dedc7c6SSuanming Mou /* Meter policer statistics */
7894dedc7c6SSuanming Mou struct mlx5_flow_policer_stats {
790956d5c74SSuanming Mou 	uint32_t cnt[RTE_COLORS + 1];
7914dedc7c6SSuanming Mou 	/**< Color counter, extra for drop. */
7924dedc7c6SSuanming Mou 	uint64_t stats_mask;
7934dedc7c6SSuanming Mou 	/**< Statistics mask for the colors. */
7944dedc7c6SSuanming Mou };
7954dedc7c6SSuanming Mou 
79646a5e6bcSSuanming Mou /* Meter table structure. */
79746a5e6bcSSuanming Mou struct mlx5_meter_domain_info {
79846a5e6bcSSuanming Mou 	struct mlx5_flow_tbl_resource *tbl;
79946a5e6bcSSuanming Mou 	/**< Meter table. */
8009dbaf7eeSSuanming Mou 	struct mlx5_flow_tbl_resource *sfx_tbl;
8019dbaf7eeSSuanming Mou 	/**< Meter suffix table. */
80246a5e6bcSSuanming Mou 	void *any_matcher;
80346a5e6bcSSuanming Mou 	/**< Meter color not match default criteria. */
80446a5e6bcSSuanming Mou 	void *color_matcher;
80546a5e6bcSSuanming Mou 	/**< Meter color match criteria. */
80646a5e6bcSSuanming Mou 	void *jump_actn;
80746a5e6bcSSuanming Mou 	/**< Meter match action. */
80846a5e6bcSSuanming Mou 	void *policer_rules[RTE_MTR_DROPPED + 1];
80946a5e6bcSSuanming Mou 	/**< Meter policer for the match. */
81046a5e6bcSSuanming Mou };
81146a5e6bcSSuanming Mou 
81246a5e6bcSSuanming Mou /* Meter table set for TX RX FDB. */
81346a5e6bcSSuanming Mou struct mlx5_meter_domains_infos {
81446a5e6bcSSuanming Mou 	uint32_t ref_cnt;
81546a5e6bcSSuanming Mou 	/**< Table user count. */
81646a5e6bcSSuanming Mou 	struct mlx5_meter_domain_info egress;
81746a5e6bcSSuanming Mou 	/**< TX meter table. */
81846a5e6bcSSuanming Mou 	struct mlx5_meter_domain_info ingress;
81946a5e6bcSSuanming Mou 	/**< RX meter table. */
82046a5e6bcSSuanming Mou 	struct mlx5_meter_domain_info transfer;
82146a5e6bcSSuanming Mou 	/**< FDB meter table. */
82246a5e6bcSSuanming Mou 	void *drop_actn;
82346a5e6bcSSuanming Mou 	/**< Drop action as not matched. */
8244dedc7c6SSuanming Mou 	void *count_actns[RTE_MTR_DROPPED + 1];
8254dedc7c6SSuanming Mou 	/**< Counters for match and unmatched statistics. */
82633e01809SSuanming Mou 	uint32_t fmp[MLX5_ST_SZ_DW(flow_meter_parameters)];
82733e01809SSuanming Mou 	/**< Flow meter parameter. */
82833e01809SSuanming Mou 	size_t fmp_size;
82933e01809SSuanming Mou 	/**< Flow meter parameter size. */
83033e01809SSuanming Mou 	void *meter_action;
83133e01809SSuanming Mou 	/**< Flow meter action. */
83246a5e6bcSSuanming Mou };
83346a5e6bcSSuanming Mou 
83446a5e6bcSSuanming Mou /* Meter parameter structure. */
83546a5e6bcSSuanming Mou struct mlx5_flow_meter {
8363f373f35SSuanming Mou 	TAILQ_ENTRY(mlx5_flow_meter) next;
8373f373f35SSuanming Mou 	/**< Pointer to the next flow meter structure. */
8388638e2b0SSuanming Mou 	uint32_t idx; /* Index to meter object. */
83946a5e6bcSSuanming Mou 	uint32_t meter_id;
84046a5e6bcSSuanming Mou 	/**< Meter id. */
8413f373f35SSuanming Mou 	struct mlx5_flow_meter_profile *profile;
8423f373f35SSuanming Mou 	/**< Meter profile parameters. */
84378466e08SWentao Cui 
84489a8e3c4SSuanming Mou 	rte_spinlock_t sl; /**< Meter action spinlock. */
84589a8e3c4SSuanming Mou 
84678466e08SWentao Cui 	/** Policer actions (per meter output color). */
84778466e08SWentao Cui 	enum rte_mtr_policer_action action[RTE_COLORS];
84878466e08SWentao Cui 
84978466e08SWentao Cui 	/** Set of stats counters to be enabled.
85078466e08SWentao Cui 	 * @see enum rte_mtr_stats_type
85178466e08SWentao Cui 	 */
85278466e08SWentao Cui 	uint64_t stats_mask;
85378466e08SWentao Cui 
85478466e08SWentao Cui 	/**< Rule applies to ingress traffic. */
85578466e08SWentao Cui 	uint32_t ingress:1;
85678466e08SWentao Cui 
85778466e08SWentao Cui 	/**< Rule applies to egress traffic. */
85878466e08SWentao Cui 	uint32_t egress:1;
85978466e08SWentao Cui 	/**
86078466e08SWentao Cui 	 * Instead of simply matching the properties of traffic as it would
86178466e08SWentao Cui 	 * appear on a given DPDK port ID, enabling this attribute transfers
86278466e08SWentao Cui 	 * a flow rule to the lowest possible level of any device endpoints
86378466e08SWentao Cui 	 * found in the pattern.
86478466e08SWentao Cui 	 *
86578466e08SWentao Cui 	 * When supported, this effectively enables an application to
86678466e08SWentao Cui 	 * re-route traffic not necessarily intended for it (e.g. coming
86778466e08SWentao Cui 	 * from or addressed to different physical ports, VFs or
86878466e08SWentao Cui 	 * applications) at the device level.
86978466e08SWentao Cui 	 *
87078466e08SWentao Cui 	 * It complements the behavior of some pattern items such as
87178466e08SWentao Cui 	 * RTE_FLOW_ITEM_TYPE_PHY_PORT and is meaningless without them.
87278466e08SWentao Cui 	 *
87378466e08SWentao Cui 	 * When transferring flow rules, ingress and egress attributes keep
87478466e08SWentao Cui 	 * their original meaning, as if processing traffic emitted or
87578466e08SWentao Cui 	 * received by the application.
87678466e08SWentao Cui 	 */
87778466e08SWentao Cui 	uint32_t transfer:1;
87846a5e6bcSSuanming Mou 	struct mlx5_meter_domains_infos *mfts;
87946a5e6bcSSuanming Mou 	/**< Flow table created for this meter. */
8804dedc7c6SSuanming Mou 	struct mlx5_flow_policer_stats policer_stats;
8814dedc7c6SSuanming Mou 	/**< Meter policer statistics. */
88246a5e6bcSSuanming Mou 	uint32_t ref_cnt;
88346a5e6bcSSuanming Mou 	/**< Use count. */
8843f373f35SSuanming Mou 	uint32_t active_state:1;
8853f373f35SSuanming Mou 	/**< Meter state. */
8863f373f35SSuanming Mou 	uint32_t shared:1;
8873f373f35SSuanming Mou 	/**< Meter shared or not. */
88846a5e6bcSSuanming Mou };
8893bd26b23SSuanming Mou 
8903bd26b23SSuanming Mou /* RFC2697 parameter structure. */
8913bd26b23SSuanming Mou struct mlx5_flow_meter_srtcm_rfc2697_prm {
8923bd26b23SSuanming Mou 	/* green_saturation_value = cbs_mantissa * 2^cbs_exponent */
8933bd26b23SSuanming Mou 	uint32_t cbs_exponent:5;
8943bd26b23SSuanming Mou 	uint32_t cbs_mantissa:8;
8953bd26b23SSuanming Mou 	/* cir = 8G * cir_mantissa * 1/(2^cir_exponent) Bytes/Sec */
8963bd26b23SSuanming Mou 	uint32_t cir_exponent:5;
8973bd26b23SSuanming Mou 	uint32_t cir_mantissa:8;
8983bd26b23SSuanming Mou 	/* yellow _saturation_value = ebs_mantissa * 2^ebs_exponent */
8993bd26b23SSuanming Mou 	uint32_t ebs_exponent:5;
9003bd26b23SSuanming Mou 	uint32_t ebs_mantissa:8;
9013bd26b23SSuanming Mou };
9023bd26b23SSuanming Mou 
9033bd26b23SSuanming Mou /* Flow meter profile structure. */
9043bd26b23SSuanming Mou struct mlx5_flow_meter_profile {
9053bd26b23SSuanming Mou 	TAILQ_ENTRY(mlx5_flow_meter_profile) next;
9063bd26b23SSuanming Mou 	/**< Pointer to the next flow meter structure. */
9073bd26b23SSuanming Mou 	uint32_t meter_profile_id; /**< Profile id. */
9083bd26b23SSuanming Mou 	struct rte_mtr_meter_profile profile; /**< Profile detail. */
9093bd26b23SSuanming Mou 	union {
9103bd26b23SSuanming Mou 		struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm;
9113bd26b23SSuanming Mou 		/**< srtcm_rfc2697 struct. */
9123bd26b23SSuanming Mou 	};
9133bd26b23SSuanming Mou 	uint32_t ref_cnt; /**< Use count. */
9143bd26b23SSuanming Mou };
9153bd26b23SSuanming Mou 
9164ec6360dSGregory Etelson #define MLX5_MAX_TUNNELS 256
9174ec6360dSGregory Etelson #define MLX5_TNL_MISS_RULE_PRIORITY 3
9184ec6360dSGregory Etelson #define MLX5_TNL_MISS_FDB_JUMP_GRP  0x1234faac
9194ec6360dSGregory Etelson 
9204ec6360dSGregory Etelson /*
9214ec6360dSGregory Etelson  * When tunnel offload is active, all JUMP group ids are converted
9224ec6360dSGregory Etelson  * using the same method. That conversion is applied both to tunnel and
9234ec6360dSGregory Etelson  * regular rule types.
9244ec6360dSGregory Etelson  * Group ids used in tunnel rules are relative to it's tunnel (!).
9254ec6360dSGregory Etelson  * Application can create number of steer rules, using the same
9264ec6360dSGregory Etelson  * tunnel, with different group id in each rule.
9274ec6360dSGregory Etelson  * Each tunnel stores its groups internally in PMD tunnel object.
9284ec6360dSGregory Etelson  * Groups used in regular rules do not belong to any tunnel and are stored
9294ec6360dSGregory Etelson  * in tunnel hub.
9304ec6360dSGregory Etelson  */
9314ec6360dSGregory Etelson 
9324ec6360dSGregory Etelson struct mlx5_flow_tunnel {
9334ec6360dSGregory Etelson 	LIST_ENTRY(mlx5_flow_tunnel) chain;
9344ec6360dSGregory Etelson 	struct rte_flow_tunnel app_tunnel;	/** app tunnel copy */
9354ec6360dSGregory Etelson 	uint32_t tunnel_id;			/** unique tunnel ID */
9364ec6360dSGregory Etelson 	uint32_t refctn;
9374ec6360dSGregory Etelson 	struct rte_flow_action action;
9384ec6360dSGregory Etelson 	struct rte_flow_item item;
9394ec6360dSGregory Etelson 	struct mlx5_hlist *groups;		/** tunnel groups */
9404ec6360dSGregory Etelson };
9414ec6360dSGregory Etelson 
9424ec6360dSGregory Etelson /** PMD tunnel related context */
9434ec6360dSGregory Etelson struct mlx5_flow_tunnel_hub {
944868d2e34SGregory Etelson 	/* Tunnels list
945868d2e34SGregory Etelson 	 * Access to the list MUST be MT protected
946868d2e34SGregory Etelson 	 */
9474ec6360dSGregory Etelson 	LIST_HEAD(, mlx5_flow_tunnel) tunnels;
948868d2e34SGregory Etelson 	 /* protect access to the tunnels list */
949868d2e34SGregory Etelson 	rte_spinlock_t sl;
9504ec6360dSGregory Etelson 	struct mlx5_hlist *groups;		/** non tunnel groups */
9514ec6360dSGregory Etelson };
9524ec6360dSGregory Etelson 
9534ec6360dSGregory Etelson /* convert jump group to flow table ID in tunnel rules */
9544ec6360dSGregory Etelson struct tunnel_tbl_entry {
9554ec6360dSGregory Etelson 	struct mlx5_hlist_entry hash;
9564ec6360dSGregory Etelson 	uint32_t flow_table;
9574ec6360dSGregory Etelson };
9584ec6360dSGregory Etelson 
9594ec6360dSGregory Etelson static inline uint32_t
9604ec6360dSGregory Etelson tunnel_id_to_flow_tbl(uint32_t id)
9614ec6360dSGregory Etelson {
9624ec6360dSGregory Etelson 	return id | (1u << 16);
9634ec6360dSGregory Etelson }
9644ec6360dSGregory Etelson 
9654ec6360dSGregory Etelson static inline uint32_t
9664ec6360dSGregory Etelson tunnel_flow_tbl_to_id(uint32_t flow_tbl)
9674ec6360dSGregory Etelson {
9684ec6360dSGregory Etelson 	return flow_tbl & ~(1u << 16);
9694ec6360dSGregory Etelson }
9704ec6360dSGregory Etelson 
9714ec6360dSGregory Etelson union tunnel_tbl_key {
9724ec6360dSGregory Etelson 	uint64_t val;
9734ec6360dSGregory Etelson 	struct {
9744ec6360dSGregory Etelson 		uint32_t tunnel_id;
9754ec6360dSGregory Etelson 		uint32_t group;
9764ec6360dSGregory Etelson 	};
9774ec6360dSGregory Etelson };
9784ec6360dSGregory Etelson 
9794ec6360dSGregory Etelson static inline struct mlx5_flow_tunnel_hub *
9804ec6360dSGregory Etelson mlx5_tunnel_hub(struct rte_eth_dev *dev)
9814ec6360dSGregory Etelson {
9824ec6360dSGregory Etelson 	struct mlx5_priv *priv = dev->data->dev_private;
9834ec6360dSGregory Etelson 	return priv->sh->tunnel_hub;
9844ec6360dSGregory Etelson }
9854ec6360dSGregory Etelson 
9864ec6360dSGregory Etelson static inline bool
9874ec6360dSGregory Etelson is_tunnel_offload_active(struct rte_eth_dev *dev)
9884ec6360dSGregory Etelson {
989bc1d90a3SGregory Etelson #ifdef HAVE_IBV_FLOW_DV_SUPPORT
9904ec6360dSGregory Etelson 	struct mlx5_priv *priv = dev->data->dev_private;
9914ec6360dSGregory Etelson 	return !!priv->config.dv_miss_info;
992bc1d90a3SGregory Etelson #else
993bc1d90a3SGregory Etelson 	RTE_SET_USED(dev);
994bc1d90a3SGregory Etelson 	return false;
995bc1d90a3SGregory Etelson #endif
9964ec6360dSGregory Etelson }
9974ec6360dSGregory Etelson 
9984ec6360dSGregory Etelson static inline bool
9994ec6360dSGregory Etelson is_flow_tunnel_match_rule(__rte_unused struct rte_eth_dev *dev,
10004ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_attr *attr,
10014ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_item items[],
10024ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_action actions[])
10034ec6360dSGregory Etelson {
10044ec6360dSGregory Etelson 	return (items[0].type == (typeof(items[0].type))
10054ec6360dSGregory Etelson 				 MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL);
10064ec6360dSGregory Etelson }
10074ec6360dSGregory Etelson 
10084ec6360dSGregory Etelson static inline bool
10094ec6360dSGregory Etelson is_flow_tunnel_steer_rule(__rte_unused struct rte_eth_dev *dev,
10104ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_attr *attr,
10114ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_item items[],
10124ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_action actions[])
10134ec6360dSGregory Etelson {
10144ec6360dSGregory Etelson 	return (actions[0].type == (typeof(actions[0].type))
10154ec6360dSGregory Etelson 				   MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET);
10164ec6360dSGregory Etelson }
10174ec6360dSGregory Etelson 
10184ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel *
10194ec6360dSGregory Etelson flow_actions_to_tunnel(const struct rte_flow_action actions[])
10204ec6360dSGregory Etelson {
10214ec6360dSGregory Etelson 	return actions[0].conf;
10224ec6360dSGregory Etelson }
10234ec6360dSGregory Etelson 
10244ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel *
10254ec6360dSGregory Etelson flow_items_to_tunnel(const struct rte_flow_item items[])
10264ec6360dSGregory Etelson {
10274ec6360dSGregory Etelson 	return items[0].spec;
10284ec6360dSGregory Etelson }
10294ec6360dSGregory Etelson 
103084c406e7SOri Kam /* Flow structure. */
103184c406e7SOri Kam struct rte_flow {
1032ab612adcSSuanming Mou 	ILIST_ENTRY(uint32_t)next; /**< Index to the next flow structure. */
1033b88341caSSuanming Mou 	uint32_t dev_handles;
1034e7bfa359SBing Zhao 	/**< Device flow handles that are part of the flow. */
10350136df99SSuanming Mou 	uint32_t drv_type:2; /**< Driver type. */
10364ec6360dSGregory Etelson 	uint32_t tunnel:1;
103794b6d884SXueming Li 	uint32_t meter:16; /**< Holds flow meter id. */
10380136df99SSuanming Mou 	uint32_t rix_mreg_copy;
10390136df99SSuanming Mou 	/**< Index to metadata register copy table resource. */
10400136df99SSuanming Mou 	uint32_t counter; /**< Holds flow counter. */
10414ec6360dSGregory Etelson 	uint32_t tunnel_id;  /**< Tunnel id */
1042f935ed4bSDekel Peled 	uint32_t age; /**< Holds ASO age bit index. */
10430136df99SSuanming Mou } __rte_packed;
10442720f833SYongseok Koh 
1045d7cfcdddSAndrey Vesnovaty /*
1046d7cfcdddSAndrey Vesnovaty  * Define list of valid combinations of RX Hash fields
1047d7cfcdddSAndrey Vesnovaty  * (see enum ibv_rx_hash_fields).
1048d7cfcdddSAndrey Vesnovaty  */
1049d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4 (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
1050d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_TCP \
1051d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV4 | \
1052d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_SRC_PORT_TCP)
1053d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_UDP \
1054d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV4 | \
1055d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_SRC_PORT_UDP)
1056d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6 (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
1057d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_TCP \
1058d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV6 | \
1059d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_SRC_PORT_TCP)
1060d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_UDP \
1061d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV6 | \
1062d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_SRC_PORT_UDP)
1063d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_NONE 0ULL
1064d7cfcdddSAndrey Vesnovaty 
1065d7cfcdddSAndrey Vesnovaty /* array of valid combinations of RX Hash fields for RSS */
1066d7cfcdddSAndrey Vesnovaty static const uint64_t mlx5_rss_hash_fields[] = {
1067d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4,
1068d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4_TCP,
1069d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4_UDP,
1070d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6,
1071d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6_TCP,
1072d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6_UDP,
1073d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_NONE,
1074d7cfcdddSAndrey Vesnovaty };
1075d7cfcdddSAndrey Vesnovaty 
1076d7cfcdddSAndrey Vesnovaty /* Shared RSS action structure */
1077d7cfcdddSAndrey Vesnovaty struct mlx5_shared_action_rss {
10784a42ac1fSMatan Azrad 	ILIST_ENTRY(uint32_t)next; /**< Index to the next RSS structure. */
10794a42ac1fSMatan Azrad 	uint32_t refcnt; /**< Atomically accessed refcnt. */
1080d7cfcdddSAndrey Vesnovaty 	struct rte_flow_action_rss origin; /**< Original rte RSS action. */
1081d7cfcdddSAndrey Vesnovaty 	uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
1082*fa7ad49eSAndrey Vesnovaty 	struct mlx5_ind_table_obj *ind_tbl;
1083*fa7ad49eSAndrey Vesnovaty 	/**< Hash RX queues (hrxq, hrxq_tunnel fields) indirection table. */
1084d7cfcdddSAndrey Vesnovaty 	uint32_t hrxq[MLX5_RSS_HASH_FIELDS_LEN];
1085d7cfcdddSAndrey Vesnovaty 	/**< Hash RX queue indexes mapped to mlx5_rss_hash_fields */
1086d7cfcdddSAndrey Vesnovaty 	uint32_t hrxq_tunnel[MLX5_RSS_HASH_FIELDS_LEN];
1087d7cfcdddSAndrey Vesnovaty 	/**< Hash RX queue indexes for tunneled RSS */
1088*fa7ad49eSAndrey Vesnovaty 	rte_spinlock_t action_rss_sl; /**< Shared RSS action spinlock. */
1089d7cfcdddSAndrey Vesnovaty };
1090d7cfcdddSAndrey Vesnovaty 
1091d7cfcdddSAndrey Vesnovaty struct rte_flow_shared_action {
10924a42ac1fSMatan Azrad 	uint32_t id;
1093d7cfcdddSAndrey Vesnovaty };
1094d7cfcdddSAndrey Vesnovaty 
10958bb81f26SXueming Li /* Thread specific flow workspace intermediate data. */
10968bb81f26SXueming Li struct mlx5_flow_workspace {
10970064bf43SXueming Li 	/* If creating another flow in same thread, push new as stack. */
10980064bf43SXueming Li 	struct mlx5_flow_workspace *prev;
10990064bf43SXueming Li 	struct mlx5_flow_workspace *next;
11000064bf43SXueming Li 	uint32_t inuse; /* can't create new flow with current. */
11018bb81f26SXueming Li 	struct mlx5_flow flows[MLX5_NUM_MAX_DEV_FLOWS];
11020064bf43SXueming Li 	struct mlx5_flow_rss_desc rss_desc;
11030064bf43SXueming Li 	uint32_t rssq_num; /* Allocated queue num in rss_desc. */
110438c6dc20SXueming Li 	uint32_t flow_idx; /* Intermediate device flow index. */
11058bb81f26SXueming Li };
11068bb81f26SXueming Li 
11079ade91dfSJiawei Wang struct mlx5_flow_split_info {
11089ade91dfSJiawei Wang 	bool external;
11099ade91dfSJiawei Wang 	/**< True if flow is created by request external to PMD. */
11109ade91dfSJiawei Wang 	uint8_t skip_scale; /**< Skip the scale the table with factor. */
11119ade91dfSJiawei Wang 	uint32_t flow_idx; /**< This memory pool index to the flow. */
11129ade91dfSJiawei Wang 	uint32_t prefix_mark; /**< Prefix subflow mark flag. */
11139ade91dfSJiawei Wang 	uint64_t prefix_layers; /**< Prefix subflow layers. */
11149ade91dfSJiawei Wang };
11159ade91dfSJiawei Wang 
111684c406e7SOri Kam typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
111784c406e7SOri Kam 				    const struct rte_flow_attr *attr,
111884c406e7SOri Kam 				    const struct rte_flow_item items[],
111984c406e7SOri Kam 				    const struct rte_flow_action actions[],
1120b67b4ecbSDekel Peled 				    bool external,
112172a944dbSBing Zhao 				    int hairpin,
112284c406e7SOri Kam 				    struct rte_flow_error *error);
112384c406e7SOri Kam typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
1124e7bfa359SBing Zhao 	(struct rte_eth_dev *dev, const struct rte_flow_attr *attr,
1125e7bfa359SBing Zhao 	 const struct rte_flow_item items[],
1126c1cfb132SYongseok Koh 	 const struct rte_flow_action actions[], struct rte_flow_error *error);
112784c406e7SOri Kam typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
112884c406e7SOri Kam 				     struct mlx5_flow *dev_flow,
112984c406e7SOri Kam 				     const struct rte_flow_attr *attr,
113084c406e7SOri Kam 				     const struct rte_flow_item items[],
113184c406e7SOri Kam 				     const struct rte_flow_action actions[],
113284c406e7SOri Kam 				     struct rte_flow_error *error);
113384c406e7SOri Kam typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
113484c406e7SOri Kam 				 struct rte_flow_error *error);
113584c406e7SOri Kam typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
113684c406e7SOri Kam 				   struct rte_flow *flow);
113784c406e7SOri Kam typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
113884c406e7SOri Kam 				    struct rte_flow *flow);
1139684dafe7SMoti Haimovsky typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
1140684dafe7SMoti Haimovsky 				 struct rte_flow *flow,
1141684dafe7SMoti Haimovsky 				 const struct rte_flow_action *actions,
1142684dafe7SMoti Haimovsky 				 void *data,
1143684dafe7SMoti Haimovsky 				 struct rte_flow_error *error);
114446a5e6bcSSuanming Mou typedef struct mlx5_meter_domains_infos *(*mlx5_flow_create_mtr_tbls_t)
11454dedc7c6SSuanming Mou 					    (struct rte_eth_dev *dev,
11464dedc7c6SSuanming Mou 					     const struct mlx5_flow_meter *fm);
114746a5e6bcSSuanming Mou typedef int (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev,
114846a5e6bcSSuanming Mou 					struct mlx5_meter_domains_infos *tbls);
11493426add9SSuanming Mou typedef int (*mlx5_flow_create_policer_rules_t)
11503426add9SSuanming Mou 					(struct rte_eth_dev *dev,
11513426add9SSuanming Mou 					 struct mlx5_flow_meter *fm,
11523426add9SSuanming Mou 					 const struct rte_flow_attr *attr);
11533426add9SSuanming Mou typedef int (*mlx5_flow_destroy_policer_rules_t)
11543426add9SSuanming Mou 					(struct rte_eth_dev *dev,
11553426add9SSuanming Mou 					 const struct mlx5_flow_meter *fm,
11563426add9SSuanming Mou 					 const struct rte_flow_attr *attr);
1157956d5c74SSuanming Mou typedef uint32_t (*mlx5_flow_counter_alloc_t)
1158e189f55cSSuanming Mou 				   (struct rte_eth_dev *dev);
1159e189f55cSSuanming Mou typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev,
1160956d5c74SSuanming Mou 					 uint32_t cnt);
1161e189f55cSSuanming Mou typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev,
1162956d5c74SSuanming Mou 					 uint32_t cnt,
1163e189f55cSSuanming Mou 					 bool clear, uint64_t *pkts,
1164e189f55cSSuanming Mou 					 uint64_t *bytes);
1165fa2d01c8SDong Zhou typedef int (*mlx5_flow_get_aged_flows_t)
1166fa2d01c8SDong Zhou 					(struct rte_eth_dev *dev,
1167fa2d01c8SDong Zhou 					 void **context,
1168fa2d01c8SDong Zhou 					 uint32_t nb_contexts,
1169fa2d01c8SDong Zhou 					 struct rte_flow_error *error);
1170d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_validate_t)
1171d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
1172d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_shared_action_conf *conf,
1173d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_action *action,
1174d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1175d7cfcdddSAndrey Vesnovaty typedef struct rte_flow_shared_action *(*mlx5_flow_action_create_t)
1176d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
1177d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_shared_action_conf *conf,
1178d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_action *action,
1179d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1180d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_destroy_t)
1181d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
1182d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_shared_action *action,
1183d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1184d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_update_t)
1185d7cfcdddSAndrey Vesnovaty 			(struct rte_eth_dev *dev,
1186d7cfcdddSAndrey Vesnovaty 			 struct rte_flow_shared_action *action,
1187d7cfcdddSAndrey Vesnovaty 			 const void *action_conf,
1188d7cfcdddSAndrey Vesnovaty 			 struct rte_flow_error *error);
118981073e1fSMatan Azrad typedef int (*mlx5_flow_action_query_t)
119081073e1fSMatan Azrad 			(struct rte_eth_dev *dev,
119181073e1fSMatan Azrad 			 const struct rte_flow_shared_action *action,
119281073e1fSMatan Azrad 			 void *data,
119381073e1fSMatan Azrad 			 struct rte_flow_error *error);
119423f627e0SBing Zhao typedef int (*mlx5_flow_sync_domain_t)
119523f627e0SBing Zhao 			(struct rte_eth_dev *dev,
119623f627e0SBing Zhao 			 uint32_t domains,
119723f627e0SBing Zhao 			 uint32_t flags);
119881073e1fSMatan Azrad 
119984c406e7SOri Kam struct mlx5_flow_driver_ops {
120084c406e7SOri Kam 	mlx5_flow_validate_t validate;
120184c406e7SOri Kam 	mlx5_flow_prepare_t prepare;
120284c406e7SOri Kam 	mlx5_flow_translate_t translate;
120384c406e7SOri Kam 	mlx5_flow_apply_t apply;
120484c406e7SOri Kam 	mlx5_flow_remove_t remove;
120584c406e7SOri Kam 	mlx5_flow_destroy_t destroy;
1206684dafe7SMoti Haimovsky 	mlx5_flow_query_t query;
120746a5e6bcSSuanming Mou 	mlx5_flow_create_mtr_tbls_t create_mtr_tbls;
120846a5e6bcSSuanming Mou 	mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls;
12093426add9SSuanming Mou 	mlx5_flow_create_policer_rules_t create_policer_rules;
12103426add9SSuanming Mou 	mlx5_flow_destroy_policer_rules_t destroy_policer_rules;
1211e189f55cSSuanming Mou 	mlx5_flow_counter_alloc_t counter_alloc;
1212e189f55cSSuanming Mou 	mlx5_flow_counter_free_t counter_free;
1213e189f55cSSuanming Mou 	mlx5_flow_counter_query_t counter_query;
1214fa2d01c8SDong Zhou 	mlx5_flow_get_aged_flows_t get_aged_flows;
1215d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_validate_t action_validate;
1216d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_create_t action_create;
1217d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_destroy_t action_destroy;
1218d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_update_t action_update;
121981073e1fSMatan Azrad 	mlx5_flow_action_query_t action_query;
122023f627e0SBing Zhao 	mlx5_flow_sync_domain_t sync_domain;
122184c406e7SOri Kam };
122284c406e7SOri Kam 
122384c406e7SOri Kam /* mlx5_flow.c */
122484c406e7SOri Kam 
12258bb81f26SXueming Li struct mlx5_flow_workspace *mlx5_flow_get_thread_workspace(void);
12264ec6360dSGregory Etelson __extension__
12274ec6360dSGregory Etelson struct flow_grp_info {
12284ec6360dSGregory Etelson 	uint64_t external:1;
12294ec6360dSGregory Etelson 	uint64_t transfer:1;
12304ec6360dSGregory Etelson 	uint64_t fdb_def_rule:1;
12314ec6360dSGregory Etelson 	/* force standard group translation */
12324ec6360dSGregory Etelson 	uint64_t std_tbl_fix:1;
12339ade91dfSJiawei Wang 	uint64_t skip_scale:1;
12344ec6360dSGregory Etelson };
12354ec6360dSGregory Etelson 
12364ec6360dSGregory Etelson static inline bool
12374ec6360dSGregory Etelson tunnel_use_standard_attr_group_translate
12384ec6360dSGregory Etelson 		    (struct rte_eth_dev *dev,
12394ec6360dSGregory Etelson 		     const struct mlx5_flow_tunnel *tunnel,
12404ec6360dSGregory Etelson 		     const struct rte_flow_attr *attr,
12414ec6360dSGregory Etelson 		     const struct rte_flow_item items[],
12424ec6360dSGregory Etelson 		     const struct rte_flow_action actions[])
12434ec6360dSGregory Etelson {
12444ec6360dSGregory Etelson 	bool verdict;
12454ec6360dSGregory Etelson 
12464ec6360dSGregory Etelson 	if (!is_tunnel_offload_active(dev))
12474ec6360dSGregory Etelson 		/* no tunnel offload API */
12484ec6360dSGregory Etelson 		verdict = true;
12494ec6360dSGregory Etelson 	else if (tunnel) {
12504ec6360dSGregory Etelson 		/*
12514ec6360dSGregory Etelson 		 * OvS will use jump to group 0 in tunnel steer rule.
12524ec6360dSGregory Etelson 		 * If tunnel steer rule starts from group 0 (attr.group == 0)
12534ec6360dSGregory Etelson 		 * that 0 group must be translated with standard method.
12544ec6360dSGregory Etelson 		 * attr.group == 0 in tunnel match rule translated with tunnel
12554ec6360dSGregory Etelson 		 * method
12564ec6360dSGregory Etelson 		 */
12574ec6360dSGregory Etelson 		verdict = !attr->group &&
12584ec6360dSGregory Etelson 			  is_flow_tunnel_steer_rule(dev, attr, items, actions);
12594ec6360dSGregory Etelson 	} else {
12604ec6360dSGregory Etelson 		/*
12614ec6360dSGregory Etelson 		 * non-tunnel group translation uses standard method for
12624ec6360dSGregory Etelson 		 * root group only: attr.group == 0
12634ec6360dSGregory Etelson 		 */
12644ec6360dSGregory Etelson 		verdict = !attr->group;
12654ec6360dSGregory Etelson 	}
12664ec6360dSGregory Etelson 
12674ec6360dSGregory Etelson 	return verdict;
12684ec6360dSGregory Etelson }
12694ec6360dSGregory Etelson 
12704ec6360dSGregory Etelson int mlx5_flow_group_to_table(struct rte_eth_dev *dev,
12714ec6360dSGregory Etelson 			     const struct mlx5_flow_tunnel *tunnel,
12724ec6360dSGregory Etelson 			     uint32_t group, uint32_t *table,
1273eab3ca48SGregory Etelson 			     const struct flow_grp_info *flags,
12744ec6360dSGregory Etelson 			     struct rte_flow_error *error);
1275e745f900SSuanming Mou uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc,
1276e745f900SSuanming Mou 				     int tunnel, uint64_t layer_types,
1277fc2c498cSOri Kam 				     uint64_t hash_fields);
12783eca5f8aSOphir Munk int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
127984c406e7SOri Kam uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
128084c406e7SOri Kam 				   uint32_t subpriority);
128199d49f47SMatan Azrad int mlx5_flow_get_reg_id(struct rte_eth_dev *dev,
12823e8edd0eSViacheslav Ovsiienko 				     enum mlx5_feature_name feature,
12833e8edd0eSViacheslav Ovsiienko 				     uint32_t id,
12843e8edd0eSViacheslav Ovsiienko 				     struct rte_flow_error *error);
1285e4fcdcd6SMoti Haimovsky const struct rte_flow_action *mlx5_flow_find_action
1286e4fcdcd6SMoti Haimovsky 					(const struct rte_flow_action *actions,
1287e4fcdcd6SMoti Haimovsky 					 enum rte_flow_action_type action);
1288d7cfcdddSAndrey Vesnovaty int mlx5_validate_action_rss(struct rte_eth_dev *dev,
1289d7cfcdddSAndrey Vesnovaty 			     const struct rte_flow_action *action,
1290d7cfcdddSAndrey Vesnovaty 			     struct rte_flow_error *error);
129184c406e7SOri Kam int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
12923e9fa079SDekel Peled 				    const struct rte_flow_attr *attr,
129384c406e7SOri Kam 				    struct rte_flow_error *error);
129484c406e7SOri Kam int mlx5_flow_validate_action_drop(uint64_t action_flags,
12953e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
129684c406e7SOri Kam 				   struct rte_flow_error *error);
129784c406e7SOri Kam int mlx5_flow_validate_action_flag(uint64_t action_flags,
12983e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
129984c406e7SOri Kam 				   struct rte_flow_error *error);
130084c406e7SOri Kam int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
130184c406e7SOri Kam 				   uint64_t action_flags,
13023e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
130384c406e7SOri Kam 				   struct rte_flow_error *error);
130484c406e7SOri Kam int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
130584c406e7SOri Kam 				    uint64_t action_flags,
130684c406e7SOri Kam 				    struct rte_eth_dev *dev,
13073e9fa079SDekel Peled 				    const struct rte_flow_attr *attr,
130884c406e7SOri Kam 				    struct rte_flow_error *error);
130984c406e7SOri Kam int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
131084c406e7SOri Kam 				  uint64_t action_flags,
131184c406e7SOri Kam 				  struct rte_eth_dev *dev,
13123e9fa079SDekel Peled 				  const struct rte_flow_attr *attr,
13131183f12fSOri Kam 				  uint64_t item_flags,
131484c406e7SOri Kam 				  struct rte_flow_error *error);
13153c78124fSShiri Kuzin int mlx5_flow_validate_action_default_miss(uint64_t action_flags,
13163c78124fSShiri Kuzin 				const struct rte_flow_attr *attr,
13173c78124fSShiri Kuzin 				struct rte_flow_error *error);
131884c406e7SOri Kam int mlx5_flow_validate_attributes(struct rte_eth_dev *dev,
131984c406e7SOri Kam 				  const struct rte_flow_attr *attributes,
132084c406e7SOri Kam 				  struct rte_flow_error *error);
13216bd7fbd0SDekel Peled int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
13226bd7fbd0SDekel Peled 			      const uint8_t *mask,
13236bd7fbd0SDekel Peled 			      const uint8_t *nic_mask,
13246bd7fbd0SDekel Peled 			      unsigned int size,
13256859e67eSDekel Peled 			      bool range_accepted,
13266bd7fbd0SDekel Peled 			      struct rte_flow_error *error);
132784c406e7SOri Kam int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
132886b59a1aSMatan Azrad 				uint64_t item_flags, bool ext_vlan_sup,
132984c406e7SOri Kam 				struct rte_flow_error *error);
133084c406e7SOri Kam int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
133184c406e7SOri Kam 				uint64_t item_flags,
133284c406e7SOri Kam 				uint8_t target_protocol,
133384c406e7SOri Kam 				struct rte_flow_error *error);
1334a7a03655SXiaoyu Min int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item,
1335a7a03655SXiaoyu Min 				    uint64_t item_flags,
1336a7a03655SXiaoyu Min 				    const struct rte_flow_item *gre_item,
1337a7a03655SXiaoyu Min 				    struct rte_flow_error *error);
133884c406e7SOri Kam int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
1339ed4c5247SShahaf Shuler 				 uint64_t item_flags,
1340fba32130SXiaoyu Min 				 uint64_t last_item,
1341fba32130SXiaoyu Min 				 uint16_t ether_type,
134255c61fa7SViacheslav Ovsiienko 				 const struct rte_flow_item_ipv4 *acc_mask,
13436859e67eSDekel Peled 				 bool range_accepted,
134484c406e7SOri Kam 				 struct rte_flow_error *error);
134584c406e7SOri Kam int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
134684c406e7SOri Kam 				 uint64_t item_flags,
1347fba32130SXiaoyu Min 				 uint64_t last_item,
1348fba32130SXiaoyu Min 				 uint16_t ether_type,
134955c61fa7SViacheslav Ovsiienko 				 const struct rte_flow_item_ipv6 *acc_mask,
135084c406e7SOri Kam 				 struct rte_flow_error *error);
135138f7efaaSDekel Peled int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
135238f7efaaSDekel Peled 				 const struct rte_flow_item *item,
135384c406e7SOri Kam 				 uint64_t item_flags,
135438f7efaaSDekel Peled 				 uint64_t prev_layer,
135584c406e7SOri Kam 				 struct rte_flow_error *error);
135684c406e7SOri Kam int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
135784c406e7SOri Kam 				uint64_t item_flags,
135884c406e7SOri Kam 				uint8_t target_protocol,
135992378c2bSMoti Haimovsky 				const struct rte_flow_item_tcp *flow_mask,
136084c406e7SOri Kam 				struct rte_flow_error *error);
136184c406e7SOri Kam int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
136284c406e7SOri Kam 				uint64_t item_flags,
136384c406e7SOri Kam 				uint8_t target_protocol,
136484c406e7SOri Kam 				struct rte_flow_error *error);
136584c406e7SOri Kam int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
1366ed4c5247SShahaf Shuler 				 uint64_t item_flags,
1367dfedf3e3SViacheslav Ovsiienko 				 struct rte_eth_dev *dev,
136884c406e7SOri Kam 				 struct rte_flow_error *error);
136984c406e7SOri Kam int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item,
137084c406e7SOri Kam 				  uint64_t item_flags,
137184c406e7SOri Kam 				  struct rte_flow_error *error);
137284c406e7SOri Kam int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
137384c406e7SOri Kam 				      uint64_t item_flags,
137484c406e7SOri Kam 				      struct rte_eth_dev *dev,
137584c406e7SOri Kam 				      struct rte_flow_error *error);
1376d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item,
1377d53aa89aSXiaoyu Min 				 uint64_t item_flags,
1378d53aa89aSXiaoyu Min 				 uint8_t target_protocol,
1379d53aa89aSXiaoyu Min 				 struct rte_flow_error *error);
1380d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item,
1381d53aa89aSXiaoyu Min 				   uint64_t item_flags,
1382d53aa89aSXiaoyu Min 				   uint8_t target_protocol,
1383d53aa89aSXiaoyu Min 				   struct rte_flow_error *error);
1384ea81c1b8SDekel Peled int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item,
1385ea81c1b8SDekel Peled 				  uint64_t item_flags,
1386ea81c1b8SDekel Peled 				  uint8_t target_protocol,
1387ea81c1b8SDekel Peled 				  struct rte_flow_error *error);
1388e59a5dbcSMoti Haimovsky int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item,
1389e59a5dbcSMoti Haimovsky 				   uint64_t item_flags,
1390e59a5dbcSMoti Haimovsky 				   struct rte_eth_dev *dev,
1391e59a5dbcSMoti Haimovsky 				   struct rte_flow_error *error);
1392c7eca236SBing Zhao int mlx5_flow_validate_item_ecpri(const struct rte_flow_item *item,
1393c7eca236SBing Zhao 				  uint64_t item_flags,
1394c7eca236SBing Zhao 				  uint64_t last_item,
1395c7eca236SBing Zhao 				  uint16_t ether_type,
1396c7eca236SBing Zhao 				  const struct rte_flow_item_ecpri *acc_mask,
1397c7eca236SBing Zhao 				  struct rte_flow_error *error);
139846a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *mlx5_flow_create_mtr_tbls
13994dedc7c6SSuanming Mou 					(struct rte_eth_dev *dev,
14004dedc7c6SSuanming Mou 					 const struct mlx5_flow_meter *fm);
140146a5e6bcSSuanming Mou int mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev,
140246a5e6bcSSuanming Mou 			       struct mlx5_meter_domains_infos *tbl);
14033426add9SSuanming Mou int mlx5_flow_create_policer_rules(struct rte_eth_dev *dev,
14043426add9SSuanming Mou 				   struct mlx5_flow_meter *fm,
14053426add9SSuanming Mou 				   const struct rte_flow_attr *attr);
14063426add9SSuanming Mou int mlx5_flow_destroy_policer_rules(struct rte_eth_dev *dev,
14073426add9SSuanming Mou 				    struct mlx5_flow_meter *fm,
14083426add9SSuanming Mou 				    const struct rte_flow_attr *attr);
140902e76468SSuanming Mou int mlx5_flow_meter_flush(struct rte_eth_dev *dev,
141002e76468SSuanming Mou 			  struct rte_mtr_error *error);
1411994829e6SSuanming Mou int mlx5_flow_dv_discover_counter_offset_support(struct rte_eth_dev *dev);
1412d7cfcdddSAndrey Vesnovaty int mlx5_shared_action_flush(struct rte_eth_dev *dev);
14134ec6360dSGregory Etelson void mlx5_release_tunnel_hub(struct mlx5_dev_ctx_shared *sh, uint16_t port_id);
14144ec6360dSGregory Etelson int mlx5_alloc_tunnel_hub(struct mlx5_dev_ctx_shared *sh);
1415afd7a625SXueming Li 
1416afd7a625SXueming Li /* Hash list callbacks for flow tables: */
1417afd7a625SXueming Li struct mlx5_hlist_entry *flow_dv_tbl_create_cb(struct mlx5_hlist *list,
1418afd7a625SXueming Li 					       uint64_t key, void *entry_ctx);
1419afd7a625SXueming Li void flow_dv_tbl_remove_cb(struct mlx5_hlist *list,
1420afd7a625SXueming Li 			   struct mlx5_hlist_entry *entry);
1421afd7a625SXueming Li struct mlx5_flow_tbl_resource *flow_dv_tbl_resource_get(struct rte_eth_dev *dev,
1422afd7a625SXueming Li 		uint32_t table_id, uint8_t egress, uint8_t transfer,
1423afd7a625SXueming Li 		bool external, const struct mlx5_flow_tunnel *tunnel,
1424afd7a625SXueming Li 		uint32_t group_id, uint8_t dummy, struct rte_flow_error *error);
1425afd7a625SXueming Li 
1426fe3f8c52SXueming Li struct mlx5_hlist_entry *flow_dv_tag_create_cb(struct mlx5_hlist *list,
1427fe3f8c52SXueming Li 					       uint64_t key, void *cb_ctx);
1428fe3f8c52SXueming Li void flow_dv_tag_remove_cb(struct mlx5_hlist *list,
1429fe3f8c52SXueming Li 			   struct mlx5_hlist_entry *entry);
1430fe3f8c52SXueming Li 
143116a7dbc4SXueming Li int flow_dv_modify_match_cb(struct mlx5_hlist *list,
143216a7dbc4SXueming Li 			    struct mlx5_hlist_entry *entry,
143316a7dbc4SXueming Li 			    uint64_t key, void *cb_ctx);
143416a7dbc4SXueming Li struct mlx5_hlist_entry *flow_dv_modify_create_cb(struct mlx5_hlist *list,
143516a7dbc4SXueming Li 						  uint64_t key, void *ctx);
143616a7dbc4SXueming Li void flow_dv_modify_remove_cb(struct mlx5_hlist *list,
143716a7dbc4SXueming Li 			      struct mlx5_hlist_entry *entry);
143816a7dbc4SXueming Li 
1439f7f73ac1SXueming Li struct mlx5_hlist_entry *flow_dv_mreg_create_cb(struct mlx5_hlist *list,
1440f7f73ac1SXueming Li 						uint64_t key, void *ctx);
1441f7f73ac1SXueming Li void flow_dv_mreg_remove_cb(struct mlx5_hlist *list,
1442f7f73ac1SXueming Li 			    struct mlx5_hlist_entry *entry);
1443f7f73ac1SXueming Li 
1444f961fd49SSuanming Mou int flow_dv_encap_decap_match_cb(struct mlx5_hlist *list,
1445f961fd49SSuanming Mou 				 struct mlx5_hlist_entry *entry,
1446f961fd49SSuanming Mou 				 uint64_t key, void *cb_ctx);
1447f961fd49SSuanming Mou struct mlx5_hlist_entry *flow_dv_encap_decap_create_cb(struct mlx5_hlist *list,
1448f961fd49SSuanming Mou 				uint64_t key, void *cb_ctx);
1449f961fd49SSuanming Mou void flow_dv_encap_decap_remove_cb(struct mlx5_hlist *list,
1450f961fd49SSuanming Mou 				   struct mlx5_hlist_entry *entry);
145118726355SXueming Li 
145218726355SXueming Li int flow_dv_matcher_match_cb(struct mlx5_cache_list *list,
145318726355SXueming Li 			     struct mlx5_cache_entry *entry, void *ctx);
145418726355SXueming Li struct mlx5_cache_entry *flow_dv_matcher_create_cb(struct mlx5_cache_list *list,
145518726355SXueming Li 		struct mlx5_cache_entry *entry, void *ctx);
145618726355SXueming Li void flow_dv_matcher_remove_cb(struct mlx5_cache_list *list,
145718726355SXueming Li 			       struct mlx5_cache_entry *entry);
145818726355SXueming Li 
14590fd5f82aSXueming Li int flow_dv_port_id_match_cb(struct mlx5_cache_list *list,
14600fd5f82aSXueming Li 			     struct mlx5_cache_entry *entry, void *cb_ctx);
14610fd5f82aSXueming Li struct mlx5_cache_entry *flow_dv_port_id_create_cb(struct mlx5_cache_list *list,
14620fd5f82aSXueming Li 		struct mlx5_cache_entry *entry, void *cb_ctx);
14630fd5f82aSXueming Li void flow_dv_port_id_remove_cb(struct mlx5_cache_list *list,
14640fd5f82aSXueming Li 			       struct mlx5_cache_entry *entry);
14650fd5f82aSXueming Li 
14663422af2aSXueming Li int flow_dv_push_vlan_match_cb(struct mlx5_cache_list *list,
14673422af2aSXueming Li 			       struct mlx5_cache_entry *entry, void *cb_ctx);
14683422af2aSXueming Li struct mlx5_cache_entry *flow_dv_push_vlan_create_cb
14693422af2aSXueming Li 				(struct mlx5_cache_list *list,
14703422af2aSXueming Li 				 struct mlx5_cache_entry *entry, void *cb_ctx);
14713422af2aSXueming Li void flow_dv_push_vlan_remove_cb(struct mlx5_cache_list *list,
14723422af2aSXueming Li 				 struct mlx5_cache_entry *entry);
14733422af2aSXueming Li 
147419784141SSuanming Mou int flow_dv_sample_match_cb(struct mlx5_cache_list *list,
147519784141SSuanming Mou 			    struct mlx5_cache_entry *entry, void *cb_ctx);
147619784141SSuanming Mou struct mlx5_cache_entry *flow_dv_sample_create_cb
147719784141SSuanming Mou 				(struct mlx5_cache_list *list,
147819784141SSuanming Mou 				 struct mlx5_cache_entry *entry, void *cb_ctx);
147919784141SSuanming Mou void flow_dv_sample_remove_cb(struct mlx5_cache_list *list,
148019784141SSuanming Mou 			      struct mlx5_cache_entry *entry);
148119784141SSuanming Mou 
148219784141SSuanming Mou int flow_dv_dest_array_match_cb(struct mlx5_cache_list *list,
148319784141SSuanming Mou 				struct mlx5_cache_entry *entry, void *cb_ctx);
148419784141SSuanming Mou struct mlx5_cache_entry *flow_dv_dest_array_create_cb
148519784141SSuanming Mou 				(struct mlx5_cache_list *list,
148619784141SSuanming Mou 				 struct mlx5_cache_entry *entry, void *cb_ctx);
148719784141SSuanming Mou void flow_dv_dest_array_remove_cb(struct mlx5_cache_list *list,
148819784141SSuanming Mou 				  struct mlx5_cache_entry *entry);
148981073e1fSMatan Azrad struct mlx5_aso_age_action *flow_aso_age_get_by_idx(struct rte_eth_dev *dev,
149081073e1fSMatan Azrad 						    uint32_t age_idx);
149184c406e7SOri Kam #endif /* RTE_PMD_MLX5_FLOW_H_ */
1492