xref: /dpdk/drivers/net/mlx5/mlx5_flow.h (revision d1c84dc015d664c4a9c7c8dd40dae9a7a3c3d8fa)
184c406e7SOri Kam /* SPDX-License-Identifier: BSD-3-Clause
284c406e7SOri Kam  * Copyright 2018 Mellanox Technologies, Ltd
384c406e7SOri Kam  */
484c406e7SOri Kam 
584c406e7SOri Kam #ifndef RTE_PMD_MLX5_FLOW_H_
684c406e7SOri Kam #define RTE_PMD_MLX5_FLOW_H_
784c406e7SOri Kam 
884c406e7SOri Kam #include <stdalign.h>
984c406e7SOri Kam #include <stdint.h>
1084c406e7SOri Kam #include <string.h>
1189813a52SDmitry Kozlyuk #include <sys/queue.h>
1284c406e7SOri Kam 
13f15db67dSMatan Azrad #include <rte_alarm.h>
143bd26b23SSuanming Mou #include <rte_mtr.h>
15f15db67dSMatan Azrad 
169d60f545SOphir Munk #include <mlx5_glue.h>
177b4f1e6bSMatan Azrad #include <mlx5_prm.h>
187b4f1e6bSMatan Azrad 
19f5bf91deSMoti Haimovsky #include "mlx5.h"
205f5e2f86SAlexander Kozyrev #include "rte_pmd_mlx5.h"
2122681deeSAlex Vesker #include "hws/mlx5dr.h"
22f5bf91deSMoti Haimovsky 
23a5640386SXueming Li /* E-Switch Manager port, used for rte_flow_item_port_id. */
24a5640386SXueming Li #define MLX5_PORT_ESW_MGR UINT32_MAX
25a5640386SXueming Li 
2633d506b9SShun Hao /* E-Switch Manager port, used for rte_flow_item_ethdev. */
2733d506b9SShun Hao #define MLX5_REPRESENTED_PORT_ESW_MGR UINT16_MAX
2833d506b9SShun Hao 
2970d84dc7SOri Kam /* Private rte flow items. */
3070d84dc7SOri Kam enum mlx5_rte_flow_item_type {
3170d84dc7SOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN,
3270d84dc7SOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_TAG,
3375a00812SSuanming Mou 	MLX5_RTE_FLOW_ITEM_TYPE_SQ,
3450f576d6SSuanming Mou 	MLX5_RTE_FLOW_ITEM_TYPE_VLAN,
354ec6360dSGregory Etelson 	MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL,
3670d84dc7SOri Kam };
3770d84dc7SOri Kam 
38baf516beSViacheslav Ovsiienko /* Private (internal) rte flow actions. */
3970d84dc7SOri Kam enum mlx5_rte_flow_action_type {
4070d84dc7SOri Kam 	MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN,
4170d84dc7SOri Kam 	MLX5_RTE_FLOW_ACTION_TYPE_TAG,
42dd3c774fSViacheslav Ovsiienko 	MLX5_RTE_FLOW_ACTION_TYPE_MARK,
43baf516beSViacheslav Ovsiienko 	MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG,
443c78124fSShiri Kuzin 	MLX5_RTE_FLOW_ACTION_TYPE_DEFAULT_MISS,
454ec6360dSGregory Etelson 	MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET,
4681073e1fSMatan Azrad 	MLX5_RTE_FLOW_ACTION_TYPE_AGE,
4751ec04dcSShun Hao 	MLX5_RTE_FLOW_ACTION_TYPE_COUNT,
48f3191849SMichael Baum 	MLX5_RTE_FLOW_ACTION_TYPE_JUMP,
497ab3962dSSuanming Mou 	MLX5_RTE_FLOW_ACTION_TYPE_RSS,
5048fbb0e9SAlexander Kozyrev 	MLX5_RTE_FLOW_ACTION_TYPE_METER_MARK,
5170d84dc7SOri Kam };
5270d84dc7SOri Kam 
53ddb68e47SBing Zhao /* Private (internal) Field IDs for MODIFY_FIELD action. */
54ddb68e47SBing Zhao enum mlx5_rte_flow_field_id {
55ddb68e47SBing Zhao 	MLX5_RTE_FLOW_FIELD_END = INT_MIN,
56ddb68e47SBing Zhao 	MLX5_RTE_FLOW_FIELD_META_REG,
57ddb68e47SBing Zhao };
58ddb68e47SBing Zhao 
5948fbb0e9SAlexander Kozyrev #define MLX5_INDIRECT_ACTION_TYPE_OFFSET 29
604a42ac1fSMatan Azrad 
61478ba4bbSSuanming Mou #define MLX5_INDIRECT_ACTION_TYPE_GET(handle) \
62478ba4bbSSuanming Mou 	(((uint32_t)(uintptr_t)(handle)) >> MLX5_INDIRECT_ACTION_TYPE_OFFSET)
63478ba4bbSSuanming Mou 
64478ba4bbSSuanming Mou #define MLX5_INDIRECT_ACTION_IDX_GET(handle) \
65478ba4bbSSuanming Mou 	(((uint32_t)(uintptr_t)(handle)) & \
66478ba4bbSSuanming Mou 	 ((1u << MLX5_INDIRECT_ACTION_TYPE_OFFSET) - 1))
67478ba4bbSSuanming Mou 
683564e928SGregory Etelson enum mlx5_indirect_type {
694b61b877SBing Zhao 	MLX5_INDIRECT_ACTION_TYPE_RSS,
704b61b877SBing Zhao 	MLX5_INDIRECT_ACTION_TYPE_AGE,
71f3191849SMichael Baum 	MLX5_INDIRECT_ACTION_TYPE_COUNT,
722db75e8bSBing Zhao 	MLX5_INDIRECT_ACTION_TYPE_CT,
7348fbb0e9SAlexander Kozyrev 	MLX5_INDIRECT_ACTION_TYPE_METER_MARK,
7415896eafSGregory Etelson 	MLX5_INDIRECT_ACTION_TYPE_QUOTA,
754a42ac1fSMatan Azrad };
764a42ac1fSMatan Azrad 
7748fbb0e9SAlexander Kozyrev /* Now, the maximal ports will be supported is 16, action number is 32M. */
7848fbb0e9SAlexander Kozyrev #define MLX5_INDIRECT_ACT_CT_MAX_PORT 0x10
794f74cb68SBing Zhao 
804f74cb68SBing Zhao #define MLX5_INDIRECT_ACT_CT_OWNER_SHIFT 22
814f74cb68SBing Zhao #define MLX5_INDIRECT_ACT_CT_OWNER_MASK (MLX5_INDIRECT_ACT_CT_MAX_PORT - 1)
824f74cb68SBing Zhao 
8348fbb0e9SAlexander Kozyrev /* 29-31: type, 25-28: owner port, 0-24: index */
844f74cb68SBing Zhao #define MLX5_INDIRECT_ACT_CT_GEN_IDX(owner, index) \
854f74cb68SBing Zhao 	((MLX5_INDIRECT_ACTION_TYPE_CT << MLX5_INDIRECT_ACTION_TYPE_OFFSET) | \
864f74cb68SBing Zhao 	 (((owner) & MLX5_INDIRECT_ACT_CT_OWNER_MASK) << \
874f74cb68SBing Zhao 	  MLX5_INDIRECT_ACT_CT_OWNER_SHIFT) | (index))
884f74cb68SBing Zhao 
894f74cb68SBing Zhao #define MLX5_INDIRECT_ACT_CT_GET_OWNER(index) \
904f74cb68SBing Zhao 	(((index) >> MLX5_INDIRECT_ACT_CT_OWNER_SHIFT) & \
914f74cb68SBing Zhao 	 MLX5_INDIRECT_ACT_CT_OWNER_MASK)
924f74cb68SBing Zhao 
934f74cb68SBing Zhao #define MLX5_INDIRECT_ACT_CT_GET_IDX(index) \
944f74cb68SBing Zhao 	((index) & ((1 << MLX5_INDIRECT_ACT_CT_OWNER_SHIFT) - 1))
954f74cb68SBing Zhao 
96463170a7SSuanming Mou #define MLX5_ACTION_CTX_CT_GET_IDX  MLX5_INDIRECT_ACT_CT_GET_IDX
97463170a7SSuanming Mou #define MLX5_ACTION_CTX_CT_GET_OWNER MLX5_INDIRECT_ACT_CT_GET_OWNER
98463170a7SSuanming Mou #define MLX5_ACTION_CTX_CT_GEN_IDX MLX5_INDIRECT_ACT_CT_GEN_IDX
99463170a7SSuanming Mou 
1003564e928SGregory Etelson enum mlx5_indirect_list_type {
101e26f50adSGregory Etelson 	MLX5_INDIRECT_ACTION_LIST_TYPE_ERR = 0,
102e26f50adSGregory Etelson 	MLX5_INDIRECT_ACTION_LIST_TYPE_LEGACY = 1,
103e26f50adSGregory Etelson 	MLX5_INDIRECT_ACTION_LIST_TYPE_MIRROR = 2,
1045e26c99fSRongwei Liu 	MLX5_INDIRECT_ACTION_LIST_TYPE_REFORMAT = 3,
1053564e928SGregory Etelson };
1063564e928SGregory Etelson 
107e26f50adSGregory Etelson /**
1083564e928SGregory Etelson  * Base type for indirect list type.
1093564e928SGregory Etelson  */
1103564e928SGregory Etelson struct mlx5_indirect_list {
111e26f50adSGregory Etelson 	/* Indirect list type. */
1123564e928SGregory Etelson 	enum mlx5_indirect_list_type type;
113e26f50adSGregory Etelson 	/* Optional storage list entry */
1143564e928SGregory Etelson 	LIST_ENTRY(mlx5_indirect_list) entry;
1153564e928SGregory Etelson };
1163564e928SGregory Etelson 
117e26f50adSGregory Etelson static __rte_always_inline void
118e26f50adSGregory Etelson mlx5_indirect_list_add_entry(void *head, struct mlx5_indirect_list *elem)
1193564e928SGregory Etelson {
120e26f50adSGregory Etelson 	LIST_HEAD(, mlx5_indirect_list) *h = head;
121e26f50adSGregory Etelson 
122e26f50adSGregory Etelson 	LIST_INSERT_HEAD(h, elem, entry);
123e26f50adSGregory Etelson }
124e26f50adSGregory Etelson 
125e26f50adSGregory Etelson static __rte_always_inline void
126e26f50adSGregory Etelson mlx5_indirect_list_remove_entry(struct mlx5_indirect_list *elem)
127e26f50adSGregory Etelson {
128e26f50adSGregory Etelson 	if (elem->entry.le_prev)
129e26f50adSGregory Etelson 		LIST_REMOVE(elem, entry);
130e26f50adSGregory Etelson }
131e26f50adSGregory Etelson 
132e26f50adSGregory Etelson static __rte_always_inline enum mlx5_indirect_list_type
133e26f50adSGregory Etelson mlx5_get_indirect_list_type(const struct rte_flow_action_list_handle *obj)
134e26f50adSGregory Etelson {
135e26f50adSGregory Etelson 	return ((const struct mlx5_indirect_list *)obj)->type;
1363564e928SGregory Etelson }
1373564e928SGregory Etelson 
13870d84dc7SOri Kam /* Matches on selected register. */
13970d84dc7SOri Kam struct mlx5_rte_flow_item_tag {
140baf516beSViacheslav Ovsiienko 	enum modify_reg id;
141cff811c7SViacheslav Ovsiienko 	uint32_t data;
14270d84dc7SOri Kam };
14370d84dc7SOri Kam 
14470d84dc7SOri Kam /* Modify selected register. */
14570d84dc7SOri Kam struct mlx5_rte_flow_action_set_tag {
146baf516beSViacheslav Ovsiienko 	enum modify_reg id;
147a597ef33SShun Hao 	uint8_t offset;
148a597ef33SShun Hao 	uint8_t length;
149cff811c7SViacheslav Ovsiienko 	uint32_t data;
15070d84dc7SOri Kam };
15170d84dc7SOri Kam 
152baf516beSViacheslav Ovsiienko struct mlx5_flow_action_copy_mreg {
153baf516beSViacheslav Ovsiienko 	enum modify_reg dst;
154baf516beSViacheslav Ovsiienko 	enum modify_reg src;
155baf516beSViacheslav Ovsiienko };
156baf516beSViacheslav Ovsiienko 
1573c84f34eSOri Kam /* Matches on source queue. */
15875a00812SSuanming Mou struct mlx5_rte_flow_item_sq {
15926e1eaf2SDariusz Sosnowski 	uint32_t queue; /* DevX SQ number */
1603c84f34eSOri Kam };
1613c84f34eSOri Kam 
1623e8edd0eSViacheslav Ovsiienko /* Feature name to allocate metadata register. */
1633e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name {
1643e8edd0eSViacheslav Ovsiienko 	MLX5_HAIRPIN_RX,
1653e8edd0eSViacheslav Ovsiienko 	MLX5_HAIRPIN_TX,
1663e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_RX,
1673e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_TX,
1683e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_FDB,
1693e8edd0eSViacheslav Ovsiienko 	MLX5_FLOW_MARK,
1703e8edd0eSViacheslav Ovsiienko 	MLX5_APP_TAG,
1713e8edd0eSViacheslav Ovsiienko 	MLX5_COPY_MARK,
17227efd5deSSuanming Mou 	MLX5_MTR_COLOR,
17383306d6cSShun Hao 	MLX5_MTR_ID,
17431ef2982SDekel Peled 	MLX5_ASO_FLOW_HIT,
1758ebbc01fSBing Zhao 	MLX5_ASO_CONNTRACK,
176a9b6ea45SJiawei Wang 	MLX5_SAMPLE_ID,
1773e8edd0eSViacheslav Ovsiienko };
1783e8edd0eSViacheslav Ovsiienko 
1798bb81f26SXueming Li /* Default queue number. */
1808bb81f26SXueming Li #define MLX5_RSSQ_DEFAULT_NUM 16
1818bb81f26SXueming Li 
18284c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
18384c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
18484c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
18584c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
18684c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
18784c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
18884c406e7SOri Kam 
18984c406e7SOri Kam /* Pattern inner Layer bits. */
19084c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
19184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
19284c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
19384c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
19484c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
19584c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
19684c406e7SOri Kam 
19784c406e7SOri Kam /* Pattern tunnel Layer bits. */
19884c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
19984c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
20084c406e7SOri Kam #define MLX5_FLOW_LAYER_GRE (1u << 14)
20184c406e7SOri Kam #define MLX5_FLOW_LAYER_MPLS (1u << 15)
202ea81c1b8SDekel Peled /* List of tunnel Layer bits continued below. */
20384c406e7SOri Kam 
2046bd7fbd0SDekel Peled /* General pattern items bits. */
2056bd7fbd0SDekel Peled #define MLX5_FLOW_ITEM_METADATA (1u << 16)
2062e4c987aSOri Kam #define MLX5_FLOW_ITEM_PORT_ID (1u << 17)
20770d84dc7SOri Kam #define MLX5_FLOW_ITEM_TAG (1u << 18)
20855deee17SViacheslav Ovsiienko #define MLX5_FLOW_ITEM_MARK (1u << 19)
2096bd7fbd0SDekel Peled 
210d53aa89aSXiaoyu Min /* Pattern MISC bits. */
21120ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP (1u << 20)
21220ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP6 (1u << 21)
21320ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22)
214d53aa89aSXiaoyu Min 
215ea81c1b8SDekel Peled /* Pattern tunnel Layer bits (continued). */
21620ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPIP (1u << 23)
21720ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24)
21820ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_NVGRE (1u << 25)
21920ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GENEVE (1u << 26)
2205e33bebdSXiaoyu Min 
2213c84f34eSOri Kam /* Queue items. */
22275a00812SSuanming Mou #define MLX5_FLOW_ITEM_SQ (1u << 27)
2233c84f34eSOri Kam 
224f31d7a01SDekel Peled /* Pattern tunnel Layer bits (continued). */
225f31d7a01SDekel Peled #define MLX5_FLOW_LAYER_GTP (1u << 28)
226f31d7a01SDekel Peled 
227c7eca236SBing Zhao /* Pattern eCPRI Layer bit. */
228c7eca236SBing Zhao #define MLX5_FLOW_LAYER_ECPRI (UINT64_C(1) << 29)
229c7eca236SBing Zhao 
2300e5a0d8fSDekel Peled /* IPv6 Fragment Extension Header bit. */
2310e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_OUTER_L3_IPV6_FRAG_EXT (1u << 30)
2320e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_INNER_L3_IPV6_FRAG_EXT (1u << 31)
2330e5a0d8fSDekel Peled 
2342c9f9617SShiri Kuzin /* Pattern tunnel Layer bits (continued). */
235f7239fceSShiri Kuzin #define MLX5_FLOW_LAYER_GENEVE_OPT (UINT64_C(1) << 32)
2362c9f9617SShiri Kuzin #define MLX5_FLOW_LAYER_GTP_PSC (UINT64_C(1) << 33)
2372c9f9617SShiri Kuzin 
23806741117SGregory Etelson /* INTEGRITY item bits */
23906741117SGregory Etelson #define MLX5_FLOW_ITEM_OUTER_INTEGRITY (UINT64_C(1) << 34)
24006741117SGregory Etelson #define MLX5_FLOW_ITEM_INNER_INTEGRITY (UINT64_C(1) << 35)
24123b0a8b2SGregory Etelson #define MLX5_FLOW_ITEM_INTEGRITY \
24223b0a8b2SGregory Etelson 	(MLX5_FLOW_ITEM_OUTER_INTEGRITY | MLX5_FLOW_ITEM_INNER_INTEGRITY)
24379f89527SGregory Etelson 
244aca19061SBing Zhao /* Conntrack item. */
24506741117SGregory Etelson #define MLX5_FLOW_LAYER_ASO_CT (UINT64_C(1) << 36)
246aca19061SBing Zhao 
247a23e9b6eSGregory Etelson /* Flex item */
24860bc2805SGregory Etelson #define MLX5_FLOW_ITEM_OUTER_FLEX (UINT64_C(1) << 37)
24960bc2805SGregory Etelson #define MLX5_FLOW_ITEM_INNER_FLEX (UINT64_C(1) << 38)
25060bc2805SGregory Etelson #define MLX5_FLOW_ITEM_FLEX_TUNNEL (UINT64_C(1) << 39)
251a23e9b6eSGregory Etelson 
25218ca4a4eSRaja Zidane /* ESP item */
25318ca4a4eSRaja Zidane #define MLX5_FLOW_ITEM_ESP (UINT64_C(1) << 40)
25418ca4a4eSRaja Zidane 
255e8146c63SSean Zhang /* Port Representor/Represented Port item */
256e8146c63SSean Zhang #define MLX5_FLOW_ITEM_PORT_REPRESENTOR (UINT64_C(1) << 41)
257e8146c63SSean Zhang #define MLX5_FLOW_ITEM_REPRESENTED_PORT (UINT64_C(1) << 42)
258e8146c63SSean Zhang 
25975a00812SSuanming Mou /* Meter color item */
26075a00812SSuanming Mou #define MLX5_FLOW_ITEM_METER_COLOR (UINT64_C(1) << 44)
26115896eafSGregory Etelson #define MLX5_FLOW_ITEM_QUOTA (UINT64_C(1) << 45)
26215896eafSGregory Etelson 
26375a00812SSuanming Mou 
26400e57916SRongwei Liu /* IPv6 routing extension item */
26500e57916SRongwei Liu #define MLX5_FLOW_ITEM_OUTER_IPV6_ROUTING_EXT (UINT64_C(1) << 45)
26600e57916SRongwei Liu #define MLX5_FLOW_ITEM_INNER_IPV6_ROUTING_EXT (UINT64_C(1) << 46)
26700e57916SRongwei Liu 
268674afdf0SJiawei Wang /* Aggregated affinity item */
269674afdf0SJiawei Wang #define MLX5_FLOW_ITEM_AGGR_AFFINITY (UINT64_C(1) << 49)
270674afdf0SJiawei Wang 
27132c2847aSDong Zhou /* IB BTH ITEM. */
27232c2847aSDong Zhou #define MLX5_FLOW_ITEM_IB_BTH (1ull << 51)
27332c2847aSDong Zhou 
274ad17988aSAlexander Kozyrev /* PTYPE ITEM */
275ad17988aSAlexander Kozyrev #define MLX5_FLOW_ITEM_PTYPE (1ull << 52)
276ad17988aSAlexander Kozyrev 
2776f7d6622SHaifei Luo /* NSH ITEM */
2786f7d6622SHaifei Luo #define MLX5_FLOW_ITEM_NSH (1ull << 53)
2796f7d6622SHaifei Luo 
280cb25df7cSSuanming Mou /* COMPARE ITEM */
281cb25df7cSSuanming Mou #define MLX5_FLOW_ITEM_COMPARE (1ull << 54)
282cb25df7cSSuanming Mou 
28384c406e7SOri Kam /* Outer Masks. */
28484c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3 \
28584c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
28684c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4 \
28784c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
28884c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER \
28984c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
29084c406e7SOri Kam 	 MLX5_FLOW_LAYER_OUTER_L4)
29184c406e7SOri Kam 
29284c406e7SOri Kam /* Tunnel Masks. */
29384c406e7SOri Kam #define MLX5_FLOW_LAYER_TUNNEL \
29484c406e7SOri Kam 	(MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
295ea81c1b8SDekel Peled 	 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \
296e59a5dbcSMoti Haimovsky 	 MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \
297a23e9b6eSGregory Etelson 	 MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP | \
298a23e9b6eSGregory Etelson 	 MLX5_FLOW_ITEM_FLEX_TUNNEL)
29984c406e7SOri Kam 
30084c406e7SOri Kam /* Inner Masks. */
30184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3 \
30284c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
30384c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4 \
30484c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
30584c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER \
30684c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
30784c406e7SOri Kam 	 MLX5_FLOW_LAYER_INNER_L4)
30884c406e7SOri Kam 
3094bb14c83SDekel Peled /* Layer Masks. */
3104bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L2 \
3114bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
3124bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV4 \
3134bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
3144bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV6 \
3154bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
3164bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3 \
3174bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
3184bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L4 \
3194bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
3204bb14c83SDekel Peled 
32184c406e7SOri Kam /* Actions */
322e5517406SShun Hao #define MLX5_FLOW_ACTION_DROP (1ull << 0)
323e5517406SShun Hao #define MLX5_FLOW_ACTION_QUEUE (1ull << 1)
324e5517406SShun Hao #define MLX5_FLOW_ACTION_RSS (1ull << 2)
325e5517406SShun Hao #define MLX5_FLOW_ACTION_FLAG (1ull << 3)
326e5517406SShun Hao #define MLX5_FLOW_ACTION_MARK (1ull << 4)
327e5517406SShun Hao #define MLX5_FLOW_ACTION_COUNT (1ull << 5)
328e5517406SShun Hao #define MLX5_FLOW_ACTION_PORT_ID (1ull << 6)
329e5517406SShun Hao #define MLX5_FLOW_ACTION_OF_POP_VLAN (1ull << 7)
330e5517406SShun Hao #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1ull << 8)
331e5517406SShun Hao #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1ull << 9)
332e5517406SShun Hao #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1ull << 10)
333e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1ull << 11)
334e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_IPV4_DST (1ull << 12)
335e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1ull << 13)
336e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_IPV6_DST (1ull << 14)
337e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_TP_SRC (1ull << 15)
338e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_TP_DST (1ull << 16)
339e5517406SShun Hao #define MLX5_FLOW_ACTION_JUMP (1ull << 17)
340e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_TTL (1ull << 18)
341e5517406SShun Hao #define MLX5_FLOW_ACTION_DEC_TTL (1ull << 19)
342e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_MAC_SRC (1ull << 20)
343e5517406SShun Hao #define MLX5_FLOW_ACTION_SET_MAC_DST (1ull << 21)
344e5517406SShun Hao #define MLX5_FLOW_ACTION_ENCAP (1ull << 22)
345e5517406SShun Hao #define MLX5_FLOW_ACTION_DECAP (1ull << 23)
346e5517406SShun Hao #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1ull << 24)
347e5517406SShun Hao #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1ull << 25)
348e5517406SShun Hao #define MLX5_FLOW_ACTION_INC_TCP_ACK (1ull << 26)
349e5517406SShun Hao #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1ull << 27)
35006387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28)
35106387be8SMatan Azrad #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29)
35206387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_META (1ull << 30)
35306387be8SMatan Azrad #define MLX5_FLOW_ACTION_METER (1ull << 31)
35406387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32)
35506387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33)
356fa2d01c8SDong Zhou #define MLX5_FLOW_ACTION_AGE (1ull << 34)
3573c78124fSShiri Kuzin #define MLX5_FLOW_ACTION_DEFAULT_MISS (1ull << 35)
35896b1f027SJiawei Wang #define MLX5_FLOW_ACTION_SAMPLE (1ull << 36)
3594ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_SET (1ull << 37)
3604ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_MATCH (1ull << 38)
361641dbe4fSAlexander Kozyrev #define MLX5_FLOW_ACTION_MODIFY_FIELD (1ull << 39)
36244432018SLi Zhang #define MLX5_FLOW_ACTION_METER_WITH_TERMINATED_POLICY (1ull << 40)
3632d084f69SBing Zhao #define MLX5_FLOW_ACTION_CT (1ull << 41)
36425c4d6dfSMichael Savisko #define MLX5_FLOW_ACTION_SEND_TO_KERNEL (1ull << 42)
36504a4de75SMichael Baum #define MLX5_FLOW_ACTION_INDIRECT_COUNT (1ull << 43)
36604a4de75SMichael Baum #define MLX5_FLOW_ACTION_INDIRECT_AGE (1ull << 44)
36715896eafSGregory Etelson #define MLX5_FLOW_ACTION_QUOTA (1ull << 46)
3683dce73a2SSuanming Mou #define MLX5_FLOW_ACTION_PORT_REPRESENTOR (1ull << 47)
3691be65c39SRongwei Liu #define MLX5_FLOW_ACTION_IPV6_ROUTING_REMOVE (1ull << 48)
3701be65c39SRongwei Liu #define MLX5_FLOW_ACTION_IPV6_ROUTING_PUSH (1ull << 49)
37184c406e7SOri Kam 
372e2b05b22SShun Hao #define MLX5_FLOW_DROP_INCLUSIVE_ACTIONS \
373e2b05b22SShun Hao 	(MLX5_FLOW_ACTION_COUNT | MLX5_FLOW_ACTION_SAMPLE | MLX5_FLOW_ACTION_AGE)
374e2b05b22SShun Hao 
37584c406e7SOri Kam #define MLX5_FLOW_FATE_ACTIONS \
376684b9a1bSOri Kam 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \
3773c78124fSShiri Kuzin 	 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP | \
37844432018SLi Zhang 	 MLX5_FLOW_ACTION_DEFAULT_MISS | \
37925c4d6dfSMichael Savisko 	 MLX5_FLOW_ACTION_METER_WITH_TERMINATED_POLICY | \
3803dce73a2SSuanming Mou 	 MLX5_FLOW_ACTION_SEND_TO_KERNEL | \
3813dce73a2SSuanming Mou 	 MLX5_FLOW_ACTION_PORT_REPRESENTOR)
38284c406e7SOri Kam 
3832e4c987aSOri Kam #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \
3842e4c987aSOri Kam 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \
385b2cd3918SJiawei Wang 	 MLX5_FLOW_ACTION_SEND_TO_KERNEL | \
38644432018SLi Zhang 	 MLX5_FLOW_ACTION_JUMP | MLX5_FLOW_ACTION_METER_WITH_TERMINATED_POLICY)
3874b8727f0SDekel Peled 
3884bb14c83SDekel Peled #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
3894bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV4_DST | \
3904bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV6_SRC | \
3914bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV6_DST | \
3924bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TP_SRC | \
3934bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TP_DST | \
3944bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TTL | \
3954bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_DEC_TTL | \
3964bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_MAC_SRC | \
397585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_SET_MAC_DST | \
398585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_INC_TCP_SEQ | \
399585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_DEC_TCP_SEQ | \
400585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_INC_TCP_ACK | \
4015f163d52SMoti Haimovsky 				      MLX5_FLOW_ACTION_DEC_TCP_ACK | \
40270d84dc7SOri Kam 				      MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \
40355deee17SViacheslav Ovsiienko 				      MLX5_FLOW_ACTION_SET_TAG | \
404fcc8d2f7SViacheslav Ovsiienko 				      MLX5_FLOW_ACTION_MARK_EXT | \
4056f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_META | \
4066f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_IPV4_DSCP | \
407641dbe4fSAlexander Kozyrev 				      MLX5_FLOW_ACTION_SET_IPV6_DSCP | \
408641dbe4fSAlexander Kozyrev 				      MLX5_FLOW_ACTION_MODIFY_FIELD)
4094bb14c83SDekel Peled 
4109aee7a84SMoti Haimovsky #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \
4119aee7a84SMoti Haimovsky 				MLX5_FLOW_ACTION_OF_PUSH_VLAN)
41206387be8SMatan Azrad 
41306387be8SMatan Azrad #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP)
41406387be8SMatan Azrad 
41584c406e7SOri Kam #ifndef IPPROTO_MPLS
41684c406e7SOri Kam #define IPPROTO_MPLS 137
41784c406e7SOri Kam #endif
41884c406e7SOri Kam 
419d1abe664SDekel Peled /* UDP port number for MPLS */
420d1abe664SDekel Peled #define MLX5_UDP_PORT_MPLS 6635
421d1abe664SDekel Peled 
422fc2c498cSOri Kam /* UDP port numbers for VxLAN. */
423fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN 4789
424fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN_GPE 4790
425fc2c498cSOri Kam 
42632c2847aSDong Zhou /* UDP port numbers for RoCEv2. */
42732c2847aSDong Zhou #define MLX5_UDP_PORT_ROCEv2 4791
42832c2847aSDong Zhou 
429e59a5dbcSMoti Haimovsky /* UDP port numbers for GENEVE. */
430e59a5dbcSMoti Haimovsky #define MLX5_UDP_PORT_GENEVE 6081
431e59a5dbcSMoti Haimovsky 
4325f8ae44dSDong Zhou /* Lowest priority indicator. */
4335f8ae44dSDong Zhou #define MLX5_FLOW_LOWEST_PRIO_INDICATOR ((uint32_t)-1)
4345f8ae44dSDong Zhou 
4355f8ae44dSDong Zhou /*
4365f8ae44dSDong Zhou  * Max priority for ingress\egress flow groups
4375f8ae44dSDong Zhou  * greater than 0 and for any transfer flow group.
4385f8ae44dSDong Zhou  * From user configation: 0 - 21843.
4395f8ae44dSDong Zhou  */
4405f8ae44dSDong Zhou #define MLX5_NON_ROOT_FLOW_MAX_PRIO	(21843 + 1)
44184c406e7SOri Kam 
44284c406e7SOri Kam /*
44384c406e7SOri Kam  * Number of sub priorities.
44484c406e7SOri Kam  * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
44584c406e7SOri Kam  * matching on the NIC (firmware dependent) L4 most have the higher priority
44684c406e7SOri Kam  * followed by L3 and ending with L2.
44784c406e7SOri Kam  */
44884c406e7SOri Kam #define MLX5_PRIORITY_MAP_L2 2
44984c406e7SOri Kam #define MLX5_PRIORITY_MAP_L3 1
45084c406e7SOri Kam #define MLX5_PRIORITY_MAP_L4 0
45184c406e7SOri Kam #define MLX5_PRIORITY_MAP_MAX 3
45284c406e7SOri Kam 
453fc2c498cSOri Kam /* Valid layer type for IPV4 RSS. */
454fc2c498cSOri Kam #define MLX5_IPV4_LAYER_TYPES \
455295968d1SFerruh Yigit 	(RTE_ETH_RSS_IPV4 | RTE_ETH_RSS_FRAG_IPV4 | \
456295968d1SFerruh Yigit 	 RTE_ETH_RSS_NONFRAG_IPV4_TCP | RTE_ETH_RSS_NONFRAG_IPV4_UDP | \
457295968d1SFerruh Yigit 	 RTE_ETH_RSS_NONFRAG_IPV4_OTHER)
458fc2c498cSOri Kam 
459fc2c498cSOri Kam /* IBV hash source bits  for IPV4. */
460fc2c498cSOri Kam #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
461fc2c498cSOri Kam 
462fc2c498cSOri Kam /* Valid layer type for IPV6 RSS. */
463fc2c498cSOri Kam #define MLX5_IPV6_LAYER_TYPES \
464295968d1SFerruh Yigit 	(RTE_ETH_RSS_IPV6 | RTE_ETH_RSS_FRAG_IPV6 | RTE_ETH_RSS_NONFRAG_IPV6_TCP | \
465295968d1SFerruh Yigit 	 RTE_ETH_RSS_NONFRAG_IPV6_UDP | RTE_ETH_RSS_IPV6_EX  | RTE_ETH_RSS_IPV6_TCP_EX | \
466295968d1SFerruh Yigit 	 RTE_ETH_RSS_IPV6_UDP_EX | RTE_ETH_RSS_NONFRAG_IPV6_OTHER)
467fc2c498cSOri Kam 
468fc2c498cSOri Kam /* IBV hash source bits  for IPV6. */
469fc2c498cSOri Kam #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
470fc2c498cSOri Kam 
471c3e33304SDekel Peled /* IBV hash bits for L3 SRC. */
472c3e33304SDekel Peled #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6)
473c3e33304SDekel Peled 
474c3e33304SDekel Peled /* IBV hash bits for L3 DST. */
475c3e33304SDekel Peled #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6)
476c3e33304SDekel Peled 
477c3e33304SDekel Peled /* IBV hash bits for TCP. */
478c3e33304SDekel Peled #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
479c3e33304SDekel Peled 			      IBV_RX_HASH_DST_PORT_TCP)
480c3e33304SDekel Peled 
481c3e33304SDekel Peled /* IBV hash bits for UDP. */
482c3e33304SDekel Peled #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \
483c3e33304SDekel Peled 			      IBV_RX_HASH_DST_PORT_UDP)
484c3e33304SDekel Peled 
485c3e33304SDekel Peled /* IBV hash bits for L4 SRC. */
486c3e33304SDekel Peled #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
487c3e33304SDekel Peled 				 IBV_RX_HASH_SRC_PORT_UDP)
488c3e33304SDekel Peled 
489c3e33304SDekel Peled /* IBV hash bits for L4 DST. */
490c3e33304SDekel Peled #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \
491c3e33304SDekel Peled 				 IBV_RX_HASH_DST_PORT_UDP)
492e59a5dbcSMoti Haimovsky 
493e59a5dbcSMoti Haimovsky /* Geneve header first 16Bit */
494e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_MASK 0x3
495e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_SHIFT 14
496e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_VAL(a) \
497e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK))
498e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_MASK 0x3F
499e440d6cfSShiri Kuzin #define MLX5_GENEVE_OPTLEN_SHIFT 8
500e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_VAL(a) \
501e59a5dbcSMoti Haimovsky 	    (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK))
502e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_MASK 0x1
503e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_SHIFT 7
504e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_VAL(a) \
505e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK))
506e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_MASK 0x1
507e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_SHIFT 6
508e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_VAL(a) \
509e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK))
510e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_MASK 0x3F
511e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK))
512e59a5dbcSMoti Haimovsky /*
513e59a5dbcSMoti Haimovsky  * The length of the Geneve options fields, expressed in four byte multiples,
514e59a5dbcSMoti Haimovsky  * not including the eight byte fixed tunnel.
515e59a5dbcSMoti Haimovsky  */
516e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_0 14
517e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_1 63
518e59a5dbcSMoti Haimovsky 
519f9210259SViacheslav Ovsiienko #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_ether_hdr) + \
520f9210259SViacheslav Ovsiienko 					  sizeof(struct rte_ipv4_hdr))
5212c9f9617SShiri Kuzin /* GTP extension header flag. */
5222c9f9617SShiri Kuzin #define MLX5_GTP_EXT_HEADER_FLAG 4
5232c9f9617SShiri Kuzin 
52406cd4cf6SShiri Kuzin /* GTP extension header PDU type shift. */
52506cd4cf6SShiri Kuzin #define MLX5_GTP_PDU_TYPE_SHIFT(a) ((a) << 4)
52606cd4cf6SShiri Kuzin 
5276859e67eSDekel Peled /* IPv4 fragment_offset field contains relevant data in bits 2 to 15. */
5286859e67eSDekel Peled #define MLX5_IPV4_FRAG_OFFSET_MASK \
5296859e67eSDekel Peled 		(RTE_IPV4_HDR_OFFSET_MASK | RTE_IPV4_HDR_MF_FLAG)
5306859e67eSDekel Peled 
5316859e67eSDekel Peled /* Specific item's fields can accept a range of values (using spec and last). */
5326859e67eSDekel Peled #define MLX5_ITEM_RANGE_NOT_ACCEPTED	false
5336859e67eSDekel Peled #define MLX5_ITEM_RANGE_ACCEPTED	true
5346859e67eSDekel Peled 
53572a944dbSBing Zhao /* Software header modify action numbers of a flow. */
53672a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV4		1
53772a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV6		4
53872a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_MAC		2
53972a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_VID		1
540ea7cc15aSDmitry Kozlyuk #define MLX5_ACT_NUM_MDF_PORT		1
54172a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TTL		1
54272a944dbSBing Zhao #define MLX5_ACT_NUM_DEC_TTL		MLX5_ACT_NUM_MDF_TTL
54372a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPSEQ		1
54472a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPACK		1
54572a944dbSBing Zhao #define MLX5_ACT_NUM_SET_REG		1
54672a944dbSBing Zhao #define MLX5_ACT_NUM_SET_TAG		1
54772a944dbSBing Zhao #define MLX5_ACT_NUM_CPY_MREG		MLX5_ACT_NUM_SET_TAG
54872a944dbSBing Zhao #define MLX5_ACT_NUM_SET_MARK		MLX5_ACT_NUM_SET_TAG
54972a944dbSBing Zhao #define MLX5_ACT_NUM_SET_META		MLX5_ACT_NUM_SET_TAG
55072a944dbSBing Zhao #define MLX5_ACT_NUM_SET_DSCP		1
55172a944dbSBing Zhao 
552641dbe4fSAlexander Kozyrev /* Maximum number of fields to modify in MODIFY_FIELD */
553641dbe4fSAlexander Kozyrev #define MLX5_ACT_MAX_MOD_FIELDS 5
554641dbe4fSAlexander Kozyrev 
5555cac1a5cSBing Zhao /* Syndrome bits definition for connection tracking. */
5565cac1a5cSBing Zhao #define MLX5_CT_SYNDROME_VALID		(0x0 << 6)
5575cac1a5cSBing Zhao #define MLX5_CT_SYNDROME_INVALID	(0x1 << 6)
5585cac1a5cSBing Zhao #define MLX5_CT_SYNDROME_TRAP		(0x2 << 6)
5595cac1a5cSBing Zhao #define MLX5_CT_SYNDROME_STATE_CHANGE	(0x1 << 1)
5605cac1a5cSBing Zhao #define MLX5_CT_SYNDROME_BAD_PACKET	(0x1 << 0)
5615cac1a5cSBing Zhao 
5620c76d1c9SYongseok Koh enum mlx5_flow_drv_type {
5630c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_MIN,
5640c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_DV,
5650c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_VERBS,
5662b679150SSuanming Mou 	MLX5_FLOW_TYPE_HW,
5670c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_MAX,
5680c76d1c9SYongseok Koh };
5690c76d1c9SYongseok Koh 
570488d13abSSuanming Mou /* Fate action type. */
571488d13abSSuanming Mou enum mlx5_flow_fate_type {
572488d13abSSuanming Mou 	MLX5_FLOW_FATE_NONE, /* Egress flow. */
573488d13abSSuanming Mou 	MLX5_FLOW_FATE_QUEUE,
574488d13abSSuanming Mou 	MLX5_FLOW_FATE_JUMP,
575488d13abSSuanming Mou 	MLX5_FLOW_FATE_PORT_ID,
576488d13abSSuanming Mou 	MLX5_FLOW_FATE_DROP,
5773c78124fSShiri Kuzin 	MLX5_FLOW_FATE_DEFAULT_MISS,
578fabf8a37SSuanming Mou 	MLX5_FLOW_FATE_SHARED_RSS,
57950cc92ddSShun Hao 	MLX5_FLOW_FATE_MTR,
58025c4d6dfSMichael Savisko 	MLX5_FLOW_FATE_SEND_TO_KERNEL,
581488d13abSSuanming Mou 	MLX5_FLOW_FATE_MAX,
582488d13abSSuanming Mou };
583488d13abSSuanming Mou 
584865a0c15SOri Kam /* Matcher PRM representation */
585865a0c15SOri Kam struct mlx5_flow_dv_match_params {
586865a0c15SOri Kam 	size_t size;
587865a0c15SOri Kam 	/**< Size of match value. Do NOT split size and key! */
588865a0c15SOri Kam 	uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
589865a0c15SOri Kam 	/**< Matcher value. This value is used as the mask or as a key. */
590865a0c15SOri Kam };
591865a0c15SOri Kam 
592865a0c15SOri Kam /* Matcher structure. */
593865a0c15SOri Kam struct mlx5_flow_dv_matcher {
594e78e5408SMatan Azrad 	struct mlx5_list_entry entry; /**< Pointer to the next element. */
595e9e36e52SBing Zhao 	struct mlx5_flow_tbl_resource *tbl;
596e9e36e52SBing Zhao 	/**< Pointer to the table(group) the matcher associated with. */
597865a0c15SOri Kam 	void *matcher_object; /**< Pointer to DV matcher */
598865a0c15SOri Kam 	uint16_t crc; /**< CRC of key. */
599865a0c15SOri Kam 	uint16_t priority; /**< Priority of matcher. */
600865a0c15SOri Kam 	struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
601865a0c15SOri Kam };
602865a0c15SOri Kam 
6030891355dSRongwei Liu #define MLX5_PUSH_MAX_LEN 128
6044bb14c83SDekel Peled #define MLX5_ENCAP_MAX_LEN 132
6054bb14c83SDekel Peled 
606c513f05cSDekel Peled /* Encap/decap resource structure. */
607c513f05cSDekel Peled struct mlx5_flow_dv_encap_decap_resource {
608961b6774SMatan Azrad 	struct mlx5_list_entry entry;
609c513f05cSDekel Peled 	/* Pointer to next element. */
610cf7d1995SAlexander Kozyrev 	uint32_t refcnt; /**< Reference counter. */
6116ad7cfaaSDekel Peled 	void *action;
6126ad7cfaaSDekel Peled 	/**< Encap/decap action object. */
613c513f05cSDekel Peled 	uint8_t buf[MLX5_ENCAP_MAX_LEN];
614c513f05cSDekel Peled 	size_t size;
615c513f05cSDekel Peled 	uint8_t reformat_type;
616c513f05cSDekel Peled 	uint8_t ft_type;
6174f84a197SOri Kam 	uint64_t flags; /**< Flags for RDMA API. */
618bf615b07SSuanming Mou 	uint32_t idx; /**< Index for the index memory pool. */
619c513f05cSDekel Peled };
620c513f05cSDekel Peled 
621cbb66daaSOri Kam /* Tag resource structure. */
622cbb66daaSOri Kam struct mlx5_flow_dv_tag_resource {
623961b6774SMatan Azrad 	struct mlx5_list_entry entry;
624e484e403SBing Zhao 	/**< hash list entry for tag resource, tag value as the key. */
625cbb66daaSOri Kam 	void *action;
6266ad7cfaaSDekel Peled 	/**< Tag action object. */
627cf7d1995SAlexander Kozyrev 	uint32_t refcnt; /**< Reference counter. */
6285f114269SSuanming Mou 	uint32_t idx; /**< Index for the index memory pool. */
629f5b0aed2SSuanming Mou 	uint32_t tag_id; /**< Tag ID. */
630cbb66daaSOri Kam };
631cbb66daaSOri Kam 
6324bb14c83SDekel Peled /* Modify resource structure */
6334bb14c83SDekel Peled struct mlx5_flow_dv_modify_hdr_resource {
634961b6774SMatan Azrad 	struct mlx5_list_entry entry;
63516a7dbc4SXueming Li 	void *action; /**< Modify header action object. */
6364f3d8d0eSMatan Azrad 	uint32_t idx;
63716a7dbc4SXueming Li 	/* Key area for hash list matching: */
6384bb14c83SDekel Peled 	uint8_t ft_type; /**< Flow table type, Rx or Tx. */
639e681eb05SMatan Azrad 	uint8_t actions_num; /**< Number of modification actions. */
640e681eb05SMatan Azrad 	bool root; /**< Whether action is in root table. */
641024e9575SBing Zhao 	struct mlx5_modification_cmd actions[];
642024e9575SBing Zhao 	/**< Modification actions. */
643e681eb05SMatan Azrad } __rte_packed;
6444bb14c83SDekel Peled 
6453fe88961SSuanming Mou /* Modify resource key of the hash organization. */
6463fe88961SSuanming Mou union mlx5_flow_modify_hdr_key {
6473fe88961SSuanming Mou 	struct {
6483fe88961SSuanming Mou 		uint32_t ft_type:8;	/**< Flow table type, Rx or Tx. */
6493fe88961SSuanming Mou 		uint32_t actions_num:5;	/**< Number of modification actions. */
6503fe88961SSuanming Mou 		uint32_t group:19;	/**< Flow group id. */
6513fe88961SSuanming Mou 		uint32_t cksum;		/**< Actions check sum. */
6523fe88961SSuanming Mou 	};
6533fe88961SSuanming Mou 	uint64_t v64;			/**< full 64bits value of key */
6543fe88961SSuanming Mou };
6553fe88961SSuanming Mou 
656684b9a1bSOri Kam /* Jump action resource structure. */
657684b9a1bSOri Kam struct mlx5_flow_dv_jump_tbl_resource {
6586c1d9a64SBing Zhao 	void *action; /**< Pointer to the rdma core action. */
659684b9a1bSOri Kam };
660684b9a1bSOri Kam 
661c269b517SOri Kam /* Port ID resource structure. */
662c269b517SOri Kam struct mlx5_flow_dv_port_id_action_resource {
663e78e5408SMatan Azrad 	struct mlx5_list_entry entry;
6640fd5f82aSXueming Li 	void *action; /**< Action object. */
665c269b517SOri Kam 	uint32_t port_id; /**< Port ID value. */
6660fd5f82aSXueming Li 	uint32_t idx; /**< Indexed pool memory index. */
667c269b517SOri Kam };
668c269b517SOri Kam 
6699aee7a84SMoti Haimovsky /* Push VLAN action resource structure */
6709aee7a84SMoti Haimovsky struct mlx5_flow_dv_push_vlan_action_resource {
671e78e5408SMatan Azrad 	struct mlx5_list_entry entry; /* Cache entry. */
6726ad7cfaaSDekel Peled 	void *action; /**< Action object. */
6739aee7a84SMoti Haimovsky 	uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */
6749aee7a84SMoti Haimovsky 	rte_be32_t vlan_tag; /**< VLAN tag value. */
6753422af2aSXueming Li 	uint32_t idx; /**< Indexed pool memory index. */
6769aee7a84SMoti Haimovsky };
6779aee7a84SMoti Haimovsky 
678dd3c774fSViacheslav Ovsiienko /* Metadata register copy table entry. */
679dd3c774fSViacheslav Ovsiienko struct mlx5_flow_mreg_copy_resource {
680dd3c774fSViacheslav Ovsiienko 	/*
681dd3c774fSViacheslav Ovsiienko 	 * Hash list entry for copy table.
682dd3c774fSViacheslav Ovsiienko 	 *  - Key is 32/64-bit MARK action ID.
683dd3c774fSViacheslav Ovsiienko 	 *  - MUST be the first entry.
684dd3c774fSViacheslav Ovsiienko 	 */
685961b6774SMatan Azrad 	struct mlx5_list_entry hlist_ent;
686dd3c774fSViacheslav Ovsiienko 	LIST_ENTRY(mlx5_flow_mreg_copy_resource) next;
687dd3c774fSViacheslav Ovsiienko 	/* List entry for device flows. */
68890e6053aSSuanming Mou 	uint32_t idx;
689ab612adcSSuanming Mou 	uint32_t rix_flow; /* Built flow for copy. */
690f5b0aed2SSuanming Mou 	uint32_t mark_id;
691dd3c774fSViacheslav Ovsiienko };
692dd3c774fSViacheslav Ovsiienko 
693afd7a625SXueming Li /* Table tunnel parameter. */
694afd7a625SXueming Li struct mlx5_flow_tbl_tunnel_prm {
695afd7a625SXueming Li 	const struct mlx5_flow_tunnel *tunnel;
696afd7a625SXueming Li 	uint32_t group_id;
697afd7a625SXueming Li 	bool external;
698afd7a625SXueming Li };
699afd7a625SXueming Li 
700860897d2SBing Zhao /* Table data structure of the hash organization. */
701860897d2SBing Zhao struct mlx5_flow_tbl_data_entry {
702961b6774SMatan Azrad 	struct mlx5_list_entry entry;
703e9e36e52SBing Zhao 	/**< hash list entry, 64-bits key inside. */
704860897d2SBing Zhao 	struct mlx5_flow_tbl_resource tbl;
705e9e36e52SBing Zhao 	/**< flow table resource. */
706679f46c7SMatan Azrad 	struct mlx5_list *matchers;
707e9e36e52SBing Zhao 	/**< matchers' header associated with the flow table. */
7086c1d9a64SBing Zhao 	struct mlx5_flow_dv_jump_tbl_resource jump;
7096c1d9a64SBing Zhao 	/**< jump resource, at most one for each table created. */
7107ac99475SSuanming Mou 	uint32_t idx; /**< index for the indexed mempool. */
7114ec6360dSGregory Etelson 	/**< tunnel offload */
7124ec6360dSGregory Etelson 	const struct mlx5_flow_tunnel *tunnel;
7134ec6360dSGregory Etelson 	uint32_t group_id;
714f5b0aed2SSuanming Mou 	uint32_t external:1;
7157be78d02SJosh Soref 	uint32_t tunnel_offload:1; /* Tunnel offload table or not. */
716f5b0aed2SSuanming Mou 	uint32_t is_egress:1; /**< Egress table. */
717f5b0aed2SSuanming Mou 	uint32_t is_transfer:1; /**< Transfer table. */
718f5b0aed2SSuanming Mou 	uint32_t dummy:1; /**<  DR table. */
7192d2cef5dSLi Zhang 	uint32_t id:22; /**< Table ID. */
7202d2cef5dSLi Zhang 	uint32_t reserve:5; /**< Reserved to future using. */
7212d2cef5dSLi Zhang 	uint32_t level; /**< Table level. */
722860897d2SBing Zhao };
723860897d2SBing Zhao 
724b4c0ddbfSJiawei Wang /* Sub rdma-core actions list. */
725b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_list {
726b4c0ddbfSJiawei Wang 	uint32_t actions_num; /**< Number of sample actions. */
727b4c0ddbfSJiawei Wang 	uint64_t action_flags;
728b4c0ddbfSJiawei Wang 	void *dr_queue_action;
729b4c0ddbfSJiawei Wang 	void *dr_tag_action;
730b4c0ddbfSJiawei Wang 	void *dr_cnt_action;
73100c10c22SJiawei Wang 	void *dr_port_id_action;
73200c10c22SJiawei Wang 	void *dr_encap_action;
7336a951567SJiawei Wang 	void *dr_jump_action;
734b4c0ddbfSJiawei Wang };
735b4c0ddbfSJiawei Wang 
736b4c0ddbfSJiawei Wang /* Sample sub-actions resource list. */
737b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_idx {
738b4c0ddbfSJiawei Wang 	uint32_t rix_hrxq; /**< Hash Rx queue object index. */
739b4c0ddbfSJiawei Wang 	uint32_t rix_tag; /**< Index to the tag action. */
74000c10c22SJiawei Wang 	uint32_t rix_port_id_action; /**< Index to port ID action resource. */
74100c10c22SJiawei Wang 	uint32_t rix_encap_decap; /**< Index to encap/decap resource. */
7426a951567SJiawei Wang 	uint32_t rix_jump; /**< Index to the jump action resource. */
743b4c0ddbfSJiawei Wang };
744b4c0ddbfSJiawei Wang 
745b4c0ddbfSJiawei Wang /* Sample action resource structure. */
746b4c0ddbfSJiawei Wang struct mlx5_flow_dv_sample_resource {
747e78e5408SMatan Azrad 	struct mlx5_list_entry entry; /**< Cache entry. */
74819784141SSuanming Mou 	union {
749b4c0ddbfSJiawei Wang 		void *verbs_action; /**< Verbs sample action object. */
75019784141SSuanming Mou 		void **sub_actions; /**< Sample sub-action array. */
75119784141SSuanming Mou 	};
75201c05ee0SSuanming Mou 	struct rte_eth_dev *dev; /**< Device registers the action. */
75319784141SSuanming Mou 	uint32_t idx; /** Sample object index. */
754b4c0ddbfSJiawei Wang 	uint8_t ft_type; /** Flow Table Type */
755b4c0ddbfSJiawei Wang 	uint32_t ft_id; /** Flow Table Level */
756b4c0ddbfSJiawei Wang 	uint32_t ratio;   /** Sample Ratio */
757b4c0ddbfSJiawei Wang 	uint64_t set_action; /** Restore reg_c0 value */
758b4c0ddbfSJiawei Wang 	void *normal_path_tbl; /** Flow Table pointer */
759b4c0ddbfSJiawei Wang 	struct mlx5_flow_sub_actions_idx sample_idx;
760b4c0ddbfSJiawei Wang 	/**< Action index resources. */
761b4c0ddbfSJiawei Wang 	struct mlx5_flow_sub_actions_list sample_act;
762b4c0ddbfSJiawei Wang 	/**< Action resources. */
763b4c0ddbfSJiawei Wang };
764b4c0ddbfSJiawei Wang 
76500c10c22SJiawei Wang #define MLX5_MAX_DEST_NUM	2
76600c10c22SJiawei Wang 
76700c10c22SJiawei Wang /* Destination array action resource structure. */
76800c10c22SJiawei Wang struct mlx5_flow_dv_dest_array_resource {
769e78e5408SMatan Azrad 	struct mlx5_list_entry entry; /**< Cache entry. */
77019784141SSuanming Mou 	uint32_t idx; /** Destination array action object index. */
77100c10c22SJiawei Wang 	uint8_t ft_type; /** Flow Table Type */
77200c10c22SJiawei Wang 	uint8_t num_of_dest; /**< Number of destination actions. */
77301c05ee0SSuanming Mou 	struct rte_eth_dev *dev; /**< Device registers the action. */
77400c10c22SJiawei Wang 	void *action; /**< Pointer to the rdma core action. */
77500c10c22SJiawei Wang 	struct mlx5_flow_sub_actions_idx sample_idx[MLX5_MAX_DEST_NUM];
77600c10c22SJiawei Wang 	/**< Action index resources. */
77700c10c22SJiawei Wang 	struct mlx5_flow_sub_actions_list sample_act[MLX5_MAX_DEST_NUM];
77800c10c22SJiawei Wang 	/**< Action resources. */
77900c10c22SJiawei Wang };
78000c10c22SJiawei Wang 
781750ff30aSGregory Etelson /* PMD flow priority for tunnel */
782750ff30aSGregory Etelson #define MLX5_TUNNEL_PRIO_GET(rss_desc) \
783750ff30aSGregory Etelson 	((rss_desc)->level >= 2 ? MLX5_PRIORITY_MAP_L2 : MLX5_PRIORITY_MAP_L4)
784750ff30aSGregory Etelson 
785e745f900SSuanming Mou 
786c42f44bdSBing Zhao /** Device flow handle structure for DV mode only. */
787c42f44bdSBing Zhao struct mlx5_flow_handle_dv {
788c42f44bdSBing Zhao 	/* Flow DV api: */
789c42f44bdSBing Zhao 	struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
790c42f44bdSBing Zhao 	struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
791c42f44bdSBing Zhao 	/**< Pointer to modify header resource in cache. */
79277749adaSSuanming Mou 	uint32_t rix_encap_decap;
79377749adaSSuanming Mou 	/**< Index to encap/decap resource in cache. */
79477749adaSSuanming Mou 	uint32_t rix_push_vlan;
7958acf8ac9SSuanming Mou 	/**< Index to push VLAN action resource in cache. */
79677749adaSSuanming Mou 	uint32_t rix_tag;
7975f114269SSuanming Mou 	/**< Index to the tag action. */
798b4c0ddbfSJiawei Wang 	uint32_t rix_sample;
799b4c0ddbfSJiawei Wang 	/**< Index to sample action resource in cache. */
80000c10c22SJiawei Wang 	uint32_t rix_dest_array;
80100c10c22SJiawei Wang 	/**< Index to destination array resource in cache. */
80277749adaSSuanming Mou } __rte_packed;
803c42f44bdSBing Zhao 
804c42f44bdSBing Zhao /** Device flow handle structure: used both for creating & destroying. */
805c42f44bdSBing Zhao struct mlx5_flow_handle {
806b88341caSSuanming Mou 	SILIST_ENTRY(uint32_t)next;
80777749adaSSuanming Mou 	struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */
808b88341caSSuanming Mou 	/**< Index to next device flow handle. */
8090ddd1143SYongseok Koh 	uint64_t layers;
81024663641SYongseok Koh 	/**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
811341c8941SDekel Peled 	void *drv_flow; /**< pointer to driver flow object. */
81283306d6cSShun Hao 	uint32_t split_flow_id:27; /**< Sub flow unique match flow id. */
8137be78d02SJosh Soref 	uint32_t is_meter_flow_id:1; /**< Indicate if flow_id is for meter. */
81425c4d6dfSMichael Savisko 	uint32_t fate_action:4; /**< Fate action type. */
8156fc18392SSuanming Mou 	union {
81677749adaSSuanming Mou 		uint32_t rix_hrxq; /**< Hash Rx queue object index. */
81777749adaSSuanming Mou 		uint32_t rix_jump; /**< Index to the jump action resource. */
81877749adaSSuanming Mou 		uint32_t rix_port_id_action;
8196fc18392SSuanming Mou 		/**< Index to port ID action resource. */
82077749adaSSuanming Mou 		uint32_t rix_fate;
821488d13abSSuanming Mou 		/**< Generic value indicates the fate action. */
8223c78124fSShiri Kuzin 		uint32_t rix_default_fate;
8233c78124fSShiri Kuzin 		/**< Indicates default miss fate action. */
824fabf8a37SSuanming Mou 		uint32_t rix_srss;
825fabf8a37SSuanming Mou 		/**< Indicates shared RSS fate action. */
8266fc18392SSuanming Mou 	};
827f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
828c42f44bdSBing Zhao 	struct mlx5_flow_handle_dv dvh;
829c42f44bdSBing Zhao #endif
830cfe337e7SGregory Etelson 	uint8_t flex_item; /**< referenced Flex Item bitmask. */
83177749adaSSuanming Mou } __rte_packed;
832c42f44bdSBing Zhao 
833c42f44bdSBing Zhao /*
834e7bfa359SBing Zhao  * Size for Verbs device flow handle structure only. Do not use the DV only
835e7bfa359SBing Zhao  * structure in Verbs. No DV flows attributes will be accessed.
836e7bfa359SBing Zhao  * Macro offsetof() could also be used here.
837e7bfa359SBing Zhao  */
838f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
839e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE \
840e7bfa359SBing Zhao 	(sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv))
841e7bfa359SBing Zhao #else
842e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle))
843e7bfa359SBing Zhao #endif
844e7bfa359SBing Zhao 
845c42f44bdSBing Zhao /** Device flow structure only for DV flow creation. */
846e7bfa359SBing Zhao struct mlx5_flow_dv_workspace {
847c42f44bdSBing Zhao 	uint32_t group; /**< The group index. */
8482d2cef5dSLi Zhang 	uint32_t table_id; /**< Flow table identifier. */
849c42f44bdSBing Zhao 	uint8_t transfer; /**< 1 if the flow is E-Switch flow. */
850c42f44bdSBing Zhao 	int actions_n; /**< number of actions. */
851c42f44bdSBing Zhao 	void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */
852014d1cbeSSuanming Mou 	struct mlx5_flow_dv_encap_decap_resource *encap_decap;
853014d1cbeSSuanming Mou 	/**< Pointer to encap/decap resource in cache. */
8548acf8ac9SSuanming Mou 	struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res;
8558acf8ac9SSuanming Mou 	/**< Pointer to push VLAN action resource in cache. */
8565f114269SSuanming Mou 	struct mlx5_flow_dv_tag_resource *tag_resource;
8577ac99475SSuanming Mou 	/**< pointer to the tag action. */
858f3faf9eaSSuanming Mou 	struct mlx5_flow_dv_port_id_action_resource *port_id_action;
859f3faf9eaSSuanming Mou 	/**< Pointer to port ID action resource. */
8607ac99475SSuanming Mou 	struct mlx5_flow_dv_jump_tbl_resource *jump;
8617ac99475SSuanming Mou 	/**< Pointer to the jump action resource. */
862c42f44bdSBing Zhao 	struct mlx5_flow_dv_match_params value;
863c42f44bdSBing Zhao 	/**< Holds the value that the packet is compared to. */
864b4c0ddbfSJiawei Wang 	struct mlx5_flow_dv_sample_resource *sample_res;
865b4c0ddbfSJiawei Wang 	/**< Pointer to the sample action resource. */
86600c10c22SJiawei Wang 	struct mlx5_flow_dv_dest_array_resource *dest_array_res;
86700c10c22SJiawei Wang 	/**< Pointer to the destination array resource. */
868c42f44bdSBing Zhao };
869c42f44bdSBing Zhao 
870f1ae0b35SOphir Munk #ifdef HAVE_INFINIBAND_VERBS_H
871e7bfa359SBing Zhao /*
872e7bfa359SBing Zhao  * Maximal Verbs flow specifications & actions size.
873e7bfa359SBing Zhao  * Some elements are mutually exclusive, but enough space should be allocated.
874e7bfa359SBing Zhao  * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers.
875e7bfa359SBing Zhao  *               2. One tunnel header (exception: GRE + MPLS),
876e7bfa359SBing Zhao  *                  SPEC length: GRE == tunnel.
877e7bfa359SBing Zhao  * Actions: 1. 1 Mark OR Flag.
878e7bfa359SBing Zhao  *          2. 1 Drop (if any).
879e7bfa359SBing Zhao  *          3. No limitation for counters, but it makes no sense to support too
880e7bfa359SBing Zhao  *             many counters in a single device flow.
881e7bfa359SBing Zhao  */
882e7bfa359SBing Zhao #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
883e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \
884e7bfa359SBing Zhao 		( \
885e7bfa359SBing Zhao 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
886e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_ipv6) + \
887e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
888e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_gre) + \
889e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_mpls)) \
890e7bfa359SBing Zhao 		)
891e7bfa359SBing Zhao #else
892e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \
893e7bfa359SBing Zhao 		( \
894e7bfa359SBing Zhao 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
895e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_ipv6) + \
896e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
897e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_tunnel)) \
898e7bfa359SBing Zhao 		)
899e7bfa359SBing Zhao #endif
900e7bfa359SBing Zhao 
901e7bfa359SBing Zhao #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \
902e7bfa359SBing Zhao 	defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
903e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \
904e7bfa359SBing Zhao 		( \
905e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_tag) + \
906e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_drop) + \
907e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_counter_action) * 4 \
908e7bfa359SBing Zhao 		)
909e7bfa359SBing Zhao #else
910e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \
911e7bfa359SBing Zhao 		( \
912e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_tag) + \
913e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_drop) \
914e7bfa359SBing Zhao 		)
915e7bfa359SBing Zhao #endif
916e7bfa359SBing Zhao 
917e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \
918e7bfa359SBing Zhao 		(MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE)
919e7bfa359SBing Zhao 
920c42f44bdSBing Zhao /** Device flow structure only for Verbs flow creation. */
921e7bfa359SBing Zhao struct mlx5_flow_verbs_workspace {
922c42f44bdSBing Zhao 	unsigned int size; /**< Size of the attribute. */
923e7bfa359SBing Zhao 	struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */
924e7bfa359SBing Zhao 	uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE];
925e7bfa359SBing Zhao 	/**< Specifications & actions buffer of verbs flow. */
926c42f44bdSBing Zhao };
927f1ae0b35SOphir Munk #endif /* HAVE_INFINIBAND_VERBS_H */
928c42f44bdSBing Zhao 
929ae2927cdSJiawei Wang #define MLX5_SCALE_FLOW_GROUP_BIT 0
930ae2927cdSJiawei Wang #define MLX5_SCALE_JUMP_FLOW_GROUP_BIT 1
931ae2927cdSJiawei Wang 
932e7bfa359SBing Zhao /** Maximal number of device sub-flows supported. */
933e7bfa359SBing Zhao #define MLX5_NUM_MAX_DEV_FLOWS 32
934e7bfa359SBing Zhao 
9358c5a231bSGregory Etelson /**
9368c5a231bSGregory Etelson  * tunnel offload rules type
9378c5a231bSGregory Etelson  */
9388c5a231bSGregory Etelson enum mlx5_tof_rule_type {
9398c5a231bSGregory Etelson 	MLX5_TUNNEL_OFFLOAD_NONE = 0,
9408c5a231bSGregory Etelson 	MLX5_TUNNEL_OFFLOAD_SET_RULE,
9418c5a231bSGregory Etelson 	MLX5_TUNNEL_OFFLOAD_MATCH_RULE,
9428c5a231bSGregory Etelson 	MLX5_TUNNEL_OFFLOAD_MISS_RULE,
9438c5a231bSGregory Etelson };
9448c5a231bSGregory Etelson 
945c42f44bdSBing Zhao /** Device flow structure. */
9469ade91dfSJiawei Wang __extension__
947c42f44bdSBing Zhao struct mlx5_flow {
948c42f44bdSBing Zhao 	struct rte_flow *flow; /**< Pointer to the main flow. */
949fa2d01c8SDong Zhou 	uint32_t flow_idx; /**< The memory pool index to the main flow. */
9506ad7cfaaSDekel Peled 	uint64_t hash_fields; /**< Hash Rx queue hash fields. */
951488d13abSSuanming Mou 	uint64_t act_flags;
952488d13abSSuanming Mou 	/**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
953b67b4ecbSDekel Peled 	bool external; /**< true if the flow is created external to PMD. */
9549ade91dfSJiawei Wang 	uint8_t ingress:1; /**< 1 if the flow is ingress. */
955ae2927cdSJiawei Wang 	uint8_t skip_scale:2;
9560e04e1e2SXueming Li 	uint8_t symmetric_hash_function:1;
957ae2927cdSJiawei Wang 	/**
958ae2927cdSJiawei Wang 	 * Each Bit be set to 1 if Skip the scale the flow group with factor.
959ae2927cdSJiawei Wang 	 * If bit0 be set to 1, then skip the scale the original flow group;
960ae2927cdSJiawei Wang 	 * If bit1 be set to 1, then skip the scale the jump flow group if
961ae2927cdSJiawei Wang 	 * having jump action.
962ae2927cdSJiawei Wang 	 * 00: Enable scale in a flow, default value.
963ae2927cdSJiawei Wang 	 * 01: Skip scale the flow group with factor, enable scale the group
964ae2927cdSJiawei Wang 	 * of jump action.
965ae2927cdSJiawei Wang 	 * 10: Enable scale the group with factor, skip scale the group of
966ae2927cdSJiawei Wang 	 * jump action.
967ae2927cdSJiawei Wang 	 * 11: Skip scale the table with factor both for flow group and jump
968ae2927cdSJiawei Wang 	 * group.
969ae2927cdSJiawei Wang 	 */
970c42f44bdSBing Zhao 	union {
971f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
972e7bfa359SBing Zhao 		struct mlx5_flow_dv_workspace dv;
973c42f44bdSBing Zhao #endif
974f1ae0b35SOphir Munk #ifdef HAVE_INFINIBAND_VERBS_H
975e7bfa359SBing Zhao 		struct mlx5_flow_verbs_workspace verbs;
976f1ae0b35SOphir Munk #endif
977c42f44bdSBing Zhao 	};
978e7bfa359SBing Zhao 	struct mlx5_flow_handle *handle;
979b88341caSSuanming Mou 	uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */
9804ec6360dSGregory Etelson 	const struct mlx5_flow_tunnel *tunnel;
9818c5a231bSGregory Etelson 	enum mlx5_tof_rule_type tof_type;
98284c406e7SOri Kam };
98384c406e7SOri Kam 
98433e01809SSuanming Mou /* Flow meter state. */
98533e01809SSuanming Mou #define MLX5_FLOW_METER_DISABLE 0
98633e01809SSuanming Mou #define MLX5_FLOW_METER_ENABLE 1
98733e01809SSuanming Mou 
98829efa63aSLi Zhang #define MLX5_ASO_WQE_CQE_RESPONSE_DELAY 10u
98929efa63aSLi Zhang #define MLX5_MTR_POLL_WQE_CQE_TIMES 100000u
990e6100c7bSLi Zhang 
991ebaf1b31SBing Zhao #define MLX5_CT_POLL_WQE_CQE_TIMES MLX5_MTR_POLL_WQE_CQE_TIMES
992ebaf1b31SBing Zhao 
9933bd26b23SSuanming Mou #define MLX5_MAN_WIDTH 8
994e6100c7bSLi Zhang /* Legacy Meter parameter structure. */
995e6100c7bSLi Zhang struct mlx5_legacy_flow_meter {
996e6100c7bSLi Zhang 	struct mlx5_flow_meter_info fm;
997e6100c7bSLi Zhang 	/* Must be the first in struct. */
998e6100c7bSLi Zhang 	TAILQ_ENTRY(mlx5_legacy_flow_meter) next;
9993f373f35SSuanming Mou 	/**< Pointer to the next flow meter structure. */
100044432018SLi Zhang 	uint32_t idx;
100144432018SLi Zhang 	/* Index to meter object. */
10023bd26b23SSuanming Mou };
10033bd26b23SSuanming Mou 
10044ec6360dSGregory Etelson #define MLX5_MAX_TUNNELS 256
10054ec6360dSGregory Etelson #define MLX5_TNL_MISS_RULE_PRIORITY 3
10064ec6360dSGregory Etelson #define MLX5_TNL_MISS_FDB_JUMP_GRP  0x1234faac
10074ec6360dSGregory Etelson 
10084ec6360dSGregory Etelson /*
10094ec6360dSGregory Etelson  * When tunnel offload is active, all JUMP group ids are converted
10104ec6360dSGregory Etelson  * using the same method. That conversion is applied both to tunnel and
10114ec6360dSGregory Etelson  * regular rule types.
10124ec6360dSGregory Etelson  * Group ids used in tunnel rules are relative to it's tunnel (!).
10134ec6360dSGregory Etelson  * Application can create number of steer rules, using the same
10144ec6360dSGregory Etelson  * tunnel, with different group id in each rule.
10154ec6360dSGregory Etelson  * Each tunnel stores its groups internally in PMD tunnel object.
10164ec6360dSGregory Etelson  * Groups used in regular rules do not belong to any tunnel and are stored
10174ec6360dSGregory Etelson  * in tunnel hub.
10184ec6360dSGregory Etelson  */
10194ec6360dSGregory Etelson 
10204ec6360dSGregory Etelson struct mlx5_flow_tunnel {
10214ec6360dSGregory Etelson 	LIST_ENTRY(mlx5_flow_tunnel) chain;
10224ec6360dSGregory Etelson 	struct rte_flow_tunnel app_tunnel;	/** app tunnel copy */
10234ec6360dSGregory Etelson 	uint32_t tunnel_id;			/** unique tunnel ID */
10244ec6360dSGregory Etelson 	uint32_t refctn;
10254ec6360dSGregory Etelson 	struct rte_flow_action action;
10264ec6360dSGregory Etelson 	struct rte_flow_item item;
10274ec6360dSGregory Etelson 	struct mlx5_hlist *groups;		/** tunnel groups */
10284ec6360dSGregory Etelson };
10294ec6360dSGregory Etelson 
10304ec6360dSGregory Etelson /** PMD tunnel related context */
10314ec6360dSGregory Etelson struct mlx5_flow_tunnel_hub {
1032868d2e34SGregory Etelson 	/* Tunnels list
1033868d2e34SGregory Etelson 	 * Access to the list MUST be MT protected
1034868d2e34SGregory Etelson 	 */
10354ec6360dSGregory Etelson 	LIST_HEAD(, mlx5_flow_tunnel) tunnels;
1036868d2e34SGregory Etelson 	 /* protect access to the tunnels list */
1037868d2e34SGregory Etelson 	rte_spinlock_t sl;
10384ec6360dSGregory Etelson 	struct mlx5_hlist *groups;		/** non tunnel groups */
10394ec6360dSGregory Etelson };
10404ec6360dSGregory Etelson 
10414ec6360dSGregory Etelson /* convert jump group to flow table ID in tunnel rules */
10424ec6360dSGregory Etelson struct tunnel_tbl_entry {
1043961b6774SMatan Azrad 	struct mlx5_list_entry hash;
10444ec6360dSGregory Etelson 	uint32_t flow_table;
1045f5b0aed2SSuanming Mou 	uint32_t tunnel_id;
1046f5b0aed2SSuanming Mou 	uint32_t group;
10474ec6360dSGregory Etelson };
10484ec6360dSGregory Etelson 
10494ec6360dSGregory Etelson static inline uint32_t
10504ec6360dSGregory Etelson tunnel_id_to_flow_tbl(uint32_t id)
10514ec6360dSGregory Etelson {
10524ec6360dSGregory Etelson 	return id | (1u << 16);
10534ec6360dSGregory Etelson }
10544ec6360dSGregory Etelson 
10554ec6360dSGregory Etelson static inline uint32_t
10564ec6360dSGregory Etelson tunnel_flow_tbl_to_id(uint32_t flow_tbl)
10574ec6360dSGregory Etelson {
10584ec6360dSGregory Etelson 	return flow_tbl & ~(1u << 16);
10594ec6360dSGregory Etelson }
10604ec6360dSGregory Etelson 
10614ec6360dSGregory Etelson union tunnel_tbl_key {
10624ec6360dSGregory Etelson 	uint64_t val;
10634ec6360dSGregory Etelson 	struct {
10644ec6360dSGregory Etelson 		uint32_t tunnel_id;
10654ec6360dSGregory Etelson 		uint32_t group;
10664ec6360dSGregory Etelson 	};
10674ec6360dSGregory Etelson };
10684ec6360dSGregory Etelson 
10694ec6360dSGregory Etelson static inline struct mlx5_flow_tunnel_hub *
10704ec6360dSGregory Etelson mlx5_tunnel_hub(struct rte_eth_dev *dev)
10714ec6360dSGregory Etelson {
10724ec6360dSGregory Etelson 	struct mlx5_priv *priv = dev->data->dev_private;
10734ec6360dSGregory Etelson 	return priv->sh->tunnel_hub;
10744ec6360dSGregory Etelson }
10754ec6360dSGregory Etelson 
10764ec6360dSGregory Etelson static inline bool
10778c5a231bSGregory Etelson is_tunnel_offload_active(const struct rte_eth_dev *dev)
10784ec6360dSGregory Etelson {
1079bc1d90a3SGregory Etelson #ifdef HAVE_IBV_FLOW_DV_SUPPORT
10808c5a231bSGregory Etelson 	const struct mlx5_priv *priv = dev->data->dev_private;
1081a13ec19cSMichael Baum 	return !!priv->sh->config.dv_miss_info;
1082bc1d90a3SGregory Etelson #else
1083bc1d90a3SGregory Etelson 	RTE_SET_USED(dev);
1084bc1d90a3SGregory Etelson 	return false;
1085bc1d90a3SGregory Etelson #endif
10864ec6360dSGregory Etelson }
10874ec6360dSGregory Etelson 
10884ec6360dSGregory Etelson static inline bool
10898c5a231bSGregory Etelson is_flow_tunnel_match_rule(enum mlx5_tof_rule_type tof_rule_type)
10904ec6360dSGregory Etelson {
10918c5a231bSGregory Etelson 	return tof_rule_type == MLX5_TUNNEL_OFFLOAD_MATCH_RULE;
10924ec6360dSGregory Etelson }
10934ec6360dSGregory Etelson 
10944ec6360dSGregory Etelson static inline bool
10958c5a231bSGregory Etelson is_flow_tunnel_steer_rule(enum mlx5_tof_rule_type tof_rule_type)
10964ec6360dSGregory Etelson {
10978c5a231bSGregory Etelson 	return tof_rule_type == MLX5_TUNNEL_OFFLOAD_SET_RULE;
10984ec6360dSGregory Etelson }
10994ec6360dSGregory Etelson 
11004ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel *
11014ec6360dSGregory Etelson flow_actions_to_tunnel(const struct rte_flow_action actions[])
11024ec6360dSGregory Etelson {
11034ec6360dSGregory Etelson 	return actions[0].conf;
11044ec6360dSGregory Etelson }
11054ec6360dSGregory Etelson 
11064ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel *
11074ec6360dSGregory Etelson flow_items_to_tunnel(const struct rte_flow_item items[])
11084ec6360dSGregory Etelson {
11094ec6360dSGregory Etelson 	return items[0].spec;
11104ec6360dSGregory Etelson }
11114ec6360dSGregory Etelson 
11120f4aa72bSSuanming Mou /**
1113c23626f2SMichael Baum  * Gets the tag array given for RTE_FLOW_FIELD_TAG type.
1114c23626f2SMichael Baum  *
1115c23626f2SMichael Baum  * In old API the value was provided in "level" field, but in new API
1116c23626f2SMichael Baum  * it is provided in "tag_array" field. Since encapsulation level is not
1117c23626f2SMichael Baum  * relevant for metadata, the tag array can be still provided in "level"
1118c23626f2SMichael Baum  * for backwards compatibility.
1119c23626f2SMichael Baum  *
1120c23626f2SMichael Baum  * @param[in] data
1121c23626f2SMichael Baum  *   Pointer to tag modify data structure.
1122c23626f2SMichael Baum  *
1123c23626f2SMichael Baum  * @return
1124c23626f2SMichael Baum  *   Tag array index.
1125c23626f2SMichael Baum  */
1126c23626f2SMichael Baum static inline uint8_t
112777edfda9SSuanming Mou flow_tag_index_get(const struct rte_flow_field_data *data)
1128c23626f2SMichael Baum {
1129c23626f2SMichael Baum 	return data->tag_index ? data->tag_index : data->level;
1130c23626f2SMichael Baum }
1131c23626f2SMichael Baum 
1132c23626f2SMichael Baum /**
11330f4aa72bSSuanming Mou  * Fetch 1, 2, 3 or 4 byte field from the byte array
11340f4aa72bSSuanming Mou  * and return as unsigned integer in host-endian format.
11350f4aa72bSSuanming Mou  *
11360f4aa72bSSuanming Mou  * @param[in] data
11370f4aa72bSSuanming Mou  *   Pointer to data array.
11380f4aa72bSSuanming Mou  * @param[in] size
11390f4aa72bSSuanming Mou  *   Size of field to extract.
11400f4aa72bSSuanming Mou  *
11410f4aa72bSSuanming Mou  * @return
11420f4aa72bSSuanming Mou  *   converted field in host endian format.
11430f4aa72bSSuanming Mou  */
11440f4aa72bSSuanming Mou static inline uint32_t
11450f4aa72bSSuanming Mou flow_dv_fetch_field(const uint8_t *data, uint32_t size)
11460f4aa72bSSuanming Mou {
11470f4aa72bSSuanming Mou 	uint32_t ret;
11480f4aa72bSSuanming Mou 
11490f4aa72bSSuanming Mou 	switch (size) {
11500f4aa72bSSuanming Mou 	case 1:
11510f4aa72bSSuanming Mou 		ret = *data;
11520f4aa72bSSuanming Mou 		break;
11530f4aa72bSSuanming Mou 	case 2:
11540f4aa72bSSuanming Mou 		ret = rte_be_to_cpu_16(*(const unaligned_uint16_t *)data);
11550f4aa72bSSuanming Mou 		break;
11560f4aa72bSSuanming Mou 	case 3:
11570f4aa72bSSuanming Mou 		ret = rte_be_to_cpu_16(*(const unaligned_uint16_t *)data);
11580f4aa72bSSuanming Mou 		ret = (ret << 8) | *(data + sizeof(uint16_t));
11590f4aa72bSSuanming Mou 		break;
11600f4aa72bSSuanming Mou 	case 4:
11610f4aa72bSSuanming Mou 		ret = rte_be_to_cpu_32(*(const unaligned_uint32_t *)data);
11620f4aa72bSSuanming Mou 		break;
11630f4aa72bSSuanming Mou 	default:
11640f4aa72bSSuanming Mou 		MLX5_ASSERT(false);
11650f4aa72bSSuanming Mou 		ret = 0;
11660f4aa72bSSuanming Mou 		break;
11670f4aa72bSSuanming Mou 	}
11680f4aa72bSSuanming Mou 	return ret;
11690f4aa72bSSuanming Mou }
11700f4aa72bSSuanming Mou 
11713c37110eSMichael Baum static inline bool
11723c37110eSMichael Baum flow_modify_field_support_tag_array(enum rte_flow_field_id field)
11733c37110eSMichael Baum {
11749e21f6cdSBing Zhao 	switch ((int)field) {
11753c37110eSMichael Baum 	case RTE_FLOW_FIELD_TAG:
11764580dcecSMichael Baum 	case RTE_FLOW_FIELD_MPLS:
11779e21f6cdSBing Zhao 	case MLX5_RTE_FLOW_FIELD_META_REG:
11783c37110eSMichael Baum 		return true;
11793c37110eSMichael Baum 	default:
11803c37110eSMichael Baum 		break;
11813c37110eSMichael Baum 	}
11823c37110eSMichael Baum 	return false;
11833c37110eSMichael Baum }
11843c37110eSMichael Baum 
11850f4aa72bSSuanming Mou struct field_modify_info {
11860f4aa72bSSuanming Mou 	uint32_t size; /* Size of field in protocol header, in bytes. */
11870f4aa72bSSuanming Mou 	uint32_t offset; /* Offset of field in protocol header, in bytes. */
11880f4aa72bSSuanming Mou 	enum mlx5_modification_field id;
11896b6c0b8dSRongwei Liu 	uint32_t shift;
11906b6c0b8dSRongwei Liu 	uint8_t is_flex; /* Temporary indicator for flex item modify filed WA. */
11910f4aa72bSSuanming Mou };
11920f4aa72bSSuanming Mou 
119375a00812SSuanming Mou /* HW steering flow attributes. */
119475a00812SSuanming Mou struct mlx5_flow_attr {
119575a00812SSuanming Mou 	uint32_t port_id; /* Port index. */
119675a00812SSuanming Mou 	uint32_t group; /* Flow group. */
119775a00812SSuanming Mou 	uint32_t priority; /* Original Priority. */
119875a00812SSuanming Mou 	/* rss level, used by priority adjustment. */
119975a00812SSuanming Mou 	uint32_t rss_level;
120075a00812SSuanming Mou 	/* Action flags, used by priority adjustment. */
120175a00812SSuanming Mou 	uint32_t act_flags;
120275a00812SSuanming Mou 	uint32_t tbl_type; /* Flow table type. */
120375a00812SSuanming Mou };
120475a00812SSuanming Mou 
120584c406e7SOri Kam /* Flow structure. */
120684c406e7SOri Kam struct rte_flow {
1207b88341caSSuanming Mou 	uint32_t dev_handles;
1208e7bfa359SBing Zhao 	/**< Device flow handles that are part of the flow. */
1209b4edeaf3SSuanming Mou 	uint32_t type:2;
12100136df99SSuanming Mou 	uint32_t drv_type:2; /**< Driver type. */
12114ec6360dSGregory Etelson 	uint32_t tunnel:1;
1212e6100c7bSLi Zhang 	uint32_t meter:24; /**< Holds flow meter id. */
12132d084f69SBing Zhao 	uint32_t indirect_type:2; /**< Indirect action type. */
12140136df99SSuanming Mou 	uint32_t rix_mreg_copy;
12150136df99SSuanming Mou 	/**< Index to metadata register copy table resource. */
12160136df99SSuanming Mou 	uint32_t counter; /**< Holds flow counter. */
12174ec6360dSGregory Etelson 	uint32_t tunnel_id;  /**< Tunnel id */
12182d084f69SBing Zhao 	union {
1219f935ed4bSDekel Peled 		uint32_t age; /**< Holds ASO age bit index. */
12202d084f69SBing Zhao 		uint32_t ct; /**< Holds ASO CT index. */
12212d084f69SBing Zhao 	};
1222f15f0c38SShiri Kuzin 	uint32_t geneve_tlv_option; /**< Holds Geneve TLV option id. > */
12230136df99SSuanming Mou } __rte_packed;
12242720f833SYongseok Koh 
122504a4de75SMichael Baum /*
122604a4de75SMichael Baum  * HWS COUNTER ID's layout
122704a4de75SMichael Baum  *       3                   2                   1                   0
122804a4de75SMichael Baum  *     1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0 9 8 7 6 5 4 3 2 1 0
122904a4de75SMichael Baum  *    +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
123004a4de75SMichael Baum  *    |  T  |     | D |                                               |
123104a4de75SMichael Baum  *    ~  Y  |     | C |                    IDX                        ~
123204a4de75SMichael Baum  *    |  P  |     | S |                                               |
123304a4de75SMichael Baum  *    +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
123404a4de75SMichael Baum  *
123504a4de75SMichael Baum  *    Bit 31:29 = TYPE = MLX5_INDIRECT_ACTION_TYPE_COUNT = b'10
123604a4de75SMichael Baum  *    Bit 25:24 = DCS index
123704a4de75SMichael Baum  *    Bit 23:00 = IDX in this counter belonged DCS bulk.
123804a4de75SMichael Baum  */
123904a4de75SMichael Baum typedef uint32_t cnt_id_t;
124004a4de75SMichael Baum 
124142431df9SSuanming Mou #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
124242431df9SSuanming Mou 
124322681deeSAlex Vesker #ifdef PEDANTIC
124422681deeSAlex Vesker #pragma GCC diagnostic ignored "-Wpedantic"
124522681deeSAlex Vesker #endif
124622681deeSAlex Vesker 
1247c40c061aSSuanming Mou /* HWS flow struct. */
1248c40c061aSSuanming Mou struct rte_flow_hw {
1249c40c061aSSuanming Mou 	uint32_t idx; /* Flow index from indexed pool. */
125063296851SAlexander Kozyrev 	uint32_t res_idx; /* Resource index from indexed pool. */
1251f13fab23SSuanming Mou 	uint32_t fate_type; /* Fate action type. */
1252f13fab23SSuanming Mou 	union {
1253f13fab23SSuanming Mou 		/* Jump action. */
1254f13fab23SSuanming Mou 		struct mlx5_hw_jump_action *jump;
12553a2f674bSSuanming Mou 		struct mlx5_hrxq *hrxq; /* TIR action. */
1256f13fab23SSuanming Mou 	};
1257c40c061aSSuanming Mou 	struct rte_flow_template_table *table; /* The table flow allcated from. */
125863296851SAlexander Kozyrev 	uint8_t mt_idx;
125904a4de75SMichael Baum 	uint32_t age_idx;
126004a4de75SMichael Baum 	cnt_id_t cnt_id;
126148fbb0e9SAlexander Kozyrev 	uint32_t mtr_id;
126260db7673SAlexander Kozyrev 	uint32_t rule_idx;
12630fc536d5SStephen Hemminger 	uint8_t rule[]; /* HWS layer data struct. */
1264c40c061aSSuanming Mou } __rte_packed;
1265c40c061aSSuanming Mou 
126622681deeSAlex Vesker #ifdef PEDANTIC
126722681deeSAlex Vesker #pragma GCC diagnostic error "-Wpedantic"
126822681deeSAlex Vesker #endif
126922681deeSAlex Vesker 
1270e26f50adSGregory Etelson struct mlx5_action_construct_data;
1271e26f50adSGregory Etelson typedef int
1272e26f50adSGregory Etelson (*indirect_list_callback_t)(struct rte_eth_dev *,
1273e26f50adSGregory Etelson 			    const struct mlx5_action_construct_data *,
1274e26f50adSGregory Etelson 			    const struct rte_flow_action *,
1275e26f50adSGregory Etelson 			    struct mlx5dr_rule_action *);
12763564e928SGregory Etelson 
12771be65c39SRongwei Liu #define MLX5_MHDR_MAX_CMD ((MLX5_MAX_MODIFY_NUM) * 2 + 1)
12781be65c39SRongwei Liu 
1279f13fab23SSuanming Mou /* rte flow action translate to DR action struct. */
1280f13fab23SSuanming Mou struct mlx5_action_construct_data {
1281f13fab23SSuanming Mou 	LIST_ENTRY(mlx5_action_construct_data) next;
1282f13fab23SSuanming Mou 	/* Ensure the action types are matched. */
1283f13fab23SSuanming Mou 	int type;
1284f13fab23SSuanming Mou 	uint32_t idx;  /* Data index. */
1285f13fab23SSuanming Mou 	uint16_t action_src; /* rte_flow_action src offset. */
1286f13fab23SSuanming Mou 	uint16_t action_dst; /* mlx5dr_rule_action dst offset. */
1287e26f50adSGregory Etelson 	indirect_list_callback_t indirect_list_cb;
12887ab3962dSSuanming Mou 	union {
12897ab3962dSSuanming Mou 		struct {
1290fe3620aaSSuanming Mou 			/* encap data len. */
1291fe3620aaSSuanming Mou 			uint16_t len;
1292fe3620aaSSuanming Mou 		} encap;
1293fe3620aaSSuanming Mou 		struct {
12940f4aa72bSSuanming Mou 			/* Modify header action offset in pattern. */
12950f4aa72bSSuanming Mou 			uint16_t mhdr_cmds_off;
12960f4aa72bSSuanming Mou 			/* Offset in pattern after modify header actions. */
12970f4aa72bSSuanming Mou 			uint16_t mhdr_cmds_end;
12980f4aa72bSSuanming Mou 			/*
12990f4aa72bSSuanming Mou 			 * True if this action is masked and does not need to
13000f4aa72bSSuanming Mou 			 * be generated.
13010f4aa72bSSuanming Mou 			 */
13020f4aa72bSSuanming Mou 			bool shared;
13030f4aa72bSSuanming Mou 			/*
13040f4aa72bSSuanming Mou 			 * Modified field definitions in dst field (SET, ADD)
13050f4aa72bSSuanming Mou 			 * or src field (COPY).
13060f4aa72bSSuanming Mou 			 */
13070f4aa72bSSuanming Mou 			struct field_modify_info field[MLX5_ACT_MAX_MOD_FIELDS];
13080f4aa72bSSuanming Mou 			/* Modified field definitions in dst field (COPY). */
13090f4aa72bSSuanming Mou 			struct field_modify_info dcopy[MLX5_ACT_MAX_MOD_FIELDS];
13100f4aa72bSSuanming Mou 			/*
13110f4aa72bSSuanming Mou 			 * Masks applied to field values to generate
13120f4aa72bSSuanming Mou 			 * PRM actions.
13130f4aa72bSSuanming Mou 			 */
13140f4aa72bSSuanming Mou 			uint32_t mask[MLX5_ACT_MAX_MOD_FIELDS];
13150f4aa72bSSuanming Mou 		} modify_header;
13160f4aa72bSSuanming Mou 		struct {
13170e04e1e2SXueming Li 			bool symmetric_hash_function; /* Symmetric RSS hash */
13187ab3962dSSuanming Mou 			uint64_t types; /* RSS hash types. */
13197ab3962dSSuanming Mou 			uint32_t level; /* RSS level. */
13207ab3962dSSuanming Mou 			uint32_t idx; /* Shared action index. */
13217ab3962dSSuanming Mou 		} shared_rss;
13224d368e1dSXiaoyu Min 		struct {
132304a4de75SMichael Baum 			cnt_id_t id;
13244d368e1dSXiaoyu Min 		} shared_counter;
132548fbb0e9SAlexander Kozyrev 		struct {
13261be65c39SRongwei Liu 			/* IPv6 extension push data len. */
13271be65c39SRongwei Liu 			uint16_t len;
13281be65c39SRongwei Liu 		} ipv6_ext;
13291be65c39SRongwei Liu 		struct {
133048fbb0e9SAlexander Kozyrev 			uint32_t id;
1331e26f50adSGregory Etelson 			uint32_t conf_masked:1;
133248fbb0e9SAlexander Kozyrev 		} shared_meter;
13337ab3962dSSuanming Mou 	};
1334f13fab23SSuanming Mou };
1335f13fab23SSuanming Mou 
133642431df9SSuanming Mou /* Flow item template struct. */
133742431df9SSuanming Mou struct rte_flow_pattern_template {
133842431df9SSuanming Mou 	LIST_ENTRY(rte_flow_pattern_template) next;
133942431df9SSuanming Mou 	/* Template attributes. */
134042431df9SSuanming Mou 	struct rte_flow_pattern_template_attr attr;
134142431df9SSuanming Mou 	struct mlx5dr_match_template *mt; /* mlx5 match template. */
13427ab3962dSSuanming Mou 	uint64_t item_flags; /* Item layer flags. */
1343483181f7SDariusz Sosnowski 	uint64_t orig_item_nb; /* Number of pattern items provided by the user (with END item). */
134442431df9SSuanming Mou 	uint32_t refcnt;  /* Reference counter. */
13451939eb6fSDariusz Sosnowski 	/*
13461939eb6fSDariusz Sosnowski 	 * If true, then rule pattern should be prepended with
13471939eb6fSDariusz Sosnowski 	 * represented_port pattern item.
13481939eb6fSDariusz Sosnowski 	 */
13491939eb6fSDariusz Sosnowski 	bool implicit_port;
1350483181f7SDariusz Sosnowski 	/*
1351483181f7SDariusz Sosnowski 	 * If true, then rule pattern should be prepended with
1352483181f7SDariusz Sosnowski 	 * tag pattern item for representor matching.
1353483181f7SDariusz Sosnowski 	 */
1354483181f7SDariusz Sosnowski 	bool implicit_tag;
13558c0ca752SRongwei Liu 	uint8_t flex_item; /* flex item index. */
135642431df9SSuanming Mou };
135742431df9SSuanming Mou 
1358836b5c9bSSuanming Mou /* Flow action template struct. */
1359836b5c9bSSuanming Mou struct rte_flow_actions_template {
1360836b5c9bSSuanming Mou 	LIST_ENTRY(rte_flow_actions_template) next;
1361836b5c9bSSuanming Mou 	/* Template attributes. */
1362836b5c9bSSuanming Mou 	struct rte_flow_actions_template_attr attr;
1363836b5c9bSSuanming Mou 	struct rte_flow_action *actions; /* Cached flow actions. */
1364836b5c9bSSuanming Mou 	struct rte_flow_action *masks; /* Cached action masks.*/
1365f1fecffaSDariusz Sosnowski 	struct mlx5dr_action_template *tmpl; /* mlx5dr action template. */
136604a4de75SMichael Baum 	uint64_t action_flags; /* Bit-map of all valid action in template. */
1367f1fecffaSDariusz Sosnowski 	uint16_t dr_actions_num; /* Amount of DR rules actions. */
1368f1fecffaSDariusz Sosnowski 	uint16_t actions_num; /* Amount of flow actions */
1369ca00eb69SGregory Etelson 	uint16_t *dr_off; /* DR action offset for given rte action offset. */
1370ca00eb69SGregory Etelson 	uint16_t *src_off; /* RTE action displacement from app. template */
1371f1fecffaSDariusz Sosnowski 	uint16_t reformat_off; /* Offset of DR reformat action. */
13720f4aa72bSSuanming Mou 	uint16_t mhdr_off; /* Offset of DR modify header action. */
13731be65c39SRongwei Liu 	uint16_t recom_off;  /* Offset of DR IPv6 routing push remove action. */
1374836b5c9bSSuanming Mou 	uint32_t refcnt; /* Reference counter. */
13756b6c0b8dSRongwei Liu 	uint8_t flex_item; /* flex item index. */
1376836b5c9bSSuanming Mou };
1377836b5c9bSSuanming Mou 
1378d1559d66SSuanming Mou /* Jump action struct. */
1379d1559d66SSuanming Mou struct mlx5_hw_jump_action {
1380d1559d66SSuanming Mou 	/* Action jump from root. */
1381d1559d66SSuanming Mou 	struct mlx5dr_action *root_action;
1382d1559d66SSuanming Mou 	/* HW steering jump action. */
1383d1559d66SSuanming Mou 	struct mlx5dr_action *hws_action;
1384d1559d66SSuanming Mou };
1385d1559d66SSuanming Mou 
1386fe3620aaSSuanming Mou /* Encap decap action struct. */
1387fe3620aaSSuanming Mou struct mlx5_hw_encap_decap_action {
13885e26c99fSRongwei Liu 	struct mlx5_indirect_list indirect;
13895e26c99fSRongwei Liu 	enum mlx5dr_action_type action_type;
1390fe3620aaSSuanming Mou 	struct mlx5dr_action *action; /* Action object. */
13917f6daa49SSuanming Mou 	/* Is header_reformat action shared across flows in table. */
13922e543b6fSGregory Etelson 	uint32_t shared:1;
13932e543b6fSGregory Etelson 	uint32_t multi_pattern:1;
13942e543b6fSGregory Etelson 	volatile uint32_t *multi_pattern_refcnt;
1395fe3620aaSSuanming Mou 	size_t data_size; /* Action metadata size. */
1396fe3620aaSSuanming Mou 	uint8_t data[]; /* Action data. */
1397fe3620aaSSuanming Mou };
1398fe3620aaSSuanming Mou 
13991be65c39SRongwei Liu /* Push remove action struct. */
14001be65c39SRongwei Liu struct mlx5_hw_push_remove_action {
14011be65c39SRongwei Liu 	struct mlx5dr_action *action; /* Action object. */
14021be65c39SRongwei Liu 	/* Is push_remove action shared across flows in table. */
14031be65c39SRongwei Liu 	uint8_t shared;
14041be65c39SRongwei Liu 	size_t data_size; /* Action metadata size. */
14051be65c39SRongwei Liu 	uint8_t data[]; /* Action data. */
14061be65c39SRongwei Liu };
14070f4aa72bSSuanming Mou 
14080f4aa72bSSuanming Mou /* Modify field action struct. */
14090f4aa72bSSuanming Mou struct mlx5_hw_modify_header_action {
14100f4aa72bSSuanming Mou 	/* Reference to DR action */
14110f4aa72bSSuanming Mou 	struct mlx5dr_action *action;
14120f4aa72bSSuanming Mou 	/* Modify header action position in action rule table. */
14130f4aa72bSSuanming Mou 	uint16_t pos;
14140f4aa72bSSuanming Mou 	/* Is MODIFY_HEADER action shared across flows in table. */
14152e543b6fSGregory Etelson 	uint32_t shared:1;
14162e543b6fSGregory Etelson 	uint32_t multi_pattern:1;
14172e543b6fSGregory Etelson 	volatile uint32_t *multi_pattern_refcnt;
14180f4aa72bSSuanming Mou 	/* Amount of modification commands stored in the precompiled buffer. */
14190f4aa72bSSuanming Mou 	uint32_t mhdr_cmds_num;
14200f4aa72bSSuanming Mou 	/* Precompiled modification commands. */
14210f4aa72bSSuanming Mou 	struct mlx5_modification_cmd mhdr_cmds[MLX5_MHDR_MAX_CMD];
14220f4aa72bSSuanming Mou };
14230f4aa72bSSuanming Mou 
1424f13fab23SSuanming Mou /* The maximum actions support in the flow. */
1425f13fab23SSuanming Mou #define MLX5_HW_MAX_ACTS 16
1426f13fab23SSuanming Mou 
1427d1559d66SSuanming Mou /* DR action set struct. */
1428d1559d66SSuanming Mou struct mlx5_hw_actions {
1429f13fab23SSuanming Mou 	/* Dynamic action list. */
1430f13fab23SSuanming Mou 	LIST_HEAD(act_list, mlx5_action_construct_data) act_list;
1431f13fab23SSuanming Mou 	struct mlx5_hw_jump_action *jump; /* Jump action. */
14323a2f674bSSuanming Mou 	struct mlx5_hrxq *tir; /* TIR action. */
14330f4aa72bSSuanming Mou 	struct mlx5_hw_modify_header_action *mhdr; /* Modify header action. */
1434fe3620aaSSuanming Mou 	/* Encap/Decap action. */
1435fe3620aaSSuanming Mou 	struct mlx5_hw_encap_decap_action *encap_decap;
1436fe3620aaSSuanming Mou 	uint16_t encap_decap_pos; /* Encap/Decap action position. */
14371be65c39SRongwei Liu 	/* Push/remove action. */
14381be65c39SRongwei Liu 	struct mlx5_hw_push_remove_action *push_remove;
14391be65c39SRongwei Liu 	uint16_t push_remove_pos; /* Push/remove action position. */
14401deadfd7SSuanming Mou 	uint32_t mark:1; /* Indicate the mark action. */
144104a4de75SMichael Baum 	cnt_id_t cnt_id; /* Counter id. */
144248fbb0e9SAlexander Kozyrev 	uint32_t mtr_id; /* Meter id. */
1443f13fab23SSuanming Mou 	/* Translated DR action array from action template. */
1444f13fab23SSuanming Mou 	struct mlx5dr_rule_action rule_acts[MLX5_HW_MAX_ACTS];
1445d1559d66SSuanming Mou };
1446d1559d66SSuanming Mou 
1447d1559d66SSuanming Mou /* mlx5 action template struct. */
1448d1559d66SSuanming Mou struct mlx5_hw_action_template {
1449d1559d66SSuanming Mou 	/* Action template pointer. */
1450d1559d66SSuanming Mou 	struct rte_flow_actions_template *action_template;
1451d1559d66SSuanming Mou 	struct mlx5_hw_actions acts; /* Template actions. */
1452d1559d66SSuanming Mou };
1453d1559d66SSuanming Mou 
1454d1559d66SSuanming Mou /* mlx5 flow group struct. */
1455d1559d66SSuanming Mou struct mlx5_flow_group {
1456d1559d66SSuanming Mou 	struct mlx5_list_entry entry;
14578ce638efSTomer Shmilovich 	LIST_ENTRY(mlx5_flow_group) next;
14581939eb6fSDariusz Sosnowski 	struct rte_eth_dev *dev; /* Reference to corresponding device. */
1459d1559d66SSuanming Mou 	struct mlx5dr_table *tbl; /* HWS table object. */
1460d1559d66SSuanming Mou 	struct mlx5_hw_jump_action jump; /* Jump action. */
14618ce638efSTomer Shmilovich 	struct mlx5_flow_group *miss_group; /* Group pointed to by miss action. */
1462d1559d66SSuanming Mou 	enum mlx5dr_table_type type; /* Table type. */
1463d1559d66SSuanming Mou 	uint32_t group_id; /* Group id. */
1464d1559d66SSuanming Mou 	uint32_t idx; /* Group memory index. */
1465d1559d66SSuanming Mou };
1466d1559d66SSuanming Mou 
1467d1559d66SSuanming Mou 
1468d1559d66SSuanming Mou #define MLX5_HW_TBL_MAX_ITEM_TEMPLATE 2
1469d1559d66SSuanming Mou #define MLX5_HW_TBL_MAX_ACTION_TEMPLATE 32
1470d1559d66SSuanming Mou 
1471ddb68e47SBing Zhao struct mlx5_flow_template_table_cfg {
1472ddb68e47SBing Zhao 	struct rte_flow_template_table_attr attr; /* Table attributes passed through flow API. */
1473ddb68e47SBing Zhao 	bool external; /* True if created by flow API, false if table is internal to PMD. */
1474ddb68e47SBing Zhao };
1475ddb68e47SBing Zhao 
1476d1559d66SSuanming Mou struct rte_flow_template_table {
1477d1559d66SSuanming Mou 	LIST_ENTRY(rte_flow_template_table) next;
1478d1559d66SSuanming Mou 	struct mlx5_flow_group *grp; /* The group rte_flow_template_table uses. */
1479d1559d66SSuanming Mou 	struct mlx5dr_matcher *matcher; /* Template matcher. */
1480d1559d66SSuanming Mou 	/* Item templates bind to the table. */
1481d1559d66SSuanming Mou 	struct rte_flow_pattern_template *its[MLX5_HW_TBL_MAX_ITEM_TEMPLATE];
1482d1559d66SSuanming Mou 	/* Action templates bind to the table. */
1483d1559d66SSuanming Mou 	struct mlx5_hw_action_template ats[MLX5_HW_TBL_MAX_ACTION_TEMPLATE];
1484d1559d66SSuanming Mou 	struct mlx5_indexed_pool *flow; /* The table's flow ipool. */
148563296851SAlexander Kozyrev 	struct mlx5_indexed_pool *resource; /* The table's resource ipool. */
1486ddb68e47SBing Zhao 	struct mlx5_flow_template_table_cfg cfg;
1487d1559d66SSuanming Mou 	uint32_t type; /* Flow table type RX/TX/FDB. */
1488d1559d66SSuanming Mou 	uint8_t nb_item_templates; /* Item template number. */
1489d1559d66SSuanming Mou 	uint8_t nb_action_templates; /* Action template number. */
1490d1559d66SSuanming Mou 	uint32_t refcnt; /* Table reference counter. */
1491d1559d66SSuanming Mou };
1492d1559d66SSuanming Mou 
149342431df9SSuanming Mou #endif
149442431df9SSuanming Mou 
1495d7cfcdddSAndrey Vesnovaty /*
1496d7cfcdddSAndrey Vesnovaty  * Define list of valid combinations of RX Hash fields
1497d7cfcdddSAndrey Vesnovaty  * (see enum ibv_rx_hash_fields).
1498d7cfcdddSAndrey Vesnovaty  */
1499d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4 (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
1500d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_TCP \
1501d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV4 | \
1502c83456cdSDekel Peled 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_DST_PORT_TCP)
1503d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_UDP \
1504d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV4 | \
1505c83456cdSDekel Peled 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_DST_PORT_UDP)
1506d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6 (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
1507d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_TCP \
1508d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV6 | \
1509c83456cdSDekel Peled 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_DST_PORT_TCP)
1510d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_UDP \
1511d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV6 | \
1512c83456cdSDekel Peled 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_DST_PORT_UDP)
1513212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_SRC_ONLY IBV_RX_HASH_SRC_IPV4
1514212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_DST_ONLY IBV_RX_HASH_DST_IPV4
1515212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_SRC_ONLY IBV_RX_HASH_SRC_IPV6
1516212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_DST_ONLY IBV_RX_HASH_DST_IPV6
1517212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_UDP_SRC_ONLY \
1518212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_SRC_PORT_UDP)
1519212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_UDP_DST_ONLY \
1520212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_DST_PORT_UDP)
1521212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_UDP_SRC_ONLY \
1522212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_SRC_PORT_UDP)
1523212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_UDP_DST_ONLY \
1524212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_DST_PORT_UDP)
1525212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_TCP_SRC_ONLY \
1526212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_SRC_PORT_TCP)
1527212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_TCP_DST_ONLY \
1528212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_DST_PORT_TCP)
1529212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_TCP_SRC_ONLY \
1530212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_SRC_PORT_TCP)
1531212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_TCP_DST_ONLY \
1532212d17b6SXiaoyu Min 	(MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_DST_PORT_TCP)
153318ca4a4eSRaja Zidane 
153418ca4a4eSRaja Zidane #ifndef HAVE_IBV_RX_HASH_IPSEC_SPI
153518ca4a4eSRaja Zidane #define IBV_RX_HASH_IPSEC_SPI (1U << 8)
153618ca4a4eSRaja Zidane #endif
153718ca4a4eSRaja Zidane 
153818ca4a4eSRaja Zidane #define MLX5_RSS_HASH_ESP_SPI IBV_RX_HASH_IPSEC_SPI
153918ca4a4eSRaja Zidane #define MLX5_RSS_HASH_IPV4_ESP (MLX5_RSS_HASH_IPV4 | \
154018ca4a4eSRaja Zidane 				MLX5_RSS_HASH_ESP_SPI)
154118ca4a4eSRaja Zidane #define MLX5_RSS_HASH_IPV6_ESP (MLX5_RSS_HASH_IPV6 | \
154218ca4a4eSRaja Zidane 				MLX5_RSS_HASH_ESP_SPI)
1543d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_NONE 0ULL
1544d7cfcdddSAndrey Vesnovaty 
15450e04e1e2SXueming Li #define MLX5_RSS_IS_SYMM(func) \
154676f3d99cSXueming Li 		(((func) == RTE_ETH_HASH_FUNCTION_SYMMETRIC_TOEPLITZ) || \
154776f3d99cSXueming Li 		 ((func) == RTE_ETH_HASH_FUNCTION_SYMMETRIC_TOEPLITZ_SORT))
154879f89527SGregory Etelson 
154979f89527SGregory Etelson /* extract next protocol type from Ethernet & VLAN headers */
155079f89527SGregory Etelson #define MLX5_ETHER_TYPE_FROM_HEADER(_s, _m, _itm, _prt) do { \
155179f89527SGregory Etelson 	(_prt) = ((const struct _s *)(_itm)->mask)->_m;       \
155279f89527SGregory Etelson 	(_prt) &= ((const struct _s *)(_itm)->spec)->_m;      \
155379f89527SGregory Etelson 	(_prt) = rte_be_to_cpu_16((_prt));                    \
155479f89527SGregory Etelson } while (0)
155579f89527SGregory Etelson 
1556d7cfcdddSAndrey Vesnovaty /* array of valid combinations of RX Hash fields for RSS */
1557d7cfcdddSAndrey Vesnovaty static const uint64_t mlx5_rss_hash_fields[] = {
1558d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4,
1559d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4_TCP,
1560d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4_UDP,
156118ca4a4eSRaja Zidane 	MLX5_RSS_HASH_IPV4_ESP,
1562d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6,
1563d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6_TCP,
1564d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6_UDP,
156518ca4a4eSRaja Zidane 	MLX5_RSS_HASH_IPV6_ESP,
156618ca4a4eSRaja Zidane 	MLX5_RSS_HASH_ESP_SPI,
1567d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_NONE,
1568d7cfcdddSAndrey Vesnovaty };
1569d7cfcdddSAndrey Vesnovaty 
1570d7cfcdddSAndrey Vesnovaty /* Shared RSS action structure */
1571d7cfcdddSAndrey Vesnovaty struct mlx5_shared_action_rss {
15724a42ac1fSMatan Azrad 	ILIST_ENTRY(uint32_t)next; /**< Index to the next RSS structure. */
15734a42ac1fSMatan Azrad 	uint32_t refcnt; /**< Atomically accessed refcnt. */
1574d7cfcdddSAndrey Vesnovaty 	struct rte_flow_action_rss origin; /**< Original rte RSS action. */
1575d7cfcdddSAndrey Vesnovaty 	uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
1576fa7ad49eSAndrey Vesnovaty 	struct mlx5_ind_table_obj *ind_tbl;
1577fa7ad49eSAndrey Vesnovaty 	/**< Hash RX queues (hrxq, hrxq_tunnel fields) indirection table. */
1578d7cfcdddSAndrey Vesnovaty 	uint32_t hrxq[MLX5_RSS_HASH_FIELDS_LEN];
1579d7cfcdddSAndrey Vesnovaty 	/**< Hash RX queue indexes mapped to mlx5_rss_hash_fields */
1580fa7ad49eSAndrey Vesnovaty 	rte_spinlock_t action_rss_sl; /**< Shared RSS action spinlock. */
1581d7cfcdddSAndrey Vesnovaty };
1582d7cfcdddSAndrey Vesnovaty 
15834b61b877SBing Zhao struct rte_flow_action_handle {
15844a42ac1fSMatan Azrad 	uint32_t id;
1585d7cfcdddSAndrey Vesnovaty };
1586d7cfcdddSAndrey Vesnovaty 
15878bb81f26SXueming Li /* Thread specific flow workspace intermediate data. */
15888bb81f26SXueming Li struct mlx5_flow_workspace {
15890064bf43SXueming Li 	/* If creating another flow in same thread, push new as stack. */
15900064bf43SXueming Li 	struct mlx5_flow_workspace *prev;
15910064bf43SXueming Li 	struct mlx5_flow_workspace *next;
1592dc7c5e0aSGregory Etelson 	struct mlx5_flow_workspace *gc;
15930064bf43SXueming Li 	uint32_t inuse; /* can't create new flow with current. */
15948bb81f26SXueming Li 	struct mlx5_flow flows[MLX5_NUM_MAX_DEV_FLOWS];
15950064bf43SXueming Li 	struct mlx5_flow_rss_desc rss_desc;
159638c6dc20SXueming Li 	uint32_t flow_idx; /* Intermediate device flow index. */
1597e6100c7bSLi Zhang 	struct mlx5_flow_meter_info *fm; /* Pointer to the meter in flow. */
159850cc92ddSShun Hao 	struct mlx5_flow_meter_policy *policy;
159950cc92ddSShun Hao 	/* The meter policy used by meter in flow. */
160050cc92ddSShun Hao 	struct mlx5_flow_meter_policy *final_policy;
160150cc92ddSShun Hao 	/* The final policy when meter policy is hierarchy. */
160251ec04dcSShun Hao 	uint32_t skip_matcher_reg:1;
160351ec04dcSShun Hao 	/* Indicates if need to skip matcher register in translate. */
1604082becbfSRaja Zidane 	uint32_t mark:1; /* Indicates if flow contains mark action. */
1605cd4ab742SSuanming Mou 	uint32_t vport_meta_tag; /* Used for vport index match. */
1606cd4ab742SSuanming Mou };
1607cd4ab742SSuanming Mou 
1608cd4ab742SSuanming Mou /* Matcher translate type. */
1609cd4ab742SSuanming Mou enum MLX5_SET_MATCHER {
1610cd4ab742SSuanming Mou 	MLX5_SET_MATCHER_SW_V = 1 << 0,
1611cd4ab742SSuanming Mou 	MLX5_SET_MATCHER_SW_M = 1 << 1,
1612cd4ab742SSuanming Mou 	MLX5_SET_MATCHER_HS_V = 1 << 2,
1613cd4ab742SSuanming Mou 	MLX5_SET_MATCHER_HS_M = 1 << 3,
1614cd4ab742SSuanming Mou };
1615cd4ab742SSuanming Mou 
1616cd4ab742SSuanming Mou #define MLX5_SET_MATCHER_SW (MLX5_SET_MATCHER_SW_V | MLX5_SET_MATCHER_SW_M)
1617cd4ab742SSuanming Mou #define MLX5_SET_MATCHER_HS (MLX5_SET_MATCHER_HS_V | MLX5_SET_MATCHER_HS_M)
1618cd4ab742SSuanming Mou #define MLX5_SET_MATCHER_V (MLX5_SET_MATCHER_SW_V | MLX5_SET_MATCHER_HS_V)
1619cd4ab742SSuanming Mou #define MLX5_SET_MATCHER_M (MLX5_SET_MATCHER_SW_M | MLX5_SET_MATCHER_HS_M)
1620cd4ab742SSuanming Mou 
1621cd4ab742SSuanming Mou /* Flow matcher workspace intermediate data. */
1622cd4ab742SSuanming Mou struct mlx5_dv_matcher_workspace {
1623cd4ab742SSuanming Mou 	uint8_t priority; /* Flow priority. */
1624cd4ab742SSuanming Mou 	uint64_t last_item; /* Last item in pattern. */
1625cd4ab742SSuanming Mou 	uint64_t item_flags; /* Flow item pattern flags. */
1626cd4ab742SSuanming Mou 	uint64_t action_flags; /* Flow action flags. */
1627cd4ab742SSuanming Mou 	bool external; /* External flow or not. */
1628cd4ab742SSuanming Mou 	uint32_t vlan_tag:12; /* Flow item VLAN tag. */
1629cd4ab742SSuanming Mou 	uint8_t next_protocol; /* Tunnel next protocol */
1630cd4ab742SSuanming Mou 	uint32_t geneve_tlv_option; /* Flow item Geneve TLV option. */
1631cd4ab742SSuanming Mou 	uint32_t group; /* Flow group. */
1632cd4ab742SSuanming Mou 	uint16_t udp_dport; /* Flow item UDP port. */
1633cd4ab742SSuanming Mou 	const struct rte_flow_attr *attr; /* Flow attribute. */
1634cd4ab742SSuanming Mou 	struct mlx5_flow_rss_desc *rss_desc; /* RSS descriptor. */
1635cd4ab742SSuanming Mou 	const struct rte_flow_item *tunnel_item; /* Flow tunnel item. */
1636cd4ab742SSuanming Mou 	const struct rte_flow_item *gre_item; /* Flow GRE item. */
1637a3778a47SGregory Etelson 	const struct rte_flow_item *integrity_items[2];
16388bb81f26SXueming Li };
16398bb81f26SXueming Li 
16409ade91dfSJiawei Wang struct mlx5_flow_split_info {
1641693c7d4bSJiawei Wang 	uint32_t external:1;
16429ade91dfSJiawei Wang 	/**< True if flow is created by request external to PMD. */
1643693c7d4bSJiawei Wang 	uint32_t prefix_mark:1; /**< Prefix subflow mark flag. */
1644693c7d4bSJiawei Wang 	uint32_t skip_scale:8; /**< Skip the scale the table with factor. */
16459ade91dfSJiawei Wang 	uint32_t flow_idx; /**< This memory pool index to the flow. */
16462d2cef5dSLi Zhang 	uint32_t table_id; /**< Flow table identifier. */
1647693c7d4bSJiawei Wang 	uint64_t prefix_layers; /**< Prefix subflow layers. */
16489ade91dfSJiawei Wang };
16499ade91dfSJiawei Wang 
16505bd0e3e6SDariusz Sosnowski struct flow_hw_port_info {
16515bd0e3e6SDariusz Sosnowski 	uint32_t regc_mask;
16525bd0e3e6SDariusz Sosnowski 	uint32_t regc_value;
16535bd0e3e6SDariusz Sosnowski 	uint32_t is_wire:1;
16545bd0e3e6SDariusz Sosnowski };
16555bd0e3e6SDariusz Sosnowski 
16565bd0e3e6SDariusz Sosnowski extern struct flow_hw_port_info mlx5_flow_hw_port_infos[RTE_MAX_ETHPORTS];
16575bd0e3e6SDariusz Sosnowski 
16585bd0e3e6SDariusz Sosnowski /*
16595bd0e3e6SDariusz Sosnowski  * Get metadata match tag and mask for given rte_eth_dev port.
16605bd0e3e6SDariusz Sosnowski  * Used in HWS rule creation.
16615bd0e3e6SDariusz Sosnowski  */
16625bd0e3e6SDariusz Sosnowski static __rte_always_inline const struct flow_hw_port_info *
16635bd0e3e6SDariusz Sosnowski flow_hw_conv_port_id(const uint16_t port_id)
16645bd0e3e6SDariusz Sosnowski {
16655bd0e3e6SDariusz Sosnowski 	struct flow_hw_port_info *port_info;
16665bd0e3e6SDariusz Sosnowski 
16675bd0e3e6SDariusz Sosnowski 	if (port_id >= RTE_MAX_ETHPORTS)
16685bd0e3e6SDariusz Sosnowski 		return NULL;
16695bd0e3e6SDariusz Sosnowski 	port_info = &mlx5_flow_hw_port_infos[port_id];
16705bd0e3e6SDariusz Sosnowski 	return !!port_info->regc_mask ? port_info : NULL;
16715bd0e3e6SDariusz Sosnowski }
16725bd0e3e6SDariusz Sosnowski 
16735bd0e3e6SDariusz Sosnowski #ifdef HAVE_IBV_FLOW_DV_SUPPORT
16745bd0e3e6SDariusz Sosnowski /*
16755bd0e3e6SDariusz Sosnowski  * Get metadata match tag and mask for the uplink port represented
16765bd0e3e6SDariusz Sosnowski  * by given IB context. Used in HWS context creation.
16775bd0e3e6SDariusz Sosnowski  */
16785bd0e3e6SDariusz Sosnowski static __rte_always_inline const struct flow_hw_port_info *
16795bd0e3e6SDariusz Sosnowski flow_hw_get_wire_port(struct ibv_context *ibctx)
16805bd0e3e6SDariusz Sosnowski {
16815bd0e3e6SDariusz Sosnowski 	struct ibv_device *ibdev = ibctx->device;
16825bd0e3e6SDariusz Sosnowski 	uint16_t port_id;
16835bd0e3e6SDariusz Sosnowski 
16845bd0e3e6SDariusz Sosnowski 	MLX5_ETH_FOREACH_DEV(port_id, NULL) {
16855bd0e3e6SDariusz Sosnowski 		const struct mlx5_priv *priv =
16865bd0e3e6SDariusz Sosnowski 				rte_eth_devices[port_id].data->dev_private;
16875bd0e3e6SDariusz Sosnowski 
16885bd0e3e6SDariusz Sosnowski 		if (priv && priv->master) {
16895bd0e3e6SDariusz Sosnowski 			struct ibv_context *port_ibctx = priv->sh->cdev->ctx;
16905bd0e3e6SDariusz Sosnowski 
16915bd0e3e6SDariusz Sosnowski 			if (port_ibctx->device == ibdev)
16925bd0e3e6SDariusz Sosnowski 				return flow_hw_conv_port_id(port_id);
16935bd0e3e6SDariusz Sosnowski 		}
16945bd0e3e6SDariusz Sosnowski 	}
16955bd0e3e6SDariusz Sosnowski 	return NULL;
16965bd0e3e6SDariusz Sosnowski }
16975bd0e3e6SDariusz Sosnowski #endif
16985bd0e3e6SDariusz Sosnowski 
16998a89038fSBing Zhao /*
17008a89038fSBing Zhao  * Convert metadata or tag to the actual register.
17018a89038fSBing Zhao  * META: Can only be used to match in the FDB in this stage, fixed C_1.
17028a89038fSBing Zhao  * TAG: C_x expect meter color reg and the reserved ones.
17038a89038fSBing Zhao  */
17048a89038fSBing Zhao static __rte_always_inline int
170504e740e6SGregory Etelson flow_hw_get_reg_id(struct rte_eth_dev *dev,
170604e740e6SGregory Etelson 		   enum rte_flow_item_type type, uint32_t id)
17078a89038fSBing Zhao {
170804e740e6SGregory Etelson 	struct mlx5_dev_ctx_shared *sh = MLX5_SH(dev);
170904e740e6SGregory Etelson 	struct mlx5_dev_registers *reg = &sh->registers;
171004e740e6SGregory Etelson 
17118a89038fSBing Zhao 	switch (type) {
17128a89038fSBing Zhao 	case RTE_FLOW_ITEM_TYPE_META:
1713f1fecffaSDariusz Sosnowski #ifdef HAVE_MLX5_HWS_SUPPORT
171404e740e6SGregory Etelson 		if (sh->config.dv_esw_en &&
171504e740e6SGregory Etelson 		    sh->config.dv_xmeta_en == MLX5_XMETA_MODE_META32_HWS) {
17168a89038fSBing Zhao 			return REG_C_1;
1717f1fecffaSDariusz Sosnowski 		}
1718f1fecffaSDariusz Sosnowski #endif
1719f1fecffaSDariusz Sosnowski 		/*
1720f1fecffaSDariusz Sosnowski 		 * On root table - PMD allows only egress META matching, thus
1721f1fecffaSDariusz Sosnowski 		 * REG_A matching is sufficient.
1722f1fecffaSDariusz Sosnowski 		 *
1723f1fecffaSDariusz Sosnowski 		 * On non-root tables - REG_A corresponds to general_purpose_lookup_field,
1724f1fecffaSDariusz Sosnowski 		 * which translates to REG_A in NIC TX and to REG_B in NIC RX.
1725f1fecffaSDariusz Sosnowski 		 * However, current FW does not implement REG_B case right now, so
1726f1fecffaSDariusz Sosnowski 		 * REG_B case should be rejected on pattern template validation.
1727f1fecffaSDariusz Sosnowski 		 */
1728f1fecffaSDariusz Sosnowski 		return REG_A;
1729463170a7SSuanming Mou 	case RTE_FLOW_ITEM_TYPE_CONNTRACK:
173048fbb0e9SAlexander Kozyrev 	case RTE_FLOW_ITEM_TYPE_METER_COLOR:
17315e9f9a28SGregory Etelson 		return reg->aso_reg;
17328a89038fSBing Zhao 	case RTE_FLOW_ITEM_TYPE_TAG:
173386647d46SThomas Monjalon 		if (id == RTE_PMD_MLX5_LINEAR_HASH_TAG_INDEX)
17345f5e2f86SAlexander Kozyrev 			return REG_C_3;
17358a89038fSBing Zhao 		MLX5_ASSERT(id < MLX5_FLOW_HW_TAGS_MAX);
173604e740e6SGregory Etelson 		return reg->hw_avl_tags[id];
17378a89038fSBing Zhao 	default:
17388a89038fSBing Zhao 		return REG_NON;
17398a89038fSBing Zhao 	}
17408a89038fSBing Zhao }
17418a89038fSBing Zhao 
174204e740e6SGregory Etelson static __rte_always_inline int
174304e740e6SGregory Etelson flow_hw_get_reg_id_from_ctx(void *dr_ctx,
174404e740e6SGregory Etelson 			    enum rte_flow_item_type type, uint32_t id)
174504e740e6SGregory Etelson {
174604e740e6SGregory Etelson #ifdef HAVE_IBV_FLOW_DV_SUPPORT
174704e740e6SGregory Etelson 	uint16_t port;
174804e740e6SGregory Etelson 
174904e740e6SGregory Etelson 	MLX5_ETH_FOREACH_DEV(port, NULL) {
175004e740e6SGregory Etelson 		struct mlx5_priv *priv;
175104e740e6SGregory Etelson 
175204e740e6SGregory Etelson 		priv = rte_eth_devices[port].data->dev_private;
175304e740e6SGregory Etelson 		if (priv->dr_ctx == dr_ctx)
175404e740e6SGregory Etelson 			return flow_hw_get_reg_id(&rte_eth_devices[port],
175504e740e6SGregory Etelson 						  type, id);
175604e740e6SGregory Etelson 	}
175704e740e6SGregory Etelson #else
175804e740e6SGregory Etelson 	RTE_SET_USED(dr_ctx);
175904e740e6SGregory Etelson 	RTE_SET_USED(type);
176004e740e6SGregory Etelson 	RTE_SET_USED(id);
176104e740e6SGregory Etelson #endif
176204e740e6SGregory Etelson 	return REG_NON;
176304e740e6SGregory Etelson }
176404e740e6SGregory Etelson 
17655bd0e3e6SDariusz Sosnowski void flow_hw_set_port_info(struct rte_eth_dev *dev);
17665bd0e3e6SDariusz Sosnowski void flow_hw_clear_port_info(struct rte_eth_dev *dev);
17671939eb6fSDariusz Sosnowski int flow_hw_create_vport_action(struct rte_eth_dev *dev);
17681939eb6fSDariusz Sosnowski void flow_hw_destroy_vport_action(struct rte_eth_dev *dev);
17691939eb6fSDariusz Sosnowski 
177084c406e7SOri Kam typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
177184c406e7SOri Kam 				    const struct rte_flow_attr *attr,
177284c406e7SOri Kam 				    const struct rte_flow_item items[],
177384c406e7SOri Kam 				    const struct rte_flow_action actions[],
1774b67b4ecbSDekel Peled 				    bool external,
177572a944dbSBing Zhao 				    int hairpin,
177684c406e7SOri Kam 				    struct rte_flow_error *error);
177784c406e7SOri Kam typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
1778e7bfa359SBing Zhao 	(struct rte_eth_dev *dev, const struct rte_flow_attr *attr,
1779e7bfa359SBing Zhao 	 const struct rte_flow_item items[],
1780c1cfb132SYongseok Koh 	 const struct rte_flow_action actions[], struct rte_flow_error *error);
178184c406e7SOri Kam typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
178284c406e7SOri Kam 				     struct mlx5_flow *dev_flow,
178384c406e7SOri Kam 				     const struct rte_flow_attr *attr,
178484c406e7SOri Kam 				     const struct rte_flow_item items[],
178584c406e7SOri Kam 				     const struct rte_flow_action actions[],
178684c406e7SOri Kam 				     struct rte_flow_error *error);
178784c406e7SOri Kam typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
178884c406e7SOri Kam 				 struct rte_flow_error *error);
178984c406e7SOri Kam typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
179084c406e7SOri Kam 				   struct rte_flow *flow);
179184c406e7SOri Kam typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
179284c406e7SOri Kam 				    struct rte_flow *flow);
1793684dafe7SMoti Haimovsky typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
1794684dafe7SMoti Haimovsky 				 struct rte_flow *flow,
1795684dafe7SMoti Haimovsky 				 const struct rte_flow_action *actions,
1796684dafe7SMoti Haimovsky 				 void *data,
1797684dafe7SMoti Haimovsky 				 struct rte_flow_error *error);
179844432018SLi Zhang typedef int (*mlx5_flow_create_mtr_tbls_t)(struct rte_eth_dev *dev,
179944432018SLi Zhang 					struct mlx5_flow_meter_info *fm,
180044432018SLi Zhang 					uint32_t mtr_idx,
180144432018SLi Zhang 					uint8_t domain_bitmap);
180244432018SLi Zhang typedef void (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev,
180344432018SLi Zhang 				struct mlx5_flow_meter_info *fm);
1804afb4aa4fSLi Zhang typedef void (*mlx5_flow_destroy_mtr_drop_tbls_t)(struct rte_eth_dev *dev);
1805fc6ce56bSLi Zhang typedef struct mlx5_flow_meter_sub_policy *
1806fc6ce56bSLi Zhang 	(*mlx5_flow_meter_sub_policy_rss_prepare_t)
1807fc6ce56bSLi Zhang 		(struct rte_eth_dev *dev,
1808fc6ce56bSLi Zhang 		struct mlx5_flow_meter_policy *mtr_policy,
1809fc6ce56bSLi Zhang 		struct mlx5_flow_rss_desc *rss_desc[MLX5_MTR_RTE_COLORS]);
18108e5c9feaSShun Hao typedef int (*mlx5_flow_meter_hierarchy_rule_create_t)
18118e5c9feaSShun Hao 		(struct rte_eth_dev *dev,
18128e5c9feaSShun Hao 		struct mlx5_flow_meter_info *fm,
18138e5c9feaSShun Hao 		int32_t src_port,
18148e5c9feaSShun Hao 		const struct rte_flow_item *item,
18158e5c9feaSShun Hao 		struct rte_flow_error *error);
1816ec962badSLi Zhang typedef void (*mlx5_flow_destroy_sub_policy_with_rxq_t)
1817ec962badSLi Zhang 	(struct rte_eth_dev *dev,
1818ec962badSLi Zhang 	struct mlx5_flow_meter_policy *mtr_policy);
1819e6100c7bSLi Zhang typedef uint32_t (*mlx5_flow_mtr_alloc_t)
1820e6100c7bSLi Zhang 					    (struct rte_eth_dev *dev);
1821e6100c7bSLi Zhang typedef void (*mlx5_flow_mtr_free_t)(struct rte_eth_dev *dev,
1822e6100c7bSLi Zhang 						uint32_t mtr_idx);
1823956d5c74SSuanming Mou typedef uint32_t (*mlx5_flow_counter_alloc_t)
1824e189f55cSSuanming Mou 				   (struct rte_eth_dev *dev);
1825e189f55cSSuanming Mou typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev,
1826956d5c74SSuanming Mou 					 uint32_t cnt);
1827e189f55cSSuanming Mou typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev,
1828956d5c74SSuanming Mou 					 uint32_t cnt,
1829e189f55cSSuanming Mou 					 bool clear, uint64_t *pkts,
18309b57df55SHaifei Luo 					 uint64_t *bytes, void **action);
1831fa2d01c8SDong Zhou typedef int (*mlx5_flow_get_aged_flows_t)
1832fa2d01c8SDong Zhou 					(struct rte_eth_dev *dev,
1833fa2d01c8SDong Zhou 					 void **context,
1834fa2d01c8SDong Zhou 					 uint32_t nb_contexts,
1835fa2d01c8SDong Zhou 					 struct rte_flow_error *error);
183604a4de75SMichael Baum typedef int (*mlx5_flow_get_q_aged_flows_t)
183704a4de75SMichael Baum 					(struct rte_eth_dev *dev,
183804a4de75SMichael Baum 					 uint32_t queue_id,
183904a4de75SMichael Baum 					 void **context,
184004a4de75SMichael Baum 					 uint32_t nb_contexts,
184104a4de75SMichael Baum 					 struct rte_flow_error *error);
1842d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_validate_t)
1843d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
18444b61b877SBing Zhao 				 const struct rte_flow_indir_action_conf *conf,
1845d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_action *action,
1846d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
18474b61b877SBing Zhao typedef struct rte_flow_action_handle *(*mlx5_flow_action_create_t)
1848d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
18494b61b877SBing Zhao 				 const struct rte_flow_indir_action_conf *conf,
1850d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_action *action,
1851d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1852d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_destroy_t)
1853d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
18544b61b877SBing Zhao 				 struct rte_flow_action_handle *action,
1855d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1856d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_update_t)
1857d7cfcdddSAndrey Vesnovaty 			(struct rte_eth_dev *dev,
18584b61b877SBing Zhao 			 struct rte_flow_action_handle *action,
18594b61b877SBing Zhao 			 const void *update,
1860d7cfcdddSAndrey Vesnovaty 			 struct rte_flow_error *error);
186181073e1fSMatan Azrad typedef int (*mlx5_flow_action_query_t)
186281073e1fSMatan Azrad 			(struct rte_eth_dev *dev,
18634b61b877SBing Zhao 			 const struct rte_flow_action_handle *action,
186481073e1fSMatan Azrad 			 void *data,
186581073e1fSMatan Azrad 			 struct rte_flow_error *error);
186615896eafSGregory Etelson typedef int (*mlx5_flow_action_query_update_t)
186715896eafSGregory Etelson 			(struct rte_eth_dev *dev,
186815896eafSGregory Etelson 			 struct rte_flow_action_handle *handle,
186915896eafSGregory Etelson 			 const void *update, void *data,
187015896eafSGregory Etelson 			 enum rte_flow_query_update_mode qu_mode,
187115896eafSGregory Etelson 			 struct rte_flow_error *error);
18723564e928SGregory Etelson typedef struct rte_flow_action_list_handle *
18733564e928SGregory Etelson (*mlx5_flow_action_list_handle_create_t)
18743564e928SGregory Etelson 			(struct rte_eth_dev *dev,
18753564e928SGregory Etelson 			 const struct rte_flow_indir_action_conf *conf,
18763564e928SGregory Etelson 			 const struct rte_flow_action *actions,
18773564e928SGregory Etelson 			 struct rte_flow_error *error);
18783564e928SGregory Etelson typedef int
18793564e928SGregory Etelson (*mlx5_flow_action_list_handle_destroy_t)
18803564e928SGregory Etelson 			(struct rte_eth_dev *dev,
18813564e928SGregory Etelson 			 struct rte_flow_action_list_handle *handle,
18823564e928SGregory Etelson 			 struct rte_flow_error *error);
188323f627e0SBing Zhao typedef int (*mlx5_flow_sync_domain_t)
188423f627e0SBing Zhao 			(struct rte_eth_dev *dev,
188523f627e0SBing Zhao 			 uint32_t domains,
188623f627e0SBing Zhao 			 uint32_t flags);
1887afb4aa4fSLi Zhang typedef int (*mlx5_flow_validate_mtr_acts_t)
1888afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev,
1889afb4aa4fSLi Zhang 			 const struct rte_flow_action *actions[RTE_COLORS],
1890afb4aa4fSLi Zhang 			 struct rte_flow_attr *attr,
1891afb4aa4fSLi Zhang 			 bool *is_rss,
1892afb4aa4fSLi Zhang 			 uint8_t *domain_bitmap,
18934b7bf3ffSBing Zhao 			 uint8_t *policy_mode,
1894afb4aa4fSLi Zhang 			 struct rte_mtr_error *error);
1895afb4aa4fSLi Zhang typedef int (*mlx5_flow_create_mtr_acts_t)
1896afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev,
1897afb4aa4fSLi Zhang 		      struct mlx5_flow_meter_policy *mtr_policy,
1898afb4aa4fSLi Zhang 		      const struct rte_flow_action *actions[RTE_COLORS],
18996431068dSSean Zhang 		      struct rte_flow_attr *attr,
1900afb4aa4fSLi Zhang 		      struct rte_mtr_error *error);
1901afb4aa4fSLi Zhang typedef void (*mlx5_flow_destroy_mtr_acts_t)
1902afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev,
1903afb4aa4fSLi Zhang 		      struct mlx5_flow_meter_policy *mtr_policy);
1904afb4aa4fSLi Zhang typedef int (*mlx5_flow_create_policy_rules_t)
1905afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev,
1906afb4aa4fSLi Zhang 			  struct mlx5_flow_meter_policy *mtr_policy);
1907afb4aa4fSLi Zhang typedef void (*mlx5_flow_destroy_policy_rules_t)
1908afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev,
1909afb4aa4fSLi Zhang 			  struct mlx5_flow_meter_policy *mtr_policy);
1910afb4aa4fSLi Zhang typedef int (*mlx5_flow_create_def_policy_t)
1911afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev);
1912afb4aa4fSLi Zhang typedef void (*mlx5_flow_destroy_def_policy_t)
1913afb4aa4fSLi Zhang 			(struct rte_eth_dev *dev);
1914c5042f93SDmitry Kozlyuk typedef int (*mlx5_flow_discover_priorities_t)
1915c5042f93SDmitry Kozlyuk 			(struct rte_eth_dev *dev,
1916c5042f93SDmitry Kozlyuk 			 const uint16_t *vprio, int vprio_n);
1917db25cadcSViacheslav Ovsiienko typedef struct rte_flow_item_flex_handle *(*mlx5_flow_item_create_t)
1918db25cadcSViacheslav Ovsiienko 			(struct rte_eth_dev *dev,
1919db25cadcSViacheslav Ovsiienko 			 const struct rte_flow_item_flex_conf *conf,
1920db25cadcSViacheslav Ovsiienko 			 struct rte_flow_error *error);
1921db25cadcSViacheslav Ovsiienko typedef int (*mlx5_flow_item_release_t)
1922db25cadcSViacheslav Ovsiienko 			(struct rte_eth_dev *dev,
1923db25cadcSViacheslav Ovsiienko 			 const struct rte_flow_item_flex_handle *handle,
1924db25cadcSViacheslav Ovsiienko 			 struct rte_flow_error *error);
1925db25cadcSViacheslav Ovsiienko typedef int (*mlx5_flow_item_update_t)
1926db25cadcSViacheslav Ovsiienko 			(struct rte_eth_dev *dev,
1927db25cadcSViacheslav Ovsiienko 			 const struct rte_flow_item_flex_handle *handle,
1928db25cadcSViacheslav Ovsiienko 			 const struct rte_flow_item_flex_conf *conf,
1929db25cadcSViacheslav Ovsiienko 			 struct rte_flow_error *error);
1930b401400dSSuanming Mou typedef int (*mlx5_flow_info_get_t)
1931b401400dSSuanming Mou 			(struct rte_eth_dev *dev,
1932b401400dSSuanming Mou 			 struct rte_flow_port_info *port_info,
1933b401400dSSuanming Mou 			 struct rte_flow_queue_info *queue_info,
1934b401400dSSuanming Mou 			 struct rte_flow_error *error);
1935b401400dSSuanming Mou typedef int (*mlx5_flow_port_configure_t)
1936b401400dSSuanming Mou 			(struct rte_eth_dev *dev,
1937b401400dSSuanming Mou 			 const struct rte_flow_port_attr *port_attr,
1938b401400dSSuanming Mou 			 uint16_t nb_queue,
1939b401400dSSuanming Mou 			 const struct rte_flow_queue_attr *queue_attr[],
1940b401400dSSuanming Mou 			 struct rte_flow_error *err);
194124865366SAlexander Kozyrev typedef int (*mlx5_flow_pattern_validate_t)
194224865366SAlexander Kozyrev 			(struct rte_eth_dev *dev,
194324865366SAlexander Kozyrev 			 const struct rte_flow_pattern_template_attr *attr,
194424865366SAlexander Kozyrev 			 const struct rte_flow_item items[],
194524865366SAlexander Kozyrev 			 struct rte_flow_error *error);
194642431df9SSuanming Mou typedef struct rte_flow_pattern_template *(*mlx5_flow_pattern_template_create_t)
194742431df9SSuanming Mou 			(struct rte_eth_dev *dev,
194842431df9SSuanming Mou 			 const struct rte_flow_pattern_template_attr *attr,
194942431df9SSuanming Mou 			 const struct rte_flow_item items[],
195042431df9SSuanming Mou 			 struct rte_flow_error *error);
195142431df9SSuanming Mou typedef int (*mlx5_flow_pattern_template_destroy_t)
195242431df9SSuanming Mou 			(struct rte_eth_dev *dev,
195342431df9SSuanming Mou 			 struct rte_flow_pattern_template *template,
195442431df9SSuanming Mou 			 struct rte_flow_error *error);
195524865366SAlexander Kozyrev typedef int (*mlx5_flow_actions_validate_t)
195624865366SAlexander Kozyrev 			(struct rte_eth_dev *dev,
195724865366SAlexander Kozyrev 			 const struct rte_flow_actions_template_attr *attr,
195824865366SAlexander Kozyrev 			 const struct rte_flow_action actions[],
195924865366SAlexander Kozyrev 			 const struct rte_flow_action masks[],
196024865366SAlexander Kozyrev 			 struct rte_flow_error *error);
1961836b5c9bSSuanming Mou typedef struct rte_flow_actions_template *(*mlx5_flow_actions_template_create_t)
1962836b5c9bSSuanming Mou 			(struct rte_eth_dev *dev,
1963836b5c9bSSuanming Mou 			 const struct rte_flow_actions_template_attr *attr,
1964836b5c9bSSuanming Mou 			 const struct rte_flow_action actions[],
1965836b5c9bSSuanming Mou 			 const struct rte_flow_action masks[],
1966836b5c9bSSuanming Mou 			 struct rte_flow_error *error);
1967836b5c9bSSuanming Mou typedef int (*mlx5_flow_actions_template_destroy_t)
1968836b5c9bSSuanming Mou 			(struct rte_eth_dev *dev,
1969836b5c9bSSuanming Mou 			 struct rte_flow_actions_template *template,
1970836b5c9bSSuanming Mou 			 struct rte_flow_error *error);
1971d1559d66SSuanming Mou typedef struct rte_flow_template_table *(*mlx5_flow_table_create_t)
1972d1559d66SSuanming Mou 		(struct rte_eth_dev *dev,
1973d1559d66SSuanming Mou 		 const struct rte_flow_template_table_attr *attr,
1974d1559d66SSuanming Mou 		 struct rte_flow_pattern_template *item_templates[],
1975d1559d66SSuanming Mou 		 uint8_t nb_item_templates,
1976d1559d66SSuanming Mou 		 struct rte_flow_actions_template *action_templates[],
1977d1559d66SSuanming Mou 		 uint8_t nb_action_templates,
1978d1559d66SSuanming Mou 		 struct rte_flow_error *error);
1979d1559d66SSuanming Mou typedef int (*mlx5_flow_table_destroy_t)
1980d1559d66SSuanming Mou 			(struct rte_eth_dev *dev,
1981d1559d66SSuanming Mou 			 struct rte_flow_template_table *table,
1982d1559d66SSuanming Mou 			 struct rte_flow_error *error);
19838ce638efSTomer Shmilovich typedef int (*mlx5_flow_group_set_miss_actions_t)
19848ce638efSTomer Shmilovich 			(struct rte_eth_dev *dev,
19858ce638efSTomer Shmilovich 			 uint32_t group_id,
19868ce638efSTomer Shmilovich 			 const struct rte_flow_group_attr *attr,
19878ce638efSTomer Shmilovich 			 const struct rte_flow_action actions[],
19888ce638efSTomer Shmilovich 			 struct rte_flow_error *error);
1989c40c061aSSuanming Mou typedef struct rte_flow *(*mlx5_flow_async_flow_create_t)
1990c40c061aSSuanming Mou 			(struct rte_eth_dev *dev,
1991c40c061aSSuanming Mou 			 uint32_t queue,
1992c40c061aSSuanming Mou 			 const struct rte_flow_op_attr *attr,
1993c40c061aSSuanming Mou 			 struct rte_flow_template_table *table,
1994c40c061aSSuanming Mou 			 const struct rte_flow_item items[],
1995c40c061aSSuanming Mou 			 uint8_t pattern_template_index,
1996c40c061aSSuanming Mou 			 const struct rte_flow_action actions[],
1997c40c061aSSuanming Mou 			 uint8_t action_template_index,
1998c40c061aSSuanming Mou 			 void *user_data,
1999c40c061aSSuanming Mou 			 struct rte_flow_error *error);
200060db7673SAlexander Kozyrev typedef struct rte_flow *(*mlx5_flow_async_flow_create_by_index_t)
200160db7673SAlexander Kozyrev 			(struct rte_eth_dev *dev,
200260db7673SAlexander Kozyrev 			 uint32_t queue,
200360db7673SAlexander Kozyrev 			 const struct rte_flow_op_attr *attr,
200460db7673SAlexander Kozyrev 			 struct rte_flow_template_table *table,
200560db7673SAlexander Kozyrev 			 uint32_t rule_index,
200660db7673SAlexander Kozyrev 			 const struct rte_flow_action actions[],
200760db7673SAlexander Kozyrev 			 uint8_t action_template_index,
200860db7673SAlexander Kozyrev 			 void *user_data,
200960db7673SAlexander Kozyrev 			 struct rte_flow_error *error);
201063296851SAlexander Kozyrev typedef int (*mlx5_flow_async_flow_update_t)
201163296851SAlexander Kozyrev 			(struct rte_eth_dev *dev,
201263296851SAlexander Kozyrev 			 uint32_t queue,
201363296851SAlexander Kozyrev 			 const struct rte_flow_op_attr *attr,
201463296851SAlexander Kozyrev 			 struct rte_flow *flow,
201563296851SAlexander Kozyrev 			 const struct rte_flow_action actions[],
201663296851SAlexander Kozyrev 			 uint8_t action_template_index,
201763296851SAlexander Kozyrev 			 void *user_data,
201863296851SAlexander Kozyrev 			 struct rte_flow_error *error);
2019c40c061aSSuanming Mou typedef int (*mlx5_flow_async_flow_destroy_t)
2020c40c061aSSuanming Mou 			(struct rte_eth_dev *dev,
2021c40c061aSSuanming Mou 			 uint32_t queue,
2022c40c061aSSuanming Mou 			 const struct rte_flow_op_attr *attr,
2023c40c061aSSuanming Mou 			 struct rte_flow *flow,
2024c40c061aSSuanming Mou 			 void *user_data,
2025c40c061aSSuanming Mou 			 struct rte_flow_error *error);
2026c40c061aSSuanming Mou typedef int (*mlx5_flow_pull_t)
2027c40c061aSSuanming Mou 			(struct rte_eth_dev *dev,
2028c40c061aSSuanming Mou 			 uint32_t queue,
2029c40c061aSSuanming Mou 			 struct rte_flow_op_result res[],
2030c40c061aSSuanming Mou 			 uint16_t n_res,
2031c40c061aSSuanming Mou 			 struct rte_flow_error *error);
2032c40c061aSSuanming Mou typedef int (*mlx5_flow_push_t)
2033c40c061aSSuanming Mou 			(struct rte_eth_dev *dev,
2034c40c061aSSuanming Mou 			 uint32_t queue,
2035c40c061aSSuanming Mou 			 struct rte_flow_error *error);
203681073e1fSMatan Azrad 
20377ab3962dSSuanming Mou typedef struct rte_flow_action_handle *(*mlx5_flow_async_action_handle_create_t)
20387ab3962dSSuanming Mou 			(struct rte_eth_dev *dev,
20397ab3962dSSuanming Mou 			 uint32_t queue,
20407ab3962dSSuanming Mou 			 const struct rte_flow_op_attr *attr,
20417ab3962dSSuanming Mou 			 const struct rte_flow_indir_action_conf *conf,
20427ab3962dSSuanming Mou 			 const struct rte_flow_action *action,
20437ab3962dSSuanming Mou 			 void *user_data,
20447ab3962dSSuanming Mou 			 struct rte_flow_error *error);
20457ab3962dSSuanming Mou 
20467ab3962dSSuanming Mou typedef int (*mlx5_flow_async_action_handle_update_t)
20477ab3962dSSuanming Mou 			(struct rte_eth_dev *dev,
20487ab3962dSSuanming Mou 			 uint32_t queue,
20497ab3962dSSuanming Mou 			 const struct rte_flow_op_attr *attr,
20507ab3962dSSuanming Mou 			 struct rte_flow_action_handle *handle,
20517ab3962dSSuanming Mou 			 const void *update,
20527ab3962dSSuanming Mou 			 void *user_data,
20537ab3962dSSuanming Mou 			 struct rte_flow_error *error);
205415896eafSGregory Etelson typedef int (*mlx5_flow_async_action_handle_query_update_t)
205515896eafSGregory Etelson 			(struct rte_eth_dev *dev, uint32_t queue_id,
205615896eafSGregory Etelson 			 const struct rte_flow_op_attr *op_attr,
205715896eafSGregory Etelson 			 struct rte_flow_action_handle *action_handle,
205815896eafSGregory Etelson 			 const void *update, void *data,
205915896eafSGregory Etelson 			 enum rte_flow_query_update_mode qu_mode,
206015896eafSGregory Etelson 			 void *user_data, struct rte_flow_error *error);
2061478ba4bbSSuanming Mou typedef int (*mlx5_flow_async_action_handle_query_t)
2062478ba4bbSSuanming Mou 			(struct rte_eth_dev *dev,
2063478ba4bbSSuanming Mou 			 uint32_t queue,
2064478ba4bbSSuanming Mou 			 const struct rte_flow_op_attr *attr,
2065478ba4bbSSuanming Mou 			 const struct rte_flow_action_handle *handle,
2066478ba4bbSSuanming Mou 			 void *data,
2067478ba4bbSSuanming Mou 			 void *user_data,
2068478ba4bbSSuanming Mou 			 struct rte_flow_error *error);
2069478ba4bbSSuanming Mou 
20707ab3962dSSuanming Mou typedef int (*mlx5_flow_async_action_handle_destroy_t)
20717ab3962dSSuanming Mou 			(struct rte_eth_dev *dev,
20727ab3962dSSuanming Mou 			 uint32_t queue,
20737ab3962dSSuanming Mou 			 const struct rte_flow_op_attr *attr,
20747ab3962dSSuanming Mou 			 struct rte_flow_action_handle *handle,
20757ab3962dSSuanming Mou 			 void *user_data,
20767ab3962dSSuanming Mou 			 struct rte_flow_error *error);
20773564e928SGregory Etelson typedef struct rte_flow_action_list_handle *
20783564e928SGregory Etelson (*mlx5_flow_async_action_list_handle_create_t)
20793564e928SGregory Etelson 			(struct rte_eth_dev *dev, uint32_t queue_id,
20803564e928SGregory Etelson 			 const struct rte_flow_op_attr *attr,
20813564e928SGregory Etelson 			 const struct rte_flow_indir_action_conf *conf,
20823564e928SGregory Etelson 			 const struct rte_flow_action *actions,
20833564e928SGregory Etelson 			 void *user_data, struct rte_flow_error *error);
20843564e928SGregory Etelson typedef int
20853564e928SGregory Etelson (*mlx5_flow_async_action_list_handle_destroy_t)
20863564e928SGregory Etelson 			(struct rte_eth_dev *dev, uint32_t queue_id,
20873564e928SGregory Etelson 			 const struct rte_flow_op_attr *op_attr,
20883564e928SGregory Etelson 			 struct rte_flow_action_list_handle *action_handle,
20893564e928SGregory Etelson 			 void *user_data, struct rte_flow_error *error);
2090e26f50adSGregory Etelson typedef int
2091e26f50adSGregory Etelson (*mlx5_flow_action_list_handle_query_update_t)
2092e26f50adSGregory Etelson 			(struct rte_eth_dev *dev,
2093e26f50adSGregory Etelson 			const struct rte_flow_action_list_handle *handle,
2094e26f50adSGregory Etelson 			const void **update, void **query,
2095e26f50adSGregory Etelson 			enum rte_flow_query_update_mode mode,
2096e26f50adSGregory Etelson 			struct rte_flow_error *error);
2097e26f50adSGregory Etelson typedef int
2098e26f50adSGregory Etelson (*mlx5_flow_async_action_list_handle_query_update_t)
2099e26f50adSGregory Etelson 			(struct rte_eth_dev *dev, uint32_t queue_id,
2100e26f50adSGregory Etelson 			const struct rte_flow_op_attr *attr,
2101e26f50adSGregory Etelson 			const struct rte_flow_action_list_handle *handle,
2102e26f50adSGregory Etelson 			const void **update, void **query,
2103e26f50adSGregory Etelson 			enum rte_flow_query_update_mode mode,
2104e26f50adSGregory Etelson 			void *user_data, struct rte_flow_error *error);
21056c991cd9SOri Kam typedef int
21066c991cd9SOri Kam (*mlx5_flow_calc_table_hash_t)
21076c991cd9SOri Kam 			(struct rte_eth_dev *dev,
21086c991cd9SOri Kam 			 const struct rte_flow_template_table *table,
21096c991cd9SOri Kam 			 const struct rte_flow_item pattern[],
21106c991cd9SOri Kam 			 uint8_t pattern_template_index,
21116c991cd9SOri Kam 			 uint32_t *hash, struct rte_flow_error *error);
2112bb328f44SOri Kam typedef int
2113bb328f44SOri Kam (*mlx5_flow_calc_encap_hash_t)
2114bb328f44SOri Kam 			(struct rte_eth_dev *dev,
2115bb328f44SOri Kam 			 const struct rte_flow_item pattern[],
2116bb328f44SOri Kam 			 enum rte_flow_encap_hash_field dest_field,
2117bb328f44SOri Kam 			 uint8_t *hash,
2118bb328f44SOri Kam 			 struct rte_flow_error *error);
21197ab3962dSSuanming Mou 
212084c406e7SOri Kam struct mlx5_flow_driver_ops {
212184c406e7SOri Kam 	mlx5_flow_validate_t validate;
212284c406e7SOri Kam 	mlx5_flow_prepare_t prepare;
212384c406e7SOri Kam 	mlx5_flow_translate_t translate;
212484c406e7SOri Kam 	mlx5_flow_apply_t apply;
212584c406e7SOri Kam 	mlx5_flow_remove_t remove;
212684c406e7SOri Kam 	mlx5_flow_destroy_t destroy;
2127684dafe7SMoti Haimovsky 	mlx5_flow_query_t query;
212846a5e6bcSSuanming Mou 	mlx5_flow_create_mtr_tbls_t create_mtr_tbls;
212946a5e6bcSSuanming Mou 	mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls;
2130afb4aa4fSLi Zhang 	mlx5_flow_destroy_mtr_drop_tbls_t destroy_mtr_drop_tbls;
2131e6100c7bSLi Zhang 	mlx5_flow_mtr_alloc_t create_meter;
2132e6100c7bSLi Zhang 	mlx5_flow_mtr_free_t free_meter;
2133afb4aa4fSLi Zhang 	mlx5_flow_validate_mtr_acts_t validate_mtr_acts;
2134afb4aa4fSLi Zhang 	mlx5_flow_create_mtr_acts_t create_mtr_acts;
2135afb4aa4fSLi Zhang 	mlx5_flow_destroy_mtr_acts_t destroy_mtr_acts;
2136afb4aa4fSLi Zhang 	mlx5_flow_create_policy_rules_t create_policy_rules;
2137afb4aa4fSLi Zhang 	mlx5_flow_destroy_policy_rules_t destroy_policy_rules;
2138afb4aa4fSLi Zhang 	mlx5_flow_create_def_policy_t create_def_policy;
2139afb4aa4fSLi Zhang 	mlx5_flow_destroy_def_policy_t destroy_def_policy;
2140fc6ce56bSLi Zhang 	mlx5_flow_meter_sub_policy_rss_prepare_t meter_sub_policy_rss_prepare;
21418e5c9feaSShun Hao 	mlx5_flow_meter_hierarchy_rule_create_t meter_hierarchy_rule_create;
2142ec962badSLi Zhang 	mlx5_flow_destroy_sub_policy_with_rxq_t destroy_sub_policy_with_rxq;
2143e189f55cSSuanming Mou 	mlx5_flow_counter_alloc_t counter_alloc;
2144e189f55cSSuanming Mou 	mlx5_flow_counter_free_t counter_free;
2145e189f55cSSuanming Mou 	mlx5_flow_counter_query_t counter_query;
2146fa2d01c8SDong Zhou 	mlx5_flow_get_aged_flows_t get_aged_flows;
214704a4de75SMichael Baum 	mlx5_flow_get_q_aged_flows_t get_q_aged_flows;
2148d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_validate_t action_validate;
2149d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_create_t action_create;
2150d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_destroy_t action_destroy;
2151d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_update_t action_update;
215281073e1fSMatan Azrad 	mlx5_flow_action_query_t action_query;
215315896eafSGregory Etelson 	mlx5_flow_action_query_update_t action_query_update;
21543564e928SGregory Etelson 	mlx5_flow_action_list_handle_create_t action_list_handle_create;
21553564e928SGregory Etelson 	mlx5_flow_action_list_handle_destroy_t action_list_handle_destroy;
215623f627e0SBing Zhao 	mlx5_flow_sync_domain_t sync_domain;
2157c5042f93SDmitry Kozlyuk 	mlx5_flow_discover_priorities_t discover_priorities;
2158db25cadcSViacheslav Ovsiienko 	mlx5_flow_item_create_t item_create;
2159db25cadcSViacheslav Ovsiienko 	mlx5_flow_item_release_t item_release;
2160db25cadcSViacheslav Ovsiienko 	mlx5_flow_item_update_t item_update;
2161b401400dSSuanming Mou 	mlx5_flow_info_get_t info_get;
2162b401400dSSuanming Mou 	mlx5_flow_port_configure_t configure;
216324865366SAlexander Kozyrev 	mlx5_flow_pattern_validate_t pattern_validate;
216442431df9SSuanming Mou 	mlx5_flow_pattern_template_create_t pattern_template_create;
216542431df9SSuanming Mou 	mlx5_flow_pattern_template_destroy_t pattern_template_destroy;
216624865366SAlexander Kozyrev 	mlx5_flow_actions_validate_t actions_validate;
2167836b5c9bSSuanming Mou 	mlx5_flow_actions_template_create_t actions_template_create;
2168836b5c9bSSuanming Mou 	mlx5_flow_actions_template_destroy_t actions_template_destroy;
2169d1559d66SSuanming Mou 	mlx5_flow_table_create_t template_table_create;
2170d1559d66SSuanming Mou 	mlx5_flow_table_destroy_t template_table_destroy;
21718ce638efSTomer Shmilovich 	mlx5_flow_group_set_miss_actions_t group_set_miss_actions;
2172c40c061aSSuanming Mou 	mlx5_flow_async_flow_create_t async_flow_create;
217360db7673SAlexander Kozyrev 	mlx5_flow_async_flow_create_by_index_t async_flow_create_by_index;
217463296851SAlexander Kozyrev 	mlx5_flow_async_flow_update_t async_flow_update;
2175c40c061aSSuanming Mou 	mlx5_flow_async_flow_destroy_t async_flow_destroy;
2176c40c061aSSuanming Mou 	mlx5_flow_pull_t pull;
2177c40c061aSSuanming Mou 	mlx5_flow_push_t push;
21787ab3962dSSuanming Mou 	mlx5_flow_async_action_handle_create_t async_action_create;
21797ab3962dSSuanming Mou 	mlx5_flow_async_action_handle_update_t async_action_update;
218015896eafSGregory Etelson 	mlx5_flow_async_action_handle_query_update_t async_action_query_update;
2181478ba4bbSSuanming Mou 	mlx5_flow_async_action_handle_query_t async_action_query;
21827ab3962dSSuanming Mou 	mlx5_flow_async_action_handle_destroy_t async_action_destroy;
21833564e928SGregory Etelson 	mlx5_flow_async_action_list_handle_create_t
21843564e928SGregory Etelson 		async_action_list_handle_create;
21853564e928SGregory Etelson 	mlx5_flow_async_action_list_handle_destroy_t
21863564e928SGregory Etelson 		async_action_list_handle_destroy;
2187e26f50adSGregory Etelson 	mlx5_flow_action_list_handle_query_update_t
2188e26f50adSGregory Etelson 		action_list_handle_query_update;
2189e26f50adSGregory Etelson 	mlx5_flow_async_action_list_handle_query_update_t
2190e26f50adSGregory Etelson 		async_action_list_handle_query_update;
21916c991cd9SOri Kam 	mlx5_flow_calc_table_hash_t flow_calc_table_hash;
2192bb328f44SOri Kam 	mlx5_flow_calc_encap_hash_t flow_calc_encap_hash;
219384c406e7SOri Kam };
219484c406e7SOri Kam 
219584c406e7SOri Kam /* mlx5_flow.c */
219684c406e7SOri Kam 
219775a00812SSuanming Mou struct mlx5_flow_workspace *mlx5_flow_push_thread_workspace(void);
219875a00812SSuanming Mou void mlx5_flow_pop_thread_workspace(void);
21998bb81f26SXueming Li struct mlx5_flow_workspace *mlx5_flow_get_thread_workspace(void);
2200dc7c5e0aSGregory Etelson 
22014ec6360dSGregory Etelson __extension__
22024ec6360dSGregory Etelson struct flow_grp_info {
22034ec6360dSGregory Etelson 	uint64_t external:1;
22044ec6360dSGregory Etelson 	uint64_t transfer:1;
22054ec6360dSGregory Etelson 	uint64_t fdb_def_rule:1;
22064ec6360dSGregory Etelson 	/* force standard group translation */
22074ec6360dSGregory Etelson 	uint64_t std_tbl_fix:1;
2208ae2927cdSJiawei Wang 	uint64_t skip_scale:2;
22094ec6360dSGregory Etelson };
22104ec6360dSGregory Etelson 
22114ec6360dSGregory Etelson static inline bool
22124ec6360dSGregory Etelson tunnel_use_standard_attr_group_translate
22138c5a231bSGregory Etelson 		    (const struct rte_eth_dev *dev,
22144ec6360dSGregory Etelson 		     const struct rte_flow_attr *attr,
22158c5a231bSGregory Etelson 		     const struct mlx5_flow_tunnel *tunnel,
22168c5a231bSGregory Etelson 		     enum mlx5_tof_rule_type tof_rule_type)
22174ec6360dSGregory Etelson {
22184ec6360dSGregory Etelson 	bool verdict;
22194ec6360dSGregory Etelson 
22204ec6360dSGregory Etelson 	if (!is_tunnel_offload_active(dev))
22214ec6360dSGregory Etelson 		/* no tunnel offload API */
22224ec6360dSGregory Etelson 		verdict = true;
22234ec6360dSGregory Etelson 	else if (tunnel) {
22244ec6360dSGregory Etelson 		/*
22254ec6360dSGregory Etelson 		 * OvS will use jump to group 0 in tunnel steer rule.
22264ec6360dSGregory Etelson 		 * If tunnel steer rule starts from group 0 (attr.group == 0)
22274ec6360dSGregory Etelson 		 * that 0 group must be translated with standard method.
22284ec6360dSGregory Etelson 		 * attr.group == 0 in tunnel match rule translated with tunnel
22294ec6360dSGregory Etelson 		 * method
22304ec6360dSGregory Etelson 		 */
22314ec6360dSGregory Etelson 		verdict = !attr->group &&
22328c5a231bSGregory Etelson 			  is_flow_tunnel_steer_rule(tof_rule_type);
22334ec6360dSGregory Etelson 	} else {
22344ec6360dSGregory Etelson 		/*
22354ec6360dSGregory Etelson 		 * non-tunnel group translation uses standard method for
22364ec6360dSGregory Etelson 		 * root group only: attr.group == 0
22374ec6360dSGregory Etelson 		 */
22384ec6360dSGregory Etelson 		verdict = !attr->group;
22394ec6360dSGregory Etelson 	}
22404ec6360dSGregory Etelson 
22414ec6360dSGregory Etelson 	return verdict;
22424ec6360dSGregory Etelson }
22434ec6360dSGregory Etelson 
2244e6100c7bSLi Zhang /**
2245e6100c7bSLi Zhang  * Get DV flow aso meter by index.
2246e6100c7bSLi Zhang  *
2247e6100c7bSLi Zhang  * @param[in] dev
2248e6100c7bSLi Zhang  *   Pointer to the Ethernet device structure.
2249e6100c7bSLi Zhang  * @param[in] idx
2250e6100c7bSLi Zhang  *   mlx5 flow aso meter index in the container.
2251e6100c7bSLi Zhang  * @param[out] ppool
2252e6100c7bSLi Zhang  *   mlx5 flow aso meter pool in the container,
2253e6100c7bSLi Zhang  *
2254e6100c7bSLi Zhang  * @return
2255e6100c7bSLi Zhang  *   Pointer to the aso meter, NULL otherwise.
2256e6100c7bSLi Zhang  */
2257e6100c7bSLi Zhang static inline struct mlx5_aso_mtr *
2258e6100c7bSLi Zhang mlx5_aso_meter_by_idx(struct mlx5_priv *priv, uint32_t idx)
2259e6100c7bSLi Zhang {
2260e6100c7bSLi Zhang 	struct mlx5_aso_mtr_pool *pool;
2261afb4aa4fSLi Zhang 	struct mlx5_aso_mtr_pools_mng *pools_mng =
2262afb4aa4fSLi Zhang 				&priv->sh->mtrmng->pools_mng;
2263e6100c7bSLi Zhang 
226424865366SAlexander Kozyrev 	if (priv->mtr_bulk.aso)
226524865366SAlexander Kozyrev 		return priv->mtr_bulk.aso + idx;
226648fbb0e9SAlexander Kozyrev 	/* Decrease to original index. */
226748fbb0e9SAlexander Kozyrev 	idx--;
2268afb4aa4fSLi Zhang 	MLX5_ASSERT(idx / MLX5_ASO_MTRS_PER_POOL < pools_mng->n);
22697797b0feSJiawei Wang 	rte_rwlock_read_lock(&pools_mng->resize_mtrwl);
2270afb4aa4fSLi Zhang 	pool = pools_mng->pools[idx / MLX5_ASO_MTRS_PER_POOL];
22717797b0feSJiawei Wang 	rte_rwlock_read_unlock(&pools_mng->resize_mtrwl);
2272e6100c7bSLi Zhang 	return &pool->mtrs[idx % MLX5_ASO_MTRS_PER_POOL];
2273e6100c7bSLi Zhang }
2274e6100c7bSLi Zhang 
227579f89527SGregory Etelson static __rte_always_inline const struct rte_flow_item *
227679f89527SGregory Etelson mlx5_find_end_item(const struct rte_flow_item *item)
227779f89527SGregory Etelson {
227879f89527SGregory Etelson 	for (; item->type != RTE_FLOW_ITEM_TYPE_END; item++);
227979f89527SGregory Etelson 	return item;
228079f89527SGregory Etelson }
228179f89527SGregory Etelson 
228279f89527SGregory Etelson static __rte_always_inline bool
228379f89527SGregory Etelson mlx5_validate_integrity_item(const struct rte_flow_item_integrity *item)
228479f89527SGregory Etelson {
228579f89527SGregory Etelson 	struct rte_flow_item_integrity test = *item;
228679f89527SGregory Etelson 	test.l3_ok = 0;
228779f89527SGregory Etelson 	test.l4_ok = 0;
228879f89527SGregory Etelson 	test.ipv4_csum_ok = 0;
228979f89527SGregory Etelson 	test.l4_csum_ok = 0;
229079f89527SGregory Etelson 	return (test.value == 0);
229179f89527SGregory Etelson }
229279f89527SGregory Etelson 
22932db75e8bSBing Zhao /*
22944f74cb68SBing Zhao  * Get ASO CT action by device and index.
22952db75e8bSBing Zhao  *
22962db75e8bSBing Zhao  * @param[in] dev
22972db75e8bSBing Zhao  *   Pointer to the Ethernet device structure.
22982db75e8bSBing Zhao  * @param[in] idx
22992db75e8bSBing Zhao  *   Index to the ASO CT action.
23002db75e8bSBing Zhao  *
23012db75e8bSBing Zhao  * @return
23022db75e8bSBing Zhao  *   The specified ASO CT action pointer.
23032db75e8bSBing Zhao  */
23042db75e8bSBing Zhao static inline struct mlx5_aso_ct_action *
23054f74cb68SBing Zhao flow_aso_ct_get_by_dev_idx(struct rte_eth_dev *dev, uint32_t idx)
23062db75e8bSBing Zhao {
23072db75e8bSBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
23082db75e8bSBing Zhao 	struct mlx5_aso_ct_pools_mng *mng = priv->sh->ct_mng;
23092db75e8bSBing Zhao 	struct mlx5_aso_ct_pool *pool;
23102db75e8bSBing Zhao 
23112db75e8bSBing Zhao 	idx--;
23122db75e8bSBing Zhao 	MLX5_ASSERT((idx / MLX5_ASO_CT_ACTIONS_PER_POOL) < mng->n);
23132db75e8bSBing Zhao 	/* Bit operation AND could be used. */
23142db75e8bSBing Zhao 	rte_rwlock_read_lock(&mng->resize_rwl);
23152db75e8bSBing Zhao 	pool = mng->pools[idx / MLX5_ASO_CT_ACTIONS_PER_POOL];
23162db75e8bSBing Zhao 	rte_rwlock_read_unlock(&mng->resize_rwl);
23172db75e8bSBing Zhao 	return &pool->actions[idx % MLX5_ASO_CT_ACTIONS_PER_POOL];
23182db75e8bSBing Zhao }
23192db75e8bSBing Zhao 
23204f74cb68SBing Zhao /*
23214f74cb68SBing Zhao  * Get ASO CT action by owner & index.
23224f74cb68SBing Zhao  *
23234f74cb68SBing Zhao  * @param[in] dev
23244f74cb68SBing Zhao  *   Pointer to the Ethernet device structure.
23254f74cb68SBing Zhao  * @param[in] idx
23264f74cb68SBing Zhao  *   Index to the ASO CT action and owner port combination.
23274f74cb68SBing Zhao  *
23284f74cb68SBing Zhao  * @return
23294f74cb68SBing Zhao  *   The specified ASO CT action pointer.
23304f74cb68SBing Zhao  */
23314f74cb68SBing Zhao static inline struct mlx5_aso_ct_action *
23324f74cb68SBing Zhao flow_aso_ct_get_by_idx(struct rte_eth_dev *dev, uint32_t own_idx)
23334f74cb68SBing Zhao {
23344f74cb68SBing Zhao 	struct mlx5_priv *priv = dev->data->dev_private;
23354f74cb68SBing Zhao 	struct mlx5_aso_ct_action *ct;
23364f74cb68SBing Zhao 	uint16_t owner = (uint16_t)MLX5_INDIRECT_ACT_CT_GET_OWNER(own_idx);
23374f74cb68SBing Zhao 	uint32_t idx = MLX5_INDIRECT_ACT_CT_GET_IDX(own_idx);
23384f74cb68SBing Zhao 
23394f74cb68SBing Zhao 	if (owner == PORT_ID(priv)) {
23404f74cb68SBing Zhao 		ct = flow_aso_ct_get_by_dev_idx(dev, idx);
23414f74cb68SBing Zhao 	} else {
23424f74cb68SBing Zhao 		struct rte_eth_dev *owndev = &rte_eth_devices[owner];
23434f74cb68SBing Zhao 
23444f74cb68SBing Zhao 		MLX5_ASSERT(owner < RTE_MAX_ETHPORTS);
23454f74cb68SBing Zhao 		if (dev->data->dev_started != 1)
23464f74cb68SBing Zhao 			return NULL;
23474f74cb68SBing Zhao 		ct = flow_aso_ct_get_by_dev_idx(owndev, idx);
23484f74cb68SBing Zhao 		if (ct->peer != PORT_ID(priv))
23494f74cb68SBing Zhao 			return NULL;
23504f74cb68SBing Zhao 	}
23514f74cb68SBing Zhao 	return ct;
23524f74cb68SBing Zhao }
23534f74cb68SBing Zhao 
2354985b4792SGregory Etelson static inline uint16_t
2355985b4792SGregory Etelson mlx5_translate_tunnel_etypes(uint64_t pattern_flags)
2356985b4792SGregory Etelson {
2357985b4792SGregory Etelson 	if (pattern_flags & MLX5_FLOW_LAYER_INNER_L2)
2358985b4792SGregory Etelson 		return RTE_ETHER_TYPE_TEB;
2359985b4792SGregory Etelson 	else if (pattern_flags & MLX5_FLOW_LAYER_INNER_L3_IPV4)
2360985b4792SGregory Etelson 		return RTE_ETHER_TYPE_IPV4;
2361985b4792SGregory Etelson 	else if (pattern_flags & MLX5_FLOW_LAYER_INNER_L3_IPV6)
2362985b4792SGregory Etelson 		return RTE_ETHER_TYPE_IPV6;
2363985b4792SGregory Etelson 	else if (pattern_flags & MLX5_FLOW_LAYER_MPLS)
2364985b4792SGregory Etelson 		return RTE_ETHER_TYPE_MPLS;
2365985b4792SGregory Etelson 	return 0;
2366985b4792SGregory Etelson }
2367985b4792SGregory Etelson 
2368c40c061aSSuanming Mou int flow_hw_q_flow_flush(struct rte_eth_dev *dev,
2369c40c061aSSuanming Mou 			 struct rte_flow_error *error);
237075a00812SSuanming Mou 
237175a00812SSuanming Mou /*
237275a00812SSuanming Mou  * Convert rte_mtr_color to mlx5 color.
237375a00812SSuanming Mou  *
237475a00812SSuanming Mou  * @param[in] rcol
237575a00812SSuanming Mou  *   rte_mtr_color.
237675a00812SSuanming Mou  *
237775a00812SSuanming Mou  * @return
237875a00812SSuanming Mou  *   mlx5 color.
237975a00812SSuanming Mou  */
238075a00812SSuanming Mou static inline int
238175a00812SSuanming Mou rte_col_2_mlx5_col(enum rte_color rcol)
238275a00812SSuanming Mou {
238375a00812SSuanming Mou 	switch (rcol) {
238475a00812SSuanming Mou 	case RTE_COLOR_GREEN:
238575a00812SSuanming Mou 		return MLX5_FLOW_COLOR_GREEN;
238675a00812SSuanming Mou 	case RTE_COLOR_YELLOW:
238775a00812SSuanming Mou 		return MLX5_FLOW_COLOR_YELLOW;
238875a00812SSuanming Mou 	case RTE_COLOR_RED:
238975a00812SSuanming Mou 		return MLX5_FLOW_COLOR_RED;
239075a00812SSuanming Mou 	default:
239175a00812SSuanming Mou 		break;
239275a00812SSuanming Mou 	}
239375a00812SSuanming Mou 	return MLX5_FLOW_COLOR_UNDEFINED;
239475a00812SSuanming Mou }
239575a00812SSuanming Mou 
2396e9de8f33SJiawei Wang /**
2397e9de8f33SJiawei Wang  * Indicates whether flow source vport is representor port.
2398e9de8f33SJiawei Wang  *
2399e9de8f33SJiawei Wang  * @param[in] priv
2400e9de8f33SJiawei Wang  *   Pointer to device private context structure.
2401e9de8f33SJiawei Wang  * @param[in] act_priv
2402e9de8f33SJiawei Wang  *   Pointer to actual device private context structure if have.
2403e9de8f33SJiawei Wang  *
2404e9de8f33SJiawei Wang  * @return
2405e9de8f33SJiawei Wang  *   True when the flow source vport is representor port, false otherwise.
2406e9de8f33SJiawei Wang  */
2407e9de8f33SJiawei Wang static inline bool
2408e9de8f33SJiawei Wang flow_source_vport_representor(struct mlx5_priv *priv, struct mlx5_priv *act_priv)
2409e9de8f33SJiawei Wang {
2410e9de8f33SJiawei Wang 	MLX5_ASSERT(priv);
2411e9de8f33SJiawei Wang 	return (!act_priv ? (priv->representor_id != UINT16_MAX) :
2412e9de8f33SJiawei Wang 		 (act_priv->representor_id != UINT16_MAX));
2413e9de8f33SJiawei Wang }
2414e9de8f33SJiawei Wang 
24159fa7c1cdSDariusz Sosnowski /* All types of Ethernet patterns used in control flow rules. */
24169fa7c1cdSDariusz Sosnowski enum mlx5_flow_ctrl_rx_eth_pattern_type {
24179fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_ALL = 0,
24189fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_ALL_MCAST,
24199fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_BCAST,
24209fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_BCAST_VLAN,
24219fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_IPV4_MCAST,
24229fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_IPV4_MCAST_VLAN,
24239fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_IPV6_MCAST,
24249fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_IPV6_MCAST_VLAN,
24259fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_DMAC,
24269fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_DMAC_VLAN,
24279fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_MAX,
24289fa7c1cdSDariusz Sosnowski };
24299fa7c1cdSDariusz Sosnowski 
24309fa7c1cdSDariusz Sosnowski /* All types of RSS actions used in control flow rules. */
24319fa7c1cdSDariusz Sosnowski enum mlx5_flow_ctrl_rx_expanded_rss_type {
24329fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_NON_IP = 0,
24339fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_IPV4,
24349fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_IPV4_UDP,
24359fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_IPV4_TCP,
24369fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_IPV6,
24379fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_IPV6_UDP,
24389fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_IPV6_TCP,
24399fa7c1cdSDariusz Sosnowski 	MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_MAX,
24409fa7c1cdSDariusz Sosnowski };
24419fa7c1cdSDariusz Sosnowski 
24429fa7c1cdSDariusz Sosnowski /**
24439fa7c1cdSDariusz Sosnowski  * Contains pattern template, template table and its attributes for a single
24449fa7c1cdSDariusz Sosnowski  * combination of Ethernet pattern and RSS action. Used to create control flow rules
24459fa7c1cdSDariusz Sosnowski  * with HWS.
24469fa7c1cdSDariusz Sosnowski  */
24479fa7c1cdSDariusz Sosnowski struct mlx5_flow_hw_ctrl_rx_table {
24489fa7c1cdSDariusz Sosnowski 	struct rte_flow_template_table_attr attr;
24499fa7c1cdSDariusz Sosnowski 	struct rte_flow_pattern_template *pt;
24509fa7c1cdSDariusz Sosnowski 	struct rte_flow_template_table *tbl;
24519fa7c1cdSDariusz Sosnowski };
24529fa7c1cdSDariusz Sosnowski 
24539fa7c1cdSDariusz Sosnowski /* Contains all templates required to create control flow rules with HWS. */
24549fa7c1cdSDariusz Sosnowski struct mlx5_flow_hw_ctrl_rx {
24559fa7c1cdSDariusz Sosnowski 	struct rte_flow_actions_template *rss[MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_MAX];
24569fa7c1cdSDariusz Sosnowski 	struct mlx5_flow_hw_ctrl_rx_table tables[MLX5_FLOW_HW_CTRL_RX_ETH_PATTERN_MAX]
24579fa7c1cdSDariusz Sosnowski 						[MLX5_FLOW_HW_CTRL_RX_EXPANDED_RSS_MAX];
24589fa7c1cdSDariusz Sosnowski };
24599fa7c1cdSDariusz Sosnowski 
24609fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_PROMISCUOUS    (RTE_BIT32(0))
24619fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_ALL_MULTICAST  (RTE_BIT32(1))
24629fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_BROADCAST      (RTE_BIT32(2))
24639fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_IPV4_MULTICAST (RTE_BIT32(3))
24649fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_IPV6_MULTICAST (RTE_BIT32(4))
24659fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_DMAC           (RTE_BIT32(5))
24669fa7c1cdSDariusz Sosnowski #define MLX5_CTRL_VLAN_FILTER    (RTE_BIT32(6))
24679fa7c1cdSDariusz Sosnowski 
24689fa7c1cdSDariusz Sosnowski int mlx5_flow_hw_ctrl_flows(struct rte_eth_dev *dev, uint32_t flags);
24699fa7c1cdSDariusz Sosnowski void mlx5_flow_hw_cleanup_ctrl_rx_templates(struct rte_eth_dev *dev);
24709fa7c1cdSDariusz Sosnowski 
24714ec6360dSGregory Etelson int mlx5_flow_group_to_table(struct rte_eth_dev *dev,
24724ec6360dSGregory Etelson 			     const struct mlx5_flow_tunnel *tunnel,
24734ec6360dSGregory Etelson 			     uint32_t group, uint32_t *table,
2474eab3ca48SGregory Etelson 			     const struct flow_grp_info *flags,
24754ec6360dSGregory Etelson 			     struct rte_flow_error *error);
2476e745f900SSuanming Mou uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc,
2477e745f900SSuanming Mou 				     int tunnel, uint64_t layer_types,
2478fc2c498cSOri Kam 				     uint64_t hash_fields);
24793eca5f8aSOphir Munk int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
248084c406e7SOri Kam uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
248184c406e7SOri Kam 				   uint32_t subpriority);
24825f8ae44dSDong Zhou uint32_t mlx5_get_lowest_priority(struct rte_eth_dev *dev,
24835f8ae44dSDong Zhou 					const struct rte_flow_attr *attr);
24845f8ae44dSDong Zhou uint16_t mlx5_get_matcher_priority(struct rte_eth_dev *dev,
24855f8ae44dSDong Zhou 				   const struct rte_flow_attr *attr,
2486ebe9afedSXueming Li 				   uint32_t subpriority, bool external);
24877f6e276bSMichael Savisko uint32_t mlx5_get_send_to_kernel_priority(struct rte_eth_dev *dev);
248899d49f47SMatan Azrad int mlx5_flow_get_reg_id(struct rte_eth_dev *dev,
24893e8edd0eSViacheslav Ovsiienko 				     enum mlx5_feature_name feature,
24903e8edd0eSViacheslav Ovsiienko 				     uint32_t id,
24913e8edd0eSViacheslav Ovsiienko 				     struct rte_flow_error *error);
2492e4fcdcd6SMoti Haimovsky const struct rte_flow_action *mlx5_flow_find_action
2493e4fcdcd6SMoti Haimovsky 					(const struct rte_flow_action *actions,
2494e4fcdcd6SMoti Haimovsky 					 enum rte_flow_action_type action);
2495d7cfcdddSAndrey Vesnovaty int mlx5_validate_action_rss(struct rte_eth_dev *dev,
2496d7cfcdddSAndrey Vesnovaty 			     const struct rte_flow_action *action,
2497d7cfcdddSAndrey Vesnovaty 			     struct rte_flow_error *error);
24985e26c99fSRongwei Liu 
24995e26c99fSRongwei Liu struct mlx5_hw_encap_decap_action*
25005e26c99fSRongwei Liu mlx5_reformat_action_create(struct rte_eth_dev *dev,
25015e26c99fSRongwei Liu 			    const struct rte_flow_indir_action_conf *conf,
25025e26c99fSRongwei Liu 			    const struct rte_flow_action *encap_action,
25035e26c99fSRongwei Liu 			    const struct rte_flow_action *decap_action,
25045e26c99fSRongwei Liu 			    struct rte_flow_error *error);
25055e26c99fSRongwei Liu int mlx5_reformat_action_destroy(struct rte_eth_dev *dev,
25065e26c99fSRongwei Liu 				 struct rte_flow_action_list_handle *handle,
25075e26c99fSRongwei Liu 				 struct rte_flow_error *error);
250884c406e7SOri Kam int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
25093e9fa079SDekel Peled 				    const struct rte_flow_attr *attr,
251084c406e7SOri Kam 				    struct rte_flow_error *error);
2511c1f0cdaeSDariusz Sosnowski int mlx5_flow_validate_action_drop(struct rte_eth_dev *dev,
2512c1f0cdaeSDariusz Sosnowski 				   bool is_root,
25133e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
251484c406e7SOri Kam 				   struct rte_flow_error *error);
251584c406e7SOri Kam int mlx5_flow_validate_action_flag(uint64_t action_flags,
25163e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
251784c406e7SOri Kam 				   struct rte_flow_error *error);
251884c406e7SOri Kam int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
251984c406e7SOri Kam 				   uint64_t action_flags,
25203e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
252184c406e7SOri Kam 				   struct rte_flow_error *error);
252284c406e7SOri Kam int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
252384c406e7SOri Kam 				    uint64_t action_flags,
252484c406e7SOri Kam 				    struct rte_eth_dev *dev,
25253e9fa079SDekel Peled 				    const struct rte_flow_attr *attr,
252684c406e7SOri Kam 				    struct rte_flow_error *error);
252784c406e7SOri Kam int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
252884c406e7SOri Kam 				  uint64_t action_flags,
252984c406e7SOri Kam 				  struct rte_eth_dev *dev,
25303e9fa079SDekel Peled 				  const struct rte_flow_attr *attr,
25311183f12fSOri Kam 				  uint64_t item_flags,
253284c406e7SOri Kam 				  struct rte_flow_error *error);
25333c78124fSShiri Kuzin int mlx5_flow_validate_action_default_miss(uint64_t action_flags,
25343c78124fSShiri Kuzin 				const struct rte_flow_attr *attr,
25353c78124fSShiri Kuzin 				struct rte_flow_error *error);
2536c23626f2SMichael Baum int flow_validate_modify_field_level
253777edfda9SSuanming Mou 			(const struct rte_flow_field_data *data,
2538c23626f2SMichael Baum 			 struct rte_flow_error *error);
25396bd7fbd0SDekel Peled int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
25406bd7fbd0SDekel Peled 			      const uint8_t *mask,
25416bd7fbd0SDekel Peled 			      const uint8_t *nic_mask,
25426bd7fbd0SDekel Peled 			      unsigned int size,
25436859e67eSDekel Peled 			      bool range_accepted,
25446bd7fbd0SDekel Peled 			      struct rte_flow_error *error);
254584c406e7SOri Kam int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
254686b59a1aSMatan Azrad 				uint64_t item_flags, bool ext_vlan_sup,
254784c406e7SOri Kam 				struct rte_flow_error *error);
254884c406e7SOri Kam int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
254984c406e7SOri Kam 				uint64_t item_flags,
255084c406e7SOri Kam 				uint8_t target_protocol,
255184c406e7SOri Kam 				struct rte_flow_error *error);
2552a7a03655SXiaoyu Min int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item,
2553a7a03655SXiaoyu Min 				    uint64_t item_flags,
2554a7a03655SXiaoyu Min 				    const struct rte_flow_item *gre_item,
2555a7a03655SXiaoyu Min 				    struct rte_flow_error *error);
25565c4d4917SSean Zhang int mlx5_flow_validate_item_gre_option(struct rte_eth_dev *dev,
25575c4d4917SSean Zhang 				       const struct rte_flow_item *item,
25585c4d4917SSean Zhang 				       uint64_t item_flags,
25595c4d4917SSean Zhang 				       const struct rte_flow_attr *attr,
25605c4d4917SSean Zhang 				       const struct rte_flow_item *gre_item,
25615c4d4917SSean Zhang 				       struct rte_flow_error *error);
256284c406e7SOri Kam int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
2563ed4c5247SShahaf Shuler 				 uint64_t item_flags,
2564fba32130SXiaoyu Min 				 uint64_t last_item,
2565fba32130SXiaoyu Min 				 uint16_t ether_type,
256655c61fa7SViacheslav Ovsiienko 				 const struct rte_flow_item_ipv4 *acc_mask,
25676859e67eSDekel Peled 				 bool range_accepted,
256884c406e7SOri Kam 				 struct rte_flow_error *error);
256984c406e7SOri Kam int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
257084c406e7SOri Kam 				 uint64_t item_flags,
2571fba32130SXiaoyu Min 				 uint64_t last_item,
2572fba32130SXiaoyu Min 				 uint16_t ether_type,
257355c61fa7SViacheslav Ovsiienko 				 const struct rte_flow_item_ipv6 *acc_mask,
257484c406e7SOri Kam 				 struct rte_flow_error *error);
257538f7efaaSDekel Peled int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
257638f7efaaSDekel Peled 				 const struct rte_flow_item *item,
257784c406e7SOri Kam 				 uint64_t item_flags,
257838f7efaaSDekel Peled 				 uint64_t prev_layer,
257984c406e7SOri Kam 				 struct rte_flow_error *error);
258084c406e7SOri Kam int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
258184c406e7SOri Kam 				uint64_t item_flags,
258284c406e7SOri Kam 				uint8_t target_protocol,
258392378c2bSMoti Haimovsky 				const struct rte_flow_item_tcp *flow_mask,
258484c406e7SOri Kam 				struct rte_flow_error *error);
258584c406e7SOri Kam int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
258684c406e7SOri Kam 				uint64_t item_flags,
258784c406e7SOri Kam 				uint8_t target_protocol,
258884c406e7SOri Kam 				struct rte_flow_error *error);
258984c406e7SOri Kam int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
2590ed4c5247SShahaf Shuler 				 uint64_t item_flags,
2591dfedf3e3SViacheslav Ovsiienko 				 struct rte_eth_dev *dev,
259284c406e7SOri Kam 				 struct rte_flow_error *error);
2593630a587bSRongwei Liu int mlx5_flow_validate_item_vxlan(struct rte_eth_dev *dev,
2594a1fd0c82SRongwei Liu 				  uint16_t udp_dport,
2595630a587bSRongwei Liu 				  const struct rte_flow_item *item,
259684c406e7SOri Kam 				  uint64_t item_flags,
25971939eb6fSDariusz Sosnowski 				  bool root,
259884c406e7SOri Kam 				  struct rte_flow_error *error);
259984c406e7SOri Kam int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
260084c406e7SOri Kam 				      uint64_t item_flags,
260184c406e7SOri Kam 				      struct rte_eth_dev *dev,
260284c406e7SOri Kam 				      struct rte_flow_error *error);
2603d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item,
2604d53aa89aSXiaoyu Min 				 uint64_t item_flags,
2605d53aa89aSXiaoyu Min 				 uint8_t target_protocol,
2606d53aa89aSXiaoyu Min 				 struct rte_flow_error *error);
2607d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item,
2608d53aa89aSXiaoyu Min 				   uint64_t item_flags,
2609d53aa89aSXiaoyu Min 				   uint8_t target_protocol,
2610d53aa89aSXiaoyu Min 				   struct rte_flow_error *error);
261101314192SLeo Xu int mlx5_flow_validate_item_icmp6_echo(const struct rte_flow_item *item,
261201314192SLeo Xu 				       uint64_t item_flags,
261301314192SLeo Xu 				       uint8_t target_protocol,
261401314192SLeo Xu 				       struct rte_flow_error *error);
2615ea81c1b8SDekel Peled int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item,
2616ea81c1b8SDekel Peled 				  uint64_t item_flags,
2617ea81c1b8SDekel Peled 				  uint8_t target_protocol,
2618ea81c1b8SDekel Peled 				  struct rte_flow_error *error);
2619e59a5dbcSMoti Haimovsky int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item,
2620e59a5dbcSMoti Haimovsky 				   uint64_t item_flags,
2621e59a5dbcSMoti Haimovsky 				   struct rte_eth_dev *dev,
2622e59a5dbcSMoti Haimovsky 				   struct rte_flow_error *error);
2623f7239fceSShiri Kuzin int mlx5_flow_validate_item_geneve_opt(const struct rte_flow_item *item,
2624f7239fceSShiri Kuzin 				   uint64_t last_item,
2625f7239fceSShiri Kuzin 				   const struct rte_flow_item *geneve_item,
2626f7239fceSShiri Kuzin 				   struct rte_eth_dev *dev,
2627f7239fceSShiri Kuzin 				   struct rte_flow_error *error);
2628c7eca236SBing Zhao int mlx5_flow_validate_item_ecpri(const struct rte_flow_item *item,
2629c7eca236SBing Zhao 				  uint64_t item_flags,
2630c7eca236SBing Zhao 				  uint64_t last_item,
2631c7eca236SBing Zhao 				  uint16_t ether_type,
2632c7eca236SBing Zhao 				  const struct rte_flow_item_ecpri *acc_mask,
2633c7eca236SBing Zhao 				  struct rte_flow_error *error);
26346f7d6622SHaifei Luo int mlx5_flow_validate_item_nsh(struct rte_eth_dev *dev,
26356f7d6622SHaifei Luo 				const struct rte_flow_item *item,
26366f7d6622SHaifei Luo 				struct rte_flow_error *error);
263744432018SLi Zhang int mlx5_flow_create_mtr_tbls(struct rte_eth_dev *dev,
263844432018SLi Zhang 			      struct mlx5_flow_meter_info *fm,
263944432018SLi Zhang 			      uint32_t mtr_idx,
264044432018SLi Zhang 			      uint8_t domain_bitmap);
264144432018SLi Zhang void mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev,
264244432018SLi Zhang 			       struct mlx5_flow_meter_info *fm);
2643afb4aa4fSLi Zhang void mlx5_flow_destroy_mtr_drop_tbls(struct rte_eth_dev *dev);
2644fc6ce56bSLi Zhang struct mlx5_flow_meter_sub_policy *mlx5_flow_meter_sub_policy_rss_prepare
2645fc6ce56bSLi Zhang 		(struct rte_eth_dev *dev,
2646fc6ce56bSLi Zhang 		struct mlx5_flow_meter_policy *mtr_policy,
2647fc6ce56bSLi Zhang 		struct mlx5_flow_rss_desc *rss_desc[MLX5_MTR_RTE_COLORS]);
2648ec962badSLi Zhang void mlx5_flow_destroy_sub_policy_with_rxq(struct rte_eth_dev *dev,
2649ec962badSLi Zhang 		struct mlx5_flow_meter_policy *mtr_policy);
2650994829e6SSuanming Mou int mlx5_flow_dv_discover_counter_offset_support(struct rte_eth_dev *dev);
265145633c46SSuanming Mou int mlx5_flow_discover_dr_action_support(struct rte_eth_dev *dev);
2652*d1c84dc0SGavin Li int mlx5_flow_discover_ipv6_tc_support(struct rte_eth_dev *dev);
2653ec4e11d4SDmitry Kozlyuk int mlx5_action_handle_attach(struct rte_eth_dev *dev);
2654ec4e11d4SDmitry Kozlyuk int mlx5_action_handle_detach(struct rte_eth_dev *dev);
26554b61b877SBing Zhao int mlx5_action_handle_flush(struct rte_eth_dev *dev);
26564ec6360dSGregory Etelson void mlx5_release_tunnel_hub(struct mlx5_dev_ctx_shared *sh, uint16_t port_id);
26574ec6360dSGregory Etelson int mlx5_alloc_tunnel_hub(struct mlx5_dev_ctx_shared *sh);
2658afd7a625SXueming Li 
2659961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_tbl_create_cb(void *tool_ctx, void *entry_ctx);
2660961b6774SMatan Azrad int flow_dv_tbl_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2661f5b0aed2SSuanming Mou 			 void *cb_ctx);
2662961b6774SMatan Azrad void flow_dv_tbl_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2663961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_tbl_clone_cb(void *tool_ctx,
2664961b6774SMatan Azrad 					     struct mlx5_list_entry *oentry,
2665961b6774SMatan Azrad 					     void *entry_ctx);
2666961b6774SMatan Azrad void flow_dv_tbl_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2667afd7a625SXueming Li struct mlx5_flow_tbl_resource *flow_dv_tbl_resource_get(struct rte_eth_dev *dev,
26682d2cef5dSLi Zhang 		uint32_t table_level, uint8_t egress, uint8_t transfer,
2669afd7a625SXueming Li 		bool external, const struct mlx5_flow_tunnel *tunnel,
26702d2cef5dSLi Zhang 		uint32_t group_id, uint8_t dummy,
26712d2cef5dSLi Zhang 		uint32_t table_id, struct rte_flow_error *error);
2672f31a141eSMichael Savisko int flow_dv_tbl_resource_release(struct mlx5_dev_ctx_shared *sh,
2673f31a141eSMichael Savisko 				 struct mlx5_flow_tbl_resource *tbl);
2674afd7a625SXueming Li 
2675961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_tag_create_cb(void *tool_ctx, void *cb_ctx);
2676961b6774SMatan Azrad int flow_dv_tag_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2677f5b0aed2SSuanming Mou 			 void *cb_ctx);
2678961b6774SMatan Azrad void flow_dv_tag_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2679961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_tag_clone_cb(void *tool_ctx,
2680961b6774SMatan Azrad 					     struct mlx5_list_entry *oentry,
2681f5b0aed2SSuanming Mou 					     void *cb_ctx);
2682961b6774SMatan Azrad void flow_dv_tag_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2683f7f73ac1SXueming Li 
2684961b6774SMatan Azrad int flow_dv_modify_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2685961b6774SMatan Azrad 			    void *cb_ctx);
2686961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_modify_create_cb(void *tool_ctx, void *ctx);
2687961b6774SMatan Azrad void flow_dv_modify_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2688961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_modify_clone_cb(void *tool_ctx,
2689961b6774SMatan Azrad 						struct mlx5_list_entry *oentry,
2690961b6774SMatan Azrad 						void *ctx);
2691961b6774SMatan Azrad void flow_dv_modify_clone_free_cb(void *tool_ctx,
2692961b6774SMatan Azrad 				  struct mlx5_list_entry *entry);
2693961b6774SMatan Azrad 
2694961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_mreg_create_cb(void *tool_ctx, void *ctx);
2695961b6774SMatan Azrad int flow_dv_mreg_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2696961b6774SMatan Azrad 			  void *cb_ctx);
2697961b6774SMatan Azrad void flow_dv_mreg_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2698961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_mreg_clone_cb(void *tool_ctx,
2699961b6774SMatan Azrad 					      struct mlx5_list_entry *entry,
2700961b6774SMatan Azrad 					      void *ctx);
2701961b6774SMatan Azrad void flow_dv_mreg_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2702961b6774SMatan Azrad 
2703961b6774SMatan Azrad int flow_dv_encap_decap_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2704961b6774SMatan Azrad 				 void *cb_ctx);
2705961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_encap_decap_create_cb(void *tool_ctx,
2706961b6774SMatan Azrad 						      void *cb_ctx);
2707961b6774SMatan Azrad void flow_dv_encap_decap_remove_cb(void *tool_ctx,
2708961b6774SMatan Azrad 				   struct mlx5_list_entry *entry);
2709961b6774SMatan Azrad struct mlx5_list_entry *flow_dv_encap_decap_clone_cb(void *tool_ctx,
2710961b6774SMatan Azrad 						  struct mlx5_list_entry *entry,
2711961b6774SMatan Azrad 						  void *cb_ctx);
2712961b6774SMatan Azrad void flow_dv_encap_decap_clone_free_cb(void *tool_ctx,
2713961b6774SMatan Azrad 				       struct mlx5_list_entry *entry);
271418726355SXueming Li 
27156507c9f5SSuanming Mou int flow_dv_matcher_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2716e78e5408SMatan Azrad 			     void *ctx);
27176507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_matcher_create_cb(void *tool_ctx, void *ctx);
27186507c9f5SSuanming Mou void flow_dv_matcher_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
27196507c9f5SSuanming Mou 
27206507c9f5SSuanming Mou int flow_dv_port_id_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
27216507c9f5SSuanming Mou 			     void *cb_ctx);
27226507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_port_id_create_cb(void *tool_ctx, void *cb_ctx);
27236507c9f5SSuanming Mou void flow_dv_port_id_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
27246507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_port_id_clone_cb(void *tool_ctx,
27256507c9f5SSuanming Mou 				struct mlx5_list_entry *entry, void *cb_ctx);
27266507c9f5SSuanming Mou void flow_dv_port_id_clone_free_cb(void *tool_ctx,
2727e78e5408SMatan Azrad 				   struct mlx5_list_entry *entry);
272818726355SXueming Li 
27296507c9f5SSuanming Mou int flow_dv_push_vlan_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2730e78e5408SMatan Azrad 			       void *cb_ctx);
27316507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_push_vlan_create_cb(void *tool_ctx,
2732491b7137SMatan Azrad 						    void *cb_ctx);
27336507c9f5SSuanming Mou void flow_dv_push_vlan_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
27346507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_push_vlan_clone_cb(void *tool_ctx,
2735e78e5408SMatan Azrad 				 struct mlx5_list_entry *entry, void *cb_ctx);
27366507c9f5SSuanming Mou void flow_dv_push_vlan_clone_free_cb(void *tool_ctx,
2737491b7137SMatan Azrad 				     struct mlx5_list_entry *entry);
27383422af2aSXueming Li 
27396507c9f5SSuanming Mou int flow_dv_sample_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2740e78e5408SMatan Azrad 			    void *cb_ctx);
27416507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_sample_create_cb(void *tool_ctx, void *cb_ctx);
27426507c9f5SSuanming Mou void flow_dv_sample_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
27436507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_sample_clone_cb(void *tool_ctx,
2744491b7137SMatan Azrad 				 struct mlx5_list_entry *entry, void *cb_ctx);
27456507c9f5SSuanming Mou void flow_dv_sample_clone_free_cb(void *tool_ctx,
2746491b7137SMatan Azrad 				  struct mlx5_list_entry *entry);
274719784141SSuanming Mou 
27486507c9f5SSuanming Mou int flow_dv_dest_array_match_cb(void *tool_ctx, struct mlx5_list_entry *entry,
2749e78e5408SMatan Azrad 				void *cb_ctx);
27506507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_dest_array_create_cb(void *tool_ctx,
27516507c9f5SSuanming Mou 						     void *cb_ctx);
27526507c9f5SSuanming Mou void flow_dv_dest_array_remove_cb(void *tool_ctx,
2753e78e5408SMatan Azrad 				  struct mlx5_list_entry *entry);
27546507c9f5SSuanming Mou struct mlx5_list_entry *flow_dv_dest_array_clone_cb(void *tool_ctx,
2755491b7137SMatan Azrad 				   struct mlx5_list_entry *entry, void *cb_ctx);
27566507c9f5SSuanming Mou void flow_dv_dest_array_clone_free_cb(void *tool_ctx,
2757491b7137SMatan Azrad 				      struct mlx5_list_entry *entry);
27583a2f674bSSuanming Mou void flow_dv_hashfields_set(uint64_t item_flags,
27593a2f674bSSuanming Mou 			    struct mlx5_flow_rss_desc *rss_desc,
27603a2f674bSSuanming Mou 			    uint64_t *hash_fields);
27613a2f674bSSuanming Mou void flow_dv_action_rss_l34_hash_adjust(uint64_t rss_types,
27623a2f674bSSuanming Mou 					uint64_t *hash_field);
27637ab3962dSSuanming Mou uint32_t flow_dv_action_rss_hrxq_lookup(struct rte_eth_dev *dev, uint32_t idx,
27647ab3962dSSuanming Mou 					const uint64_t hash_fields);
27656507c9f5SSuanming Mou 
2766d1559d66SSuanming Mou struct mlx5_list_entry *flow_hw_grp_create_cb(void *tool_ctx, void *cb_ctx);
2767d1559d66SSuanming Mou void flow_hw_grp_remove_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2768d1559d66SSuanming Mou int flow_hw_grp_match_cb(void *tool_ctx,
2769d1559d66SSuanming Mou 			 struct mlx5_list_entry *entry,
2770d1559d66SSuanming Mou 			 void *cb_ctx);
2771d1559d66SSuanming Mou struct mlx5_list_entry *flow_hw_grp_clone_cb(void *tool_ctx,
2772d1559d66SSuanming Mou 					     struct mlx5_list_entry *oentry,
2773d1559d66SSuanming Mou 					     void *cb_ctx);
2774d1559d66SSuanming Mou void flow_hw_grp_clone_free_cb(void *tool_ctx, struct mlx5_list_entry *entry);
2775d1559d66SSuanming Mou 
277681073e1fSMatan Azrad struct mlx5_aso_age_action *flow_aso_age_get_by_idx(struct rte_eth_dev *dev,
277781073e1fSMatan Azrad 						    uint32_t age_idx);
2778f15f0c38SShiri Kuzin int flow_dev_geneve_tlv_option_resource_register(struct rte_eth_dev *dev,
2779f15f0c38SShiri Kuzin 					     const struct rte_flow_item *item,
2780f15f0c38SShiri Kuzin 					     struct rte_flow_error *error);
278144864503SSuanming Mou void flow_dev_geneve_tlv_option_resource_release(struct mlx5_dev_ctx_shared *sh);
278244864503SSuanming Mou 
27835d55a494STal Shnaiderman void flow_release_workspace(void *data);
27845d55a494STal Shnaiderman int mlx5_flow_os_init_workspace_once(void);
27855d55a494STal Shnaiderman void *mlx5_flow_os_get_specific_workspace(void);
27865d55a494STal Shnaiderman int mlx5_flow_os_set_specific_workspace(struct mlx5_flow_workspace *data);
27875d55a494STal Shnaiderman void mlx5_flow_os_release_workspace(void);
2788e6100c7bSLi Zhang uint32_t mlx5_flow_mtr_alloc(struct rte_eth_dev *dev);
2789e6100c7bSLi Zhang void mlx5_flow_mtr_free(struct rte_eth_dev *dev, uint32_t mtr_idx);
2790afb4aa4fSLi Zhang int mlx5_flow_validate_mtr_acts(struct rte_eth_dev *dev,
2791afb4aa4fSLi Zhang 			const struct rte_flow_action *actions[RTE_COLORS],
2792afb4aa4fSLi Zhang 			struct rte_flow_attr *attr,
2793afb4aa4fSLi Zhang 			bool *is_rss,
2794afb4aa4fSLi Zhang 			uint8_t *domain_bitmap,
27954b7bf3ffSBing Zhao 			uint8_t *policy_mode,
2796afb4aa4fSLi Zhang 			struct rte_mtr_error *error);
2797afb4aa4fSLi Zhang void mlx5_flow_destroy_mtr_acts(struct rte_eth_dev *dev,
2798afb4aa4fSLi Zhang 		      struct mlx5_flow_meter_policy *mtr_policy);
2799afb4aa4fSLi Zhang int mlx5_flow_create_mtr_acts(struct rte_eth_dev *dev,
2800afb4aa4fSLi Zhang 		      struct mlx5_flow_meter_policy *mtr_policy,
2801afb4aa4fSLi Zhang 		      const struct rte_flow_action *actions[RTE_COLORS],
28026431068dSSean Zhang 		      struct rte_flow_attr *attr,
2803afb4aa4fSLi Zhang 		      struct rte_mtr_error *error);
2804afb4aa4fSLi Zhang int mlx5_flow_create_policy_rules(struct rte_eth_dev *dev,
2805afb4aa4fSLi Zhang 			     struct mlx5_flow_meter_policy *mtr_policy);
2806afb4aa4fSLi Zhang void mlx5_flow_destroy_policy_rules(struct rte_eth_dev *dev,
2807afb4aa4fSLi Zhang 			     struct mlx5_flow_meter_policy *mtr_policy);
2808afb4aa4fSLi Zhang int mlx5_flow_create_def_policy(struct rte_eth_dev *dev);
2809afb4aa4fSLi Zhang void mlx5_flow_destroy_def_policy(struct rte_eth_dev *dev);
2810afb4aa4fSLi Zhang void flow_drv_rxq_flags_set(struct rte_eth_dev *dev,
2811afb4aa4fSLi Zhang 		       struct mlx5_flow_handle *dev_handle);
28128c5a231bSGregory Etelson const struct mlx5_flow_tunnel *
28138c5a231bSGregory Etelson mlx5_get_tof(const struct rte_flow_item *items,
28148c5a231bSGregory Etelson 	     const struct rte_flow_action *actions,
28158c5a231bSGregory Etelson 	     enum mlx5_tof_rule_type *rule_type);
2816b401400dSSuanming Mou void
2817b401400dSSuanming Mou flow_hw_resource_release(struct rte_eth_dev *dev);
2818f64a7946SRongwei Liu void
2819f64a7946SRongwei Liu flow_hw_rxq_flag_set(struct rte_eth_dev *dev, bool enable);
28207ab3962dSSuanming Mou int flow_dv_action_validate(struct rte_eth_dev *dev,
28217ab3962dSSuanming Mou 			    const struct rte_flow_indir_action_conf *conf,
28227ab3962dSSuanming Mou 			    const struct rte_flow_action *action,
28237ab3962dSSuanming Mou 			    struct rte_flow_error *err);
28247ab3962dSSuanming Mou struct rte_flow_action_handle *flow_dv_action_create(struct rte_eth_dev *dev,
28257ab3962dSSuanming Mou 		      const struct rte_flow_indir_action_conf *conf,
28267ab3962dSSuanming Mou 		      const struct rte_flow_action *action,
28277ab3962dSSuanming Mou 		      struct rte_flow_error *err);
28287ab3962dSSuanming Mou int flow_dv_action_destroy(struct rte_eth_dev *dev,
28297ab3962dSSuanming Mou 			   struct rte_flow_action_handle *handle,
28307ab3962dSSuanming Mou 			   struct rte_flow_error *error);
28317ab3962dSSuanming Mou int flow_dv_action_update(struct rte_eth_dev *dev,
28327ab3962dSSuanming Mou 			  struct rte_flow_action_handle *handle,
28337ab3962dSSuanming Mou 			  const void *update,
28347ab3962dSSuanming Mou 			  struct rte_flow_error *err);
28357ab3962dSSuanming Mou int flow_dv_action_query(struct rte_eth_dev *dev,
28367ab3962dSSuanming Mou 			 const struct rte_flow_action_handle *handle,
28377ab3962dSSuanming Mou 			 void *data,
28387ab3962dSSuanming Mou 			 struct rte_flow_error *error);
2839fe3620aaSSuanming Mou size_t flow_dv_get_item_hdr_len(const enum rte_flow_item_type item_type);
2840fe3620aaSSuanming Mou int flow_dv_convert_encap_data(const struct rte_flow_item *items, uint8_t *buf,
2841fe3620aaSSuanming Mou 			   size_t *size, struct rte_flow_error *error);
28420f4aa72bSSuanming Mou void mlx5_flow_field_id_to_modify_info
284377edfda9SSuanming Mou 		(const struct rte_flow_field_data *data,
28440f4aa72bSSuanming Mou 		 struct field_modify_info *info, uint32_t *mask,
28450f4aa72bSSuanming Mou 		 uint32_t width, struct rte_eth_dev *dev,
28460f4aa72bSSuanming Mou 		 const struct rte_flow_attr *attr, struct rte_flow_error *error);
28470f4aa72bSSuanming Mou int flow_dv_convert_modify_action(struct rte_flow_item *item,
28480f4aa72bSSuanming Mou 			      struct field_modify_info *field,
284999af18f6SSuanming Mou 			      struct field_modify_info *dest,
28500f4aa72bSSuanming Mou 			      struct mlx5_flow_dv_modify_hdr_resource *resource,
28510f4aa72bSSuanming Mou 			      uint32_t type, struct rte_flow_error *error);
285268e9925cSShun Hao 
285368e9925cSShun Hao #define MLX5_PF_VPORT_ID 0
285468e9925cSShun Hao #define MLX5_ECPF_VPORT_ID 0xFFFE
285568e9925cSShun Hao 
285692b3c68eSShun Hao int16_t mlx5_flow_get_esw_manager_vport_id(struct rte_eth_dev *dev);
285792b3c68eSShun Hao int mlx5_flow_get_item_vport_id(struct rte_eth_dev *dev,
285892b3c68eSShun Hao 				const struct rte_flow_item *item,
285992b3c68eSShun Hao 				uint16_t *vport_id,
2860ca7e6051SShun Hao 				bool *all_ports,
286192b3c68eSShun Hao 				struct rte_flow_error *error);
286292b3c68eSShun Hao 
286375a00812SSuanming Mou int flow_dv_translate_items_hws(const struct rte_flow_item *items,
286475a00812SSuanming Mou 				struct mlx5_flow_attr *attr, void *key,
286575a00812SSuanming Mou 				uint32_t key_type, uint64_t *item_flags,
286675a00812SSuanming Mou 				uint8_t *match_criteria,
286775a00812SSuanming Mou 				struct rte_flow_error *error);
28681939eb6fSDariusz Sosnowski 
28691939eb6fSDariusz Sosnowski int mlx5_flow_pick_transfer_proxy(struct rte_eth_dev *dev,
28701939eb6fSDariusz Sosnowski 				  uint16_t *proxy_port_id,
28711939eb6fSDariusz Sosnowski 				  struct rte_flow_error *error);
2872c68bb7a6SAsaf Penso int flow_null_get_aged_flows(struct rte_eth_dev *dev,
2873c68bb7a6SAsaf Penso 		    void **context,
2874c68bb7a6SAsaf Penso 		    uint32_t nb_contexts,
2875c68bb7a6SAsaf Penso 		    struct rte_flow_error *error);
2876c68bb7a6SAsaf Penso uint32_t flow_null_counter_allocate(struct rte_eth_dev *dev);
2877c68bb7a6SAsaf Penso void flow_null_counter_free(struct rte_eth_dev *dev,
2878c68bb7a6SAsaf Penso 			uint32_t counter);
2879c68bb7a6SAsaf Penso int flow_null_counter_query(struct rte_eth_dev *dev,
2880c68bb7a6SAsaf Penso 			uint32_t counter,
2881c68bb7a6SAsaf Penso 			bool clear,
2882c68bb7a6SAsaf Penso 		    uint64_t *pkts,
2883c68bb7a6SAsaf Penso 			uint64_t *bytes,
2884c68bb7a6SAsaf Penso 			void **action);
28851939eb6fSDariusz Sosnowski 
28861939eb6fSDariusz Sosnowski int mlx5_flow_hw_flush_ctrl_flows(struct rte_eth_dev *dev);
28871939eb6fSDariusz Sosnowski 
28881939eb6fSDariusz Sosnowski int mlx5_flow_hw_esw_create_sq_miss_flow(struct rte_eth_dev *dev,
2889f37c184aSSuanming Mou 					 uint32_t sqn, bool external);
289086f2907cSDariusz Sosnowski int mlx5_flow_hw_esw_destroy_sq_miss_flow(struct rte_eth_dev *dev,
289186f2907cSDariusz Sosnowski 					  uint32_t sqn);
28921939eb6fSDariusz Sosnowski int mlx5_flow_hw_esw_create_default_jump_flow(struct rte_eth_dev *dev);
2893ddb68e47SBing Zhao int mlx5_flow_hw_create_tx_default_mreg_copy_flow(struct rte_eth_dev *dev);
2894f37c184aSSuanming Mou int mlx5_flow_hw_tx_repr_matching_flow(struct rte_eth_dev *dev, uint32_t sqn, bool external);
289549dffadfSBing Zhao int mlx5_flow_hw_lacp_rx_flow(struct rte_eth_dev *dev);
289624865366SAlexander Kozyrev int mlx5_flow_actions_validate(struct rte_eth_dev *dev,
289724865366SAlexander Kozyrev 		const struct rte_flow_actions_template_attr *attr,
289824865366SAlexander Kozyrev 		const struct rte_flow_action actions[],
289924865366SAlexander Kozyrev 		const struct rte_flow_action masks[],
290024865366SAlexander Kozyrev 		struct rte_flow_error *error);
290124865366SAlexander Kozyrev int mlx5_flow_pattern_validate(struct rte_eth_dev *dev,
290224865366SAlexander Kozyrev 		const struct rte_flow_pattern_template_attr *attr,
290324865366SAlexander Kozyrev 		const struct rte_flow_item items[],
290424865366SAlexander Kozyrev 		struct rte_flow_error *error);
2905f1fecffaSDariusz Sosnowski int flow_hw_table_update(struct rte_eth_dev *dev,
2906f1fecffaSDariusz Sosnowski 			 struct rte_flow_error *error);
2907773ca0e9SGregory Etelson int mlx5_flow_item_field_width(struct rte_eth_dev *dev,
2908773ca0e9SGregory Etelson 			   enum rte_flow_field_id field, int inherit,
2909773ca0e9SGregory Etelson 			   const struct rte_flow_attr *attr,
2910773ca0e9SGregory Etelson 			   struct rte_flow_error *error);
291100e57916SRongwei Liu 
291200e57916SRongwei Liu static __rte_always_inline int
291300e57916SRongwei Liu flow_hw_get_srh_flex_parser_byte_off_from_ctx(void *dr_ctx __rte_unused)
291400e57916SRongwei Liu {
291500e57916SRongwei Liu #ifdef HAVE_IBV_FLOW_DV_SUPPORT
291600e57916SRongwei Liu 	uint16_t port;
291700e57916SRongwei Liu 
291800e57916SRongwei Liu 	MLX5_ETH_FOREACH_DEV(port, NULL) {
291900e57916SRongwei Liu 		struct mlx5_priv *priv;
292000e57916SRongwei Liu 		struct mlx5_hca_flex_attr *attr;
2921bc0a9303SRongwei Liu 		struct mlx5_devx_match_sample_info_query_attr *info;
292200e57916SRongwei Liu 
292300e57916SRongwei Liu 		priv = rte_eth_devices[port].data->dev_private;
292400e57916SRongwei Liu 		attr = &priv->sh->cdev->config.hca_attr.flex;
2925bc0a9303SRongwei Liu 		if (priv->dr_ctx == dr_ctx && attr->query_match_sample_info) {
2926bc0a9303SRongwei Liu 			info = &priv->sh->srh_flex_parser.flex.devx_fp->sample_info[0];
2927bc0a9303SRongwei Liu 			if (priv->sh->srh_flex_parser.flex.mapnum)
2928bc0a9303SRongwei Liu 				return info->sample_dw_data * sizeof(uint32_t);
292900e57916SRongwei Liu 			else
293000e57916SRongwei Liu 				return UINT32_MAX;
293100e57916SRongwei Liu 		}
293200e57916SRongwei Liu 	}
293300e57916SRongwei Liu #endif
293400e57916SRongwei Liu 	return UINT32_MAX;
293500e57916SRongwei Liu }
29360891355dSRongwei Liu 
29370891355dSRongwei Liu static __rte_always_inline uint8_t
29380891355dSRongwei Liu flow_hw_get_ipv6_route_ext_anchor_from_ctx(void *dr_ctx)
29390891355dSRongwei Liu {
29400891355dSRongwei Liu #ifdef HAVE_IBV_FLOW_DV_SUPPORT
29410891355dSRongwei Liu 	uint16_t port;
29420891355dSRongwei Liu 	struct mlx5_priv *priv;
29430891355dSRongwei Liu 
29440891355dSRongwei Liu 	MLX5_ETH_FOREACH_DEV(port, NULL) {
29450891355dSRongwei Liu 		priv = rte_eth_devices[port].data->dev_private;
29460891355dSRongwei Liu 		if (priv->dr_ctx == dr_ctx)
29470891355dSRongwei Liu 			return priv->sh->srh_flex_parser.flex.devx_fp->anchor_id;
29480891355dSRongwei Liu 	}
29490891355dSRongwei Liu #else
29500891355dSRongwei Liu 	RTE_SET_USED(dr_ctx);
29510891355dSRongwei Liu #endif
29520891355dSRongwei Liu 	return 0;
29530891355dSRongwei Liu }
29540891355dSRongwei Liu 
29550891355dSRongwei Liu static __rte_always_inline uint16_t
29560891355dSRongwei Liu flow_hw_get_ipv6_route_ext_mod_id_from_ctx(void *dr_ctx, uint8_t idx)
29570891355dSRongwei Liu {
29580891355dSRongwei Liu #ifdef HAVE_IBV_FLOW_DV_SUPPORT
29590891355dSRongwei Liu 	uint16_t port;
29600891355dSRongwei Liu 	struct mlx5_priv *priv;
29610891355dSRongwei Liu 	struct mlx5_flex_parser_devx *fp;
29620891355dSRongwei Liu 
29630891355dSRongwei Liu 	if (idx >= MLX5_GRAPH_NODE_SAMPLE_NUM || idx >= MLX5_SRV6_SAMPLE_NUM)
29640891355dSRongwei Liu 		return 0;
29650891355dSRongwei Liu 	MLX5_ETH_FOREACH_DEV(port, NULL) {
29660891355dSRongwei Liu 		priv = rte_eth_devices[port].data->dev_private;
29670891355dSRongwei Liu 		if (priv->dr_ctx == dr_ctx) {
29680891355dSRongwei Liu 			fp = priv->sh->srh_flex_parser.flex.devx_fp;
29690891355dSRongwei Liu 			return fp->sample_info[idx].modify_field_id;
29700891355dSRongwei Liu 		}
29710891355dSRongwei Liu 	}
29720891355dSRongwei Liu #else
29730891355dSRongwei Liu 	RTE_SET_USED(dr_ctx);
29740891355dSRongwei Liu 	RTE_SET_USED(idx);
29750891355dSRongwei Liu #endif
29760891355dSRongwei Liu 	return 0;
29770891355dSRongwei Liu }
29780891355dSRongwei Liu 
29793564e928SGregory Etelson void
29803564e928SGregory Etelson mlx5_indirect_list_handles_release(struct rte_eth_dev *dev);
29813564e928SGregory Etelson #ifdef HAVE_MLX5_HWS_SUPPORT
29823564e928SGregory Etelson struct mlx5_mirror;
29833564e928SGregory Etelson void
2984e26f50adSGregory Etelson mlx5_hw_mirror_destroy(struct rte_eth_dev *dev, struct mlx5_mirror *mirror);
2985e26f50adSGregory Etelson void
2986e26f50adSGregory Etelson mlx5_destroy_legacy_indirect(struct rte_eth_dev *dev,
2987e26f50adSGregory Etelson 			     struct mlx5_indirect_list *ptr);
29885e26c99fSRongwei Liu void
29895e26c99fSRongwei Liu mlx5_hw_decap_encap_destroy(struct rte_eth_dev *dev,
29905e26c99fSRongwei Liu 			    struct mlx5_indirect_list *reformat);
29913564e928SGregory Etelson #endif
299284c406e7SOri Kam #endif /* RTE_PMD_MLX5_FLOW_H_ */
2993