184c406e7SOri Kam /* SPDX-License-Identifier: BSD-3-Clause 284c406e7SOri Kam * Copyright 2018 Mellanox Technologies, Ltd 384c406e7SOri Kam */ 484c406e7SOri Kam 584c406e7SOri Kam #ifndef RTE_PMD_MLX5_FLOW_H_ 684c406e7SOri Kam #define RTE_PMD_MLX5_FLOW_H_ 784c406e7SOri Kam 884c406e7SOri Kam #include <netinet/in.h> 984c406e7SOri Kam #include <sys/queue.h> 1084c406e7SOri Kam #include <stdalign.h> 1184c406e7SOri Kam #include <stdint.h> 1284c406e7SOri Kam #include <string.h> 1384c406e7SOri Kam 1484c406e7SOri Kam /* Verbs header. */ 1584c406e7SOri Kam /* ISO C doesn't support unnamed structs/unions, disabling -pedantic. */ 1684c406e7SOri Kam #ifdef PEDANTIC 1784c406e7SOri Kam #pragma GCC diagnostic ignored "-Wpedantic" 1884c406e7SOri Kam #endif 1984c406e7SOri Kam #include <infiniband/verbs.h> 2084c406e7SOri Kam #ifdef PEDANTIC 2184c406e7SOri Kam #pragma GCC diagnostic error "-Wpedantic" 2284c406e7SOri Kam #endif 2384c406e7SOri Kam 24f15db67dSMatan Azrad #include <rte_atomic.h> 25f15db67dSMatan Azrad #include <rte_alarm.h> 263bd26b23SSuanming Mou #include <rte_mtr.h> 27f15db67dSMatan Azrad 287b4f1e6bSMatan Azrad #include <mlx5_prm.h> 297b4f1e6bSMatan Azrad 30f5bf91deSMoti Haimovsky #include "mlx5.h" 31f5bf91deSMoti Haimovsky 3270d84dc7SOri Kam /* Private rte flow items. */ 3370d84dc7SOri Kam enum mlx5_rte_flow_item_type { 3470d84dc7SOri Kam MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN, 3570d84dc7SOri Kam MLX5_RTE_FLOW_ITEM_TYPE_TAG, 363c84f34eSOri Kam MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE, 3750f576d6SSuanming Mou MLX5_RTE_FLOW_ITEM_TYPE_VLAN, 3870d84dc7SOri Kam }; 3970d84dc7SOri Kam 40baf516beSViacheslav Ovsiienko /* Private (internal) rte flow actions. */ 4170d84dc7SOri Kam enum mlx5_rte_flow_action_type { 4270d84dc7SOri Kam MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN, 4370d84dc7SOri Kam MLX5_RTE_FLOW_ACTION_TYPE_TAG, 44dd3c774fSViacheslav Ovsiienko MLX5_RTE_FLOW_ACTION_TYPE_MARK, 45baf516beSViacheslav Ovsiienko MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG, 4670d84dc7SOri Kam }; 4770d84dc7SOri Kam 4870d84dc7SOri Kam /* Matches on selected register. */ 4970d84dc7SOri Kam struct mlx5_rte_flow_item_tag { 50baf516beSViacheslav Ovsiienko enum modify_reg id; 51cff811c7SViacheslav Ovsiienko uint32_t data; 5270d84dc7SOri Kam }; 5370d84dc7SOri Kam 5470d84dc7SOri Kam /* Modify selected register. */ 5570d84dc7SOri Kam struct mlx5_rte_flow_action_set_tag { 56baf516beSViacheslav Ovsiienko enum modify_reg id; 57cff811c7SViacheslav Ovsiienko uint32_t data; 5870d84dc7SOri Kam }; 5970d84dc7SOri Kam 60baf516beSViacheslav Ovsiienko struct mlx5_flow_action_copy_mreg { 61baf516beSViacheslav Ovsiienko enum modify_reg dst; 62baf516beSViacheslav Ovsiienko enum modify_reg src; 63baf516beSViacheslav Ovsiienko }; 64baf516beSViacheslav Ovsiienko 653c84f34eSOri Kam /* Matches on source queue. */ 663c84f34eSOri Kam struct mlx5_rte_flow_item_tx_queue { 673c84f34eSOri Kam uint32_t queue; 683c84f34eSOri Kam }; 693c84f34eSOri Kam 703e8edd0eSViacheslav Ovsiienko /* Feature name to allocate metadata register. */ 713e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name { 723e8edd0eSViacheslav Ovsiienko MLX5_HAIRPIN_RX, 733e8edd0eSViacheslav Ovsiienko MLX5_HAIRPIN_TX, 743e8edd0eSViacheslav Ovsiienko MLX5_METADATA_RX, 753e8edd0eSViacheslav Ovsiienko MLX5_METADATA_TX, 763e8edd0eSViacheslav Ovsiienko MLX5_METADATA_FDB, 773e8edd0eSViacheslav Ovsiienko MLX5_FLOW_MARK, 783e8edd0eSViacheslav Ovsiienko MLX5_APP_TAG, 793e8edd0eSViacheslav Ovsiienko MLX5_COPY_MARK, 8027efd5deSSuanming Mou MLX5_MTR_COLOR, 8127efd5deSSuanming Mou MLX5_MTR_SFX, 823e8edd0eSViacheslav Ovsiienko }; 833e8edd0eSViacheslav Ovsiienko 8484c406e7SOri Kam /* Pattern outer Layer bits. */ 8584c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0) 8684c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1) 8784c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2) 8884c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3) 8984c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4) 9084c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5) 9184c406e7SOri Kam 9284c406e7SOri Kam /* Pattern inner Layer bits. */ 9384c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6) 9484c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7) 9584c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8) 9684c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9) 9784c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10) 9884c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11) 9984c406e7SOri Kam 10084c406e7SOri Kam /* Pattern tunnel Layer bits. */ 10184c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN (1u << 12) 10284c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13) 10384c406e7SOri Kam #define MLX5_FLOW_LAYER_GRE (1u << 14) 10484c406e7SOri Kam #define MLX5_FLOW_LAYER_MPLS (1u << 15) 105ea81c1b8SDekel Peled /* List of tunnel Layer bits continued below. */ 10684c406e7SOri Kam 1076bd7fbd0SDekel Peled /* General pattern items bits. */ 1086bd7fbd0SDekel Peled #define MLX5_FLOW_ITEM_METADATA (1u << 16) 1092e4c987aSOri Kam #define MLX5_FLOW_ITEM_PORT_ID (1u << 17) 11070d84dc7SOri Kam #define MLX5_FLOW_ITEM_TAG (1u << 18) 11155deee17SViacheslav Ovsiienko #define MLX5_FLOW_ITEM_MARK (1u << 19) 1126bd7fbd0SDekel Peled 113d53aa89aSXiaoyu Min /* Pattern MISC bits. */ 11420ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP (1u << 20) 11520ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP6 (1u << 21) 11620ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22) 117d53aa89aSXiaoyu Min 118ea81c1b8SDekel Peled /* Pattern tunnel Layer bits (continued). */ 11920ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPIP (1u << 23) 12020ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24) 12120ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_NVGRE (1u << 25) 12220ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GENEVE (1u << 26) 1235e33bebdSXiaoyu Min 1243c84f34eSOri Kam /* Queue items. */ 12520ac7966SXiaoyu Min #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27) 1263c84f34eSOri Kam 127f31d7a01SDekel Peled /* Pattern tunnel Layer bits (continued). */ 128f31d7a01SDekel Peled #define MLX5_FLOW_LAYER_GTP (1u << 28) 129f31d7a01SDekel Peled 13084c406e7SOri Kam /* Outer Masks. */ 13184c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3 \ 13284c406e7SOri Kam (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6) 13384c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4 \ 13484c406e7SOri Kam (MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP) 13584c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER \ 13684c406e7SOri Kam (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \ 13784c406e7SOri Kam MLX5_FLOW_LAYER_OUTER_L4) 13884c406e7SOri Kam 13984c406e7SOri Kam /* Tunnel Masks. */ 14084c406e7SOri Kam #define MLX5_FLOW_LAYER_TUNNEL \ 14184c406e7SOri Kam (MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \ 142ea81c1b8SDekel Peled MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \ 143e59a5dbcSMoti Haimovsky MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \ 144f31d7a01SDekel Peled MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP) 14584c406e7SOri Kam 14684c406e7SOri Kam /* Inner Masks. */ 14784c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3 \ 14884c406e7SOri Kam (MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6) 14984c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4 \ 15084c406e7SOri Kam (MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP) 15184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER \ 15284c406e7SOri Kam (MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \ 15384c406e7SOri Kam MLX5_FLOW_LAYER_INNER_L4) 15484c406e7SOri Kam 1554bb14c83SDekel Peled /* Layer Masks. */ 1564bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L2 \ 1574bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2) 1584bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV4 \ 1594bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4) 1604bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV6 \ 1614bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6) 1624bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3 \ 1634bb14c83SDekel Peled (MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6) 1644bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L4 \ 1654bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4) 1664bb14c83SDekel Peled 16784c406e7SOri Kam /* Actions */ 16884c406e7SOri Kam #define MLX5_FLOW_ACTION_DROP (1u << 0) 16984c406e7SOri Kam #define MLX5_FLOW_ACTION_QUEUE (1u << 1) 17084c406e7SOri Kam #define MLX5_FLOW_ACTION_RSS (1u << 2) 17184c406e7SOri Kam #define MLX5_FLOW_ACTION_FLAG (1u << 3) 17284c406e7SOri Kam #define MLX5_FLOW_ACTION_MARK (1u << 4) 17384c406e7SOri Kam #define MLX5_FLOW_ACTION_COUNT (1u << 5) 17457123c00SYongseok Koh #define MLX5_FLOW_ACTION_PORT_ID (1u << 6) 17557123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7) 17657123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8) 17757123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9) 17857123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10) 1792ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11) 1802ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12) 1812ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13) 1822ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14) 1832ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15) 1842ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16) 18531fda518SYongseok Koh #define MLX5_FLOW_ACTION_JUMP (1u << 17) 186a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TTL (1u << 18) 187a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19) 18876046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20) 18976046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21) 19006387be8SMatan Azrad #define MLX5_FLOW_ACTION_ENCAP (1u << 22) 19106387be8SMatan Azrad #define MLX5_FLOW_ACTION_DECAP (1u << 23) 19206387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24) 19306387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25) 19406387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26) 19506387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27) 19606387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28) 19706387be8SMatan Azrad #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29) 19806387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_META (1ull << 30) 19906387be8SMatan Azrad #define MLX5_FLOW_ACTION_METER (1ull << 31) 20006387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32) 20106387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33) 20284c406e7SOri Kam 20384c406e7SOri Kam #define MLX5_FLOW_FATE_ACTIONS \ 204684b9a1bSOri Kam (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \ 205684b9a1bSOri Kam MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP) 20684c406e7SOri Kam 2072e4c987aSOri Kam #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \ 2082e4c987aSOri Kam (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \ 2092e4c987aSOri Kam MLX5_FLOW_ACTION_JUMP) 2102e4c987aSOri Kam 2114b8727f0SDekel Peled 2124bb14c83SDekel Peled #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \ 2134bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_IPV4_DST | \ 2144bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_IPV6_SRC | \ 2154bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_IPV6_DST | \ 2164bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_TP_SRC | \ 2174bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_TP_DST | \ 2184bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_TTL | \ 2194bb14c83SDekel Peled MLX5_FLOW_ACTION_DEC_TTL | \ 2204bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_MAC_SRC | \ 221585b99fbSDekel Peled MLX5_FLOW_ACTION_SET_MAC_DST | \ 222585b99fbSDekel Peled MLX5_FLOW_ACTION_INC_TCP_SEQ | \ 223585b99fbSDekel Peled MLX5_FLOW_ACTION_DEC_TCP_SEQ | \ 224585b99fbSDekel Peled MLX5_FLOW_ACTION_INC_TCP_ACK | \ 2255f163d52SMoti Haimovsky MLX5_FLOW_ACTION_DEC_TCP_ACK | \ 22670d84dc7SOri Kam MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \ 22755deee17SViacheslav Ovsiienko MLX5_FLOW_ACTION_SET_TAG | \ 228fcc8d2f7SViacheslav Ovsiienko MLX5_FLOW_ACTION_MARK_EXT | \ 2296f26e604SSuanming Mou MLX5_FLOW_ACTION_SET_META | \ 2306f26e604SSuanming Mou MLX5_FLOW_ACTION_SET_IPV4_DSCP | \ 2316f26e604SSuanming Mou MLX5_FLOW_ACTION_SET_IPV6_DSCP) 2324bb14c83SDekel Peled 2339aee7a84SMoti Haimovsky #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \ 2349aee7a84SMoti Haimovsky MLX5_FLOW_ACTION_OF_PUSH_VLAN) 23506387be8SMatan Azrad 23606387be8SMatan Azrad #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP) 23706387be8SMatan Azrad 23884c406e7SOri Kam #ifndef IPPROTO_MPLS 23984c406e7SOri Kam #define IPPROTO_MPLS 137 24084c406e7SOri Kam #endif 24184c406e7SOri Kam 242d1abe664SDekel Peled /* UDP port number for MPLS */ 243d1abe664SDekel Peled #define MLX5_UDP_PORT_MPLS 6635 244d1abe664SDekel Peled 245fc2c498cSOri Kam /* UDP port numbers for VxLAN. */ 246fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN 4789 247fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN_GPE 4790 248fc2c498cSOri Kam 249e59a5dbcSMoti Haimovsky /* UDP port numbers for GENEVE. */ 250e59a5dbcSMoti Haimovsky #define MLX5_UDP_PORT_GENEVE 6081 251e59a5dbcSMoti Haimovsky 25284c406e7SOri Kam /* Priority reserved for default flows. */ 25384c406e7SOri Kam #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1) 25484c406e7SOri Kam 25584c406e7SOri Kam /* 25684c406e7SOri Kam * Number of sub priorities. 25784c406e7SOri Kam * For each kind of pattern matching i.e. L2, L3, L4 to have a correct 25884c406e7SOri Kam * matching on the NIC (firmware dependent) L4 most have the higher priority 25984c406e7SOri Kam * followed by L3 and ending with L2. 26084c406e7SOri Kam */ 26184c406e7SOri Kam #define MLX5_PRIORITY_MAP_L2 2 26284c406e7SOri Kam #define MLX5_PRIORITY_MAP_L3 1 26384c406e7SOri Kam #define MLX5_PRIORITY_MAP_L4 0 26484c406e7SOri Kam #define MLX5_PRIORITY_MAP_MAX 3 26584c406e7SOri Kam 266fc2c498cSOri Kam /* Valid layer type for IPV4 RSS. */ 267fc2c498cSOri Kam #define MLX5_IPV4_LAYER_TYPES \ 268fc2c498cSOri Kam (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \ 269fc2c498cSOri Kam ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \ 270fc2c498cSOri Kam ETH_RSS_NONFRAG_IPV4_OTHER) 271fc2c498cSOri Kam 272fc2c498cSOri Kam /* IBV hash source bits for IPV4. */ 273fc2c498cSOri Kam #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4) 274fc2c498cSOri Kam 275fc2c498cSOri Kam /* Valid layer type for IPV6 RSS. */ 276fc2c498cSOri Kam #define MLX5_IPV6_LAYER_TYPES \ 277fc2c498cSOri Kam (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \ 278fc2c498cSOri Kam ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX | ETH_RSS_IPV6_TCP_EX | \ 279fc2c498cSOri Kam ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER) 280fc2c498cSOri Kam 281fc2c498cSOri Kam /* IBV hash source bits for IPV6. */ 282fc2c498cSOri Kam #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6) 283fc2c498cSOri Kam 284c3e33304SDekel Peled /* IBV hash bits for L3 SRC. */ 285c3e33304SDekel Peled #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6) 286c3e33304SDekel Peled 287c3e33304SDekel Peled /* IBV hash bits for L3 DST. */ 288c3e33304SDekel Peled #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6) 289c3e33304SDekel Peled 290c3e33304SDekel Peled /* IBV hash bits for TCP. */ 291c3e33304SDekel Peled #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \ 292c3e33304SDekel Peled IBV_RX_HASH_DST_PORT_TCP) 293c3e33304SDekel Peled 294c3e33304SDekel Peled /* IBV hash bits for UDP. */ 295c3e33304SDekel Peled #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \ 296c3e33304SDekel Peled IBV_RX_HASH_DST_PORT_UDP) 297c3e33304SDekel Peled 298c3e33304SDekel Peled /* IBV hash bits for L4 SRC. */ 299c3e33304SDekel Peled #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \ 300c3e33304SDekel Peled IBV_RX_HASH_SRC_PORT_UDP) 301c3e33304SDekel Peled 302c3e33304SDekel Peled /* IBV hash bits for L4 DST. */ 303c3e33304SDekel Peled #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \ 304c3e33304SDekel Peled IBV_RX_HASH_DST_PORT_UDP) 305e59a5dbcSMoti Haimovsky 306e59a5dbcSMoti Haimovsky /* Geneve header first 16Bit */ 307e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_MASK 0x3 308e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_SHIFT 14 309e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_VAL(a) \ 310e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK)) 311e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_MASK 0x3F 312e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_SHIFT 7 313e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_VAL(a) \ 314e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK)) 315e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_MASK 0x1 316e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_SHIFT 7 317e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_VAL(a) \ 318e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK)) 319e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_MASK 0x1 320e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_SHIFT 6 321e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_VAL(a) \ 322e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK)) 323e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_MASK 0x3F 324e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK)) 325e59a5dbcSMoti Haimovsky /* 326e59a5dbcSMoti Haimovsky * The length of the Geneve options fields, expressed in four byte multiples, 327e59a5dbcSMoti Haimovsky * not including the eight byte fixed tunnel. 328e59a5dbcSMoti Haimovsky */ 329e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_0 14 330e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_1 63 331e59a5dbcSMoti Haimovsky 33250f576d6SSuanming Mou #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_flow_item_eth) + \ 33350f576d6SSuanming Mou sizeof(struct rte_flow_item_ipv4)) 33450f576d6SSuanming Mou 3350c76d1c9SYongseok Koh enum mlx5_flow_drv_type { 3360c76d1c9SYongseok Koh MLX5_FLOW_TYPE_MIN, 3370c76d1c9SYongseok Koh MLX5_FLOW_TYPE_DV, 3380c76d1c9SYongseok Koh MLX5_FLOW_TYPE_VERBS, 3390c76d1c9SYongseok Koh MLX5_FLOW_TYPE_MAX, 3400c76d1c9SYongseok Koh }; 3410c76d1c9SYongseok Koh 342865a0c15SOri Kam /* Matcher PRM representation */ 343865a0c15SOri Kam struct mlx5_flow_dv_match_params { 344865a0c15SOri Kam size_t size; 345865a0c15SOri Kam /**< Size of match value. Do NOT split size and key! */ 346865a0c15SOri Kam uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)]; 347865a0c15SOri Kam /**< Matcher value. This value is used as the mask or as a key. */ 348865a0c15SOri Kam }; 349865a0c15SOri Kam 350865a0c15SOri Kam /* Matcher structure. */ 351865a0c15SOri Kam struct mlx5_flow_dv_matcher { 352865a0c15SOri Kam LIST_ENTRY(mlx5_flow_dv_matcher) next; 353e9e36e52SBing Zhao /**< Pointer to the next element. */ 354e9e36e52SBing Zhao struct mlx5_flow_tbl_resource *tbl; 355e9e36e52SBing Zhao /**< Pointer to the table(group) the matcher associated with. */ 356865a0c15SOri Kam rte_atomic32_t refcnt; /**< Reference counter. */ 357865a0c15SOri Kam void *matcher_object; /**< Pointer to DV matcher */ 358865a0c15SOri Kam uint16_t crc; /**< CRC of key. */ 359865a0c15SOri Kam uint16_t priority; /**< Priority of matcher. */ 360865a0c15SOri Kam struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */ 361865a0c15SOri Kam }; 362865a0c15SOri Kam 3634bb14c83SDekel Peled #define MLX5_ENCAP_MAX_LEN 132 3644bb14c83SDekel Peled 365c513f05cSDekel Peled /* Encap/decap resource structure. */ 366c513f05cSDekel Peled struct mlx5_flow_dv_encap_decap_resource { 367c513f05cSDekel Peled LIST_ENTRY(mlx5_flow_dv_encap_decap_resource) next; 368c513f05cSDekel Peled /* Pointer to next element. */ 369c513f05cSDekel Peled rte_atomic32_t refcnt; /**< Reference counter. */ 370cbb66daaSOri Kam void *verbs_action; 371c513f05cSDekel Peled /**< Verbs encap/decap action object. */ 372c513f05cSDekel Peled uint8_t buf[MLX5_ENCAP_MAX_LEN]; 373c513f05cSDekel Peled size_t size; 374c513f05cSDekel Peled uint8_t reformat_type; 375c513f05cSDekel Peled uint8_t ft_type; 3764f84a197SOri Kam uint64_t flags; /**< Flags for RDMA API. */ 377c513f05cSDekel Peled }; 378c513f05cSDekel Peled 379cbb66daaSOri Kam /* Tag resource structure. */ 380cbb66daaSOri Kam struct mlx5_flow_dv_tag_resource { 381e484e403SBing Zhao struct mlx5_hlist_entry entry; 382e484e403SBing Zhao /**< hash list entry for tag resource, tag value as the key. */ 383cbb66daaSOri Kam void *action; 384cbb66daaSOri Kam /**< Verbs tag action object. */ 385e484e403SBing Zhao rte_atomic32_t refcnt; /**< Reference counter. */ 386cbb66daaSOri Kam }; 387cbb66daaSOri Kam 3880e9d0002SViacheslav Ovsiienko /* 3890e9d0002SViacheslav Ovsiienko * Number of modification commands. 390024e9575SBing Zhao * If extensive metadata registers are supported, the maximal actions amount is 391024e9575SBing Zhao * 16 and 8 otherwise on root table. The validation could also be done in the 392024e9575SBing Zhao * lower driver layer. 393024e9575SBing Zhao * On non-root table, there is no limitation, but 32 is enough right now. 3940e9d0002SViacheslav Ovsiienko */ 395024e9575SBing Zhao #define MLX5_MAX_MODIFY_NUM 32 396024e9575SBing Zhao #define MLX5_ROOT_TBL_MODIFY_NUM 16 397024e9575SBing Zhao #define MLX5_ROOT_TBL_MODIFY_NUM_NO_MREG 8 3984bb14c83SDekel Peled 3994bb14c83SDekel Peled /* Modify resource structure */ 4004bb14c83SDekel Peled struct mlx5_flow_dv_modify_hdr_resource { 4014bb14c83SDekel Peled LIST_ENTRY(mlx5_flow_dv_modify_hdr_resource) next; 4024bb14c83SDekel Peled /* Pointer to next element. */ 4034bb14c83SDekel Peled rte_atomic32_t refcnt; /**< Reference counter. */ 4044bb14c83SDekel Peled struct ibv_flow_action *verbs_action; 4054bb14c83SDekel Peled /**< Verbs modify header action object. */ 4064bb14c83SDekel Peled uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 4074bb14c83SDekel Peled uint32_t actions_num; /**< Number of modification actions. */ 40879e7ba1fSOri Kam uint64_t flags; /**< Flags for RDMA API. */ 409024e9575SBing Zhao struct mlx5_modification_cmd actions[]; 410024e9575SBing Zhao /**< Modification actions. */ 4114bb14c83SDekel Peled }; 4124bb14c83SDekel Peled 413684b9a1bSOri Kam /* Jump action resource structure. */ 414684b9a1bSOri Kam struct mlx5_flow_dv_jump_tbl_resource { 415684b9a1bSOri Kam rte_atomic32_t refcnt; /**< Reference counter. */ 416684b9a1bSOri Kam uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 4176c1d9a64SBing Zhao void *action; /**< Pointer to the rdma core action. */ 418684b9a1bSOri Kam }; 419684b9a1bSOri Kam 420c269b517SOri Kam /* Port ID resource structure. */ 421c269b517SOri Kam struct mlx5_flow_dv_port_id_action_resource { 422c269b517SOri Kam LIST_ENTRY(mlx5_flow_dv_port_id_action_resource) next; 423c269b517SOri Kam /* Pointer to next element. */ 424c269b517SOri Kam rte_atomic32_t refcnt; /**< Reference counter. */ 425c269b517SOri Kam void *action; 426c269b517SOri Kam /**< Verbs tag action object. */ 427c269b517SOri Kam uint32_t port_id; /**< Port ID value. */ 428c269b517SOri Kam }; 429c269b517SOri Kam 4309aee7a84SMoti Haimovsky /* Push VLAN action resource structure */ 4319aee7a84SMoti Haimovsky struct mlx5_flow_dv_push_vlan_action_resource { 4329aee7a84SMoti Haimovsky LIST_ENTRY(mlx5_flow_dv_push_vlan_action_resource) next; 4339aee7a84SMoti Haimovsky /* Pointer to next element. */ 4349aee7a84SMoti Haimovsky rte_atomic32_t refcnt; /**< Reference counter. */ 4359aee7a84SMoti Haimovsky void *action; /**< Direct verbs action object. */ 4369aee7a84SMoti Haimovsky uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */ 4379aee7a84SMoti Haimovsky rte_be32_t vlan_tag; /**< VLAN tag value. */ 4389aee7a84SMoti Haimovsky }; 4399aee7a84SMoti Haimovsky 440dd3c774fSViacheslav Ovsiienko /* Metadata register copy table entry. */ 441dd3c774fSViacheslav Ovsiienko struct mlx5_flow_mreg_copy_resource { 442dd3c774fSViacheslav Ovsiienko /* 443dd3c774fSViacheslav Ovsiienko * Hash list entry for copy table. 444dd3c774fSViacheslav Ovsiienko * - Key is 32/64-bit MARK action ID. 445dd3c774fSViacheslav Ovsiienko * - MUST be the first entry. 446dd3c774fSViacheslav Ovsiienko */ 447dd3c774fSViacheslav Ovsiienko struct mlx5_hlist_entry hlist_ent; 448dd3c774fSViacheslav Ovsiienko LIST_ENTRY(mlx5_flow_mreg_copy_resource) next; 449dd3c774fSViacheslav Ovsiienko /* List entry for device flows. */ 450dd3c774fSViacheslav Ovsiienko uint32_t refcnt; /* Reference counter. */ 451dd3c774fSViacheslav Ovsiienko uint32_t appcnt; /* Apply/Remove counter. */ 452dd3c774fSViacheslav Ovsiienko struct rte_flow *flow; /* Built flow for copy. */ 453dd3c774fSViacheslav Ovsiienko }; 454dd3c774fSViacheslav Ovsiienko 455860897d2SBing Zhao /* Table data structure of the hash organization. */ 456860897d2SBing Zhao struct mlx5_flow_tbl_data_entry { 457860897d2SBing Zhao struct mlx5_hlist_entry entry; 458e9e36e52SBing Zhao /**< hash list entry, 64-bits key inside. */ 459860897d2SBing Zhao struct mlx5_flow_tbl_resource tbl; 460e9e36e52SBing Zhao /**< flow table resource. */ 461e9e36e52SBing Zhao LIST_HEAD(matchers, mlx5_flow_dv_matcher) matchers; 462e9e36e52SBing Zhao /**< matchers' header associated with the flow table. */ 4636c1d9a64SBing Zhao struct mlx5_flow_dv_jump_tbl_resource jump; 4646c1d9a64SBing Zhao /**< jump resource, at most one for each table created. */ 465860897d2SBing Zhao }; 466860897d2SBing Zhao 46784c406e7SOri Kam /* Verbs specification header. */ 46884c406e7SOri Kam struct ibv_spec_header { 46984c406e7SOri Kam enum ibv_flow_spec_type type; 47084c406e7SOri Kam uint16_t size; 47184c406e7SOri Kam }; 47284c406e7SOri Kam 473e205c95fSViacheslav Ovsiienko struct mlx5_flow_rss { 474e205c95fSViacheslav Ovsiienko uint32_t level; 475e205c95fSViacheslav Ovsiienko uint32_t queue_num; /**< Number of entries in @p queue. */ 476e205c95fSViacheslav Ovsiienko uint64_t types; /**< Specific RSS hash types (see ETH_RSS_*). */ 477e205c95fSViacheslav Ovsiienko uint16_t (*queue)[]; /**< Destination queues to redirect traffic to. */ 478e205c95fSViacheslav Ovsiienko uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */ 479e205c95fSViacheslav Ovsiienko }; 480e205c95fSViacheslav Ovsiienko 481*c42f44bdSBing Zhao /** Device flow handle structure for DV mode only. */ 482*c42f44bdSBing Zhao struct mlx5_flow_handle_dv { 483*c42f44bdSBing Zhao /* Flow DV api: */ 484*c42f44bdSBing Zhao struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */ 485*c42f44bdSBing Zhao struct mlx5_flow_dv_encap_decap_resource *encap_decap; 486*c42f44bdSBing Zhao /**< Pointer to encap/decap resource in cache. */ 487*c42f44bdSBing Zhao struct mlx5_flow_dv_modify_hdr_resource *modify_hdr; 488*c42f44bdSBing Zhao /**< Pointer to modify header resource in cache. */ 489*c42f44bdSBing Zhao struct mlx5_flow_dv_jump_tbl_resource *jump; 490*c42f44bdSBing Zhao /**< Pointer to the jump action resource. */ 491*c42f44bdSBing Zhao struct mlx5_flow_dv_port_id_action_resource *port_id_action; 492*c42f44bdSBing Zhao /**< Pointer to port ID action resource. */ 493*c42f44bdSBing Zhao struct mlx5_vf_vlan vf_vlan; 494*c42f44bdSBing Zhao /**< Structure for VF VLAN workaround. */ 495*c42f44bdSBing Zhao struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res; 496*c42f44bdSBing Zhao /**< Pointer to push VLAN action resource in cache. */ 497*c42f44bdSBing Zhao struct mlx5_flow_dv_tag_resource *tag_resource; 498*c42f44bdSBing Zhao /**< pointer to the tag action. */ 499*c42f44bdSBing Zhao }; 500*c42f44bdSBing Zhao 501*c42f44bdSBing Zhao /** Device flow handle structure: used both for creating & destroying. */ 502*c42f44bdSBing Zhao struct mlx5_flow_handle { 5030ddd1143SYongseok Koh uint64_t layers; 50424663641SYongseok Koh /**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */ 505*c42f44bdSBing Zhao uint64_t act_flags; 506d85c7b5eSOri Kam /**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */ 507*c42f44bdSBing Zhao void *ib_flow; /**< Verbs flow pointer. */ 508*c42f44bdSBing Zhao struct mlx5_hrxq *hrxq; /**< Hash Rx queue object. */ 509*c42f44bdSBing Zhao struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */ 5108d72fa66SSuanming Mou union { 51171e254bcSViacheslav Ovsiienko uint32_t qrss_id; /**< Uniqie Q/RSS suffix subflow tag. */ 5129ea9b049SSuanming Mou uint32_t mtr_flow_id; /**< Unique meter match flow id. */ 5138d72fa66SSuanming Mou }; 514*c42f44bdSBing Zhao #ifdef HAVE_IBV_FLOW_DV_SUPPORT 515*c42f44bdSBing Zhao struct mlx5_flow_handle_dv dvh; 516*c42f44bdSBing Zhao #endif 517*c42f44bdSBing Zhao }; 518*c42f44bdSBing Zhao 519*c42f44bdSBing Zhao /* 520*c42f44bdSBing Zhao * Max number of actions per DV flow. 521*c42f44bdSBing Zhao * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED 522*c42f44bdSBing Zhao * in rdma-core file providers/mlx5/verbs.c. 523*c42f44bdSBing Zhao */ 524*c42f44bdSBing Zhao #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8 525*c42f44bdSBing Zhao 526*c42f44bdSBing Zhao /** Device flow structure only for DV flow creation. */ 527*c42f44bdSBing Zhao struct mlx5_flow_resource_dv { 528*c42f44bdSBing Zhao uint32_t group; /**< The group index. */ 529*c42f44bdSBing Zhao uint8_t transfer; /**< 1 if the flow is E-Switch flow. */ 530*c42f44bdSBing Zhao int actions_n; /**< number of actions. */ 531*c42f44bdSBing Zhao void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */ 532*c42f44bdSBing Zhao struct mlx5_flow_dv_match_params value; 533*c42f44bdSBing Zhao /**< Holds the value that the packet is compared to. */ 534*c42f44bdSBing Zhao }; 535*c42f44bdSBing Zhao 536*c42f44bdSBing Zhao /** Device flow structure only for Verbs flow creation. */ 537*c42f44bdSBing Zhao struct mlx5_flow_resource_verbs { 538*c42f44bdSBing Zhao unsigned int size; /**< Size of the attribute. */ 539*c42f44bdSBing Zhao struct ibv_flow_attr *attr; /**< Pointer to the Specification buffer. */ 540*c42f44bdSBing Zhao uint8_t *specs; /**< Pointer to the specifications. */ 541*c42f44bdSBing Zhao }; 542*c42f44bdSBing Zhao 543*c42f44bdSBing Zhao /** Device flow structure. */ 544*c42f44bdSBing Zhao struct mlx5_flow { 545*c42f44bdSBing Zhao LIST_ENTRY(mlx5_flow) next; /**< Pointer to next device flow. */ 546*c42f44bdSBing Zhao struct rte_flow *flow; /**< Pointer to the main flow. */ 547*c42f44bdSBing Zhao uint64_t hash_fields; /**< Verbs hash Rx queue hash fields. */ 548b67b4ecbSDekel Peled bool external; /**< true if the flow is created external to PMD. */ 549*c42f44bdSBing Zhao uint8_t ingress; /**< 1 if the flow is ingress. */ 550*c42f44bdSBing Zhao union { 551*c42f44bdSBing Zhao #ifdef HAVE_IBV_FLOW_DV_SUPPORT 552*c42f44bdSBing Zhao struct mlx5_flow_resource_dv dv; 553*c42f44bdSBing Zhao #endif 554*c42f44bdSBing Zhao struct mlx5_flow_resource_verbs verbs; 555*c42f44bdSBing Zhao }; 556*c42f44bdSBing Zhao struct mlx5_flow_handle handle; 55784c406e7SOri Kam }; 55884c406e7SOri Kam 55933e01809SSuanming Mou /* Flow meter state. */ 56033e01809SSuanming Mou #define MLX5_FLOW_METER_DISABLE 0 56133e01809SSuanming Mou #define MLX5_FLOW_METER_ENABLE 1 56233e01809SSuanming Mou 5633bd26b23SSuanming Mou #define MLX5_MAN_WIDTH 8 56446a5e6bcSSuanming Mou /* Modify this value if enum rte_mtr_color changes. */ 56546a5e6bcSSuanming Mou #define RTE_MTR_DROPPED RTE_COLORS 56646a5e6bcSSuanming Mou 5674dedc7c6SSuanming Mou /* Meter policer statistics */ 5684dedc7c6SSuanming Mou struct mlx5_flow_policer_stats { 5694dedc7c6SSuanming Mou struct mlx5_flow_counter *cnt[RTE_COLORS + 1]; 5704dedc7c6SSuanming Mou /**< Color counter, extra for drop. */ 5714dedc7c6SSuanming Mou uint64_t stats_mask; 5724dedc7c6SSuanming Mou /**< Statistics mask for the colors. */ 5734dedc7c6SSuanming Mou }; 5744dedc7c6SSuanming Mou 57546a5e6bcSSuanming Mou /* Meter table structure. */ 57646a5e6bcSSuanming Mou struct mlx5_meter_domain_info { 57746a5e6bcSSuanming Mou struct mlx5_flow_tbl_resource *tbl; 57846a5e6bcSSuanming Mou /**< Meter table. */ 57946a5e6bcSSuanming Mou void *any_matcher; 58046a5e6bcSSuanming Mou /**< Meter color not match default criteria. */ 58146a5e6bcSSuanming Mou void *color_matcher; 58246a5e6bcSSuanming Mou /**< Meter color match criteria. */ 58346a5e6bcSSuanming Mou void *jump_actn; 58446a5e6bcSSuanming Mou /**< Meter match action. */ 58546a5e6bcSSuanming Mou void *policer_rules[RTE_MTR_DROPPED + 1]; 58646a5e6bcSSuanming Mou /**< Meter policer for the match. */ 58746a5e6bcSSuanming Mou }; 58846a5e6bcSSuanming Mou 58946a5e6bcSSuanming Mou /* Meter table set for TX RX FDB. */ 59046a5e6bcSSuanming Mou struct mlx5_meter_domains_infos { 59146a5e6bcSSuanming Mou uint32_t ref_cnt; 59246a5e6bcSSuanming Mou /**< Table user count. */ 59346a5e6bcSSuanming Mou struct mlx5_meter_domain_info egress; 59446a5e6bcSSuanming Mou /**< TX meter table. */ 59546a5e6bcSSuanming Mou struct mlx5_meter_domain_info ingress; 59646a5e6bcSSuanming Mou /**< RX meter table. */ 59746a5e6bcSSuanming Mou struct mlx5_meter_domain_info transfer; 59846a5e6bcSSuanming Mou /**< FDB meter table. */ 59946a5e6bcSSuanming Mou void *drop_actn; 60046a5e6bcSSuanming Mou /**< Drop action as not matched. */ 6014dedc7c6SSuanming Mou void *count_actns[RTE_MTR_DROPPED + 1]; 6024dedc7c6SSuanming Mou /**< Counters for match and unmatched statistics. */ 60333e01809SSuanming Mou uint32_t fmp[MLX5_ST_SZ_DW(flow_meter_parameters)]; 60433e01809SSuanming Mou /**< Flow meter parameter. */ 60533e01809SSuanming Mou size_t fmp_size; 60633e01809SSuanming Mou /**< Flow meter parameter size. */ 60733e01809SSuanming Mou void *meter_action; 60833e01809SSuanming Mou /**< Flow meter action. */ 60946a5e6bcSSuanming Mou }; 61046a5e6bcSSuanming Mou 61146a5e6bcSSuanming Mou /* Meter parameter structure. */ 61246a5e6bcSSuanming Mou struct mlx5_flow_meter { 6133f373f35SSuanming Mou TAILQ_ENTRY(mlx5_flow_meter) next; 6143f373f35SSuanming Mou /**< Pointer to the next flow meter structure. */ 61546a5e6bcSSuanming Mou uint32_t meter_id; 61646a5e6bcSSuanming Mou /**< Meter id. */ 6173426add9SSuanming Mou struct rte_mtr_params params; 6183426add9SSuanming Mou /**< Meter rule parameters. */ 6193f373f35SSuanming Mou struct mlx5_flow_meter_profile *profile; 6203f373f35SSuanming Mou /**< Meter profile parameters. */ 621266e9f3dSSuanming Mou struct rte_flow_attr attr; 622266e9f3dSSuanming Mou /**< Flow attributes. */ 62346a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *mfts; 62446a5e6bcSSuanming Mou /**< Flow table created for this meter. */ 6254dedc7c6SSuanming Mou struct mlx5_flow_policer_stats policer_stats; 6264dedc7c6SSuanming Mou /**< Meter policer statistics. */ 62746a5e6bcSSuanming Mou uint32_t ref_cnt; 62846a5e6bcSSuanming Mou /**< Use count. */ 6293f373f35SSuanming Mou uint32_t active_state:1; 6303f373f35SSuanming Mou /**< Meter state. */ 6313f373f35SSuanming Mou uint32_t shared:1; 6323f373f35SSuanming Mou /**< Meter shared or not. */ 63346a5e6bcSSuanming Mou }; 6343bd26b23SSuanming Mou 6353bd26b23SSuanming Mou /* RFC2697 parameter structure. */ 6363bd26b23SSuanming Mou struct mlx5_flow_meter_srtcm_rfc2697_prm { 6373bd26b23SSuanming Mou /* green_saturation_value = cbs_mantissa * 2^cbs_exponent */ 6383bd26b23SSuanming Mou uint32_t cbs_exponent:5; 6393bd26b23SSuanming Mou uint32_t cbs_mantissa:8; 6403bd26b23SSuanming Mou /* cir = 8G * cir_mantissa * 1/(2^cir_exponent) Bytes/Sec */ 6413bd26b23SSuanming Mou uint32_t cir_exponent:5; 6423bd26b23SSuanming Mou uint32_t cir_mantissa:8; 6433bd26b23SSuanming Mou /* yellow _saturation_value = ebs_mantissa * 2^ebs_exponent */ 6443bd26b23SSuanming Mou uint32_t ebs_exponent:5; 6453bd26b23SSuanming Mou uint32_t ebs_mantissa:8; 6463bd26b23SSuanming Mou }; 6473bd26b23SSuanming Mou 6483bd26b23SSuanming Mou /* Flow meter profile structure. */ 6493bd26b23SSuanming Mou struct mlx5_flow_meter_profile { 6503bd26b23SSuanming Mou TAILQ_ENTRY(mlx5_flow_meter_profile) next; 6513bd26b23SSuanming Mou /**< Pointer to the next flow meter structure. */ 6523bd26b23SSuanming Mou uint32_t meter_profile_id; /**< Profile id. */ 6533bd26b23SSuanming Mou struct rte_mtr_meter_profile profile; /**< Profile detail. */ 6543bd26b23SSuanming Mou union { 6553bd26b23SSuanming Mou struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm; 6563bd26b23SSuanming Mou /**< srtcm_rfc2697 struct. */ 6573bd26b23SSuanming Mou }; 6583bd26b23SSuanming Mou uint32_t ref_cnt; /**< Use count. */ 6593bd26b23SSuanming Mou }; 6603bd26b23SSuanming Mou 66184c406e7SOri Kam /* Flow structure. */ 66284c406e7SOri Kam struct rte_flow { 66384c406e7SOri Kam TAILQ_ENTRY(rte_flow) next; /**< Pointer to the next flow structure. */ 6644f84a197SOri Kam enum mlx5_flow_drv_type drv_type; /**< Driver type. */ 665e205c95fSViacheslav Ovsiienko struct mlx5_flow_rss rss; /**< RSS context. */ 66684c406e7SOri Kam struct mlx5_flow_counter *counter; /**< Holds flow counter. */ 667dd3c774fSViacheslav Ovsiienko struct mlx5_flow_mreg_copy_resource *mreg_copy; 668dd3c774fSViacheslav Ovsiienko /**< pointer to metadata register copy table resource. */ 669266e9f3dSSuanming Mou struct mlx5_flow_meter *meter; /**< Holds flow meter. */ 67084c406e7SOri Kam LIST_HEAD(dev_flows, mlx5_flow) dev_flows; 67184c406e7SOri Kam /**< Device flows that are part of the flow. */ 6722720f833SYongseok Koh struct mlx5_fdir *fdir; /**< Pointer to associated FDIR if any. */ 673d85c7b5eSOri Kam uint32_t hairpin_flow_id; /**< The flow id used for hairpin. */ 674dd3c774fSViacheslav Ovsiienko uint32_t copy_applied:1; /**< The MARK copy Flow os applied. */ 67584c406e7SOri Kam }; 6762720f833SYongseok Koh 67784c406e7SOri Kam typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev, 67884c406e7SOri Kam const struct rte_flow_attr *attr, 67984c406e7SOri Kam const struct rte_flow_item items[], 68084c406e7SOri Kam const struct rte_flow_action actions[], 681b67b4ecbSDekel Peled bool external, 68284c406e7SOri Kam struct rte_flow_error *error); 68384c406e7SOri Kam typedef struct mlx5_flow *(*mlx5_flow_prepare_t) 68484c406e7SOri Kam (const struct rte_flow_attr *attr, const struct rte_flow_item items[], 685c1cfb132SYongseok Koh const struct rte_flow_action actions[], struct rte_flow_error *error); 68684c406e7SOri Kam typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev, 68784c406e7SOri Kam struct mlx5_flow *dev_flow, 68884c406e7SOri Kam const struct rte_flow_attr *attr, 68984c406e7SOri Kam const struct rte_flow_item items[], 69084c406e7SOri Kam const struct rte_flow_action actions[], 69184c406e7SOri Kam struct rte_flow_error *error); 69284c406e7SOri Kam typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow, 69384c406e7SOri Kam struct rte_flow_error *error); 69484c406e7SOri Kam typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev, 69584c406e7SOri Kam struct rte_flow *flow); 69684c406e7SOri Kam typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev, 69784c406e7SOri Kam struct rte_flow *flow); 698684dafe7SMoti Haimovsky typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev, 699684dafe7SMoti Haimovsky struct rte_flow *flow, 700684dafe7SMoti Haimovsky const struct rte_flow_action *actions, 701684dafe7SMoti Haimovsky void *data, 702684dafe7SMoti Haimovsky struct rte_flow_error *error); 70346a5e6bcSSuanming Mou typedef struct mlx5_meter_domains_infos *(*mlx5_flow_create_mtr_tbls_t) 7044dedc7c6SSuanming Mou (struct rte_eth_dev *dev, 7054dedc7c6SSuanming Mou const struct mlx5_flow_meter *fm); 70646a5e6bcSSuanming Mou typedef int (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev, 70746a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *tbls); 7083426add9SSuanming Mou typedef int (*mlx5_flow_create_policer_rules_t) 7093426add9SSuanming Mou (struct rte_eth_dev *dev, 7103426add9SSuanming Mou struct mlx5_flow_meter *fm, 7113426add9SSuanming Mou const struct rte_flow_attr *attr); 7123426add9SSuanming Mou typedef int (*mlx5_flow_destroy_policer_rules_t) 7133426add9SSuanming Mou (struct rte_eth_dev *dev, 7143426add9SSuanming Mou const struct mlx5_flow_meter *fm, 7153426add9SSuanming Mou const struct rte_flow_attr *attr); 716e189f55cSSuanming Mou typedef struct mlx5_flow_counter * (*mlx5_flow_counter_alloc_t) 717e189f55cSSuanming Mou (struct rte_eth_dev *dev); 718e189f55cSSuanming Mou typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev, 719e189f55cSSuanming Mou struct mlx5_flow_counter *cnt); 720e189f55cSSuanming Mou typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev, 721e189f55cSSuanming Mou struct mlx5_flow_counter *cnt, 722e189f55cSSuanming Mou bool clear, uint64_t *pkts, 723e189f55cSSuanming Mou uint64_t *bytes); 72484c406e7SOri Kam struct mlx5_flow_driver_ops { 72584c406e7SOri Kam mlx5_flow_validate_t validate; 72684c406e7SOri Kam mlx5_flow_prepare_t prepare; 72784c406e7SOri Kam mlx5_flow_translate_t translate; 72884c406e7SOri Kam mlx5_flow_apply_t apply; 72984c406e7SOri Kam mlx5_flow_remove_t remove; 73084c406e7SOri Kam mlx5_flow_destroy_t destroy; 731684dafe7SMoti Haimovsky mlx5_flow_query_t query; 73246a5e6bcSSuanming Mou mlx5_flow_create_mtr_tbls_t create_mtr_tbls; 73346a5e6bcSSuanming Mou mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls; 7343426add9SSuanming Mou mlx5_flow_create_policer_rules_t create_policer_rules; 7353426add9SSuanming Mou mlx5_flow_destroy_policer_rules_t destroy_policer_rules; 736e189f55cSSuanming Mou mlx5_flow_counter_alloc_t counter_alloc; 737e189f55cSSuanming Mou mlx5_flow_counter_free_t counter_free; 738e189f55cSSuanming Mou mlx5_flow_counter_query_t counter_query; 73984c406e7SOri Kam }; 74084c406e7SOri Kam 7413e8edd0eSViacheslav Ovsiienko 742f15db67dSMatan Azrad #define MLX5_CNT_CONTAINER(sh, batch, thread) (&(sh)->cmng.ccont \ 743f15db67dSMatan Azrad [(((sh)->cmng.mhi[batch] >> (thread)) & 0x1) * 2 + (batch)]) 744f15db67dSMatan Azrad #define MLX5_CNT_CONTAINER_UNUSED(sh, batch, thread) (&(sh)->cmng.ccont \ 745f15db67dSMatan Azrad [(~((sh)->cmng.mhi[batch] >> (thread)) & 0x1) * 2 + (batch)]) 746f15db67dSMatan Azrad 74784c406e7SOri Kam /* mlx5_flow.c */ 74884c406e7SOri Kam 74930a3687dSSuanming Mou struct mlx5_flow_id_pool *mlx5_flow_id_pool_alloc(uint32_t max_id); 750830d2091SOri Kam void mlx5_flow_id_pool_release(struct mlx5_flow_id_pool *pool); 751830d2091SOri Kam uint32_t mlx5_flow_id_get(struct mlx5_flow_id_pool *pool, uint32_t *id); 752830d2091SOri Kam uint32_t mlx5_flow_id_release(struct mlx5_flow_id_pool *pool, 753830d2091SOri Kam uint32_t id); 754b67b4ecbSDekel Peled int mlx5_flow_group_to_table(const struct rte_flow_attr *attributes, 755fbde4331SMatan Azrad bool external, uint32_t group, bool fdb_def_rule, 756fbde4331SMatan Azrad uint32_t *table, struct rte_flow_error *error); 757fc2c498cSOri Kam uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow *dev_flow, int tunnel, 7580ddd1143SYongseok Koh uint64_t layer_types, 759fc2c498cSOri Kam uint64_t hash_fields); 76084c406e7SOri Kam uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority, 76184c406e7SOri Kam uint32_t subpriority); 76299d49f47SMatan Azrad int mlx5_flow_get_reg_id(struct rte_eth_dev *dev, 7633e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name feature, 7643e8edd0eSViacheslav Ovsiienko uint32_t id, 7653e8edd0eSViacheslav Ovsiienko struct rte_flow_error *error); 766e4fcdcd6SMoti Haimovsky const struct rte_flow_action *mlx5_flow_find_action 767e4fcdcd6SMoti Haimovsky (const struct rte_flow_action *actions, 768e4fcdcd6SMoti Haimovsky enum rte_flow_action_type action); 76984c406e7SOri Kam int mlx5_flow_validate_action_count(struct rte_eth_dev *dev, 7703e9fa079SDekel Peled const struct rte_flow_attr *attr, 77184c406e7SOri Kam struct rte_flow_error *error); 77284c406e7SOri Kam int mlx5_flow_validate_action_drop(uint64_t action_flags, 7733e9fa079SDekel Peled const struct rte_flow_attr *attr, 77484c406e7SOri Kam struct rte_flow_error *error); 77584c406e7SOri Kam int mlx5_flow_validate_action_flag(uint64_t action_flags, 7763e9fa079SDekel Peled const struct rte_flow_attr *attr, 77784c406e7SOri Kam struct rte_flow_error *error); 77884c406e7SOri Kam int mlx5_flow_validate_action_mark(const struct rte_flow_action *action, 77984c406e7SOri Kam uint64_t action_flags, 7803e9fa079SDekel Peled const struct rte_flow_attr *attr, 78184c406e7SOri Kam struct rte_flow_error *error); 78284c406e7SOri Kam int mlx5_flow_validate_action_queue(const struct rte_flow_action *action, 78384c406e7SOri Kam uint64_t action_flags, 78484c406e7SOri Kam struct rte_eth_dev *dev, 7853e9fa079SDekel Peled const struct rte_flow_attr *attr, 78684c406e7SOri Kam struct rte_flow_error *error); 78784c406e7SOri Kam int mlx5_flow_validate_action_rss(const struct rte_flow_action *action, 78884c406e7SOri Kam uint64_t action_flags, 78984c406e7SOri Kam struct rte_eth_dev *dev, 7903e9fa079SDekel Peled const struct rte_flow_attr *attr, 7911183f12fSOri Kam uint64_t item_flags, 79284c406e7SOri Kam struct rte_flow_error *error); 79384c406e7SOri Kam int mlx5_flow_validate_attributes(struct rte_eth_dev *dev, 79484c406e7SOri Kam const struct rte_flow_attr *attributes, 79584c406e7SOri Kam struct rte_flow_error *error); 7966bd7fbd0SDekel Peled int mlx5_flow_item_acceptable(const struct rte_flow_item *item, 7976bd7fbd0SDekel Peled const uint8_t *mask, 7986bd7fbd0SDekel Peled const uint8_t *nic_mask, 7996bd7fbd0SDekel Peled unsigned int size, 8006bd7fbd0SDekel Peled struct rte_flow_error *error); 80184c406e7SOri Kam int mlx5_flow_validate_item_eth(const struct rte_flow_item *item, 80284c406e7SOri Kam uint64_t item_flags, 80384c406e7SOri Kam struct rte_flow_error *error); 80484c406e7SOri Kam int mlx5_flow_validate_item_gre(const struct rte_flow_item *item, 80584c406e7SOri Kam uint64_t item_flags, 80684c406e7SOri Kam uint8_t target_protocol, 80784c406e7SOri Kam struct rte_flow_error *error); 808a7a03655SXiaoyu Min int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item, 809a7a03655SXiaoyu Min uint64_t item_flags, 810a7a03655SXiaoyu Min const struct rte_flow_item *gre_item, 811a7a03655SXiaoyu Min struct rte_flow_error *error); 81284c406e7SOri Kam int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item, 813ed4c5247SShahaf Shuler uint64_t item_flags, 814fba32130SXiaoyu Min uint64_t last_item, 815fba32130SXiaoyu Min uint16_t ether_type, 81655c61fa7SViacheslav Ovsiienko const struct rte_flow_item_ipv4 *acc_mask, 81784c406e7SOri Kam struct rte_flow_error *error); 81884c406e7SOri Kam int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item, 81984c406e7SOri Kam uint64_t item_flags, 820fba32130SXiaoyu Min uint64_t last_item, 821fba32130SXiaoyu Min uint16_t ether_type, 82255c61fa7SViacheslav Ovsiienko const struct rte_flow_item_ipv6 *acc_mask, 82384c406e7SOri Kam struct rte_flow_error *error); 82438f7efaaSDekel Peled int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev, 82538f7efaaSDekel Peled const struct rte_flow_item *item, 82684c406e7SOri Kam uint64_t item_flags, 82738f7efaaSDekel Peled uint64_t prev_layer, 82884c406e7SOri Kam struct rte_flow_error *error); 82984c406e7SOri Kam int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item, 83084c406e7SOri Kam uint64_t item_flags, 83184c406e7SOri Kam uint8_t target_protocol, 83292378c2bSMoti Haimovsky const struct rte_flow_item_tcp *flow_mask, 83384c406e7SOri Kam struct rte_flow_error *error); 83484c406e7SOri Kam int mlx5_flow_validate_item_udp(const struct rte_flow_item *item, 83584c406e7SOri Kam uint64_t item_flags, 83684c406e7SOri Kam uint8_t target_protocol, 83784c406e7SOri Kam struct rte_flow_error *error); 83884c406e7SOri Kam int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item, 839ed4c5247SShahaf Shuler uint64_t item_flags, 840dfedf3e3SViacheslav Ovsiienko struct rte_eth_dev *dev, 84184c406e7SOri Kam struct rte_flow_error *error); 84284c406e7SOri Kam int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item, 84384c406e7SOri Kam uint64_t item_flags, 84484c406e7SOri Kam struct rte_flow_error *error); 84584c406e7SOri Kam int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item, 84684c406e7SOri Kam uint64_t item_flags, 84784c406e7SOri Kam struct rte_eth_dev *dev, 84884c406e7SOri Kam struct rte_flow_error *error); 849d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item, 850d53aa89aSXiaoyu Min uint64_t item_flags, 851d53aa89aSXiaoyu Min uint8_t target_protocol, 852d53aa89aSXiaoyu Min struct rte_flow_error *error); 853d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item, 854d53aa89aSXiaoyu Min uint64_t item_flags, 855d53aa89aSXiaoyu Min uint8_t target_protocol, 856d53aa89aSXiaoyu Min struct rte_flow_error *error); 857ea81c1b8SDekel Peled int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item, 858ea81c1b8SDekel Peled uint64_t item_flags, 859ea81c1b8SDekel Peled uint8_t target_protocol, 860ea81c1b8SDekel Peled struct rte_flow_error *error); 861e59a5dbcSMoti Haimovsky int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item, 862e59a5dbcSMoti Haimovsky uint64_t item_flags, 863e59a5dbcSMoti Haimovsky struct rte_eth_dev *dev, 864e59a5dbcSMoti Haimovsky struct rte_flow_error *error); 86546a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *mlx5_flow_create_mtr_tbls 8664dedc7c6SSuanming Mou (struct rte_eth_dev *dev, 8674dedc7c6SSuanming Mou const struct mlx5_flow_meter *fm); 86846a5e6bcSSuanming Mou int mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev, 86946a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *tbl); 8703426add9SSuanming Mou int mlx5_flow_create_policer_rules(struct rte_eth_dev *dev, 8713426add9SSuanming Mou struct mlx5_flow_meter *fm, 8723426add9SSuanming Mou const struct rte_flow_attr *attr); 8733426add9SSuanming Mou int mlx5_flow_destroy_policer_rules(struct rte_eth_dev *dev, 8743426add9SSuanming Mou struct mlx5_flow_meter *fm, 8753426add9SSuanming Mou const struct rte_flow_attr *attr); 87602e76468SSuanming Mou int mlx5_flow_meter_flush(struct rte_eth_dev *dev, 87702e76468SSuanming Mou struct rte_mtr_error *error); 87884c406e7SOri Kam #endif /* RTE_PMD_MLX5_FLOW_H_ */ 879