xref: /dpdk/drivers/net/mlx5/mlx5_flow.h (revision ae2927cd26e93077bc827f95b3e436e1aa63b1ba)
184c406e7SOri Kam /* SPDX-License-Identifier: BSD-3-Clause
284c406e7SOri Kam  * Copyright 2018 Mellanox Technologies, Ltd
384c406e7SOri Kam  */
484c406e7SOri Kam 
584c406e7SOri Kam #ifndef RTE_PMD_MLX5_FLOW_H_
684c406e7SOri Kam #define RTE_PMD_MLX5_FLOW_H_
784c406e7SOri Kam 
884c406e7SOri Kam #include <netinet/in.h>
984c406e7SOri Kam #include <sys/queue.h>
1084c406e7SOri Kam #include <stdalign.h>
1184c406e7SOri Kam #include <stdint.h>
1284c406e7SOri Kam #include <string.h>
1384c406e7SOri Kam 
14f15db67dSMatan Azrad #include <rte_alarm.h>
153bd26b23SSuanming Mou #include <rte_mtr.h>
16f15db67dSMatan Azrad 
179d60f545SOphir Munk #include <mlx5_glue.h>
187b4f1e6bSMatan Azrad #include <mlx5_prm.h>
197b4f1e6bSMatan Azrad 
20f5bf91deSMoti Haimovsky #include "mlx5.h"
21f5bf91deSMoti Haimovsky 
2270d84dc7SOri Kam /* Private rte flow items. */
2370d84dc7SOri Kam enum mlx5_rte_flow_item_type {
2470d84dc7SOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN,
2570d84dc7SOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_TAG,
263c84f34eSOri Kam 	MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE,
2750f576d6SSuanming Mou 	MLX5_RTE_FLOW_ITEM_TYPE_VLAN,
284ec6360dSGregory Etelson 	MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL,
2970d84dc7SOri Kam };
3070d84dc7SOri Kam 
31baf516beSViacheslav Ovsiienko /* Private (internal) rte flow actions. */
3270d84dc7SOri Kam enum mlx5_rte_flow_action_type {
3370d84dc7SOri Kam 	MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN,
3470d84dc7SOri Kam 	MLX5_RTE_FLOW_ACTION_TYPE_TAG,
35dd3c774fSViacheslav Ovsiienko 	MLX5_RTE_FLOW_ACTION_TYPE_MARK,
36baf516beSViacheslav Ovsiienko 	MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG,
373c78124fSShiri Kuzin 	MLX5_RTE_FLOW_ACTION_TYPE_DEFAULT_MISS,
384ec6360dSGregory Etelson 	MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET,
3981073e1fSMatan Azrad 	MLX5_RTE_FLOW_ACTION_TYPE_AGE,
4070d84dc7SOri Kam };
4170d84dc7SOri Kam 
424a42ac1fSMatan Azrad #define MLX5_SHARED_ACTION_TYPE_OFFSET 30
434a42ac1fSMatan Azrad 
444a42ac1fSMatan Azrad enum {
454a42ac1fSMatan Azrad 	MLX5_SHARED_ACTION_TYPE_RSS,
4681073e1fSMatan Azrad 	MLX5_SHARED_ACTION_TYPE_AGE,
474a42ac1fSMatan Azrad };
484a42ac1fSMatan Azrad 
4970d84dc7SOri Kam /* Matches on selected register. */
5070d84dc7SOri Kam struct mlx5_rte_flow_item_tag {
51baf516beSViacheslav Ovsiienko 	enum modify_reg id;
52cff811c7SViacheslav Ovsiienko 	uint32_t data;
5370d84dc7SOri Kam };
5470d84dc7SOri Kam 
5570d84dc7SOri Kam /* Modify selected register. */
5670d84dc7SOri Kam struct mlx5_rte_flow_action_set_tag {
57baf516beSViacheslav Ovsiienko 	enum modify_reg id;
58cff811c7SViacheslav Ovsiienko 	uint32_t data;
5970d84dc7SOri Kam };
6070d84dc7SOri Kam 
61baf516beSViacheslav Ovsiienko struct mlx5_flow_action_copy_mreg {
62baf516beSViacheslav Ovsiienko 	enum modify_reg dst;
63baf516beSViacheslav Ovsiienko 	enum modify_reg src;
64baf516beSViacheslav Ovsiienko };
65baf516beSViacheslav Ovsiienko 
663c84f34eSOri Kam /* Matches on source queue. */
673c84f34eSOri Kam struct mlx5_rte_flow_item_tx_queue {
683c84f34eSOri Kam 	uint32_t queue;
693c84f34eSOri Kam };
703c84f34eSOri Kam 
713e8edd0eSViacheslav Ovsiienko /* Feature name to allocate metadata register. */
723e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name {
733e8edd0eSViacheslav Ovsiienko 	MLX5_HAIRPIN_RX,
743e8edd0eSViacheslav Ovsiienko 	MLX5_HAIRPIN_TX,
753e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_RX,
763e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_TX,
773e8edd0eSViacheslav Ovsiienko 	MLX5_METADATA_FDB,
783e8edd0eSViacheslav Ovsiienko 	MLX5_FLOW_MARK,
793e8edd0eSViacheslav Ovsiienko 	MLX5_APP_TAG,
803e8edd0eSViacheslav Ovsiienko 	MLX5_COPY_MARK,
8127efd5deSSuanming Mou 	MLX5_MTR_COLOR,
8227efd5deSSuanming Mou 	MLX5_MTR_SFX,
8331ef2982SDekel Peled 	MLX5_ASO_FLOW_HIT,
843e8edd0eSViacheslav Ovsiienko };
853e8edd0eSViacheslav Ovsiienko 
868bb81f26SXueming Li /* Default queue number. */
878bb81f26SXueming Li #define MLX5_RSSQ_DEFAULT_NUM 16
888bb81f26SXueming Li 
8984c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0)
9084c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1)
9184c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2)
9284c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3)
9384c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4)
9484c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5)
9584c406e7SOri Kam 
9684c406e7SOri Kam /* Pattern inner Layer bits. */
9784c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6)
9884c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7)
9984c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8)
10084c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9)
10184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10)
10284c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11)
10384c406e7SOri Kam 
10484c406e7SOri Kam /* Pattern tunnel Layer bits. */
10584c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN (1u << 12)
10684c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13)
10784c406e7SOri Kam #define MLX5_FLOW_LAYER_GRE (1u << 14)
10884c406e7SOri Kam #define MLX5_FLOW_LAYER_MPLS (1u << 15)
109ea81c1b8SDekel Peled /* List of tunnel Layer bits continued below. */
11084c406e7SOri Kam 
1116bd7fbd0SDekel Peled /* General pattern items bits. */
1126bd7fbd0SDekel Peled #define MLX5_FLOW_ITEM_METADATA (1u << 16)
1132e4c987aSOri Kam #define MLX5_FLOW_ITEM_PORT_ID (1u << 17)
11470d84dc7SOri Kam #define MLX5_FLOW_ITEM_TAG (1u << 18)
11555deee17SViacheslav Ovsiienko #define MLX5_FLOW_ITEM_MARK (1u << 19)
1166bd7fbd0SDekel Peled 
117d53aa89aSXiaoyu Min /* Pattern MISC bits. */
11820ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP (1u << 20)
11920ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP6 (1u << 21)
12020ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22)
121d53aa89aSXiaoyu Min 
122ea81c1b8SDekel Peled /* Pattern tunnel Layer bits (continued). */
12320ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPIP (1u << 23)
12420ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24)
12520ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_NVGRE (1u << 25)
12620ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GENEVE (1u << 26)
1275e33bebdSXiaoyu Min 
1283c84f34eSOri Kam /* Queue items. */
12920ac7966SXiaoyu Min #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27)
1303c84f34eSOri Kam 
131f31d7a01SDekel Peled /* Pattern tunnel Layer bits (continued). */
132f31d7a01SDekel Peled #define MLX5_FLOW_LAYER_GTP (1u << 28)
133f31d7a01SDekel Peled 
134c7eca236SBing Zhao /* Pattern eCPRI Layer bit. */
135c7eca236SBing Zhao #define MLX5_FLOW_LAYER_ECPRI (UINT64_C(1) << 29)
136c7eca236SBing Zhao 
1370e5a0d8fSDekel Peled /* IPv6 Fragment Extension Header bit. */
1380e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_OUTER_L3_IPV6_FRAG_EXT (1u << 30)
1390e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_INNER_L3_IPV6_FRAG_EXT (1u << 31)
1400e5a0d8fSDekel Peled 
1412c9f9617SShiri Kuzin /* Pattern tunnel Layer bits (continued). */
142f7239fceSShiri Kuzin #define MLX5_FLOW_LAYER_GENEVE_OPT (UINT64_C(1) << 32)
1432c9f9617SShiri Kuzin #define MLX5_FLOW_LAYER_GTP_PSC (UINT64_C(1) << 33)
1442c9f9617SShiri Kuzin 
14584c406e7SOri Kam /* Outer Masks. */
14684c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3 \
14784c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6)
14884c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4 \
14984c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP)
15084c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER \
15184c406e7SOri Kam 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \
15284c406e7SOri Kam 	 MLX5_FLOW_LAYER_OUTER_L4)
15384c406e7SOri Kam 
15484c406e7SOri Kam /* Tunnel Masks. */
15584c406e7SOri Kam #define MLX5_FLOW_LAYER_TUNNEL \
15684c406e7SOri Kam 	(MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \
157ea81c1b8SDekel Peled 	 MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \
158e59a5dbcSMoti Haimovsky 	 MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \
159f31d7a01SDekel Peled 	 MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP)
16084c406e7SOri Kam 
16184c406e7SOri Kam /* Inner Masks. */
16284c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3 \
16384c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
16484c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4 \
16584c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP)
16684c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER \
16784c406e7SOri Kam 	(MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \
16884c406e7SOri Kam 	 MLX5_FLOW_LAYER_INNER_L4)
16984c406e7SOri Kam 
1704bb14c83SDekel Peled /* Layer Masks. */
1714bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L2 \
1724bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2)
1734bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV4 \
1744bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4)
1754bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV6 \
1764bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6)
1774bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3 \
1784bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6)
1794bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L4 \
1804bb14c83SDekel Peled 	(MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4)
1814bb14c83SDekel Peled 
18284c406e7SOri Kam /* Actions */
18384c406e7SOri Kam #define MLX5_FLOW_ACTION_DROP (1u << 0)
18484c406e7SOri Kam #define MLX5_FLOW_ACTION_QUEUE (1u << 1)
18584c406e7SOri Kam #define MLX5_FLOW_ACTION_RSS (1u << 2)
18684c406e7SOri Kam #define MLX5_FLOW_ACTION_FLAG (1u << 3)
18784c406e7SOri Kam #define MLX5_FLOW_ACTION_MARK (1u << 4)
18884c406e7SOri Kam #define MLX5_FLOW_ACTION_COUNT (1u << 5)
18957123c00SYongseok Koh #define MLX5_FLOW_ACTION_PORT_ID (1u << 6)
19057123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7)
19157123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8)
19257123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9)
19357123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10)
1942ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11)
1952ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12)
1962ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13)
1972ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14)
1982ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15)
1992ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16)
20031fda518SYongseok Koh #define MLX5_FLOW_ACTION_JUMP (1u << 17)
201a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TTL (1u << 18)
202a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19)
20376046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20)
20476046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21)
20506387be8SMatan Azrad #define MLX5_FLOW_ACTION_ENCAP (1u << 22)
20606387be8SMatan Azrad #define MLX5_FLOW_ACTION_DECAP (1u << 23)
20706387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24)
20806387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25)
20906387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26)
21006387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27)
21106387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28)
21206387be8SMatan Azrad #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29)
21306387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_META (1ull << 30)
21406387be8SMatan Azrad #define MLX5_FLOW_ACTION_METER (1ull << 31)
21506387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32)
21606387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33)
217fa2d01c8SDong Zhou #define MLX5_FLOW_ACTION_AGE (1ull << 34)
2183c78124fSShiri Kuzin #define MLX5_FLOW_ACTION_DEFAULT_MISS (1ull << 35)
21996b1f027SJiawei Wang #define MLX5_FLOW_ACTION_SAMPLE (1ull << 36)
2204ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_SET (1ull << 37)
2214ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_MATCH (1ull << 38)
22284c406e7SOri Kam 
22384c406e7SOri Kam #define MLX5_FLOW_FATE_ACTIONS \
224684b9a1bSOri Kam 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \
2253c78124fSShiri Kuzin 	 MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP | \
2263c78124fSShiri Kuzin 	 MLX5_FLOW_ACTION_DEFAULT_MISS)
22784c406e7SOri Kam 
2282e4c987aSOri Kam #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \
2292e4c987aSOri Kam 	(MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \
2302e4c987aSOri Kam 	 MLX5_FLOW_ACTION_JUMP)
2312e4c987aSOri Kam 
2324b8727f0SDekel Peled 
2334bb14c83SDekel Peled #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \
2344bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV4_DST | \
2354bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV6_SRC | \
2364bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_IPV6_DST | \
2374bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TP_SRC | \
2384bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TP_DST | \
2394bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_TTL | \
2404bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_DEC_TTL | \
2414bb14c83SDekel Peled 				      MLX5_FLOW_ACTION_SET_MAC_SRC | \
242585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_SET_MAC_DST | \
243585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_INC_TCP_SEQ | \
244585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_DEC_TCP_SEQ | \
245585b99fbSDekel Peled 				      MLX5_FLOW_ACTION_INC_TCP_ACK | \
2465f163d52SMoti Haimovsky 				      MLX5_FLOW_ACTION_DEC_TCP_ACK | \
24770d84dc7SOri Kam 				      MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \
24855deee17SViacheslav Ovsiienko 				      MLX5_FLOW_ACTION_SET_TAG | \
249fcc8d2f7SViacheslav Ovsiienko 				      MLX5_FLOW_ACTION_MARK_EXT | \
2506f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_META | \
2516f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_IPV4_DSCP | \
2526f26e604SSuanming Mou 				      MLX5_FLOW_ACTION_SET_IPV6_DSCP)
2534bb14c83SDekel Peled 
2549aee7a84SMoti Haimovsky #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \
2559aee7a84SMoti Haimovsky 				MLX5_FLOW_ACTION_OF_PUSH_VLAN)
25606387be8SMatan Azrad 
25706387be8SMatan Azrad #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP)
25806387be8SMatan Azrad 
25984c406e7SOri Kam #ifndef IPPROTO_MPLS
26084c406e7SOri Kam #define IPPROTO_MPLS 137
26184c406e7SOri Kam #endif
26284c406e7SOri Kam 
263d1abe664SDekel Peled /* UDP port number for MPLS */
264d1abe664SDekel Peled #define MLX5_UDP_PORT_MPLS 6635
265d1abe664SDekel Peled 
266fc2c498cSOri Kam /* UDP port numbers for VxLAN. */
267fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN 4789
268fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN_GPE 4790
269fc2c498cSOri Kam 
270e59a5dbcSMoti Haimovsky /* UDP port numbers for GENEVE. */
271e59a5dbcSMoti Haimovsky #define MLX5_UDP_PORT_GENEVE 6081
272e59a5dbcSMoti Haimovsky 
27384c406e7SOri Kam /* Priority reserved for default flows. */
27484c406e7SOri Kam #define MLX5_FLOW_PRIO_RSVD ((uint32_t)-1)
27584c406e7SOri Kam 
27684c406e7SOri Kam /*
27784c406e7SOri Kam  * Number of sub priorities.
27884c406e7SOri Kam  * For each kind of pattern matching i.e. L2, L3, L4 to have a correct
27984c406e7SOri Kam  * matching on the NIC (firmware dependent) L4 most have the higher priority
28084c406e7SOri Kam  * followed by L3 and ending with L2.
28184c406e7SOri Kam  */
28284c406e7SOri Kam #define MLX5_PRIORITY_MAP_L2 2
28384c406e7SOri Kam #define MLX5_PRIORITY_MAP_L3 1
28484c406e7SOri Kam #define MLX5_PRIORITY_MAP_L4 0
28584c406e7SOri Kam #define MLX5_PRIORITY_MAP_MAX 3
28684c406e7SOri Kam 
287fc2c498cSOri Kam /* Valid layer type for IPV4 RSS. */
288fc2c498cSOri Kam #define MLX5_IPV4_LAYER_TYPES \
289fc2c498cSOri Kam 	(ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \
290fc2c498cSOri Kam 	 ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \
291fc2c498cSOri Kam 	 ETH_RSS_NONFRAG_IPV4_OTHER)
292fc2c498cSOri Kam 
293fc2c498cSOri Kam /* IBV hash source bits  for IPV4. */
294fc2c498cSOri Kam #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
295fc2c498cSOri Kam 
296fc2c498cSOri Kam /* Valid layer type for IPV6 RSS. */
297fc2c498cSOri Kam #define MLX5_IPV6_LAYER_TYPES \
298fc2c498cSOri Kam 	(ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \
299fc2c498cSOri Kam 	 ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX  | ETH_RSS_IPV6_TCP_EX | \
300fc2c498cSOri Kam 	 ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER)
301fc2c498cSOri Kam 
302fc2c498cSOri Kam /* IBV hash source bits  for IPV6. */
303fc2c498cSOri Kam #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
304fc2c498cSOri Kam 
305c3e33304SDekel Peled /* IBV hash bits for L3 SRC. */
306c3e33304SDekel Peled #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6)
307c3e33304SDekel Peled 
308c3e33304SDekel Peled /* IBV hash bits for L3 DST. */
309c3e33304SDekel Peled #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6)
310c3e33304SDekel Peled 
311c3e33304SDekel Peled /* IBV hash bits for TCP. */
312c3e33304SDekel Peled #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
313c3e33304SDekel Peled 			      IBV_RX_HASH_DST_PORT_TCP)
314c3e33304SDekel Peled 
315c3e33304SDekel Peled /* IBV hash bits for UDP. */
316c3e33304SDekel Peled #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \
317c3e33304SDekel Peled 			      IBV_RX_HASH_DST_PORT_UDP)
318c3e33304SDekel Peled 
319c3e33304SDekel Peled /* IBV hash bits for L4 SRC. */
320c3e33304SDekel Peled #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \
321c3e33304SDekel Peled 				 IBV_RX_HASH_SRC_PORT_UDP)
322c3e33304SDekel Peled 
323c3e33304SDekel Peled /* IBV hash bits for L4 DST. */
324c3e33304SDekel Peled #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \
325c3e33304SDekel Peled 				 IBV_RX_HASH_DST_PORT_UDP)
326e59a5dbcSMoti Haimovsky 
327e59a5dbcSMoti Haimovsky /* Geneve header first 16Bit */
328e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_MASK 0x3
329e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_SHIFT 14
330e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_VAL(a) \
331e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK))
332e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_MASK 0x3F
333e440d6cfSShiri Kuzin #define MLX5_GENEVE_OPTLEN_SHIFT 8
334e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_VAL(a) \
335e59a5dbcSMoti Haimovsky 	    (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK))
336e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_MASK 0x1
337e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_SHIFT 7
338e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_VAL(a) \
339e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK))
340e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_MASK 0x1
341e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_SHIFT 6
342e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_VAL(a) \
343e59a5dbcSMoti Haimovsky 		(((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK))
344e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_MASK 0x3F
345e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK))
346e59a5dbcSMoti Haimovsky /*
347e59a5dbcSMoti Haimovsky  * The length of the Geneve options fields, expressed in four byte multiples,
348e59a5dbcSMoti Haimovsky  * not including the eight byte fixed tunnel.
349e59a5dbcSMoti Haimovsky  */
350e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_0 14
351e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_1 63
352e59a5dbcSMoti Haimovsky 
353f9210259SViacheslav Ovsiienko #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_ether_hdr) + \
354f9210259SViacheslav Ovsiienko 					  sizeof(struct rte_ipv4_hdr))
3552c9f9617SShiri Kuzin /* GTP extension header flag. */
3562c9f9617SShiri Kuzin #define MLX5_GTP_EXT_HEADER_FLAG 4
3572c9f9617SShiri Kuzin 
3582c9f9617SShiri Kuzin /* GTP extension header max PDU type value. */
3592c9f9617SShiri Kuzin #define MLX5_GTP_EXT_MAX_PDU_TYPE 15
36050f576d6SSuanming Mou 
36106cd4cf6SShiri Kuzin /* GTP extension header PDU type shift. */
36206cd4cf6SShiri Kuzin #define MLX5_GTP_PDU_TYPE_SHIFT(a) ((a) << 4)
36306cd4cf6SShiri Kuzin 
3646859e67eSDekel Peled /* IPv4 fragment_offset field contains relevant data in bits 2 to 15. */
3656859e67eSDekel Peled #define MLX5_IPV4_FRAG_OFFSET_MASK \
3666859e67eSDekel Peled 		(RTE_IPV4_HDR_OFFSET_MASK | RTE_IPV4_HDR_MF_FLAG)
3676859e67eSDekel Peled 
3686859e67eSDekel Peled /* Specific item's fields can accept a range of values (using spec and last). */
3696859e67eSDekel Peled #define MLX5_ITEM_RANGE_NOT_ACCEPTED	false
3706859e67eSDekel Peled #define MLX5_ITEM_RANGE_ACCEPTED	true
3716859e67eSDekel Peled 
37272a944dbSBing Zhao /* Software header modify action numbers of a flow. */
37372a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV4		1
37472a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV6		4
37572a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_MAC		2
37672a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_VID		1
37772a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_PORT		2
37872a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TTL		1
37972a944dbSBing Zhao #define MLX5_ACT_NUM_DEC_TTL		MLX5_ACT_NUM_MDF_TTL
38072a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPSEQ		1
38172a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPACK		1
38272a944dbSBing Zhao #define MLX5_ACT_NUM_SET_REG		1
38372a944dbSBing Zhao #define MLX5_ACT_NUM_SET_TAG		1
38472a944dbSBing Zhao #define MLX5_ACT_NUM_CPY_MREG		MLX5_ACT_NUM_SET_TAG
38572a944dbSBing Zhao #define MLX5_ACT_NUM_SET_MARK		MLX5_ACT_NUM_SET_TAG
38672a944dbSBing Zhao #define MLX5_ACT_NUM_SET_META		MLX5_ACT_NUM_SET_TAG
38772a944dbSBing Zhao #define MLX5_ACT_NUM_SET_DSCP		1
38872a944dbSBing Zhao 
3890c76d1c9SYongseok Koh enum mlx5_flow_drv_type {
3900c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_MIN,
3910c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_DV,
3920c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_VERBS,
3930c76d1c9SYongseok Koh 	MLX5_FLOW_TYPE_MAX,
3940c76d1c9SYongseok Koh };
3950c76d1c9SYongseok Koh 
396488d13abSSuanming Mou /* Fate action type. */
397488d13abSSuanming Mou enum mlx5_flow_fate_type {
398488d13abSSuanming Mou 	MLX5_FLOW_FATE_NONE, /* Egress flow. */
399488d13abSSuanming Mou 	MLX5_FLOW_FATE_QUEUE,
400488d13abSSuanming Mou 	MLX5_FLOW_FATE_JUMP,
401488d13abSSuanming Mou 	MLX5_FLOW_FATE_PORT_ID,
402488d13abSSuanming Mou 	MLX5_FLOW_FATE_DROP,
4033c78124fSShiri Kuzin 	MLX5_FLOW_FATE_DEFAULT_MISS,
404fabf8a37SSuanming Mou 	MLX5_FLOW_FATE_SHARED_RSS,
405488d13abSSuanming Mou 	MLX5_FLOW_FATE_MAX,
406488d13abSSuanming Mou };
407488d13abSSuanming Mou 
408865a0c15SOri Kam /* Matcher PRM representation */
409865a0c15SOri Kam struct mlx5_flow_dv_match_params {
410865a0c15SOri Kam 	size_t size;
411865a0c15SOri Kam 	/**< Size of match value. Do NOT split size and key! */
412865a0c15SOri Kam 	uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)];
413865a0c15SOri Kam 	/**< Matcher value. This value is used as the mask or as a key. */
414865a0c15SOri Kam };
415865a0c15SOri Kam 
416865a0c15SOri Kam /* Matcher structure. */
417865a0c15SOri Kam struct mlx5_flow_dv_matcher {
41818726355SXueming Li 	struct mlx5_cache_entry entry; /**< Pointer to the next element. */
419e9e36e52SBing Zhao 	struct mlx5_flow_tbl_resource *tbl;
420e9e36e52SBing Zhao 	/**< Pointer to the table(group) the matcher associated with. */
421865a0c15SOri Kam 	void *matcher_object; /**< Pointer to DV matcher */
422865a0c15SOri Kam 	uint16_t crc; /**< CRC of key. */
423865a0c15SOri Kam 	uint16_t priority; /**< Priority of matcher. */
424865a0c15SOri Kam 	struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */
425865a0c15SOri Kam };
426865a0c15SOri Kam 
4274bb14c83SDekel Peled #define MLX5_ENCAP_MAX_LEN 132
4284bb14c83SDekel Peled 
429c513f05cSDekel Peled /* Encap/decap resource structure. */
430c513f05cSDekel Peled struct mlx5_flow_dv_encap_decap_resource {
431bf615b07SSuanming Mou 	struct mlx5_hlist_entry entry;
432c513f05cSDekel Peled 	/* Pointer to next element. */
433cf7d1995SAlexander Kozyrev 	uint32_t refcnt; /**< Reference counter. */
4346ad7cfaaSDekel Peled 	void *action;
4356ad7cfaaSDekel Peled 	/**< Encap/decap action object. */
436c513f05cSDekel Peled 	uint8_t buf[MLX5_ENCAP_MAX_LEN];
437c513f05cSDekel Peled 	size_t size;
438c513f05cSDekel Peled 	uint8_t reformat_type;
439c513f05cSDekel Peled 	uint8_t ft_type;
4404f84a197SOri Kam 	uint64_t flags; /**< Flags for RDMA API. */
441bf615b07SSuanming Mou 	uint32_t idx; /**< Index for the index memory pool. */
442c513f05cSDekel Peled };
443c513f05cSDekel Peled 
444cbb66daaSOri Kam /* Tag resource structure. */
445cbb66daaSOri Kam struct mlx5_flow_dv_tag_resource {
446e484e403SBing Zhao 	struct mlx5_hlist_entry entry;
447e484e403SBing Zhao 	/**< hash list entry for tag resource, tag value as the key. */
448cbb66daaSOri Kam 	void *action;
4496ad7cfaaSDekel Peled 	/**< Tag action object. */
450cf7d1995SAlexander Kozyrev 	uint32_t refcnt; /**< Reference counter. */
4515f114269SSuanming Mou 	uint32_t idx; /**< Index for the index memory pool. */
452f5b0aed2SSuanming Mou 	uint32_t tag_id; /**< Tag ID. */
453cbb66daaSOri Kam };
454cbb66daaSOri Kam 
4550e9d0002SViacheslav Ovsiienko /*
4560e9d0002SViacheslav Ovsiienko  * Number of modification commands.
4570ba70e43SBing Zhao  * The maximal actions amount in FW is some constant, and it is 16 in the
4580ba70e43SBing Zhao  * latest releases. In some old releases, it will be limited to 8.
4590ba70e43SBing Zhao  * Since there is no interface to query the capacity, the maximal value should
4600ba70e43SBing Zhao  * be used to allow PMD to create the flow. The validation will be done in the
4610ba70e43SBing Zhao  * lower driver layer or FW. A failure will be returned if exceeds the maximal
4620ba70e43SBing Zhao  * supported actions number on the root table.
4630ba70e43SBing Zhao  * On non-root tables, there is no limitation, but 32 is enough right now.
4640e9d0002SViacheslav Ovsiienko  */
465024e9575SBing Zhao #define MLX5_MAX_MODIFY_NUM			32
466024e9575SBing Zhao #define MLX5_ROOT_TBL_MODIFY_NUM		16
4674bb14c83SDekel Peled 
4684bb14c83SDekel Peled /* Modify resource structure */
4694bb14c83SDekel Peled struct mlx5_flow_dv_modify_hdr_resource {
4703fe88961SSuanming Mou 	struct mlx5_hlist_entry entry;
47116a7dbc4SXueming Li 	void *action; /**< Modify header action object. */
47216a7dbc4SXueming Li 	/* Key area for hash list matching: */
4734bb14c83SDekel Peled 	uint8_t ft_type; /**< Flow table type, Rx or Tx. */
4744bb14c83SDekel Peled 	uint32_t actions_num; /**< Number of modification actions. */
47579e7ba1fSOri Kam 	uint64_t flags; /**< Flags for RDMA API. */
476024e9575SBing Zhao 	struct mlx5_modification_cmd actions[];
477024e9575SBing Zhao 	/**< Modification actions. */
4784bb14c83SDekel Peled };
4794bb14c83SDekel Peled 
4803fe88961SSuanming Mou /* Modify resource key of the hash organization. */
4813fe88961SSuanming Mou union mlx5_flow_modify_hdr_key {
4823fe88961SSuanming Mou 	struct {
4833fe88961SSuanming Mou 		uint32_t ft_type:8;	/**< Flow table type, Rx or Tx. */
4843fe88961SSuanming Mou 		uint32_t actions_num:5;	/**< Number of modification actions. */
4853fe88961SSuanming Mou 		uint32_t group:19;	/**< Flow group id. */
4863fe88961SSuanming Mou 		uint32_t cksum;		/**< Actions check sum. */
4873fe88961SSuanming Mou 	};
4883fe88961SSuanming Mou 	uint64_t v64;			/**< full 64bits value of key */
4893fe88961SSuanming Mou };
4903fe88961SSuanming Mou 
491684b9a1bSOri Kam /* Jump action resource structure. */
492684b9a1bSOri Kam struct mlx5_flow_dv_jump_tbl_resource {
4936c1d9a64SBing Zhao 	void *action; /**< Pointer to the rdma core action. */
494684b9a1bSOri Kam };
495684b9a1bSOri Kam 
496c269b517SOri Kam /* Port ID resource structure. */
497c269b517SOri Kam struct mlx5_flow_dv_port_id_action_resource {
4980fd5f82aSXueming Li 	struct mlx5_cache_entry entry;
4990fd5f82aSXueming Li 	void *action; /**< Action object. */
500c269b517SOri Kam 	uint32_t port_id; /**< Port ID value. */
5010fd5f82aSXueming Li 	uint32_t idx; /**< Indexed pool memory index. */
502c269b517SOri Kam };
503c269b517SOri Kam 
5049aee7a84SMoti Haimovsky /* Push VLAN action resource structure */
5059aee7a84SMoti Haimovsky struct mlx5_flow_dv_push_vlan_action_resource {
5063422af2aSXueming Li 	struct mlx5_cache_entry entry; /* Cache entry. */
5076ad7cfaaSDekel Peled 	void *action; /**< Action object. */
5089aee7a84SMoti Haimovsky 	uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */
5099aee7a84SMoti Haimovsky 	rte_be32_t vlan_tag; /**< VLAN tag value. */
5103422af2aSXueming Li 	uint32_t idx; /**< Indexed pool memory index. */
5119aee7a84SMoti Haimovsky };
5129aee7a84SMoti Haimovsky 
513dd3c774fSViacheslav Ovsiienko /* Metadata register copy table entry. */
514dd3c774fSViacheslav Ovsiienko struct mlx5_flow_mreg_copy_resource {
515dd3c774fSViacheslav Ovsiienko 	/*
516dd3c774fSViacheslav Ovsiienko 	 * Hash list entry for copy table.
517dd3c774fSViacheslav Ovsiienko 	 *  - Key is 32/64-bit MARK action ID.
518dd3c774fSViacheslav Ovsiienko 	 *  - MUST be the first entry.
519dd3c774fSViacheslav Ovsiienko 	 */
520dd3c774fSViacheslav Ovsiienko 	struct mlx5_hlist_entry hlist_ent;
521dd3c774fSViacheslav Ovsiienko 	LIST_ENTRY(mlx5_flow_mreg_copy_resource) next;
522dd3c774fSViacheslav Ovsiienko 	/* List entry for device flows. */
52390e6053aSSuanming Mou 	uint32_t idx;
524ab612adcSSuanming Mou 	uint32_t rix_flow; /* Built flow for copy. */
525f5b0aed2SSuanming Mou 	uint32_t mark_id;
526dd3c774fSViacheslav Ovsiienko };
527dd3c774fSViacheslav Ovsiienko 
528afd7a625SXueming Li /* Table tunnel parameter. */
529afd7a625SXueming Li struct mlx5_flow_tbl_tunnel_prm {
530afd7a625SXueming Li 	const struct mlx5_flow_tunnel *tunnel;
531afd7a625SXueming Li 	uint32_t group_id;
532afd7a625SXueming Li 	bool external;
533afd7a625SXueming Li };
534afd7a625SXueming Li 
535860897d2SBing Zhao /* Table data structure of the hash organization. */
536860897d2SBing Zhao struct mlx5_flow_tbl_data_entry {
537860897d2SBing Zhao 	struct mlx5_hlist_entry entry;
538e9e36e52SBing Zhao 	/**< hash list entry, 64-bits key inside. */
539860897d2SBing Zhao 	struct mlx5_flow_tbl_resource tbl;
540e9e36e52SBing Zhao 	/**< flow table resource. */
54118726355SXueming Li 	struct mlx5_cache_list matchers;
542e9e36e52SBing Zhao 	/**< matchers' header associated with the flow table. */
5436c1d9a64SBing Zhao 	struct mlx5_flow_dv_jump_tbl_resource jump;
5446c1d9a64SBing Zhao 	/**< jump resource, at most one for each table created. */
5457ac99475SSuanming Mou 	uint32_t idx; /**< index for the indexed mempool. */
5464ec6360dSGregory Etelson 	/**< tunnel offload */
5474ec6360dSGregory Etelson 	const struct mlx5_flow_tunnel *tunnel;
5484ec6360dSGregory Etelson 	uint32_t group_id;
549f5b0aed2SSuanming Mou 	uint32_t external:1;
550f5b0aed2SSuanming Mou 	uint32_t tunnel_offload:1; /* Tunnel offlod table or not. */
551f5b0aed2SSuanming Mou 	uint32_t is_egress:1; /**< Egress table. */
552f5b0aed2SSuanming Mou 	uint32_t is_transfer:1; /**< Transfer table. */
553f5b0aed2SSuanming Mou 	uint32_t dummy:1; /**<  DR table. */
554f5b0aed2SSuanming Mou 	uint32_t reserve:27; /**< Reserved to future using. */
555f5b0aed2SSuanming Mou 	uint32_t table_id; /**< Table ID. */
556860897d2SBing Zhao };
557860897d2SBing Zhao 
558b4c0ddbfSJiawei Wang /* Sub rdma-core actions list. */
559b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_list {
560b4c0ddbfSJiawei Wang 	uint32_t actions_num; /**< Number of sample actions. */
561b4c0ddbfSJiawei Wang 	uint64_t action_flags;
562b4c0ddbfSJiawei Wang 	void *dr_queue_action;
563b4c0ddbfSJiawei Wang 	void *dr_tag_action;
564b4c0ddbfSJiawei Wang 	void *dr_cnt_action;
56500c10c22SJiawei Wang 	void *dr_port_id_action;
56600c10c22SJiawei Wang 	void *dr_encap_action;
5676a951567SJiawei Wang 	void *dr_jump_action;
568b4c0ddbfSJiawei Wang };
569b4c0ddbfSJiawei Wang 
570b4c0ddbfSJiawei Wang /* Sample sub-actions resource list. */
571b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_idx {
572b4c0ddbfSJiawei Wang 	uint32_t rix_hrxq; /**< Hash Rx queue object index. */
573b4c0ddbfSJiawei Wang 	uint32_t rix_tag; /**< Index to the tag action. */
574b4c0ddbfSJiawei Wang 	uint32_t cnt;
57500c10c22SJiawei Wang 	uint32_t rix_port_id_action; /**< Index to port ID action resource. */
57600c10c22SJiawei Wang 	uint32_t rix_encap_decap; /**< Index to encap/decap resource. */
5776a951567SJiawei Wang 	uint32_t rix_jump; /**< Index to the jump action resource. */
578b4c0ddbfSJiawei Wang };
579b4c0ddbfSJiawei Wang 
580b4c0ddbfSJiawei Wang /* Sample action resource structure. */
581b4c0ddbfSJiawei Wang struct mlx5_flow_dv_sample_resource {
58219784141SSuanming Mou 	struct mlx5_cache_entry entry; /**< Cache entry. */
58319784141SSuanming Mou 	union {
584b4c0ddbfSJiawei Wang 		void *verbs_action; /**< Verbs sample action object. */
58519784141SSuanming Mou 		void **sub_actions; /**< Sample sub-action array. */
58619784141SSuanming Mou 	};
58701c05ee0SSuanming Mou 	struct rte_eth_dev *dev; /**< Device registers the action. */
58819784141SSuanming Mou 	uint32_t idx; /** Sample object index. */
589b4c0ddbfSJiawei Wang 	uint8_t ft_type; /** Flow Table Type */
590b4c0ddbfSJiawei Wang 	uint32_t ft_id; /** Flow Table Level */
591b4c0ddbfSJiawei Wang 	uint32_t ratio;   /** Sample Ratio */
592b4c0ddbfSJiawei Wang 	uint64_t set_action; /** Restore reg_c0 value */
593b4c0ddbfSJiawei Wang 	void *normal_path_tbl; /** Flow Table pointer */
594b4c0ddbfSJiawei Wang 	void *default_miss; /** default_miss dr_action. */
595b4c0ddbfSJiawei Wang 	struct mlx5_flow_sub_actions_idx sample_idx;
596b4c0ddbfSJiawei Wang 	/**< Action index resources. */
597b4c0ddbfSJiawei Wang 	struct mlx5_flow_sub_actions_list sample_act;
598b4c0ddbfSJiawei Wang 	/**< Action resources. */
599b4c0ddbfSJiawei Wang };
600b4c0ddbfSJiawei Wang 
60100c10c22SJiawei Wang #define MLX5_MAX_DEST_NUM	2
60200c10c22SJiawei Wang 
60300c10c22SJiawei Wang /* Destination array action resource structure. */
60400c10c22SJiawei Wang struct mlx5_flow_dv_dest_array_resource {
60519784141SSuanming Mou 	struct mlx5_cache_entry entry; /**< Cache entry. */
60619784141SSuanming Mou 	uint32_t idx; /** Destination array action object index. */
60700c10c22SJiawei Wang 	uint8_t ft_type; /** Flow Table Type */
60800c10c22SJiawei Wang 	uint8_t num_of_dest; /**< Number of destination actions. */
60901c05ee0SSuanming Mou 	struct rte_eth_dev *dev; /**< Device registers the action. */
61000c10c22SJiawei Wang 	void *action; /**< Pointer to the rdma core action. */
61100c10c22SJiawei Wang 	struct mlx5_flow_sub_actions_idx sample_idx[MLX5_MAX_DEST_NUM];
61200c10c22SJiawei Wang 	/**< Action index resources. */
61300c10c22SJiawei Wang 	struct mlx5_flow_sub_actions_list sample_act[MLX5_MAX_DEST_NUM];
61400c10c22SJiawei Wang 	/**< Action resources. */
61500c10c22SJiawei Wang };
61600c10c22SJiawei Wang 
617750ff30aSGregory Etelson /* PMD flow priority for tunnel */
618750ff30aSGregory Etelson #define MLX5_TUNNEL_PRIO_GET(rss_desc) \
619750ff30aSGregory Etelson 	((rss_desc)->level >= 2 ? MLX5_PRIORITY_MAP_L2 : MLX5_PRIORITY_MAP_L4)
620750ff30aSGregory Etelson 
621e745f900SSuanming Mou 
622c42f44bdSBing Zhao /** Device flow handle structure for DV mode only. */
623c42f44bdSBing Zhao struct mlx5_flow_handle_dv {
624c42f44bdSBing Zhao 	/* Flow DV api: */
625c42f44bdSBing Zhao 	struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */
626c42f44bdSBing Zhao 	struct mlx5_flow_dv_modify_hdr_resource *modify_hdr;
627c42f44bdSBing Zhao 	/**< Pointer to modify header resource in cache. */
62877749adaSSuanming Mou 	uint32_t rix_encap_decap;
62977749adaSSuanming Mou 	/**< Index to encap/decap resource in cache. */
63077749adaSSuanming Mou 	uint32_t rix_push_vlan;
6318acf8ac9SSuanming Mou 	/**< Index to push VLAN action resource in cache. */
63277749adaSSuanming Mou 	uint32_t rix_tag;
6335f114269SSuanming Mou 	/**< Index to the tag action. */
634b4c0ddbfSJiawei Wang 	uint32_t rix_sample;
635b4c0ddbfSJiawei Wang 	/**< Index to sample action resource in cache. */
63600c10c22SJiawei Wang 	uint32_t rix_dest_array;
63700c10c22SJiawei Wang 	/**< Index to destination array resource in cache. */
63877749adaSSuanming Mou } __rte_packed;
639c42f44bdSBing Zhao 
640c42f44bdSBing Zhao /** Device flow handle structure: used both for creating & destroying. */
641c42f44bdSBing Zhao struct mlx5_flow_handle {
642b88341caSSuanming Mou 	SILIST_ENTRY(uint32_t)next;
64377749adaSSuanming Mou 	struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */
644b88341caSSuanming Mou 	/**< Index to next device flow handle. */
6450ddd1143SYongseok Koh 	uint64_t layers;
64624663641SYongseok Koh 	/**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */
647341c8941SDekel Peled 	void *drv_flow; /**< pointer to driver flow object. */
64877749adaSSuanming Mou 	uint32_t split_flow_id:28; /**< Sub flow unique match flow id. */
649488d13abSSuanming Mou 	uint32_t mark:1; /**< Metadate rxq mark flag. */
650488d13abSSuanming Mou 	uint32_t fate_action:3; /**< Fate action type. */
6516fc18392SSuanming Mou 	union {
65277749adaSSuanming Mou 		uint32_t rix_hrxq; /**< Hash Rx queue object index. */
65377749adaSSuanming Mou 		uint32_t rix_jump; /**< Index to the jump action resource. */
65477749adaSSuanming Mou 		uint32_t rix_port_id_action;
6556fc18392SSuanming Mou 		/**< Index to port ID action resource. */
65677749adaSSuanming Mou 		uint32_t rix_fate;
657488d13abSSuanming Mou 		/**< Generic value indicates the fate action. */
6583c78124fSShiri Kuzin 		uint32_t rix_default_fate;
6593c78124fSShiri Kuzin 		/**< Indicates default miss fate action. */
660fabf8a37SSuanming Mou 		uint32_t rix_srss;
661fabf8a37SSuanming Mou 		/**< Indicates shared RSS fate action. */
6626fc18392SSuanming Mou 	};
663f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
664c42f44bdSBing Zhao 	struct mlx5_flow_handle_dv dvh;
665c42f44bdSBing Zhao #endif
66677749adaSSuanming Mou } __rte_packed;
667c42f44bdSBing Zhao 
668c42f44bdSBing Zhao /*
669e7bfa359SBing Zhao  * Size for Verbs device flow handle structure only. Do not use the DV only
670e7bfa359SBing Zhao  * structure in Verbs. No DV flows attributes will be accessed.
671e7bfa359SBing Zhao  * Macro offsetof() could also be used here.
672e7bfa359SBing Zhao  */
673f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
674e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE \
675e7bfa359SBing Zhao 	(sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv))
676e7bfa359SBing Zhao #else
677e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle))
678e7bfa359SBing Zhao #endif
679e7bfa359SBing Zhao 
680e7bfa359SBing Zhao /*
681c42f44bdSBing Zhao  * Max number of actions per DV flow.
682c42f44bdSBing Zhao  * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED
683c42f44bdSBing Zhao  * in rdma-core file providers/mlx5/verbs.c.
684c42f44bdSBing Zhao  */
685c42f44bdSBing Zhao #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8
686c42f44bdSBing Zhao 
687c42f44bdSBing Zhao /** Device flow structure only for DV flow creation. */
688e7bfa359SBing Zhao struct mlx5_flow_dv_workspace {
689c42f44bdSBing Zhao 	uint32_t group; /**< The group index. */
690c42f44bdSBing Zhao 	uint8_t transfer; /**< 1 if the flow is E-Switch flow. */
691c42f44bdSBing Zhao 	int actions_n; /**< number of actions. */
692c42f44bdSBing Zhao 	void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */
693014d1cbeSSuanming Mou 	struct mlx5_flow_dv_encap_decap_resource *encap_decap;
694014d1cbeSSuanming Mou 	/**< Pointer to encap/decap resource in cache. */
6958acf8ac9SSuanming Mou 	struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res;
6968acf8ac9SSuanming Mou 	/**< Pointer to push VLAN action resource in cache. */
6975f114269SSuanming Mou 	struct mlx5_flow_dv_tag_resource *tag_resource;
6987ac99475SSuanming Mou 	/**< pointer to the tag action. */
699f3faf9eaSSuanming Mou 	struct mlx5_flow_dv_port_id_action_resource *port_id_action;
700f3faf9eaSSuanming Mou 	/**< Pointer to port ID action resource. */
7017ac99475SSuanming Mou 	struct mlx5_flow_dv_jump_tbl_resource *jump;
7027ac99475SSuanming Mou 	/**< Pointer to the jump action resource. */
703c42f44bdSBing Zhao 	struct mlx5_flow_dv_match_params value;
704c42f44bdSBing Zhao 	/**< Holds the value that the packet is compared to. */
705b4c0ddbfSJiawei Wang 	struct mlx5_flow_dv_sample_resource *sample_res;
706b4c0ddbfSJiawei Wang 	/**< Pointer to the sample action resource. */
70700c10c22SJiawei Wang 	struct mlx5_flow_dv_dest_array_resource *dest_array_res;
70800c10c22SJiawei Wang 	/**< Pointer to the destination array resource. */
709c42f44bdSBing Zhao };
710c42f44bdSBing Zhao 
711f1ae0b35SOphir Munk #ifdef HAVE_INFINIBAND_VERBS_H
712e7bfa359SBing Zhao /*
713e7bfa359SBing Zhao  * Maximal Verbs flow specifications & actions size.
714e7bfa359SBing Zhao  * Some elements are mutually exclusive, but enough space should be allocated.
715e7bfa359SBing Zhao  * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers.
716e7bfa359SBing Zhao  *               2. One tunnel header (exception: GRE + MPLS),
717e7bfa359SBing Zhao  *                  SPEC length: GRE == tunnel.
718e7bfa359SBing Zhao  * Actions: 1. 1 Mark OR Flag.
719e7bfa359SBing Zhao  *          2. 1 Drop (if any).
720e7bfa359SBing Zhao  *          3. No limitation for counters, but it makes no sense to support too
721e7bfa359SBing Zhao  *             many counters in a single device flow.
722e7bfa359SBing Zhao  */
723e7bfa359SBing Zhao #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT
724e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \
725e7bfa359SBing Zhao 		( \
726e7bfa359SBing Zhao 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
727e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_ipv6) + \
728e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
729e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_gre) + \
730e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_mpls)) \
731e7bfa359SBing Zhao 		)
732e7bfa359SBing Zhao #else
733e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \
734e7bfa359SBing Zhao 		( \
735e7bfa359SBing Zhao 			(2 * (sizeof(struct ibv_flow_spec_eth) + \
736e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_ipv6) + \
737e7bfa359SBing Zhao 			      sizeof(struct ibv_flow_spec_tcp_udp)) + \
738e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_tunnel)) \
739e7bfa359SBing Zhao 		)
740e7bfa359SBing Zhao #endif
741e7bfa359SBing Zhao 
742e7bfa359SBing Zhao #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \
743e7bfa359SBing Zhao 	defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45)
744e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \
745e7bfa359SBing Zhao 		( \
746e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_tag) + \
747e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_drop) + \
748e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_counter_action) * 4 \
749e7bfa359SBing Zhao 		)
750e7bfa359SBing Zhao #else
751e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \
752e7bfa359SBing Zhao 		( \
753e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_tag) + \
754e7bfa359SBing Zhao 			sizeof(struct ibv_flow_spec_action_drop) \
755e7bfa359SBing Zhao 		)
756e7bfa359SBing Zhao #endif
757e7bfa359SBing Zhao 
758e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \
759e7bfa359SBing Zhao 		(MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE)
760e7bfa359SBing Zhao 
761c42f44bdSBing Zhao /** Device flow structure only for Verbs flow creation. */
762e7bfa359SBing Zhao struct mlx5_flow_verbs_workspace {
763c42f44bdSBing Zhao 	unsigned int size; /**< Size of the attribute. */
764e7bfa359SBing Zhao 	struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */
765e7bfa359SBing Zhao 	uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE];
766e7bfa359SBing Zhao 	/**< Specifications & actions buffer of verbs flow. */
767c42f44bdSBing Zhao };
768f1ae0b35SOphir Munk #endif /* HAVE_INFINIBAND_VERBS_H */
769c42f44bdSBing Zhao 
770*ae2927cdSJiawei Wang #define MLX5_SCALE_FLOW_GROUP_BIT 0
771*ae2927cdSJiawei Wang #define MLX5_SCALE_JUMP_FLOW_GROUP_BIT 1
772*ae2927cdSJiawei Wang 
773e7bfa359SBing Zhao /** Maximal number of device sub-flows supported. */
774e7bfa359SBing Zhao #define MLX5_NUM_MAX_DEV_FLOWS 32
775e7bfa359SBing Zhao 
776c42f44bdSBing Zhao /** Device flow structure. */
7779ade91dfSJiawei Wang __extension__
778c42f44bdSBing Zhao struct mlx5_flow {
779c42f44bdSBing Zhao 	struct rte_flow *flow; /**< Pointer to the main flow. */
780fa2d01c8SDong Zhou 	uint32_t flow_idx; /**< The memory pool index to the main flow. */
7816ad7cfaaSDekel Peled 	uint64_t hash_fields; /**< Hash Rx queue hash fields. */
782488d13abSSuanming Mou 	uint64_t act_flags;
783488d13abSSuanming Mou 	/**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */
784b67b4ecbSDekel Peled 	bool external; /**< true if the flow is created external to PMD. */
7859ade91dfSJiawei Wang 	uint8_t ingress:1; /**< 1 if the flow is ingress. */
786*ae2927cdSJiawei Wang 	uint8_t skip_scale:2;
787*ae2927cdSJiawei Wang 	/**
788*ae2927cdSJiawei Wang 	 * Each Bit be set to 1 if Skip the scale the flow group with factor.
789*ae2927cdSJiawei Wang 	 * If bit0 be set to 1, then skip the scale the original flow group;
790*ae2927cdSJiawei Wang 	 * If bit1 be set to 1, then skip the scale the jump flow group if
791*ae2927cdSJiawei Wang 	 * having jump action.
792*ae2927cdSJiawei Wang 	 * 00: Enable scale in a flow, default value.
793*ae2927cdSJiawei Wang 	 * 01: Skip scale the flow group with factor, enable scale the group
794*ae2927cdSJiawei Wang 	 * of jump action.
795*ae2927cdSJiawei Wang 	 * 10: Enable scale the group with factor, skip scale the group of
796*ae2927cdSJiawei Wang 	 * jump action.
797*ae2927cdSJiawei Wang 	 * 11: Skip scale the table with factor both for flow group and jump
798*ae2927cdSJiawei Wang 	 * group.
799*ae2927cdSJiawei Wang 	 */
800c42f44bdSBing Zhao 	union {
801f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H)
802e7bfa359SBing Zhao 		struct mlx5_flow_dv_workspace dv;
803c42f44bdSBing Zhao #endif
804f1ae0b35SOphir Munk #ifdef HAVE_INFINIBAND_VERBS_H
805e7bfa359SBing Zhao 		struct mlx5_flow_verbs_workspace verbs;
806f1ae0b35SOphir Munk #endif
807c42f44bdSBing Zhao 	};
808e7bfa359SBing Zhao 	struct mlx5_flow_handle *handle;
809b88341caSSuanming Mou 	uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */
8104ec6360dSGregory Etelson 	const struct mlx5_flow_tunnel *tunnel;
81184c406e7SOri Kam };
81284c406e7SOri Kam 
81333e01809SSuanming Mou /* Flow meter state. */
81433e01809SSuanming Mou #define MLX5_FLOW_METER_DISABLE 0
81533e01809SSuanming Mou #define MLX5_FLOW_METER_ENABLE 1
81633e01809SSuanming Mou 
8173bd26b23SSuanming Mou #define MLX5_MAN_WIDTH 8
81846a5e6bcSSuanming Mou /* Modify this value if enum rte_mtr_color changes. */
81946a5e6bcSSuanming Mou #define RTE_MTR_DROPPED RTE_COLORS
82046a5e6bcSSuanming Mou 
8214dedc7c6SSuanming Mou /* Meter policer statistics */
8224dedc7c6SSuanming Mou struct mlx5_flow_policer_stats {
823956d5c74SSuanming Mou 	uint32_t cnt[RTE_COLORS + 1];
8244dedc7c6SSuanming Mou 	/**< Color counter, extra for drop. */
8254dedc7c6SSuanming Mou 	uint64_t stats_mask;
8264dedc7c6SSuanming Mou 	/**< Statistics mask for the colors. */
8274dedc7c6SSuanming Mou };
8284dedc7c6SSuanming Mou 
82946a5e6bcSSuanming Mou /* Meter table structure. */
83046a5e6bcSSuanming Mou struct mlx5_meter_domain_info {
83146a5e6bcSSuanming Mou 	struct mlx5_flow_tbl_resource *tbl;
83246a5e6bcSSuanming Mou 	/**< Meter table. */
8339dbaf7eeSSuanming Mou 	struct mlx5_flow_tbl_resource *sfx_tbl;
8349dbaf7eeSSuanming Mou 	/**< Meter suffix table. */
83546a5e6bcSSuanming Mou 	void *any_matcher;
83646a5e6bcSSuanming Mou 	/**< Meter color not match default criteria. */
83746a5e6bcSSuanming Mou 	void *color_matcher;
83846a5e6bcSSuanming Mou 	/**< Meter color match criteria. */
83946a5e6bcSSuanming Mou 	void *jump_actn;
84046a5e6bcSSuanming Mou 	/**< Meter match action. */
84146a5e6bcSSuanming Mou 	void *policer_rules[RTE_MTR_DROPPED + 1];
84246a5e6bcSSuanming Mou 	/**< Meter policer for the match. */
84346a5e6bcSSuanming Mou };
84446a5e6bcSSuanming Mou 
84546a5e6bcSSuanming Mou /* Meter table set for TX RX FDB. */
84646a5e6bcSSuanming Mou struct mlx5_meter_domains_infos {
84746a5e6bcSSuanming Mou 	uint32_t ref_cnt;
84846a5e6bcSSuanming Mou 	/**< Table user count. */
84946a5e6bcSSuanming Mou 	struct mlx5_meter_domain_info egress;
85046a5e6bcSSuanming Mou 	/**< TX meter table. */
85146a5e6bcSSuanming Mou 	struct mlx5_meter_domain_info ingress;
85246a5e6bcSSuanming Mou 	/**< RX meter table. */
85346a5e6bcSSuanming Mou 	struct mlx5_meter_domain_info transfer;
85446a5e6bcSSuanming Mou 	/**< FDB meter table. */
85546a5e6bcSSuanming Mou 	void *drop_actn;
85646a5e6bcSSuanming Mou 	/**< Drop action as not matched. */
8574dedc7c6SSuanming Mou 	void *count_actns[RTE_MTR_DROPPED + 1];
8584dedc7c6SSuanming Mou 	/**< Counters for match and unmatched statistics. */
85933e01809SSuanming Mou 	uint32_t fmp[MLX5_ST_SZ_DW(flow_meter_parameters)];
86033e01809SSuanming Mou 	/**< Flow meter parameter. */
86133e01809SSuanming Mou 	size_t fmp_size;
86233e01809SSuanming Mou 	/**< Flow meter parameter size. */
86333e01809SSuanming Mou 	void *meter_action;
86433e01809SSuanming Mou 	/**< Flow meter action. */
86546a5e6bcSSuanming Mou };
86646a5e6bcSSuanming Mou 
86746a5e6bcSSuanming Mou /* Meter parameter structure. */
86846a5e6bcSSuanming Mou struct mlx5_flow_meter {
8693f373f35SSuanming Mou 	TAILQ_ENTRY(mlx5_flow_meter) next;
8703f373f35SSuanming Mou 	/**< Pointer to the next flow meter structure. */
8718638e2b0SSuanming Mou 	uint32_t idx; /* Index to meter object. */
87246a5e6bcSSuanming Mou 	uint32_t meter_id;
87346a5e6bcSSuanming Mou 	/**< Meter id. */
8743f373f35SSuanming Mou 	struct mlx5_flow_meter_profile *profile;
8753f373f35SSuanming Mou 	/**< Meter profile parameters. */
87678466e08SWentao Cui 
87789a8e3c4SSuanming Mou 	rte_spinlock_t sl; /**< Meter action spinlock. */
87889a8e3c4SSuanming Mou 
87978466e08SWentao Cui 	/** Policer actions (per meter output color). */
88078466e08SWentao Cui 	enum rte_mtr_policer_action action[RTE_COLORS];
88178466e08SWentao Cui 
88278466e08SWentao Cui 	/** Set of stats counters to be enabled.
88378466e08SWentao Cui 	 * @see enum rte_mtr_stats_type
88478466e08SWentao Cui 	 */
88578466e08SWentao Cui 	uint64_t stats_mask;
88678466e08SWentao Cui 
88778466e08SWentao Cui 	/**< Rule applies to ingress traffic. */
88878466e08SWentao Cui 	uint32_t ingress:1;
88978466e08SWentao Cui 
89078466e08SWentao Cui 	/**< Rule applies to egress traffic. */
89178466e08SWentao Cui 	uint32_t egress:1;
89278466e08SWentao Cui 	/**
89378466e08SWentao Cui 	 * Instead of simply matching the properties of traffic as it would
89478466e08SWentao Cui 	 * appear on a given DPDK port ID, enabling this attribute transfers
89578466e08SWentao Cui 	 * a flow rule to the lowest possible level of any device endpoints
89678466e08SWentao Cui 	 * found in the pattern.
89778466e08SWentao Cui 	 *
89878466e08SWentao Cui 	 * When supported, this effectively enables an application to
89978466e08SWentao Cui 	 * re-route traffic not necessarily intended for it (e.g. coming
90078466e08SWentao Cui 	 * from or addressed to different physical ports, VFs or
90178466e08SWentao Cui 	 * applications) at the device level.
90278466e08SWentao Cui 	 *
90378466e08SWentao Cui 	 * It complements the behavior of some pattern items such as
90478466e08SWentao Cui 	 * RTE_FLOW_ITEM_TYPE_PHY_PORT and is meaningless without them.
90578466e08SWentao Cui 	 *
90678466e08SWentao Cui 	 * When transferring flow rules, ingress and egress attributes keep
90778466e08SWentao Cui 	 * their original meaning, as if processing traffic emitted or
90878466e08SWentao Cui 	 * received by the application.
90978466e08SWentao Cui 	 */
91078466e08SWentao Cui 	uint32_t transfer:1;
91146a5e6bcSSuanming Mou 	struct mlx5_meter_domains_infos *mfts;
91246a5e6bcSSuanming Mou 	/**< Flow table created for this meter. */
9134dedc7c6SSuanming Mou 	struct mlx5_flow_policer_stats policer_stats;
9144dedc7c6SSuanming Mou 	/**< Meter policer statistics. */
91546a5e6bcSSuanming Mou 	uint32_t ref_cnt;
91646a5e6bcSSuanming Mou 	/**< Use count. */
9173f373f35SSuanming Mou 	uint32_t active_state:1;
9183f373f35SSuanming Mou 	/**< Meter state. */
9193f373f35SSuanming Mou 	uint32_t shared:1;
9203f373f35SSuanming Mou 	/**< Meter shared or not. */
92146a5e6bcSSuanming Mou };
9223bd26b23SSuanming Mou 
9233bd26b23SSuanming Mou /* RFC2697 parameter structure. */
9243bd26b23SSuanming Mou struct mlx5_flow_meter_srtcm_rfc2697_prm {
9253bd26b23SSuanming Mou 	/* green_saturation_value = cbs_mantissa * 2^cbs_exponent */
9263bd26b23SSuanming Mou 	uint32_t cbs_exponent:5;
9273bd26b23SSuanming Mou 	uint32_t cbs_mantissa:8;
9283bd26b23SSuanming Mou 	/* cir = 8G * cir_mantissa * 1/(2^cir_exponent) Bytes/Sec */
9293bd26b23SSuanming Mou 	uint32_t cir_exponent:5;
9303bd26b23SSuanming Mou 	uint32_t cir_mantissa:8;
9313bd26b23SSuanming Mou 	/* yellow _saturation_value = ebs_mantissa * 2^ebs_exponent */
9323bd26b23SSuanming Mou 	uint32_t ebs_exponent:5;
9333bd26b23SSuanming Mou 	uint32_t ebs_mantissa:8;
9343bd26b23SSuanming Mou };
9353bd26b23SSuanming Mou 
9363bd26b23SSuanming Mou /* Flow meter profile structure. */
9373bd26b23SSuanming Mou struct mlx5_flow_meter_profile {
9383bd26b23SSuanming Mou 	TAILQ_ENTRY(mlx5_flow_meter_profile) next;
9393bd26b23SSuanming Mou 	/**< Pointer to the next flow meter structure. */
9403bd26b23SSuanming Mou 	uint32_t meter_profile_id; /**< Profile id. */
9413bd26b23SSuanming Mou 	struct rte_mtr_meter_profile profile; /**< Profile detail. */
9423bd26b23SSuanming Mou 	union {
9433bd26b23SSuanming Mou 		struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm;
9443bd26b23SSuanming Mou 		/**< srtcm_rfc2697 struct. */
9453bd26b23SSuanming Mou 	};
9463bd26b23SSuanming Mou 	uint32_t ref_cnt; /**< Use count. */
9473bd26b23SSuanming Mou };
9483bd26b23SSuanming Mou 
9494ec6360dSGregory Etelson #define MLX5_MAX_TUNNELS 256
9504ec6360dSGregory Etelson #define MLX5_TNL_MISS_RULE_PRIORITY 3
9514ec6360dSGregory Etelson #define MLX5_TNL_MISS_FDB_JUMP_GRP  0x1234faac
9524ec6360dSGregory Etelson 
9534ec6360dSGregory Etelson /*
9544ec6360dSGregory Etelson  * When tunnel offload is active, all JUMP group ids are converted
9554ec6360dSGregory Etelson  * using the same method. That conversion is applied both to tunnel and
9564ec6360dSGregory Etelson  * regular rule types.
9574ec6360dSGregory Etelson  * Group ids used in tunnel rules are relative to it's tunnel (!).
9584ec6360dSGregory Etelson  * Application can create number of steer rules, using the same
9594ec6360dSGregory Etelson  * tunnel, with different group id in each rule.
9604ec6360dSGregory Etelson  * Each tunnel stores its groups internally in PMD tunnel object.
9614ec6360dSGregory Etelson  * Groups used in regular rules do not belong to any tunnel and are stored
9624ec6360dSGregory Etelson  * in tunnel hub.
9634ec6360dSGregory Etelson  */
9644ec6360dSGregory Etelson 
9654ec6360dSGregory Etelson struct mlx5_flow_tunnel {
9664ec6360dSGregory Etelson 	LIST_ENTRY(mlx5_flow_tunnel) chain;
9674ec6360dSGregory Etelson 	struct rte_flow_tunnel app_tunnel;	/** app tunnel copy */
9684ec6360dSGregory Etelson 	uint32_t tunnel_id;			/** unique tunnel ID */
9694ec6360dSGregory Etelson 	uint32_t refctn;
9704ec6360dSGregory Etelson 	struct rte_flow_action action;
9714ec6360dSGregory Etelson 	struct rte_flow_item item;
9724ec6360dSGregory Etelson 	struct mlx5_hlist *groups;		/** tunnel groups */
9734ec6360dSGregory Etelson };
9744ec6360dSGregory Etelson 
9754ec6360dSGregory Etelson /** PMD tunnel related context */
9764ec6360dSGregory Etelson struct mlx5_flow_tunnel_hub {
977868d2e34SGregory Etelson 	/* Tunnels list
978868d2e34SGregory Etelson 	 * Access to the list MUST be MT protected
979868d2e34SGregory Etelson 	 */
9804ec6360dSGregory Etelson 	LIST_HEAD(, mlx5_flow_tunnel) tunnels;
981868d2e34SGregory Etelson 	 /* protect access to the tunnels list */
982868d2e34SGregory Etelson 	rte_spinlock_t sl;
9834ec6360dSGregory Etelson 	struct mlx5_hlist *groups;		/** non tunnel groups */
9844ec6360dSGregory Etelson };
9854ec6360dSGregory Etelson 
9864ec6360dSGregory Etelson /* convert jump group to flow table ID in tunnel rules */
9874ec6360dSGregory Etelson struct tunnel_tbl_entry {
9884ec6360dSGregory Etelson 	struct mlx5_hlist_entry hash;
9894ec6360dSGregory Etelson 	uint32_t flow_table;
990f5b0aed2SSuanming Mou 	uint32_t tunnel_id;
991f5b0aed2SSuanming Mou 	uint32_t group;
9924ec6360dSGregory Etelson };
9934ec6360dSGregory Etelson 
9944ec6360dSGregory Etelson static inline uint32_t
9954ec6360dSGregory Etelson tunnel_id_to_flow_tbl(uint32_t id)
9964ec6360dSGregory Etelson {
9974ec6360dSGregory Etelson 	return id | (1u << 16);
9984ec6360dSGregory Etelson }
9994ec6360dSGregory Etelson 
10004ec6360dSGregory Etelson static inline uint32_t
10014ec6360dSGregory Etelson tunnel_flow_tbl_to_id(uint32_t flow_tbl)
10024ec6360dSGregory Etelson {
10034ec6360dSGregory Etelson 	return flow_tbl & ~(1u << 16);
10044ec6360dSGregory Etelson }
10054ec6360dSGregory Etelson 
10064ec6360dSGregory Etelson union tunnel_tbl_key {
10074ec6360dSGregory Etelson 	uint64_t val;
10084ec6360dSGregory Etelson 	struct {
10094ec6360dSGregory Etelson 		uint32_t tunnel_id;
10104ec6360dSGregory Etelson 		uint32_t group;
10114ec6360dSGregory Etelson 	};
10124ec6360dSGregory Etelson };
10134ec6360dSGregory Etelson 
10144ec6360dSGregory Etelson static inline struct mlx5_flow_tunnel_hub *
10154ec6360dSGregory Etelson mlx5_tunnel_hub(struct rte_eth_dev *dev)
10164ec6360dSGregory Etelson {
10174ec6360dSGregory Etelson 	struct mlx5_priv *priv = dev->data->dev_private;
10184ec6360dSGregory Etelson 	return priv->sh->tunnel_hub;
10194ec6360dSGregory Etelson }
10204ec6360dSGregory Etelson 
10214ec6360dSGregory Etelson static inline bool
10224ec6360dSGregory Etelson is_tunnel_offload_active(struct rte_eth_dev *dev)
10234ec6360dSGregory Etelson {
1024bc1d90a3SGregory Etelson #ifdef HAVE_IBV_FLOW_DV_SUPPORT
10254ec6360dSGregory Etelson 	struct mlx5_priv *priv = dev->data->dev_private;
10264ec6360dSGregory Etelson 	return !!priv->config.dv_miss_info;
1027bc1d90a3SGregory Etelson #else
1028bc1d90a3SGregory Etelson 	RTE_SET_USED(dev);
1029bc1d90a3SGregory Etelson 	return false;
1030bc1d90a3SGregory Etelson #endif
10314ec6360dSGregory Etelson }
10324ec6360dSGregory Etelson 
10334ec6360dSGregory Etelson static inline bool
10344ec6360dSGregory Etelson is_flow_tunnel_match_rule(__rte_unused struct rte_eth_dev *dev,
10354ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_attr *attr,
10364ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_item items[],
10374ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_action actions[])
10384ec6360dSGregory Etelson {
10394ec6360dSGregory Etelson 	return (items[0].type == (typeof(items[0].type))
10404ec6360dSGregory Etelson 				 MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL);
10414ec6360dSGregory Etelson }
10424ec6360dSGregory Etelson 
10434ec6360dSGregory Etelson static inline bool
10444ec6360dSGregory Etelson is_flow_tunnel_steer_rule(__rte_unused struct rte_eth_dev *dev,
10454ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_attr *attr,
10464ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_item items[],
10474ec6360dSGregory Etelson 			  __rte_unused const struct rte_flow_action actions[])
10484ec6360dSGregory Etelson {
10494ec6360dSGregory Etelson 	return (actions[0].type == (typeof(actions[0].type))
10504ec6360dSGregory Etelson 				   MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET);
10514ec6360dSGregory Etelson }
10524ec6360dSGregory Etelson 
10534ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel *
10544ec6360dSGregory Etelson flow_actions_to_tunnel(const struct rte_flow_action actions[])
10554ec6360dSGregory Etelson {
10564ec6360dSGregory Etelson 	return actions[0].conf;
10574ec6360dSGregory Etelson }
10584ec6360dSGregory Etelson 
10594ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel *
10604ec6360dSGregory Etelson flow_items_to_tunnel(const struct rte_flow_item items[])
10614ec6360dSGregory Etelson {
10624ec6360dSGregory Etelson 	return items[0].spec;
10634ec6360dSGregory Etelson }
10644ec6360dSGregory Etelson 
106584c406e7SOri Kam /* Flow structure. */
106684c406e7SOri Kam struct rte_flow {
1067ab612adcSSuanming Mou 	ILIST_ENTRY(uint32_t)next; /**< Index to the next flow structure. */
1068b88341caSSuanming Mou 	uint32_t dev_handles;
1069e7bfa359SBing Zhao 	/**< Device flow handles that are part of the flow. */
10700136df99SSuanming Mou 	uint32_t drv_type:2; /**< Driver type. */
10714ec6360dSGregory Etelson 	uint32_t tunnel:1;
107294b6d884SXueming Li 	uint32_t meter:16; /**< Holds flow meter id. */
10730136df99SSuanming Mou 	uint32_t rix_mreg_copy;
10740136df99SSuanming Mou 	/**< Index to metadata register copy table resource. */
10750136df99SSuanming Mou 	uint32_t counter; /**< Holds flow counter. */
10764ec6360dSGregory Etelson 	uint32_t tunnel_id;  /**< Tunnel id */
1077f935ed4bSDekel Peled 	uint32_t age; /**< Holds ASO age bit index. */
1078f15f0c38SShiri Kuzin 	uint32_t geneve_tlv_option; /**< Holds Geneve TLV option id. > */
10790136df99SSuanming Mou } __rte_packed;
10802720f833SYongseok Koh 
1081d7cfcdddSAndrey Vesnovaty /*
1082d7cfcdddSAndrey Vesnovaty  * Define list of valid combinations of RX Hash fields
1083d7cfcdddSAndrey Vesnovaty  * (see enum ibv_rx_hash_fields).
1084d7cfcdddSAndrey Vesnovaty  */
1085d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4 (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4)
1086d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_TCP \
1087d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV4 | \
1088d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_SRC_PORT_TCP)
1089d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_UDP \
1090d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV4 | \
1091d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_SRC_PORT_UDP)
1092d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6 (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6)
1093d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_TCP \
1094d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV6 | \
1095d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_SRC_PORT_TCP)
1096d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_UDP \
1097d7cfcdddSAndrey Vesnovaty 	(MLX5_RSS_HASH_IPV6 | \
1098d7cfcdddSAndrey Vesnovaty 	 IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_SRC_PORT_UDP)
1099d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_NONE 0ULL
1100d7cfcdddSAndrey Vesnovaty 
1101d7cfcdddSAndrey Vesnovaty /* array of valid combinations of RX Hash fields for RSS */
1102d7cfcdddSAndrey Vesnovaty static const uint64_t mlx5_rss_hash_fields[] = {
1103d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4,
1104d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4_TCP,
1105d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV4_UDP,
1106d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6,
1107d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6_TCP,
1108d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_IPV6_UDP,
1109d7cfcdddSAndrey Vesnovaty 	MLX5_RSS_HASH_NONE,
1110d7cfcdddSAndrey Vesnovaty };
1111d7cfcdddSAndrey Vesnovaty 
1112d7cfcdddSAndrey Vesnovaty /* Shared RSS action structure */
1113d7cfcdddSAndrey Vesnovaty struct mlx5_shared_action_rss {
11144a42ac1fSMatan Azrad 	ILIST_ENTRY(uint32_t)next; /**< Index to the next RSS structure. */
11154a42ac1fSMatan Azrad 	uint32_t refcnt; /**< Atomically accessed refcnt. */
1116d7cfcdddSAndrey Vesnovaty 	struct rte_flow_action_rss origin; /**< Original rte RSS action. */
1117d7cfcdddSAndrey Vesnovaty 	uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */
1118fa7ad49eSAndrey Vesnovaty 	struct mlx5_ind_table_obj *ind_tbl;
1119fa7ad49eSAndrey Vesnovaty 	/**< Hash RX queues (hrxq, hrxq_tunnel fields) indirection table. */
1120d7cfcdddSAndrey Vesnovaty 	uint32_t hrxq[MLX5_RSS_HASH_FIELDS_LEN];
1121d7cfcdddSAndrey Vesnovaty 	/**< Hash RX queue indexes mapped to mlx5_rss_hash_fields */
1122d7cfcdddSAndrey Vesnovaty 	uint32_t hrxq_tunnel[MLX5_RSS_HASH_FIELDS_LEN];
1123d7cfcdddSAndrey Vesnovaty 	/**< Hash RX queue indexes for tunneled RSS */
1124fa7ad49eSAndrey Vesnovaty 	rte_spinlock_t action_rss_sl; /**< Shared RSS action spinlock. */
1125d7cfcdddSAndrey Vesnovaty };
1126d7cfcdddSAndrey Vesnovaty 
1127d7cfcdddSAndrey Vesnovaty struct rte_flow_shared_action {
11284a42ac1fSMatan Azrad 	uint32_t id;
1129d7cfcdddSAndrey Vesnovaty };
1130d7cfcdddSAndrey Vesnovaty 
11318bb81f26SXueming Li /* Thread specific flow workspace intermediate data. */
11328bb81f26SXueming Li struct mlx5_flow_workspace {
11330064bf43SXueming Li 	/* If creating another flow in same thread, push new as stack. */
11340064bf43SXueming Li 	struct mlx5_flow_workspace *prev;
11350064bf43SXueming Li 	struct mlx5_flow_workspace *next;
11360064bf43SXueming Li 	uint32_t inuse; /* can't create new flow with current. */
11378bb81f26SXueming Li 	struct mlx5_flow flows[MLX5_NUM_MAX_DEV_FLOWS];
11380064bf43SXueming Li 	struct mlx5_flow_rss_desc rss_desc;
11390064bf43SXueming Li 	uint32_t rssq_num; /* Allocated queue num in rss_desc. */
114038c6dc20SXueming Li 	uint32_t flow_idx; /* Intermediate device flow index. */
11418bb81f26SXueming Li };
11428bb81f26SXueming Li 
11439ade91dfSJiawei Wang struct mlx5_flow_split_info {
11449ade91dfSJiawei Wang 	bool external;
11459ade91dfSJiawei Wang 	/**< True if flow is created by request external to PMD. */
11469ade91dfSJiawei Wang 	uint8_t skip_scale; /**< Skip the scale the table with factor. */
11479ade91dfSJiawei Wang 	uint32_t flow_idx; /**< This memory pool index to the flow. */
11489ade91dfSJiawei Wang 	uint32_t prefix_mark; /**< Prefix subflow mark flag. */
11499ade91dfSJiawei Wang 	uint64_t prefix_layers; /**< Prefix subflow layers. */
11509ade91dfSJiawei Wang };
11519ade91dfSJiawei Wang 
115284c406e7SOri Kam typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev,
115384c406e7SOri Kam 				    const struct rte_flow_attr *attr,
115484c406e7SOri Kam 				    const struct rte_flow_item items[],
115584c406e7SOri Kam 				    const struct rte_flow_action actions[],
1156b67b4ecbSDekel Peled 				    bool external,
115772a944dbSBing Zhao 				    int hairpin,
115884c406e7SOri Kam 				    struct rte_flow_error *error);
115984c406e7SOri Kam typedef struct mlx5_flow *(*mlx5_flow_prepare_t)
1160e7bfa359SBing Zhao 	(struct rte_eth_dev *dev, const struct rte_flow_attr *attr,
1161e7bfa359SBing Zhao 	 const struct rte_flow_item items[],
1162c1cfb132SYongseok Koh 	 const struct rte_flow_action actions[], struct rte_flow_error *error);
116384c406e7SOri Kam typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev,
116484c406e7SOri Kam 				     struct mlx5_flow *dev_flow,
116584c406e7SOri Kam 				     const struct rte_flow_attr *attr,
116684c406e7SOri Kam 				     const struct rte_flow_item items[],
116784c406e7SOri Kam 				     const struct rte_flow_action actions[],
116884c406e7SOri Kam 				     struct rte_flow_error *error);
116984c406e7SOri Kam typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow,
117084c406e7SOri Kam 				 struct rte_flow_error *error);
117184c406e7SOri Kam typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev,
117284c406e7SOri Kam 				   struct rte_flow *flow);
117384c406e7SOri Kam typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev,
117484c406e7SOri Kam 				    struct rte_flow *flow);
1175684dafe7SMoti Haimovsky typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev,
1176684dafe7SMoti Haimovsky 				 struct rte_flow *flow,
1177684dafe7SMoti Haimovsky 				 const struct rte_flow_action *actions,
1178684dafe7SMoti Haimovsky 				 void *data,
1179684dafe7SMoti Haimovsky 				 struct rte_flow_error *error);
118046a5e6bcSSuanming Mou typedef struct mlx5_meter_domains_infos *(*mlx5_flow_create_mtr_tbls_t)
11814dedc7c6SSuanming Mou 					    (struct rte_eth_dev *dev,
11824dedc7c6SSuanming Mou 					     const struct mlx5_flow_meter *fm);
118346a5e6bcSSuanming Mou typedef int (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev,
118446a5e6bcSSuanming Mou 					struct mlx5_meter_domains_infos *tbls);
11853426add9SSuanming Mou typedef int (*mlx5_flow_create_policer_rules_t)
11863426add9SSuanming Mou 					(struct rte_eth_dev *dev,
11873426add9SSuanming Mou 					 struct mlx5_flow_meter *fm,
11883426add9SSuanming Mou 					 const struct rte_flow_attr *attr);
11893426add9SSuanming Mou typedef int (*mlx5_flow_destroy_policer_rules_t)
11903426add9SSuanming Mou 					(struct rte_eth_dev *dev,
11913426add9SSuanming Mou 					 const struct mlx5_flow_meter *fm,
11923426add9SSuanming Mou 					 const struct rte_flow_attr *attr);
1193956d5c74SSuanming Mou typedef uint32_t (*mlx5_flow_counter_alloc_t)
1194e189f55cSSuanming Mou 				   (struct rte_eth_dev *dev);
1195e189f55cSSuanming Mou typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev,
1196956d5c74SSuanming Mou 					 uint32_t cnt);
1197e189f55cSSuanming Mou typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev,
1198956d5c74SSuanming Mou 					 uint32_t cnt,
1199e189f55cSSuanming Mou 					 bool clear, uint64_t *pkts,
1200e189f55cSSuanming Mou 					 uint64_t *bytes);
1201fa2d01c8SDong Zhou typedef int (*mlx5_flow_get_aged_flows_t)
1202fa2d01c8SDong Zhou 					(struct rte_eth_dev *dev,
1203fa2d01c8SDong Zhou 					 void **context,
1204fa2d01c8SDong Zhou 					 uint32_t nb_contexts,
1205fa2d01c8SDong Zhou 					 struct rte_flow_error *error);
1206d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_validate_t)
1207d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
1208d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_shared_action_conf *conf,
1209d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_action *action,
1210d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1211d7cfcdddSAndrey Vesnovaty typedef struct rte_flow_shared_action *(*mlx5_flow_action_create_t)
1212d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
1213d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_shared_action_conf *conf,
1214d7cfcdddSAndrey Vesnovaty 				 const struct rte_flow_action *action,
1215d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1216d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_destroy_t)
1217d7cfcdddSAndrey Vesnovaty 				(struct rte_eth_dev *dev,
1218d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_shared_action *action,
1219d7cfcdddSAndrey Vesnovaty 				 struct rte_flow_error *error);
1220d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_update_t)
1221d7cfcdddSAndrey Vesnovaty 			(struct rte_eth_dev *dev,
1222d7cfcdddSAndrey Vesnovaty 			 struct rte_flow_shared_action *action,
1223d7cfcdddSAndrey Vesnovaty 			 const void *action_conf,
1224d7cfcdddSAndrey Vesnovaty 			 struct rte_flow_error *error);
122581073e1fSMatan Azrad typedef int (*mlx5_flow_action_query_t)
122681073e1fSMatan Azrad 			(struct rte_eth_dev *dev,
122781073e1fSMatan Azrad 			 const struct rte_flow_shared_action *action,
122881073e1fSMatan Azrad 			 void *data,
122981073e1fSMatan Azrad 			 struct rte_flow_error *error);
123023f627e0SBing Zhao typedef int (*mlx5_flow_sync_domain_t)
123123f627e0SBing Zhao 			(struct rte_eth_dev *dev,
123223f627e0SBing Zhao 			 uint32_t domains,
123323f627e0SBing Zhao 			 uint32_t flags);
123481073e1fSMatan Azrad 
123584c406e7SOri Kam struct mlx5_flow_driver_ops {
123684c406e7SOri Kam 	mlx5_flow_validate_t validate;
123784c406e7SOri Kam 	mlx5_flow_prepare_t prepare;
123884c406e7SOri Kam 	mlx5_flow_translate_t translate;
123984c406e7SOri Kam 	mlx5_flow_apply_t apply;
124084c406e7SOri Kam 	mlx5_flow_remove_t remove;
124184c406e7SOri Kam 	mlx5_flow_destroy_t destroy;
1242684dafe7SMoti Haimovsky 	mlx5_flow_query_t query;
124346a5e6bcSSuanming Mou 	mlx5_flow_create_mtr_tbls_t create_mtr_tbls;
124446a5e6bcSSuanming Mou 	mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls;
12453426add9SSuanming Mou 	mlx5_flow_create_policer_rules_t create_policer_rules;
12463426add9SSuanming Mou 	mlx5_flow_destroy_policer_rules_t destroy_policer_rules;
1247e189f55cSSuanming Mou 	mlx5_flow_counter_alloc_t counter_alloc;
1248e189f55cSSuanming Mou 	mlx5_flow_counter_free_t counter_free;
1249e189f55cSSuanming Mou 	mlx5_flow_counter_query_t counter_query;
1250fa2d01c8SDong Zhou 	mlx5_flow_get_aged_flows_t get_aged_flows;
1251d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_validate_t action_validate;
1252d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_create_t action_create;
1253d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_destroy_t action_destroy;
1254d7cfcdddSAndrey Vesnovaty 	mlx5_flow_action_update_t action_update;
125581073e1fSMatan Azrad 	mlx5_flow_action_query_t action_query;
125623f627e0SBing Zhao 	mlx5_flow_sync_domain_t sync_domain;
125784c406e7SOri Kam };
125884c406e7SOri Kam 
125984c406e7SOri Kam /* mlx5_flow.c */
126084c406e7SOri Kam 
12618bb81f26SXueming Li struct mlx5_flow_workspace *mlx5_flow_get_thread_workspace(void);
12624ec6360dSGregory Etelson __extension__
12634ec6360dSGregory Etelson struct flow_grp_info {
12644ec6360dSGregory Etelson 	uint64_t external:1;
12654ec6360dSGregory Etelson 	uint64_t transfer:1;
12664ec6360dSGregory Etelson 	uint64_t fdb_def_rule:1;
12674ec6360dSGregory Etelson 	/* force standard group translation */
12684ec6360dSGregory Etelson 	uint64_t std_tbl_fix:1;
1269*ae2927cdSJiawei Wang 	uint64_t skip_scale:2;
12704ec6360dSGregory Etelson };
12714ec6360dSGregory Etelson 
12724ec6360dSGregory Etelson static inline bool
12734ec6360dSGregory Etelson tunnel_use_standard_attr_group_translate
12744ec6360dSGregory Etelson 		    (struct rte_eth_dev *dev,
12754ec6360dSGregory Etelson 		     const struct mlx5_flow_tunnel *tunnel,
12764ec6360dSGregory Etelson 		     const struct rte_flow_attr *attr,
12774ec6360dSGregory Etelson 		     const struct rte_flow_item items[],
12784ec6360dSGregory Etelson 		     const struct rte_flow_action actions[])
12794ec6360dSGregory Etelson {
12804ec6360dSGregory Etelson 	bool verdict;
12814ec6360dSGregory Etelson 
12824ec6360dSGregory Etelson 	if (!is_tunnel_offload_active(dev))
12834ec6360dSGregory Etelson 		/* no tunnel offload API */
12844ec6360dSGregory Etelson 		verdict = true;
12854ec6360dSGregory Etelson 	else if (tunnel) {
12864ec6360dSGregory Etelson 		/*
12874ec6360dSGregory Etelson 		 * OvS will use jump to group 0 in tunnel steer rule.
12884ec6360dSGregory Etelson 		 * If tunnel steer rule starts from group 0 (attr.group == 0)
12894ec6360dSGregory Etelson 		 * that 0 group must be translated with standard method.
12904ec6360dSGregory Etelson 		 * attr.group == 0 in tunnel match rule translated with tunnel
12914ec6360dSGregory Etelson 		 * method
12924ec6360dSGregory Etelson 		 */
12934ec6360dSGregory Etelson 		verdict = !attr->group &&
12944ec6360dSGregory Etelson 			  is_flow_tunnel_steer_rule(dev, attr, items, actions);
12954ec6360dSGregory Etelson 	} else {
12964ec6360dSGregory Etelson 		/*
12974ec6360dSGregory Etelson 		 * non-tunnel group translation uses standard method for
12984ec6360dSGregory Etelson 		 * root group only: attr.group == 0
12994ec6360dSGregory Etelson 		 */
13004ec6360dSGregory Etelson 		verdict = !attr->group;
13014ec6360dSGregory Etelson 	}
13024ec6360dSGregory Etelson 
13034ec6360dSGregory Etelson 	return verdict;
13044ec6360dSGregory Etelson }
13054ec6360dSGregory Etelson 
13064ec6360dSGregory Etelson int mlx5_flow_group_to_table(struct rte_eth_dev *dev,
13074ec6360dSGregory Etelson 			     const struct mlx5_flow_tunnel *tunnel,
13084ec6360dSGregory Etelson 			     uint32_t group, uint32_t *table,
1309eab3ca48SGregory Etelson 			     const struct flow_grp_info *flags,
13104ec6360dSGregory Etelson 			     struct rte_flow_error *error);
1311e745f900SSuanming Mou uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc,
1312e745f900SSuanming Mou 				     int tunnel, uint64_t layer_types,
1313fc2c498cSOri Kam 				     uint64_t hash_fields);
13143eca5f8aSOphir Munk int mlx5_flow_discover_priorities(struct rte_eth_dev *dev);
131584c406e7SOri Kam uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority,
131684c406e7SOri Kam 				   uint32_t subpriority);
131799d49f47SMatan Azrad int mlx5_flow_get_reg_id(struct rte_eth_dev *dev,
13183e8edd0eSViacheslav Ovsiienko 				     enum mlx5_feature_name feature,
13193e8edd0eSViacheslav Ovsiienko 				     uint32_t id,
13203e8edd0eSViacheslav Ovsiienko 				     struct rte_flow_error *error);
1321e4fcdcd6SMoti Haimovsky const struct rte_flow_action *mlx5_flow_find_action
1322e4fcdcd6SMoti Haimovsky 					(const struct rte_flow_action *actions,
1323e4fcdcd6SMoti Haimovsky 					 enum rte_flow_action_type action);
1324d7cfcdddSAndrey Vesnovaty int mlx5_validate_action_rss(struct rte_eth_dev *dev,
1325d7cfcdddSAndrey Vesnovaty 			     const struct rte_flow_action *action,
1326d7cfcdddSAndrey Vesnovaty 			     struct rte_flow_error *error);
132784c406e7SOri Kam int mlx5_flow_validate_action_count(struct rte_eth_dev *dev,
13283e9fa079SDekel Peled 				    const struct rte_flow_attr *attr,
132984c406e7SOri Kam 				    struct rte_flow_error *error);
133084c406e7SOri Kam int mlx5_flow_validate_action_drop(uint64_t action_flags,
13313e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
133284c406e7SOri Kam 				   struct rte_flow_error *error);
133384c406e7SOri Kam int mlx5_flow_validate_action_flag(uint64_t action_flags,
13343e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
133584c406e7SOri Kam 				   struct rte_flow_error *error);
133684c406e7SOri Kam int mlx5_flow_validate_action_mark(const struct rte_flow_action *action,
133784c406e7SOri Kam 				   uint64_t action_flags,
13383e9fa079SDekel Peled 				   const struct rte_flow_attr *attr,
133984c406e7SOri Kam 				   struct rte_flow_error *error);
134084c406e7SOri Kam int mlx5_flow_validate_action_queue(const struct rte_flow_action *action,
134184c406e7SOri Kam 				    uint64_t action_flags,
134284c406e7SOri Kam 				    struct rte_eth_dev *dev,
13433e9fa079SDekel Peled 				    const struct rte_flow_attr *attr,
134484c406e7SOri Kam 				    struct rte_flow_error *error);
134584c406e7SOri Kam int mlx5_flow_validate_action_rss(const struct rte_flow_action *action,
134684c406e7SOri Kam 				  uint64_t action_flags,
134784c406e7SOri Kam 				  struct rte_eth_dev *dev,
13483e9fa079SDekel Peled 				  const struct rte_flow_attr *attr,
13491183f12fSOri Kam 				  uint64_t item_flags,
135084c406e7SOri Kam 				  struct rte_flow_error *error);
13513c78124fSShiri Kuzin int mlx5_flow_validate_action_default_miss(uint64_t action_flags,
13523c78124fSShiri Kuzin 				const struct rte_flow_attr *attr,
13533c78124fSShiri Kuzin 				struct rte_flow_error *error);
135484c406e7SOri Kam int mlx5_flow_validate_attributes(struct rte_eth_dev *dev,
135584c406e7SOri Kam 				  const struct rte_flow_attr *attributes,
135684c406e7SOri Kam 				  struct rte_flow_error *error);
13576bd7fbd0SDekel Peled int mlx5_flow_item_acceptable(const struct rte_flow_item *item,
13586bd7fbd0SDekel Peled 			      const uint8_t *mask,
13596bd7fbd0SDekel Peled 			      const uint8_t *nic_mask,
13606bd7fbd0SDekel Peled 			      unsigned int size,
13616859e67eSDekel Peled 			      bool range_accepted,
13626bd7fbd0SDekel Peled 			      struct rte_flow_error *error);
136384c406e7SOri Kam int mlx5_flow_validate_item_eth(const struct rte_flow_item *item,
136486b59a1aSMatan Azrad 				uint64_t item_flags, bool ext_vlan_sup,
136584c406e7SOri Kam 				struct rte_flow_error *error);
136684c406e7SOri Kam int mlx5_flow_validate_item_gre(const struct rte_flow_item *item,
136784c406e7SOri Kam 				uint64_t item_flags,
136884c406e7SOri Kam 				uint8_t target_protocol,
136984c406e7SOri Kam 				struct rte_flow_error *error);
1370a7a03655SXiaoyu Min int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item,
1371a7a03655SXiaoyu Min 				    uint64_t item_flags,
1372a7a03655SXiaoyu Min 				    const struct rte_flow_item *gre_item,
1373a7a03655SXiaoyu Min 				    struct rte_flow_error *error);
137484c406e7SOri Kam int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item,
1375ed4c5247SShahaf Shuler 				 uint64_t item_flags,
1376fba32130SXiaoyu Min 				 uint64_t last_item,
1377fba32130SXiaoyu Min 				 uint16_t ether_type,
137855c61fa7SViacheslav Ovsiienko 				 const struct rte_flow_item_ipv4 *acc_mask,
13796859e67eSDekel Peled 				 bool range_accepted,
138084c406e7SOri Kam 				 struct rte_flow_error *error);
138184c406e7SOri Kam int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item,
138284c406e7SOri Kam 				 uint64_t item_flags,
1383fba32130SXiaoyu Min 				 uint64_t last_item,
1384fba32130SXiaoyu Min 				 uint16_t ether_type,
138555c61fa7SViacheslav Ovsiienko 				 const struct rte_flow_item_ipv6 *acc_mask,
138684c406e7SOri Kam 				 struct rte_flow_error *error);
138738f7efaaSDekel Peled int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev,
138838f7efaaSDekel Peled 				 const struct rte_flow_item *item,
138984c406e7SOri Kam 				 uint64_t item_flags,
139038f7efaaSDekel Peled 				 uint64_t prev_layer,
139184c406e7SOri Kam 				 struct rte_flow_error *error);
139284c406e7SOri Kam int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item,
139384c406e7SOri Kam 				uint64_t item_flags,
139484c406e7SOri Kam 				uint8_t target_protocol,
139592378c2bSMoti Haimovsky 				const struct rte_flow_item_tcp *flow_mask,
139684c406e7SOri Kam 				struct rte_flow_error *error);
139784c406e7SOri Kam int mlx5_flow_validate_item_udp(const struct rte_flow_item *item,
139884c406e7SOri Kam 				uint64_t item_flags,
139984c406e7SOri Kam 				uint8_t target_protocol,
140084c406e7SOri Kam 				struct rte_flow_error *error);
140184c406e7SOri Kam int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item,
1402ed4c5247SShahaf Shuler 				 uint64_t item_flags,
1403dfedf3e3SViacheslav Ovsiienko 				 struct rte_eth_dev *dev,
140484c406e7SOri Kam 				 struct rte_flow_error *error);
140584c406e7SOri Kam int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item,
140684c406e7SOri Kam 				  uint64_t item_flags,
140784c406e7SOri Kam 				  struct rte_flow_error *error);
140884c406e7SOri Kam int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item,
140984c406e7SOri Kam 				      uint64_t item_flags,
141084c406e7SOri Kam 				      struct rte_eth_dev *dev,
141184c406e7SOri Kam 				      struct rte_flow_error *error);
1412d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item,
1413d53aa89aSXiaoyu Min 				 uint64_t item_flags,
1414d53aa89aSXiaoyu Min 				 uint8_t target_protocol,
1415d53aa89aSXiaoyu Min 				 struct rte_flow_error *error);
1416d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item,
1417d53aa89aSXiaoyu Min 				   uint64_t item_flags,
1418d53aa89aSXiaoyu Min 				   uint8_t target_protocol,
1419d53aa89aSXiaoyu Min 				   struct rte_flow_error *error);
1420ea81c1b8SDekel Peled int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item,
1421ea81c1b8SDekel Peled 				  uint64_t item_flags,
1422ea81c1b8SDekel Peled 				  uint8_t target_protocol,
1423ea81c1b8SDekel Peled 				  struct rte_flow_error *error);
1424e59a5dbcSMoti Haimovsky int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item,
1425e59a5dbcSMoti Haimovsky 				   uint64_t item_flags,
1426e59a5dbcSMoti Haimovsky 				   struct rte_eth_dev *dev,
1427e59a5dbcSMoti Haimovsky 				   struct rte_flow_error *error);
1428f7239fceSShiri Kuzin int mlx5_flow_validate_item_geneve_opt(const struct rte_flow_item *item,
1429f7239fceSShiri Kuzin 				   uint64_t last_item,
1430f7239fceSShiri Kuzin 				   const struct rte_flow_item *geneve_item,
1431f7239fceSShiri Kuzin 				   struct rte_eth_dev *dev,
1432f7239fceSShiri Kuzin 				   struct rte_flow_error *error);
1433c7eca236SBing Zhao int mlx5_flow_validate_item_ecpri(const struct rte_flow_item *item,
1434c7eca236SBing Zhao 				  uint64_t item_flags,
1435c7eca236SBing Zhao 				  uint64_t last_item,
1436c7eca236SBing Zhao 				  uint16_t ether_type,
1437c7eca236SBing Zhao 				  const struct rte_flow_item_ecpri *acc_mask,
1438c7eca236SBing Zhao 				  struct rte_flow_error *error);
143946a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *mlx5_flow_create_mtr_tbls
14404dedc7c6SSuanming Mou 					(struct rte_eth_dev *dev,
14414dedc7c6SSuanming Mou 					 const struct mlx5_flow_meter *fm);
144246a5e6bcSSuanming Mou int mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev,
144346a5e6bcSSuanming Mou 			       struct mlx5_meter_domains_infos *tbl);
14443426add9SSuanming Mou int mlx5_flow_create_policer_rules(struct rte_eth_dev *dev,
14453426add9SSuanming Mou 				   struct mlx5_flow_meter *fm,
14463426add9SSuanming Mou 				   const struct rte_flow_attr *attr);
14473426add9SSuanming Mou int mlx5_flow_destroy_policer_rules(struct rte_eth_dev *dev,
14483426add9SSuanming Mou 				    struct mlx5_flow_meter *fm,
14493426add9SSuanming Mou 				    const struct rte_flow_attr *attr);
145002e76468SSuanming Mou int mlx5_flow_meter_flush(struct rte_eth_dev *dev,
145102e76468SSuanming Mou 			  struct rte_mtr_error *error);
1452994829e6SSuanming Mou int mlx5_flow_dv_discover_counter_offset_support(struct rte_eth_dev *dev);
1453d7cfcdddSAndrey Vesnovaty int mlx5_shared_action_flush(struct rte_eth_dev *dev);
14544ec6360dSGregory Etelson void mlx5_release_tunnel_hub(struct mlx5_dev_ctx_shared *sh, uint16_t port_id);
14554ec6360dSGregory Etelson int mlx5_alloc_tunnel_hub(struct mlx5_dev_ctx_shared *sh);
1456afd7a625SXueming Li 
1457afd7a625SXueming Li /* Hash list callbacks for flow tables: */
1458afd7a625SXueming Li struct mlx5_hlist_entry *flow_dv_tbl_create_cb(struct mlx5_hlist *list,
1459afd7a625SXueming Li 					       uint64_t key, void *entry_ctx);
1460f5b0aed2SSuanming Mou int flow_dv_tbl_match_cb(struct mlx5_hlist *list,
1461f5b0aed2SSuanming Mou 			 struct mlx5_hlist_entry *entry, uint64_t key,
1462f5b0aed2SSuanming Mou 			 void *cb_ctx);
1463afd7a625SXueming Li void flow_dv_tbl_remove_cb(struct mlx5_hlist *list,
1464afd7a625SXueming Li 			   struct mlx5_hlist_entry *entry);
1465afd7a625SXueming Li struct mlx5_flow_tbl_resource *flow_dv_tbl_resource_get(struct rte_eth_dev *dev,
1466afd7a625SXueming Li 		uint32_t table_id, uint8_t egress, uint8_t transfer,
1467afd7a625SXueming Li 		bool external, const struct mlx5_flow_tunnel *tunnel,
1468afd7a625SXueming Li 		uint32_t group_id, uint8_t dummy, struct rte_flow_error *error);
1469afd7a625SXueming Li 
1470fe3f8c52SXueming Li struct mlx5_hlist_entry *flow_dv_tag_create_cb(struct mlx5_hlist *list,
1471fe3f8c52SXueming Li 					       uint64_t key, void *cb_ctx);
1472f5b0aed2SSuanming Mou int flow_dv_tag_match_cb(struct mlx5_hlist *list,
1473f5b0aed2SSuanming Mou 			 struct mlx5_hlist_entry *entry, uint64_t key,
1474f5b0aed2SSuanming Mou 			 void *cb_ctx);
1475fe3f8c52SXueming Li void flow_dv_tag_remove_cb(struct mlx5_hlist *list,
1476fe3f8c52SXueming Li 			   struct mlx5_hlist_entry *entry);
1477fe3f8c52SXueming Li 
147816a7dbc4SXueming Li int flow_dv_modify_match_cb(struct mlx5_hlist *list,
147916a7dbc4SXueming Li 			    struct mlx5_hlist_entry *entry,
148016a7dbc4SXueming Li 			    uint64_t key, void *cb_ctx);
148116a7dbc4SXueming Li struct mlx5_hlist_entry *flow_dv_modify_create_cb(struct mlx5_hlist *list,
148216a7dbc4SXueming Li 						  uint64_t key, void *ctx);
148316a7dbc4SXueming Li void flow_dv_modify_remove_cb(struct mlx5_hlist *list,
148416a7dbc4SXueming Li 			      struct mlx5_hlist_entry *entry);
148516a7dbc4SXueming Li 
1486f7f73ac1SXueming Li struct mlx5_hlist_entry *flow_dv_mreg_create_cb(struct mlx5_hlist *list,
1487f7f73ac1SXueming Li 						uint64_t key, void *ctx);
1488f5b0aed2SSuanming Mou int flow_dv_mreg_match_cb(struct mlx5_hlist *list,
1489f5b0aed2SSuanming Mou 			  struct mlx5_hlist_entry *entry, uint64_t key,
1490f5b0aed2SSuanming Mou 			  void *cb_ctx);
1491f7f73ac1SXueming Li void flow_dv_mreg_remove_cb(struct mlx5_hlist *list,
1492f7f73ac1SXueming Li 			    struct mlx5_hlist_entry *entry);
1493f7f73ac1SXueming Li 
1494f961fd49SSuanming Mou int flow_dv_encap_decap_match_cb(struct mlx5_hlist *list,
1495f961fd49SSuanming Mou 				 struct mlx5_hlist_entry *entry,
1496f961fd49SSuanming Mou 				 uint64_t key, void *cb_ctx);
1497f961fd49SSuanming Mou struct mlx5_hlist_entry *flow_dv_encap_decap_create_cb(struct mlx5_hlist *list,
1498f961fd49SSuanming Mou 				uint64_t key, void *cb_ctx);
1499f961fd49SSuanming Mou void flow_dv_encap_decap_remove_cb(struct mlx5_hlist *list,
1500f961fd49SSuanming Mou 				   struct mlx5_hlist_entry *entry);
150118726355SXueming Li 
150218726355SXueming Li int flow_dv_matcher_match_cb(struct mlx5_cache_list *list,
150318726355SXueming Li 			     struct mlx5_cache_entry *entry, void *ctx);
150418726355SXueming Li struct mlx5_cache_entry *flow_dv_matcher_create_cb(struct mlx5_cache_list *list,
150518726355SXueming Li 		struct mlx5_cache_entry *entry, void *ctx);
150618726355SXueming Li void flow_dv_matcher_remove_cb(struct mlx5_cache_list *list,
150718726355SXueming Li 			       struct mlx5_cache_entry *entry);
150818726355SXueming Li 
15090fd5f82aSXueming Li int flow_dv_port_id_match_cb(struct mlx5_cache_list *list,
15100fd5f82aSXueming Li 			     struct mlx5_cache_entry *entry, void *cb_ctx);
15110fd5f82aSXueming Li struct mlx5_cache_entry *flow_dv_port_id_create_cb(struct mlx5_cache_list *list,
15120fd5f82aSXueming Li 		struct mlx5_cache_entry *entry, void *cb_ctx);
15130fd5f82aSXueming Li void flow_dv_port_id_remove_cb(struct mlx5_cache_list *list,
15140fd5f82aSXueming Li 			       struct mlx5_cache_entry *entry);
15150fd5f82aSXueming Li 
15163422af2aSXueming Li int flow_dv_push_vlan_match_cb(struct mlx5_cache_list *list,
15173422af2aSXueming Li 			       struct mlx5_cache_entry *entry, void *cb_ctx);
15183422af2aSXueming Li struct mlx5_cache_entry *flow_dv_push_vlan_create_cb
15193422af2aSXueming Li 				(struct mlx5_cache_list *list,
15203422af2aSXueming Li 				 struct mlx5_cache_entry *entry, void *cb_ctx);
15213422af2aSXueming Li void flow_dv_push_vlan_remove_cb(struct mlx5_cache_list *list,
15223422af2aSXueming Li 				 struct mlx5_cache_entry *entry);
15233422af2aSXueming Li 
152419784141SSuanming Mou int flow_dv_sample_match_cb(struct mlx5_cache_list *list,
152519784141SSuanming Mou 			    struct mlx5_cache_entry *entry, void *cb_ctx);
152619784141SSuanming Mou struct mlx5_cache_entry *flow_dv_sample_create_cb
152719784141SSuanming Mou 				(struct mlx5_cache_list *list,
152819784141SSuanming Mou 				 struct mlx5_cache_entry *entry, void *cb_ctx);
152919784141SSuanming Mou void flow_dv_sample_remove_cb(struct mlx5_cache_list *list,
153019784141SSuanming Mou 			      struct mlx5_cache_entry *entry);
153119784141SSuanming Mou 
153219784141SSuanming Mou int flow_dv_dest_array_match_cb(struct mlx5_cache_list *list,
153319784141SSuanming Mou 				struct mlx5_cache_entry *entry, void *cb_ctx);
153419784141SSuanming Mou struct mlx5_cache_entry *flow_dv_dest_array_create_cb
153519784141SSuanming Mou 				(struct mlx5_cache_list *list,
153619784141SSuanming Mou 				 struct mlx5_cache_entry *entry, void *cb_ctx);
153719784141SSuanming Mou void flow_dv_dest_array_remove_cb(struct mlx5_cache_list *list,
153819784141SSuanming Mou 				  struct mlx5_cache_entry *entry);
153981073e1fSMatan Azrad struct mlx5_aso_age_action *flow_aso_age_get_by_idx(struct rte_eth_dev *dev,
154081073e1fSMatan Azrad 						    uint32_t age_idx);
1541f15f0c38SShiri Kuzin int flow_dev_geneve_tlv_option_resource_register(struct rte_eth_dev *dev,
1542f15f0c38SShiri Kuzin 					     const struct rte_flow_item *item,
1543f15f0c38SShiri Kuzin 					     struct rte_flow_error *error);
15445d55a494STal Shnaiderman 
15455d55a494STal Shnaiderman void flow_release_workspace(void *data);
15465d55a494STal Shnaiderman int mlx5_flow_os_init_workspace_once(void);
15475d55a494STal Shnaiderman void *mlx5_flow_os_get_specific_workspace(void);
15485d55a494STal Shnaiderman int mlx5_flow_os_set_specific_workspace(struct mlx5_flow_workspace *data);
15495d55a494STal Shnaiderman void mlx5_flow_os_release_workspace(void);
15505d55a494STal Shnaiderman 
1551f15f0c38SShiri Kuzin 
155284c406e7SOri Kam #endif /* RTE_PMD_MLX5_FLOW_H_ */
1553