184c406e7SOri Kam /* SPDX-License-Identifier: BSD-3-Clause 284c406e7SOri Kam * Copyright 2018 Mellanox Technologies, Ltd 384c406e7SOri Kam */ 484c406e7SOri Kam 584c406e7SOri Kam #ifndef RTE_PMD_MLX5_FLOW_H_ 684c406e7SOri Kam #define RTE_PMD_MLX5_FLOW_H_ 784c406e7SOri Kam 884c406e7SOri Kam #include <stdalign.h> 984c406e7SOri Kam #include <stdint.h> 1084c406e7SOri Kam #include <string.h> 1189813a52SDmitry Kozlyuk #include <sys/queue.h> 1284c406e7SOri Kam 13f15db67dSMatan Azrad #include <rte_alarm.h> 143bd26b23SSuanming Mou #include <rte_mtr.h> 15f15db67dSMatan Azrad 169d60f545SOphir Munk #include <mlx5_glue.h> 177b4f1e6bSMatan Azrad #include <mlx5_prm.h> 187b4f1e6bSMatan Azrad 19f5bf91deSMoti Haimovsky #include "mlx5.h" 20f5bf91deSMoti Haimovsky 2170d84dc7SOri Kam /* Private rte flow items. */ 2270d84dc7SOri Kam enum mlx5_rte_flow_item_type { 2370d84dc7SOri Kam MLX5_RTE_FLOW_ITEM_TYPE_END = INT_MIN, 2470d84dc7SOri Kam MLX5_RTE_FLOW_ITEM_TYPE_TAG, 253c84f34eSOri Kam MLX5_RTE_FLOW_ITEM_TYPE_TX_QUEUE, 2650f576d6SSuanming Mou MLX5_RTE_FLOW_ITEM_TYPE_VLAN, 274ec6360dSGregory Etelson MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL, 2870d84dc7SOri Kam }; 2970d84dc7SOri Kam 30baf516beSViacheslav Ovsiienko /* Private (internal) rte flow actions. */ 3170d84dc7SOri Kam enum mlx5_rte_flow_action_type { 3270d84dc7SOri Kam MLX5_RTE_FLOW_ACTION_TYPE_END = INT_MIN, 3370d84dc7SOri Kam MLX5_RTE_FLOW_ACTION_TYPE_TAG, 34dd3c774fSViacheslav Ovsiienko MLX5_RTE_FLOW_ACTION_TYPE_MARK, 35baf516beSViacheslav Ovsiienko MLX5_RTE_FLOW_ACTION_TYPE_COPY_MREG, 363c78124fSShiri Kuzin MLX5_RTE_FLOW_ACTION_TYPE_DEFAULT_MISS, 374ec6360dSGregory Etelson MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET, 3881073e1fSMatan Azrad MLX5_RTE_FLOW_ACTION_TYPE_AGE, 3970d84dc7SOri Kam }; 4070d84dc7SOri Kam 41*4b61b877SBing Zhao #define MLX5_INDIRECT_ACTION_TYPE_OFFSET 30 424a42ac1fSMatan Azrad 434a42ac1fSMatan Azrad enum { 44*4b61b877SBing Zhao MLX5_INDIRECT_ACTION_TYPE_RSS, 45*4b61b877SBing Zhao MLX5_INDIRECT_ACTION_TYPE_AGE, 464a42ac1fSMatan Azrad }; 474a42ac1fSMatan Azrad 4870d84dc7SOri Kam /* Matches on selected register. */ 4970d84dc7SOri Kam struct mlx5_rte_flow_item_tag { 50baf516beSViacheslav Ovsiienko enum modify_reg id; 51cff811c7SViacheslav Ovsiienko uint32_t data; 5270d84dc7SOri Kam }; 5370d84dc7SOri Kam 5470d84dc7SOri Kam /* Modify selected register. */ 5570d84dc7SOri Kam struct mlx5_rte_flow_action_set_tag { 56baf516beSViacheslav Ovsiienko enum modify_reg id; 57cff811c7SViacheslav Ovsiienko uint32_t data; 5870d84dc7SOri Kam }; 5970d84dc7SOri Kam 60baf516beSViacheslav Ovsiienko struct mlx5_flow_action_copy_mreg { 61baf516beSViacheslav Ovsiienko enum modify_reg dst; 62baf516beSViacheslav Ovsiienko enum modify_reg src; 63baf516beSViacheslav Ovsiienko }; 64baf516beSViacheslav Ovsiienko 653c84f34eSOri Kam /* Matches on source queue. */ 663c84f34eSOri Kam struct mlx5_rte_flow_item_tx_queue { 673c84f34eSOri Kam uint32_t queue; 683c84f34eSOri Kam }; 693c84f34eSOri Kam 703e8edd0eSViacheslav Ovsiienko /* Feature name to allocate metadata register. */ 713e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name { 723e8edd0eSViacheslav Ovsiienko MLX5_HAIRPIN_RX, 733e8edd0eSViacheslav Ovsiienko MLX5_HAIRPIN_TX, 743e8edd0eSViacheslav Ovsiienko MLX5_METADATA_RX, 753e8edd0eSViacheslav Ovsiienko MLX5_METADATA_TX, 763e8edd0eSViacheslav Ovsiienko MLX5_METADATA_FDB, 773e8edd0eSViacheslav Ovsiienko MLX5_FLOW_MARK, 783e8edd0eSViacheslav Ovsiienko MLX5_APP_TAG, 793e8edd0eSViacheslav Ovsiienko MLX5_COPY_MARK, 8027efd5deSSuanming Mou MLX5_MTR_COLOR, 8127efd5deSSuanming Mou MLX5_MTR_SFX, 8231ef2982SDekel Peled MLX5_ASO_FLOW_HIT, 833e8edd0eSViacheslav Ovsiienko }; 843e8edd0eSViacheslav Ovsiienko 858bb81f26SXueming Li /* Default queue number. */ 868bb81f26SXueming Li #define MLX5_RSSQ_DEFAULT_NUM 16 878bb81f26SXueming Li 8884c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L2 (1u << 0) 8984c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV4 (1u << 1) 9084c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3_IPV6 (1u << 2) 9184c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_UDP (1u << 3) 9284c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4_TCP (1u << 4) 9384c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_VLAN (1u << 5) 9484c406e7SOri Kam 9584c406e7SOri Kam /* Pattern inner Layer bits. */ 9684c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L2 (1u << 6) 9784c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV4 (1u << 7) 9884c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3_IPV6 (1u << 8) 9984c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_UDP (1u << 9) 10084c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4_TCP (1u << 10) 10184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_VLAN (1u << 11) 10284c406e7SOri Kam 10384c406e7SOri Kam /* Pattern tunnel Layer bits. */ 10484c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN (1u << 12) 10584c406e7SOri Kam #define MLX5_FLOW_LAYER_VXLAN_GPE (1u << 13) 10684c406e7SOri Kam #define MLX5_FLOW_LAYER_GRE (1u << 14) 10784c406e7SOri Kam #define MLX5_FLOW_LAYER_MPLS (1u << 15) 108ea81c1b8SDekel Peled /* List of tunnel Layer bits continued below. */ 10984c406e7SOri Kam 1106bd7fbd0SDekel Peled /* General pattern items bits. */ 1116bd7fbd0SDekel Peled #define MLX5_FLOW_ITEM_METADATA (1u << 16) 1122e4c987aSOri Kam #define MLX5_FLOW_ITEM_PORT_ID (1u << 17) 11370d84dc7SOri Kam #define MLX5_FLOW_ITEM_TAG (1u << 18) 11455deee17SViacheslav Ovsiienko #define MLX5_FLOW_ITEM_MARK (1u << 19) 1156bd7fbd0SDekel Peled 116d53aa89aSXiaoyu Min /* Pattern MISC bits. */ 11720ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP (1u << 20) 11820ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_ICMP6 (1u << 21) 11920ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GRE_KEY (1u << 22) 120d53aa89aSXiaoyu Min 121ea81c1b8SDekel Peled /* Pattern tunnel Layer bits (continued). */ 12220ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPIP (1u << 23) 12320ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_IPV6_ENCAP (1u << 24) 12420ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_NVGRE (1u << 25) 12520ac7966SXiaoyu Min #define MLX5_FLOW_LAYER_GENEVE (1u << 26) 1265e33bebdSXiaoyu Min 1273c84f34eSOri Kam /* Queue items. */ 12820ac7966SXiaoyu Min #define MLX5_FLOW_ITEM_TX_QUEUE (1u << 27) 1293c84f34eSOri Kam 130f31d7a01SDekel Peled /* Pattern tunnel Layer bits (continued). */ 131f31d7a01SDekel Peled #define MLX5_FLOW_LAYER_GTP (1u << 28) 132f31d7a01SDekel Peled 133c7eca236SBing Zhao /* Pattern eCPRI Layer bit. */ 134c7eca236SBing Zhao #define MLX5_FLOW_LAYER_ECPRI (UINT64_C(1) << 29) 135c7eca236SBing Zhao 1360e5a0d8fSDekel Peled /* IPv6 Fragment Extension Header bit. */ 1370e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_OUTER_L3_IPV6_FRAG_EXT (1u << 30) 1380e5a0d8fSDekel Peled #define MLX5_FLOW_LAYER_INNER_L3_IPV6_FRAG_EXT (1u << 31) 1390e5a0d8fSDekel Peled 1402c9f9617SShiri Kuzin /* Pattern tunnel Layer bits (continued). */ 141f7239fceSShiri Kuzin #define MLX5_FLOW_LAYER_GENEVE_OPT (UINT64_C(1) << 32) 1422c9f9617SShiri Kuzin #define MLX5_FLOW_LAYER_GTP_PSC (UINT64_C(1) << 33) 1432c9f9617SShiri Kuzin 14484c406e7SOri Kam /* Outer Masks. */ 14584c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L3 \ 14684c406e7SOri Kam (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_OUTER_L3_IPV6) 14784c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER_L4 \ 14884c406e7SOri Kam (MLX5_FLOW_LAYER_OUTER_L4_UDP | MLX5_FLOW_LAYER_OUTER_L4_TCP) 14984c406e7SOri Kam #define MLX5_FLOW_LAYER_OUTER \ 15084c406e7SOri Kam (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_OUTER_L3 | \ 15184c406e7SOri Kam MLX5_FLOW_LAYER_OUTER_L4) 15284c406e7SOri Kam 15384c406e7SOri Kam /* Tunnel Masks. */ 15484c406e7SOri Kam #define MLX5_FLOW_LAYER_TUNNEL \ 15584c406e7SOri Kam (MLX5_FLOW_LAYER_VXLAN | MLX5_FLOW_LAYER_VXLAN_GPE | \ 156ea81c1b8SDekel Peled MLX5_FLOW_LAYER_GRE | MLX5_FLOW_LAYER_NVGRE | MLX5_FLOW_LAYER_MPLS | \ 157e59a5dbcSMoti Haimovsky MLX5_FLOW_LAYER_IPIP | MLX5_FLOW_LAYER_IPV6_ENCAP | \ 158f31d7a01SDekel Peled MLX5_FLOW_LAYER_GENEVE | MLX5_FLOW_LAYER_GTP) 15984c406e7SOri Kam 16084c406e7SOri Kam /* Inner Masks. */ 16184c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L3 \ 16284c406e7SOri Kam (MLX5_FLOW_LAYER_INNER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV6) 16384c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER_L4 \ 16484c406e7SOri Kam (MLX5_FLOW_LAYER_INNER_L4_UDP | MLX5_FLOW_LAYER_INNER_L4_TCP) 16584c406e7SOri Kam #define MLX5_FLOW_LAYER_INNER \ 16684c406e7SOri Kam (MLX5_FLOW_LAYER_INNER_L2 | MLX5_FLOW_LAYER_INNER_L3 | \ 16784c406e7SOri Kam MLX5_FLOW_LAYER_INNER_L4) 16884c406e7SOri Kam 1694bb14c83SDekel Peled /* Layer Masks. */ 1704bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L2 \ 1714bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L2 | MLX5_FLOW_LAYER_INNER_L2) 1724bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV4 \ 1734bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L3_IPV4 | MLX5_FLOW_LAYER_INNER_L3_IPV4) 1744bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3_IPV6 \ 1754bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L3_IPV6 | MLX5_FLOW_LAYER_INNER_L3_IPV6) 1764bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L3 \ 1774bb14c83SDekel Peled (MLX5_FLOW_LAYER_L3_IPV4 | MLX5_FLOW_LAYER_L3_IPV6) 1784bb14c83SDekel Peled #define MLX5_FLOW_LAYER_L4 \ 1794bb14c83SDekel Peled (MLX5_FLOW_LAYER_OUTER_L4 | MLX5_FLOW_LAYER_INNER_L4) 1804bb14c83SDekel Peled 18184c406e7SOri Kam /* Actions */ 18284c406e7SOri Kam #define MLX5_FLOW_ACTION_DROP (1u << 0) 18384c406e7SOri Kam #define MLX5_FLOW_ACTION_QUEUE (1u << 1) 18484c406e7SOri Kam #define MLX5_FLOW_ACTION_RSS (1u << 2) 18584c406e7SOri Kam #define MLX5_FLOW_ACTION_FLAG (1u << 3) 18684c406e7SOri Kam #define MLX5_FLOW_ACTION_MARK (1u << 4) 18784c406e7SOri Kam #define MLX5_FLOW_ACTION_COUNT (1u << 5) 18857123c00SYongseok Koh #define MLX5_FLOW_ACTION_PORT_ID (1u << 6) 18957123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_POP_VLAN (1u << 7) 19057123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_PUSH_VLAN (1u << 8) 19157123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_VID (1u << 9) 19257123c00SYongseok Koh #define MLX5_FLOW_ACTION_OF_SET_VLAN_PCP (1u << 10) 1932ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_SRC (1u << 11) 1942ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV4_DST (1u << 12) 1952ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_SRC (1u << 13) 1962ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_IPV6_DST (1u << 14) 1972ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_SRC (1u << 15) 1982ed2fe5fSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TP_DST (1u << 16) 19931fda518SYongseok Koh #define MLX5_FLOW_ACTION_JUMP (1u << 17) 200a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_SET_TTL (1u << 18) 201a7cb5bcdSXiaoyu Min #define MLX5_FLOW_ACTION_DEC_TTL (1u << 19) 20276046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_SRC (1u << 20) 20376046778SXiaoyu Min #define MLX5_FLOW_ACTION_SET_MAC_DST (1u << 21) 20406387be8SMatan Azrad #define MLX5_FLOW_ACTION_ENCAP (1u << 22) 20506387be8SMatan Azrad #define MLX5_FLOW_ACTION_DECAP (1u << 23) 20606387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_SEQ (1u << 24) 20706387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_SEQ (1u << 25) 20806387be8SMatan Azrad #define MLX5_FLOW_ACTION_INC_TCP_ACK (1u << 26) 20906387be8SMatan Azrad #define MLX5_FLOW_ACTION_DEC_TCP_ACK (1u << 27) 21006387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_TAG (1ull << 28) 21106387be8SMatan Azrad #define MLX5_FLOW_ACTION_MARK_EXT (1ull << 29) 21206387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_META (1ull << 30) 21306387be8SMatan Azrad #define MLX5_FLOW_ACTION_METER (1ull << 31) 21406387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV4_DSCP (1ull << 32) 21506387be8SMatan Azrad #define MLX5_FLOW_ACTION_SET_IPV6_DSCP (1ull << 33) 216fa2d01c8SDong Zhou #define MLX5_FLOW_ACTION_AGE (1ull << 34) 2173c78124fSShiri Kuzin #define MLX5_FLOW_ACTION_DEFAULT_MISS (1ull << 35) 21896b1f027SJiawei Wang #define MLX5_FLOW_ACTION_SAMPLE (1ull << 36) 2194ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_SET (1ull << 37) 2204ec6360dSGregory Etelson #define MLX5_FLOW_ACTION_TUNNEL_MATCH (1ull << 38) 221641dbe4fSAlexander Kozyrev #define MLX5_FLOW_ACTION_MODIFY_FIELD (1ull << 39) 22284c406e7SOri Kam 22384c406e7SOri Kam #define MLX5_FLOW_FATE_ACTIONS \ 224684b9a1bSOri Kam (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_QUEUE | \ 2253c78124fSShiri Kuzin MLX5_FLOW_ACTION_RSS | MLX5_FLOW_ACTION_JUMP | \ 2263c78124fSShiri Kuzin MLX5_FLOW_ACTION_DEFAULT_MISS) 22784c406e7SOri Kam 2282e4c987aSOri Kam #define MLX5_FLOW_FATE_ESWITCH_ACTIONS \ 2292e4c987aSOri Kam (MLX5_FLOW_ACTION_DROP | MLX5_FLOW_ACTION_PORT_ID | \ 2302e4c987aSOri Kam MLX5_FLOW_ACTION_JUMP) 2312e4c987aSOri Kam 2324b8727f0SDekel Peled 2334bb14c83SDekel Peled #define MLX5_FLOW_MODIFY_HDR_ACTIONS (MLX5_FLOW_ACTION_SET_IPV4_SRC | \ 2344bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_IPV4_DST | \ 2354bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_IPV6_SRC | \ 2364bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_IPV6_DST | \ 2374bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_TP_SRC | \ 2384bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_TP_DST | \ 2394bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_TTL | \ 2404bb14c83SDekel Peled MLX5_FLOW_ACTION_DEC_TTL | \ 2414bb14c83SDekel Peled MLX5_FLOW_ACTION_SET_MAC_SRC | \ 242585b99fbSDekel Peled MLX5_FLOW_ACTION_SET_MAC_DST | \ 243585b99fbSDekel Peled MLX5_FLOW_ACTION_INC_TCP_SEQ | \ 244585b99fbSDekel Peled MLX5_FLOW_ACTION_DEC_TCP_SEQ | \ 245585b99fbSDekel Peled MLX5_FLOW_ACTION_INC_TCP_ACK | \ 2465f163d52SMoti Haimovsky MLX5_FLOW_ACTION_DEC_TCP_ACK | \ 24770d84dc7SOri Kam MLX5_FLOW_ACTION_OF_SET_VLAN_VID | \ 24855deee17SViacheslav Ovsiienko MLX5_FLOW_ACTION_SET_TAG | \ 249fcc8d2f7SViacheslav Ovsiienko MLX5_FLOW_ACTION_MARK_EXT | \ 2506f26e604SSuanming Mou MLX5_FLOW_ACTION_SET_META | \ 2516f26e604SSuanming Mou MLX5_FLOW_ACTION_SET_IPV4_DSCP | \ 252641dbe4fSAlexander Kozyrev MLX5_FLOW_ACTION_SET_IPV6_DSCP | \ 253641dbe4fSAlexander Kozyrev MLX5_FLOW_ACTION_MODIFY_FIELD) 2544bb14c83SDekel Peled 2559aee7a84SMoti Haimovsky #define MLX5_FLOW_VLAN_ACTIONS (MLX5_FLOW_ACTION_OF_POP_VLAN | \ 2569aee7a84SMoti Haimovsky MLX5_FLOW_ACTION_OF_PUSH_VLAN) 25706387be8SMatan Azrad 25806387be8SMatan Azrad #define MLX5_FLOW_XCAP_ACTIONS (MLX5_FLOW_ACTION_ENCAP | MLX5_FLOW_ACTION_DECAP) 25906387be8SMatan Azrad 26084c406e7SOri Kam #ifndef IPPROTO_MPLS 26184c406e7SOri Kam #define IPPROTO_MPLS 137 26284c406e7SOri Kam #endif 26384c406e7SOri Kam 264d1abe664SDekel Peled /* UDP port number for MPLS */ 265d1abe664SDekel Peled #define MLX5_UDP_PORT_MPLS 6635 266d1abe664SDekel Peled 267fc2c498cSOri Kam /* UDP port numbers for VxLAN. */ 268fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN 4789 269fc2c498cSOri Kam #define MLX5_UDP_PORT_VXLAN_GPE 4790 270fc2c498cSOri Kam 271e59a5dbcSMoti Haimovsky /* UDP port numbers for GENEVE. */ 272e59a5dbcSMoti Haimovsky #define MLX5_UDP_PORT_GENEVE 6081 273e59a5dbcSMoti Haimovsky 2745f8ae44dSDong Zhou /* Lowest priority indicator. */ 2755f8ae44dSDong Zhou #define MLX5_FLOW_LOWEST_PRIO_INDICATOR ((uint32_t)-1) 2765f8ae44dSDong Zhou 2775f8ae44dSDong Zhou /* 2785f8ae44dSDong Zhou * Max priority for ingress\egress flow groups 2795f8ae44dSDong Zhou * greater than 0 and for any transfer flow group. 2805f8ae44dSDong Zhou * From user configation: 0 - 21843. 2815f8ae44dSDong Zhou */ 2825f8ae44dSDong Zhou #define MLX5_NON_ROOT_FLOW_MAX_PRIO (21843 + 1) 28384c406e7SOri Kam 28484c406e7SOri Kam /* 28584c406e7SOri Kam * Number of sub priorities. 28684c406e7SOri Kam * For each kind of pattern matching i.e. L2, L3, L4 to have a correct 28784c406e7SOri Kam * matching on the NIC (firmware dependent) L4 most have the higher priority 28884c406e7SOri Kam * followed by L3 and ending with L2. 28984c406e7SOri Kam */ 29084c406e7SOri Kam #define MLX5_PRIORITY_MAP_L2 2 29184c406e7SOri Kam #define MLX5_PRIORITY_MAP_L3 1 29284c406e7SOri Kam #define MLX5_PRIORITY_MAP_L4 0 29384c406e7SOri Kam #define MLX5_PRIORITY_MAP_MAX 3 29484c406e7SOri Kam 295fc2c498cSOri Kam /* Valid layer type for IPV4 RSS. */ 296fc2c498cSOri Kam #define MLX5_IPV4_LAYER_TYPES \ 297fc2c498cSOri Kam (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4 | \ 298fc2c498cSOri Kam ETH_RSS_NONFRAG_IPV4_TCP | ETH_RSS_NONFRAG_IPV4_UDP | \ 299fc2c498cSOri Kam ETH_RSS_NONFRAG_IPV4_OTHER) 300fc2c498cSOri Kam 301fc2c498cSOri Kam /* IBV hash source bits for IPV4. */ 302fc2c498cSOri Kam #define MLX5_IPV4_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4) 303fc2c498cSOri Kam 304fc2c498cSOri Kam /* Valid layer type for IPV6 RSS. */ 305fc2c498cSOri Kam #define MLX5_IPV6_LAYER_TYPES \ 306fc2c498cSOri Kam (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6 | ETH_RSS_NONFRAG_IPV6_TCP | \ 307fc2c498cSOri Kam ETH_RSS_NONFRAG_IPV6_UDP | ETH_RSS_IPV6_EX | ETH_RSS_IPV6_TCP_EX | \ 308fc2c498cSOri Kam ETH_RSS_IPV6_UDP_EX | ETH_RSS_NONFRAG_IPV6_OTHER) 309fc2c498cSOri Kam 310fc2c498cSOri Kam /* IBV hash source bits for IPV6. */ 311fc2c498cSOri Kam #define MLX5_IPV6_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6) 312fc2c498cSOri Kam 313c3e33304SDekel Peled /* IBV hash bits for L3 SRC. */ 314c3e33304SDekel Peled #define MLX5_L3_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_SRC_IPV6) 315c3e33304SDekel Peled 316c3e33304SDekel Peled /* IBV hash bits for L3 DST. */ 317c3e33304SDekel Peled #define MLX5_L3_DST_IBV_RX_HASH (IBV_RX_HASH_DST_IPV4 | IBV_RX_HASH_DST_IPV6) 318c3e33304SDekel Peled 319c3e33304SDekel Peled /* IBV hash bits for TCP. */ 320c3e33304SDekel Peled #define MLX5_TCP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \ 321c3e33304SDekel Peled IBV_RX_HASH_DST_PORT_TCP) 322c3e33304SDekel Peled 323c3e33304SDekel Peled /* IBV hash bits for UDP. */ 324c3e33304SDekel Peled #define MLX5_UDP_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_UDP | \ 325c3e33304SDekel Peled IBV_RX_HASH_DST_PORT_UDP) 326c3e33304SDekel Peled 327c3e33304SDekel Peled /* IBV hash bits for L4 SRC. */ 328c3e33304SDekel Peled #define MLX5_L4_SRC_IBV_RX_HASH (IBV_RX_HASH_SRC_PORT_TCP | \ 329c3e33304SDekel Peled IBV_RX_HASH_SRC_PORT_UDP) 330c3e33304SDekel Peled 331c3e33304SDekel Peled /* IBV hash bits for L4 DST. */ 332c3e33304SDekel Peled #define MLX5_L4_DST_IBV_RX_HASH (IBV_RX_HASH_DST_PORT_TCP | \ 333c3e33304SDekel Peled IBV_RX_HASH_DST_PORT_UDP) 334e59a5dbcSMoti Haimovsky 335e59a5dbcSMoti Haimovsky /* Geneve header first 16Bit */ 336e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_MASK 0x3 337e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_SHIFT 14 338e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_VER_VAL(a) \ 339e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_VER_SHIFT)) & (MLX5_GENEVE_VER_MASK)) 340e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_MASK 0x3F 341e440d6cfSShiri Kuzin #define MLX5_GENEVE_OPTLEN_SHIFT 8 342e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPTLEN_VAL(a) \ 343e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_OPTLEN_SHIFT)) & (MLX5_GENEVE_OPTLEN_MASK)) 344e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_MASK 0x1 345e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_SHIFT 7 346e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OAMF_VAL(a) \ 347e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_OAMF_SHIFT)) & (MLX5_GENEVE_OAMF_MASK)) 348e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_MASK 0x1 349e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_SHIFT 6 350e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_CRITO_VAL(a) \ 351e59a5dbcSMoti Haimovsky (((a) >> (MLX5_GENEVE_CRITO_SHIFT)) & (MLX5_GENEVE_CRITO_MASK)) 352e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_MASK 0x3F 353e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_RSVD_VAL(a) ((a) & (MLX5_GENEVE_RSVD_MASK)) 354e59a5dbcSMoti Haimovsky /* 355e59a5dbcSMoti Haimovsky * The length of the Geneve options fields, expressed in four byte multiples, 356e59a5dbcSMoti Haimovsky * not including the eight byte fixed tunnel. 357e59a5dbcSMoti Haimovsky */ 358e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_0 14 359e59a5dbcSMoti Haimovsky #define MLX5_GENEVE_OPT_LEN_1 63 360e59a5dbcSMoti Haimovsky 361f9210259SViacheslav Ovsiienko #define MLX5_ENCAPSULATION_DECISION_SIZE (sizeof(struct rte_ether_hdr) + \ 362f9210259SViacheslav Ovsiienko sizeof(struct rte_ipv4_hdr)) 3632c9f9617SShiri Kuzin /* GTP extension header flag. */ 3642c9f9617SShiri Kuzin #define MLX5_GTP_EXT_HEADER_FLAG 4 3652c9f9617SShiri Kuzin 3662c9f9617SShiri Kuzin /* GTP extension header max PDU type value. */ 3672c9f9617SShiri Kuzin #define MLX5_GTP_EXT_MAX_PDU_TYPE 15 36850f576d6SSuanming Mou 36906cd4cf6SShiri Kuzin /* GTP extension header PDU type shift. */ 37006cd4cf6SShiri Kuzin #define MLX5_GTP_PDU_TYPE_SHIFT(a) ((a) << 4) 37106cd4cf6SShiri Kuzin 3726859e67eSDekel Peled /* IPv4 fragment_offset field contains relevant data in bits 2 to 15. */ 3736859e67eSDekel Peled #define MLX5_IPV4_FRAG_OFFSET_MASK \ 3746859e67eSDekel Peled (RTE_IPV4_HDR_OFFSET_MASK | RTE_IPV4_HDR_MF_FLAG) 3756859e67eSDekel Peled 3766859e67eSDekel Peled /* Specific item's fields can accept a range of values (using spec and last). */ 3776859e67eSDekel Peled #define MLX5_ITEM_RANGE_NOT_ACCEPTED false 3786859e67eSDekel Peled #define MLX5_ITEM_RANGE_ACCEPTED true 3796859e67eSDekel Peled 38072a944dbSBing Zhao /* Software header modify action numbers of a flow. */ 38172a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV4 1 38272a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_IPV6 4 38372a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_MAC 2 38472a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_VID 1 38572a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_PORT 2 38672a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TTL 1 38772a944dbSBing Zhao #define MLX5_ACT_NUM_DEC_TTL MLX5_ACT_NUM_MDF_TTL 38872a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPSEQ 1 38972a944dbSBing Zhao #define MLX5_ACT_NUM_MDF_TCPACK 1 39072a944dbSBing Zhao #define MLX5_ACT_NUM_SET_REG 1 39172a944dbSBing Zhao #define MLX5_ACT_NUM_SET_TAG 1 39272a944dbSBing Zhao #define MLX5_ACT_NUM_CPY_MREG MLX5_ACT_NUM_SET_TAG 39372a944dbSBing Zhao #define MLX5_ACT_NUM_SET_MARK MLX5_ACT_NUM_SET_TAG 39472a944dbSBing Zhao #define MLX5_ACT_NUM_SET_META MLX5_ACT_NUM_SET_TAG 39572a944dbSBing Zhao #define MLX5_ACT_NUM_SET_DSCP 1 39672a944dbSBing Zhao 397641dbe4fSAlexander Kozyrev /* Maximum number of fields to modify in MODIFY_FIELD */ 398641dbe4fSAlexander Kozyrev #define MLX5_ACT_MAX_MOD_FIELDS 5 399641dbe4fSAlexander Kozyrev 4000c76d1c9SYongseok Koh enum mlx5_flow_drv_type { 4010c76d1c9SYongseok Koh MLX5_FLOW_TYPE_MIN, 4020c76d1c9SYongseok Koh MLX5_FLOW_TYPE_DV, 4030c76d1c9SYongseok Koh MLX5_FLOW_TYPE_VERBS, 4040c76d1c9SYongseok Koh MLX5_FLOW_TYPE_MAX, 4050c76d1c9SYongseok Koh }; 4060c76d1c9SYongseok Koh 407488d13abSSuanming Mou /* Fate action type. */ 408488d13abSSuanming Mou enum mlx5_flow_fate_type { 409488d13abSSuanming Mou MLX5_FLOW_FATE_NONE, /* Egress flow. */ 410488d13abSSuanming Mou MLX5_FLOW_FATE_QUEUE, 411488d13abSSuanming Mou MLX5_FLOW_FATE_JUMP, 412488d13abSSuanming Mou MLX5_FLOW_FATE_PORT_ID, 413488d13abSSuanming Mou MLX5_FLOW_FATE_DROP, 4143c78124fSShiri Kuzin MLX5_FLOW_FATE_DEFAULT_MISS, 415fabf8a37SSuanming Mou MLX5_FLOW_FATE_SHARED_RSS, 416488d13abSSuanming Mou MLX5_FLOW_FATE_MAX, 417488d13abSSuanming Mou }; 418488d13abSSuanming Mou 419865a0c15SOri Kam /* Matcher PRM representation */ 420865a0c15SOri Kam struct mlx5_flow_dv_match_params { 421865a0c15SOri Kam size_t size; 422865a0c15SOri Kam /**< Size of match value. Do NOT split size and key! */ 423865a0c15SOri Kam uint32_t buf[MLX5_ST_SZ_DW(fte_match_param)]; 424865a0c15SOri Kam /**< Matcher value. This value is used as the mask or as a key. */ 425865a0c15SOri Kam }; 426865a0c15SOri Kam 427865a0c15SOri Kam /* Matcher structure. */ 428865a0c15SOri Kam struct mlx5_flow_dv_matcher { 42918726355SXueming Li struct mlx5_cache_entry entry; /**< Pointer to the next element. */ 430e9e36e52SBing Zhao struct mlx5_flow_tbl_resource *tbl; 431e9e36e52SBing Zhao /**< Pointer to the table(group) the matcher associated with. */ 432865a0c15SOri Kam void *matcher_object; /**< Pointer to DV matcher */ 433865a0c15SOri Kam uint16_t crc; /**< CRC of key. */ 434865a0c15SOri Kam uint16_t priority; /**< Priority of matcher. */ 435865a0c15SOri Kam struct mlx5_flow_dv_match_params mask; /**< Matcher mask. */ 436865a0c15SOri Kam }; 437865a0c15SOri Kam 4384bb14c83SDekel Peled #define MLX5_ENCAP_MAX_LEN 132 4394bb14c83SDekel Peled 440c513f05cSDekel Peled /* Encap/decap resource structure. */ 441c513f05cSDekel Peled struct mlx5_flow_dv_encap_decap_resource { 442bf615b07SSuanming Mou struct mlx5_hlist_entry entry; 443c513f05cSDekel Peled /* Pointer to next element. */ 444cf7d1995SAlexander Kozyrev uint32_t refcnt; /**< Reference counter. */ 4456ad7cfaaSDekel Peled void *action; 4466ad7cfaaSDekel Peled /**< Encap/decap action object. */ 447c513f05cSDekel Peled uint8_t buf[MLX5_ENCAP_MAX_LEN]; 448c513f05cSDekel Peled size_t size; 449c513f05cSDekel Peled uint8_t reformat_type; 450c513f05cSDekel Peled uint8_t ft_type; 4514f84a197SOri Kam uint64_t flags; /**< Flags for RDMA API. */ 452bf615b07SSuanming Mou uint32_t idx; /**< Index for the index memory pool. */ 453c513f05cSDekel Peled }; 454c513f05cSDekel Peled 455cbb66daaSOri Kam /* Tag resource structure. */ 456cbb66daaSOri Kam struct mlx5_flow_dv_tag_resource { 457e484e403SBing Zhao struct mlx5_hlist_entry entry; 458e484e403SBing Zhao /**< hash list entry for tag resource, tag value as the key. */ 459cbb66daaSOri Kam void *action; 4606ad7cfaaSDekel Peled /**< Tag action object. */ 461cf7d1995SAlexander Kozyrev uint32_t refcnt; /**< Reference counter. */ 4625f114269SSuanming Mou uint32_t idx; /**< Index for the index memory pool. */ 463f5b0aed2SSuanming Mou uint32_t tag_id; /**< Tag ID. */ 464cbb66daaSOri Kam }; 465cbb66daaSOri Kam 4660e9d0002SViacheslav Ovsiienko /* 4670e9d0002SViacheslav Ovsiienko * Number of modification commands. 4680ba70e43SBing Zhao * The maximal actions amount in FW is some constant, and it is 16 in the 4690ba70e43SBing Zhao * latest releases. In some old releases, it will be limited to 8. 4700ba70e43SBing Zhao * Since there is no interface to query the capacity, the maximal value should 4710ba70e43SBing Zhao * be used to allow PMD to create the flow. The validation will be done in the 4720ba70e43SBing Zhao * lower driver layer or FW. A failure will be returned if exceeds the maximal 4730ba70e43SBing Zhao * supported actions number on the root table. 4740ba70e43SBing Zhao * On non-root tables, there is no limitation, but 32 is enough right now. 4750e9d0002SViacheslav Ovsiienko */ 476024e9575SBing Zhao #define MLX5_MAX_MODIFY_NUM 32 477024e9575SBing Zhao #define MLX5_ROOT_TBL_MODIFY_NUM 16 4784bb14c83SDekel Peled 4794bb14c83SDekel Peled /* Modify resource structure */ 4804bb14c83SDekel Peled struct mlx5_flow_dv_modify_hdr_resource { 4813fe88961SSuanming Mou struct mlx5_hlist_entry entry; 48216a7dbc4SXueming Li void *action; /**< Modify header action object. */ 48316a7dbc4SXueming Li /* Key area for hash list matching: */ 4844bb14c83SDekel Peled uint8_t ft_type; /**< Flow table type, Rx or Tx. */ 4854bb14c83SDekel Peled uint32_t actions_num; /**< Number of modification actions. */ 48679e7ba1fSOri Kam uint64_t flags; /**< Flags for RDMA API. */ 487024e9575SBing Zhao struct mlx5_modification_cmd actions[]; 488024e9575SBing Zhao /**< Modification actions. */ 4894bb14c83SDekel Peled }; 4904bb14c83SDekel Peled 4913fe88961SSuanming Mou /* Modify resource key of the hash organization. */ 4923fe88961SSuanming Mou union mlx5_flow_modify_hdr_key { 4933fe88961SSuanming Mou struct { 4943fe88961SSuanming Mou uint32_t ft_type:8; /**< Flow table type, Rx or Tx. */ 4953fe88961SSuanming Mou uint32_t actions_num:5; /**< Number of modification actions. */ 4963fe88961SSuanming Mou uint32_t group:19; /**< Flow group id. */ 4973fe88961SSuanming Mou uint32_t cksum; /**< Actions check sum. */ 4983fe88961SSuanming Mou }; 4993fe88961SSuanming Mou uint64_t v64; /**< full 64bits value of key */ 5003fe88961SSuanming Mou }; 5013fe88961SSuanming Mou 502684b9a1bSOri Kam /* Jump action resource structure. */ 503684b9a1bSOri Kam struct mlx5_flow_dv_jump_tbl_resource { 5046c1d9a64SBing Zhao void *action; /**< Pointer to the rdma core action. */ 505684b9a1bSOri Kam }; 506684b9a1bSOri Kam 507c269b517SOri Kam /* Port ID resource structure. */ 508c269b517SOri Kam struct mlx5_flow_dv_port_id_action_resource { 5090fd5f82aSXueming Li struct mlx5_cache_entry entry; 5100fd5f82aSXueming Li void *action; /**< Action object. */ 511c269b517SOri Kam uint32_t port_id; /**< Port ID value. */ 5120fd5f82aSXueming Li uint32_t idx; /**< Indexed pool memory index. */ 513c269b517SOri Kam }; 514c269b517SOri Kam 5159aee7a84SMoti Haimovsky /* Push VLAN action resource structure */ 5169aee7a84SMoti Haimovsky struct mlx5_flow_dv_push_vlan_action_resource { 5173422af2aSXueming Li struct mlx5_cache_entry entry; /* Cache entry. */ 5186ad7cfaaSDekel Peled void *action; /**< Action object. */ 5199aee7a84SMoti Haimovsky uint8_t ft_type; /**< Flow table type, Rx, Tx or FDB. */ 5209aee7a84SMoti Haimovsky rte_be32_t vlan_tag; /**< VLAN tag value. */ 5213422af2aSXueming Li uint32_t idx; /**< Indexed pool memory index. */ 5229aee7a84SMoti Haimovsky }; 5239aee7a84SMoti Haimovsky 524dd3c774fSViacheslav Ovsiienko /* Metadata register copy table entry. */ 525dd3c774fSViacheslav Ovsiienko struct mlx5_flow_mreg_copy_resource { 526dd3c774fSViacheslav Ovsiienko /* 527dd3c774fSViacheslav Ovsiienko * Hash list entry for copy table. 528dd3c774fSViacheslav Ovsiienko * - Key is 32/64-bit MARK action ID. 529dd3c774fSViacheslav Ovsiienko * - MUST be the first entry. 530dd3c774fSViacheslav Ovsiienko */ 531dd3c774fSViacheslav Ovsiienko struct mlx5_hlist_entry hlist_ent; 532dd3c774fSViacheslav Ovsiienko LIST_ENTRY(mlx5_flow_mreg_copy_resource) next; 533dd3c774fSViacheslav Ovsiienko /* List entry for device flows. */ 53490e6053aSSuanming Mou uint32_t idx; 535ab612adcSSuanming Mou uint32_t rix_flow; /* Built flow for copy. */ 536f5b0aed2SSuanming Mou uint32_t mark_id; 537dd3c774fSViacheslav Ovsiienko }; 538dd3c774fSViacheslav Ovsiienko 539afd7a625SXueming Li /* Table tunnel parameter. */ 540afd7a625SXueming Li struct mlx5_flow_tbl_tunnel_prm { 541afd7a625SXueming Li const struct mlx5_flow_tunnel *tunnel; 542afd7a625SXueming Li uint32_t group_id; 543afd7a625SXueming Li bool external; 544afd7a625SXueming Li }; 545afd7a625SXueming Li 546860897d2SBing Zhao /* Table data structure of the hash organization. */ 547860897d2SBing Zhao struct mlx5_flow_tbl_data_entry { 548860897d2SBing Zhao struct mlx5_hlist_entry entry; 549e9e36e52SBing Zhao /**< hash list entry, 64-bits key inside. */ 550860897d2SBing Zhao struct mlx5_flow_tbl_resource tbl; 551e9e36e52SBing Zhao /**< flow table resource. */ 55218726355SXueming Li struct mlx5_cache_list matchers; 553e9e36e52SBing Zhao /**< matchers' header associated with the flow table. */ 5546c1d9a64SBing Zhao struct mlx5_flow_dv_jump_tbl_resource jump; 5556c1d9a64SBing Zhao /**< jump resource, at most one for each table created. */ 5567ac99475SSuanming Mou uint32_t idx; /**< index for the indexed mempool. */ 5574ec6360dSGregory Etelson /**< tunnel offload */ 5584ec6360dSGregory Etelson const struct mlx5_flow_tunnel *tunnel; 5594ec6360dSGregory Etelson uint32_t group_id; 560f5b0aed2SSuanming Mou uint32_t external:1; 561f5b0aed2SSuanming Mou uint32_t tunnel_offload:1; /* Tunnel offlod table or not. */ 562f5b0aed2SSuanming Mou uint32_t is_egress:1; /**< Egress table. */ 563f5b0aed2SSuanming Mou uint32_t is_transfer:1; /**< Transfer table. */ 564f5b0aed2SSuanming Mou uint32_t dummy:1; /**< DR table. */ 565f5b0aed2SSuanming Mou uint32_t reserve:27; /**< Reserved to future using. */ 566f5b0aed2SSuanming Mou uint32_t table_id; /**< Table ID. */ 567860897d2SBing Zhao }; 568860897d2SBing Zhao 569b4c0ddbfSJiawei Wang /* Sub rdma-core actions list. */ 570b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_list { 571b4c0ddbfSJiawei Wang uint32_t actions_num; /**< Number of sample actions. */ 572b4c0ddbfSJiawei Wang uint64_t action_flags; 573b4c0ddbfSJiawei Wang void *dr_queue_action; 574b4c0ddbfSJiawei Wang void *dr_tag_action; 575b4c0ddbfSJiawei Wang void *dr_cnt_action; 57600c10c22SJiawei Wang void *dr_port_id_action; 57700c10c22SJiawei Wang void *dr_encap_action; 5786a951567SJiawei Wang void *dr_jump_action; 579b4c0ddbfSJiawei Wang }; 580b4c0ddbfSJiawei Wang 581b4c0ddbfSJiawei Wang /* Sample sub-actions resource list. */ 582b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_idx { 583b4c0ddbfSJiawei Wang uint32_t rix_hrxq; /**< Hash Rx queue object index. */ 584b4c0ddbfSJiawei Wang uint32_t rix_tag; /**< Index to the tag action. */ 58500c10c22SJiawei Wang uint32_t rix_port_id_action; /**< Index to port ID action resource. */ 58600c10c22SJiawei Wang uint32_t rix_encap_decap; /**< Index to encap/decap resource. */ 5876a951567SJiawei Wang uint32_t rix_jump; /**< Index to the jump action resource. */ 588b4c0ddbfSJiawei Wang }; 589b4c0ddbfSJiawei Wang 590b4c0ddbfSJiawei Wang /* Sample action resource structure. */ 591b4c0ddbfSJiawei Wang struct mlx5_flow_dv_sample_resource { 59219784141SSuanming Mou struct mlx5_cache_entry entry; /**< Cache entry. */ 59319784141SSuanming Mou union { 594b4c0ddbfSJiawei Wang void *verbs_action; /**< Verbs sample action object. */ 59519784141SSuanming Mou void **sub_actions; /**< Sample sub-action array. */ 59619784141SSuanming Mou }; 59701c05ee0SSuanming Mou struct rte_eth_dev *dev; /**< Device registers the action. */ 59819784141SSuanming Mou uint32_t idx; /** Sample object index. */ 599b4c0ddbfSJiawei Wang uint8_t ft_type; /** Flow Table Type */ 600b4c0ddbfSJiawei Wang uint32_t ft_id; /** Flow Table Level */ 601b4c0ddbfSJiawei Wang uint32_t ratio; /** Sample Ratio */ 602b4c0ddbfSJiawei Wang uint64_t set_action; /** Restore reg_c0 value */ 603b4c0ddbfSJiawei Wang void *normal_path_tbl; /** Flow Table pointer */ 604b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_idx sample_idx; 605b4c0ddbfSJiawei Wang /**< Action index resources. */ 606b4c0ddbfSJiawei Wang struct mlx5_flow_sub_actions_list sample_act; 607b4c0ddbfSJiawei Wang /**< Action resources. */ 608b4c0ddbfSJiawei Wang }; 609b4c0ddbfSJiawei Wang 61000c10c22SJiawei Wang #define MLX5_MAX_DEST_NUM 2 61100c10c22SJiawei Wang 61200c10c22SJiawei Wang /* Destination array action resource structure. */ 61300c10c22SJiawei Wang struct mlx5_flow_dv_dest_array_resource { 61419784141SSuanming Mou struct mlx5_cache_entry entry; /**< Cache entry. */ 61519784141SSuanming Mou uint32_t idx; /** Destination array action object index. */ 61600c10c22SJiawei Wang uint8_t ft_type; /** Flow Table Type */ 61700c10c22SJiawei Wang uint8_t num_of_dest; /**< Number of destination actions. */ 61801c05ee0SSuanming Mou struct rte_eth_dev *dev; /**< Device registers the action. */ 61900c10c22SJiawei Wang void *action; /**< Pointer to the rdma core action. */ 62000c10c22SJiawei Wang struct mlx5_flow_sub_actions_idx sample_idx[MLX5_MAX_DEST_NUM]; 62100c10c22SJiawei Wang /**< Action index resources. */ 62200c10c22SJiawei Wang struct mlx5_flow_sub_actions_list sample_act[MLX5_MAX_DEST_NUM]; 62300c10c22SJiawei Wang /**< Action resources. */ 62400c10c22SJiawei Wang }; 62500c10c22SJiawei Wang 626750ff30aSGregory Etelson /* PMD flow priority for tunnel */ 627750ff30aSGregory Etelson #define MLX5_TUNNEL_PRIO_GET(rss_desc) \ 628750ff30aSGregory Etelson ((rss_desc)->level >= 2 ? MLX5_PRIORITY_MAP_L2 : MLX5_PRIORITY_MAP_L4) 629750ff30aSGregory Etelson 630e745f900SSuanming Mou 631c42f44bdSBing Zhao /** Device flow handle structure for DV mode only. */ 632c42f44bdSBing Zhao struct mlx5_flow_handle_dv { 633c42f44bdSBing Zhao /* Flow DV api: */ 634c42f44bdSBing Zhao struct mlx5_flow_dv_matcher *matcher; /**< Cache to matcher. */ 635c42f44bdSBing Zhao struct mlx5_flow_dv_modify_hdr_resource *modify_hdr; 636c42f44bdSBing Zhao /**< Pointer to modify header resource in cache. */ 63777749adaSSuanming Mou uint32_t rix_encap_decap; 63877749adaSSuanming Mou /**< Index to encap/decap resource in cache. */ 63977749adaSSuanming Mou uint32_t rix_push_vlan; 6408acf8ac9SSuanming Mou /**< Index to push VLAN action resource in cache. */ 64177749adaSSuanming Mou uint32_t rix_tag; 6425f114269SSuanming Mou /**< Index to the tag action. */ 643b4c0ddbfSJiawei Wang uint32_t rix_sample; 644b4c0ddbfSJiawei Wang /**< Index to sample action resource in cache. */ 64500c10c22SJiawei Wang uint32_t rix_dest_array; 64600c10c22SJiawei Wang /**< Index to destination array resource in cache. */ 64777749adaSSuanming Mou } __rte_packed; 648c42f44bdSBing Zhao 649c42f44bdSBing Zhao /** Device flow handle structure: used both for creating & destroying. */ 650c42f44bdSBing Zhao struct mlx5_flow_handle { 651b88341caSSuanming Mou SILIST_ENTRY(uint32_t)next; 65277749adaSSuanming Mou struct mlx5_vf_vlan vf_vlan; /**< Structure for VF VLAN workaround. */ 653b88341caSSuanming Mou /**< Index to next device flow handle. */ 6540ddd1143SYongseok Koh uint64_t layers; 65524663641SYongseok Koh /**< Bit-fields of present layers, see MLX5_FLOW_LAYER_*. */ 656341c8941SDekel Peled void *drv_flow; /**< pointer to driver flow object. */ 65777749adaSSuanming Mou uint32_t split_flow_id:28; /**< Sub flow unique match flow id. */ 658488d13abSSuanming Mou uint32_t mark:1; /**< Metadate rxq mark flag. */ 659488d13abSSuanming Mou uint32_t fate_action:3; /**< Fate action type. */ 6606fc18392SSuanming Mou union { 66177749adaSSuanming Mou uint32_t rix_hrxq; /**< Hash Rx queue object index. */ 66277749adaSSuanming Mou uint32_t rix_jump; /**< Index to the jump action resource. */ 66377749adaSSuanming Mou uint32_t rix_port_id_action; 6646fc18392SSuanming Mou /**< Index to port ID action resource. */ 66577749adaSSuanming Mou uint32_t rix_fate; 666488d13abSSuanming Mou /**< Generic value indicates the fate action. */ 6673c78124fSShiri Kuzin uint32_t rix_default_fate; 6683c78124fSShiri Kuzin /**< Indicates default miss fate action. */ 669fabf8a37SSuanming Mou uint32_t rix_srss; 670fabf8a37SSuanming Mou /**< Indicates shared RSS fate action. */ 6716fc18392SSuanming Mou }; 672f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 673c42f44bdSBing Zhao struct mlx5_flow_handle_dv dvh; 674c42f44bdSBing Zhao #endif 67577749adaSSuanming Mou } __rte_packed; 676c42f44bdSBing Zhao 677c42f44bdSBing Zhao /* 678e7bfa359SBing Zhao * Size for Verbs device flow handle structure only. Do not use the DV only 679e7bfa359SBing Zhao * structure in Verbs. No DV flows attributes will be accessed. 680e7bfa359SBing Zhao * Macro offsetof() could also be used here. 681e7bfa359SBing Zhao */ 682f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 683e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE \ 684e7bfa359SBing Zhao (sizeof(struct mlx5_flow_handle) - sizeof(struct mlx5_flow_handle_dv)) 685e7bfa359SBing Zhao #else 686e7bfa359SBing Zhao #define MLX5_FLOW_HANDLE_VERBS_SIZE (sizeof(struct mlx5_flow_handle)) 687e7bfa359SBing Zhao #endif 688e7bfa359SBing Zhao 689e7bfa359SBing Zhao /* 690c42f44bdSBing Zhao * Max number of actions per DV flow. 691c42f44bdSBing Zhao * See CREATE_FLOW_MAX_FLOW_ACTIONS_SUPPORTED 692c42f44bdSBing Zhao * in rdma-core file providers/mlx5/verbs.c. 693c42f44bdSBing Zhao */ 694c42f44bdSBing Zhao #define MLX5_DV_MAX_NUMBER_OF_ACTIONS 8 695c42f44bdSBing Zhao 696c42f44bdSBing Zhao /** Device flow structure only for DV flow creation. */ 697e7bfa359SBing Zhao struct mlx5_flow_dv_workspace { 698c42f44bdSBing Zhao uint32_t group; /**< The group index. */ 699c42f44bdSBing Zhao uint8_t transfer; /**< 1 if the flow is E-Switch flow. */ 700c42f44bdSBing Zhao int actions_n; /**< number of actions. */ 701c42f44bdSBing Zhao void *actions[MLX5_DV_MAX_NUMBER_OF_ACTIONS]; /**< Action list. */ 702014d1cbeSSuanming Mou struct mlx5_flow_dv_encap_decap_resource *encap_decap; 703014d1cbeSSuanming Mou /**< Pointer to encap/decap resource in cache. */ 7048acf8ac9SSuanming Mou struct mlx5_flow_dv_push_vlan_action_resource *push_vlan_res; 7058acf8ac9SSuanming Mou /**< Pointer to push VLAN action resource in cache. */ 7065f114269SSuanming Mou struct mlx5_flow_dv_tag_resource *tag_resource; 7077ac99475SSuanming Mou /**< pointer to the tag action. */ 708f3faf9eaSSuanming Mou struct mlx5_flow_dv_port_id_action_resource *port_id_action; 709f3faf9eaSSuanming Mou /**< Pointer to port ID action resource. */ 7107ac99475SSuanming Mou struct mlx5_flow_dv_jump_tbl_resource *jump; 7117ac99475SSuanming Mou /**< Pointer to the jump action resource. */ 712c42f44bdSBing Zhao struct mlx5_flow_dv_match_params value; 713c42f44bdSBing Zhao /**< Holds the value that the packet is compared to. */ 714b4c0ddbfSJiawei Wang struct mlx5_flow_dv_sample_resource *sample_res; 715b4c0ddbfSJiawei Wang /**< Pointer to the sample action resource. */ 71600c10c22SJiawei Wang struct mlx5_flow_dv_dest_array_resource *dest_array_res; 71700c10c22SJiawei Wang /**< Pointer to the destination array resource. */ 718c42f44bdSBing Zhao }; 719c42f44bdSBing Zhao 720f1ae0b35SOphir Munk #ifdef HAVE_INFINIBAND_VERBS_H 721e7bfa359SBing Zhao /* 722e7bfa359SBing Zhao * Maximal Verbs flow specifications & actions size. 723e7bfa359SBing Zhao * Some elements are mutually exclusive, but enough space should be allocated. 724e7bfa359SBing Zhao * Tunnel cases: 1. Max 2 Ethernet + IP(v6 len > v4 len) + TCP/UDP headers. 725e7bfa359SBing Zhao * 2. One tunnel header (exception: GRE + MPLS), 726e7bfa359SBing Zhao * SPEC length: GRE == tunnel. 727e7bfa359SBing Zhao * Actions: 1. 1 Mark OR Flag. 728e7bfa359SBing Zhao * 2. 1 Drop (if any). 729e7bfa359SBing Zhao * 3. No limitation for counters, but it makes no sense to support too 730e7bfa359SBing Zhao * many counters in a single device flow. 731e7bfa359SBing Zhao */ 732e7bfa359SBing Zhao #ifdef HAVE_IBV_DEVICE_MPLS_SUPPORT 733e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \ 734e7bfa359SBing Zhao ( \ 735e7bfa359SBing Zhao (2 * (sizeof(struct ibv_flow_spec_eth) + \ 736e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_ipv6) + \ 737e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_tcp_udp)) + \ 738e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_gre) + \ 739e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_mpls)) \ 740e7bfa359SBing Zhao ) 741e7bfa359SBing Zhao #else 742e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_SIZE \ 743e7bfa359SBing Zhao ( \ 744e7bfa359SBing Zhao (2 * (sizeof(struct ibv_flow_spec_eth) + \ 745e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_ipv6) + \ 746e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_tcp_udp)) + \ 747e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_tunnel)) \ 748e7bfa359SBing Zhao ) 749e7bfa359SBing Zhao #endif 750e7bfa359SBing Zhao 751e7bfa359SBing Zhao #if defined(HAVE_IBV_DEVICE_COUNTERS_SET_V42) || \ 752e7bfa359SBing Zhao defined(HAVE_IBV_DEVICE_COUNTERS_SET_V45) 753e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \ 754e7bfa359SBing Zhao ( \ 755e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_action_tag) + \ 756e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_action_drop) + \ 757e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_counter_action) * 4 \ 758e7bfa359SBing Zhao ) 759e7bfa359SBing Zhao #else 760e7bfa359SBing Zhao #define MLX5_VERBS_MAX_ACT_SIZE \ 761e7bfa359SBing Zhao ( \ 762e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_action_tag) + \ 763e7bfa359SBing Zhao sizeof(struct ibv_flow_spec_action_drop) \ 764e7bfa359SBing Zhao ) 765e7bfa359SBing Zhao #endif 766e7bfa359SBing Zhao 767e7bfa359SBing Zhao #define MLX5_VERBS_MAX_SPEC_ACT_SIZE \ 768e7bfa359SBing Zhao (MLX5_VERBS_MAX_SPEC_SIZE + MLX5_VERBS_MAX_ACT_SIZE) 769e7bfa359SBing Zhao 770c42f44bdSBing Zhao /** Device flow structure only for Verbs flow creation. */ 771e7bfa359SBing Zhao struct mlx5_flow_verbs_workspace { 772c42f44bdSBing Zhao unsigned int size; /**< Size of the attribute. */ 773e7bfa359SBing Zhao struct ibv_flow_attr attr; /**< Verbs flow attribute buffer. */ 774e7bfa359SBing Zhao uint8_t specs[MLX5_VERBS_MAX_SPEC_ACT_SIZE]; 775e7bfa359SBing Zhao /**< Specifications & actions buffer of verbs flow. */ 776c42f44bdSBing Zhao }; 777f1ae0b35SOphir Munk #endif /* HAVE_INFINIBAND_VERBS_H */ 778c42f44bdSBing Zhao 779ae2927cdSJiawei Wang #define MLX5_SCALE_FLOW_GROUP_BIT 0 780ae2927cdSJiawei Wang #define MLX5_SCALE_JUMP_FLOW_GROUP_BIT 1 781ae2927cdSJiawei Wang 782e7bfa359SBing Zhao /** Maximal number of device sub-flows supported. */ 783e7bfa359SBing Zhao #define MLX5_NUM_MAX_DEV_FLOWS 32 784e7bfa359SBing Zhao 785c42f44bdSBing Zhao /** Device flow structure. */ 7869ade91dfSJiawei Wang __extension__ 787c42f44bdSBing Zhao struct mlx5_flow { 788c42f44bdSBing Zhao struct rte_flow *flow; /**< Pointer to the main flow. */ 789fa2d01c8SDong Zhou uint32_t flow_idx; /**< The memory pool index to the main flow. */ 7906ad7cfaaSDekel Peled uint64_t hash_fields; /**< Hash Rx queue hash fields. */ 791488d13abSSuanming Mou uint64_t act_flags; 792488d13abSSuanming Mou /**< Bit-fields of detected actions, see MLX5_FLOW_ACTION_*. */ 793b67b4ecbSDekel Peled bool external; /**< true if the flow is created external to PMD. */ 7949ade91dfSJiawei Wang uint8_t ingress:1; /**< 1 if the flow is ingress. */ 795ae2927cdSJiawei Wang uint8_t skip_scale:2; 796ae2927cdSJiawei Wang /** 797ae2927cdSJiawei Wang * Each Bit be set to 1 if Skip the scale the flow group with factor. 798ae2927cdSJiawei Wang * If bit0 be set to 1, then skip the scale the original flow group; 799ae2927cdSJiawei Wang * If bit1 be set to 1, then skip the scale the jump flow group if 800ae2927cdSJiawei Wang * having jump action. 801ae2927cdSJiawei Wang * 00: Enable scale in a flow, default value. 802ae2927cdSJiawei Wang * 01: Skip scale the flow group with factor, enable scale the group 803ae2927cdSJiawei Wang * of jump action. 804ae2927cdSJiawei Wang * 10: Enable scale the group with factor, skip scale the group of 805ae2927cdSJiawei Wang * jump action. 806ae2927cdSJiawei Wang * 11: Skip scale the table with factor both for flow group and jump 807ae2927cdSJiawei Wang * group. 808ae2927cdSJiawei Wang */ 809c42f44bdSBing Zhao union { 810f1ae0b35SOphir Munk #if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) 811e7bfa359SBing Zhao struct mlx5_flow_dv_workspace dv; 812c42f44bdSBing Zhao #endif 813f1ae0b35SOphir Munk #ifdef HAVE_INFINIBAND_VERBS_H 814e7bfa359SBing Zhao struct mlx5_flow_verbs_workspace verbs; 815f1ae0b35SOphir Munk #endif 816c42f44bdSBing Zhao }; 817e7bfa359SBing Zhao struct mlx5_flow_handle *handle; 818b88341caSSuanming Mou uint32_t handle_idx; /* Index of the mlx5 flow handle memory. */ 8194ec6360dSGregory Etelson const struct mlx5_flow_tunnel *tunnel; 82084c406e7SOri Kam }; 82184c406e7SOri Kam 82233e01809SSuanming Mou /* Flow meter state. */ 82333e01809SSuanming Mou #define MLX5_FLOW_METER_DISABLE 0 82433e01809SSuanming Mou #define MLX5_FLOW_METER_ENABLE 1 82533e01809SSuanming Mou 8263bd26b23SSuanming Mou #define MLX5_MAN_WIDTH 8 82746a5e6bcSSuanming Mou /* Modify this value if enum rte_mtr_color changes. */ 82846a5e6bcSSuanming Mou #define RTE_MTR_DROPPED RTE_COLORS 82946a5e6bcSSuanming Mou 8304dedc7c6SSuanming Mou /* Meter policer statistics */ 8314dedc7c6SSuanming Mou struct mlx5_flow_policer_stats { 832956d5c74SSuanming Mou uint32_t cnt[RTE_COLORS + 1]; 8334dedc7c6SSuanming Mou /**< Color counter, extra for drop. */ 8344dedc7c6SSuanming Mou uint64_t stats_mask; 8354dedc7c6SSuanming Mou /**< Statistics mask for the colors. */ 8364dedc7c6SSuanming Mou }; 8374dedc7c6SSuanming Mou 83846a5e6bcSSuanming Mou /* Meter table structure. */ 83946a5e6bcSSuanming Mou struct mlx5_meter_domain_info { 84046a5e6bcSSuanming Mou struct mlx5_flow_tbl_resource *tbl; 84146a5e6bcSSuanming Mou /**< Meter table. */ 8429dbaf7eeSSuanming Mou struct mlx5_flow_tbl_resource *sfx_tbl; 8439dbaf7eeSSuanming Mou /**< Meter suffix table. */ 84446a5e6bcSSuanming Mou void *any_matcher; 84546a5e6bcSSuanming Mou /**< Meter color not match default criteria. */ 84646a5e6bcSSuanming Mou void *color_matcher; 84746a5e6bcSSuanming Mou /**< Meter color match criteria. */ 84846a5e6bcSSuanming Mou void *jump_actn; 84946a5e6bcSSuanming Mou /**< Meter match action. */ 85046a5e6bcSSuanming Mou void *policer_rules[RTE_MTR_DROPPED + 1]; 85146a5e6bcSSuanming Mou /**< Meter policer for the match. */ 85246a5e6bcSSuanming Mou }; 85346a5e6bcSSuanming Mou 85446a5e6bcSSuanming Mou /* Meter table set for TX RX FDB. */ 85546a5e6bcSSuanming Mou struct mlx5_meter_domains_infos { 85646a5e6bcSSuanming Mou uint32_t ref_cnt; 85746a5e6bcSSuanming Mou /**< Table user count. */ 85846a5e6bcSSuanming Mou struct mlx5_meter_domain_info egress; 85946a5e6bcSSuanming Mou /**< TX meter table. */ 86046a5e6bcSSuanming Mou struct mlx5_meter_domain_info ingress; 86146a5e6bcSSuanming Mou /**< RX meter table. */ 86246a5e6bcSSuanming Mou struct mlx5_meter_domain_info transfer; 86346a5e6bcSSuanming Mou /**< FDB meter table. */ 86446a5e6bcSSuanming Mou void *drop_actn; 86546a5e6bcSSuanming Mou /**< Drop action as not matched. */ 8664dedc7c6SSuanming Mou void *count_actns[RTE_MTR_DROPPED + 1]; 8674dedc7c6SSuanming Mou /**< Counters for match and unmatched statistics. */ 86833e01809SSuanming Mou uint32_t fmp[MLX5_ST_SZ_DW(flow_meter_parameters)]; 86933e01809SSuanming Mou /**< Flow meter parameter. */ 87033e01809SSuanming Mou size_t fmp_size; 87133e01809SSuanming Mou /**< Flow meter parameter size. */ 87233e01809SSuanming Mou void *meter_action; 87333e01809SSuanming Mou /**< Flow meter action. */ 87446a5e6bcSSuanming Mou }; 87546a5e6bcSSuanming Mou 87646a5e6bcSSuanming Mou /* Meter parameter structure. */ 87746a5e6bcSSuanming Mou struct mlx5_flow_meter { 8783f373f35SSuanming Mou TAILQ_ENTRY(mlx5_flow_meter) next; 8793f373f35SSuanming Mou /**< Pointer to the next flow meter structure. */ 8808638e2b0SSuanming Mou uint32_t idx; /* Index to meter object. */ 88146a5e6bcSSuanming Mou uint32_t meter_id; 88246a5e6bcSSuanming Mou /**< Meter id. */ 8833f373f35SSuanming Mou struct mlx5_flow_meter_profile *profile; 8843f373f35SSuanming Mou /**< Meter profile parameters. */ 88578466e08SWentao Cui 88689a8e3c4SSuanming Mou rte_spinlock_t sl; /**< Meter action spinlock. */ 88789a8e3c4SSuanming Mou 88878466e08SWentao Cui /** Policer actions (per meter output color). */ 88978466e08SWentao Cui enum rte_mtr_policer_action action[RTE_COLORS]; 89078466e08SWentao Cui 89178466e08SWentao Cui /** Set of stats counters to be enabled. 89278466e08SWentao Cui * @see enum rte_mtr_stats_type 89378466e08SWentao Cui */ 89478466e08SWentao Cui uint64_t stats_mask; 89578466e08SWentao Cui 89678466e08SWentao Cui /**< Rule applies to ingress traffic. */ 89778466e08SWentao Cui uint32_t ingress:1; 89878466e08SWentao Cui 89978466e08SWentao Cui /**< Rule applies to egress traffic. */ 90078466e08SWentao Cui uint32_t egress:1; 90178466e08SWentao Cui /** 90278466e08SWentao Cui * Instead of simply matching the properties of traffic as it would 90378466e08SWentao Cui * appear on a given DPDK port ID, enabling this attribute transfers 90478466e08SWentao Cui * a flow rule to the lowest possible level of any device endpoints 90578466e08SWentao Cui * found in the pattern. 90678466e08SWentao Cui * 90778466e08SWentao Cui * When supported, this effectively enables an application to 90878466e08SWentao Cui * re-route traffic not necessarily intended for it (e.g. coming 90978466e08SWentao Cui * from or addressed to different physical ports, VFs or 91078466e08SWentao Cui * applications) at the device level. 91178466e08SWentao Cui * 91278466e08SWentao Cui * It complements the behavior of some pattern items such as 91378466e08SWentao Cui * RTE_FLOW_ITEM_TYPE_PHY_PORT and is meaningless without them. 91478466e08SWentao Cui * 91578466e08SWentao Cui * When transferring flow rules, ingress and egress attributes keep 91678466e08SWentao Cui * their original meaning, as if processing traffic emitted or 91778466e08SWentao Cui * received by the application. 91878466e08SWentao Cui */ 91978466e08SWentao Cui uint32_t transfer:1; 92046a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *mfts; 92146a5e6bcSSuanming Mou /**< Flow table created for this meter. */ 9224dedc7c6SSuanming Mou struct mlx5_flow_policer_stats policer_stats; 9234dedc7c6SSuanming Mou /**< Meter policer statistics. */ 92446a5e6bcSSuanming Mou uint32_t ref_cnt; 92546a5e6bcSSuanming Mou /**< Use count. */ 9263f373f35SSuanming Mou uint32_t active_state:1; 9273f373f35SSuanming Mou /**< Meter state. */ 9283f373f35SSuanming Mou uint32_t shared:1; 9293f373f35SSuanming Mou /**< Meter shared or not. */ 93046a5e6bcSSuanming Mou }; 9313bd26b23SSuanming Mou 9323bd26b23SSuanming Mou /* RFC2697 parameter structure. */ 9333bd26b23SSuanming Mou struct mlx5_flow_meter_srtcm_rfc2697_prm { 9343bd26b23SSuanming Mou /* green_saturation_value = cbs_mantissa * 2^cbs_exponent */ 9353bd26b23SSuanming Mou uint32_t cbs_exponent:5; 9363bd26b23SSuanming Mou uint32_t cbs_mantissa:8; 9373bd26b23SSuanming Mou /* cir = 8G * cir_mantissa * 1/(2^cir_exponent) Bytes/Sec */ 9383bd26b23SSuanming Mou uint32_t cir_exponent:5; 9393bd26b23SSuanming Mou uint32_t cir_mantissa:8; 9403bd26b23SSuanming Mou /* yellow _saturation_value = ebs_mantissa * 2^ebs_exponent */ 9413bd26b23SSuanming Mou uint32_t ebs_exponent:5; 9423bd26b23SSuanming Mou uint32_t ebs_mantissa:8; 9433bd26b23SSuanming Mou }; 9443bd26b23SSuanming Mou 9453bd26b23SSuanming Mou /* Flow meter profile structure. */ 9463bd26b23SSuanming Mou struct mlx5_flow_meter_profile { 9473bd26b23SSuanming Mou TAILQ_ENTRY(mlx5_flow_meter_profile) next; 9483bd26b23SSuanming Mou /**< Pointer to the next flow meter structure. */ 9493bd26b23SSuanming Mou uint32_t meter_profile_id; /**< Profile id. */ 9503bd26b23SSuanming Mou struct rte_mtr_meter_profile profile; /**< Profile detail. */ 9513bd26b23SSuanming Mou union { 9523bd26b23SSuanming Mou struct mlx5_flow_meter_srtcm_rfc2697_prm srtcm_prm; 9533bd26b23SSuanming Mou /**< srtcm_rfc2697 struct. */ 9543bd26b23SSuanming Mou }; 9553bd26b23SSuanming Mou uint32_t ref_cnt; /**< Use count. */ 9563bd26b23SSuanming Mou }; 9573bd26b23SSuanming Mou 9584ec6360dSGregory Etelson #define MLX5_MAX_TUNNELS 256 9594ec6360dSGregory Etelson #define MLX5_TNL_MISS_RULE_PRIORITY 3 9604ec6360dSGregory Etelson #define MLX5_TNL_MISS_FDB_JUMP_GRP 0x1234faac 9614ec6360dSGregory Etelson 9624ec6360dSGregory Etelson /* 9634ec6360dSGregory Etelson * When tunnel offload is active, all JUMP group ids are converted 9644ec6360dSGregory Etelson * using the same method. That conversion is applied both to tunnel and 9654ec6360dSGregory Etelson * regular rule types. 9664ec6360dSGregory Etelson * Group ids used in tunnel rules are relative to it's tunnel (!). 9674ec6360dSGregory Etelson * Application can create number of steer rules, using the same 9684ec6360dSGregory Etelson * tunnel, with different group id in each rule. 9694ec6360dSGregory Etelson * Each tunnel stores its groups internally in PMD tunnel object. 9704ec6360dSGregory Etelson * Groups used in regular rules do not belong to any tunnel and are stored 9714ec6360dSGregory Etelson * in tunnel hub. 9724ec6360dSGregory Etelson */ 9734ec6360dSGregory Etelson 9744ec6360dSGregory Etelson struct mlx5_flow_tunnel { 9754ec6360dSGregory Etelson LIST_ENTRY(mlx5_flow_tunnel) chain; 9764ec6360dSGregory Etelson struct rte_flow_tunnel app_tunnel; /** app tunnel copy */ 9774ec6360dSGregory Etelson uint32_t tunnel_id; /** unique tunnel ID */ 9784ec6360dSGregory Etelson uint32_t refctn; 9794ec6360dSGregory Etelson struct rte_flow_action action; 9804ec6360dSGregory Etelson struct rte_flow_item item; 9814ec6360dSGregory Etelson struct mlx5_hlist *groups; /** tunnel groups */ 9824ec6360dSGregory Etelson }; 9834ec6360dSGregory Etelson 9844ec6360dSGregory Etelson /** PMD tunnel related context */ 9854ec6360dSGregory Etelson struct mlx5_flow_tunnel_hub { 986868d2e34SGregory Etelson /* Tunnels list 987868d2e34SGregory Etelson * Access to the list MUST be MT protected 988868d2e34SGregory Etelson */ 9894ec6360dSGregory Etelson LIST_HEAD(, mlx5_flow_tunnel) tunnels; 990868d2e34SGregory Etelson /* protect access to the tunnels list */ 991868d2e34SGregory Etelson rte_spinlock_t sl; 9924ec6360dSGregory Etelson struct mlx5_hlist *groups; /** non tunnel groups */ 9934ec6360dSGregory Etelson }; 9944ec6360dSGregory Etelson 9954ec6360dSGregory Etelson /* convert jump group to flow table ID in tunnel rules */ 9964ec6360dSGregory Etelson struct tunnel_tbl_entry { 9974ec6360dSGregory Etelson struct mlx5_hlist_entry hash; 9984ec6360dSGregory Etelson uint32_t flow_table; 999f5b0aed2SSuanming Mou uint32_t tunnel_id; 1000f5b0aed2SSuanming Mou uint32_t group; 10014ec6360dSGregory Etelson }; 10024ec6360dSGregory Etelson 10034ec6360dSGregory Etelson static inline uint32_t 10044ec6360dSGregory Etelson tunnel_id_to_flow_tbl(uint32_t id) 10054ec6360dSGregory Etelson { 10064ec6360dSGregory Etelson return id | (1u << 16); 10074ec6360dSGregory Etelson } 10084ec6360dSGregory Etelson 10094ec6360dSGregory Etelson static inline uint32_t 10104ec6360dSGregory Etelson tunnel_flow_tbl_to_id(uint32_t flow_tbl) 10114ec6360dSGregory Etelson { 10124ec6360dSGregory Etelson return flow_tbl & ~(1u << 16); 10134ec6360dSGregory Etelson } 10144ec6360dSGregory Etelson 10154ec6360dSGregory Etelson union tunnel_tbl_key { 10164ec6360dSGregory Etelson uint64_t val; 10174ec6360dSGregory Etelson struct { 10184ec6360dSGregory Etelson uint32_t tunnel_id; 10194ec6360dSGregory Etelson uint32_t group; 10204ec6360dSGregory Etelson }; 10214ec6360dSGregory Etelson }; 10224ec6360dSGregory Etelson 10234ec6360dSGregory Etelson static inline struct mlx5_flow_tunnel_hub * 10244ec6360dSGregory Etelson mlx5_tunnel_hub(struct rte_eth_dev *dev) 10254ec6360dSGregory Etelson { 10264ec6360dSGregory Etelson struct mlx5_priv *priv = dev->data->dev_private; 10274ec6360dSGregory Etelson return priv->sh->tunnel_hub; 10284ec6360dSGregory Etelson } 10294ec6360dSGregory Etelson 10304ec6360dSGregory Etelson static inline bool 10314ec6360dSGregory Etelson is_tunnel_offload_active(struct rte_eth_dev *dev) 10324ec6360dSGregory Etelson { 1033bc1d90a3SGregory Etelson #ifdef HAVE_IBV_FLOW_DV_SUPPORT 10344ec6360dSGregory Etelson struct mlx5_priv *priv = dev->data->dev_private; 10354ec6360dSGregory Etelson return !!priv->config.dv_miss_info; 1036bc1d90a3SGregory Etelson #else 1037bc1d90a3SGregory Etelson RTE_SET_USED(dev); 1038bc1d90a3SGregory Etelson return false; 1039bc1d90a3SGregory Etelson #endif 10404ec6360dSGregory Etelson } 10414ec6360dSGregory Etelson 10424ec6360dSGregory Etelson static inline bool 10434ec6360dSGregory Etelson is_flow_tunnel_match_rule(__rte_unused struct rte_eth_dev *dev, 10444ec6360dSGregory Etelson __rte_unused const struct rte_flow_attr *attr, 10454ec6360dSGregory Etelson __rte_unused const struct rte_flow_item items[], 10464ec6360dSGregory Etelson __rte_unused const struct rte_flow_action actions[]) 10474ec6360dSGregory Etelson { 10484ec6360dSGregory Etelson return (items[0].type == (typeof(items[0].type)) 10494ec6360dSGregory Etelson MLX5_RTE_FLOW_ITEM_TYPE_TUNNEL); 10504ec6360dSGregory Etelson } 10514ec6360dSGregory Etelson 10524ec6360dSGregory Etelson static inline bool 10534ec6360dSGregory Etelson is_flow_tunnel_steer_rule(__rte_unused struct rte_eth_dev *dev, 10544ec6360dSGregory Etelson __rte_unused const struct rte_flow_attr *attr, 10554ec6360dSGregory Etelson __rte_unused const struct rte_flow_item items[], 10564ec6360dSGregory Etelson __rte_unused const struct rte_flow_action actions[]) 10574ec6360dSGregory Etelson { 10584ec6360dSGregory Etelson return (actions[0].type == (typeof(actions[0].type)) 10594ec6360dSGregory Etelson MLX5_RTE_FLOW_ACTION_TYPE_TUNNEL_SET); 10604ec6360dSGregory Etelson } 10614ec6360dSGregory Etelson 10624ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel * 10634ec6360dSGregory Etelson flow_actions_to_tunnel(const struct rte_flow_action actions[]) 10644ec6360dSGregory Etelson { 10654ec6360dSGregory Etelson return actions[0].conf; 10664ec6360dSGregory Etelson } 10674ec6360dSGregory Etelson 10684ec6360dSGregory Etelson static inline const struct mlx5_flow_tunnel * 10694ec6360dSGregory Etelson flow_items_to_tunnel(const struct rte_flow_item items[]) 10704ec6360dSGregory Etelson { 10714ec6360dSGregory Etelson return items[0].spec; 10724ec6360dSGregory Etelson } 10734ec6360dSGregory Etelson 107484c406e7SOri Kam /* Flow structure. */ 107584c406e7SOri Kam struct rte_flow { 1076ab612adcSSuanming Mou ILIST_ENTRY(uint32_t)next; /**< Index to the next flow structure. */ 1077b88341caSSuanming Mou uint32_t dev_handles; 1078e7bfa359SBing Zhao /**< Device flow handles that are part of the flow. */ 10790136df99SSuanming Mou uint32_t drv_type:2; /**< Driver type. */ 10804ec6360dSGregory Etelson uint32_t tunnel:1; 108194b6d884SXueming Li uint32_t meter:16; /**< Holds flow meter id. */ 10820136df99SSuanming Mou uint32_t rix_mreg_copy; 10830136df99SSuanming Mou /**< Index to metadata register copy table resource. */ 10840136df99SSuanming Mou uint32_t counter; /**< Holds flow counter. */ 10854ec6360dSGregory Etelson uint32_t tunnel_id; /**< Tunnel id */ 1086f935ed4bSDekel Peled uint32_t age; /**< Holds ASO age bit index. */ 1087f15f0c38SShiri Kuzin uint32_t geneve_tlv_option; /**< Holds Geneve TLV option id. > */ 10880136df99SSuanming Mou } __rte_packed; 10892720f833SYongseok Koh 1090d7cfcdddSAndrey Vesnovaty /* 1091d7cfcdddSAndrey Vesnovaty * Define list of valid combinations of RX Hash fields 1092d7cfcdddSAndrey Vesnovaty * (see enum ibv_rx_hash_fields). 1093d7cfcdddSAndrey Vesnovaty */ 1094d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4 (IBV_RX_HASH_SRC_IPV4 | IBV_RX_HASH_DST_IPV4) 1095d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_TCP \ 1096d7cfcdddSAndrey Vesnovaty (MLX5_RSS_HASH_IPV4 | \ 1097c83456cdSDekel Peled IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_DST_PORT_TCP) 1098d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV4_UDP \ 1099d7cfcdddSAndrey Vesnovaty (MLX5_RSS_HASH_IPV4 | \ 1100c83456cdSDekel Peled IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_DST_PORT_UDP) 1101d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6 (IBV_RX_HASH_SRC_IPV6 | IBV_RX_HASH_DST_IPV6) 1102d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_TCP \ 1103d7cfcdddSAndrey Vesnovaty (MLX5_RSS_HASH_IPV6 | \ 1104c83456cdSDekel Peled IBV_RX_HASH_SRC_PORT_TCP | IBV_RX_HASH_DST_PORT_TCP) 1105d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_IPV6_UDP \ 1106d7cfcdddSAndrey Vesnovaty (MLX5_RSS_HASH_IPV6 | \ 1107c83456cdSDekel Peled IBV_RX_HASH_SRC_PORT_UDP | IBV_RX_HASH_DST_PORT_UDP) 1108212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_SRC_ONLY IBV_RX_HASH_SRC_IPV4 1109212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_DST_ONLY IBV_RX_HASH_DST_IPV4 1110212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_SRC_ONLY IBV_RX_HASH_SRC_IPV6 1111212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_DST_ONLY IBV_RX_HASH_DST_IPV6 1112212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_UDP_SRC_ONLY \ 1113212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_SRC_PORT_UDP) 1114212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_UDP_DST_ONLY \ 1115212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_DST_PORT_UDP) 1116212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_UDP_SRC_ONLY \ 1117212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_SRC_PORT_UDP) 1118212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_UDP_DST_ONLY \ 1119212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_DST_PORT_UDP) 1120212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_TCP_SRC_ONLY \ 1121212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_SRC_PORT_TCP) 1122212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV4_TCP_DST_ONLY \ 1123212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV4 | IBV_RX_HASH_DST_PORT_TCP) 1124212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_TCP_SRC_ONLY \ 1125212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_SRC_PORT_TCP) 1126212d17b6SXiaoyu Min #define MLX5_RSS_HASH_IPV6_TCP_DST_ONLY \ 1127212d17b6SXiaoyu Min (MLX5_RSS_HASH_IPV6 | IBV_RX_HASH_DST_PORT_TCP) 1128d7cfcdddSAndrey Vesnovaty #define MLX5_RSS_HASH_NONE 0ULL 1129d7cfcdddSAndrey Vesnovaty 1130d7cfcdddSAndrey Vesnovaty /* array of valid combinations of RX Hash fields for RSS */ 1131d7cfcdddSAndrey Vesnovaty static const uint64_t mlx5_rss_hash_fields[] = { 1132d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_IPV4, 1133d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_IPV4_TCP, 1134d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_IPV4_UDP, 1135d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_IPV6, 1136d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_IPV6_TCP, 1137d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_IPV6_UDP, 1138d7cfcdddSAndrey Vesnovaty MLX5_RSS_HASH_NONE, 1139d7cfcdddSAndrey Vesnovaty }; 1140d7cfcdddSAndrey Vesnovaty 1141d7cfcdddSAndrey Vesnovaty /* Shared RSS action structure */ 1142d7cfcdddSAndrey Vesnovaty struct mlx5_shared_action_rss { 11434a42ac1fSMatan Azrad ILIST_ENTRY(uint32_t)next; /**< Index to the next RSS structure. */ 11444a42ac1fSMatan Azrad uint32_t refcnt; /**< Atomically accessed refcnt. */ 1145d7cfcdddSAndrey Vesnovaty struct rte_flow_action_rss origin; /**< Original rte RSS action. */ 1146d7cfcdddSAndrey Vesnovaty uint8_t key[MLX5_RSS_HASH_KEY_LEN]; /**< RSS hash key. */ 1147fa7ad49eSAndrey Vesnovaty struct mlx5_ind_table_obj *ind_tbl; 1148fa7ad49eSAndrey Vesnovaty /**< Hash RX queues (hrxq, hrxq_tunnel fields) indirection table. */ 1149d7cfcdddSAndrey Vesnovaty uint32_t hrxq[MLX5_RSS_HASH_FIELDS_LEN]; 1150d7cfcdddSAndrey Vesnovaty /**< Hash RX queue indexes mapped to mlx5_rss_hash_fields */ 1151fa7ad49eSAndrey Vesnovaty rte_spinlock_t action_rss_sl; /**< Shared RSS action spinlock. */ 1152d7cfcdddSAndrey Vesnovaty }; 1153d7cfcdddSAndrey Vesnovaty 1154*4b61b877SBing Zhao struct rte_flow_action_handle { 11554a42ac1fSMatan Azrad uint32_t id; 1156d7cfcdddSAndrey Vesnovaty }; 1157d7cfcdddSAndrey Vesnovaty 11588bb81f26SXueming Li /* Thread specific flow workspace intermediate data. */ 11598bb81f26SXueming Li struct mlx5_flow_workspace { 11600064bf43SXueming Li /* If creating another flow in same thread, push new as stack. */ 11610064bf43SXueming Li struct mlx5_flow_workspace *prev; 11620064bf43SXueming Li struct mlx5_flow_workspace *next; 11630064bf43SXueming Li uint32_t inuse; /* can't create new flow with current. */ 11648bb81f26SXueming Li struct mlx5_flow flows[MLX5_NUM_MAX_DEV_FLOWS]; 11650064bf43SXueming Li struct mlx5_flow_rss_desc rss_desc; 11660064bf43SXueming Li uint32_t rssq_num; /* Allocated queue num in rss_desc. */ 116738c6dc20SXueming Li uint32_t flow_idx; /* Intermediate device flow index. */ 11688bb81f26SXueming Li }; 11698bb81f26SXueming Li 11709ade91dfSJiawei Wang struct mlx5_flow_split_info { 11719ade91dfSJiawei Wang bool external; 11729ade91dfSJiawei Wang /**< True if flow is created by request external to PMD. */ 11739ade91dfSJiawei Wang uint8_t skip_scale; /**< Skip the scale the table with factor. */ 11749ade91dfSJiawei Wang uint32_t flow_idx; /**< This memory pool index to the flow. */ 11759ade91dfSJiawei Wang uint32_t prefix_mark; /**< Prefix subflow mark flag. */ 11769ade91dfSJiawei Wang uint64_t prefix_layers; /**< Prefix subflow layers. */ 11779ade91dfSJiawei Wang }; 11789ade91dfSJiawei Wang 117984c406e7SOri Kam typedef int (*mlx5_flow_validate_t)(struct rte_eth_dev *dev, 118084c406e7SOri Kam const struct rte_flow_attr *attr, 118184c406e7SOri Kam const struct rte_flow_item items[], 118284c406e7SOri Kam const struct rte_flow_action actions[], 1183b67b4ecbSDekel Peled bool external, 118472a944dbSBing Zhao int hairpin, 118584c406e7SOri Kam struct rte_flow_error *error); 118684c406e7SOri Kam typedef struct mlx5_flow *(*mlx5_flow_prepare_t) 1187e7bfa359SBing Zhao (struct rte_eth_dev *dev, const struct rte_flow_attr *attr, 1188e7bfa359SBing Zhao const struct rte_flow_item items[], 1189c1cfb132SYongseok Koh const struct rte_flow_action actions[], struct rte_flow_error *error); 119084c406e7SOri Kam typedef int (*mlx5_flow_translate_t)(struct rte_eth_dev *dev, 119184c406e7SOri Kam struct mlx5_flow *dev_flow, 119284c406e7SOri Kam const struct rte_flow_attr *attr, 119384c406e7SOri Kam const struct rte_flow_item items[], 119484c406e7SOri Kam const struct rte_flow_action actions[], 119584c406e7SOri Kam struct rte_flow_error *error); 119684c406e7SOri Kam typedef int (*mlx5_flow_apply_t)(struct rte_eth_dev *dev, struct rte_flow *flow, 119784c406e7SOri Kam struct rte_flow_error *error); 119884c406e7SOri Kam typedef void (*mlx5_flow_remove_t)(struct rte_eth_dev *dev, 119984c406e7SOri Kam struct rte_flow *flow); 120084c406e7SOri Kam typedef void (*mlx5_flow_destroy_t)(struct rte_eth_dev *dev, 120184c406e7SOri Kam struct rte_flow *flow); 1202684dafe7SMoti Haimovsky typedef int (*mlx5_flow_query_t)(struct rte_eth_dev *dev, 1203684dafe7SMoti Haimovsky struct rte_flow *flow, 1204684dafe7SMoti Haimovsky const struct rte_flow_action *actions, 1205684dafe7SMoti Haimovsky void *data, 1206684dafe7SMoti Haimovsky struct rte_flow_error *error); 120746a5e6bcSSuanming Mou typedef struct mlx5_meter_domains_infos *(*mlx5_flow_create_mtr_tbls_t) 12084dedc7c6SSuanming Mou (struct rte_eth_dev *dev, 12094dedc7c6SSuanming Mou const struct mlx5_flow_meter *fm); 121046a5e6bcSSuanming Mou typedef int (*mlx5_flow_destroy_mtr_tbls_t)(struct rte_eth_dev *dev, 121146a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *tbls); 12123426add9SSuanming Mou typedef int (*mlx5_flow_create_policer_rules_t) 12133426add9SSuanming Mou (struct rte_eth_dev *dev, 12143426add9SSuanming Mou struct mlx5_flow_meter *fm, 12153426add9SSuanming Mou const struct rte_flow_attr *attr); 12163426add9SSuanming Mou typedef int (*mlx5_flow_destroy_policer_rules_t) 12173426add9SSuanming Mou (struct rte_eth_dev *dev, 12183426add9SSuanming Mou const struct mlx5_flow_meter *fm, 12193426add9SSuanming Mou const struct rte_flow_attr *attr); 1220956d5c74SSuanming Mou typedef uint32_t (*mlx5_flow_counter_alloc_t) 1221e189f55cSSuanming Mou (struct rte_eth_dev *dev); 1222e189f55cSSuanming Mou typedef void (*mlx5_flow_counter_free_t)(struct rte_eth_dev *dev, 1223956d5c74SSuanming Mou uint32_t cnt); 1224e189f55cSSuanming Mou typedef int (*mlx5_flow_counter_query_t)(struct rte_eth_dev *dev, 1225956d5c74SSuanming Mou uint32_t cnt, 1226e189f55cSSuanming Mou bool clear, uint64_t *pkts, 1227e189f55cSSuanming Mou uint64_t *bytes); 1228fa2d01c8SDong Zhou typedef int (*mlx5_flow_get_aged_flows_t) 1229fa2d01c8SDong Zhou (struct rte_eth_dev *dev, 1230fa2d01c8SDong Zhou void **context, 1231fa2d01c8SDong Zhou uint32_t nb_contexts, 1232fa2d01c8SDong Zhou struct rte_flow_error *error); 1233d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_validate_t) 1234d7cfcdddSAndrey Vesnovaty (struct rte_eth_dev *dev, 1235*4b61b877SBing Zhao const struct rte_flow_indir_action_conf *conf, 1236d7cfcdddSAndrey Vesnovaty const struct rte_flow_action *action, 1237d7cfcdddSAndrey Vesnovaty struct rte_flow_error *error); 1238*4b61b877SBing Zhao typedef struct rte_flow_action_handle *(*mlx5_flow_action_create_t) 1239d7cfcdddSAndrey Vesnovaty (struct rte_eth_dev *dev, 1240*4b61b877SBing Zhao const struct rte_flow_indir_action_conf *conf, 1241d7cfcdddSAndrey Vesnovaty const struct rte_flow_action *action, 1242d7cfcdddSAndrey Vesnovaty struct rte_flow_error *error); 1243d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_destroy_t) 1244d7cfcdddSAndrey Vesnovaty (struct rte_eth_dev *dev, 1245*4b61b877SBing Zhao struct rte_flow_action_handle *action, 1246d7cfcdddSAndrey Vesnovaty struct rte_flow_error *error); 1247d7cfcdddSAndrey Vesnovaty typedef int (*mlx5_flow_action_update_t) 1248d7cfcdddSAndrey Vesnovaty (struct rte_eth_dev *dev, 1249*4b61b877SBing Zhao struct rte_flow_action_handle *action, 1250*4b61b877SBing Zhao const void *update, 1251d7cfcdddSAndrey Vesnovaty struct rte_flow_error *error); 125281073e1fSMatan Azrad typedef int (*mlx5_flow_action_query_t) 125381073e1fSMatan Azrad (struct rte_eth_dev *dev, 1254*4b61b877SBing Zhao const struct rte_flow_action_handle *action, 125581073e1fSMatan Azrad void *data, 125681073e1fSMatan Azrad struct rte_flow_error *error); 125723f627e0SBing Zhao typedef int (*mlx5_flow_sync_domain_t) 125823f627e0SBing Zhao (struct rte_eth_dev *dev, 125923f627e0SBing Zhao uint32_t domains, 126023f627e0SBing Zhao uint32_t flags); 126181073e1fSMatan Azrad 126284c406e7SOri Kam struct mlx5_flow_driver_ops { 126384c406e7SOri Kam mlx5_flow_validate_t validate; 126484c406e7SOri Kam mlx5_flow_prepare_t prepare; 126584c406e7SOri Kam mlx5_flow_translate_t translate; 126684c406e7SOri Kam mlx5_flow_apply_t apply; 126784c406e7SOri Kam mlx5_flow_remove_t remove; 126884c406e7SOri Kam mlx5_flow_destroy_t destroy; 1269684dafe7SMoti Haimovsky mlx5_flow_query_t query; 127046a5e6bcSSuanming Mou mlx5_flow_create_mtr_tbls_t create_mtr_tbls; 127146a5e6bcSSuanming Mou mlx5_flow_destroy_mtr_tbls_t destroy_mtr_tbls; 12723426add9SSuanming Mou mlx5_flow_create_policer_rules_t create_policer_rules; 12733426add9SSuanming Mou mlx5_flow_destroy_policer_rules_t destroy_policer_rules; 1274e189f55cSSuanming Mou mlx5_flow_counter_alloc_t counter_alloc; 1275e189f55cSSuanming Mou mlx5_flow_counter_free_t counter_free; 1276e189f55cSSuanming Mou mlx5_flow_counter_query_t counter_query; 1277fa2d01c8SDong Zhou mlx5_flow_get_aged_flows_t get_aged_flows; 1278d7cfcdddSAndrey Vesnovaty mlx5_flow_action_validate_t action_validate; 1279d7cfcdddSAndrey Vesnovaty mlx5_flow_action_create_t action_create; 1280d7cfcdddSAndrey Vesnovaty mlx5_flow_action_destroy_t action_destroy; 1281d7cfcdddSAndrey Vesnovaty mlx5_flow_action_update_t action_update; 128281073e1fSMatan Azrad mlx5_flow_action_query_t action_query; 128323f627e0SBing Zhao mlx5_flow_sync_domain_t sync_domain; 128484c406e7SOri Kam }; 128584c406e7SOri Kam 128684c406e7SOri Kam /* mlx5_flow.c */ 128784c406e7SOri Kam 12888bb81f26SXueming Li struct mlx5_flow_workspace *mlx5_flow_get_thread_workspace(void); 12894ec6360dSGregory Etelson __extension__ 12904ec6360dSGregory Etelson struct flow_grp_info { 12914ec6360dSGregory Etelson uint64_t external:1; 12924ec6360dSGregory Etelson uint64_t transfer:1; 12934ec6360dSGregory Etelson uint64_t fdb_def_rule:1; 12944ec6360dSGregory Etelson /* force standard group translation */ 12954ec6360dSGregory Etelson uint64_t std_tbl_fix:1; 1296ae2927cdSJiawei Wang uint64_t skip_scale:2; 12974ec6360dSGregory Etelson }; 12984ec6360dSGregory Etelson 12994ec6360dSGregory Etelson static inline bool 13004ec6360dSGregory Etelson tunnel_use_standard_attr_group_translate 13014ec6360dSGregory Etelson (struct rte_eth_dev *dev, 13024ec6360dSGregory Etelson const struct mlx5_flow_tunnel *tunnel, 13034ec6360dSGregory Etelson const struct rte_flow_attr *attr, 13044ec6360dSGregory Etelson const struct rte_flow_item items[], 13054ec6360dSGregory Etelson const struct rte_flow_action actions[]) 13064ec6360dSGregory Etelson { 13074ec6360dSGregory Etelson bool verdict; 13084ec6360dSGregory Etelson 13094ec6360dSGregory Etelson if (!is_tunnel_offload_active(dev)) 13104ec6360dSGregory Etelson /* no tunnel offload API */ 13114ec6360dSGregory Etelson verdict = true; 13124ec6360dSGregory Etelson else if (tunnel) { 13134ec6360dSGregory Etelson /* 13144ec6360dSGregory Etelson * OvS will use jump to group 0 in tunnel steer rule. 13154ec6360dSGregory Etelson * If tunnel steer rule starts from group 0 (attr.group == 0) 13164ec6360dSGregory Etelson * that 0 group must be translated with standard method. 13174ec6360dSGregory Etelson * attr.group == 0 in tunnel match rule translated with tunnel 13184ec6360dSGregory Etelson * method 13194ec6360dSGregory Etelson */ 13204ec6360dSGregory Etelson verdict = !attr->group && 13214ec6360dSGregory Etelson is_flow_tunnel_steer_rule(dev, attr, items, actions); 13224ec6360dSGregory Etelson } else { 13234ec6360dSGregory Etelson /* 13244ec6360dSGregory Etelson * non-tunnel group translation uses standard method for 13254ec6360dSGregory Etelson * root group only: attr.group == 0 13264ec6360dSGregory Etelson */ 13274ec6360dSGregory Etelson verdict = !attr->group; 13284ec6360dSGregory Etelson } 13294ec6360dSGregory Etelson 13304ec6360dSGregory Etelson return verdict; 13314ec6360dSGregory Etelson } 13324ec6360dSGregory Etelson 13334ec6360dSGregory Etelson int mlx5_flow_group_to_table(struct rte_eth_dev *dev, 13344ec6360dSGregory Etelson const struct mlx5_flow_tunnel *tunnel, 13354ec6360dSGregory Etelson uint32_t group, uint32_t *table, 1336eab3ca48SGregory Etelson const struct flow_grp_info *flags, 13374ec6360dSGregory Etelson struct rte_flow_error *error); 1338e745f900SSuanming Mou uint64_t mlx5_flow_hashfields_adjust(struct mlx5_flow_rss_desc *rss_desc, 1339e745f900SSuanming Mou int tunnel, uint64_t layer_types, 1340fc2c498cSOri Kam uint64_t hash_fields); 13413eca5f8aSOphir Munk int mlx5_flow_discover_priorities(struct rte_eth_dev *dev); 134284c406e7SOri Kam uint32_t mlx5_flow_adjust_priority(struct rte_eth_dev *dev, int32_t priority, 134384c406e7SOri Kam uint32_t subpriority); 13445f8ae44dSDong Zhou uint32_t mlx5_get_lowest_priority(struct rte_eth_dev *dev, 13455f8ae44dSDong Zhou const struct rte_flow_attr *attr); 13465f8ae44dSDong Zhou uint16_t mlx5_get_matcher_priority(struct rte_eth_dev *dev, 13475f8ae44dSDong Zhou const struct rte_flow_attr *attr, 13485f8ae44dSDong Zhou uint32_t subpriority); 134999d49f47SMatan Azrad int mlx5_flow_get_reg_id(struct rte_eth_dev *dev, 13503e8edd0eSViacheslav Ovsiienko enum mlx5_feature_name feature, 13513e8edd0eSViacheslav Ovsiienko uint32_t id, 13523e8edd0eSViacheslav Ovsiienko struct rte_flow_error *error); 1353e4fcdcd6SMoti Haimovsky const struct rte_flow_action *mlx5_flow_find_action 1354e4fcdcd6SMoti Haimovsky (const struct rte_flow_action *actions, 1355e4fcdcd6SMoti Haimovsky enum rte_flow_action_type action); 1356d7cfcdddSAndrey Vesnovaty int mlx5_validate_action_rss(struct rte_eth_dev *dev, 1357d7cfcdddSAndrey Vesnovaty const struct rte_flow_action *action, 1358d7cfcdddSAndrey Vesnovaty struct rte_flow_error *error); 135984c406e7SOri Kam int mlx5_flow_validate_action_count(struct rte_eth_dev *dev, 13603e9fa079SDekel Peled const struct rte_flow_attr *attr, 136184c406e7SOri Kam struct rte_flow_error *error); 136284c406e7SOri Kam int mlx5_flow_validate_action_drop(uint64_t action_flags, 13633e9fa079SDekel Peled const struct rte_flow_attr *attr, 136484c406e7SOri Kam struct rte_flow_error *error); 136584c406e7SOri Kam int mlx5_flow_validate_action_flag(uint64_t action_flags, 13663e9fa079SDekel Peled const struct rte_flow_attr *attr, 136784c406e7SOri Kam struct rte_flow_error *error); 136884c406e7SOri Kam int mlx5_flow_validate_action_mark(const struct rte_flow_action *action, 136984c406e7SOri Kam uint64_t action_flags, 13703e9fa079SDekel Peled const struct rte_flow_attr *attr, 137184c406e7SOri Kam struct rte_flow_error *error); 137284c406e7SOri Kam int mlx5_flow_validate_action_queue(const struct rte_flow_action *action, 137384c406e7SOri Kam uint64_t action_flags, 137484c406e7SOri Kam struct rte_eth_dev *dev, 13753e9fa079SDekel Peled const struct rte_flow_attr *attr, 137684c406e7SOri Kam struct rte_flow_error *error); 137784c406e7SOri Kam int mlx5_flow_validate_action_rss(const struct rte_flow_action *action, 137884c406e7SOri Kam uint64_t action_flags, 137984c406e7SOri Kam struct rte_eth_dev *dev, 13803e9fa079SDekel Peled const struct rte_flow_attr *attr, 13811183f12fSOri Kam uint64_t item_flags, 138284c406e7SOri Kam struct rte_flow_error *error); 13833c78124fSShiri Kuzin int mlx5_flow_validate_action_default_miss(uint64_t action_flags, 13843c78124fSShiri Kuzin const struct rte_flow_attr *attr, 13853c78124fSShiri Kuzin struct rte_flow_error *error); 138684c406e7SOri Kam int mlx5_flow_validate_attributes(struct rte_eth_dev *dev, 138784c406e7SOri Kam const struct rte_flow_attr *attributes, 138884c406e7SOri Kam struct rte_flow_error *error); 13896bd7fbd0SDekel Peled int mlx5_flow_item_acceptable(const struct rte_flow_item *item, 13906bd7fbd0SDekel Peled const uint8_t *mask, 13916bd7fbd0SDekel Peled const uint8_t *nic_mask, 13926bd7fbd0SDekel Peled unsigned int size, 13936859e67eSDekel Peled bool range_accepted, 13946bd7fbd0SDekel Peled struct rte_flow_error *error); 139584c406e7SOri Kam int mlx5_flow_validate_item_eth(const struct rte_flow_item *item, 139686b59a1aSMatan Azrad uint64_t item_flags, bool ext_vlan_sup, 139784c406e7SOri Kam struct rte_flow_error *error); 139884c406e7SOri Kam int mlx5_flow_validate_item_gre(const struct rte_flow_item *item, 139984c406e7SOri Kam uint64_t item_flags, 140084c406e7SOri Kam uint8_t target_protocol, 140184c406e7SOri Kam struct rte_flow_error *error); 1402a7a03655SXiaoyu Min int mlx5_flow_validate_item_gre_key(const struct rte_flow_item *item, 1403a7a03655SXiaoyu Min uint64_t item_flags, 1404a7a03655SXiaoyu Min const struct rte_flow_item *gre_item, 1405a7a03655SXiaoyu Min struct rte_flow_error *error); 140684c406e7SOri Kam int mlx5_flow_validate_item_ipv4(const struct rte_flow_item *item, 1407ed4c5247SShahaf Shuler uint64_t item_flags, 1408fba32130SXiaoyu Min uint64_t last_item, 1409fba32130SXiaoyu Min uint16_t ether_type, 141055c61fa7SViacheslav Ovsiienko const struct rte_flow_item_ipv4 *acc_mask, 14116859e67eSDekel Peled bool range_accepted, 141284c406e7SOri Kam struct rte_flow_error *error); 141384c406e7SOri Kam int mlx5_flow_validate_item_ipv6(const struct rte_flow_item *item, 141484c406e7SOri Kam uint64_t item_flags, 1415fba32130SXiaoyu Min uint64_t last_item, 1416fba32130SXiaoyu Min uint16_t ether_type, 141755c61fa7SViacheslav Ovsiienko const struct rte_flow_item_ipv6 *acc_mask, 141884c406e7SOri Kam struct rte_flow_error *error); 141938f7efaaSDekel Peled int mlx5_flow_validate_item_mpls(struct rte_eth_dev *dev, 142038f7efaaSDekel Peled const struct rte_flow_item *item, 142184c406e7SOri Kam uint64_t item_flags, 142238f7efaaSDekel Peled uint64_t prev_layer, 142384c406e7SOri Kam struct rte_flow_error *error); 142484c406e7SOri Kam int mlx5_flow_validate_item_tcp(const struct rte_flow_item *item, 142584c406e7SOri Kam uint64_t item_flags, 142684c406e7SOri Kam uint8_t target_protocol, 142792378c2bSMoti Haimovsky const struct rte_flow_item_tcp *flow_mask, 142884c406e7SOri Kam struct rte_flow_error *error); 142984c406e7SOri Kam int mlx5_flow_validate_item_udp(const struct rte_flow_item *item, 143084c406e7SOri Kam uint64_t item_flags, 143184c406e7SOri Kam uint8_t target_protocol, 143284c406e7SOri Kam struct rte_flow_error *error); 143384c406e7SOri Kam int mlx5_flow_validate_item_vlan(const struct rte_flow_item *item, 1434ed4c5247SShahaf Shuler uint64_t item_flags, 1435dfedf3e3SViacheslav Ovsiienko struct rte_eth_dev *dev, 143684c406e7SOri Kam struct rte_flow_error *error); 143784c406e7SOri Kam int mlx5_flow_validate_item_vxlan(const struct rte_flow_item *item, 143884c406e7SOri Kam uint64_t item_flags, 143984c406e7SOri Kam struct rte_flow_error *error); 144084c406e7SOri Kam int mlx5_flow_validate_item_vxlan_gpe(const struct rte_flow_item *item, 144184c406e7SOri Kam uint64_t item_flags, 144284c406e7SOri Kam struct rte_eth_dev *dev, 144384c406e7SOri Kam struct rte_flow_error *error); 1444d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp(const struct rte_flow_item *item, 1445d53aa89aSXiaoyu Min uint64_t item_flags, 1446d53aa89aSXiaoyu Min uint8_t target_protocol, 1447d53aa89aSXiaoyu Min struct rte_flow_error *error); 1448d53aa89aSXiaoyu Min int mlx5_flow_validate_item_icmp6(const struct rte_flow_item *item, 1449d53aa89aSXiaoyu Min uint64_t item_flags, 1450d53aa89aSXiaoyu Min uint8_t target_protocol, 1451d53aa89aSXiaoyu Min struct rte_flow_error *error); 1452ea81c1b8SDekel Peled int mlx5_flow_validate_item_nvgre(const struct rte_flow_item *item, 1453ea81c1b8SDekel Peled uint64_t item_flags, 1454ea81c1b8SDekel Peled uint8_t target_protocol, 1455ea81c1b8SDekel Peled struct rte_flow_error *error); 1456e59a5dbcSMoti Haimovsky int mlx5_flow_validate_item_geneve(const struct rte_flow_item *item, 1457e59a5dbcSMoti Haimovsky uint64_t item_flags, 1458e59a5dbcSMoti Haimovsky struct rte_eth_dev *dev, 1459e59a5dbcSMoti Haimovsky struct rte_flow_error *error); 1460f7239fceSShiri Kuzin int mlx5_flow_validate_item_geneve_opt(const struct rte_flow_item *item, 1461f7239fceSShiri Kuzin uint64_t last_item, 1462f7239fceSShiri Kuzin const struct rte_flow_item *geneve_item, 1463f7239fceSShiri Kuzin struct rte_eth_dev *dev, 1464f7239fceSShiri Kuzin struct rte_flow_error *error); 1465c7eca236SBing Zhao int mlx5_flow_validate_item_ecpri(const struct rte_flow_item *item, 1466c7eca236SBing Zhao uint64_t item_flags, 1467c7eca236SBing Zhao uint64_t last_item, 1468c7eca236SBing Zhao uint16_t ether_type, 1469c7eca236SBing Zhao const struct rte_flow_item_ecpri *acc_mask, 1470c7eca236SBing Zhao struct rte_flow_error *error); 147146a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *mlx5_flow_create_mtr_tbls 14724dedc7c6SSuanming Mou (struct rte_eth_dev *dev, 14734dedc7c6SSuanming Mou const struct mlx5_flow_meter *fm); 147446a5e6bcSSuanming Mou int mlx5_flow_destroy_mtr_tbls(struct rte_eth_dev *dev, 147546a5e6bcSSuanming Mou struct mlx5_meter_domains_infos *tbl); 14763426add9SSuanming Mou int mlx5_flow_create_policer_rules(struct rte_eth_dev *dev, 14773426add9SSuanming Mou struct mlx5_flow_meter *fm, 14783426add9SSuanming Mou const struct rte_flow_attr *attr); 14793426add9SSuanming Mou int mlx5_flow_destroy_policer_rules(struct rte_eth_dev *dev, 14803426add9SSuanming Mou struct mlx5_flow_meter *fm, 14813426add9SSuanming Mou const struct rte_flow_attr *attr); 148202e76468SSuanming Mou int mlx5_flow_meter_flush(struct rte_eth_dev *dev, 148302e76468SSuanming Mou struct rte_mtr_error *error); 1484994829e6SSuanming Mou int mlx5_flow_dv_discover_counter_offset_support(struct rte_eth_dev *dev); 1485*4b61b877SBing Zhao int mlx5_action_handle_flush(struct rte_eth_dev *dev); 14864ec6360dSGregory Etelson void mlx5_release_tunnel_hub(struct mlx5_dev_ctx_shared *sh, uint16_t port_id); 14874ec6360dSGregory Etelson int mlx5_alloc_tunnel_hub(struct mlx5_dev_ctx_shared *sh); 1488afd7a625SXueming Li 1489afd7a625SXueming Li /* Hash list callbacks for flow tables: */ 1490afd7a625SXueming Li struct mlx5_hlist_entry *flow_dv_tbl_create_cb(struct mlx5_hlist *list, 1491afd7a625SXueming Li uint64_t key, void *entry_ctx); 1492f5b0aed2SSuanming Mou int flow_dv_tbl_match_cb(struct mlx5_hlist *list, 1493f5b0aed2SSuanming Mou struct mlx5_hlist_entry *entry, uint64_t key, 1494f5b0aed2SSuanming Mou void *cb_ctx); 1495afd7a625SXueming Li void flow_dv_tbl_remove_cb(struct mlx5_hlist *list, 1496afd7a625SXueming Li struct mlx5_hlist_entry *entry); 1497afd7a625SXueming Li struct mlx5_flow_tbl_resource *flow_dv_tbl_resource_get(struct rte_eth_dev *dev, 1498afd7a625SXueming Li uint32_t table_id, uint8_t egress, uint8_t transfer, 1499afd7a625SXueming Li bool external, const struct mlx5_flow_tunnel *tunnel, 1500afd7a625SXueming Li uint32_t group_id, uint8_t dummy, struct rte_flow_error *error); 1501afd7a625SXueming Li 1502fe3f8c52SXueming Li struct mlx5_hlist_entry *flow_dv_tag_create_cb(struct mlx5_hlist *list, 1503fe3f8c52SXueming Li uint64_t key, void *cb_ctx); 1504f5b0aed2SSuanming Mou int flow_dv_tag_match_cb(struct mlx5_hlist *list, 1505f5b0aed2SSuanming Mou struct mlx5_hlist_entry *entry, uint64_t key, 1506f5b0aed2SSuanming Mou void *cb_ctx); 1507fe3f8c52SXueming Li void flow_dv_tag_remove_cb(struct mlx5_hlist *list, 1508fe3f8c52SXueming Li struct mlx5_hlist_entry *entry); 1509fe3f8c52SXueming Li 151016a7dbc4SXueming Li int flow_dv_modify_match_cb(struct mlx5_hlist *list, 151116a7dbc4SXueming Li struct mlx5_hlist_entry *entry, 151216a7dbc4SXueming Li uint64_t key, void *cb_ctx); 151316a7dbc4SXueming Li struct mlx5_hlist_entry *flow_dv_modify_create_cb(struct mlx5_hlist *list, 151416a7dbc4SXueming Li uint64_t key, void *ctx); 151516a7dbc4SXueming Li void flow_dv_modify_remove_cb(struct mlx5_hlist *list, 151616a7dbc4SXueming Li struct mlx5_hlist_entry *entry); 151716a7dbc4SXueming Li 1518f7f73ac1SXueming Li struct mlx5_hlist_entry *flow_dv_mreg_create_cb(struct mlx5_hlist *list, 1519f7f73ac1SXueming Li uint64_t key, void *ctx); 1520f5b0aed2SSuanming Mou int flow_dv_mreg_match_cb(struct mlx5_hlist *list, 1521f5b0aed2SSuanming Mou struct mlx5_hlist_entry *entry, uint64_t key, 1522f5b0aed2SSuanming Mou void *cb_ctx); 1523f7f73ac1SXueming Li void flow_dv_mreg_remove_cb(struct mlx5_hlist *list, 1524f7f73ac1SXueming Li struct mlx5_hlist_entry *entry); 1525f7f73ac1SXueming Li 1526f961fd49SSuanming Mou int flow_dv_encap_decap_match_cb(struct mlx5_hlist *list, 1527f961fd49SSuanming Mou struct mlx5_hlist_entry *entry, 1528f961fd49SSuanming Mou uint64_t key, void *cb_ctx); 1529f961fd49SSuanming Mou struct mlx5_hlist_entry *flow_dv_encap_decap_create_cb(struct mlx5_hlist *list, 1530f961fd49SSuanming Mou uint64_t key, void *cb_ctx); 1531f961fd49SSuanming Mou void flow_dv_encap_decap_remove_cb(struct mlx5_hlist *list, 1532f961fd49SSuanming Mou struct mlx5_hlist_entry *entry); 153318726355SXueming Li 153418726355SXueming Li int flow_dv_matcher_match_cb(struct mlx5_cache_list *list, 153518726355SXueming Li struct mlx5_cache_entry *entry, void *ctx); 153618726355SXueming Li struct mlx5_cache_entry *flow_dv_matcher_create_cb(struct mlx5_cache_list *list, 153718726355SXueming Li struct mlx5_cache_entry *entry, void *ctx); 153818726355SXueming Li void flow_dv_matcher_remove_cb(struct mlx5_cache_list *list, 153918726355SXueming Li struct mlx5_cache_entry *entry); 154018726355SXueming Li 15410fd5f82aSXueming Li int flow_dv_port_id_match_cb(struct mlx5_cache_list *list, 15420fd5f82aSXueming Li struct mlx5_cache_entry *entry, void *cb_ctx); 15430fd5f82aSXueming Li struct mlx5_cache_entry *flow_dv_port_id_create_cb(struct mlx5_cache_list *list, 15440fd5f82aSXueming Li struct mlx5_cache_entry *entry, void *cb_ctx); 15450fd5f82aSXueming Li void flow_dv_port_id_remove_cb(struct mlx5_cache_list *list, 15460fd5f82aSXueming Li struct mlx5_cache_entry *entry); 15470fd5f82aSXueming Li 15483422af2aSXueming Li int flow_dv_push_vlan_match_cb(struct mlx5_cache_list *list, 15493422af2aSXueming Li struct mlx5_cache_entry *entry, void *cb_ctx); 15503422af2aSXueming Li struct mlx5_cache_entry *flow_dv_push_vlan_create_cb 15513422af2aSXueming Li (struct mlx5_cache_list *list, 15523422af2aSXueming Li struct mlx5_cache_entry *entry, void *cb_ctx); 15533422af2aSXueming Li void flow_dv_push_vlan_remove_cb(struct mlx5_cache_list *list, 15543422af2aSXueming Li struct mlx5_cache_entry *entry); 15553422af2aSXueming Li 155619784141SSuanming Mou int flow_dv_sample_match_cb(struct mlx5_cache_list *list, 155719784141SSuanming Mou struct mlx5_cache_entry *entry, void *cb_ctx); 155819784141SSuanming Mou struct mlx5_cache_entry *flow_dv_sample_create_cb 155919784141SSuanming Mou (struct mlx5_cache_list *list, 156019784141SSuanming Mou struct mlx5_cache_entry *entry, void *cb_ctx); 156119784141SSuanming Mou void flow_dv_sample_remove_cb(struct mlx5_cache_list *list, 156219784141SSuanming Mou struct mlx5_cache_entry *entry); 156319784141SSuanming Mou 156419784141SSuanming Mou int flow_dv_dest_array_match_cb(struct mlx5_cache_list *list, 156519784141SSuanming Mou struct mlx5_cache_entry *entry, void *cb_ctx); 156619784141SSuanming Mou struct mlx5_cache_entry *flow_dv_dest_array_create_cb 156719784141SSuanming Mou (struct mlx5_cache_list *list, 156819784141SSuanming Mou struct mlx5_cache_entry *entry, void *cb_ctx); 156919784141SSuanming Mou void flow_dv_dest_array_remove_cb(struct mlx5_cache_list *list, 157019784141SSuanming Mou struct mlx5_cache_entry *entry); 157181073e1fSMatan Azrad struct mlx5_aso_age_action *flow_aso_age_get_by_idx(struct rte_eth_dev *dev, 157281073e1fSMatan Azrad uint32_t age_idx); 1573f15f0c38SShiri Kuzin int flow_dev_geneve_tlv_option_resource_register(struct rte_eth_dev *dev, 1574f15f0c38SShiri Kuzin const struct rte_flow_item *item, 1575f15f0c38SShiri Kuzin struct rte_flow_error *error); 15765d55a494STal Shnaiderman 15775d55a494STal Shnaiderman void flow_release_workspace(void *data); 15785d55a494STal Shnaiderman int mlx5_flow_os_init_workspace_once(void); 15795d55a494STal Shnaiderman void *mlx5_flow_os_get_specific_workspace(void); 15805d55a494STal Shnaiderman int mlx5_flow_os_set_specific_workspace(struct mlx5_flow_workspace *data); 15815d55a494STal Shnaiderman void mlx5_flow_os_release_workspace(void); 15825d55a494STal Shnaiderman 1583f15f0c38SShiri Kuzin 158484c406e7SOri Kam #endif /* RTE_PMD_MLX5_FLOW_H_ */ 1585