xref: /dpdk/drivers/net/mlx4/mlx4_txq.c (revision 295968d1740760337e16b0d7914875c5cac52850)
182092c87SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause
2a2ce2121SAdrien Mazarguil  * Copyright 2017 6WIND S.A.
35feecc57SShahaf Shuler  * Copyright 2017 Mellanox Technologies, Ltd
4a2ce2121SAdrien Mazarguil  */
5a2ce2121SAdrien Mazarguil 
6a2ce2121SAdrien Mazarguil /**
7a2ce2121SAdrien Mazarguil  * @file
8a2ce2121SAdrien Mazarguil  * Tx queues configuration for mlx4 driver.
9a2ce2121SAdrien Mazarguil  */
10a2ce2121SAdrien Mazarguil 
11a2ce2121SAdrien Mazarguil #include <errno.h>
12a2ce2121SAdrien Mazarguil #include <stddef.h>
13a2ce2121SAdrien Mazarguil #include <stdint.h>
14a2ce2121SAdrien Mazarguil #include <string.h>
150203d33aSYongseok Koh #include <sys/mman.h>
1684286005SShahaf Shuler #include <inttypes.h>
170203d33aSYongseok Koh #include <unistd.h>
18a2ce2121SAdrien Mazarguil 
19a2ce2121SAdrien Mazarguil /* Verbs headers do not support -pedantic. */
20a2ce2121SAdrien Mazarguil #ifdef PEDANTIC
21a2ce2121SAdrien Mazarguil #pragma GCC diagnostic ignored "-Wpedantic"
22a2ce2121SAdrien Mazarguil #endif
23a2ce2121SAdrien Mazarguil #include <infiniband/verbs.h>
24a2ce2121SAdrien Mazarguil #ifdef PEDANTIC
25a2ce2121SAdrien Mazarguil #pragma GCC diagnostic error "-Wpedantic"
26a2ce2121SAdrien Mazarguil #endif
27a2ce2121SAdrien Mazarguil 
28a2ce2121SAdrien Mazarguil #include <rte_common.h>
29a2ce2121SAdrien Mazarguil #include <rte_errno.h>
30df96fd0dSBruce Richardson #include <ethdev_driver.h>
31a2ce2121SAdrien Mazarguil #include <rte_malloc.h>
32a2ce2121SAdrien Mazarguil #include <rte_mbuf.h>
33a2ce2121SAdrien Mazarguil #include <rte_mempool.h>
34a2ce2121SAdrien Mazarguil 
35a2ce2121SAdrien Mazarguil #include "mlx4.h"
364eba244bSAdrien Mazarguil #include "mlx4_glue.h"
37c3c977bbSMoti Haimovsky #include "mlx4_prm.h"
38a2ce2121SAdrien Mazarguil #include "mlx4_rxtx.h"
39a2ce2121SAdrien Mazarguil #include "mlx4_utils.h"
40a2ce2121SAdrien Mazarguil 
41a2ce2121SAdrien Mazarguil /**
4297d37d2cSYongseok Koh  * Initialize Tx UAR registers for primary process.
430203d33aSYongseok Koh  *
4497d37d2cSYongseok Koh  * @param txq
4597d37d2cSYongseok Koh  *   Pointer to Tx queue structure.
4697d37d2cSYongseok Koh  */
4797d37d2cSYongseok Koh static void
txq_uar_init(struct txq * txq)4897d37d2cSYongseok Koh txq_uar_init(struct txq *txq)
4997d37d2cSYongseok Koh {
5097d37d2cSYongseok Koh 	struct mlx4_priv *priv = txq->priv;
5197d37d2cSYongseok Koh 	struct mlx4_proc_priv *ppriv = MLX4_PROC_PRIV(PORT_ID(priv));
5297d37d2cSYongseok Koh 
538e08df22SAlexander Kozyrev 	MLX4_ASSERT(rte_eal_process_type() == RTE_PROC_PRIMARY);
548e08df22SAlexander Kozyrev 	MLX4_ASSERT(ppriv);
5597d37d2cSYongseok Koh 	ppriv->uar_table[txq->stats.idx] = txq->msq.db;
5697d37d2cSYongseok Koh }
5797d37d2cSYongseok Koh 
5897d37d2cSYongseok Koh #ifdef HAVE_IBV_MLX4_UAR_MMAP_OFFSET
5997d37d2cSYongseok Koh /**
6097d37d2cSYongseok Koh  * Remap UAR register of a Tx queue for secondary process.
6197d37d2cSYongseok Koh  *
6297d37d2cSYongseok Koh  * Remapped address is stored at the table in the process private structure of
6397d37d2cSYongseok Koh  * the device, indexed by queue index.
6497d37d2cSYongseok Koh  *
6597d37d2cSYongseok Koh  * @param txq
6697d37d2cSYongseok Koh  *   Pointer to Tx queue structure.
6797d37d2cSYongseok Koh  * @param fd
6897d37d2cSYongseok Koh  *   Verbs file descriptor to map UAR pages.
6997d37d2cSYongseok Koh  *
7097d37d2cSYongseok Koh  * @return
7197d37d2cSYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
7297d37d2cSYongseok Koh  */
7397d37d2cSYongseok Koh static int
txq_uar_init_secondary(struct txq * txq,int fd)7497d37d2cSYongseok Koh txq_uar_init_secondary(struct txq *txq, int fd)
7597d37d2cSYongseok Koh {
7697d37d2cSYongseok Koh 	struct mlx4_priv *priv = txq->priv;
7797d37d2cSYongseok Koh 	struct mlx4_proc_priv *ppriv = MLX4_PROC_PRIV(PORT_ID(priv));
7897d37d2cSYongseok Koh 	void *addr;
7997d37d2cSYongseok Koh 	uintptr_t uar_va;
8097d37d2cSYongseok Koh 	uintptr_t offset;
8197d37d2cSYongseok Koh 	const size_t page_size = sysconf(_SC_PAGESIZE);
8297d37d2cSYongseok Koh 
838e08df22SAlexander Kozyrev 	MLX4_ASSERT(ppriv);
8497d37d2cSYongseok Koh 	/*
8597d37d2cSYongseok Koh 	 * As rdma-core, UARs are mapped in size of OS page
8697d37d2cSYongseok Koh 	 * size. Ref to libmlx4 function: mlx4_init_context()
8797d37d2cSYongseok Koh 	 */
8897d37d2cSYongseok Koh 	uar_va = (uintptr_t)txq->msq.db;
8997d37d2cSYongseok Koh 	offset = uar_va & (page_size - 1); /* Offset in page. */
9097d37d2cSYongseok Koh 	addr = mmap(NULL, page_size, PROT_WRITE, MAP_SHARED, fd,
9197d37d2cSYongseok Koh 			txq->msq.uar_mmap_offset);
9297d37d2cSYongseok Koh 	if (addr == MAP_FAILED) {
9397d37d2cSYongseok Koh 		ERROR("port %u mmap failed for BF reg of txq %u",
9497d37d2cSYongseok Koh 		      txq->port_id, txq->stats.idx);
9597d37d2cSYongseok Koh 		rte_errno = ENXIO;
9697d37d2cSYongseok Koh 		return -rte_errno;
9797d37d2cSYongseok Koh 	}
9897d37d2cSYongseok Koh 	addr = RTE_PTR_ADD(addr, offset);
9997d37d2cSYongseok Koh 	ppriv->uar_table[txq->stats.idx] = addr;
10097d37d2cSYongseok Koh 	return 0;
10197d37d2cSYongseok Koh }
10297d37d2cSYongseok Koh 
10397d37d2cSYongseok Koh /**
10497d37d2cSYongseok Koh  * Unmap UAR register of a Tx queue for secondary process.
10597d37d2cSYongseok Koh  *
10697d37d2cSYongseok Koh  * @param txq
10797d37d2cSYongseok Koh  *   Pointer to Tx queue structure.
10897d37d2cSYongseok Koh  */
10997d37d2cSYongseok Koh static void
txq_uar_uninit_secondary(struct txq * txq)11097d37d2cSYongseok Koh txq_uar_uninit_secondary(struct txq *txq)
11197d37d2cSYongseok Koh {
11297d37d2cSYongseok Koh 	struct mlx4_proc_priv *ppriv = MLX4_PROC_PRIV(PORT_ID(txq->priv));
11397d37d2cSYongseok Koh 	const size_t page_size = sysconf(_SC_PAGESIZE);
11497d37d2cSYongseok Koh 	void *addr;
11597d37d2cSYongseok Koh 
11697d37d2cSYongseok Koh 	addr = ppriv->uar_table[txq->stats.idx];
11797d37d2cSYongseok Koh 	munmap(RTE_PTR_ALIGN_FLOOR(addr, page_size), page_size);
11897d37d2cSYongseok Koh }
11997d37d2cSYongseok Koh 
12097d37d2cSYongseok Koh /**
12197d37d2cSYongseok Koh  * Initialize Tx UAR registers for secondary process.
12297d37d2cSYongseok Koh  *
12397d37d2cSYongseok Koh  * @param dev
1240203d33aSYongseok Koh  *   Pointer to Ethernet device.
1250203d33aSYongseok Koh  * @param fd
1260203d33aSYongseok Koh  *   Verbs file descriptor to map UAR pages.
1270203d33aSYongseok Koh  *
1280203d33aSYongseok Koh  * @return
1290203d33aSYongseok Koh  *   0 on success, a negative errno value otherwise and rte_errno is set.
1300203d33aSYongseok Koh  */
1310203d33aSYongseok Koh int
mlx4_tx_uar_init_secondary(struct rte_eth_dev * dev,int fd)13297d37d2cSYongseok Koh mlx4_tx_uar_init_secondary(struct rte_eth_dev *dev, int fd)
1330203d33aSYongseok Koh {
1340203d33aSYongseok Koh 	const unsigned int txqs_n = dev->data->nb_tx_queues;
1350203d33aSYongseok Koh 	struct txq *txq;
13697d37d2cSYongseok Koh 	unsigned int i;
13797d37d2cSYongseok Koh 	int ret;
1380203d33aSYongseok Koh 
1398e08df22SAlexander Kozyrev 	MLX4_ASSERT(rte_eal_process_type() == RTE_PROC_SECONDARY);
1400203d33aSYongseok Koh 	for (i = 0; i != txqs_n; ++i) {
1410203d33aSYongseok Koh 		txq = dev->data->tx_queues[i];
1420203d33aSYongseok Koh 		if (!txq)
1430203d33aSYongseok Koh 			continue;
1448e08df22SAlexander Kozyrev 		MLX4_ASSERT(txq->stats.idx == (uint16_t)i);
14597d37d2cSYongseok Koh 		ret = txq_uar_init_secondary(txq, fd);
14697d37d2cSYongseok Koh 		if (ret)
14797d37d2cSYongseok Koh 			goto error;
1480203d33aSYongseok Koh 	}
1490203d33aSYongseok Koh 	return 0;
15097d37d2cSYongseok Koh error:
15197d37d2cSYongseok Koh 	/* Rollback. */
15297d37d2cSYongseok Koh 	do {
15397d37d2cSYongseok Koh 		txq = dev->data->tx_queues[i];
15497d37d2cSYongseok Koh 		if (!txq)
15597d37d2cSYongseok Koh 			continue;
15697d37d2cSYongseok Koh 		txq_uar_uninit_secondary(txq);
15797d37d2cSYongseok Koh 	} while (i--);
15897d37d2cSYongseok Koh 	return -rte_errno;
1590203d33aSYongseok Koh }
160ed879addSSuanming Mou 
161ed879addSSuanming Mou void
mlx4_tx_uar_uninit_secondary(struct rte_eth_dev * dev)162ed879addSSuanming Mou mlx4_tx_uar_uninit_secondary(struct rte_eth_dev *dev)
163ed879addSSuanming Mou {
164ed879addSSuanming Mou 	struct mlx4_proc_priv *ppriv =
165ed879addSSuanming Mou 			(struct mlx4_proc_priv *)dev->process_private;
166ed879addSSuanming Mou 	const size_t page_size = sysconf(_SC_PAGESIZE);
167ed879addSSuanming Mou 	void *addr;
168ed879addSSuanming Mou 	size_t i;
169ed879addSSuanming Mou 
170ed879addSSuanming Mou 	if (page_size == (size_t)-1) {
171ed879addSSuanming Mou 		ERROR("Failed to get mem page size");
172ed879addSSuanming Mou 		return;
173ed879addSSuanming Mou 	}
174ed879addSSuanming Mou 	for (i = 0; i < ppriv->uar_table_sz; i++) {
175ed879addSSuanming Mou 		addr = ppriv->uar_table[i];
176ed879addSSuanming Mou 		if (addr)
177ed879addSSuanming Mou 			munmap(RTE_PTR_ALIGN_FLOOR(addr, page_size), page_size);
178ed879addSSuanming Mou 	}
179ed879addSSuanming Mou }
180ed879addSSuanming Mou 
1810203d33aSYongseok Koh #else
1820203d33aSYongseok Koh int
mlx4_tx_uar_init_secondary(struct rte_eth_dev * dev __rte_unused,int fd __rte_unused)18397d37d2cSYongseok Koh mlx4_tx_uar_init_secondary(struct rte_eth_dev *dev __rte_unused,
18497d37d2cSYongseok Koh 			   int fd __rte_unused)
1850203d33aSYongseok Koh {
1868e08df22SAlexander Kozyrev 	MLX4_ASSERT(rte_eal_process_type() == RTE_PROC_SECONDARY);
1870203d33aSYongseok Koh 	ERROR("UAR remap is not supported");
1880203d33aSYongseok Koh 	rte_errno = ENOTSUP;
1890203d33aSYongseok Koh 	return -rte_errno;
1900203d33aSYongseok Koh }
191ed879addSSuanming Mou 
192ed879addSSuanming Mou void
mlx4_tx_uar_uninit_secondary(struct rte_eth_dev * dev __rte_unused)193ed879addSSuanming Mou mlx4_tx_uar_uninit_secondary(struct rte_eth_dev *dev __rte_unused)
194ed879addSSuanming Mou {
195ed879addSSuanming Mou 	assert(rte_eal_process_type() == RTE_PROC_SECONDARY);
196ed879addSSuanming Mou 	ERROR("UAR remap is not supported");
197ed879addSSuanming Mou }
1980203d33aSYongseok Koh #endif
1990203d33aSYongseok Koh 
2000203d33aSYongseok Koh /**
201a2ce2121SAdrien Mazarguil  * Free Tx queue elements.
202a2ce2121SAdrien Mazarguil  *
203a2ce2121SAdrien Mazarguil  * @param txq
204a2ce2121SAdrien Mazarguil  *   Pointer to Tx queue structure.
205a2ce2121SAdrien Mazarguil  */
206a2ce2121SAdrien Mazarguil static void
mlx4_txq_free_elts(struct txq * txq)207a2ce2121SAdrien Mazarguil mlx4_txq_free_elts(struct txq *txq)
208a2ce2121SAdrien Mazarguil {
209c64c58adSAdrien Mazarguil 	struct txq_elt (*elts)[txq->elts_n] = txq->elts;
210b014c6b7SViacheslav Ovsiienko 	unsigned int n = txq->elts_n;
211a2ce2121SAdrien Mazarguil 
212b014c6b7SViacheslav Ovsiienko 	DEBUG("%p: freeing WRs, %u", (void *)txq, n);
213b014c6b7SViacheslav Ovsiienko 	while (n--) {
214b014c6b7SViacheslav Ovsiienko 		struct txq_elt *elt = &(*elts)[n];
215a2ce2121SAdrien Mazarguil 
216b014c6b7SViacheslav Ovsiienko 		if (elt->buf) {
217a2ce2121SAdrien Mazarguil 			rte_pktmbuf_free(elt->buf);
218c64c58adSAdrien Mazarguil 			elt->buf = NULL;
21978e81a98SMatan Azrad 			elt->wqe = NULL;
220a2ce2121SAdrien Mazarguil 		}
221b014c6b7SViacheslav Ovsiienko 	}
222c64c58adSAdrien Mazarguil 	txq->elts_tail = txq->elts_head;
223a2ce2121SAdrien Mazarguil }
224a2ce2121SAdrien Mazarguil 
225a2ce2121SAdrien Mazarguil /**
226c3c977bbSMoti Haimovsky  * Retrieves information needed in order to directly access the Tx queue.
227c3c977bbSMoti Haimovsky  *
228c3c977bbSMoti Haimovsky  * @param txq
229c3c977bbSMoti Haimovsky  *   Pointer to Tx queue structure.
230c3c977bbSMoti Haimovsky  * @param mlxdv
231c3c977bbSMoti Haimovsky  *   Pointer to device information for this Tx queue.
232c3c977bbSMoti Haimovsky  */
233c3c977bbSMoti Haimovsky static void
mlx4_txq_fill_dv_obj_info(struct txq * txq,struct mlx4dv_obj * mlxdv)234c3c977bbSMoti Haimovsky mlx4_txq_fill_dv_obj_info(struct txq *txq, struct mlx4dv_obj *mlxdv)
235c3c977bbSMoti Haimovsky {
236c3c977bbSMoti Haimovsky 	struct mlx4_sq *sq = &txq->msq;
237c3c977bbSMoti Haimovsky 	struct mlx4_cq *cq = &txq->mcq;
238c3c977bbSMoti Haimovsky 	struct mlx4dv_qp *dqp = mlxdv->qp.out;
239c3c977bbSMoti Haimovsky 	struct mlx4dv_cq *dcq = mlxdv->cq.out;
240c3c977bbSMoti Haimovsky 
241c3c977bbSMoti Haimovsky 	/* Total length, including headroom and spare WQEs. */
24278e81a98SMatan Azrad 	sq->size = (uint32_t)dqp->rq.offset - (uint32_t)dqp->sq.offset;
24378e81a98SMatan Azrad 	sq->buf = (uint8_t *)dqp->buf.buf + dqp->sq.offset;
24478e81a98SMatan Azrad 	sq->eob = sq->buf + sq->size;
24578e81a98SMatan Azrad 	uint32_t headroom_size = 2048 + (1 << dqp->sq.wqe_shift);
24678e81a98SMatan Azrad 	/* Continuous headroom size bytes must always stay freed. */
24778e81a98SMatan Azrad 	sq->remain_size = sq->size - headroom_size;
248911bbb0fSAdrien Mazarguil 	sq->owner_opcode = MLX4_OPCODE_SEND | (0u << MLX4_SQ_OWNER_BIT);
24978e81a98SMatan Azrad 	sq->stamp = rte_cpu_to_be_32(MLX4_SQ_STAMP_VAL |
250911bbb0fSAdrien Mazarguil 				     (0u << MLX4_SQ_OWNER_BIT));
2510203d33aSYongseok Koh #ifdef HAVE_IBV_MLX4_UAR_MMAP_OFFSET
2520203d33aSYongseok Koh 	sq->uar_mmap_offset = dqp->uar_mmap_offset;
2530203d33aSYongseok Koh #else
2540203d33aSYongseok Koh 	sq->uar_mmap_offset = -1; /* Make mmap() fail. */
2550203d33aSYongseok Koh #endif
25697d37d2cSYongseok Koh 	sq->db = dqp->sdb;
257c3c977bbSMoti Haimovsky 	sq->doorbell_qpn = dqp->doorbell_qpn;
258c3c977bbSMoti Haimovsky 	cq->buf = dcq->buf.buf;
259c3c977bbSMoti Haimovsky 	cq->cqe_cnt = dcq->cqe_cnt;
260c3c977bbSMoti Haimovsky 	cq->set_ci_db = dcq->set_ci_db;
261c3c977bbSMoti Haimovsky 	cq->cqe_64 = (dcq->cqe_size & 64) ? 1 : 0;
262c3c977bbSMoti Haimovsky }
263c3c977bbSMoti Haimovsky 
264c3c977bbSMoti Haimovsky /**
26584286005SShahaf Shuler  * Returns the per-port supported offloads.
26684286005SShahaf Shuler  *
26784286005SShahaf Shuler  * @param priv
26884286005SShahaf Shuler  *   Pointer to private structure.
26984286005SShahaf Shuler  *
27084286005SShahaf Shuler  * @return
27184286005SShahaf Shuler  *   Supported Tx offloads.
27284286005SShahaf Shuler  */
27384286005SShahaf Shuler uint64_t
mlx4_get_tx_port_offloads(struct mlx4_priv * priv)274dbeba4cfSThomas Monjalon mlx4_get_tx_port_offloads(struct mlx4_priv *priv)
27584286005SShahaf Shuler {
276*295968d1SFerruh Yigit 	uint64_t offloads = RTE_ETH_TX_OFFLOAD_MULTI_SEGS;
27784286005SShahaf Shuler 
27884286005SShahaf Shuler 	if (priv->hw_csum) {
279*295968d1SFerruh Yigit 		offloads |= (RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
280*295968d1SFerruh Yigit 			     RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
281*295968d1SFerruh Yigit 			     RTE_ETH_TX_OFFLOAD_TCP_CKSUM);
28284286005SShahaf Shuler 	}
283ba576975SMoti Haimovsky 	if (priv->tso)
284*295968d1SFerruh Yigit 		offloads |= RTE_ETH_TX_OFFLOAD_TCP_TSO;
285ba576975SMoti Haimovsky 	if (priv->hw_csum_l2tun) {
286*295968d1SFerruh Yigit 		offloads |= RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM;
287ba576975SMoti Haimovsky 		if (priv->tso)
288*295968d1SFerruh Yigit 			offloads |= (RTE_ETH_TX_OFFLOAD_VXLAN_TNL_TSO |
289*295968d1SFerruh Yigit 				     RTE_ETH_TX_OFFLOAD_GRE_TNL_TSO);
290ba576975SMoti Haimovsky 	}
29184286005SShahaf Shuler 	return offloads;
29284286005SShahaf Shuler }
29384286005SShahaf Shuler 
29484286005SShahaf Shuler /**
295a2ce2121SAdrien Mazarguil  * DPDK callback to configure a Tx queue.
296a2ce2121SAdrien Mazarguil  *
297a2ce2121SAdrien Mazarguil  * @param dev
298a2ce2121SAdrien Mazarguil  *   Pointer to Ethernet device structure.
299a2ce2121SAdrien Mazarguil  * @param idx
300a2ce2121SAdrien Mazarguil  *   Tx queue index.
301a2ce2121SAdrien Mazarguil  * @param desc
302a2ce2121SAdrien Mazarguil  *   Number of descriptors to configure in queue.
303a2ce2121SAdrien Mazarguil  * @param socket
304a2ce2121SAdrien Mazarguil  *   NUMA socket on which memory must be allocated.
305a2ce2121SAdrien Mazarguil  * @param[in] conf
306a2ce2121SAdrien Mazarguil  *   Thresholds parameters.
307a2ce2121SAdrien Mazarguil  *
308a2ce2121SAdrien Mazarguil  * @return
309a2ce2121SAdrien Mazarguil  *   0 on success, negative errno value otherwise and rte_errno is set.
310a2ce2121SAdrien Mazarguil  */
311a2ce2121SAdrien Mazarguil int
mlx4_tx_queue_setup(struct rte_eth_dev * dev,uint16_t idx,uint16_t desc,unsigned int socket,const struct rte_eth_txconf * conf)312a2ce2121SAdrien Mazarguil mlx4_tx_queue_setup(struct rte_eth_dev *dev, uint16_t idx, uint16_t desc,
313a2ce2121SAdrien Mazarguil 		    unsigned int socket, const struct rte_eth_txconf *conf)
314a2ce2121SAdrien Mazarguil {
315dbeba4cfSThomas Monjalon 	struct mlx4_priv *priv = dev->data->dev_private;
316c3c977bbSMoti Haimovsky 	struct mlx4dv_obj mlxdv;
317c3c977bbSMoti Haimovsky 	struct mlx4dv_qp dv_qp;
318c3c977bbSMoti Haimovsky 	struct mlx4dv_cq dv_cq;
31950163aecSMatan Azrad 	struct txq_elt (*elts)[rte_align32pow2(desc)];
32079770826SAdrien Mazarguil 	struct ibv_qp_init_attr qp_init_attr;
32179770826SAdrien Mazarguil 	struct txq *txq;
322c3c977bbSMoti Haimovsky 	uint8_t *bounce_buf;
323c64c58adSAdrien Mazarguil 	struct mlx4_malloc_vec vec[] = {
324c64c58adSAdrien Mazarguil 		{
325c64c58adSAdrien Mazarguil 			.align = RTE_CACHE_LINE_SIZE,
326c64c58adSAdrien Mazarguil 			.size = sizeof(*txq),
327c64c58adSAdrien Mazarguil 			.addr = (void **)&txq,
328c64c58adSAdrien Mazarguil 		},
329c64c58adSAdrien Mazarguil 		{
330c64c58adSAdrien Mazarguil 			.align = RTE_CACHE_LINE_SIZE,
331c64c58adSAdrien Mazarguil 			.size = sizeof(*elts),
332c64c58adSAdrien Mazarguil 			.addr = (void **)&elts,
333c64c58adSAdrien Mazarguil 		},
334c3c977bbSMoti Haimovsky 		{
335c3c977bbSMoti Haimovsky 			.align = RTE_CACHE_LINE_SIZE,
336c3c977bbSMoti Haimovsky 			.size = MLX4_MAX_WQE_SIZE,
337c3c977bbSMoti Haimovsky 			.addr = (void **)&bounce_buf,
338c3c977bbSMoti Haimovsky 		},
339c64c58adSAdrien Mazarguil 	};
340a2ce2121SAdrien Mazarguil 	int ret;
341a4996bd8SWei Dai 	uint64_t offloads;
342a4996bd8SWei Dai 
343a4996bd8SWei Dai 	offloads = conf->offloads | dev->data->dev_conf.txmode.offloads;
344a2ce2121SAdrien Mazarguil 	DEBUG("%p: configuring queue %u for %u descriptors",
345a2ce2121SAdrien Mazarguil 	      (void *)dev, idx, desc);
346be65fdcbSAdrien Mazarguil 	if (idx >= dev->data->nb_tx_queues) {
347a2ce2121SAdrien Mazarguil 		rte_errno = EOVERFLOW;
348a2ce2121SAdrien Mazarguil 		ERROR("%p: queue index out of range (%u >= %u)",
349be65fdcbSAdrien Mazarguil 		      (void *)dev, idx, dev->data->nb_tx_queues);
350a2ce2121SAdrien Mazarguil 		return -rte_errno;
351a2ce2121SAdrien Mazarguil 	}
35279770826SAdrien Mazarguil 	txq = dev->data->tx_queues[idx];
35379770826SAdrien Mazarguil 	if (txq) {
354a2ce2121SAdrien Mazarguil 		rte_errno = EEXIST;
35579770826SAdrien Mazarguil 		DEBUG("%p: Tx queue %u already configured, release it first",
35679770826SAdrien Mazarguil 		      (void *)dev, idx);
357a2ce2121SAdrien Mazarguil 		return -rte_errno;
358a2ce2121SAdrien Mazarguil 	}
35979770826SAdrien Mazarguil 	if (!desc) {
36079770826SAdrien Mazarguil 		rte_errno = EINVAL;
36179770826SAdrien Mazarguil 		ERROR("%p: invalid number of Tx descriptors", (void *)dev);
36279770826SAdrien Mazarguil 		return -rte_errno;
36379770826SAdrien Mazarguil 	}
36450163aecSMatan Azrad 	if (desc != RTE_DIM(*elts)) {
36550163aecSMatan Azrad 		desc = RTE_DIM(*elts);
36650163aecSMatan Azrad 		WARN("%p: increased number of descriptors in Tx queue %u"
36750163aecSMatan Azrad 		     " to the next power of two (%u)",
36850163aecSMatan Azrad 		     (void *)dev, idx, desc);
36950163aecSMatan Azrad 	}
37079770826SAdrien Mazarguil 	/* Allocate and initialize Tx queue. */
371c64c58adSAdrien Mazarguil 	mlx4_zmallocv_socket("TXQ", vec, RTE_DIM(vec), socket);
37279770826SAdrien Mazarguil 	if (!txq) {
373a2ce2121SAdrien Mazarguil 		ERROR("%p: unable to allocate queue index %u",
374a2ce2121SAdrien Mazarguil 		      (void *)dev, idx);
375a2ce2121SAdrien Mazarguil 		return -rte_errno;
376a2ce2121SAdrien Mazarguil 	}
37779770826SAdrien Mazarguil 	*txq = (struct txq){
37879770826SAdrien Mazarguil 		.priv = priv,
37997d37d2cSYongseok Koh 		.port_id = dev->data->port_id,
380cf2fdf72SAdrien Mazarguil 		.stats = {
381cf2fdf72SAdrien Mazarguil 			.idx = idx,
382cf2fdf72SAdrien Mazarguil 		},
38379770826SAdrien Mazarguil 		.socket = socket,
384c64c58adSAdrien Mazarguil 		.elts_n = desc,
385c64c58adSAdrien Mazarguil 		.elts = elts,
386c64c58adSAdrien Mazarguil 		.elts_head = 0,
387c64c58adSAdrien Mazarguil 		.elts_tail = 0,
388c64c58adSAdrien Mazarguil 		/*
389c64c58adSAdrien Mazarguil 		 * Request send completion every MLX4_PMD_TX_PER_COMP_REQ
390c64c58adSAdrien Mazarguil 		 * packets or at least 4 times per ring.
391c64c58adSAdrien Mazarguil 		 */
392c64c58adSAdrien Mazarguil 		.elts_comp_cd =
393c64c58adSAdrien Mazarguil 			RTE_MIN(MLX4_PMD_TX_PER_COMP_REQ, desc / 4),
394c64c58adSAdrien Mazarguil 		.elts_comp_cd_init =
395c64c58adSAdrien Mazarguil 			RTE_MIN(MLX4_PMD_TX_PER_COMP_REQ, desc / 4),
39684286005SShahaf Shuler 		.csum = priv->hw_csum &&
397*295968d1SFerruh Yigit 			(offloads & (RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |
398*295968d1SFerruh Yigit 					   RTE_ETH_TX_OFFLOAD_UDP_CKSUM |
399*295968d1SFerruh Yigit 					   RTE_ETH_TX_OFFLOAD_TCP_CKSUM)),
40084286005SShahaf Shuler 		.csum_l2tun = priv->hw_csum_l2tun &&
401a4996bd8SWei Dai 			      (offloads &
402*295968d1SFerruh Yigit 			       RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM),
40343d77c22SMoti Haimovsky 		/* Enable Tx loopback for VF devices. */
40443d77c22SMoti Haimovsky 		.lb = !!priv->vf,
405c3c977bbSMoti Haimovsky 		.bounce_buf = bounce_buf,
40679770826SAdrien Mazarguil 	};
4077483341aSXueming Li 	dev->data->tx_queues[idx] = txq;
4088e493764SYongseok Koh 	priv->verbs_alloc_ctx.type = MLX4_VERBS_ALLOC_TYPE_TX_QUEUE;
4098e493764SYongseok Koh 	priv->verbs_alloc_ctx.obj = txq;
4104eba244bSAdrien Mazarguil 	txq->cq = mlx4_glue->create_cq(priv->ctx, desc, NULL, NULL, 0);
41179770826SAdrien Mazarguil 	if (!txq->cq) {
41279770826SAdrien Mazarguil 		rte_errno = ENOMEM;
41379770826SAdrien Mazarguil 		ERROR("%p: CQ creation failure: %s",
41479770826SAdrien Mazarguil 		      (void *)dev, strerror(rte_errno));
41579770826SAdrien Mazarguil 		goto error;
416a2ce2121SAdrien Mazarguil 	}
41779770826SAdrien Mazarguil 	qp_init_attr = (struct ibv_qp_init_attr){
41879770826SAdrien Mazarguil 		.send_cq = txq->cq,
41979770826SAdrien Mazarguil 		.recv_cq = txq->cq,
42079770826SAdrien Mazarguil 		.cap = {
42179770826SAdrien Mazarguil 			.max_send_wr =
42279770826SAdrien Mazarguil 				RTE_MIN(priv->device_attr.max_qp_wr, desc),
42379770826SAdrien Mazarguil 			.max_send_sge = 1,
42479770826SAdrien Mazarguil 			.max_inline_data = MLX4_PMD_MAX_INLINE,
42579770826SAdrien Mazarguil 		},
42679770826SAdrien Mazarguil 		.qp_type = IBV_QPT_RAW_PACKET,
42779770826SAdrien Mazarguil 		/* No completion events must occur by default. */
42879770826SAdrien Mazarguil 		.sq_sig_all = 0,
42979770826SAdrien Mazarguil 	};
4304eba244bSAdrien Mazarguil 	txq->qp = mlx4_glue->create_qp(priv->pd, &qp_init_attr);
43179770826SAdrien Mazarguil 	if (!txq->qp) {
43279770826SAdrien Mazarguil 		rte_errno = errno ? errno : EINVAL;
43379770826SAdrien Mazarguil 		ERROR("%p: QP creation failure: %s",
43479770826SAdrien Mazarguil 		      (void *)dev, strerror(rte_errno));
43579770826SAdrien Mazarguil 		goto error;
43679770826SAdrien Mazarguil 	}
43779770826SAdrien Mazarguil 	txq->max_inline = qp_init_attr.cap.max_inline_data;
4384eba244bSAdrien Mazarguil 	ret = mlx4_glue->modify_qp
43979770826SAdrien Mazarguil 		(txq->qp,
44079770826SAdrien Mazarguil 		 &(struct ibv_qp_attr){
44179770826SAdrien Mazarguil 			.qp_state = IBV_QPS_INIT,
44279770826SAdrien Mazarguil 			.port_num = priv->port,
44379770826SAdrien Mazarguil 		 },
44479770826SAdrien Mazarguil 		 IBV_QP_STATE | IBV_QP_PORT);
445a2ce2121SAdrien Mazarguil 	if (ret) {
44679770826SAdrien Mazarguil 		rte_errno = ret;
44779770826SAdrien Mazarguil 		ERROR("%p: QP state to IBV_QPS_INIT failed: %s",
44879770826SAdrien Mazarguil 		      (void *)dev, strerror(rte_errno));
44979770826SAdrien Mazarguil 		goto error;
450a2ce2121SAdrien Mazarguil 	}
4514eba244bSAdrien Mazarguil 	ret = mlx4_glue->modify_qp
45279770826SAdrien Mazarguil 		(txq->qp,
45379770826SAdrien Mazarguil 		 &(struct ibv_qp_attr){
45479770826SAdrien Mazarguil 			.qp_state = IBV_QPS_RTR,
45579770826SAdrien Mazarguil 		 },
45679770826SAdrien Mazarguil 		 IBV_QP_STATE);
45779770826SAdrien Mazarguil 	if (ret) {
45879770826SAdrien Mazarguil 		rte_errno = ret;
45979770826SAdrien Mazarguil 		ERROR("%p: QP state to IBV_QPS_RTR failed: %s",
46079770826SAdrien Mazarguil 		      (void *)dev, strerror(rte_errno));
46179770826SAdrien Mazarguil 		goto error;
46279770826SAdrien Mazarguil 	}
4634eba244bSAdrien Mazarguil 	ret = mlx4_glue->modify_qp
46479770826SAdrien Mazarguil 		(txq->qp,
46579770826SAdrien Mazarguil 		 &(struct ibv_qp_attr){
46679770826SAdrien Mazarguil 			.qp_state = IBV_QPS_RTS,
46779770826SAdrien Mazarguil 		 },
46879770826SAdrien Mazarguil 		 IBV_QP_STATE);
46979770826SAdrien Mazarguil 	if (ret) {
47079770826SAdrien Mazarguil 		rte_errno = ret;
47179770826SAdrien Mazarguil 		ERROR("%p: QP state to IBV_QPS_RTS failed: %s",
47279770826SAdrien Mazarguil 		      (void *)dev, strerror(rte_errno));
47379770826SAdrien Mazarguil 		goto error;
47479770826SAdrien Mazarguil 	}
475c3c977bbSMoti Haimovsky 	/* Retrieve device queue information. */
4760203d33aSYongseok Koh #ifdef HAVE_IBV_MLX4_UAR_MMAP_OFFSET
4770203d33aSYongseok Koh 	dv_qp = (struct mlx4dv_qp){
4780203d33aSYongseok Koh 		.comp_mask = MLX4DV_QP_MASK_UAR_MMAP_OFFSET,
4790203d33aSYongseok Koh 	};
4800203d33aSYongseok Koh #endif
481c3c977bbSMoti Haimovsky 	mlxdv.cq.in = txq->cq;
482c3c977bbSMoti Haimovsky 	mlxdv.cq.out = &dv_cq;
483c3c977bbSMoti Haimovsky 	mlxdv.qp.in = txq->qp;
484c3c977bbSMoti Haimovsky 	mlxdv.qp.out = &dv_qp;
4854eba244bSAdrien Mazarguil 	ret = mlx4_glue->dv_init_obj(&mlxdv, MLX4DV_OBJ_QP | MLX4DV_OBJ_CQ);
486c3c977bbSMoti Haimovsky 	if (ret) {
487c3c977bbSMoti Haimovsky 		rte_errno = EINVAL;
488c3c977bbSMoti Haimovsky 		ERROR("%p: failed to obtain information needed for"
489c3c977bbSMoti Haimovsky 		      " accessing the device queues", (void *)dev);
490c3c977bbSMoti Haimovsky 		goto error;
491c3c977bbSMoti Haimovsky 	}
4920203d33aSYongseok Koh #ifdef HAVE_IBV_MLX4_UAR_MMAP_OFFSET
4930203d33aSYongseok Koh 	if (!(dv_qp.comp_mask & MLX4DV_QP_MASK_UAR_MMAP_OFFSET)) {
4940203d33aSYongseok Koh 		WARN("%p: failed to obtain UAR mmap offset", (void *)dev);
4950203d33aSYongseok Koh 		dv_qp.uar_mmap_offset = -1; /* Make mmap() fail. */
4960203d33aSYongseok Koh 	}
4970203d33aSYongseok Koh #endif
498c3c977bbSMoti Haimovsky 	mlx4_txq_fill_dv_obj_info(txq, &mlxdv);
49997d37d2cSYongseok Koh 	txq_uar_init(txq);
50078e81a98SMatan Azrad 	/* Save first wqe pointer in the first element. */
50178e81a98SMatan Azrad 	(&(*txq->elts)[0])->wqe =
50278e81a98SMatan Azrad 		(volatile struct mlx4_wqe_ctrl_seg *)txq->msq.buf;
5039797bfccSYongseok Koh 	if (mlx4_mr_btree_init(&txq->mr_ctrl.cache_bh,
5049797bfccSYongseok Koh 			       MLX4_MR_BTREE_CACHE_N, socket)) {
5059797bfccSYongseok Koh 		/* rte_errno is already set. */
5069797bfccSYongseok Koh 		goto error;
5079797bfccSYongseok Koh 	}
5089797bfccSYongseok Koh 	/* Save pointer of global generation number to check memory event. */
5099797bfccSYongseok Koh 	txq->mr_ctrl.dev_gen_ptr = &priv->mr.dev_gen;
51079770826SAdrien Mazarguil 	DEBUG("%p: adding Tx queue %p to list", (void *)dev, (void *)txq);
5118e493764SYongseok Koh 	priv->verbs_alloc_ctx.type = MLX4_VERBS_ALLOC_TYPE_NONE;
51279770826SAdrien Mazarguil 	return 0;
51379770826SAdrien Mazarguil error:
51479770826SAdrien Mazarguil 	ret = rte_errno;
5157483341aSXueming Li 	mlx4_tx_queue_release(dev, idx);
51679770826SAdrien Mazarguil 	rte_errno = ret;
5178e08df22SAlexander Kozyrev 	MLX4_ASSERT(rte_errno > 0);
5188e493764SYongseok Koh 	priv->verbs_alloc_ctx.type = MLX4_VERBS_ALLOC_TYPE_NONE;
51979770826SAdrien Mazarguil 	return -rte_errno;
520a2ce2121SAdrien Mazarguil }
521a2ce2121SAdrien Mazarguil 
522a2ce2121SAdrien Mazarguil /**
523a2ce2121SAdrien Mazarguil  * DPDK callback to release a Tx queue.
524a2ce2121SAdrien Mazarguil  *
5257483341aSXueming Li  * @param dev
5267483341aSXueming Li  *   Pointer to Ethernet device structure.
5277483341aSXueming Li  * @param idx
5287483341aSXueming Li  *   Transmit queue index.
529a2ce2121SAdrien Mazarguil  */
530a2ce2121SAdrien Mazarguil void
mlx4_tx_queue_release(struct rte_eth_dev * dev,uint16_t idx)5317483341aSXueming Li mlx4_tx_queue_release(struct rte_eth_dev *dev, uint16_t idx)
532a2ce2121SAdrien Mazarguil {
5337483341aSXueming Li 	struct txq *txq = dev->data->tx_queues[idx];
534a2ce2121SAdrien Mazarguil 
535a2ce2121SAdrien Mazarguil 	if (txq == NULL)
536a2ce2121SAdrien Mazarguil 		return;
5377483341aSXueming Li 	DEBUG("%p: removing Tx queue %hu from list", (void *)dev, idx);
5387483341aSXueming Li 	dev->data->tx_queues[idx] = NULL;
53979770826SAdrien Mazarguil 	mlx4_txq_free_elts(txq);
54079770826SAdrien Mazarguil 	if (txq->qp)
5414eba244bSAdrien Mazarguil 		claim_zero(mlx4_glue->destroy_qp(txq->qp));
54279770826SAdrien Mazarguil 	if (txq->cq)
5434eba244bSAdrien Mazarguil 		claim_zero(mlx4_glue->destroy_cq(txq->cq));
5449797bfccSYongseok Koh 	mlx4_mr_btree_free(&txq->mr_ctrl.cache_bh);
545a2ce2121SAdrien Mazarguil 	rte_free(txq);
546a2ce2121SAdrien Mazarguil }
547