182092c87SOlivier Matz /* SPDX-License-Identifier: BSD-3-Clause 23b47f9acSAdrien Mazarguil * Copyright 2012 6WIND S.A. 35feecc57SShahaf Shuler * Copyright 2012 Mellanox Technologies, Ltd 498a1f377SBruce Richardson */ 598a1f377SBruce Richardson 698a1f377SBruce Richardson #ifndef RTE_PMD_MLX4_H_ 798a1f377SBruce Richardson #define RTE_PMD_MLX4_H_ 898a1f377SBruce Richardson 961cbdd41SAdrien Mazarguil #include <net/if.h> 1098a1f377SBruce Richardson #include <stdint.h> 11ed0cc677SAdrien Mazarguil #include <sys/queue.h> 1298a1f377SBruce Richardson 1337491c7fSAdrien Mazarguil /* Verbs headers do not support -pedantic. */ 1458610cddSVasily Philipov #ifdef PEDANTIC 1558610cddSVasily Philipov #pragma GCC diagnostic ignored "-Wpedantic" 1658610cddSVasily Philipov #endif 1758610cddSVasily Philipov #include <infiniband/verbs.h> 1858610cddSVasily Philipov #ifdef PEDANTIC 1958610cddSVasily Philipov #pragma GCC diagnostic error "-Wpedantic" 2058610cddSVasily Philipov #endif 2158610cddSVasily Philipov 22df96fd0dSBruce Richardson #include <ethdev_driver.h> 2335d02c54SAdrien Mazarguil #include <rte_ether.h> 2435d02c54SAdrien Mazarguil #include <rte_interrupts.h> 257f45cb82SAdrien Mazarguil #include <rte_mempool.h> 269797bfccSYongseok Koh #include <rte_rwlock.h> 279797bfccSYongseok Koh 289797bfccSYongseok Koh #include "mlx4_mr.h" 2935d02c54SAdrien Mazarguil 3055e8991eSAdrien Mazarguil #ifndef IBV_RX_HASH_INNER 3155e8991eSAdrien Mazarguil /** This is not necessarily defined by supported RDMA core versions. */ 3255e8991eSAdrien Mazarguil #define IBV_RX_HASH_INNER (1ull << 31) 3355e8991eSAdrien Mazarguil #endif /* IBV_RX_HASH_INNER */ 3455e8991eSAdrien Mazarguil 351437784bSAdrien Mazarguil /** Maximum number of simultaneous MAC addresses. This value is arbitrary. */ 361437784bSAdrien Mazarguil #define MLX4_MAX_MAC_ADDRESSES 128 371437784bSAdrien Mazarguil 38ed0cc677SAdrien Mazarguil /** Request send completion once in every 64 sends, might be less. */ 3903437821SAlex Rosenbaum #define MLX4_PMD_TX_PER_COMP_REQ 64 4003437821SAlex Rosenbaum 41ed0cc677SAdrien Mazarguil /** Maximum size for inline data. */ 4298a1f377SBruce Richardson #define MLX4_PMD_MAX_INLINE 0 4398a1f377SBruce Richardson 44fc4e6664SAdrien Mazarguil /** Fixed RSS hash key size in bytes. Cannot be modified. */ 45fc4e6664SAdrien Mazarguil #define MLX4_RSS_HASH_KEY_SIZE 40 46fc4e6664SAdrien Mazarguil 47ed0cc677SAdrien Mazarguil /** Interrupt alarm timeout value in microseconds. */ 4874462024SAdrien Mazarguil #define MLX4_INTR_ALARM_TIMEOUT 100000 49c4da6caaSNelio Laranjeiro 50ba576975SMoti Haimovsky /* Maximum packet headers size (L2+L3+L4) for TSO. */ 51ba576975SMoti Haimovsky #define MLX4_MAX_TSO_HEADER 192 52ba576975SMoti Haimovsky 53ed0cc677SAdrien Mazarguil /** Port parameter. */ 54001a520eSGaetan Rivet #define MLX4_PMD_PORT_KVARG "port" 55001a520eSGaetan Rivet 56f4efc0ebSYongseok Koh /** Enable extending memsegs when creating a MR. */ 57f4efc0ebSYongseok Koh #define MLX4_MR_EXT_MEMSEG_EN_KVARG "mr_ext_memseg_en" 58f4efc0ebSYongseok Koh 5998a1f377SBruce Richardson enum { 6098a1f377SBruce Richardson PCI_VENDOR_ID_MELLANOX = 0x15b3, 6198a1f377SBruce Richardson }; 6298a1f377SBruce Richardson 6398a1f377SBruce Richardson enum { 6498a1f377SBruce Richardson PCI_DEVICE_ID_MELLANOX_CONNECTX3 = 0x1003, 6598a1f377SBruce Richardson PCI_DEVICE_ID_MELLANOX_CONNECTX3VF = 0x1004, 6698a1f377SBruce Richardson PCI_DEVICE_ID_MELLANOX_CONNECTX3PRO = 0x1007, 6798a1f377SBruce Richardson }; 6898a1f377SBruce Richardson 690203d33aSYongseok Koh /* Request types for IPC. */ 700203d33aSYongseok Koh enum mlx4_mp_req_type { 710203d33aSYongseok Koh MLX4_MP_REQ_VERBS_CMD_FD = 1, 720b259b8eSYongseok Koh MLX4_MP_REQ_CREATE_MR, 730203d33aSYongseok Koh MLX4_MP_REQ_START_RXTX, 740203d33aSYongseok Koh MLX4_MP_REQ_STOP_RXTX, 750203d33aSYongseok Koh }; 760203d33aSYongseok Koh 777be78d02SJosh Soref /* Parameters for IPC. */ 780203d33aSYongseok Koh struct mlx4_mp_param { 790203d33aSYongseok Koh enum mlx4_mp_req_type type; 800203d33aSYongseok Koh int port_id; 810203d33aSYongseok Koh int result; 820b259b8eSYongseok Koh union { 830b259b8eSYongseok Koh uintptr_t addr; /* MLX4_MP_REQ_CREATE_MR */ 840b259b8eSYongseok Koh } args; 850203d33aSYongseok Koh }; 860203d33aSYongseok Koh 870203d33aSYongseok Koh /** Request timeout for IPC. */ 880203d33aSYongseok Koh #define MLX4_MP_REQ_TIMEOUT_SEC 5 890203d33aSYongseok Koh 900203d33aSYongseok Koh /** Key string for IPC. */ 910203d33aSYongseok Koh #define MLX4_MP_NAME "net_mlx4_mp" 920203d33aSYongseok Koh 93ed0cc677SAdrien Mazarguil /** Driver name reported to lower layers and used in log output. */ 94270524d8SDavid Marchand #define MLX4_DRIVER_NAME "net_mlx4" 9598a1f377SBruce Richardson 96d3a7e092SAdrien Mazarguil struct mlx4_drop; 97078b8b45SAdrien Mazarguil struct mlx4_rss; 983d555728SAdrien Mazarguil struct rxq; 993d555728SAdrien Mazarguil struct txq; 10046d5736aSVasily Philipov struct rte_flow; 10146d5736aSVasily Philipov 1028e493764SYongseok Koh /** 103187ec068SDekel Peled * Type of object being allocated. 1048e493764SYongseok Koh */ 1058e493764SYongseok Koh enum mlx4_verbs_alloc_type { 1068e493764SYongseok Koh MLX4_VERBS_ALLOC_TYPE_NONE, 1078e493764SYongseok Koh MLX4_VERBS_ALLOC_TYPE_TX_QUEUE, 1088e493764SYongseok Koh MLX4_VERBS_ALLOC_TYPE_RX_QUEUE, 1098e493764SYongseok Koh }; 1108e493764SYongseok Koh 1118e493764SYongseok Koh /** 1128e493764SYongseok Koh * Verbs allocator needs a context to know in the callback which kind of 1138e493764SYongseok Koh * resources it is allocating. 1148e493764SYongseok Koh */ 1158e493764SYongseok Koh struct mlx4_verbs_alloc_ctx { 1160203d33aSYongseok Koh int enabled; 1178e493764SYongseok Koh enum mlx4_verbs_alloc_type type; /* Kind of object being allocated. */ 1188e493764SYongseok Koh const void *obj; /* Pointer to the DPDK object. */ 1198e493764SYongseok Koh }; 1208e493764SYongseok Koh 121dbeba4cfSThomas Monjalon LIST_HEAD(mlx4_dev_list, mlx4_priv); 1229797bfccSYongseok Koh LIST_HEAD(mlx4_mr_list, mlx4_mr); 1239797bfccSYongseok Koh 1240203d33aSYongseok Koh /* Shared data between primary and secondary processes. */ 1250203d33aSYongseok Koh struct mlx4_shared_data { 1260203d33aSYongseok Koh rte_spinlock_t lock; 1270203d33aSYongseok Koh /* Global spinlock for primary and secondary processes. */ 1280203d33aSYongseok Koh int init_done; /* Whether primary has done initialization. */ 1290203d33aSYongseok Koh unsigned int secondary_cnt; /* Number of secondary processes init'd. */ 1300203d33aSYongseok Koh struct mlx4_dev_list mem_event_cb_list; 1310203d33aSYongseok Koh rte_rwlock_t mem_event_rwlock; 1320203d33aSYongseok Koh }; 1330203d33aSYongseok Koh 1340203d33aSYongseok Koh /* Per-process data structure, not visible to other processes. */ 1350203d33aSYongseok Koh struct mlx4_local_data { 1360203d33aSYongseok Koh int init_done; /* Whether a secondary has done initialization. */ 1370203d33aSYongseok Koh }; 1380203d33aSYongseok Koh 1390203d33aSYongseok Koh extern struct mlx4_shared_data *mlx4_shared_data; 1400203d33aSYongseok Koh 14197d37d2cSYongseok Koh /* Per-process private structure. */ 14297d37d2cSYongseok Koh struct mlx4_proc_priv { 14397d37d2cSYongseok Koh size_t uar_table_sz; 14497d37d2cSYongseok Koh /* Size of UAR register table. */ 14597d37d2cSYongseok Koh void *uar_table[]; 14697d37d2cSYongseok Koh /* Table of UAR registers for each process. */ 14797d37d2cSYongseok Koh }; 14897d37d2cSYongseok Koh 14997d37d2cSYongseok Koh #define MLX4_PROC_PRIV(port_id) \ 15097d37d2cSYongseok Koh ((struct mlx4_proc_priv *)rte_eth_devices[port_id].process_private) 15197d37d2cSYongseok Koh 152ed0cc677SAdrien Mazarguil /** Private data structure. */ 153dbeba4cfSThomas Monjalon struct mlx4_priv { 154dbeba4cfSThomas Monjalon LIST_ENTRY(mlx4_priv) mem_event_cb; 155dbeba4cfSThomas Monjalon /**< Called by memory event callback. */ 156099c2c53SYongseok Koh struct rte_eth_dev_data *dev_data; /* Pointer to device data. */ 157ed0cc677SAdrien Mazarguil struct ibv_context *ctx; /**< Verbs context. */ 158ed0cc677SAdrien Mazarguil struct ibv_device_attr device_attr; /**< Device properties. */ 159ed0cc677SAdrien Mazarguil struct ibv_pd *pd; /**< Protection Domain. */ 16058610cddSVasily Philipov /* Device properties. */ 161164cad78SStephen Hemminger unsigned int if_index; /**< Associated network device index */ 162ed0cc677SAdrien Mazarguil uint16_t mtu; /**< Configured MTU. */ 163ed0cc677SAdrien Mazarguil uint8_t port; /**< Physical port number. */ 164ed0cc677SAdrien Mazarguil uint32_t started:1; /**< Device started, flows enabled. */ 165ed0cc677SAdrien Mazarguil uint32_t vf:1; /**< This is a VF device. */ 166ed0cc677SAdrien Mazarguil uint32_t intr_alarm:1; /**< An interrupt alarm is scheduled. */ 167ed0cc677SAdrien Mazarguil uint32_t isolated:1; /**< Toggle isolated mode. */ 16884a68486SAdrien Mazarguil uint32_t rss_init:1; /**< Common RSS context is initialized. */ 169c7869af5SAdrien Mazarguil uint32_t hw_csum:1; /**< Checksum offload is supported. */ 170c7869af5SAdrien Mazarguil uint32_t hw_csum_l2tun:1; /**< Checksum support for L2 tunnels. */ 171de1df14eSOphir Munk uint32_t hw_fcs_strip:1; /**< FCS stripping toggling is supported. */ 172ba576975SMoti Haimovsky uint32_t tso:1; /**< Transmit segmentation offload is supported. */ 173f4efc0ebSYongseok Koh uint32_t mr_ext_memseg_en:1; 174f4efc0ebSYongseok Koh /** Whether memseg should be extended for MR creation. */ 175ba576975SMoti Haimovsky uint32_t tso_max_payload_sz; /**< Max supported TSO payload size. */ 1762b4e423fSMoti Haimovsky uint32_t hw_rss_max_qps; /**< Max Rx Queues supported by RSS. */ 177024e87beSAdrien Mazarguil uint64_t hw_rss_sup; /**< Supported RSS hash fields (Verbs format). */ 178d61138d4SHarman Kalra struct rte_intr_handle *intr_handle; /**< Port interrupt handle. */ 179d3a7e092SAdrien Mazarguil struct mlx4_drop *drop; /**< Shared resources for drop flow rules. */ 1809797bfccSYongseok Koh struct { 1819797bfccSYongseok Koh uint32_t dev_gen; /* Generation number to flush local caches. */ 1829797bfccSYongseok Koh rte_rwlock_t rwlock; /* MR Lock. */ 1839797bfccSYongseok Koh struct mlx4_mr_btree cache; /* Global MR cache table. */ 1849797bfccSYongseok Koh struct mlx4_mr_list mr_list; /* Registered MR list. */ 1859797bfccSYongseok Koh struct mlx4_mr_list mr_free_list; /* Freed MR list. */ 1869797bfccSYongseok Koh } mr; 187078b8b45SAdrien Mazarguil LIST_HEAD(, mlx4_rss) rss; /**< Shared targets for Rx flow rules. */ 188ed0cc677SAdrien Mazarguil LIST_HEAD(, rte_flow) flows; /**< Configured flow rule handles. */ 1896d13ea8eSOlivier Matz struct rte_ether_addr mac[MLX4_MAX_MAC_ADDRESSES]; 1901437784bSAdrien Mazarguil /**< Configured MAC addresses. Unused entries are zeroed. */ 191138a740cSAdrien Mazarguil uint32_t mac_mc; /**< Number of trailing multicast entries in mac[]. */ 1928e493764SYongseok Koh struct mlx4_verbs_alloc_ctx verbs_alloc_ctx; 1938e493764SYongseok Koh /**< Context for Verbs allocator. */ 19458610cddSVasily Philipov }; 19558610cddSVasily Philipov 196099c2c53SYongseok Koh #define PORT_ID(priv) ((priv)->dev_data->port_id) 197099c2c53SYongseok Koh #define ETH_DEV(priv) (&rte_eth_devices[PORT_ID(priv)]) 198099c2c53SYongseok Koh 199ed879addSSuanming Mou int mlx4_proc_priv_init(struct rte_eth_dev *dev); 200ed879addSSuanming Mou void mlx4_proc_priv_uninit(struct rte_eth_dev *dev); 201ed879addSSuanming Mou 202ed879addSSuanming Mou 20361cbdd41SAdrien Mazarguil /* mlx4_ethdev.c */ 20461cbdd41SAdrien Mazarguil 205dbeba4cfSThomas Monjalon int mlx4_get_ifname(const struct mlx4_priv *priv, char (*ifname)[IF_NAMESIZE]); 20635b2d13fSOlivier Matz int mlx4_get_mac(struct mlx4_priv *priv, uint8_t (*mac)[RTE_ETHER_ADDR_LEN]); 207dbeba4cfSThomas Monjalon int mlx4_mtu_get(struct mlx4_priv *priv, uint16_t *mtu); 20861cbdd41SAdrien Mazarguil int mlx4_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 20961cbdd41SAdrien Mazarguil int mlx4_dev_set_link_down(struct rte_eth_dev *dev); 21061cbdd41SAdrien Mazarguil int mlx4_dev_set_link_up(struct rte_eth_dev *dev); 2119039c812SAndrew Rybchenko int mlx4_promiscuous_enable(struct rte_eth_dev *dev); 2129039c812SAndrew Rybchenko int mlx4_promiscuous_disable(struct rte_eth_dev *dev); 213ca041cd4SIvan Ilchenko int mlx4_allmulticast_enable(struct rte_eth_dev *dev); 214ca041cd4SIvan Ilchenko int mlx4_allmulticast_disable(struct rte_eth_dev *dev); 2151437784bSAdrien Mazarguil void mlx4_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index); 2166d13ea8eSOlivier Matz int mlx4_mac_addr_add(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr, 2171437784bSAdrien Mazarguil uint32_t index, uint32_t vmdq); 2186d13ea8eSOlivier Matz int mlx4_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *mac_addr); 2196d13ea8eSOlivier Matz int mlx4_set_mc_addr_list(struct rte_eth_dev *dev, struct rte_ether_addr *list, 220138a740cSAdrien Mazarguil uint32_t num); 22130695adbSAdrien Mazarguil int mlx4_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on); 222d5b0924bSMatan Azrad int mlx4_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats); 2239970a9adSIgor Romanov int mlx4_stats_reset(struct rte_eth_dev *dev); 224714bf46eSThomas Monjalon int mlx4_fw_version_get(struct rte_eth_dev *dev, char *fw_ver, size_t fw_size); 225bdad90d1SIvan Ilchenko int mlx4_dev_infos_get(struct rte_eth_dev *dev, 22661cbdd41SAdrien Mazarguil struct rte_eth_dev_info *info); 227b62579d4SAdrien Mazarguil int mlx4_link_update(struct rte_eth_dev *dev, int wait_to_complete); 22861cbdd41SAdrien Mazarguil int mlx4_flow_ctrl_get(struct rte_eth_dev *dev, 22961cbdd41SAdrien Mazarguil struct rte_eth_fc_conf *fc_conf); 23061cbdd41SAdrien Mazarguil int mlx4_flow_ctrl_set(struct rte_eth_dev *dev, 23161cbdd41SAdrien Mazarguil struct rte_eth_fc_conf *fc_conf); 232*ba6a168aSSivaramakrishnan Venkat const uint32_t *mlx4_dev_supported_ptypes_get(struct rte_eth_dev *dev, 233*ba6a168aSSivaramakrishnan Venkat size_t *no_of_elements); 234cdf4ec6eSMatan Azrad int mlx4_is_removed(struct rte_eth_dev *dev); 235b62579d4SAdrien Mazarguil 236b62579d4SAdrien Mazarguil /* mlx4_intr.c */ 237b62579d4SAdrien Mazarguil 238dbeba4cfSThomas Monjalon int mlx4_intr_uninstall(struct mlx4_priv *priv); 239dbeba4cfSThomas Monjalon int mlx4_intr_install(struct mlx4_priv *priv); 240dbeba4cfSThomas Monjalon int mlx4_rxq_intr_enable(struct mlx4_priv *priv); 241dbeba4cfSThomas Monjalon void mlx4_rxq_intr_disable(struct mlx4_priv *priv); 242b62579d4SAdrien Mazarguil int mlx4_rx_intr_disable(struct rte_eth_dev *dev, uint16_t idx); 243b62579d4SAdrien Mazarguil int mlx4_rx_intr_enable(struct rte_eth_dev *dev, uint16_t idx); 244b62579d4SAdrien Mazarguil 2450203d33aSYongseok Koh /* mlx4_mp.c */ 2460203d33aSYongseok Koh void mlx4_mp_req_start_rxtx(struct rte_eth_dev *dev); 2470203d33aSYongseok Koh void mlx4_mp_req_stop_rxtx(struct rte_eth_dev *dev); 2480b259b8eSYongseok Koh int mlx4_mp_req_mr_create(struct rte_eth_dev *dev, uintptr_t addr); 2490203d33aSYongseok Koh int mlx4_mp_req_verbs_cmd_fd(struct rte_eth_dev *dev); 250edf73dd3SAnatoly Burakov int mlx4_mp_init_primary(void); 2510203d33aSYongseok Koh void mlx4_mp_uninit_primary(void); 252edf73dd3SAnatoly Burakov int mlx4_mp_init_secondary(void); 2530203d33aSYongseok Koh void mlx4_mp_uninit_secondary(void); 2540203d33aSYongseok Koh 25598a1f377SBruce Richardson #endif /* RTE_PMD_MLX4_H_ */ 256