17c125393SAlfredo Cardigliano /* SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0) 27c125393SAlfredo Cardigliano * Copyright(c) 2018-2019 Pensando Systems, Inc. All rights reserved. 37c125393SAlfredo Cardigliano */ 47c125393SAlfredo Cardigliano 55ef51809SAlfredo Cardigliano #include <rte_pci.h> 65ef51809SAlfredo Cardigliano #include <rte_bus_pci.h> 75ef51809SAlfredo Cardigliano #include <rte_ethdev.h> 85ef51809SAlfredo Cardigliano #include <rte_ethdev_driver.h> 95ef51809SAlfredo Cardigliano #include <rte_malloc.h> 10669c8de6SAlfredo Cardigliano #include <rte_ethdev_pci.h> 115ef51809SAlfredo Cardigliano 127c125393SAlfredo Cardigliano #include "ionic_logs.h" 135ef51809SAlfredo Cardigliano #include "ionic.h" 145ef51809SAlfredo Cardigliano #include "ionic_dev.h" 155ef51809SAlfredo Cardigliano #include "ionic_mac_api.h" 16669c8de6SAlfredo Cardigliano #include "ionic_lif.h" 17669c8de6SAlfredo Cardigliano #include "ionic_ethdev.h" 18a27d9013SAlfredo Cardigliano #include "ionic_rxtx.h" 19669c8de6SAlfredo Cardigliano 20669c8de6SAlfredo Cardigliano static int eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params); 21669c8de6SAlfredo Cardigliano static int eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev); 22598f6726SAlfredo Cardigliano static int ionic_dev_info_get(struct rte_eth_dev *eth_dev, 23598f6726SAlfredo Cardigliano struct rte_eth_dev_info *dev_info); 24598f6726SAlfredo Cardigliano static int ionic_dev_configure(struct rte_eth_dev *dev); 25598f6726SAlfredo Cardigliano static int ionic_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 26598f6726SAlfredo Cardigliano static int ionic_dev_start(struct rte_eth_dev *dev); 27598f6726SAlfredo Cardigliano static void ionic_dev_stop(struct rte_eth_dev *dev); 28*b142387bSThomas Monjalon static int ionic_dev_close(struct rte_eth_dev *dev); 29598f6726SAlfredo Cardigliano static int ionic_dev_set_link_up(struct rte_eth_dev *dev); 30598f6726SAlfredo Cardigliano static int ionic_dev_set_link_down(struct rte_eth_dev *dev); 31598f6726SAlfredo Cardigliano static int ionic_dev_link_update(struct rte_eth_dev *eth_dev, 32598f6726SAlfredo Cardigliano int wait_to_complete); 33ec15c66bSAlfredo Cardigliano static int ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev, 34ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf); 35ec15c66bSAlfredo Cardigliano static int ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev, 36ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf); 37a27d9013SAlfredo Cardigliano static int ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask); 3822e7171bSAlfredo Cardigliano static int ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev, 3922e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size); 4022e7171bSAlfredo Cardigliano static int ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev, 4122e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, uint16_t reta_size); 4222e7171bSAlfredo Cardigliano static int ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev, 4322e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf); 4422e7171bSAlfredo Cardigliano static int ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev, 4522e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf); 463cdfd905SAlfredo Cardigliano static int ionic_dev_stats_get(struct rte_eth_dev *eth_dev, 473cdfd905SAlfredo Cardigliano struct rte_eth_stats *stats); 483cdfd905SAlfredo Cardigliano static int ionic_dev_stats_reset(struct rte_eth_dev *eth_dev); 493cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get(struct rte_eth_dev *dev, 503cdfd905SAlfredo Cardigliano struct rte_eth_xstat *xstats, unsigned int n); 513cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_by_id(struct rte_eth_dev *dev, 523cdfd905SAlfredo Cardigliano const uint64_t *ids, uint64_t *values, unsigned int n); 533cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_reset(struct rte_eth_dev *dev); 543cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_names(struct rte_eth_dev *dev, 553cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, unsigned int size); 563cdfd905SAlfredo Cardigliano static int ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *dev, 573cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, const uint64_t *ids, 583cdfd905SAlfredo Cardigliano unsigned int limit); 59eec10fb0SAlfredo Cardigliano static int ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev, 60eec10fb0SAlfredo Cardigliano char *fw_version, size_t fw_size); 617c125393SAlfredo Cardigliano 625ef51809SAlfredo Cardigliano static const struct rte_pci_id pci_id_ionic_map[] = { 635ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_PF) }, 645ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_VF) }, 655ef51809SAlfredo Cardigliano { RTE_PCI_DEVICE(IONIC_PENSANDO_VENDOR_ID, IONIC_DEV_ID_ETH_MGMT) }, 665ef51809SAlfredo Cardigliano { .vendor_id = 0, /* sentinel */ }, 675ef51809SAlfredo Cardigliano }; 685ef51809SAlfredo Cardigliano 69a27d9013SAlfredo Cardigliano static const struct rte_eth_desc_lim rx_desc_lim = { 70a27d9013SAlfredo Cardigliano .nb_max = IONIC_MAX_RING_DESC, 71a27d9013SAlfredo Cardigliano .nb_min = IONIC_MIN_RING_DESC, 72a27d9013SAlfredo Cardigliano .nb_align = 1, 73a27d9013SAlfredo Cardigliano }; 74a27d9013SAlfredo Cardigliano 75a27d9013SAlfredo Cardigliano static const struct rte_eth_desc_lim tx_desc_lim = { 76a27d9013SAlfredo Cardigliano .nb_max = IONIC_MAX_RING_DESC, 77a27d9013SAlfredo Cardigliano .nb_min = IONIC_MIN_RING_DESC, 78a27d9013SAlfredo Cardigliano .nb_align = 1, 79a27d9013SAlfredo Cardigliano .nb_seg_max = IONIC_TX_MAX_SG_ELEMS, 80a27d9013SAlfredo Cardigliano .nb_mtu_seg_max = IONIC_TX_MAX_SG_ELEMS, 81a27d9013SAlfredo Cardigliano }; 82a27d9013SAlfredo Cardigliano 83669c8de6SAlfredo Cardigliano static const struct eth_dev_ops ionic_eth_dev_ops = { 84598f6726SAlfredo Cardigliano .dev_infos_get = ionic_dev_info_get, 85598f6726SAlfredo Cardigliano .dev_configure = ionic_dev_configure, 86598f6726SAlfredo Cardigliano .mtu_set = ionic_dev_mtu_set, 87598f6726SAlfredo Cardigliano .dev_start = ionic_dev_start, 88598f6726SAlfredo Cardigliano .dev_stop = ionic_dev_stop, 89598f6726SAlfredo Cardigliano .dev_close = ionic_dev_close, 90598f6726SAlfredo Cardigliano .link_update = ionic_dev_link_update, 91598f6726SAlfredo Cardigliano .dev_set_link_up = ionic_dev_set_link_up, 92598f6726SAlfredo Cardigliano .dev_set_link_down = ionic_dev_set_link_down, 9354fe083fSAlfredo Cardigliano .mac_addr_add = ionic_dev_add_mac, 9454fe083fSAlfredo Cardigliano .mac_addr_remove = ionic_dev_remove_mac, 9554fe083fSAlfredo Cardigliano .mac_addr_set = ionic_dev_set_mac, 9654fe083fSAlfredo Cardigliano .vlan_filter_set = ionic_dev_vlan_filter_set, 9754fe083fSAlfredo Cardigliano .promiscuous_enable = ionic_dev_promiscuous_enable, 9854fe083fSAlfredo Cardigliano .promiscuous_disable = ionic_dev_promiscuous_disable, 9954fe083fSAlfredo Cardigliano .allmulticast_enable = ionic_dev_allmulticast_enable, 10054fe083fSAlfredo Cardigliano .allmulticast_disable = ionic_dev_allmulticast_disable, 101ec15c66bSAlfredo Cardigliano .flow_ctrl_get = ionic_flow_ctrl_get, 102ec15c66bSAlfredo Cardigliano .flow_ctrl_set = ionic_flow_ctrl_set, 103a27d9013SAlfredo Cardigliano .rxq_info_get = ionic_rxq_info_get, 104a27d9013SAlfredo Cardigliano .txq_info_get = ionic_txq_info_get, 105a27d9013SAlfredo Cardigliano .rx_queue_setup = ionic_dev_rx_queue_setup, 106a27d9013SAlfredo Cardigliano .rx_queue_release = ionic_dev_rx_queue_release, 107a27d9013SAlfredo Cardigliano .rx_queue_start = ionic_dev_rx_queue_start, 108a27d9013SAlfredo Cardigliano .rx_queue_stop = ionic_dev_rx_queue_stop, 109a27d9013SAlfredo Cardigliano .tx_queue_setup = ionic_dev_tx_queue_setup, 110a27d9013SAlfredo Cardigliano .tx_queue_release = ionic_dev_tx_queue_release, 111a27d9013SAlfredo Cardigliano .tx_queue_start = ionic_dev_tx_queue_start, 112a27d9013SAlfredo Cardigliano .tx_queue_stop = ionic_dev_tx_queue_stop, 113a27d9013SAlfredo Cardigliano .vlan_offload_set = ionic_vlan_offload_set, 11422e7171bSAlfredo Cardigliano .reta_update = ionic_dev_rss_reta_update, 11522e7171bSAlfredo Cardigliano .reta_query = ionic_dev_rss_reta_query, 11622e7171bSAlfredo Cardigliano .rss_hash_conf_get = ionic_dev_rss_hash_conf_get, 11722e7171bSAlfredo Cardigliano .rss_hash_update = ionic_dev_rss_hash_update, 1183cdfd905SAlfredo Cardigliano .stats_get = ionic_dev_stats_get, 1193cdfd905SAlfredo Cardigliano .stats_reset = ionic_dev_stats_reset, 1203cdfd905SAlfredo Cardigliano .xstats_get = ionic_dev_xstats_get, 1213cdfd905SAlfredo Cardigliano .xstats_get_by_id = ionic_dev_xstats_get_by_id, 1223cdfd905SAlfredo Cardigliano .xstats_reset = ionic_dev_xstats_reset, 1233cdfd905SAlfredo Cardigliano .xstats_get_names = ionic_dev_xstats_get_names, 1243cdfd905SAlfredo Cardigliano .xstats_get_names_by_id = ionic_dev_xstats_get_names_by_id, 125eec10fb0SAlfredo Cardigliano .fw_version_get = ionic_dev_fw_version_get, 126669c8de6SAlfredo Cardigliano }; 127669c8de6SAlfredo Cardigliano 1283cdfd905SAlfredo Cardigliano struct rte_ionic_xstats_name_off { 1293cdfd905SAlfredo Cardigliano char name[RTE_ETH_XSTATS_NAME_SIZE]; 1303cdfd905SAlfredo Cardigliano unsigned int offset; 1313cdfd905SAlfredo Cardigliano }; 1323cdfd905SAlfredo Cardigliano 1333cdfd905SAlfredo Cardigliano static const struct rte_ionic_xstats_name_off rte_ionic_xstats_strings[] = { 1343cdfd905SAlfredo Cardigliano /* RX */ 1353cdfd905SAlfredo Cardigliano {"rx_ucast_bytes", offsetof(struct ionic_lif_stats, 1363cdfd905SAlfredo Cardigliano rx_ucast_bytes)}, 1373cdfd905SAlfredo Cardigliano {"rx_ucast_packets", offsetof(struct ionic_lif_stats, 1383cdfd905SAlfredo Cardigliano rx_ucast_packets)}, 1393cdfd905SAlfredo Cardigliano {"rx_mcast_bytes", offsetof(struct ionic_lif_stats, 1403cdfd905SAlfredo Cardigliano rx_mcast_bytes)}, 1413cdfd905SAlfredo Cardigliano {"rx_mcast_packets", offsetof(struct ionic_lif_stats, 1423cdfd905SAlfredo Cardigliano rx_mcast_packets)}, 1433cdfd905SAlfredo Cardigliano {"rx_bcast_bytes", offsetof(struct ionic_lif_stats, 1443cdfd905SAlfredo Cardigliano rx_bcast_bytes)}, 1453cdfd905SAlfredo Cardigliano {"rx_bcast_packets", offsetof(struct ionic_lif_stats, 1463cdfd905SAlfredo Cardigliano rx_bcast_packets)}, 1473cdfd905SAlfredo Cardigliano /* RX drops */ 1483cdfd905SAlfredo Cardigliano {"rx_ucast_drop_bytes", offsetof(struct ionic_lif_stats, 1493cdfd905SAlfredo Cardigliano rx_ucast_drop_bytes)}, 1503cdfd905SAlfredo Cardigliano {"rx_ucast_drop_packets", offsetof(struct ionic_lif_stats, 1513cdfd905SAlfredo Cardigliano rx_ucast_drop_packets)}, 1523cdfd905SAlfredo Cardigliano {"rx_mcast_drop_bytes", offsetof(struct ionic_lif_stats, 1533cdfd905SAlfredo Cardigliano rx_mcast_drop_bytes)}, 1543cdfd905SAlfredo Cardigliano {"rx_mcast_drop_packets", offsetof(struct ionic_lif_stats, 1553cdfd905SAlfredo Cardigliano rx_mcast_drop_packets)}, 1563cdfd905SAlfredo Cardigliano {"rx_bcast_drop_bytes", offsetof(struct ionic_lif_stats, 1573cdfd905SAlfredo Cardigliano rx_bcast_drop_bytes)}, 1583cdfd905SAlfredo Cardigliano {"rx_bcast_drop_packets", offsetof(struct ionic_lif_stats, 1593cdfd905SAlfredo Cardigliano rx_bcast_drop_packets)}, 1603cdfd905SAlfredo Cardigliano {"rx_dma_error", offsetof(struct ionic_lif_stats, 1613cdfd905SAlfredo Cardigliano rx_dma_error)}, 1623cdfd905SAlfredo Cardigliano /* TX */ 1633cdfd905SAlfredo Cardigliano {"tx_ucast_bytes", offsetof(struct ionic_lif_stats, 1643cdfd905SAlfredo Cardigliano tx_ucast_bytes)}, 1653cdfd905SAlfredo Cardigliano {"tx_ucast_packets", offsetof(struct ionic_lif_stats, 1663cdfd905SAlfredo Cardigliano tx_ucast_packets)}, 1673cdfd905SAlfredo Cardigliano {"tx_mcast_bytes", offsetof(struct ionic_lif_stats, 1683cdfd905SAlfredo Cardigliano tx_mcast_bytes)}, 1693cdfd905SAlfredo Cardigliano {"tx_mcast_packets", offsetof(struct ionic_lif_stats, 1703cdfd905SAlfredo Cardigliano tx_mcast_packets)}, 1713cdfd905SAlfredo Cardigliano {"tx_bcast_bytes", offsetof(struct ionic_lif_stats, 1723cdfd905SAlfredo Cardigliano tx_bcast_bytes)}, 1733cdfd905SAlfredo Cardigliano {"tx_bcast_packets", offsetof(struct ionic_lif_stats, 1743cdfd905SAlfredo Cardigliano tx_bcast_packets)}, 1753cdfd905SAlfredo Cardigliano /* TX drops */ 1763cdfd905SAlfredo Cardigliano {"tx_ucast_drop_bytes", offsetof(struct ionic_lif_stats, 1773cdfd905SAlfredo Cardigliano tx_ucast_drop_bytes)}, 1783cdfd905SAlfredo Cardigliano {"tx_ucast_drop_packets", offsetof(struct ionic_lif_stats, 1793cdfd905SAlfredo Cardigliano tx_ucast_drop_packets)}, 1803cdfd905SAlfredo Cardigliano {"tx_mcast_drop_bytes", offsetof(struct ionic_lif_stats, 1813cdfd905SAlfredo Cardigliano tx_mcast_drop_bytes)}, 1823cdfd905SAlfredo Cardigliano {"tx_mcast_drop_packets", offsetof(struct ionic_lif_stats, 1833cdfd905SAlfredo Cardigliano tx_mcast_drop_packets)}, 1843cdfd905SAlfredo Cardigliano {"tx_bcast_drop_bytes", offsetof(struct ionic_lif_stats, 1853cdfd905SAlfredo Cardigliano tx_bcast_drop_bytes)}, 1863cdfd905SAlfredo Cardigliano {"tx_bcast_drop_packets", offsetof(struct ionic_lif_stats, 1873cdfd905SAlfredo Cardigliano tx_bcast_drop_packets)}, 1883cdfd905SAlfredo Cardigliano {"tx_dma_error", offsetof(struct ionic_lif_stats, 1893cdfd905SAlfredo Cardigliano tx_dma_error)}, 1903cdfd905SAlfredo Cardigliano /* Rx Queue/Ring drops */ 1913cdfd905SAlfredo Cardigliano {"rx_queue_disabled", offsetof(struct ionic_lif_stats, 1923cdfd905SAlfredo Cardigliano rx_queue_disabled)}, 1933cdfd905SAlfredo Cardigliano {"rx_queue_empty", offsetof(struct ionic_lif_stats, 1943cdfd905SAlfredo Cardigliano rx_queue_empty)}, 1953cdfd905SAlfredo Cardigliano {"rx_queue_error", offsetof(struct ionic_lif_stats, 1963cdfd905SAlfredo Cardigliano rx_queue_error)}, 1973cdfd905SAlfredo Cardigliano {"rx_desc_fetch_error", offsetof(struct ionic_lif_stats, 1983cdfd905SAlfredo Cardigliano rx_desc_fetch_error)}, 1993cdfd905SAlfredo Cardigliano {"rx_desc_data_error", offsetof(struct ionic_lif_stats, 2003cdfd905SAlfredo Cardigliano rx_desc_data_error)}, 2013cdfd905SAlfredo Cardigliano /* Tx Queue/Ring drops */ 2023cdfd905SAlfredo Cardigliano {"tx_queue_disabled", offsetof(struct ionic_lif_stats, 2033cdfd905SAlfredo Cardigliano tx_queue_disabled)}, 2043cdfd905SAlfredo Cardigliano {"tx_queue_error", offsetof(struct ionic_lif_stats, 2053cdfd905SAlfredo Cardigliano tx_queue_error)}, 2063cdfd905SAlfredo Cardigliano {"tx_desc_fetch_error", offsetof(struct ionic_lif_stats, 2073cdfd905SAlfredo Cardigliano tx_desc_fetch_error)}, 2083cdfd905SAlfredo Cardigliano {"tx_desc_data_error", offsetof(struct ionic_lif_stats, 2093cdfd905SAlfredo Cardigliano tx_desc_data_error)}, 2103cdfd905SAlfredo Cardigliano }; 2113cdfd905SAlfredo Cardigliano 2123cdfd905SAlfredo Cardigliano #define IONIC_NB_HW_STATS (sizeof(rte_ionic_xstats_strings) / \ 2133cdfd905SAlfredo Cardigliano sizeof(rte_ionic_xstats_strings[0])) 2143cdfd905SAlfredo Cardigliano 215eec10fb0SAlfredo Cardigliano static int 216eec10fb0SAlfredo Cardigliano ionic_dev_fw_version_get(struct rte_eth_dev *eth_dev, 217eec10fb0SAlfredo Cardigliano char *fw_version, size_t fw_size) 218eec10fb0SAlfredo Cardigliano { 219eec10fb0SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 220eec10fb0SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 221eec10fb0SAlfredo Cardigliano 222eec10fb0SAlfredo Cardigliano if (fw_version == NULL || fw_size <= 0) 223eec10fb0SAlfredo Cardigliano return -EINVAL; 224eec10fb0SAlfredo Cardigliano 225eec10fb0SAlfredo Cardigliano snprintf(fw_version, fw_size, "%s", 226eec10fb0SAlfredo Cardigliano adapter->fw_version); 227eec10fb0SAlfredo Cardigliano fw_version[fw_size - 1] = '\0'; 228eec10fb0SAlfredo Cardigliano 229eec10fb0SAlfredo Cardigliano return 0; 230eec10fb0SAlfredo Cardigliano } 231eec10fb0SAlfredo Cardigliano 232598f6726SAlfredo Cardigliano /* 233598f6726SAlfredo Cardigliano * Set device link up, enable tx. 234598f6726SAlfredo Cardigliano */ 235598f6726SAlfredo Cardigliano static int 236598f6726SAlfredo Cardigliano ionic_dev_set_link_up(struct rte_eth_dev *eth_dev) 237598f6726SAlfredo Cardigliano { 238598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 239598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 240598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 241598f6726SAlfredo Cardigliano int err; 242598f6726SAlfredo Cardigliano 243598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 244598f6726SAlfredo Cardigliano 245598f6726SAlfredo Cardigliano ionic_dev_cmd_port_state(idev, IONIC_PORT_ADMIN_STATE_UP); 246598f6726SAlfredo Cardigliano 247598f6726SAlfredo Cardigliano err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT); 248598f6726SAlfredo Cardigliano if (err) { 249598f6726SAlfredo Cardigliano IONIC_PRINT(WARNING, "Failed to bring port UP"); 250598f6726SAlfredo Cardigliano return err; 251598f6726SAlfredo Cardigliano } 252598f6726SAlfredo Cardigliano 253598f6726SAlfredo Cardigliano return 0; 254598f6726SAlfredo Cardigliano } 255598f6726SAlfredo Cardigliano 256598f6726SAlfredo Cardigliano /* 257598f6726SAlfredo Cardigliano * Set device link down, disable tx. 258598f6726SAlfredo Cardigliano */ 259598f6726SAlfredo Cardigliano static int 260598f6726SAlfredo Cardigliano ionic_dev_set_link_down(struct rte_eth_dev *eth_dev) 261598f6726SAlfredo Cardigliano { 262598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 263598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 264598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 265598f6726SAlfredo Cardigliano int err; 266598f6726SAlfredo Cardigliano 267598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 268598f6726SAlfredo Cardigliano 269598f6726SAlfredo Cardigliano ionic_dev_cmd_port_state(idev, IONIC_PORT_ADMIN_STATE_DOWN); 270598f6726SAlfredo Cardigliano 271598f6726SAlfredo Cardigliano err = ionic_dev_cmd_wait_check(idev, IONIC_DEVCMD_TIMEOUT); 272598f6726SAlfredo Cardigliano if (err) { 273598f6726SAlfredo Cardigliano IONIC_PRINT(WARNING, "Failed to bring port DOWN"); 274598f6726SAlfredo Cardigliano return err; 275598f6726SAlfredo Cardigliano } 276598f6726SAlfredo Cardigliano 277598f6726SAlfredo Cardigliano return 0; 278598f6726SAlfredo Cardigliano } 279598f6726SAlfredo Cardigliano 280598f6726SAlfredo Cardigliano static int 281598f6726SAlfredo Cardigliano ionic_dev_link_update(struct rte_eth_dev *eth_dev, 282598f6726SAlfredo Cardigliano int wait_to_complete __rte_unused) 283598f6726SAlfredo Cardigliano { 284598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 285598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 286598f6726SAlfredo Cardigliano struct rte_eth_link link; 287598f6726SAlfredo Cardigliano 288598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 289598f6726SAlfredo Cardigliano 290598f6726SAlfredo Cardigliano /* Initialize */ 291598f6726SAlfredo Cardigliano memset(&link, 0, sizeof(link)); 292598f6726SAlfredo Cardigliano link.link_autoneg = ETH_LINK_AUTONEG; 293598f6726SAlfredo Cardigliano 294598f6726SAlfredo Cardigliano if (!adapter->link_up) { 295598f6726SAlfredo Cardigliano /* Interface is down */ 296598f6726SAlfredo Cardigliano link.link_status = ETH_LINK_DOWN; 297598f6726SAlfredo Cardigliano link.link_duplex = ETH_LINK_HALF_DUPLEX; 298598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_NONE; 299598f6726SAlfredo Cardigliano } else { 300598f6726SAlfredo Cardigliano /* Interface is up */ 301598f6726SAlfredo Cardigliano link.link_status = ETH_LINK_UP; 302598f6726SAlfredo Cardigliano link.link_duplex = ETH_LINK_FULL_DUPLEX; 303598f6726SAlfredo Cardigliano switch (adapter->link_speed) { 304598f6726SAlfredo Cardigliano case 10000: 305598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_10G; 306598f6726SAlfredo Cardigliano break; 307598f6726SAlfredo Cardigliano case 25000: 308598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_25G; 309598f6726SAlfredo Cardigliano break; 310598f6726SAlfredo Cardigliano case 40000: 311598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_40G; 312598f6726SAlfredo Cardigliano break; 313598f6726SAlfredo Cardigliano case 50000: 314598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_50G; 315598f6726SAlfredo Cardigliano break; 316598f6726SAlfredo Cardigliano case 100000: 317598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_100G; 318598f6726SAlfredo Cardigliano break; 319598f6726SAlfredo Cardigliano default: 320598f6726SAlfredo Cardigliano link.link_speed = ETH_SPEED_NUM_NONE; 321598f6726SAlfredo Cardigliano break; 322598f6726SAlfredo Cardigliano } 323598f6726SAlfredo Cardigliano } 324598f6726SAlfredo Cardigliano 325598f6726SAlfredo Cardigliano return rte_eth_linkstatus_set(eth_dev, &link); 326598f6726SAlfredo Cardigliano } 327598f6726SAlfredo Cardigliano 32827b942c8SAlfredo Cardigliano /** 32927b942c8SAlfredo Cardigliano * Interrupt handler triggered by NIC for handling 33027b942c8SAlfredo Cardigliano * specific interrupt. 33127b942c8SAlfredo Cardigliano * 33227b942c8SAlfredo Cardigliano * @param param 33327b942c8SAlfredo Cardigliano * The address of parameter registered before. 33427b942c8SAlfredo Cardigliano * 33527b942c8SAlfredo Cardigliano * @return 33627b942c8SAlfredo Cardigliano * void 33727b942c8SAlfredo Cardigliano */ 33827b942c8SAlfredo Cardigliano static void 33927b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler(void *param) 34027b942c8SAlfredo Cardigliano { 34127b942c8SAlfredo Cardigliano struct ionic_adapter *adapter = (struct ionic_adapter *)param; 34227b942c8SAlfredo Cardigliano uint32_t i; 34327b942c8SAlfredo Cardigliano 34427b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, "->"); 34527b942c8SAlfredo Cardigliano 34627b942c8SAlfredo Cardigliano for (i = 0; i < adapter->nlifs; i++) { 34727b942c8SAlfredo Cardigliano if (adapter->lifs[i]) 34827b942c8SAlfredo Cardigliano ionic_notifyq_handler(adapter->lifs[i], -1); 34927b942c8SAlfredo Cardigliano } 35027b942c8SAlfredo Cardigliano } 35127b942c8SAlfredo Cardigliano 352669c8de6SAlfredo Cardigliano static int 353598f6726SAlfredo Cardigliano ionic_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 354598f6726SAlfredo Cardigliano { 355598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 356598f6726SAlfredo Cardigliano uint32_t max_frame_size; 357598f6726SAlfredo Cardigliano int err; 358598f6726SAlfredo Cardigliano 359598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 360598f6726SAlfredo Cardigliano 361598f6726SAlfredo Cardigliano /* 362598f6726SAlfredo Cardigliano * Note: mtu check against IONIC_MIN_MTU, IONIC_MAX_MTU 363598f6726SAlfredo Cardigliano * is done by the the API. 364598f6726SAlfredo Cardigliano */ 365598f6726SAlfredo Cardigliano 366598f6726SAlfredo Cardigliano /* 367598f6726SAlfredo Cardigliano * Max frame size is MTU + Ethernet header + VLAN + QinQ 368598f6726SAlfredo Cardigliano * (plus ETHER_CRC_LEN if the adapter is able to keep CRC) 369598f6726SAlfredo Cardigliano */ 370598f6726SAlfredo Cardigliano max_frame_size = mtu + RTE_ETHER_HDR_LEN + 4 + 4; 371598f6726SAlfredo Cardigliano 372598f6726SAlfredo Cardigliano if (eth_dev->data->dev_conf.rxmode.max_rx_pkt_len < max_frame_size) 373598f6726SAlfredo Cardigliano return -EINVAL; 374598f6726SAlfredo Cardigliano 375598f6726SAlfredo Cardigliano err = ionic_lif_change_mtu(lif, mtu); 376598f6726SAlfredo Cardigliano if (err) 377598f6726SAlfredo Cardigliano return err; 378598f6726SAlfredo Cardigliano 379598f6726SAlfredo Cardigliano return 0; 380598f6726SAlfredo Cardigliano } 381598f6726SAlfredo Cardigliano 382598f6726SAlfredo Cardigliano static int 383598f6726SAlfredo Cardigliano ionic_dev_info_get(struct rte_eth_dev *eth_dev, 384598f6726SAlfredo Cardigliano struct rte_eth_dev_info *dev_info) 385598f6726SAlfredo Cardigliano { 386598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 387598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 388598f6726SAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 389598f6726SAlfredo Cardigliano 390598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 391598f6726SAlfredo Cardigliano 392598f6726SAlfredo Cardigliano dev_info->max_rx_queues = (uint16_t) 393598f6726SAlfredo Cardigliano ident->lif.eth.config.queue_count[IONIC_QTYPE_RXQ]; 394598f6726SAlfredo Cardigliano dev_info->max_tx_queues = (uint16_t) 395598f6726SAlfredo Cardigliano ident->lif.eth.config.queue_count[IONIC_QTYPE_TXQ]; 396598f6726SAlfredo Cardigliano /* Also add ETHER_CRC_LEN if the adapter is able to keep CRC */ 397598f6726SAlfredo Cardigliano dev_info->min_rx_bufsize = IONIC_MIN_MTU + RTE_ETHER_HDR_LEN; 398598f6726SAlfredo Cardigliano dev_info->max_rx_pktlen = IONIC_MAX_MTU + RTE_ETHER_HDR_LEN; 399598f6726SAlfredo Cardigliano dev_info->max_mac_addrs = adapter->max_mac_addrs; 400598f6726SAlfredo Cardigliano dev_info->min_mtu = IONIC_MIN_MTU; 401598f6726SAlfredo Cardigliano dev_info->max_mtu = IONIC_MAX_MTU; 402598f6726SAlfredo Cardigliano 40322e7171bSAlfredo Cardigliano dev_info->hash_key_size = IONIC_RSS_HASH_KEY_SIZE; 40422e7171bSAlfredo Cardigliano dev_info->reta_size = ident->lif.eth.rss_ind_tbl_sz; 40522e7171bSAlfredo Cardigliano dev_info->flow_type_rss_offloads = IONIC_ETH_RSS_OFFLOAD_ALL; 40622e7171bSAlfredo Cardigliano 407598f6726SAlfredo Cardigliano dev_info->speed_capa = 408598f6726SAlfredo Cardigliano ETH_LINK_SPEED_10G | 409598f6726SAlfredo Cardigliano ETH_LINK_SPEED_25G | 410598f6726SAlfredo Cardigliano ETH_LINK_SPEED_40G | 411598f6726SAlfredo Cardigliano ETH_LINK_SPEED_50G | 412598f6726SAlfredo Cardigliano ETH_LINK_SPEED_100G; 413598f6726SAlfredo Cardigliano 414a27d9013SAlfredo Cardigliano /* 415a27d9013SAlfredo Cardigliano * Per-queue capabilities. Actually most of the offloads are enabled 416a27d9013SAlfredo Cardigliano * by default on the port and can be used on selected queues (by adding 417a27d9013SAlfredo Cardigliano * packet flags at runtime when required) 418a27d9013SAlfredo Cardigliano */ 419a27d9013SAlfredo Cardigliano 420a27d9013SAlfredo Cardigliano dev_info->rx_queue_offload_capa = 421a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_IPV4_CKSUM | 422a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_UDP_CKSUM | 423a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_TCP_CKSUM | 424a27d9013SAlfredo Cardigliano 0; 425a27d9013SAlfredo Cardigliano 426a27d9013SAlfredo Cardigliano dev_info->tx_queue_offload_capa = 42764b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_IPV4_CKSUM | 42864b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_UDP_CKSUM | 42964b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_TCP_CKSUM | 430a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_VLAN_INSERT | 43164b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 43264b08152SAlfredo Cardigliano DEV_TX_OFFLOAD_OUTER_UDP_CKSUM | 433a27d9013SAlfredo Cardigliano 0; 434a27d9013SAlfredo Cardigliano 435a27d9013SAlfredo Cardigliano /* 436a27d9013SAlfredo Cardigliano * Per-port capabilities 437a27d9013SAlfredo Cardigliano * See ionic_set_features to request and check supported features 438a27d9013SAlfredo Cardigliano */ 439a27d9013SAlfredo Cardigliano 440a27d9013SAlfredo Cardigliano dev_info->rx_offload_capa = dev_info->rx_queue_offload_capa | 441a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_JUMBO_FRAME | 442a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_VLAN_FILTER | 443a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_VLAN_STRIP | 444a27d9013SAlfredo Cardigliano DEV_RX_OFFLOAD_SCATTER | 445a27d9013SAlfredo Cardigliano 0; 446a27d9013SAlfredo Cardigliano 447a27d9013SAlfredo Cardigliano dev_info->tx_offload_capa = dev_info->tx_queue_offload_capa | 448a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_MULTI_SEGS | 449a27d9013SAlfredo Cardigliano DEV_TX_OFFLOAD_TCP_TSO | 450a27d9013SAlfredo Cardigliano 0; 451a27d9013SAlfredo Cardigliano 452a27d9013SAlfredo Cardigliano dev_info->rx_desc_lim = rx_desc_lim; 453a27d9013SAlfredo Cardigliano dev_info->tx_desc_lim = tx_desc_lim; 454a27d9013SAlfredo Cardigliano 455a27d9013SAlfredo Cardigliano /* Driver-preferred Rx/Tx parameters */ 456a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.burst_size = 32; 457a27d9013SAlfredo Cardigliano dev_info->default_txportconf.burst_size = 32; 458a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.nb_queues = 1; 459a27d9013SAlfredo Cardigliano dev_info->default_txportconf.nb_queues = 1; 460a27d9013SAlfredo Cardigliano dev_info->default_rxportconf.ring_size = IONIC_DEF_TXRX_DESC; 461a27d9013SAlfredo Cardigliano dev_info->default_txportconf.ring_size = IONIC_DEF_TXRX_DESC; 462a27d9013SAlfredo Cardigliano 463598f6726SAlfredo Cardigliano return 0; 464598f6726SAlfredo Cardigliano } 465598f6726SAlfredo Cardigliano 466598f6726SAlfredo Cardigliano static int 467ec15c66bSAlfredo Cardigliano ionic_flow_ctrl_get(struct rte_eth_dev *eth_dev, 468ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf) 469ec15c66bSAlfredo Cardigliano { 470ec15c66bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 471ec15c66bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 472ec15c66bSAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 473ec15c66bSAlfredo Cardigliano 474ec15c66bSAlfredo Cardigliano if (idev->port_info) { 475ec15c66bSAlfredo Cardigliano fc_conf->autoneg = idev->port_info->config.an_enable; 476ec15c66bSAlfredo Cardigliano 477ec15c66bSAlfredo Cardigliano if (idev->port_info->config.pause_type) 478ec15c66bSAlfredo Cardigliano fc_conf->mode = RTE_FC_FULL; 479ec15c66bSAlfredo Cardigliano else 480ec15c66bSAlfredo Cardigliano fc_conf->mode = RTE_FC_NONE; 481ec15c66bSAlfredo Cardigliano } 482ec15c66bSAlfredo Cardigliano 483ec15c66bSAlfredo Cardigliano return 0; 484ec15c66bSAlfredo Cardigliano } 485ec15c66bSAlfredo Cardigliano 486ec15c66bSAlfredo Cardigliano static int 487ec15c66bSAlfredo Cardigliano ionic_flow_ctrl_set(struct rte_eth_dev *eth_dev, 488ec15c66bSAlfredo Cardigliano struct rte_eth_fc_conf *fc_conf) 489ec15c66bSAlfredo Cardigliano { 490ec15c66bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 491ec15c66bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 492ec15c66bSAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 493ec15c66bSAlfredo Cardigliano uint8_t pause_type = IONIC_PORT_PAUSE_TYPE_NONE; 494ec15c66bSAlfredo Cardigliano uint8_t an_enable; 495ec15c66bSAlfredo Cardigliano 496ec15c66bSAlfredo Cardigliano switch (fc_conf->mode) { 497ec15c66bSAlfredo Cardigliano case RTE_FC_NONE: 498ec15c66bSAlfredo Cardigliano pause_type = IONIC_PORT_PAUSE_TYPE_NONE; 499ec15c66bSAlfredo Cardigliano break; 500ec15c66bSAlfredo Cardigliano case RTE_FC_FULL: 501ec15c66bSAlfredo Cardigliano pause_type = IONIC_PORT_PAUSE_TYPE_LINK; 502ec15c66bSAlfredo Cardigliano break; 503ec15c66bSAlfredo Cardigliano case RTE_FC_RX_PAUSE: 504ec15c66bSAlfredo Cardigliano case RTE_FC_TX_PAUSE: 505ec15c66bSAlfredo Cardigliano return -ENOTSUP; 506ec15c66bSAlfredo Cardigliano } 507ec15c66bSAlfredo Cardigliano 508ec15c66bSAlfredo Cardigliano an_enable = fc_conf->autoneg; 509ec15c66bSAlfredo Cardigliano 510ec15c66bSAlfredo Cardigliano ionic_dev_cmd_port_pause(idev, pause_type); 511ec15c66bSAlfredo Cardigliano ionic_dev_cmd_port_autoneg(idev, an_enable); 512ec15c66bSAlfredo Cardigliano 513ec15c66bSAlfredo Cardigliano return 0; 514ec15c66bSAlfredo Cardigliano } 515ec15c66bSAlfredo Cardigliano 516ec15c66bSAlfredo Cardigliano static int 517a27d9013SAlfredo Cardigliano ionic_vlan_offload_set(struct rte_eth_dev *eth_dev, int mask) 518a27d9013SAlfredo Cardigliano { 519a27d9013SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 520a27d9013SAlfredo Cardigliano struct rte_eth_rxmode *rxmode; 521a27d9013SAlfredo Cardigliano rxmode = ð_dev->data->dev_conf.rxmode; 522a27d9013SAlfredo Cardigliano int i; 523a27d9013SAlfredo Cardigliano 524a27d9013SAlfredo Cardigliano if (mask & ETH_VLAN_STRIP_MASK) { 525a27d9013SAlfredo Cardigliano if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) { 526a27d9013SAlfredo Cardigliano for (i = 0; i < eth_dev->data->nb_rx_queues; i++) { 527a27d9013SAlfredo Cardigliano struct ionic_qcq *rxq = 528a27d9013SAlfredo Cardigliano eth_dev->data->rx_queues[i]; 529a27d9013SAlfredo Cardigliano rxq->offloads |= DEV_RX_OFFLOAD_VLAN_STRIP; 530a27d9013SAlfredo Cardigliano } 531a27d9013SAlfredo Cardigliano lif->features |= IONIC_ETH_HW_VLAN_RX_STRIP; 532a27d9013SAlfredo Cardigliano } else { 533a27d9013SAlfredo Cardigliano for (i = 0; i < eth_dev->data->nb_rx_queues; i++) { 534a27d9013SAlfredo Cardigliano struct ionic_qcq *rxq = 535a27d9013SAlfredo Cardigliano eth_dev->data->rx_queues[i]; 536a27d9013SAlfredo Cardigliano rxq->offloads &= ~DEV_RX_OFFLOAD_VLAN_STRIP; 537a27d9013SAlfredo Cardigliano } 538a27d9013SAlfredo Cardigliano lif->features &= ~IONIC_ETH_HW_VLAN_RX_STRIP; 539a27d9013SAlfredo Cardigliano } 540a27d9013SAlfredo Cardigliano } 541a27d9013SAlfredo Cardigliano 542a27d9013SAlfredo Cardigliano if (mask & ETH_VLAN_FILTER_MASK) { 543a27d9013SAlfredo Cardigliano if (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 544a27d9013SAlfredo Cardigliano lif->features |= IONIC_ETH_HW_VLAN_RX_FILTER; 545a27d9013SAlfredo Cardigliano else 546a27d9013SAlfredo Cardigliano lif->features &= ~IONIC_ETH_HW_VLAN_RX_FILTER; 547a27d9013SAlfredo Cardigliano } 548a27d9013SAlfredo Cardigliano 549a27d9013SAlfredo Cardigliano ionic_lif_set_features(lif); 550a27d9013SAlfredo Cardigliano 551a27d9013SAlfredo Cardigliano return 0; 552a27d9013SAlfredo Cardigliano } 553a27d9013SAlfredo Cardigliano 554a27d9013SAlfredo Cardigliano static int 55522e7171bSAlfredo Cardigliano ionic_dev_rss_reta_update(struct rte_eth_dev *eth_dev, 55622e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, 55722e7171bSAlfredo Cardigliano uint16_t reta_size) 55822e7171bSAlfredo Cardigliano { 55922e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 56022e7171bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 56122e7171bSAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 56222e7171bSAlfredo Cardigliano uint32_t i, j, index, num; 56322e7171bSAlfredo Cardigliano 56422e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 56522e7171bSAlfredo Cardigliano 56622e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 56722e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "RSS RETA not initialized, " 56822e7171bSAlfredo Cardigliano "can't update the table"); 56922e7171bSAlfredo Cardigliano return -EINVAL; 57022e7171bSAlfredo Cardigliano } 57122e7171bSAlfredo Cardigliano 57222e7171bSAlfredo Cardigliano if (reta_size != ident->lif.eth.rss_ind_tbl_sz) { 57322e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "The size of hash lookup table configured " 57422e7171bSAlfredo Cardigliano "(%d) doesn't match the number hardware can supported " 57522e7171bSAlfredo Cardigliano "(%d)", 57622e7171bSAlfredo Cardigliano reta_size, ident->lif.eth.rss_ind_tbl_sz); 57722e7171bSAlfredo Cardigliano return -EINVAL; 57822e7171bSAlfredo Cardigliano } 57922e7171bSAlfredo Cardigliano 58022e7171bSAlfredo Cardigliano num = lif->adapter->ident.lif.eth.rss_ind_tbl_sz / RTE_RETA_GROUP_SIZE; 58122e7171bSAlfredo Cardigliano 58222e7171bSAlfredo Cardigliano for (i = 0; i < num; i++) { 58322e7171bSAlfredo Cardigliano for (j = 0; j < RTE_RETA_GROUP_SIZE; j++) { 58422e7171bSAlfredo Cardigliano if (reta_conf[i].mask & ((uint64_t)1 << j)) { 58522e7171bSAlfredo Cardigliano index = (i * RTE_RETA_GROUP_SIZE) + j; 58622e7171bSAlfredo Cardigliano lif->rss_ind_tbl[index] = reta_conf[i].reta[j]; 58722e7171bSAlfredo Cardigliano } 58822e7171bSAlfredo Cardigliano } 58922e7171bSAlfredo Cardigliano } 59022e7171bSAlfredo Cardigliano 59122e7171bSAlfredo Cardigliano return ionic_lif_rss_config(lif, lif->rss_types, NULL, NULL); 59222e7171bSAlfredo Cardigliano } 59322e7171bSAlfredo Cardigliano 59422e7171bSAlfredo Cardigliano static int 59522e7171bSAlfredo Cardigliano ionic_dev_rss_reta_query(struct rte_eth_dev *eth_dev, 59622e7171bSAlfredo Cardigliano struct rte_eth_rss_reta_entry64 *reta_conf, 59722e7171bSAlfredo Cardigliano uint16_t reta_size) 59822e7171bSAlfredo Cardigliano { 59922e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 60022e7171bSAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 60122e7171bSAlfredo Cardigliano struct ionic_identity *ident = &adapter->ident; 60222e7171bSAlfredo Cardigliano int i, num; 60322e7171bSAlfredo Cardigliano 60422e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 60522e7171bSAlfredo Cardigliano 60622e7171bSAlfredo Cardigliano if (reta_size != ident->lif.eth.rss_ind_tbl_sz) { 60722e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "The size of hash lookup table configured " 60822e7171bSAlfredo Cardigliano "(%d) doesn't match the number hardware can supported " 60922e7171bSAlfredo Cardigliano "(%d)", 61022e7171bSAlfredo Cardigliano reta_size, ident->lif.eth.rss_ind_tbl_sz); 61122e7171bSAlfredo Cardigliano return -EINVAL; 61222e7171bSAlfredo Cardigliano } 61322e7171bSAlfredo Cardigliano 61422e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 61522e7171bSAlfredo Cardigliano IONIC_PRINT(ERR, "RSS RETA has not been built yet"); 61622e7171bSAlfredo Cardigliano return -EINVAL; 61722e7171bSAlfredo Cardigliano } 61822e7171bSAlfredo Cardigliano 61922e7171bSAlfredo Cardigliano num = reta_size / RTE_RETA_GROUP_SIZE; 62022e7171bSAlfredo Cardigliano 62122e7171bSAlfredo Cardigliano for (i = 0; i < num; i++) { 62222e7171bSAlfredo Cardigliano memcpy(reta_conf->reta, 62322e7171bSAlfredo Cardigliano &lif->rss_ind_tbl[i * RTE_RETA_GROUP_SIZE], 62422e7171bSAlfredo Cardigliano RTE_RETA_GROUP_SIZE); 62522e7171bSAlfredo Cardigliano reta_conf++; 62622e7171bSAlfredo Cardigliano } 62722e7171bSAlfredo Cardigliano 62822e7171bSAlfredo Cardigliano return 0; 62922e7171bSAlfredo Cardigliano } 63022e7171bSAlfredo Cardigliano 63122e7171bSAlfredo Cardigliano static int 63222e7171bSAlfredo Cardigliano ionic_dev_rss_hash_conf_get(struct rte_eth_dev *eth_dev, 63322e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf) 63422e7171bSAlfredo Cardigliano { 63522e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 63622e7171bSAlfredo Cardigliano uint64_t rss_hf = 0; 63722e7171bSAlfredo Cardigliano 63822e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 63922e7171bSAlfredo Cardigliano 64022e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) { 64122e7171bSAlfredo Cardigliano IONIC_PRINT(NOTICE, "RSS not enabled"); 64222e7171bSAlfredo Cardigliano return 0; 64322e7171bSAlfredo Cardigliano } 64422e7171bSAlfredo Cardigliano 64522e7171bSAlfredo Cardigliano /* Get key value (if not null, rss_key is 40-byte) */ 64622e7171bSAlfredo Cardigliano if (rss_conf->rss_key != NULL && 64722e7171bSAlfredo Cardigliano rss_conf->rss_key_len >= IONIC_RSS_HASH_KEY_SIZE) 64822e7171bSAlfredo Cardigliano memcpy(rss_conf->rss_key, lif->rss_hash_key, 64922e7171bSAlfredo Cardigliano IONIC_RSS_HASH_KEY_SIZE); 65022e7171bSAlfredo Cardigliano 65122e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4) 65222e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_IPV4; 65322e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4_TCP) 65422e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP; 65522e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV4_UDP) 65622e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP; 65722e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6) 65822e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_IPV6; 65922e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6_TCP) 66022e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP; 66122e7171bSAlfredo Cardigliano if (lif->rss_types & IONIC_RSS_TYPE_IPV6_UDP) 66222e7171bSAlfredo Cardigliano rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP; 66322e7171bSAlfredo Cardigliano 66422e7171bSAlfredo Cardigliano rss_conf->rss_hf = rss_hf; 66522e7171bSAlfredo Cardigliano 66622e7171bSAlfredo Cardigliano return 0; 66722e7171bSAlfredo Cardigliano } 66822e7171bSAlfredo Cardigliano 66922e7171bSAlfredo Cardigliano static int 67022e7171bSAlfredo Cardigliano ionic_dev_rss_hash_update(struct rte_eth_dev *eth_dev, 67122e7171bSAlfredo Cardigliano struct rte_eth_rss_conf *rss_conf) 67222e7171bSAlfredo Cardigliano { 67322e7171bSAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 67422e7171bSAlfredo Cardigliano uint32_t rss_types = 0; 67522e7171bSAlfredo Cardigliano uint8_t *key = NULL; 67622e7171bSAlfredo Cardigliano 67722e7171bSAlfredo Cardigliano IONIC_PRINT_CALL(); 67822e7171bSAlfredo Cardigliano 67922e7171bSAlfredo Cardigliano if (rss_conf->rss_key) 68022e7171bSAlfredo Cardigliano key = rss_conf->rss_key; 68122e7171bSAlfredo Cardigliano 68222e7171bSAlfredo Cardigliano if ((rss_conf->rss_hf & IONIC_ETH_RSS_OFFLOAD_ALL) == 0) { 68322e7171bSAlfredo Cardigliano /* 68422e7171bSAlfredo Cardigliano * Can't disable rss through hash flags, 68522e7171bSAlfredo Cardigliano * if it is enabled by default during init 68622e7171bSAlfredo Cardigliano */ 68722e7171bSAlfredo Cardigliano if (lif->rss_ind_tbl) 68822e7171bSAlfredo Cardigliano return -EINVAL; 68922e7171bSAlfredo Cardigliano } else { 69022e7171bSAlfredo Cardigliano /* Can't enable rss if disabled by default during init */ 69122e7171bSAlfredo Cardigliano if (!lif->rss_ind_tbl) 69222e7171bSAlfredo Cardigliano return -EINVAL; 69322e7171bSAlfredo Cardigliano 69422e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_IPV4) 69522e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4; 69622e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) 69722e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4_TCP; 69822e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) 69922e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV4_UDP; 70022e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_IPV6) 70122e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6; 70222e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_TCP) 70322e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6_TCP; 70422e7171bSAlfredo Cardigliano if (rss_conf->rss_hf & ETH_RSS_NONFRAG_IPV6_UDP) 70522e7171bSAlfredo Cardigliano rss_types |= IONIC_RSS_TYPE_IPV6_UDP; 70622e7171bSAlfredo Cardigliano 70722e7171bSAlfredo Cardigliano ionic_lif_rss_config(lif, rss_types, key, NULL); 70822e7171bSAlfredo Cardigliano } 70922e7171bSAlfredo Cardigliano 71022e7171bSAlfredo Cardigliano return 0; 71122e7171bSAlfredo Cardigliano } 71222e7171bSAlfredo Cardigliano 71322e7171bSAlfredo Cardigliano static int 7143cdfd905SAlfredo Cardigliano ionic_dev_stats_get(struct rte_eth_dev *eth_dev, 7153cdfd905SAlfredo Cardigliano struct rte_eth_stats *stats) 7163cdfd905SAlfredo Cardigliano { 7173cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7183cdfd905SAlfredo Cardigliano 7193cdfd905SAlfredo Cardigliano ionic_lif_get_stats(lif, stats); 7203cdfd905SAlfredo Cardigliano 7213cdfd905SAlfredo Cardigliano return 0; 7223cdfd905SAlfredo Cardigliano } 7233cdfd905SAlfredo Cardigliano 7243cdfd905SAlfredo Cardigliano static int 7253cdfd905SAlfredo Cardigliano ionic_dev_stats_reset(struct rte_eth_dev *eth_dev) 7263cdfd905SAlfredo Cardigliano { 7273cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7283cdfd905SAlfredo Cardigliano 7293cdfd905SAlfredo Cardigliano IONIC_PRINT_CALL(); 7303cdfd905SAlfredo Cardigliano 7313cdfd905SAlfredo Cardigliano ionic_lif_reset_stats(lif); 7323cdfd905SAlfredo Cardigliano 7333cdfd905SAlfredo Cardigliano return 0; 7343cdfd905SAlfredo Cardigliano } 7353cdfd905SAlfredo Cardigliano 7363cdfd905SAlfredo Cardigliano static int 7373cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names(__rte_unused struct rte_eth_dev *eth_dev, 7383cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, 7393cdfd905SAlfredo Cardigliano __rte_unused unsigned int size) 7403cdfd905SAlfredo Cardigliano { 7413cdfd905SAlfredo Cardigliano unsigned int i; 7423cdfd905SAlfredo Cardigliano 7433cdfd905SAlfredo Cardigliano if (xstats_names != NULL) { 7443cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7453cdfd905SAlfredo Cardigliano snprintf(xstats_names[i].name, 7463cdfd905SAlfredo Cardigliano sizeof(xstats_names[i].name), 7473cdfd905SAlfredo Cardigliano "%s", rte_ionic_xstats_strings[i].name); 7483cdfd905SAlfredo Cardigliano } 7493cdfd905SAlfredo Cardigliano } 7503cdfd905SAlfredo Cardigliano 7513cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7523cdfd905SAlfredo Cardigliano } 7533cdfd905SAlfredo Cardigliano 7543cdfd905SAlfredo Cardigliano static int 7553cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names_by_id(struct rte_eth_dev *eth_dev, 7563cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name *xstats_names, const uint64_t *ids, 7573cdfd905SAlfredo Cardigliano unsigned int limit) 7583cdfd905SAlfredo Cardigliano { 7593cdfd905SAlfredo Cardigliano struct rte_eth_xstat_name xstats_names_copy[IONIC_NB_HW_STATS]; 7603cdfd905SAlfredo Cardigliano uint16_t i; 7613cdfd905SAlfredo Cardigliano 7623cdfd905SAlfredo Cardigliano if (!ids) { 7633cdfd905SAlfredo Cardigliano if (xstats_names != NULL) { 7643cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 7653cdfd905SAlfredo Cardigliano snprintf(xstats_names[i].name, 7663cdfd905SAlfredo Cardigliano sizeof(xstats_names[i].name), 7673cdfd905SAlfredo Cardigliano "%s", rte_ionic_xstats_strings[i].name); 7683cdfd905SAlfredo Cardigliano } 7693cdfd905SAlfredo Cardigliano } 7703cdfd905SAlfredo Cardigliano 7713cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7723cdfd905SAlfredo Cardigliano } 7733cdfd905SAlfredo Cardigliano 7743cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_names_by_id(eth_dev, xstats_names_copy, NULL, 7753cdfd905SAlfredo Cardigliano IONIC_NB_HW_STATS); 7763cdfd905SAlfredo Cardigliano 7773cdfd905SAlfredo Cardigliano for (i = 0; i < limit; i++) { 7783cdfd905SAlfredo Cardigliano if (ids[i] >= IONIC_NB_HW_STATS) { 7793cdfd905SAlfredo Cardigliano IONIC_PRINT(ERR, "id value isn't valid"); 7803cdfd905SAlfredo Cardigliano return -1; 7813cdfd905SAlfredo Cardigliano } 7823cdfd905SAlfredo Cardigliano 7833cdfd905SAlfredo Cardigliano strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 7843cdfd905SAlfredo Cardigliano } 7853cdfd905SAlfredo Cardigliano 7863cdfd905SAlfredo Cardigliano return limit; 7873cdfd905SAlfredo Cardigliano } 7883cdfd905SAlfredo Cardigliano 7893cdfd905SAlfredo Cardigliano static int 7903cdfd905SAlfredo Cardigliano ionic_dev_xstats_get(struct rte_eth_dev *eth_dev, struct rte_eth_xstat *xstats, 7913cdfd905SAlfredo Cardigliano unsigned int n) 7923cdfd905SAlfredo Cardigliano { 7933cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 7943cdfd905SAlfredo Cardigliano struct ionic_lif_stats hw_stats; 7953cdfd905SAlfredo Cardigliano uint16_t i; 7963cdfd905SAlfredo Cardigliano 7973cdfd905SAlfredo Cardigliano if (n < IONIC_NB_HW_STATS) 7983cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 7993cdfd905SAlfredo Cardigliano 8003cdfd905SAlfredo Cardigliano ionic_lif_get_hw_stats(lif, &hw_stats); 8013cdfd905SAlfredo Cardigliano 8023cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 8033cdfd905SAlfredo Cardigliano xstats[i].value = *(uint64_t *)(((char *)&hw_stats) + 8043cdfd905SAlfredo Cardigliano rte_ionic_xstats_strings[i].offset); 8053cdfd905SAlfredo Cardigliano xstats[i].id = i; 8063cdfd905SAlfredo Cardigliano } 8073cdfd905SAlfredo Cardigliano 8083cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8093cdfd905SAlfredo Cardigliano } 8103cdfd905SAlfredo Cardigliano 8113cdfd905SAlfredo Cardigliano static int 8123cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_by_id(struct rte_eth_dev *eth_dev, const uint64_t *ids, 8133cdfd905SAlfredo Cardigliano uint64_t *values, unsigned int n) 8143cdfd905SAlfredo Cardigliano { 8153cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 8163cdfd905SAlfredo Cardigliano struct ionic_lif_stats hw_stats; 8173cdfd905SAlfredo Cardigliano uint64_t values_copy[IONIC_NB_HW_STATS]; 8183cdfd905SAlfredo Cardigliano uint16_t i; 8193cdfd905SAlfredo Cardigliano 8203cdfd905SAlfredo Cardigliano if (!ids) { 8213cdfd905SAlfredo Cardigliano if (!ids && n < IONIC_NB_HW_STATS) 8223cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8233cdfd905SAlfredo Cardigliano 8243cdfd905SAlfredo Cardigliano ionic_lif_get_hw_stats(lif, &hw_stats); 8253cdfd905SAlfredo Cardigliano 8263cdfd905SAlfredo Cardigliano for (i = 0; i < IONIC_NB_HW_STATS; i++) { 8273cdfd905SAlfredo Cardigliano values[i] = *(uint64_t *)(((char *)&hw_stats) + 8283cdfd905SAlfredo Cardigliano rte_ionic_xstats_strings[i].offset); 8293cdfd905SAlfredo Cardigliano } 8303cdfd905SAlfredo Cardigliano 8313cdfd905SAlfredo Cardigliano return IONIC_NB_HW_STATS; 8323cdfd905SAlfredo Cardigliano } 8333cdfd905SAlfredo Cardigliano 8343cdfd905SAlfredo Cardigliano ionic_dev_xstats_get_by_id(eth_dev, NULL, values_copy, 8353cdfd905SAlfredo Cardigliano IONIC_NB_HW_STATS); 8363cdfd905SAlfredo Cardigliano 8373cdfd905SAlfredo Cardigliano for (i = 0; i < n; i++) { 8383cdfd905SAlfredo Cardigliano if (ids[i] >= IONIC_NB_HW_STATS) { 8393cdfd905SAlfredo Cardigliano IONIC_PRINT(ERR, "id value isn't valid"); 8403cdfd905SAlfredo Cardigliano return -1; 8413cdfd905SAlfredo Cardigliano } 8423cdfd905SAlfredo Cardigliano 8433cdfd905SAlfredo Cardigliano values[i] = values_copy[ids[i]]; 8443cdfd905SAlfredo Cardigliano } 8453cdfd905SAlfredo Cardigliano 8463cdfd905SAlfredo Cardigliano return n; 8473cdfd905SAlfredo Cardigliano } 8483cdfd905SAlfredo Cardigliano 8493cdfd905SAlfredo Cardigliano static int 8503cdfd905SAlfredo Cardigliano ionic_dev_xstats_reset(struct rte_eth_dev *eth_dev) 8513cdfd905SAlfredo Cardigliano { 8523cdfd905SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 8533cdfd905SAlfredo Cardigliano 8543cdfd905SAlfredo Cardigliano ionic_lif_reset_hw_stats(lif); 8553cdfd905SAlfredo Cardigliano 8563cdfd905SAlfredo Cardigliano return 0; 8573cdfd905SAlfredo Cardigliano } 8583cdfd905SAlfredo Cardigliano 8593cdfd905SAlfredo Cardigliano static int 860598f6726SAlfredo Cardigliano ionic_dev_configure(struct rte_eth_dev *eth_dev) 861598f6726SAlfredo Cardigliano { 862598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 863598f6726SAlfredo Cardigliano int err; 864598f6726SAlfredo Cardigliano 865598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 866598f6726SAlfredo Cardigliano 867598f6726SAlfredo Cardigliano err = ionic_lif_configure(lif); 868598f6726SAlfredo Cardigliano if (err) { 869598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot configure LIF: %d", err); 870598f6726SAlfredo Cardigliano return err; 871598f6726SAlfredo Cardigliano } 872598f6726SAlfredo Cardigliano 873598f6726SAlfredo Cardigliano return 0; 874598f6726SAlfredo Cardigliano } 875598f6726SAlfredo Cardigliano 876598f6726SAlfredo Cardigliano static inline uint32_t 877598f6726SAlfredo Cardigliano ionic_parse_link_speeds(uint16_t link_speeds) 878598f6726SAlfredo Cardigliano { 879598f6726SAlfredo Cardigliano if (link_speeds & ETH_LINK_SPEED_100G) 880598f6726SAlfredo Cardigliano return 100000; 881598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_50G) 882598f6726SAlfredo Cardigliano return 50000; 883598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_40G) 884598f6726SAlfredo Cardigliano return 40000; 885598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_25G) 886598f6726SAlfredo Cardigliano return 25000; 887598f6726SAlfredo Cardigliano else if (link_speeds & ETH_LINK_SPEED_10G) 888598f6726SAlfredo Cardigliano return 10000; 889598f6726SAlfredo Cardigliano else 890598f6726SAlfredo Cardigliano return 0; 891598f6726SAlfredo Cardigliano } 892598f6726SAlfredo Cardigliano 893598f6726SAlfredo Cardigliano /* 894598f6726SAlfredo Cardigliano * Configure device link speed and setup link. 895598f6726SAlfredo Cardigliano * It returns 0 on success. 896598f6726SAlfredo Cardigliano */ 897598f6726SAlfredo Cardigliano static int 898598f6726SAlfredo Cardigliano ionic_dev_start(struct rte_eth_dev *eth_dev) 899598f6726SAlfredo Cardigliano { 900598f6726SAlfredo Cardigliano struct rte_eth_conf *dev_conf = ð_dev->data->dev_conf; 901598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 902598f6726SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 903598f6726SAlfredo Cardigliano struct ionic_dev *idev = &adapter->idev; 904598f6726SAlfredo Cardigliano uint32_t allowed_speeds; 905598f6726SAlfredo Cardigliano int err; 906598f6726SAlfredo Cardigliano 907598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 908598f6726SAlfredo Cardigliano 909598f6726SAlfredo Cardigliano allowed_speeds = 910598f6726SAlfredo Cardigliano ETH_LINK_SPEED_FIXED | 911598f6726SAlfredo Cardigliano ETH_LINK_SPEED_10G | 912598f6726SAlfredo Cardigliano ETH_LINK_SPEED_25G | 913598f6726SAlfredo Cardigliano ETH_LINK_SPEED_40G | 914598f6726SAlfredo Cardigliano ETH_LINK_SPEED_50G | 915598f6726SAlfredo Cardigliano ETH_LINK_SPEED_100G; 916598f6726SAlfredo Cardigliano 917598f6726SAlfredo Cardigliano if (dev_conf->link_speeds & ~allowed_speeds) { 918598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Invalid link setting"); 919598f6726SAlfredo Cardigliano return -EINVAL; 920598f6726SAlfredo Cardigliano } 921598f6726SAlfredo Cardigliano 922598f6726SAlfredo Cardigliano err = ionic_lif_start(lif); 923598f6726SAlfredo Cardigliano if (err) { 924598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot start LIF: %d", err); 925598f6726SAlfredo Cardigliano return err; 926598f6726SAlfredo Cardigliano } 927598f6726SAlfredo Cardigliano 928598f6726SAlfredo Cardigliano if (eth_dev->data->dev_conf.link_speeds & ETH_LINK_SPEED_FIXED) { 929598f6726SAlfredo Cardigliano uint32_t speed = ionic_parse_link_speeds(dev_conf->link_speeds); 930598f6726SAlfredo Cardigliano 931598f6726SAlfredo Cardigliano if (speed) 932598f6726SAlfredo Cardigliano ionic_dev_cmd_port_speed(idev, speed); 933598f6726SAlfredo Cardigliano } 934598f6726SAlfredo Cardigliano 935598f6726SAlfredo Cardigliano ionic_dev_link_update(eth_dev, 0); 936598f6726SAlfredo Cardigliano 937598f6726SAlfredo Cardigliano return 0; 938598f6726SAlfredo Cardigliano } 939598f6726SAlfredo Cardigliano 940598f6726SAlfredo Cardigliano /* 941598f6726SAlfredo Cardigliano * Stop device: disable rx and tx functions to allow for reconfiguring. 942598f6726SAlfredo Cardigliano */ 943598f6726SAlfredo Cardigliano static void 944598f6726SAlfredo Cardigliano ionic_dev_stop(struct rte_eth_dev *eth_dev) 945598f6726SAlfredo Cardigliano { 946598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 947598f6726SAlfredo Cardigliano int err; 948598f6726SAlfredo Cardigliano 949598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 950598f6726SAlfredo Cardigliano 951598f6726SAlfredo Cardigliano err = ionic_lif_stop(lif); 952598f6726SAlfredo Cardigliano if (err) 953598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot stop LIF: %d", err); 954598f6726SAlfredo Cardigliano } 955598f6726SAlfredo Cardigliano 956598f6726SAlfredo Cardigliano /* 957598f6726SAlfredo Cardigliano * Reset and stop device. 958598f6726SAlfredo Cardigliano */ 959*b142387bSThomas Monjalon static int 960598f6726SAlfredo Cardigliano ionic_dev_close(struct rte_eth_dev *eth_dev) 961598f6726SAlfredo Cardigliano { 962598f6726SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 963598f6726SAlfredo Cardigliano int err; 964598f6726SAlfredo Cardigliano 965598f6726SAlfredo Cardigliano IONIC_PRINT_CALL(); 966598f6726SAlfredo Cardigliano 967598f6726SAlfredo Cardigliano err = ionic_lif_stop(lif); 968598f6726SAlfredo Cardigliano if (err) { 969598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot stop LIF: %d", err); 970*b142387bSThomas Monjalon return -1; 971598f6726SAlfredo Cardigliano } 972598f6726SAlfredo Cardigliano 973598f6726SAlfredo Cardigliano err = eth_ionic_dev_uninit(eth_dev); 974598f6726SAlfredo Cardigliano if (err) { 975598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot destroy LIF: %d", err); 976*b142387bSThomas Monjalon return -1; 977598f6726SAlfredo Cardigliano } 978*b142387bSThomas Monjalon 979*b142387bSThomas Monjalon return 0; 980598f6726SAlfredo Cardigliano } 981598f6726SAlfredo Cardigliano 982598f6726SAlfredo Cardigliano static int 983669c8de6SAlfredo Cardigliano eth_ionic_dev_init(struct rte_eth_dev *eth_dev, void *init_params) 984669c8de6SAlfredo Cardigliano { 985669c8de6SAlfredo Cardigliano struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 986669c8de6SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 987669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = (struct ionic_adapter *)init_params; 988669c8de6SAlfredo Cardigliano int err; 989669c8de6SAlfredo Cardigliano 990669c8de6SAlfredo Cardigliano IONIC_PRINT_CALL(); 991669c8de6SAlfredo Cardigliano 992669c8de6SAlfredo Cardigliano eth_dev->dev_ops = &ionic_eth_dev_ops; 993a27d9013SAlfredo Cardigliano eth_dev->rx_pkt_burst = &ionic_recv_pkts; 994a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_burst = &ionic_xmit_pkts; 995a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_prepare = &ionic_prep_pkts; 996669c8de6SAlfredo Cardigliano 997669c8de6SAlfredo Cardigliano /* Multi-process not supported, primary does initialization anyway */ 998669c8de6SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) 999669c8de6SAlfredo Cardigliano return 0; 1000669c8de6SAlfredo Cardigliano 1001669c8de6SAlfredo Cardigliano rte_eth_copy_pci_info(eth_dev, pci_dev); 1002669c8de6SAlfredo Cardigliano 1003669c8de6SAlfredo Cardigliano lif->index = adapter->nlifs; 1004669c8de6SAlfredo Cardigliano lif->eth_dev = eth_dev; 1005669c8de6SAlfredo Cardigliano lif->adapter = adapter; 1006669c8de6SAlfredo Cardigliano adapter->lifs[adapter->nlifs] = lif; 1007669c8de6SAlfredo Cardigliano 1008598f6726SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Up to %u MAC addresses supported", 1009598f6726SAlfredo Cardigliano adapter->max_mac_addrs); 1010598f6726SAlfredo Cardigliano 1011598f6726SAlfredo Cardigliano /* Allocate memory for storing MAC addresses */ 1012598f6726SAlfredo Cardigliano eth_dev->data->mac_addrs = rte_zmalloc("ionic", 1013598f6726SAlfredo Cardigliano RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs, 0); 1014598f6726SAlfredo Cardigliano 1015598f6726SAlfredo Cardigliano if (eth_dev->data->mac_addrs == NULL) { 1016598f6726SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to allocate %u bytes needed to " 1017598f6726SAlfredo Cardigliano "store MAC addresses", 1018598f6726SAlfredo Cardigliano RTE_ETHER_ADDR_LEN * adapter->max_mac_addrs); 1019598f6726SAlfredo Cardigliano err = -ENOMEM; 1020598f6726SAlfredo Cardigliano goto err; 1021598f6726SAlfredo Cardigliano } 1022598f6726SAlfredo Cardigliano 1023669c8de6SAlfredo Cardigliano err = ionic_lif_alloc(lif); 1024669c8de6SAlfredo Cardigliano if (err) { 1025669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot allocate LIFs: %d, aborting", 1026669c8de6SAlfredo Cardigliano err); 1027669c8de6SAlfredo Cardigliano goto err; 1028669c8de6SAlfredo Cardigliano } 1029669c8de6SAlfredo Cardigliano 1030669c8de6SAlfredo Cardigliano err = ionic_lif_init(lif); 1031669c8de6SAlfredo Cardigliano if (err) { 1032669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init LIFs: %d, aborting", err); 1033669c8de6SAlfredo Cardigliano goto err_free_lif; 1034669c8de6SAlfredo Cardigliano } 1035669c8de6SAlfredo Cardigliano 1036598f6726SAlfredo Cardigliano /* Copy the MAC address */ 1037598f6726SAlfredo Cardigliano rte_ether_addr_copy((struct rte_ether_addr *)lif->mac_addr, 1038598f6726SAlfredo Cardigliano ð_dev->data->mac_addrs[0]); 1039598f6726SAlfredo Cardigliano 1040669c8de6SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Port %u initialized", eth_dev->data->port_id); 1041669c8de6SAlfredo Cardigliano 1042669c8de6SAlfredo Cardigliano return 0; 1043669c8de6SAlfredo Cardigliano 1044669c8de6SAlfredo Cardigliano err_free_lif: 1045669c8de6SAlfredo Cardigliano ionic_lif_free(lif); 1046669c8de6SAlfredo Cardigliano err: 1047669c8de6SAlfredo Cardigliano return err; 1048669c8de6SAlfredo Cardigliano } 1049669c8de6SAlfredo Cardigliano 1050669c8de6SAlfredo Cardigliano static int 1051669c8de6SAlfredo Cardigliano eth_ionic_dev_uninit(struct rte_eth_dev *eth_dev) 1052669c8de6SAlfredo Cardigliano { 1053669c8de6SAlfredo Cardigliano struct ionic_lif *lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 1054669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = lif->adapter; 1055669c8de6SAlfredo Cardigliano 1056669c8de6SAlfredo Cardigliano IONIC_PRINT_CALL(); 1057669c8de6SAlfredo Cardigliano 1058669c8de6SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) 1059669c8de6SAlfredo Cardigliano return 0; 1060669c8de6SAlfredo Cardigliano 1061669c8de6SAlfredo Cardigliano adapter->lifs[lif->index] = NULL; 1062669c8de6SAlfredo Cardigliano 1063669c8de6SAlfredo Cardigliano ionic_lif_deinit(lif); 1064669c8de6SAlfredo Cardigliano ionic_lif_free(lif); 1065669c8de6SAlfredo Cardigliano 1066669c8de6SAlfredo Cardigliano eth_dev->dev_ops = NULL; 1067a27d9013SAlfredo Cardigliano eth_dev->rx_pkt_burst = NULL; 1068a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_burst = NULL; 1069a27d9013SAlfredo Cardigliano eth_dev->tx_pkt_prepare = NULL; 1070669c8de6SAlfredo Cardigliano 1071669c8de6SAlfredo Cardigliano return 0; 1072669c8de6SAlfredo Cardigliano } 1073669c8de6SAlfredo Cardigliano 10745ef51809SAlfredo Cardigliano static int 107527b942c8SAlfredo Cardigliano ionic_configure_intr(struct ionic_adapter *adapter) 107627b942c8SAlfredo Cardigliano { 107727b942c8SAlfredo Cardigliano struct rte_pci_device *pci_dev = adapter->pci_dev; 107827b942c8SAlfredo Cardigliano struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; 107927b942c8SAlfredo Cardigliano int err; 108027b942c8SAlfredo Cardigliano 108127b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Configuring %u intrs", adapter->nintrs); 108227b942c8SAlfredo Cardigliano 108327b942c8SAlfredo Cardigliano if (rte_intr_efd_enable(intr_handle, adapter->nintrs)) { 108427b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Fail to create eventfd"); 108527b942c8SAlfredo Cardigliano return -1; 108627b942c8SAlfredo Cardigliano } 108727b942c8SAlfredo Cardigliano 108827b942c8SAlfredo Cardigliano if (rte_intr_dp_is_en(intr_handle)) 108927b942c8SAlfredo Cardigliano IONIC_PRINT(DEBUG, 109027b942c8SAlfredo Cardigliano "Packet I/O interrupt on datapath is enabled"); 109127b942c8SAlfredo Cardigliano 109227b942c8SAlfredo Cardigliano if (!intr_handle->intr_vec) { 109327b942c8SAlfredo Cardigliano intr_handle->intr_vec = rte_zmalloc("intr_vec", 109427b942c8SAlfredo Cardigliano adapter->nintrs * sizeof(int), 0); 109527b942c8SAlfredo Cardigliano 109627b942c8SAlfredo Cardigliano if (!intr_handle->intr_vec) { 109727b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to allocate %u vectors", 109827b942c8SAlfredo Cardigliano adapter->nintrs); 109927b942c8SAlfredo Cardigliano return -ENOMEM; 110027b942c8SAlfredo Cardigliano } 110127b942c8SAlfredo Cardigliano } 110227b942c8SAlfredo Cardigliano 110327b942c8SAlfredo Cardigliano err = rte_intr_callback_register(intr_handle, 110427b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler, 110527b942c8SAlfredo Cardigliano adapter); 110627b942c8SAlfredo Cardigliano 110727b942c8SAlfredo Cardigliano if (err) { 110827b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, 110927b942c8SAlfredo Cardigliano "Failure registering interrupts handler (%d)", 111027b942c8SAlfredo Cardigliano err); 111127b942c8SAlfredo Cardigliano return err; 111227b942c8SAlfredo Cardigliano } 111327b942c8SAlfredo Cardigliano 111427b942c8SAlfredo Cardigliano /* enable intr mapping */ 111527b942c8SAlfredo Cardigliano err = rte_intr_enable(intr_handle); 111627b942c8SAlfredo Cardigliano 111727b942c8SAlfredo Cardigliano if (err) { 111827b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failure enabling interrupts (%d)", err); 111927b942c8SAlfredo Cardigliano return err; 112027b942c8SAlfredo Cardigliano } 112127b942c8SAlfredo Cardigliano 112227b942c8SAlfredo Cardigliano return 0; 112327b942c8SAlfredo Cardigliano } 112427b942c8SAlfredo Cardigliano 112527b942c8SAlfredo Cardigliano static void 112627b942c8SAlfredo Cardigliano ionic_unconfigure_intr(struct ionic_adapter *adapter) 112727b942c8SAlfredo Cardigliano { 112827b942c8SAlfredo Cardigliano struct rte_pci_device *pci_dev = adapter->pci_dev; 112927b942c8SAlfredo Cardigliano struct rte_intr_handle *intr_handle = &pci_dev->intr_handle; 113027b942c8SAlfredo Cardigliano 113127b942c8SAlfredo Cardigliano rte_intr_disable(intr_handle); 113227b942c8SAlfredo Cardigliano 113327b942c8SAlfredo Cardigliano rte_intr_callback_unregister(intr_handle, 113427b942c8SAlfredo Cardigliano ionic_dev_interrupt_handler, 113527b942c8SAlfredo Cardigliano adapter); 113627b942c8SAlfredo Cardigliano } 113727b942c8SAlfredo Cardigliano 113827b942c8SAlfredo Cardigliano static int 11395ef51809SAlfredo Cardigliano eth_ionic_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 11405ef51809SAlfredo Cardigliano struct rte_pci_device *pci_dev) 11415ef51809SAlfredo Cardigliano { 1142669c8de6SAlfredo Cardigliano char name[RTE_ETH_NAME_MAX_LEN]; 11435ef51809SAlfredo Cardigliano struct rte_mem_resource *resource; 11445ef51809SAlfredo Cardigliano struct ionic_adapter *adapter; 11455ef51809SAlfredo Cardigliano struct ionic_hw *hw; 11465ef51809SAlfredo Cardigliano unsigned long i; 11475ef51809SAlfredo Cardigliano int err; 11485ef51809SAlfredo Cardigliano 11495ef51809SAlfredo Cardigliano /* Check structs (trigger error at compilation time) */ 11505ef51809SAlfredo Cardigliano ionic_struct_size_checks(); 11515ef51809SAlfredo Cardigliano 11525ef51809SAlfredo Cardigliano /* Multi-process not supported */ 11535ef51809SAlfredo Cardigliano if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 11545ef51809SAlfredo Cardigliano err = -EPERM; 11555ef51809SAlfredo Cardigliano goto err; 11565ef51809SAlfredo Cardigliano } 11575ef51809SAlfredo Cardigliano 11585ef51809SAlfredo Cardigliano IONIC_PRINT(DEBUG, "Initializing device %s", 11595ef51809SAlfredo Cardigliano pci_dev->device.name); 11605ef51809SAlfredo Cardigliano 11615ef51809SAlfredo Cardigliano adapter = rte_zmalloc("ionic", sizeof(*adapter), 0); 11625ef51809SAlfredo Cardigliano if (!adapter) { 11635ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "OOM"); 11645ef51809SAlfredo Cardigliano err = -ENOMEM; 11655ef51809SAlfredo Cardigliano goto err; 11665ef51809SAlfredo Cardigliano } 11675ef51809SAlfredo Cardigliano 11685ef51809SAlfredo Cardigliano adapter->pci_dev = pci_dev; 11695ef51809SAlfredo Cardigliano hw = &adapter->hw; 11705ef51809SAlfredo Cardigliano 11715ef51809SAlfredo Cardigliano hw->device_id = pci_dev->id.device_id; 11725ef51809SAlfredo Cardigliano hw->vendor_id = pci_dev->id.vendor_id; 11735ef51809SAlfredo Cardigliano 11745ef51809SAlfredo Cardigliano err = ionic_init_mac(hw); 11755ef51809SAlfredo Cardigliano if (err != 0) { 11765ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Mac init failed: %d", err); 11775ef51809SAlfredo Cardigliano err = -EIO; 11785ef51809SAlfredo Cardigliano goto err_free_adapter; 11795ef51809SAlfredo Cardigliano } 11805ef51809SAlfredo Cardigliano 11815ef51809SAlfredo Cardigliano adapter->is_mgmt_nic = (pci_dev->id.device_id == IONIC_DEV_ID_ETH_MGMT); 11825ef51809SAlfredo Cardigliano 11835ef51809SAlfredo Cardigliano adapter->num_bars = 0; 11845ef51809SAlfredo Cardigliano for (i = 0; i < PCI_MAX_RESOURCE && i < IONIC_BARS_MAX; i++) { 11855ef51809SAlfredo Cardigliano resource = &pci_dev->mem_resource[i]; 11865ef51809SAlfredo Cardigliano if (resource->phys_addr == 0 || resource->len == 0) 11875ef51809SAlfredo Cardigliano continue; 11885ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].vaddr = resource->addr; 11895ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].bus_addr = resource->phys_addr; 11905ef51809SAlfredo Cardigliano adapter->bars[adapter->num_bars].len = resource->len; 11915ef51809SAlfredo Cardigliano adapter->num_bars++; 11925ef51809SAlfredo Cardigliano } 11935ef51809SAlfredo Cardigliano 11945ef51809SAlfredo Cardigliano /* Discover ionic dev resources */ 11955ef51809SAlfredo Cardigliano 11965ef51809SAlfredo Cardigliano err = ionic_setup(adapter); 11975ef51809SAlfredo Cardigliano if (err) { 11985ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot setup device: %d, aborting", err); 11995ef51809SAlfredo Cardigliano goto err_free_adapter; 12005ef51809SAlfredo Cardigliano } 12015ef51809SAlfredo Cardigliano 12025ef51809SAlfredo Cardigliano err = ionic_identify(adapter); 12035ef51809SAlfredo Cardigliano if (err) { 12045ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify device: %d, aborting", 12055ef51809SAlfredo Cardigliano err); 12065ef51809SAlfredo Cardigliano goto err_free_adapter; 12075ef51809SAlfredo Cardigliano } 12085ef51809SAlfredo Cardigliano 12095ef51809SAlfredo Cardigliano err = ionic_init(adapter); 12105ef51809SAlfredo Cardigliano if (err) { 12115ef51809SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init device: %d, aborting", err); 12125ef51809SAlfredo Cardigliano goto err_free_adapter; 12135ef51809SAlfredo Cardigliano } 12145ef51809SAlfredo Cardigliano 121523bf4ddbSAlfredo Cardigliano /* Configure the ports */ 121623bf4ddbSAlfredo Cardigliano err = ionic_port_identify(adapter); 121723bf4ddbSAlfredo Cardigliano if (err) { 121823bf4ddbSAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify port: %d, aborting", 121923bf4ddbSAlfredo Cardigliano err); 122023bf4ddbSAlfredo Cardigliano goto err_free_adapter; 122123bf4ddbSAlfredo Cardigliano } 122223bf4ddbSAlfredo Cardigliano 122323bf4ddbSAlfredo Cardigliano err = ionic_port_init(adapter); 122423bf4ddbSAlfredo Cardigliano if (err) { 122523bf4ddbSAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot init port: %d, aborting", err); 122623bf4ddbSAlfredo Cardigliano goto err_free_adapter; 122723bf4ddbSAlfredo Cardigliano } 122823bf4ddbSAlfredo Cardigliano 1229669c8de6SAlfredo Cardigliano /* Configure LIFs */ 1230669c8de6SAlfredo Cardigliano err = ionic_lif_identify(adapter); 1231669c8de6SAlfredo Cardigliano if (err) { 1232669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot identify lif: %d, aborting", err); 1233669c8de6SAlfredo Cardigliano goto err_free_adapter; 1234669c8de6SAlfredo Cardigliano } 1235669c8de6SAlfredo Cardigliano 1236669c8de6SAlfredo Cardigliano /* Allocate and init LIFs */ 1237669c8de6SAlfredo Cardigliano err = ionic_lifs_size(adapter); 1238669c8de6SAlfredo Cardigliano if (err) { 1239669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot size LIFs: %d, aborting", err); 1240669c8de6SAlfredo Cardigliano goto err_free_adapter; 1241669c8de6SAlfredo Cardigliano } 1242669c8de6SAlfredo Cardigliano 1243598f6726SAlfredo Cardigliano adapter->max_mac_addrs = adapter->ident.lif.eth.max_ucast_filters; 1244598f6726SAlfredo Cardigliano 1245669c8de6SAlfredo Cardigliano adapter->nlifs = 0; 1246669c8de6SAlfredo Cardigliano for (i = 0; i < adapter->ident.dev.nlifs; i++) { 1247669c8de6SAlfredo Cardigliano snprintf(name, sizeof(name), "net_%s_lif_%lu", 1248669c8de6SAlfredo Cardigliano pci_dev->device.name, i); 1249669c8de6SAlfredo Cardigliano 1250669c8de6SAlfredo Cardigliano err = rte_eth_dev_create(&pci_dev->device, name, 1251669c8de6SAlfredo Cardigliano sizeof(struct ionic_lif), 1252669c8de6SAlfredo Cardigliano NULL, NULL, 1253669c8de6SAlfredo Cardigliano eth_ionic_dev_init, adapter); 1254669c8de6SAlfredo Cardigliano if (err) { 1255669c8de6SAlfredo Cardigliano IONIC_PRINT(ERR, "Cannot create eth device for " 1256669c8de6SAlfredo Cardigliano "ionic lif %s", name); 1257669c8de6SAlfredo Cardigliano break; 1258669c8de6SAlfredo Cardigliano } 1259669c8de6SAlfredo Cardigliano 1260669c8de6SAlfredo Cardigliano adapter->nlifs++; 1261669c8de6SAlfredo Cardigliano } 1262669c8de6SAlfredo Cardigliano 126327b942c8SAlfredo Cardigliano err = ionic_configure_intr(adapter); 126427b942c8SAlfredo Cardigliano 126527b942c8SAlfredo Cardigliano if (err) { 126627b942c8SAlfredo Cardigliano IONIC_PRINT(ERR, "Failed to configure interrupts"); 126727b942c8SAlfredo Cardigliano goto err_free_adapter; 126827b942c8SAlfredo Cardigliano } 126927b942c8SAlfredo Cardigliano 12705ef51809SAlfredo Cardigliano return 0; 12715ef51809SAlfredo Cardigliano 12725ef51809SAlfredo Cardigliano err_free_adapter: 12735ef51809SAlfredo Cardigliano rte_free(adapter); 12745ef51809SAlfredo Cardigliano err: 12755ef51809SAlfredo Cardigliano return err; 12765ef51809SAlfredo Cardigliano } 12775ef51809SAlfredo Cardigliano 12785ef51809SAlfredo Cardigliano static int 12795ef51809SAlfredo Cardigliano eth_ionic_pci_remove(struct rte_pci_device *pci_dev __rte_unused) 12805ef51809SAlfredo Cardigliano { 1281669c8de6SAlfredo Cardigliano char name[RTE_ETH_NAME_MAX_LEN]; 1282669c8de6SAlfredo Cardigliano struct ionic_adapter *adapter = NULL; 1283669c8de6SAlfredo Cardigliano struct rte_eth_dev *eth_dev; 1284669c8de6SAlfredo Cardigliano struct ionic_lif *lif; 1285669c8de6SAlfredo Cardigliano uint32_t i; 1286669c8de6SAlfredo Cardigliano 1287669c8de6SAlfredo Cardigliano /* Adapter lookup is using (the first) eth_dev name */ 1288669c8de6SAlfredo Cardigliano snprintf(name, sizeof(name), "net_%s_lif_0", 1289669c8de6SAlfredo Cardigliano pci_dev->device.name); 1290669c8de6SAlfredo Cardigliano 1291669c8de6SAlfredo Cardigliano eth_dev = rte_eth_dev_allocated(name); 1292669c8de6SAlfredo Cardigliano if (eth_dev) { 1293669c8de6SAlfredo Cardigliano lif = IONIC_ETH_DEV_TO_LIF(eth_dev); 1294669c8de6SAlfredo Cardigliano adapter = lif->adapter; 1295669c8de6SAlfredo Cardigliano } 1296669c8de6SAlfredo Cardigliano 1297669c8de6SAlfredo Cardigliano if (adapter) { 129827b942c8SAlfredo Cardigliano ionic_unconfigure_intr(adapter); 129927b942c8SAlfredo Cardigliano 1300669c8de6SAlfredo Cardigliano for (i = 0; i < adapter->nlifs; i++) { 1301669c8de6SAlfredo Cardigliano lif = adapter->lifs[i]; 1302669c8de6SAlfredo Cardigliano rte_eth_dev_destroy(lif->eth_dev, eth_ionic_dev_uninit); 1303669c8de6SAlfredo Cardigliano } 1304669c8de6SAlfredo Cardigliano 1305669c8de6SAlfredo Cardigliano rte_free(adapter); 1306669c8de6SAlfredo Cardigliano } 1307669c8de6SAlfredo Cardigliano 13085ef51809SAlfredo Cardigliano return 0; 13095ef51809SAlfredo Cardigliano } 13105ef51809SAlfredo Cardigliano 13115ef51809SAlfredo Cardigliano static struct rte_pci_driver rte_ionic_pmd = { 13125ef51809SAlfredo Cardigliano .id_table = pci_id_ionic_map, 13135ef51809SAlfredo Cardigliano .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC, 13145ef51809SAlfredo Cardigliano .probe = eth_ionic_pci_probe, 13155ef51809SAlfredo Cardigliano .remove = eth_ionic_pci_remove, 13165ef51809SAlfredo Cardigliano }; 13175ef51809SAlfredo Cardigliano 13185ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_PCI(net_ionic, rte_ionic_pmd); 13195ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_PCI_TABLE(net_ionic, pci_id_ionic_map); 13205ef51809SAlfredo Cardigliano RTE_PMD_REGISTER_KMOD_DEP(net_ionic, "* igb_uio | uio_pci_generic | vfio-pci"); 13219c99878aSJerin Jacob RTE_LOG_REGISTER(ionic_logtype, pmd.net.ionic, NOTICE); 1322