xref: /dpdk/drivers/net/ionic/ionic_dev.h (revision b9ece4774caf29cd383ef3dc4aa9676b6fe4dfb3)
176668754SAndrew Boyer /* SPDX-License-Identifier: BSD-3-Clause
2a5205992SAndrew Boyer  * Copyright 2018-2022 Advanced Micro Devices, Inc.
35ef51809SAlfredo Cardigliano  */
45ef51809SAlfredo Cardigliano 
55ef51809SAlfredo Cardigliano #ifndef _IONIC_DEV_H_
65ef51809SAlfredo Cardigliano #define _IONIC_DEV_H_
75ef51809SAlfredo Cardigliano 
8e40303ebSSunil Kumar Kori #include <stdbool.h>
9e40303ebSSunil Kumar Kori 
105ef51809SAlfredo Cardigliano #include "ionic_osdep.h"
115ef51809SAlfredo Cardigliano #include "ionic_if.h"
125ef51809SAlfredo Cardigliano #include "ionic_regs.h"
135ef51809SAlfredo Cardigliano 
14b671e69aSAndrew Boyer #define VLAN_TAG_SIZE			4
15b671e69aSAndrew Boyer 
16598f6726SAlfredo Cardigliano #define IONIC_MIN_MTU			RTE_ETHER_MIN_MTU
17*b9ece477SAndrew Boyer #define IONIC_MAX_MTU			9750
18b671e69aSAndrew Boyer #define IONIC_ETH_OVERHEAD		(RTE_ETHER_HDR_LEN + VLAN_TAG_SIZE)
19598f6726SAlfredo Cardigliano 
2001a6c311SAlfredo Cardigliano #define IONIC_MAX_RING_DESC		32768
2101a6c311SAlfredo Cardigliano #define IONIC_MIN_RING_DESC		16
22a27d9013SAlfredo Cardigliano #define IONIC_DEF_TXRX_DESC		4096
2307512941SAndrew Boyer #define IONIC_DEF_TXRX_BURST		32
2401a6c311SAlfredo Cardigliano 
2547dc2bd3SAndrew Boyer #define IONIC_DEVCMD_TIMEOUT		5	/* devcmd_timeout */
2647dc2bd3SAndrew Boyer #define IONIC_DEVCMD_CHECK_PERIOD_US	10	/* devcmd status chk period */
2713133a28SAndrew Boyer #define IONIC_DEVCMD_RETRY_WAIT_US	20000
2847dc2bd3SAndrew Boyer 
29a5b1ffd8SAndrew Boyer #define IONIC_Q_WDOG_MS			10	/* 10ms */
30a5b1ffd8SAndrew Boyer #define IONIC_Q_WDOG_MAX_MS		5000	/* 5s */
31a5b1ffd8SAndrew Boyer #define IONIC_ADMINQ_WDOG_MS		500	/* 500ms */
32a5b1ffd8SAndrew Boyer 
3323bf4ddbSAlfredo Cardigliano #define IONIC_ALIGN			4096
345ef51809SAlfredo Cardigliano 
355ef51809SAlfredo Cardigliano struct ionic_adapter;
365ef51809SAlfredo Cardigliano 
375ef51809SAlfredo Cardigliano struct ionic_dev_bar {
385ef51809SAlfredo Cardigliano 	void __iomem *vaddr;
395ef51809SAlfredo Cardigliano 	rte_iova_t bus_addr;
405ef51809SAlfredo Cardigliano 	unsigned long len;
415ef51809SAlfredo Cardigliano };
425ef51809SAlfredo Cardigliano 
435ef51809SAlfredo Cardigliano static inline void ionic_struct_size_checks(void)
445ef51809SAlfredo Cardigliano {
455ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_doorbell) != 8);
465ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_intr) != 32);
475ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_intr_status) != 8);
485ef51809SAlfredo Cardigliano 
495ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_dev_regs) != 4096);
505ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_dev_info_regs) != 2048);
515ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_dev_cmd_regs) != 2048);
525ef51809SAlfredo Cardigliano 
535ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_stats) != 1024);
545ef51809SAlfredo Cardigliano 
555ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_admin_cmd) != 64);
565ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_admin_comp) != 16);
575ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_nop_cmd) != 64);
585ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_nop_comp) != 16);
595ef51809SAlfredo Cardigliano 
605ef51809SAlfredo Cardigliano 	/* Device commands */
615ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_identify_cmd) != 64);
625ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_identify_comp) != 16);
635ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_init_cmd) != 64);
645ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_init_comp) != 16);
655ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_reset_cmd) != 64);
665ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_reset_comp) != 16);
675ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_getattr_cmd) != 64);
685ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_getattr_comp) != 16);
695ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_setattr_cmd) != 64);
705ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_setattr_comp) != 16);
715ef51809SAlfredo Cardigliano 
725ef51809SAlfredo Cardigliano 	/* Port commands */
735ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_identify_cmd) != 64);
745ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_identify_comp) != 16);
755ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_init_cmd) != 64);
765ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_init_comp) != 16);
775ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_reset_cmd) != 64);
785ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_reset_comp) != 16);
795ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_getattr_cmd) != 64);
805ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_getattr_comp) != 16);
815ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_setattr_cmd) != 64);
825ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_setattr_comp) != 16);
835ef51809SAlfredo Cardigliano 
845ef51809SAlfredo Cardigliano 	/* LIF commands */
855ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_init_cmd) != 64);
865ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_init_comp) != 16);
875ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_reset_cmd) != 64);
885ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_getattr_cmd) != 64);
895ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_getattr_comp) != 16);
905ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_setattr_cmd) != 64);
915ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_setattr_comp) != 16);
925ef51809SAlfredo Cardigliano 
935ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_q_init_cmd) != 64);
945ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_q_init_comp) != 16);
955ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_q_control_cmd) != 64);
965ef51809SAlfredo Cardigliano 
975ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_mode_set_cmd) != 64);
985ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_filter_add_cmd) != 64);
995ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_filter_add_comp) != 16);
1005ef51809SAlfredo Cardigliano 
1015ef51809SAlfredo Cardigliano 	/* RDMA commands */
1025ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rdma_reset_cmd) != 64);
1035ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rdma_queue_cmd) != 64);
1045ef51809SAlfredo Cardigliano 
1055ef51809SAlfredo Cardigliano 	/* Events */
1065ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_notifyq_cmd) != 4);
1075ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_notifyq_comp) != 64);
1085ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_notifyq_event) != 64);
1095ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_link_change_event) != 64);
1105ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_reset_event) != 64);
1115ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_heartbeat_event) != 64);
1125ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_log_event) != 64);
1135ef51809SAlfredo Cardigliano 
1145ef51809SAlfredo Cardigliano 	/* I/O */
1155ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_desc) != 16);
11656117636SAndrew Boyer 	RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_sg_desc_v1) != 256);
1175ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_comp) != 16);
1185ef51809SAlfredo Cardigliano 
1195ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_desc) != 16);
1205ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_sg_desc) != 128);
1215ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_comp) != 16);
1225ef51809SAlfredo Cardigliano }
1235ef51809SAlfredo Cardigliano 
1245ef51809SAlfredo Cardigliano struct ionic_dev {
1255ef51809SAlfredo Cardigliano 	union ionic_dev_info_regs __iomem *dev_info;
1265ef51809SAlfredo Cardigliano 	union ionic_dev_cmd_regs __iomem *dev_cmd;
1275ef51809SAlfredo Cardigliano 
1285ef51809SAlfredo Cardigliano 	struct ionic_doorbell __iomem *db_pages;
1295ef51809SAlfredo Cardigliano 	struct ionic_intr __iomem *intr_ctrl;
1305ef51809SAlfredo Cardigliano 	struct ionic_intr_status __iomem *intr_status;
13123bf4ddbSAlfredo Cardigliano 
13223bf4ddbSAlfredo Cardigliano 	struct ionic_port_info *port_info;
13323bf4ddbSAlfredo Cardigliano 	const struct rte_memzone *port_info_z;
13423bf4ddbSAlfredo Cardigliano 	rte_iova_t port_info_pa;
13523bf4ddbSAlfredo Cardigliano 	uint32_t port_info_sz;
1365ef51809SAlfredo Cardigliano };
1375ef51809SAlfredo Cardigliano 
1382aed9865SAndrew Boyer #define Q_NEXT_TO_POST(_q, _n)	(((_q)->head_idx + (_n)) & ((_q)->size_mask))
1392aed9865SAndrew Boyer #define Q_NEXT_TO_SRVC(_q, _n)	(((_q)->tail_idx + (_n)) & ((_q)->size_mask))
1402aed9865SAndrew Boyer 
1417b20fc2fSAndrew Boyer #define IONIC_INFO_IDX(_q, _i)	((_i) * (_q)->num_segs)
142700f974dSAndrew Boyer #define IONIC_INFO_PTR(_q, _i)	(&(_q)->info[IONIC_INFO_IDX((_q), _i)])
143700f974dSAndrew Boyer 
14401a6c311SAlfredo Cardigliano struct ionic_queue {
1454ad56b7aSAndrew Boyer 	uint16_t num_descs;
146d5850081SAndrew Boyer 	uint16_t num_segs;
1474ad56b7aSAndrew Boyer 	uint16_t head_idx;
1484ad56b7aSAndrew Boyer 	uint16_t tail_idx;
1494ad56b7aSAndrew Boyer 	uint16_t size_mask;
1504ad56b7aSAndrew Boyer 	uint8_t type;
1514ad56b7aSAndrew Boyer 	uint8_t hw_type;
15201a6c311SAlfredo Cardigliano 	void *base;
15301a6c311SAlfredo Cardigliano 	void *sg_base;
1544ad56b7aSAndrew Boyer 	struct ionic_doorbell __iomem *db;
155700f974dSAndrew Boyer 	void **info;
1564ad56b7aSAndrew Boyer 
1574ad56b7aSAndrew Boyer 	uint32_t index;
1584ad56b7aSAndrew Boyer 	uint32_t hw_index;
15901a6c311SAlfredo Cardigliano 	rte_iova_t base_pa;
16001a6c311SAlfredo Cardigliano 	rte_iova_t sg_base_pa;
16101a6c311SAlfredo Cardigliano };
16201a6c311SAlfredo Cardigliano 
1634c8f8d57SAndrew Boyer #define IONIC_INTR_NONE		(-1)
164c67719e1SAlfredo Cardigliano 
165c67719e1SAlfredo Cardigliano struct ionic_intr_info {
166c67719e1SAlfredo Cardigliano 	int index;
167c67719e1SAlfredo Cardigliano 	uint32_t vector;
168c67719e1SAlfredo Cardigliano 	struct ionic_intr __iomem *ctrl;
169c67719e1SAlfredo Cardigliano };
170c67719e1SAlfredo Cardigliano 
17101a6c311SAlfredo Cardigliano struct ionic_cq {
1722aed9865SAndrew Boyer 	uint16_t tail_idx;
1732aed9865SAndrew Boyer 	uint16_t num_descs;
1742aed9865SAndrew Boyer 	uint16_t size_mask;
17501a6c311SAlfredo Cardigliano 	bool done_color;
17601a6c311SAlfredo Cardigliano 	void *base;
17701a6c311SAlfredo Cardigliano 	rte_iova_t base_pa;
17801a6c311SAlfredo Cardigliano };
17901a6c311SAlfredo Cardigliano 
180c67719e1SAlfredo Cardigliano struct ionic_lif;
181c67719e1SAlfredo Cardigliano struct ionic_adapter;
18201a6c311SAlfredo Cardigliano struct ionic_qcq;
1838eaafff3SAndrew Boyer struct rte_mempool;
1848eaafff3SAndrew Boyer struct rte_eth_dev;
1859de21005SAndrew Boyer struct rte_devargs;
1868eaafff3SAndrew Boyer 
1878eaafff3SAndrew Boyer struct ionic_dev_intf {
1888eaafff3SAndrew Boyer 	int  (*setup)(struct ionic_adapter *adapter);
1899de21005SAndrew Boyer 	int  (*devargs)(struct ionic_adapter *adapter,
1909de21005SAndrew Boyer 			struct rte_devargs *devargs);
1918eaafff3SAndrew Boyer 	void (*copy_bus_info)(struct ionic_adapter *adapter,
1928eaafff3SAndrew Boyer 			struct rte_eth_dev *eth_dev);
1938eaafff3SAndrew Boyer 	int  (*configure_intr)(struct ionic_adapter *adapter);
1948eaafff3SAndrew Boyer 	void (*unconfigure_intr)(struct ionic_adapter *adapter);
1958eaafff3SAndrew Boyer 	void (*unmap_bars)(struct ionic_adapter *adapter);
1968eaafff3SAndrew Boyer };
197c67719e1SAlfredo Cardigliano 
198c67719e1SAlfredo Cardigliano void ionic_intr_init(struct ionic_dev *idev, struct ionic_intr_info *intr,
199c67719e1SAlfredo Cardigliano 	unsigned long index);
200c67719e1SAlfredo Cardigliano 
2014ae96cb8SAndrew Boyer const char *ionic_opcode_to_str(enum ionic_cmd_opcode opcode);
2024ae96cb8SAndrew Boyer 
2035ef51809SAlfredo Cardigliano void ionic_dev_cmd_go(struct ionic_dev *idev, union ionic_dev_cmd *cmd);
2045ef51809SAlfredo Cardigliano uint8_t ionic_dev_cmd_status(struct ionic_dev *idev);
2055ef51809SAlfredo Cardigliano bool ionic_dev_cmd_done(struct ionic_dev *idev);
2065ef51809SAlfredo Cardigliano void ionic_dev_cmd_comp(struct ionic_dev *idev, void *mem);
2075ef51809SAlfredo Cardigliano 
2085ef51809SAlfredo Cardigliano void ionic_dev_cmd_identify(struct ionic_dev *idev, uint8_t ver);
2095ef51809SAlfredo Cardigliano void ionic_dev_cmd_init(struct ionic_dev *idev);
2105ef51809SAlfredo Cardigliano void ionic_dev_cmd_reset(struct ionic_dev *idev);
2115ef51809SAlfredo Cardigliano 
21223bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_identify(struct ionic_dev *idev);
21323bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_init(struct ionic_dev *idev);
21423bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_reset(struct ionic_dev *idev);
21523bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_state(struct ionic_dev *idev, uint8_t state);
21623bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_speed(struct ionic_dev *idev, uint32_t speed);
21723bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_mtu(struct ionic_dev *idev, uint32_t mtu);
21823bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_autoneg(struct ionic_dev *idev, uint8_t an_enable);
21923bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_fec(struct ionic_dev *idev, uint8_t fec_type);
22023bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_pause(struct ionic_dev *idev, uint8_t pause_type);
22123bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_loopback(struct ionic_dev *idev,
22223bf4ddbSAlfredo Cardigliano 	uint8_t loopback_mode);
22323bf4ddbSAlfredo Cardigliano 
224c5d15850SAndrew Boyer void ionic_dev_cmd_queue_identify(struct ionic_dev *idev,
225c5d15850SAndrew Boyer 	uint16_t lif_type, uint8_t qtype, uint8_t qver);
226c5d15850SAndrew Boyer 
227669c8de6SAlfredo Cardigliano void ionic_dev_cmd_lif_identify(struct ionic_dev *idev, uint8_t type,
228669c8de6SAlfredo Cardigliano 	uint8_t ver);
22900b65da5SAndrew Boyer void ionic_dev_cmd_lif_init(struct ionic_dev *idev, rte_iova_t addr);
23000b65da5SAndrew Boyer void ionic_dev_cmd_lif_reset(struct ionic_dev *idev);
2314c8f8d57SAndrew Boyer 
2324c8f8d57SAndrew Boyer void ionic_dev_cmd_adminq_init(struct ionic_dev *idev, struct ionic_qcq *qcq);
233669c8de6SAlfredo Cardigliano 
23401a6c311SAlfredo Cardigliano struct ionic_doorbell __iomem *ionic_db_map(struct ionic_lif *lif,
23501a6c311SAlfredo Cardigliano 	struct ionic_queue *q);
236c67719e1SAlfredo Cardigliano 
2372aed9865SAndrew Boyer int ionic_cq_init(struct ionic_cq *cq, uint16_t num_descs);
238e7222f94SAndrew Boyer void ionic_cq_reset(struct ionic_cq *cq);
23901a6c311SAlfredo Cardigliano void ionic_cq_map(struct ionic_cq *cq, void *base, rte_iova_t base_pa);
2404ad56b7aSAndrew Boyer typedef bool (*ionic_cq_cb)(struct ionic_cq *cq, uint16_t cq_desc_index,
24101a6c311SAlfredo Cardigliano 		void *cb_arg);
24201a6c311SAlfredo Cardigliano uint32_t ionic_cq_service(struct ionic_cq *cq, uint32_t work_to_do,
24301a6c311SAlfredo Cardigliano 	ionic_cq_cb cb, void *cb_arg);
24401a6c311SAlfredo Cardigliano 
2454ad56b7aSAndrew Boyer int ionic_q_init(struct ionic_queue *q, uint32_t index, uint16_t num_descs);
246e7222f94SAndrew Boyer void ionic_q_reset(struct ionic_queue *q);
24701a6c311SAlfredo Cardigliano void ionic_q_map(struct ionic_queue *q, void *base, rte_iova_t base_pa);
24801a6c311SAlfredo Cardigliano void ionic_q_sg_map(struct ionic_queue *q, void *base, rte_iova_t base_pa);
24901a6c311SAlfredo Cardigliano 
2504ad56b7aSAndrew Boyer static inline uint16_t
251d318c646SAndrew Boyer ionic_q_space_avail(struct ionic_queue *q)
252d318c646SAndrew Boyer {
2534ad56b7aSAndrew Boyer 	uint16_t avail = q->tail_idx;
254d318c646SAndrew Boyer 
255d318c646SAndrew Boyer 	if (q->head_idx >= avail)
256d318c646SAndrew Boyer 		avail += q->num_descs - q->head_idx - 1;
257d318c646SAndrew Boyer 	else
258d318c646SAndrew Boyer 		avail -= q->head_idx + 1;
259d318c646SAndrew Boyer 
260d318c646SAndrew Boyer 	return avail;
261d318c646SAndrew Boyer }
262d318c646SAndrew Boyer 
263bef60d87SAndrew Boyer static inline void
264bef60d87SAndrew Boyer ionic_q_flush(struct ionic_queue *q)
265bef60d87SAndrew Boyer {
266bef60d87SAndrew Boyer 	uint64_t val = IONIC_DBELL_QID(q->hw_index) | q->head_idx;
267bef60d87SAndrew Boyer 
268f3926b1fSAndrew Boyer 	rte_write64(rte_cpu_to_le_64(val), q->db);
269bef60d87SAndrew Boyer }
270bef60d87SAndrew Boyer 
2715ef51809SAlfredo Cardigliano #endif /* _IONIC_DEV_H_ */
272