15ef51809SAlfredo Cardigliano /* SPDX-License-Identifier: (BSD-3-Clause OR GPL-2.0) 2*a5205992SAndrew Boyer * Copyright 2018-2022 Advanced Micro Devices, Inc. 35ef51809SAlfredo Cardigliano */ 45ef51809SAlfredo Cardigliano 55ef51809SAlfredo Cardigliano #ifndef _IONIC_DEV_H_ 65ef51809SAlfredo Cardigliano #define _IONIC_DEV_H_ 75ef51809SAlfredo Cardigliano 8e40303ebSSunil Kumar Kori #include <stdbool.h> 9e40303ebSSunil Kumar Kori 105ef51809SAlfredo Cardigliano #include "ionic_osdep.h" 115ef51809SAlfredo Cardigliano #include "ionic_if.h" 125ef51809SAlfredo Cardigliano #include "ionic_regs.h" 135ef51809SAlfredo Cardigliano 14598f6726SAlfredo Cardigliano #define IONIC_MIN_MTU RTE_ETHER_MIN_MTU 15598f6726SAlfredo Cardigliano #define IONIC_MAX_MTU 9194 16598f6726SAlfredo Cardigliano 1701a6c311SAlfredo Cardigliano #define IONIC_MAX_RING_DESC 32768 1801a6c311SAlfredo Cardigliano #define IONIC_MIN_RING_DESC 16 19a27d9013SAlfredo Cardigliano #define IONIC_DEF_TXRX_DESC 4096 2001a6c311SAlfredo Cardigliano 21669c8de6SAlfredo Cardigliano #define IONIC_LIFS_MAX 1024 22669c8de6SAlfredo Cardigliano 2347dc2bd3SAndrew Boyer #define IONIC_DEVCMD_TIMEOUT 5 /* devcmd_timeout */ 2447dc2bd3SAndrew Boyer #define IONIC_DEVCMD_CHECK_PERIOD_US 10 /* devcmd status chk period */ 2547dc2bd3SAndrew Boyer 2623bf4ddbSAlfredo Cardigliano #define IONIC_ALIGN 4096 275ef51809SAlfredo Cardigliano 285ef51809SAlfredo Cardigliano struct ionic_adapter; 295ef51809SAlfredo Cardigliano 305ef51809SAlfredo Cardigliano struct ionic_dev_bar { 315ef51809SAlfredo Cardigliano void __iomem *vaddr; 325ef51809SAlfredo Cardigliano rte_iova_t bus_addr; 335ef51809SAlfredo Cardigliano unsigned long len; 345ef51809SAlfredo Cardigliano }; 355ef51809SAlfredo Cardigliano 365ef51809SAlfredo Cardigliano static inline void ionic_struct_size_checks(void) 375ef51809SAlfredo Cardigliano { 385ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_doorbell) != 8); 395ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_intr) != 32); 405ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_intr_status) != 8); 415ef51809SAlfredo Cardigliano 425ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(union ionic_dev_regs) != 4096); 435ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(union ionic_dev_info_regs) != 2048); 445ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(union ionic_dev_cmd_regs) != 2048); 455ef51809SAlfredo Cardigliano 465ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_stats) != 1024); 475ef51809SAlfredo Cardigliano 485ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_admin_cmd) != 64); 495ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_admin_comp) != 16); 505ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_nop_cmd) != 64); 515ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_nop_comp) != 16); 525ef51809SAlfredo Cardigliano 535ef51809SAlfredo Cardigliano /* Device commands */ 545ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_identify_cmd) != 64); 555ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_identify_comp) != 16); 565ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_init_cmd) != 64); 575ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_init_comp) != 16); 585ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_reset_cmd) != 64); 595ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_reset_comp) != 16); 605ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_getattr_cmd) != 64); 615ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_getattr_comp) != 16); 625ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_setattr_cmd) != 64); 635ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_setattr_comp) != 16); 645ef51809SAlfredo Cardigliano 655ef51809SAlfredo Cardigliano /* Port commands */ 665ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_identify_cmd) != 64); 675ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_identify_comp) != 16); 685ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_init_cmd) != 64); 695ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_init_comp) != 16); 705ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_reset_cmd) != 64); 715ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_reset_comp) != 16); 725ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_getattr_cmd) != 64); 735ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_getattr_comp) != 16); 745ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_setattr_cmd) != 64); 755ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_port_setattr_comp) != 16); 765ef51809SAlfredo Cardigliano 775ef51809SAlfredo Cardigliano /* LIF commands */ 785ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_init_cmd) != 64); 795ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_init_comp) != 16); 805ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_reset_cmd) != 64); 815ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_getattr_cmd) != 64); 825ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_getattr_comp) != 16); 835ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_setattr_cmd) != 64); 845ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_setattr_comp) != 16); 855ef51809SAlfredo Cardigliano 865ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_q_init_cmd) != 64); 875ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_q_init_comp) != 16); 885ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_q_control_cmd) != 64); 895ef51809SAlfredo Cardigliano 905ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_mode_set_cmd) != 64); 915ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_filter_add_cmd) != 64); 925ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_filter_add_comp) != 16); 935ef51809SAlfredo Cardigliano 945ef51809SAlfredo Cardigliano /* RDMA commands */ 955ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rdma_reset_cmd) != 64); 965ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rdma_queue_cmd) != 64); 975ef51809SAlfredo Cardigliano 985ef51809SAlfredo Cardigliano /* Events */ 995ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_notifyq_cmd) != 4); 1005ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(union ionic_notifyq_comp) != 64); 1015ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_notifyq_event) != 64); 1025ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_link_change_event) != 64); 1035ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_reset_event) != 64); 1045ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_heartbeat_event) != 64); 1055ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_log_event) != 64); 1065ef51809SAlfredo Cardigliano 1075ef51809SAlfredo Cardigliano /* I/O */ 1085ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_desc) != 16); 10956117636SAndrew Boyer RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_sg_desc_v1) != 256); 1105ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_comp) != 16); 1115ef51809SAlfredo Cardigliano 1125ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_desc) != 16); 1135ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_sg_desc) != 128); 1145ef51809SAlfredo Cardigliano RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_comp) != 16); 1155ef51809SAlfredo Cardigliano } 1165ef51809SAlfredo Cardigliano 1175ef51809SAlfredo Cardigliano struct ionic_dev { 1185ef51809SAlfredo Cardigliano union ionic_dev_info_regs __iomem *dev_info; 1195ef51809SAlfredo Cardigliano union ionic_dev_cmd_regs __iomem *dev_cmd; 1205ef51809SAlfredo Cardigliano 1215ef51809SAlfredo Cardigliano struct ionic_doorbell __iomem *db_pages; 1225ef51809SAlfredo Cardigliano struct ionic_intr __iomem *intr_ctrl; 1235ef51809SAlfredo Cardigliano struct ionic_intr_status __iomem *intr_status; 12423bf4ddbSAlfredo Cardigliano 12523bf4ddbSAlfredo Cardigliano struct ionic_port_info *port_info; 12623bf4ddbSAlfredo Cardigliano const struct rte_memzone *port_info_z; 12723bf4ddbSAlfredo Cardigliano rte_iova_t port_info_pa; 12823bf4ddbSAlfredo Cardigliano uint32_t port_info_sz; 1295ef51809SAlfredo Cardigliano }; 1305ef51809SAlfredo Cardigliano 1312aed9865SAndrew Boyer #define Q_NEXT_TO_POST(_q, _n) (((_q)->head_idx + (_n)) & ((_q)->size_mask)) 1322aed9865SAndrew Boyer #define Q_NEXT_TO_SRVC(_q, _n) (((_q)->tail_idx + (_n)) & ((_q)->size_mask)) 1332aed9865SAndrew Boyer 134700f974dSAndrew Boyer #define IONIC_INFO_IDX(_q, _i) (_i) 135700f974dSAndrew Boyer #define IONIC_INFO_PTR(_q, _i) (&(_q)->info[IONIC_INFO_IDX((_q), _i)]) 136700f974dSAndrew Boyer 13701a6c311SAlfredo Cardigliano struct ionic_queue { 1384ad56b7aSAndrew Boyer uint16_t num_descs; 1394ad56b7aSAndrew Boyer uint16_t head_idx; 1404ad56b7aSAndrew Boyer uint16_t tail_idx; 1414ad56b7aSAndrew Boyer uint16_t size_mask; 1424ad56b7aSAndrew Boyer uint8_t type; 1434ad56b7aSAndrew Boyer uint8_t hw_type; 14401a6c311SAlfredo Cardigliano void *base; 14501a6c311SAlfredo Cardigliano void *sg_base; 1464ad56b7aSAndrew Boyer struct ionic_doorbell __iomem *db; 147700f974dSAndrew Boyer void **info; 1484ad56b7aSAndrew Boyer 1494ad56b7aSAndrew Boyer uint32_t index; 1504ad56b7aSAndrew Boyer uint32_t hw_index; 15101a6c311SAlfredo Cardigliano rte_iova_t base_pa; 15201a6c311SAlfredo Cardigliano rte_iova_t sg_base_pa; 15301a6c311SAlfredo Cardigliano }; 15401a6c311SAlfredo Cardigliano 1554c8f8d57SAndrew Boyer #define IONIC_INTR_NONE (-1) 156c67719e1SAlfredo Cardigliano 157c67719e1SAlfredo Cardigliano struct ionic_intr_info { 158c67719e1SAlfredo Cardigliano int index; 159c67719e1SAlfredo Cardigliano uint32_t vector; 160c67719e1SAlfredo Cardigliano struct ionic_intr __iomem *ctrl; 161c67719e1SAlfredo Cardigliano }; 162c67719e1SAlfredo Cardigliano 16301a6c311SAlfredo Cardigliano struct ionic_cq { 1642aed9865SAndrew Boyer uint16_t tail_idx; 1652aed9865SAndrew Boyer uint16_t num_descs; 1662aed9865SAndrew Boyer uint16_t size_mask; 16701a6c311SAlfredo Cardigliano bool done_color; 16801a6c311SAlfredo Cardigliano void *base; 16901a6c311SAlfredo Cardigliano rte_iova_t base_pa; 17001a6c311SAlfredo Cardigliano }; 17101a6c311SAlfredo Cardigliano 172c67719e1SAlfredo Cardigliano struct ionic_lif; 173c67719e1SAlfredo Cardigliano struct ionic_adapter; 17401a6c311SAlfredo Cardigliano struct ionic_qcq; 175c67719e1SAlfredo Cardigliano 176c67719e1SAlfredo Cardigliano void ionic_intr_init(struct ionic_dev *idev, struct ionic_intr_info *intr, 177c67719e1SAlfredo Cardigliano unsigned long index); 178c67719e1SAlfredo Cardigliano 1794ae96cb8SAndrew Boyer const char *ionic_opcode_to_str(enum ionic_cmd_opcode opcode); 1804ae96cb8SAndrew Boyer 1815ef51809SAlfredo Cardigliano int ionic_dev_setup(struct ionic_adapter *adapter); 1825ef51809SAlfredo Cardigliano 1835ef51809SAlfredo Cardigliano void ionic_dev_cmd_go(struct ionic_dev *idev, union ionic_dev_cmd *cmd); 1845ef51809SAlfredo Cardigliano uint8_t ionic_dev_cmd_status(struct ionic_dev *idev); 1855ef51809SAlfredo Cardigliano bool ionic_dev_cmd_done(struct ionic_dev *idev); 1865ef51809SAlfredo Cardigliano void ionic_dev_cmd_comp(struct ionic_dev *idev, void *mem); 1875ef51809SAlfredo Cardigliano 1885ef51809SAlfredo Cardigliano void ionic_dev_cmd_identify(struct ionic_dev *idev, uint8_t ver); 1895ef51809SAlfredo Cardigliano void ionic_dev_cmd_init(struct ionic_dev *idev); 1905ef51809SAlfredo Cardigliano void ionic_dev_cmd_reset(struct ionic_dev *idev); 1915ef51809SAlfredo Cardigliano 19223bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_identify(struct ionic_dev *idev); 19323bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_init(struct ionic_dev *idev); 19423bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_reset(struct ionic_dev *idev); 19523bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_state(struct ionic_dev *idev, uint8_t state); 19623bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_speed(struct ionic_dev *idev, uint32_t speed); 19723bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_mtu(struct ionic_dev *idev, uint32_t mtu); 19823bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_autoneg(struct ionic_dev *idev, uint8_t an_enable); 19923bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_fec(struct ionic_dev *idev, uint8_t fec_type); 20023bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_pause(struct ionic_dev *idev, uint8_t pause_type); 20123bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_loopback(struct ionic_dev *idev, 20223bf4ddbSAlfredo Cardigliano uint8_t loopback_mode); 20323bf4ddbSAlfredo Cardigliano 204c5d15850SAndrew Boyer void ionic_dev_cmd_queue_identify(struct ionic_dev *idev, 205c5d15850SAndrew Boyer uint16_t lif_type, uint8_t qtype, uint8_t qver); 206c5d15850SAndrew Boyer 207669c8de6SAlfredo Cardigliano void ionic_dev_cmd_lif_identify(struct ionic_dev *idev, uint8_t type, 208669c8de6SAlfredo Cardigliano uint8_t ver); 20900b65da5SAndrew Boyer void ionic_dev_cmd_lif_init(struct ionic_dev *idev, rte_iova_t addr); 21000b65da5SAndrew Boyer void ionic_dev_cmd_lif_reset(struct ionic_dev *idev); 2114c8f8d57SAndrew Boyer 2124c8f8d57SAndrew Boyer void ionic_dev_cmd_adminq_init(struct ionic_dev *idev, struct ionic_qcq *qcq); 213669c8de6SAlfredo Cardigliano 21401a6c311SAlfredo Cardigliano struct ionic_doorbell __iomem *ionic_db_map(struct ionic_lif *lif, 21501a6c311SAlfredo Cardigliano struct ionic_queue *q); 216c67719e1SAlfredo Cardigliano 2172aed9865SAndrew Boyer int ionic_cq_init(struct ionic_cq *cq, uint16_t num_descs); 21801a6c311SAlfredo Cardigliano void ionic_cq_map(struct ionic_cq *cq, void *base, rte_iova_t base_pa); 2194ad56b7aSAndrew Boyer typedef bool (*ionic_cq_cb)(struct ionic_cq *cq, uint16_t cq_desc_index, 22001a6c311SAlfredo Cardigliano void *cb_arg); 22101a6c311SAlfredo Cardigliano uint32_t ionic_cq_service(struct ionic_cq *cq, uint32_t work_to_do, 22201a6c311SAlfredo Cardigliano ionic_cq_cb cb, void *cb_arg); 22301a6c311SAlfredo Cardigliano 2244ad56b7aSAndrew Boyer int ionic_q_init(struct ionic_queue *q, uint32_t index, uint16_t num_descs); 22501a6c311SAlfredo Cardigliano void ionic_q_map(struct ionic_queue *q, void *base, rte_iova_t base_pa); 22601a6c311SAlfredo Cardigliano void ionic_q_sg_map(struct ionic_queue *q, void *base, rte_iova_t base_pa); 22701a6c311SAlfredo Cardigliano 2284ad56b7aSAndrew Boyer static inline uint16_t 229d318c646SAndrew Boyer ionic_q_space_avail(struct ionic_queue *q) 230d318c646SAndrew Boyer { 2314ad56b7aSAndrew Boyer uint16_t avail = q->tail_idx; 232d318c646SAndrew Boyer 233d318c646SAndrew Boyer if (q->head_idx >= avail) 234d318c646SAndrew Boyer avail += q->num_descs - q->head_idx - 1; 235d318c646SAndrew Boyer else 236d318c646SAndrew Boyer avail -= q->head_idx + 1; 237d318c646SAndrew Boyer 238d318c646SAndrew Boyer return avail; 239d318c646SAndrew Boyer } 240d318c646SAndrew Boyer 241bef60d87SAndrew Boyer static inline void 242bef60d87SAndrew Boyer ionic_q_flush(struct ionic_queue *q) 243bef60d87SAndrew Boyer { 244bef60d87SAndrew Boyer uint64_t val = IONIC_DBELL_QID(q->hw_index) | q->head_idx; 245bef60d87SAndrew Boyer 246f3926b1fSAndrew Boyer rte_write64(rte_cpu_to_le_64(val), q->db); 247bef60d87SAndrew Boyer } 248bef60d87SAndrew Boyer 2495ef51809SAlfredo Cardigliano #endif /* _IONIC_DEV_H_ */ 250