xref: /dpdk/drivers/net/ionic/ionic_dev.h (revision 8eaafff38fccb37357fe6bd8275cd7331a8cec97)
176668754SAndrew Boyer /* SPDX-License-Identifier: BSD-3-Clause
2a5205992SAndrew Boyer  * Copyright 2018-2022 Advanced Micro Devices, Inc.
35ef51809SAlfredo Cardigliano  */
45ef51809SAlfredo Cardigliano 
55ef51809SAlfredo Cardigliano #ifndef _IONIC_DEV_H_
65ef51809SAlfredo Cardigliano #define _IONIC_DEV_H_
75ef51809SAlfredo Cardigliano 
8e40303ebSSunil Kumar Kori #include <stdbool.h>
9e40303ebSSunil Kumar Kori 
105ef51809SAlfredo Cardigliano #include "ionic_osdep.h"
115ef51809SAlfredo Cardigliano #include "ionic_if.h"
125ef51809SAlfredo Cardigliano #include "ionic_regs.h"
135ef51809SAlfredo Cardigliano 
14b671e69aSAndrew Boyer #define VLAN_TAG_SIZE			4
15b671e69aSAndrew Boyer 
16598f6726SAlfredo Cardigliano #define IONIC_MIN_MTU			RTE_ETHER_MIN_MTU
17b671e69aSAndrew Boyer #define IONIC_MAX_MTU			9378
18b671e69aSAndrew Boyer #define IONIC_ETH_OVERHEAD		(RTE_ETHER_HDR_LEN + VLAN_TAG_SIZE)
19598f6726SAlfredo Cardigliano 
2001a6c311SAlfredo Cardigliano #define IONIC_MAX_RING_DESC		32768
2101a6c311SAlfredo Cardigliano #define IONIC_MIN_RING_DESC		16
22a27d9013SAlfredo Cardigliano #define IONIC_DEF_TXRX_DESC		4096
2301a6c311SAlfredo Cardigliano 
2447dc2bd3SAndrew Boyer #define IONIC_DEVCMD_TIMEOUT		5	/* devcmd_timeout */
2547dc2bd3SAndrew Boyer #define IONIC_DEVCMD_CHECK_PERIOD_US	10	/* devcmd status chk period */
2647dc2bd3SAndrew Boyer 
2723bf4ddbSAlfredo Cardigliano #define IONIC_ALIGN			4096
285ef51809SAlfredo Cardigliano 
295ef51809SAlfredo Cardigliano struct ionic_adapter;
305ef51809SAlfredo Cardigliano 
315ef51809SAlfredo Cardigliano struct ionic_dev_bar {
325ef51809SAlfredo Cardigliano 	void __iomem *vaddr;
335ef51809SAlfredo Cardigliano 	rte_iova_t bus_addr;
345ef51809SAlfredo Cardigliano 	unsigned long len;
355ef51809SAlfredo Cardigliano };
365ef51809SAlfredo Cardigliano 
375ef51809SAlfredo Cardigliano static inline void ionic_struct_size_checks(void)
385ef51809SAlfredo Cardigliano {
395ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_doorbell) != 8);
405ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_intr) != 32);
415ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_intr_status) != 8);
425ef51809SAlfredo Cardigliano 
435ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_dev_regs) != 4096);
445ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_dev_info_regs) != 2048);
455ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_dev_cmd_regs) != 2048);
465ef51809SAlfredo Cardigliano 
475ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_stats) != 1024);
485ef51809SAlfredo Cardigliano 
495ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_admin_cmd) != 64);
505ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_admin_comp) != 16);
515ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_nop_cmd) != 64);
525ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_nop_comp) != 16);
535ef51809SAlfredo Cardigliano 
545ef51809SAlfredo Cardigliano 	/* Device commands */
555ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_identify_cmd) != 64);
565ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_identify_comp) != 16);
575ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_init_cmd) != 64);
585ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_init_comp) != 16);
595ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_reset_cmd) != 64);
605ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_reset_comp) != 16);
615ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_getattr_cmd) != 64);
625ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_getattr_comp) != 16);
635ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_setattr_cmd) != 64);
645ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_dev_setattr_comp) != 16);
655ef51809SAlfredo Cardigliano 
665ef51809SAlfredo Cardigliano 	/* Port commands */
675ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_identify_cmd) != 64);
685ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_identify_comp) != 16);
695ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_init_cmd) != 64);
705ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_init_comp) != 16);
715ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_reset_cmd) != 64);
725ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_reset_comp) != 16);
735ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_getattr_cmd) != 64);
745ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_getattr_comp) != 16);
755ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_setattr_cmd) != 64);
765ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_port_setattr_comp) != 16);
775ef51809SAlfredo Cardigliano 
785ef51809SAlfredo Cardigliano 	/* LIF commands */
795ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_init_cmd) != 64);
805ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_init_comp) != 16);
815ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_reset_cmd) != 64);
825ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_getattr_cmd) != 64);
835ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_getattr_comp) != 16);
845ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_setattr_cmd) != 64);
855ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_lif_setattr_comp) != 16);
865ef51809SAlfredo Cardigliano 
875ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_q_init_cmd) != 64);
885ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_q_init_comp) != 16);
895ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_q_control_cmd) != 64);
905ef51809SAlfredo Cardigliano 
915ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_mode_set_cmd) != 64);
925ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_filter_add_cmd) != 64);
935ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rx_filter_add_comp) != 16);
945ef51809SAlfredo Cardigliano 
955ef51809SAlfredo Cardigliano 	/* RDMA commands */
965ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rdma_reset_cmd) != 64);
975ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rdma_queue_cmd) != 64);
985ef51809SAlfredo Cardigliano 
995ef51809SAlfredo Cardigliano 	/* Events */
1005ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_notifyq_cmd) != 4);
1015ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(union ionic_notifyq_comp) != 64);
1025ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_notifyq_event) != 64);
1035ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_link_change_event) != 64);
1045ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_reset_event) != 64);
1055ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_heartbeat_event) != 64);
1065ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_log_event) != 64);
1075ef51809SAlfredo Cardigliano 
1085ef51809SAlfredo Cardigliano 	/* I/O */
1095ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_desc) != 16);
11056117636SAndrew Boyer 	RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_sg_desc_v1) != 256);
1115ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_txq_comp) != 16);
1125ef51809SAlfredo Cardigliano 
1135ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_desc) != 16);
1145ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_sg_desc) != 128);
1155ef51809SAlfredo Cardigliano 	RTE_BUILD_BUG_ON(sizeof(struct ionic_rxq_comp) != 16);
1165ef51809SAlfredo Cardigliano }
1175ef51809SAlfredo Cardigliano 
1185ef51809SAlfredo Cardigliano struct ionic_dev {
1195ef51809SAlfredo Cardigliano 	union ionic_dev_info_regs __iomem *dev_info;
1205ef51809SAlfredo Cardigliano 	union ionic_dev_cmd_regs __iomem *dev_cmd;
1215ef51809SAlfredo Cardigliano 
1225ef51809SAlfredo Cardigliano 	struct ionic_doorbell __iomem *db_pages;
1235ef51809SAlfredo Cardigliano 	struct ionic_intr __iomem *intr_ctrl;
1245ef51809SAlfredo Cardigliano 	struct ionic_intr_status __iomem *intr_status;
12523bf4ddbSAlfredo Cardigliano 
12623bf4ddbSAlfredo Cardigliano 	struct ionic_port_info *port_info;
12723bf4ddbSAlfredo Cardigliano 	const struct rte_memzone *port_info_z;
12823bf4ddbSAlfredo Cardigliano 	rte_iova_t port_info_pa;
12923bf4ddbSAlfredo Cardigliano 	uint32_t port_info_sz;
1305ef51809SAlfredo Cardigliano };
1315ef51809SAlfredo Cardigliano 
1322aed9865SAndrew Boyer #define Q_NEXT_TO_POST(_q, _n)	(((_q)->head_idx + (_n)) & ((_q)->size_mask))
1332aed9865SAndrew Boyer #define Q_NEXT_TO_SRVC(_q, _n)	(((_q)->tail_idx + (_n)) & ((_q)->size_mask))
1342aed9865SAndrew Boyer 
135700f974dSAndrew Boyer #define IONIC_INFO_IDX(_q, _i)	(_i)
136700f974dSAndrew Boyer #define IONIC_INFO_PTR(_q, _i)	(&(_q)->info[IONIC_INFO_IDX((_q), _i)])
137700f974dSAndrew Boyer 
13801a6c311SAlfredo Cardigliano struct ionic_queue {
1394ad56b7aSAndrew Boyer 	uint16_t num_descs;
1404ad56b7aSAndrew Boyer 	uint16_t head_idx;
1414ad56b7aSAndrew Boyer 	uint16_t tail_idx;
1424ad56b7aSAndrew Boyer 	uint16_t size_mask;
1434ad56b7aSAndrew Boyer 	uint8_t type;
1444ad56b7aSAndrew Boyer 	uint8_t hw_type;
14501a6c311SAlfredo Cardigliano 	void *base;
14601a6c311SAlfredo Cardigliano 	void *sg_base;
1474ad56b7aSAndrew Boyer 	struct ionic_doorbell __iomem *db;
148700f974dSAndrew Boyer 	void **info;
1494ad56b7aSAndrew Boyer 
1504ad56b7aSAndrew Boyer 	uint32_t index;
1514ad56b7aSAndrew Boyer 	uint32_t hw_index;
15201a6c311SAlfredo Cardigliano 	rte_iova_t base_pa;
15301a6c311SAlfredo Cardigliano 	rte_iova_t sg_base_pa;
15401a6c311SAlfredo Cardigliano };
15501a6c311SAlfredo Cardigliano 
1564c8f8d57SAndrew Boyer #define IONIC_INTR_NONE		(-1)
157c67719e1SAlfredo Cardigliano 
158c67719e1SAlfredo Cardigliano struct ionic_intr_info {
159c67719e1SAlfredo Cardigliano 	int index;
160c67719e1SAlfredo Cardigliano 	uint32_t vector;
161c67719e1SAlfredo Cardigliano 	struct ionic_intr __iomem *ctrl;
162c67719e1SAlfredo Cardigliano };
163c67719e1SAlfredo Cardigliano 
16401a6c311SAlfredo Cardigliano struct ionic_cq {
1652aed9865SAndrew Boyer 	uint16_t tail_idx;
1662aed9865SAndrew Boyer 	uint16_t num_descs;
1672aed9865SAndrew Boyer 	uint16_t size_mask;
16801a6c311SAlfredo Cardigliano 	bool done_color;
16901a6c311SAlfredo Cardigliano 	void *base;
17001a6c311SAlfredo Cardigliano 	rte_iova_t base_pa;
17101a6c311SAlfredo Cardigliano };
17201a6c311SAlfredo Cardigliano 
173c67719e1SAlfredo Cardigliano struct ionic_lif;
174c67719e1SAlfredo Cardigliano struct ionic_adapter;
17501a6c311SAlfredo Cardigliano struct ionic_qcq;
176*8eaafff3SAndrew Boyer struct rte_mempool;
177*8eaafff3SAndrew Boyer struct rte_eth_dev;
178*8eaafff3SAndrew Boyer 
179*8eaafff3SAndrew Boyer struct ionic_dev_intf {
180*8eaafff3SAndrew Boyer 	int  (*setup)(struct ionic_adapter *adapter);
181*8eaafff3SAndrew Boyer 	void (*copy_bus_info)(struct ionic_adapter *adapter,
182*8eaafff3SAndrew Boyer 			struct rte_eth_dev *eth_dev);
183*8eaafff3SAndrew Boyer 	int  (*configure_intr)(struct ionic_adapter *adapter);
184*8eaafff3SAndrew Boyer 	void (*unconfigure_intr)(struct ionic_adapter *adapter);
185*8eaafff3SAndrew Boyer 	void (*unmap_bars)(struct ionic_adapter *adapter);
186*8eaafff3SAndrew Boyer };
187c67719e1SAlfredo Cardigliano 
188c67719e1SAlfredo Cardigliano void ionic_intr_init(struct ionic_dev *idev, struct ionic_intr_info *intr,
189c67719e1SAlfredo Cardigliano 	unsigned long index);
190c67719e1SAlfredo Cardigliano 
1914ae96cb8SAndrew Boyer const char *ionic_opcode_to_str(enum ionic_cmd_opcode opcode);
1924ae96cb8SAndrew Boyer 
1935ef51809SAlfredo Cardigliano void ionic_dev_cmd_go(struct ionic_dev *idev, union ionic_dev_cmd *cmd);
1945ef51809SAlfredo Cardigliano uint8_t ionic_dev_cmd_status(struct ionic_dev *idev);
1955ef51809SAlfredo Cardigliano bool ionic_dev_cmd_done(struct ionic_dev *idev);
1965ef51809SAlfredo Cardigliano void ionic_dev_cmd_comp(struct ionic_dev *idev, void *mem);
1975ef51809SAlfredo Cardigliano 
1985ef51809SAlfredo Cardigliano void ionic_dev_cmd_identify(struct ionic_dev *idev, uint8_t ver);
1995ef51809SAlfredo Cardigliano void ionic_dev_cmd_init(struct ionic_dev *idev);
2005ef51809SAlfredo Cardigliano void ionic_dev_cmd_reset(struct ionic_dev *idev);
2015ef51809SAlfredo Cardigliano 
20223bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_identify(struct ionic_dev *idev);
20323bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_init(struct ionic_dev *idev);
20423bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_reset(struct ionic_dev *idev);
20523bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_state(struct ionic_dev *idev, uint8_t state);
20623bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_speed(struct ionic_dev *idev, uint32_t speed);
20723bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_mtu(struct ionic_dev *idev, uint32_t mtu);
20823bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_autoneg(struct ionic_dev *idev, uint8_t an_enable);
20923bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_fec(struct ionic_dev *idev, uint8_t fec_type);
21023bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_pause(struct ionic_dev *idev, uint8_t pause_type);
21123bf4ddbSAlfredo Cardigliano void ionic_dev_cmd_port_loopback(struct ionic_dev *idev,
21223bf4ddbSAlfredo Cardigliano 	uint8_t loopback_mode);
21323bf4ddbSAlfredo Cardigliano 
214c5d15850SAndrew Boyer void ionic_dev_cmd_queue_identify(struct ionic_dev *idev,
215c5d15850SAndrew Boyer 	uint16_t lif_type, uint8_t qtype, uint8_t qver);
216c5d15850SAndrew Boyer 
217669c8de6SAlfredo Cardigliano void ionic_dev_cmd_lif_identify(struct ionic_dev *idev, uint8_t type,
218669c8de6SAlfredo Cardigliano 	uint8_t ver);
21900b65da5SAndrew Boyer void ionic_dev_cmd_lif_init(struct ionic_dev *idev, rte_iova_t addr);
22000b65da5SAndrew Boyer void ionic_dev_cmd_lif_reset(struct ionic_dev *idev);
2214c8f8d57SAndrew Boyer 
2224c8f8d57SAndrew Boyer void ionic_dev_cmd_adminq_init(struct ionic_dev *idev, struct ionic_qcq *qcq);
223669c8de6SAlfredo Cardigliano 
22401a6c311SAlfredo Cardigliano struct ionic_doorbell __iomem *ionic_db_map(struct ionic_lif *lif,
22501a6c311SAlfredo Cardigliano 	struct ionic_queue *q);
226c67719e1SAlfredo Cardigliano 
2272aed9865SAndrew Boyer int ionic_cq_init(struct ionic_cq *cq, uint16_t num_descs);
22801a6c311SAlfredo Cardigliano void ionic_cq_map(struct ionic_cq *cq, void *base, rte_iova_t base_pa);
2294ad56b7aSAndrew Boyer typedef bool (*ionic_cq_cb)(struct ionic_cq *cq, uint16_t cq_desc_index,
23001a6c311SAlfredo Cardigliano 		void *cb_arg);
23101a6c311SAlfredo Cardigliano uint32_t ionic_cq_service(struct ionic_cq *cq, uint32_t work_to_do,
23201a6c311SAlfredo Cardigliano 	ionic_cq_cb cb, void *cb_arg);
23301a6c311SAlfredo Cardigliano 
2344ad56b7aSAndrew Boyer int ionic_q_init(struct ionic_queue *q, uint32_t index, uint16_t num_descs);
23501a6c311SAlfredo Cardigliano void ionic_q_map(struct ionic_queue *q, void *base, rte_iova_t base_pa);
23601a6c311SAlfredo Cardigliano void ionic_q_sg_map(struct ionic_queue *q, void *base, rte_iova_t base_pa);
23701a6c311SAlfredo Cardigliano 
2384ad56b7aSAndrew Boyer static inline uint16_t
239d318c646SAndrew Boyer ionic_q_space_avail(struct ionic_queue *q)
240d318c646SAndrew Boyer {
2414ad56b7aSAndrew Boyer 	uint16_t avail = q->tail_idx;
242d318c646SAndrew Boyer 
243d318c646SAndrew Boyer 	if (q->head_idx >= avail)
244d318c646SAndrew Boyer 		avail += q->num_descs - q->head_idx - 1;
245d318c646SAndrew Boyer 	else
246d318c646SAndrew Boyer 		avail -= q->head_idx + 1;
247d318c646SAndrew Boyer 
248d318c646SAndrew Boyer 	return avail;
249d318c646SAndrew Boyer }
250d318c646SAndrew Boyer 
251bef60d87SAndrew Boyer static inline void
252bef60d87SAndrew Boyer ionic_q_flush(struct ionic_queue *q)
253bef60d87SAndrew Boyer {
254bef60d87SAndrew Boyer 	uint64_t val = IONIC_DBELL_QID(q->hw_index) | q->head_idx;
255bef60d87SAndrew Boyer 
256f3926b1fSAndrew Boyer 	rte_write64(rte_cpu_to_le_64(val), q->db);
257bef60d87SAndrew Boyer }
258bef60d87SAndrew Boyer 
2595ef51809SAlfredo Cardigliano #endif /* _IONIC_DEV_H_ */
260