xref: /dpdk/drivers/net/intel/ice/ice_rxtx_vec_common.h (revision 9eb60580d155f5e3a36927dbb1e59ef9623231ce)
1c1d14583SBruce Richardson /* SPDX-License-Identifier: BSD-3-Clause
2c1d14583SBruce Richardson  * Copyright(c) 2019 Intel Corporation
3c1d14583SBruce Richardson  */
4c1d14583SBruce Richardson 
5c1d14583SBruce Richardson #ifndef _ICE_RXTX_VEC_COMMON_H_
6c1d14583SBruce Richardson #define _ICE_RXTX_VEC_COMMON_H_
7c1d14583SBruce Richardson 
882fbc4a4SBruce Richardson #include "../common/rx.h"
9c1d14583SBruce Richardson #include "ice_rxtx.h"
10c1d14583SBruce Richardson 
11c1d14583SBruce Richardson static inline uint16_t
12c1d14583SBruce Richardson ice_rx_reassemble_packets(struct ice_rx_queue *rxq, struct rte_mbuf **rx_bufs,
13c1d14583SBruce Richardson 			  uint16_t nb_bufs, uint8_t *split_flags)
14c1d14583SBruce Richardson {
15c1d14583SBruce Richardson 	struct rte_mbuf *pkts[ICE_VPMD_RX_BURST] = {0}; /*finished pkts*/
16c1d14583SBruce Richardson 	struct rte_mbuf *start = rxq->pkt_first_seg;
17c1d14583SBruce Richardson 	struct rte_mbuf *end =  rxq->pkt_last_seg;
18c1d14583SBruce Richardson 	unsigned int pkt_idx, buf_idx;
19c1d14583SBruce Richardson 
20c1d14583SBruce Richardson 	for (buf_idx = 0, pkt_idx = 0; buf_idx < nb_bufs; buf_idx++) {
21c1d14583SBruce Richardson 		if (end) {
22c1d14583SBruce Richardson 			/* processing a split packet */
23c1d14583SBruce Richardson 			end->next = rx_bufs[buf_idx];
24c1d14583SBruce Richardson 			rx_bufs[buf_idx]->data_len += rxq->crc_len;
25c1d14583SBruce Richardson 
26c1d14583SBruce Richardson 			start->nb_segs++;
27c1d14583SBruce Richardson 			start->pkt_len += rx_bufs[buf_idx]->data_len;
28c1d14583SBruce Richardson 			end = end->next;
29c1d14583SBruce Richardson 
30c1d14583SBruce Richardson 			if (!split_flags[buf_idx]) {
31c1d14583SBruce Richardson 				/* it's the last packet of the set */
32c1d14583SBruce Richardson 				start->hash = end->hash;
33c1d14583SBruce Richardson 				start->vlan_tci = end->vlan_tci;
34c1d14583SBruce Richardson 				start->ol_flags = end->ol_flags;
35c1d14583SBruce Richardson 				/* we need to strip crc for the whole packet */
36c1d14583SBruce Richardson 				start->pkt_len -= rxq->crc_len;
37c1d14583SBruce Richardson 				if (end->data_len > rxq->crc_len) {
38c1d14583SBruce Richardson 					end->data_len -= rxq->crc_len;
39c1d14583SBruce Richardson 				} else {
40c1d14583SBruce Richardson 					/* free up last mbuf */
41c1d14583SBruce Richardson 					struct rte_mbuf *secondlast = start;
42c1d14583SBruce Richardson 
43c1d14583SBruce Richardson 					start->nb_segs--;
44c1d14583SBruce Richardson 					while (secondlast->next != end)
45c1d14583SBruce Richardson 						secondlast = secondlast->next;
46c1d14583SBruce Richardson 					secondlast->data_len -= (rxq->crc_len -
47c1d14583SBruce Richardson 							end->data_len);
48c1d14583SBruce Richardson 					secondlast->next = NULL;
49c1d14583SBruce Richardson 					rte_pktmbuf_free_seg(end);
50c1d14583SBruce Richardson 				}
51c1d14583SBruce Richardson 				pkts[pkt_idx++] = start;
52c1d14583SBruce Richardson 				start = NULL;
53c1d14583SBruce Richardson 				end = NULL;
54c1d14583SBruce Richardson 			}
55c1d14583SBruce Richardson 		} else {
56c1d14583SBruce Richardson 			/* not processing a split packet */
57c1d14583SBruce Richardson 			if (!split_flags[buf_idx]) {
58c1d14583SBruce Richardson 				/* not a split packet, save and skip */
59c1d14583SBruce Richardson 				pkts[pkt_idx++] = rx_bufs[buf_idx];
60c1d14583SBruce Richardson 				continue;
61c1d14583SBruce Richardson 			}
62c1d14583SBruce Richardson 			start = rx_bufs[buf_idx];
63c1d14583SBruce Richardson 			end = start;
64c1d14583SBruce Richardson 			rx_bufs[buf_idx]->data_len += rxq->crc_len;
65c1d14583SBruce Richardson 			rx_bufs[buf_idx]->pkt_len += rxq->crc_len;
66c1d14583SBruce Richardson 		}
67c1d14583SBruce Richardson 	}
68c1d14583SBruce Richardson 
69c1d14583SBruce Richardson 	/* save the partial packet for next time */
70c1d14583SBruce Richardson 	rxq->pkt_first_seg = start;
71c1d14583SBruce Richardson 	rxq->pkt_last_seg = end;
72c1d14583SBruce Richardson 	memcpy(rx_bufs, pkts, pkt_idx * (sizeof(*pkts)));
73c1d14583SBruce Richardson 	return pkt_idx;
74c1d14583SBruce Richardson }
75c1d14583SBruce Richardson 
76b87fc211SBruce Richardson static inline int
77b87fc211SBruce Richardson ice_tx_desc_done(struct ci_tx_queue *txq, uint16_t idx)
78b87fc211SBruce Richardson {
79b87fc211SBruce Richardson 	return (txq->ice_tx_ring[idx].cmd_type_offset_bsz &
80b87fc211SBruce Richardson 			rte_cpu_to_le_64(ICE_TXD_QW1_DTYPE_M)) ==
81b87fc211SBruce Richardson 				rte_cpu_to_le_64(ICE_TX_DESC_DTYPE_DESC_DONE);
82b87fc211SBruce Richardson }
83b87fc211SBruce Richardson 
84c1d14583SBruce Richardson static inline void
85c1d14583SBruce Richardson _ice_rx_queue_release_mbufs_vec(struct ice_rx_queue *rxq)
86c1d14583SBruce Richardson {
87c1d14583SBruce Richardson 	const unsigned int mask = rxq->nb_rx_desc - 1;
88c1d14583SBruce Richardson 	unsigned int i;
89c1d14583SBruce Richardson 
90c1d14583SBruce Richardson 	if (unlikely(!rxq->sw_ring)) {
91c1d14583SBruce Richardson 		PMD_DRV_LOG(DEBUG, "sw_ring is NULL");
92c1d14583SBruce Richardson 		return;
93c1d14583SBruce Richardson 	}
94c1d14583SBruce Richardson 
95c1d14583SBruce Richardson 	if (rxq->rxrearm_nb >= rxq->nb_rx_desc)
96c1d14583SBruce Richardson 		return;
97c1d14583SBruce Richardson 
98c1d14583SBruce Richardson 	/* free all mbufs that are valid in the ring */
99c1d14583SBruce Richardson 	if (rxq->rxrearm_nb == 0) {
100c1d14583SBruce Richardson 		for (i = 0; i < rxq->nb_rx_desc; i++) {
101c1d14583SBruce Richardson 			if (rxq->sw_ring[i].mbuf)
102c1d14583SBruce Richardson 				rte_pktmbuf_free_seg(rxq->sw_ring[i].mbuf);
103c1d14583SBruce Richardson 		}
104c1d14583SBruce Richardson 	} else {
105c1d14583SBruce Richardson 		for (i = rxq->rx_tail;
106c1d14583SBruce Richardson 		     i != rxq->rxrearm_start;
107c1d14583SBruce Richardson 		     i = (i + 1) & mask) {
108c1d14583SBruce Richardson 			if (rxq->sw_ring[i].mbuf)
109c1d14583SBruce Richardson 				rte_pktmbuf_free_seg(rxq->sw_ring[i].mbuf);
110c1d14583SBruce Richardson 		}
111c1d14583SBruce Richardson 	}
112c1d14583SBruce Richardson 
113c1d14583SBruce Richardson 	rxq->rxrearm_nb = rxq->nb_rx_desc;
114c1d14583SBruce Richardson 
115c1d14583SBruce Richardson 	/* set all entries to NULL */
116c1d14583SBruce Richardson 	memset(rxq->sw_ring, 0, sizeof(rxq->sw_ring[0]) * rxq->nb_rx_desc);
117c1d14583SBruce Richardson }
118c1d14583SBruce Richardson 
119c1d14583SBruce Richardson #define ICE_TX_NO_VECTOR_FLAGS (			\
120c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_MULTI_SEGS |		\
121c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM |	\
122c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_TCP_TSO |	\
123c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_VXLAN_TNL_TSO |    \
124c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_GRE_TNL_TSO |    \
125c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_IPIP_TNL_TSO |    \
126c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_GENEVE_TNL_TSO |    \
127c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_OUTER_UDP_CKSUM)
128c1d14583SBruce Richardson 
129c1d14583SBruce Richardson #define ICE_TX_VECTOR_OFFLOAD (				\
130c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_VLAN_INSERT |		\
131c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_QINQ_INSERT |		\
132c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_IPV4_CKSUM |		\
133c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_SCTP_CKSUM |		\
134c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_UDP_CKSUM |		\
135c1d14583SBruce Richardson 		RTE_ETH_TX_OFFLOAD_TCP_CKSUM)
136c1d14583SBruce Richardson 
137c1d14583SBruce Richardson #define ICE_RX_VECTOR_OFFLOAD (				\
138c1d14583SBruce Richardson 		RTE_ETH_RX_OFFLOAD_CHECKSUM |		\
139c1d14583SBruce Richardson 		RTE_ETH_RX_OFFLOAD_SCTP_CKSUM |		\
140c1d14583SBruce Richardson 		RTE_ETH_RX_OFFLOAD_VLAN |			\
141c1d14583SBruce Richardson 		RTE_ETH_RX_OFFLOAD_RSS_HASH)
142c1d14583SBruce Richardson 
143c1d14583SBruce Richardson #define ICE_VECTOR_PATH		0
144c1d14583SBruce Richardson #define ICE_VECTOR_OFFLOAD_PATH	1
145c1d14583SBruce Richardson 
146c1d14583SBruce Richardson static inline int
147c1d14583SBruce Richardson ice_rx_vec_queue_default(struct ice_rx_queue *rxq)
148c1d14583SBruce Richardson {
149c1d14583SBruce Richardson 	if (!rxq)
150c1d14583SBruce Richardson 		return -1;
151c1d14583SBruce Richardson 
152*9eb60580SBruce Richardson 	if (!ci_rxq_vec_capable(rxq->nb_rx_desc, rxq->rx_free_thresh, rxq->offloads))
153c1d14583SBruce Richardson 		return -1;
154c1d14583SBruce Richardson 
155c1d14583SBruce Richardson 	if (rxq->proto_xtr != PROTO_XTR_NONE)
156c1d14583SBruce Richardson 		return -1;
157c1d14583SBruce Richardson 
158c1d14583SBruce Richardson 	if (rxq->offloads & ICE_RX_VECTOR_OFFLOAD)
159c1d14583SBruce Richardson 		return ICE_VECTOR_OFFLOAD_PATH;
160c1d14583SBruce Richardson 
161c1d14583SBruce Richardson 	return ICE_VECTOR_PATH;
162c1d14583SBruce Richardson }
163c1d14583SBruce Richardson 
164c1d14583SBruce Richardson static inline int
165c038157aSBruce Richardson ice_tx_vec_queue_default(struct ci_tx_queue *txq)
166c1d14583SBruce Richardson {
167c1d14583SBruce Richardson 	if (!txq)
168c1d14583SBruce Richardson 		return -1;
169c1d14583SBruce Richardson 
170c1d14583SBruce Richardson 	if (txq->tx_rs_thresh < ICE_VPMD_TX_BURST ||
171c1d14583SBruce Richardson 	    txq->tx_rs_thresh > ICE_TX_MAX_FREE_BUF_SZ)
172c1d14583SBruce Richardson 		return -1;
173c1d14583SBruce Richardson 
174c1d14583SBruce Richardson 	if (txq->offloads & ICE_TX_NO_VECTOR_FLAGS)
175c1d14583SBruce Richardson 		return -1;
176c1d14583SBruce Richardson 
177c1d14583SBruce Richardson 	if (txq->offloads & ICE_TX_VECTOR_OFFLOAD)
178c1d14583SBruce Richardson 		return ICE_VECTOR_OFFLOAD_PATH;
179c1d14583SBruce Richardson 
180c1d14583SBruce Richardson 	return ICE_VECTOR_PATH;
181c1d14583SBruce Richardson }
182c1d14583SBruce Richardson 
183c1d14583SBruce Richardson static inline int
184c1d14583SBruce Richardson ice_rx_vec_dev_check_default(struct rte_eth_dev *dev)
185c1d14583SBruce Richardson {
186c1d14583SBruce Richardson 	int i;
187c1d14583SBruce Richardson 	struct ice_rx_queue *rxq;
188c1d14583SBruce Richardson 	int ret = 0;
189c1d14583SBruce Richardson 	int result = 0;
190c1d14583SBruce Richardson 
191c1d14583SBruce Richardson 	for (i = 0; i < dev->data->nb_rx_queues; i++) {
192c1d14583SBruce Richardson 		rxq = dev->data->rx_queues[i];
193c1d14583SBruce Richardson 		ret = (ice_rx_vec_queue_default(rxq));
194c1d14583SBruce Richardson 		if (ret < 0)
195c1d14583SBruce Richardson 			return -1;
196c1d14583SBruce Richardson 		if (ret == ICE_VECTOR_OFFLOAD_PATH)
197c1d14583SBruce Richardson 			result = ret;
198c1d14583SBruce Richardson 	}
199c1d14583SBruce Richardson 
200c1d14583SBruce Richardson 	return result;
201c1d14583SBruce Richardson }
202c1d14583SBruce Richardson 
203c1d14583SBruce Richardson static inline int
204c1d14583SBruce Richardson ice_tx_vec_dev_check_default(struct rte_eth_dev *dev)
205c1d14583SBruce Richardson {
206c1d14583SBruce Richardson 	int i;
207c038157aSBruce Richardson 	struct ci_tx_queue *txq;
208c1d14583SBruce Richardson 	int ret = 0;
209c1d14583SBruce Richardson 	int result = 0;
210c1d14583SBruce Richardson 
211c1d14583SBruce Richardson 	for (i = 0; i < dev->data->nb_tx_queues; i++) {
212c1d14583SBruce Richardson 		txq = dev->data->tx_queues[i];
213c1d14583SBruce Richardson 		ret = ice_tx_vec_queue_default(txq);
214c1d14583SBruce Richardson 		if (ret < 0)
215c1d14583SBruce Richardson 			return -1;
216c1d14583SBruce Richardson 		if (ret == ICE_VECTOR_OFFLOAD_PATH)
217c1d14583SBruce Richardson 			result = ret;
218c1d14583SBruce Richardson 	}
219c1d14583SBruce Richardson 
220c1d14583SBruce Richardson 	return result;
221c1d14583SBruce Richardson }
222c1d14583SBruce Richardson 
223c1d14583SBruce Richardson static inline void
224c1d14583SBruce Richardson ice_txd_enable_offload(struct rte_mbuf *tx_pkt,
225c1d14583SBruce Richardson 		       uint64_t *txd_hi)
226c1d14583SBruce Richardson {
227c1d14583SBruce Richardson 	uint64_t ol_flags = tx_pkt->ol_flags;
228c1d14583SBruce Richardson 	uint32_t td_cmd = 0;
229c1d14583SBruce Richardson 	uint32_t td_offset = 0;
230c1d14583SBruce Richardson 
231c1d14583SBruce Richardson 	/* Tx Checksum Offload */
232c1d14583SBruce Richardson 	/* SET MACLEN */
233c1d14583SBruce Richardson 	td_offset |= (tx_pkt->l2_len >> 1) <<
234c1d14583SBruce Richardson 		ICE_TX_DESC_LEN_MACLEN_S;
235c1d14583SBruce Richardson 
236c1d14583SBruce Richardson 	/* Enable L3 checksum offload */
237c1d14583SBruce Richardson 	if (ol_flags & RTE_MBUF_F_TX_IP_CKSUM) {
238c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_IIPT_IPV4_CSUM;
239c1d14583SBruce Richardson 		td_offset |= (tx_pkt->l3_len >> 2) <<
240c1d14583SBruce Richardson 			ICE_TX_DESC_LEN_IPLEN_S;
241c1d14583SBruce Richardson 	} else if (ol_flags & RTE_MBUF_F_TX_IPV4) {
242c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_IIPT_IPV4;
243c1d14583SBruce Richardson 		td_offset |= (tx_pkt->l3_len >> 2) <<
244c1d14583SBruce Richardson 			ICE_TX_DESC_LEN_IPLEN_S;
245c1d14583SBruce Richardson 	} else if (ol_flags & RTE_MBUF_F_TX_IPV6) {
246c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_IIPT_IPV6;
247c1d14583SBruce Richardson 		td_offset |= (tx_pkt->l3_len >> 2) <<
248c1d14583SBruce Richardson 			ICE_TX_DESC_LEN_IPLEN_S;
249c1d14583SBruce Richardson 	}
250c1d14583SBruce Richardson 
251c1d14583SBruce Richardson 	/* Enable L4 checksum offloads */
252c1d14583SBruce Richardson 	switch (ol_flags & RTE_MBUF_F_TX_L4_MASK) {
253c1d14583SBruce Richardson 	case RTE_MBUF_F_TX_TCP_CKSUM:
254c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_TCP;
255c1d14583SBruce Richardson 		td_offset |= (sizeof(struct rte_tcp_hdr) >> 2) <<
256c1d14583SBruce Richardson 			ICE_TX_DESC_LEN_L4_LEN_S;
257c1d14583SBruce Richardson 		break;
258c1d14583SBruce Richardson 	case RTE_MBUF_F_TX_SCTP_CKSUM:
259c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_SCTP;
260c1d14583SBruce Richardson 		td_offset |= (sizeof(struct rte_sctp_hdr) >> 2) <<
261c1d14583SBruce Richardson 			ICE_TX_DESC_LEN_L4_LEN_S;
262c1d14583SBruce Richardson 		break;
263c1d14583SBruce Richardson 	case RTE_MBUF_F_TX_UDP_CKSUM:
264c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_L4T_EOFT_UDP;
265c1d14583SBruce Richardson 		td_offset |= (sizeof(struct rte_udp_hdr) >> 2) <<
266c1d14583SBruce Richardson 			ICE_TX_DESC_LEN_L4_LEN_S;
267c1d14583SBruce Richardson 		break;
268c1d14583SBruce Richardson 	default:
269c1d14583SBruce Richardson 		break;
270c1d14583SBruce Richardson 	}
271c1d14583SBruce Richardson 
272c1d14583SBruce Richardson 	*txd_hi |= ((uint64_t)td_offset) << ICE_TXD_QW1_OFFSET_S;
273c1d14583SBruce Richardson 
274c1d14583SBruce Richardson 	/* Tx VLAN/QINQ insertion Offload */
275c1d14583SBruce Richardson 	if (ol_flags & (RTE_MBUF_F_TX_VLAN | RTE_MBUF_F_TX_QINQ)) {
276c1d14583SBruce Richardson 		td_cmd |= ICE_TX_DESC_CMD_IL2TAG1;
277c1d14583SBruce Richardson 		*txd_hi |= ((uint64_t)tx_pkt->vlan_tci <<
278c1d14583SBruce Richardson 				ICE_TXD_QW1_L2TAG1_S);
279c1d14583SBruce Richardson 	}
280c1d14583SBruce Richardson 
281c1d14583SBruce Richardson 	*txd_hi |= ((uint64_t)td_cmd) << ICE_TXD_QW1_CMD_S;
282c1d14583SBruce Richardson }
283c1d14583SBruce Richardson #endif
284