xref: /dpdk/drivers/net/hinic/hinic_pmd_ethdev.c (revision cb440babbd45a80c059f8bc80e87c48d09086fd7)
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2017 Huawei Technologies Co., Ltd
3  */
4 
5 #include <rte_pci.h>
6 #include <rte_bus_pci.h>
7 #include <rte_ethdev_pci.h>
8 #include <rte_mbuf.h>
9 #include <rte_malloc.h>
10 #include <rte_memcpy.h>
11 #include <rte_mempool.h>
12 #include <rte_errno.h>
13 #include <rte_ether.h>
14 
15 #include "base/hinic_compat.h"
16 #include "base/hinic_pmd_hwdev.h"
17 #include "base/hinic_pmd_hwif.h"
18 #include "base/hinic_pmd_wq.h"
19 #include "base/hinic_pmd_cfg.h"
20 #include "base/hinic_pmd_mgmt.h"
21 #include "base/hinic_pmd_cmdq.h"
22 #include "base/hinic_pmd_niccfg.h"
23 #include "base/hinic_pmd_nicio.h"
24 #include "base/hinic_pmd_mbox.h"
25 #include "hinic_pmd_ethdev.h"
26 #include "hinic_pmd_tx.h"
27 #include "hinic_pmd_rx.h"
28 
29 /* Vendor ID used by Huawei devices */
30 #define HINIC_HUAWEI_VENDOR_ID		0x19E5
31 
32 /* Hinic devices */
33 #define HINIC_DEV_ID_PRD		0x1822
34 #define HINIC_DEV_ID_VF			0x375E
35 #define HINIC_DEV_ID_VF_HV		0x379E
36 
37 /* Mezz card for Blade Server */
38 #define HINIC_DEV_ID_MEZZ_25GE		0x0210
39 #define HINIC_DEV_ID_MEZZ_100GE		0x0205
40 
41 /* 2*25G and 2*100G card */
42 #define HINIC_DEV_ID_1822_DUAL_25GE	0x0206
43 #define HINIC_DEV_ID_1822_100GE		0x0200
44 
45 #define HINIC_SERVICE_MODE_NIC		2
46 
47 #define HINIC_INTR_CB_UNREG_MAX_RETRIES	10
48 
49 #define DEFAULT_BASE_COS		4
50 #define NR_MAX_COS			8
51 
52 #define HINIC_MIN_RX_BUF_SIZE		1024
53 #define HINIC_MAX_UC_MAC_ADDRS		128
54 #define HINIC_MAX_MC_MAC_ADDRS		2048
55 
56 #define HINIC_DEFAULT_BURST_SIZE	32
57 #define HINIC_DEFAULT_NB_QUEUES		1
58 #define HINIC_DEFAULT_RING_SIZE		1024
59 #define HINIC_MAX_LRO_SIZE		65536
60 
61 /*
62  * vlan_id is a 12 bit number.
63  * The VFTA array is actually a 4096 bit array, 128 of 32bit elements.
64  * 2^5 = 32. The val of lower 5 bits specifies the bit in the 32bit element.
65  * The higher 7 bit val specifies VFTA array index.
66  */
67 #define HINIC_VFTA_BIT(vlan_id)    (1 << ((vlan_id) & 0x1F))
68 #define HINIC_VFTA_IDX(vlan_id)    ((vlan_id) >> 5)
69 
70 #define HINIC_VLAN_FILTER_EN		(1U << 0)
71 
72 #define HINIC_MTU_TO_PKTLEN(mtu)	\
73 	((mtu) + ETH_HLEN + ETH_CRC_LEN)
74 
75 #define HINIC_PKTLEN_TO_MTU(pktlen)	\
76 	((pktlen) - (ETH_HLEN + ETH_CRC_LEN))
77 
78 /* lro numer limit for one packet */
79 #define HINIC_LRO_WQE_NUM_DEFAULT	8
80 
81 struct hinic_xstats_name_off {
82 	char name[RTE_ETH_XSTATS_NAME_SIZE];
83 	u32  offset;
84 };
85 
86 #define HINIC_FUNC_STAT(_stat_item) {	\
87 	.name = #_stat_item, \
88 	.offset = offsetof(struct hinic_vport_stats, _stat_item) \
89 }
90 
91 #define HINIC_PORT_STAT(_stat_item) { \
92 	.name = #_stat_item, \
93 	.offset = offsetof(struct hinic_phy_port_stats, _stat_item) \
94 }
95 
96 static const struct hinic_xstats_name_off hinic_vport_stats_strings[] = {
97 	HINIC_FUNC_STAT(tx_unicast_pkts_vport),
98 	HINIC_FUNC_STAT(tx_unicast_bytes_vport),
99 	HINIC_FUNC_STAT(tx_multicast_pkts_vport),
100 	HINIC_FUNC_STAT(tx_multicast_bytes_vport),
101 	HINIC_FUNC_STAT(tx_broadcast_pkts_vport),
102 	HINIC_FUNC_STAT(tx_broadcast_bytes_vport),
103 
104 	HINIC_FUNC_STAT(rx_unicast_pkts_vport),
105 	HINIC_FUNC_STAT(rx_unicast_bytes_vport),
106 	HINIC_FUNC_STAT(rx_multicast_pkts_vport),
107 	HINIC_FUNC_STAT(rx_multicast_bytes_vport),
108 	HINIC_FUNC_STAT(rx_broadcast_pkts_vport),
109 	HINIC_FUNC_STAT(rx_broadcast_bytes_vport),
110 
111 	HINIC_FUNC_STAT(tx_discard_vport),
112 	HINIC_FUNC_STAT(rx_discard_vport),
113 	HINIC_FUNC_STAT(tx_err_vport),
114 	HINIC_FUNC_STAT(rx_err_vport),
115 };
116 
117 #define HINIC_VPORT_XSTATS_NUM (sizeof(hinic_vport_stats_strings) / \
118 		sizeof(hinic_vport_stats_strings[0]))
119 
120 static const struct hinic_xstats_name_off hinic_phyport_stats_strings[] = {
121 	HINIC_PORT_STAT(mac_rx_total_pkt_num),
122 	HINIC_PORT_STAT(mac_rx_total_oct_num),
123 	HINIC_PORT_STAT(mac_rx_bad_pkt_num),
124 	HINIC_PORT_STAT(mac_rx_bad_oct_num),
125 	HINIC_PORT_STAT(mac_rx_good_pkt_num),
126 	HINIC_PORT_STAT(mac_rx_good_oct_num),
127 	HINIC_PORT_STAT(mac_rx_uni_pkt_num),
128 	HINIC_PORT_STAT(mac_rx_multi_pkt_num),
129 	HINIC_PORT_STAT(mac_rx_broad_pkt_num),
130 	HINIC_PORT_STAT(mac_tx_total_pkt_num),
131 	HINIC_PORT_STAT(mac_tx_total_oct_num),
132 	HINIC_PORT_STAT(mac_tx_bad_pkt_num),
133 	HINIC_PORT_STAT(mac_tx_bad_oct_num),
134 	HINIC_PORT_STAT(mac_tx_good_pkt_num),
135 	HINIC_PORT_STAT(mac_tx_good_oct_num),
136 	HINIC_PORT_STAT(mac_tx_uni_pkt_num),
137 	HINIC_PORT_STAT(mac_tx_multi_pkt_num),
138 	HINIC_PORT_STAT(mac_tx_broad_pkt_num),
139 	HINIC_PORT_STAT(mac_rx_fragment_pkt_num),
140 	HINIC_PORT_STAT(mac_rx_undersize_pkt_num),
141 	HINIC_PORT_STAT(mac_rx_undermin_pkt_num),
142 	HINIC_PORT_STAT(mac_rx_64_oct_pkt_num),
143 	HINIC_PORT_STAT(mac_rx_65_127_oct_pkt_num),
144 	HINIC_PORT_STAT(mac_rx_128_255_oct_pkt_num),
145 	HINIC_PORT_STAT(mac_rx_256_511_oct_pkt_num),
146 	HINIC_PORT_STAT(mac_rx_512_1023_oct_pkt_num),
147 	HINIC_PORT_STAT(mac_rx_1024_1518_oct_pkt_num),
148 	HINIC_PORT_STAT(mac_rx_1519_2047_oct_pkt_num),
149 	HINIC_PORT_STAT(mac_rx_2048_4095_oct_pkt_num),
150 	HINIC_PORT_STAT(mac_rx_4096_8191_oct_pkt_num),
151 	HINIC_PORT_STAT(mac_rx_8192_9216_oct_pkt_num),
152 	HINIC_PORT_STAT(mac_rx_9217_12287_oct_pkt_num),
153 	HINIC_PORT_STAT(mac_rx_12288_16383_oct_pkt_num),
154 	HINIC_PORT_STAT(mac_rx_1519_max_bad_pkt_num),
155 	HINIC_PORT_STAT(mac_rx_1519_max_good_pkt_num),
156 	HINIC_PORT_STAT(mac_rx_oversize_pkt_num),
157 	HINIC_PORT_STAT(mac_rx_jabber_pkt_num),
158 	HINIC_PORT_STAT(mac_rx_mac_pause_num),
159 	HINIC_PORT_STAT(mac_rx_pfc_pkt_num),
160 	HINIC_PORT_STAT(mac_rx_pfc_pri0_pkt_num),
161 	HINIC_PORT_STAT(mac_rx_pfc_pri1_pkt_num),
162 	HINIC_PORT_STAT(mac_rx_pfc_pri2_pkt_num),
163 	HINIC_PORT_STAT(mac_rx_pfc_pri3_pkt_num),
164 	HINIC_PORT_STAT(mac_rx_pfc_pri4_pkt_num),
165 	HINIC_PORT_STAT(mac_rx_pfc_pri5_pkt_num),
166 	HINIC_PORT_STAT(mac_rx_pfc_pri6_pkt_num),
167 	HINIC_PORT_STAT(mac_rx_pfc_pri7_pkt_num),
168 	HINIC_PORT_STAT(mac_rx_mac_control_pkt_num),
169 	HINIC_PORT_STAT(mac_rx_sym_err_pkt_num),
170 	HINIC_PORT_STAT(mac_rx_fcs_err_pkt_num),
171 	HINIC_PORT_STAT(mac_rx_send_app_good_pkt_num),
172 	HINIC_PORT_STAT(mac_rx_send_app_bad_pkt_num),
173 	HINIC_PORT_STAT(mac_tx_fragment_pkt_num),
174 	HINIC_PORT_STAT(mac_tx_undersize_pkt_num),
175 	HINIC_PORT_STAT(mac_tx_undermin_pkt_num),
176 	HINIC_PORT_STAT(mac_tx_64_oct_pkt_num),
177 	HINIC_PORT_STAT(mac_tx_65_127_oct_pkt_num),
178 	HINIC_PORT_STAT(mac_tx_128_255_oct_pkt_num),
179 	HINIC_PORT_STAT(mac_tx_256_511_oct_pkt_num),
180 	HINIC_PORT_STAT(mac_tx_512_1023_oct_pkt_num),
181 	HINIC_PORT_STAT(mac_tx_1024_1518_oct_pkt_num),
182 	HINIC_PORT_STAT(mac_tx_1519_2047_oct_pkt_num),
183 	HINIC_PORT_STAT(mac_tx_2048_4095_oct_pkt_num),
184 	HINIC_PORT_STAT(mac_tx_4096_8191_oct_pkt_num),
185 	HINIC_PORT_STAT(mac_tx_8192_9216_oct_pkt_num),
186 	HINIC_PORT_STAT(mac_tx_9217_12287_oct_pkt_num),
187 	HINIC_PORT_STAT(mac_tx_12288_16383_oct_pkt_num),
188 	HINIC_PORT_STAT(mac_tx_1519_max_bad_pkt_num),
189 	HINIC_PORT_STAT(mac_tx_1519_max_good_pkt_num),
190 	HINIC_PORT_STAT(mac_tx_oversize_pkt_num),
191 	HINIC_PORT_STAT(mac_trans_jabber_pkt_num),
192 	HINIC_PORT_STAT(mac_tx_mac_pause_num),
193 	HINIC_PORT_STAT(mac_tx_pfc_pkt_num),
194 	HINIC_PORT_STAT(mac_tx_pfc_pri0_pkt_num),
195 	HINIC_PORT_STAT(mac_tx_pfc_pri1_pkt_num),
196 	HINIC_PORT_STAT(mac_tx_pfc_pri2_pkt_num),
197 	HINIC_PORT_STAT(mac_tx_pfc_pri3_pkt_num),
198 	HINIC_PORT_STAT(mac_tx_pfc_pri4_pkt_num),
199 	HINIC_PORT_STAT(mac_tx_pfc_pri5_pkt_num),
200 	HINIC_PORT_STAT(mac_tx_pfc_pri6_pkt_num),
201 	HINIC_PORT_STAT(mac_tx_pfc_pri7_pkt_num),
202 	HINIC_PORT_STAT(mac_tx_mac_control_pkt_num),
203 	HINIC_PORT_STAT(mac_tx_err_all_pkt_num),
204 	HINIC_PORT_STAT(mac_tx_from_app_good_pkt_num),
205 	HINIC_PORT_STAT(mac_tx_from_app_bad_pkt_num),
206 };
207 
208 #define HINIC_PHYPORT_XSTATS_NUM (sizeof(hinic_phyport_stats_strings) / \
209 		sizeof(hinic_phyport_stats_strings[0]))
210 
211 static const struct hinic_xstats_name_off hinic_rxq_stats_strings[] = {
212 	{"rx_nombuf", offsetof(struct hinic_rxq_stats, rx_nombuf)},
213 	{"burst_pkt", offsetof(struct hinic_rxq_stats, burst_pkts)},
214 };
215 
216 #define HINIC_RXQ_XSTATS_NUM (sizeof(hinic_rxq_stats_strings) / \
217 		sizeof(hinic_rxq_stats_strings[0]))
218 
219 static const struct hinic_xstats_name_off hinic_txq_stats_strings[] = {
220 	{"tx_busy", offsetof(struct hinic_txq_stats, tx_busy)},
221 	{"offload_errors", offsetof(struct hinic_txq_stats, off_errs)},
222 	{"copy_pkts", offsetof(struct hinic_txq_stats, cpy_pkts)},
223 	{"rl_drop", offsetof(struct hinic_txq_stats, rl_drop)},
224 	{"burst_pkts", offsetof(struct hinic_txq_stats, burst_pkts)},
225 	{"sge_len0", offsetof(struct hinic_txq_stats, sge_len0)},
226 	{"mbuf_null", offsetof(struct hinic_txq_stats, mbuf_null)},
227 };
228 
229 #define HINIC_TXQ_XSTATS_NUM (sizeof(hinic_txq_stats_strings) / \
230 		sizeof(hinic_txq_stats_strings[0]))
231 
232 static int hinic_xstats_calc_num(struct hinic_nic_dev *nic_dev)
233 {
234 	if (HINIC_IS_VF(nic_dev->hwdev)) {
235 		return (HINIC_VPORT_XSTATS_NUM +
236 			HINIC_RXQ_XSTATS_NUM * nic_dev->num_rq +
237 			HINIC_TXQ_XSTATS_NUM * nic_dev->num_sq);
238 	} else {
239 		return (HINIC_VPORT_XSTATS_NUM +
240 			HINIC_PHYPORT_XSTATS_NUM +
241 			HINIC_RXQ_XSTATS_NUM * nic_dev->num_rq +
242 			HINIC_TXQ_XSTATS_NUM * nic_dev->num_sq);
243 	}
244 }
245 
246 static const struct rte_eth_desc_lim hinic_rx_desc_lim = {
247 	.nb_max = HINIC_MAX_QUEUE_DEPTH,
248 	.nb_min = HINIC_MIN_QUEUE_DEPTH,
249 	.nb_align = HINIC_RXD_ALIGN,
250 };
251 
252 static const struct rte_eth_desc_lim hinic_tx_desc_lim = {
253 	.nb_max = HINIC_MAX_QUEUE_DEPTH,
254 	.nb_min = HINIC_MIN_QUEUE_DEPTH,
255 	.nb_align = HINIC_TXD_ALIGN,
256 };
257 
258 static int hinic_vlan_offload_set(struct rte_eth_dev *dev, int mask);
259 
260 /**
261  * Interrupt handler triggered by NIC  for handling
262  * specific event.
263  *
264  * @param: The address of parameter (struct rte_eth_dev *) regsitered before.
265  */
266 static void hinic_dev_interrupt_handler(void *param)
267 {
268 	struct rte_eth_dev *dev = param;
269 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
270 
271 	if (!rte_bit_relaxed_get32(HINIC_DEV_INTR_EN, &nic_dev->dev_status)) {
272 		PMD_DRV_LOG(WARNING, "Device's interrupt is disabled, ignore interrupt event, dev_name: %s, port_id: %d",
273 			    nic_dev->proc_dev_name, dev->data->port_id);
274 		return;
275 	}
276 
277 	/* aeq0 msg handler */
278 	hinic_dev_handle_aeq_event(nic_dev->hwdev, param);
279 }
280 
281 /**
282  * Ethernet device configuration.
283  *
284  * Prepare the driver for a given number of TX and RX queues, mtu size
285  * and configure RSS.
286  *
287  * @param dev
288  *   Pointer to Ethernet device structure.
289  *
290  * @return
291  *   0 on success, negative error value otherwise.
292  */
293 static int hinic_dev_configure(struct rte_eth_dev *dev)
294 {
295 	struct hinic_nic_dev *nic_dev;
296 	struct hinic_nic_io *nic_io;
297 	int err;
298 
299 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
300 	nic_io = nic_dev->hwdev->nic_io;
301 
302 	nic_dev->num_sq =  dev->data->nb_tx_queues;
303 	nic_dev->num_rq = dev->data->nb_rx_queues;
304 
305 	nic_io->num_sqs =  dev->data->nb_tx_queues;
306 	nic_io->num_rqs = dev->data->nb_rx_queues;
307 
308 	/* queue pair is max_num(sq, rq) */
309 	nic_dev->num_qps = (nic_dev->num_sq > nic_dev->num_rq) ?
310 			nic_dev->num_sq : nic_dev->num_rq;
311 	nic_io->num_qps = nic_dev->num_qps;
312 
313 	if (nic_dev->num_qps > nic_io->max_qps) {
314 		PMD_DRV_LOG(ERR,
315 			"Queue number out of range, get queue_num:%d, max_queue_num:%d",
316 			nic_dev->num_qps, nic_io->max_qps);
317 		return -EINVAL;
318 	}
319 
320 	if (dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG)
321 		dev->data->dev_conf.rxmode.offloads |= DEV_RX_OFFLOAD_RSS_HASH;
322 
323 	/* mtu size is 256~9600 */
324 	if (dev->data->dev_conf.rxmode.max_rx_pkt_len < HINIC_MIN_FRAME_SIZE ||
325 	    dev->data->dev_conf.rxmode.max_rx_pkt_len >
326 	    HINIC_MAX_JUMBO_FRAME_SIZE) {
327 		PMD_DRV_LOG(ERR,
328 			"Max rx pkt len out of range, get max_rx_pkt_len:%d, "
329 			"expect between %d and %d",
330 			dev->data->dev_conf.rxmode.max_rx_pkt_len,
331 			HINIC_MIN_FRAME_SIZE, HINIC_MAX_JUMBO_FRAME_SIZE);
332 		return -EINVAL;
333 	}
334 
335 	nic_dev->mtu_size =
336 		HINIC_PKTLEN_TO_MTU(dev->data->dev_conf.rxmode.max_rx_pkt_len);
337 
338 	/* rss template */
339 	err = hinic_config_mq_mode(dev, TRUE);
340 	if (err) {
341 		PMD_DRV_LOG(ERR, "Config multi-queue failed");
342 		return err;
343 	}
344 
345 	/* init vlan offoad */
346 	err = hinic_vlan_offload_set(dev,
347 				ETH_VLAN_STRIP_MASK | ETH_VLAN_FILTER_MASK);
348 	if (err) {
349 		PMD_DRV_LOG(ERR, "Initialize vlan filter and strip failed");
350 		(void)hinic_config_mq_mode(dev, FALSE);
351 		return err;
352 	}
353 
354 	/* clear fdir filter flag in function table */
355 	hinic_free_fdir_filter(nic_dev);
356 
357 	return HINIC_OK;
358 }
359 
360 /**
361  * DPDK callback to create the receive queue.
362  *
363  * @param dev
364  *   Pointer to Ethernet device structure.
365  * @param queue_idx
366  *   RX queue index.
367  * @param nb_desc
368  *   Number of descriptors for receive queue.
369  * @param socket_id
370  *   NUMA socket on which memory must be allocated.
371  * @param rx_conf
372  *   Thresholds parameters (unused_).
373  * @param mp
374  *   Memory pool for buffer allocations.
375  *
376  * @return
377  *   0 on success, negative error value otherwise.
378  */
379 static int hinic_rx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
380 			 uint16_t nb_desc, unsigned int socket_id,
381 			 __rte_unused const struct rte_eth_rxconf *rx_conf,
382 			 struct rte_mempool *mp)
383 {
384 	int rc;
385 	struct hinic_nic_dev *nic_dev;
386 	struct hinic_hwdev *hwdev;
387 	struct hinic_rxq *rxq;
388 	u16 rq_depth, rx_free_thresh;
389 	u32 buf_size;
390 
391 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
392 	hwdev = nic_dev->hwdev;
393 
394 	/* queue depth must be power of 2, otherwise will be aligned up */
395 	rq_depth = (nb_desc & (nb_desc - 1)) ?
396 		((u16)(1U << (ilog2(nb_desc) + 1))) : nb_desc;
397 
398 	/*
399 	 * Validate number of receive descriptors.
400 	 * It must not exceed hardware maximum and minimum.
401 	 */
402 	if (rq_depth > HINIC_MAX_QUEUE_DEPTH ||
403 		rq_depth < HINIC_MIN_QUEUE_DEPTH) {
404 		PMD_DRV_LOG(ERR, "RX queue depth is out of range from %d to %d, (nb_desc=%d, q_depth=%d, port=%d queue=%d)",
405 			    HINIC_MIN_QUEUE_DEPTH, HINIC_MAX_QUEUE_DEPTH,
406 			    (int)nb_desc, (int)rq_depth,
407 			    (int)dev->data->port_id, (int)queue_idx);
408 		return -EINVAL;
409 	}
410 
411 	/*
412 	 * The RX descriptor ring will be cleaned after rxq->rx_free_thresh
413 	 * descriptors are used or if the number of descriptors required
414 	 * to transmit a packet is greater than the number of free RX
415 	 * descriptors.
416 	 * The following constraints must be satisfied:
417 	 *  rx_free_thresh must be greater than 0.
418 	 *  rx_free_thresh must be less than the size of the ring minus 1.
419 	 * When set to zero use default values.
420 	 */
421 	rx_free_thresh = (u16)((rx_conf->rx_free_thresh) ?
422 			rx_conf->rx_free_thresh : HINIC_DEFAULT_RX_FREE_THRESH);
423 	if (rx_free_thresh >= (rq_depth - 1)) {
424 		PMD_DRV_LOG(ERR, "rx_free_thresh must be less than the number of RX descriptors minus 1. (rx_free_thresh=%u port=%d queue=%d)",
425 			    (unsigned int)rx_free_thresh,
426 			    (int)dev->data->port_id,
427 			    (int)queue_idx);
428 		return -EINVAL;
429 	}
430 
431 	rxq = rte_zmalloc_socket("hinic_rx_queue", sizeof(struct hinic_rxq),
432 				 RTE_CACHE_LINE_SIZE, socket_id);
433 	if (!rxq) {
434 		PMD_DRV_LOG(ERR, "Allocate rxq[%d] failed, dev_name: %s",
435 			    queue_idx, dev->data->name);
436 		return -ENOMEM;
437 	}
438 	nic_dev->rxqs[queue_idx] = rxq;
439 
440 	/* alloc rx sq hw wqe page */
441 	rc = hinic_create_rq(hwdev, queue_idx, rq_depth, socket_id);
442 	if (rc) {
443 		PMD_DRV_LOG(ERR, "Create rxq[%d] failed, dev_name: %s, rq_depth: %d",
444 			    queue_idx, dev->data->name, rq_depth);
445 		goto ceate_rq_fail;
446 	}
447 
448 	/* mbuf pool must be assigned before setup rx resources */
449 	rxq->mb_pool = mp;
450 
451 	rc =
452 	hinic_convert_rx_buf_size(rte_pktmbuf_data_room_size(rxq->mb_pool) -
453 				  RTE_PKTMBUF_HEADROOM, &buf_size);
454 	if (rc) {
455 		PMD_DRV_LOG(ERR, "Adjust buf size failed, dev_name: %s",
456 			    dev->data->name);
457 		goto adjust_bufsize_fail;
458 	}
459 
460 	/* rx queue info, rearm control */
461 	rxq->wq = &hwdev->nic_io->rq_wq[queue_idx];
462 	rxq->pi_virt_addr = hwdev->nic_io->qps[queue_idx].rq.pi_virt_addr;
463 	rxq->nic_dev = nic_dev;
464 	rxq->q_id = queue_idx;
465 	rxq->q_depth = rq_depth;
466 	rxq->buf_len = (u16)buf_size;
467 	rxq->rx_free_thresh = rx_free_thresh;
468 	rxq->socket_id = socket_id;
469 
470 	/* the last point cant do mbuf rearm in bulk */
471 	rxq->rxinfo_align_end = rxq->q_depth - rxq->rx_free_thresh;
472 
473 	/* device port identifier */
474 	rxq->port_id = dev->data->port_id;
475 
476 	/* alloc rx_cqe and prepare rq_wqe */
477 	rc = hinic_setup_rx_resources(rxq);
478 	if (rc) {
479 		PMD_DRV_LOG(ERR, "Setup rxq[%d] rx_resources failed, dev_name: %s",
480 			    queue_idx, dev->data->name);
481 		goto setup_rx_res_err;
482 	}
483 
484 	/* record nic_dev rxq in rte_eth rx_queues */
485 	dev->data->rx_queues[queue_idx] = rxq;
486 
487 	return 0;
488 
489 setup_rx_res_err:
490 adjust_bufsize_fail:
491 	hinic_destroy_rq(hwdev, queue_idx);
492 
493 ceate_rq_fail:
494 	rte_free(rxq);
495 
496 	return rc;
497 }
498 
499 static void hinic_reset_rx_queue(struct rte_eth_dev *dev)
500 {
501 	struct hinic_rxq *rxq;
502 	struct hinic_nic_dev *nic_dev;
503 	int q_id = 0;
504 
505 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
506 
507 	for (q_id = 0; q_id < nic_dev->num_rq; q_id++) {
508 		rxq = dev->data->rx_queues[q_id];
509 
510 		rxq->wq->cons_idx = 0;
511 		rxq->wq->prod_idx = 0;
512 		rxq->wq->delta = rxq->q_depth;
513 		rxq->wq->mask = rxq->q_depth - 1;
514 
515 		/* alloc mbuf to rq */
516 		hinic_rx_alloc_pkts(rxq);
517 	}
518 }
519 
520 /**
521  * DPDK callback to configure the transmit queue.
522  *
523  * @param dev
524  *   Pointer to Ethernet device structure.
525  * @param queue_idx
526  *   Transmit queue index.
527  * @param nb_desc
528  *   Number of descriptors for transmit queue.
529  * @param socket_id
530  *   NUMA socket on which memory must be allocated.
531  * @param tx_conf
532  *   Tx queue configuration parameters.
533  *
534  * @return
535  *   0 on success, negative error value otherwise.
536  */
537 static int hinic_tx_queue_setup(struct rte_eth_dev *dev, uint16_t queue_idx,
538 			 uint16_t nb_desc, unsigned int socket_id,
539 			 __rte_unused const struct rte_eth_txconf *tx_conf)
540 {
541 	int rc;
542 	struct hinic_nic_dev *nic_dev;
543 	struct hinic_hwdev *hwdev;
544 	struct hinic_txq *txq;
545 	u16 sq_depth, tx_free_thresh;
546 
547 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
548 	hwdev = nic_dev->hwdev;
549 
550 	/* queue depth must be power of 2, otherwise will be aligned up */
551 	sq_depth = (nb_desc & (nb_desc - 1)) ?
552 			((u16)(1U << (ilog2(nb_desc) + 1))) : nb_desc;
553 
554 	/*
555 	 * Validate number of transmit descriptors.
556 	 * It must not exceed hardware maximum and minimum.
557 	 */
558 	if (sq_depth > HINIC_MAX_QUEUE_DEPTH ||
559 		sq_depth < HINIC_MIN_QUEUE_DEPTH) {
560 		PMD_DRV_LOG(ERR, "TX queue depth is out of range from %d to %d, (nb_desc=%d, q_depth=%d, port=%d queue=%d)",
561 			  HINIC_MIN_QUEUE_DEPTH, HINIC_MAX_QUEUE_DEPTH,
562 			  (int)nb_desc, (int)sq_depth,
563 			  (int)dev->data->port_id, (int)queue_idx);
564 		return -EINVAL;
565 	}
566 
567 	/*
568 	 * The TX descriptor ring will be cleaned after txq->tx_free_thresh
569 	 * descriptors are used or if the number of descriptors required
570 	 * to transmit a packet is greater than the number of free TX
571 	 * descriptors.
572 	 * The following constraints must be satisfied:
573 	 *  tx_free_thresh must be greater than 0.
574 	 *  tx_free_thresh must be less than the size of the ring minus 1.
575 	 * When set to zero use default values.
576 	 */
577 	tx_free_thresh = (u16)((tx_conf->tx_free_thresh) ?
578 			tx_conf->tx_free_thresh : HINIC_DEFAULT_TX_FREE_THRESH);
579 	if (tx_free_thresh >= (sq_depth - 1)) {
580 		PMD_DRV_LOG(ERR, "tx_free_thresh must be less than the number of TX descriptors minus 1. (tx_free_thresh=%u port=%d queue=%d)",
581 			(unsigned int)tx_free_thresh, (int)dev->data->port_id,
582 			(int)queue_idx);
583 		return -EINVAL;
584 	}
585 
586 	txq = rte_zmalloc_socket("hinic_tx_queue", sizeof(struct hinic_txq),
587 				 RTE_CACHE_LINE_SIZE, socket_id);
588 	if (!txq) {
589 		PMD_DRV_LOG(ERR, "Allocate txq[%d] failed, dev_name: %s",
590 			    queue_idx, dev->data->name);
591 		return -ENOMEM;
592 	}
593 	nic_dev->txqs[queue_idx] = txq;
594 
595 	/* alloc tx sq hw wqepage */
596 	rc = hinic_create_sq(hwdev, queue_idx, sq_depth, socket_id);
597 	if (rc) {
598 		PMD_DRV_LOG(ERR, "Create txq[%d] failed, dev_name: %s, sq_depth: %d",
599 			    queue_idx, dev->data->name, sq_depth);
600 		goto create_sq_fail;
601 	}
602 
603 	txq->q_id = queue_idx;
604 	txq->q_depth = sq_depth;
605 	txq->port_id = dev->data->port_id;
606 	txq->tx_free_thresh = tx_free_thresh;
607 	txq->nic_dev = nic_dev;
608 	txq->wq = &hwdev->nic_io->sq_wq[queue_idx];
609 	txq->sq = &hwdev->nic_io->qps[queue_idx].sq;
610 	txq->cons_idx_addr = hwdev->nic_io->qps[queue_idx].sq.cons_idx_addr;
611 	txq->sq_head_addr = HINIC_GET_WQ_HEAD(txq);
612 	txq->sq_bot_sge_addr = HINIC_GET_WQ_TAIL(txq) -
613 					sizeof(struct hinic_sq_bufdesc);
614 	txq->cos = nic_dev->default_cos;
615 	txq->socket_id = socket_id;
616 
617 	/* alloc software txinfo */
618 	rc = hinic_setup_tx_resources(txq);
619 	if (rc) {
620 		PMD_DRV_LOG(ERR, "Setup txq[%d] tx_resources failed, dev_name: %s",
621 			    queue_idx, dev->data->name);
622 		goto setup_tx_res_fail;
623 	}
624 
625 	/* record nic_dev txq in rte_eth tx_queues */
626 	dev->data->tx_queues[queue_idx] = txq;
627 
628 	return HINIC_OK;
629 
630 setup_tx_res_fail:
631 	hinic_destroy_sq(hwdev, queue_idx);
632 
633 create_sq_fail:
634 	rte_free(txq);
635 
636 	return rc;
637 }
638 
639 static void hinic_reset_tx_queue(struct rte_eth_dev *dev)
640 {
641 	struct hinic_nic_dev *nic_dev;
642 	struct hinic_txq *txq;
643 	struct hinic_nic_io *nic_io;
644 	struct hinic_hwdev *hwdev;
645 	volatile u32 *ci_addr;
646 	int q_id = 0;
647 
648 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
649 	hwdev = nic_dev->hwdev;
650 	nic_io = hwdev->nic_io;
651 
652 	for (q_id = 0; q_id < nic_dev->num_sq; q_id++) {
653 		txq = dev->data->tx_queues[q_id];
654 
655 		txq->wq->cons_idx = 0;
656 		txq->wq->prod_idx = 0;
657 		txq->wq->delta = txq->q_depth;
658 		txq->wq->mask  = txq->q_depth - 1;
659 
660 		/* clear hardware ci */
661 		ci_addr = (volatile u32 *)HINIC_CI_VADDR(nic_io->ci_vaddr_base,
662 							q_id);
663 		*ci_addr = 0;
664 	}
665 }
666 
667 /**
668  * Get link speed from NIC.
669  *
670  * @param dev
671  *   Pointer to Ethernet device structure.
672  * @param speed_capa
673  *   Pointer to link speed structure.
674  */
675 static void hinic_get_speed_capa(struct rte_eth_dev *dev, uint32_t *speed_capa)
676 {
677 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
678 	u32 supported_link, advertised_link;
679 	int err;
680 
681 #define HINIC_LINK_MODE_SUPPORT_1G	(1U << HINIC_GE_BASE_KX)
682 
683 #define HINIC_LINK_MODE_SUPPORT_10G	(1U << HINIC_10GE_BASE_KR)
684 
685 #define HINIC_LINK_MODE_SUPPORT_25G	((1U << HINIC_25GE_BASE_KR_S) | \
686 					(1U << HINIC_25GE_BASE_CR_S) | \
687 					(1U << HINIC_25GE_BASE_KR) | \
688 					(1U << HINIC_25GE_BASE_CR))
689 
690 #define HINIC_LINK_MODE_SUPPORT_40G	((1U << HINIC_40GE_BASE_KR4) | \
691 					(1U << HINIC_40GE_BASE_CR4))
692 
693 #define HINIC_LINK_MODE_SUPPORT_100G	((1U << HINIC_100GE_BASE_KR4) | \
694 					(1U << HINIC_100GE_BASE_CR4))
695 
696 	err = hinic_get_link_mode(nic_dev->hwdev,
697 				  &supported_link, &advertised_link);
698 	if (err || supported_link == HINIC_SUPPORTED_UNKNOWN ||
699 	    advertised_link == HINIC_SUPPORTED_UNKNOWN) {
700 		PMD_DRV_LOG(WARNING, "Get speed capability info failed, device: %s, port_id: %u",
701 			  nic_dev->proc_dev_name, dev->data->port_id);
702 	} else {
703 		*speed_capa = 0;
704 		if (!!(supported_link & HINIC_LINK_MODE_SUPPORT_1G))
705 			*speed_capa |= ETH_LINK_SPEED_1G;
706 		if (!!(supported_link & HINIC_LINK_MODE_SUPPORT_10G))
707 			*speed_capa |= ETH_LINK_SPEED_10G;
708 		if (!!(supported_link & HINIC_LINK_MODE_SUPPORT_25G))
709 			*speed_capa |= ETH_LINK_SPEED_25G;
710 		if (!!(supported_link & HINIC_LINK_MODE_SUPPORT_40G))
711 			*speed_capa |= ETH_LINK_SPEED_40G;
712 		if (!!(supported_link & HINIC_LINK_MODE_SUPPORT_100G))
713 			*speed_capa |= ETH_LINK_SPEED_100G;
714 	}
715 }
716 
717 /**
718  * DPDK callback to get information about the device.
719  *
720  * @param dev
721  *   Pointer to Ethernet device structure.
722  * @param info
723  *   Pointer to Info structure output buffer.
724  */
725 static int
726 hinic_dev_infos_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *info)
727 {
728 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
729 
730 	info->max_rx_queues  = nic_dev->nic_cap.max_rqs;
731 	info->max_tx_queues  = nic_dev->nic_cap.max_sqs;
732 	info->min_rx_bufsize = HINIC_MIN_RX_BUF_SIZE;
733 	info->max_rx_pktlen  = HINIC_MAX_JUMBO_FRAME_SIZE;
734 	info->max_mac_addrs  = HINIC_MAX_UC_MAC_ADDRS;
735 	info->min_mtu = HINIC_MIN_MTU_SIZE;
736 	info->max_mtu = HINIC_MAX_MTU_SIZE;
737 	info->max_lro_pkt_size = HINIC_MAX_LRO_SIZE;
738 
739 	hinic_get_speed_capa(dev, &info->speed_capa);
740 	info->rx_queue_offload_capa = 0;
741 	info->rx_offload_capa = DEV_RX_OFFLOAD_VLAN_STRIP |
742 				DEV_RX_OFFLOAD_IPV4_CKSUM |
743 				DEV_RX_OFFLOAD_UDP_CKSUM |
744 				DEV_RX_OFFLOAD_TCP_CKSUM |
745 				DEV_RX_OFFLOAD_VLAN_FILTER |
746 				DEV_RX_OFFLOAD_SCATTER |
747 				DEV_RX_OFFLOAD_JUMBO_FRAME |
748 				DEV_RX_OFFLOAD_TCP_LRO |
749 				DEV_RX_OFFLOAD_RSS_HASH;
750 
751 	info->tx_queue_offload_capa = 0;
752 	info->tx_offload_capa = DEV_TX_OFFLOAD_VLAN_INSERT |
753 				DEV_TX_OFFLOAD_IPV4_CKSUM |
754 				DEV_TX_OFFLOAD_UDP_CKSUM |
755 				DEV_TX_OFFLOAD_TCP_CKSUM |
756 				DEV_TX_OFFLOAD_SCTP_CKSUM |
757 				DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
758 				DEV_TX_OFFLOAD_TCP_TSO |
759 				DEV_TX_OFFLOAD_MULTI_SEGS;
760 
761 	info->hash_key_size = HINIC_RSS_KEY_SIZE;
762 	info->reta_size = HINIC_RSS_INDIR_SIZE;
763 	info->flow_type_rss_offloads = HINIC_RSS_OFFLOAD_ALL;
764 	info->rx_desc_lim = hinic_rx_desc_lim;
765 	info->tx_desc_lim = hinic_tx_desc_lim;
766 
767 	/* Driver-preferred Rx/Tx parameters */
768 	info->default_rxportconf.burst_size = HINIC_DEFAULT_BURST_SIZE;
769 	info->default_txportconf.burst_size = HINIC_DEFAULT_BURST_SIZE;
770 	info->default_rxportconf.nb_queues = HINIC_DEFAULT_NB_QUEUES;
771 	info->default_txportconf.nb_queues = HINIC_DEFAULT_NB_QUEUES;
772 	info->default_rxportconf.ring_size = HINIC_DEFAULT_RING_SIZE;
773 	info->default_txportconf.ring_size = HINIC_DEFAULT_RING_SIZE;
774 
775 	return 0;
776 }
777 
778 static int hinic_fw_version_get(struct rte_eth_dev *dev, char *fw_version,
779 				size_t fw_size)
780 {
781 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
782 	char fw_ver[HINIC_MGMT_VERSION_MAX_LEN] = {0};
783 	int err;
784 
785 	err = hinic_get_mgmt_version(nic_dev->hwdev, fw_ver);
786 	if (err) {
787 		PMD_DRV_LOG(ERR, "Failed to get fw version");
788 		return -EINVAL;
789 	}
790 
791 	if (fw_size < strlen(fw_ver) + 1)
792 		return (strlen(fw_ver) + 1);
793 
794 	snprintf(fw_version, fw_size, "%s", fw_ver);
795 
796 	return 0;
797 }
798 
799 static int hinic_config_rx_mode(struct hinic_nic_dev *nic_dev, u32 rx_mode_ctrl)
800 {
801 	int err;
802 
803 	err = hinic_set_rx_mode(nic_dev->hwdev, rx_mode_ctrl);
804 	if (err) {
805 		PMD_DRV_LOG(ERR, "Failed to set rx mode");
806 		return -EINVAL;
807 	}
808 	nic_dev->rx_mode_status = rx_mode_ctrl;
809 
810 	return 0;
811 }
812 
813 static int hinic_rxtx_configure(struct rte_eth_dev *dev)
814 {
815 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
816 	int err;
817 
818 	/* rx configure, if rss enable, need to init default configuration */
819 	err = hinic_rx_configure(dev);
820 	if (err) {
821 		PMD_DRV_LOG(ERR, "Configure rss failed");
822 		return err;
823 	}
824 
825 	/* rx mode init */
826 	err = hinic_config_rx_mode(nic_dev, HINIC_DEFAULT_RX_MODE);
827 	if (err) {
828 		PMD_DRV_LOG(ERR, "Configure rx_mode:0x%x failed",
829 			HINIC_DEFAULT_RX_MODE);
830 		goto set_rx_mode_fail;
831 	}
832 
833 	return HINIC_OK;
834 
835 set_rx_mode_fail:
836 	hinic_rx_remove_configure(dev);
837 
838 	return err;
839 }
840 
841 static void hinic_remove_rxtx_configure(struct rte_eth_dev *dev)
842 {
843 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
844 
845 	(void)hinic_config_rx_mode(nic_dev, 0);
846 	hinic_rx_remove_configure(dev);
847 }
848 
849 static int hinic_priv_get_dev_link_status(struct hinic_nic_dev *nic_dev,
850 					  struct rte_eth_link *link)
851 {
852 	int rc;
853 	u8 port_link_status = 0;
854 	struct nic_port_info port_link_info;
855 	struct hinic_hwdev *nic_hwdev = nic_dev->hwdev;
856 	uint32_t port_speed[LINK_SPEED_MAX] = {ETH_SPEED_NUM_10M,
857 					ETH_SPEED_NUM_100M, ETH_SPEED_NUM_1G,
858 					ETH_SPEED_NUM_10G, ETH_SPEED_NUM_25G,
859 					ETH_SPEED_NUM_40G, ETH_SPEED_NUM_100G};
860 
861 	rc = hinic_get_link_status(nic_hwdev, &port_link_status);
862 	if (rc)
863 		return rc;
864 
865 	if (!port_link_status) {
866 		link->link_status = ETH_LINK_DOWN;
867 		link->link_speed = 0;
868 		link->link_duplex = ETH_LINK_HALF_DUPLEX;
869 		link->link_autoneg = ETH_LINK_FIXED;
870 		return HINIC_OK;
871 	}
872 
873 	memset(&port_link_info, 0, sizeof(port_link_info));
874 	rc = hinic_get_port_info(nic_hwdev, &port_link_info);
875 	if (rc)
876 		return rc;
877 
878 	link->link_speed = port_speed[port_link_info.speed % LINK_SPEED_MAX];
879 	link->link_duplex = port_link_info.duplex;
880 	link->link_autoneg = port_link_info.autoneg_state;
881 	link->link_status = port_link_status;
882 
883 	return HINIC_OK;
884 }
885 
886 /**
887  * DPDK callback to retrieve physical link information.
888  *
889  * @param dev
890  *   Pointer to Ethernet device structure.
891  * @param wait_to_complete
892  *   Wait for request completion.
893  *
894  * @return
895  *   0 link status changed, -1 link status not changed
896  */
897 static int hinic_link_update(struct rte_eth_dev *dev, int wait_to_complete)
898 {
899 #define CHECK_INTERVAL 10  /* 10ms */
900 #define MAX_REPEAT_TIME 100  /* 1s (100 * 10ms) in total */
901 	int rc = HINIC_OK;
902 	struct rte_eth_link link;
903 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
904 	unsigned int rep_cnt = MAX_REPEAT_TIME;
905 
906 	memset(&link, 0, sizeof(link));
907 	do {
908 		/* Get link status information from hardware */
909 		rc = hinic_priv_get_dev_link_status(nic_dev, &link);
910 		if (rc != HINIC_OK) {
911 			link.link_speed = ETH_SPEED_NUM_NONE;
912 			link.link_duplex = ETH_LINK_FULL_DUPLEX;
913 			PMD_DRV_LOG(ERR, "Get link status failed");
914 			goto out;
915 		}
916 
917 		if (!wait_to_complete || link.link_status)
918 			break;
919 
920 		rte_delay_ms(CHECK_INTERVAL);
921 	} while (rep_cnt--);
922 
923 out:
924 	rc = rte_eth_linkstatus_set(dev, &link);
925 	return rc;
926 }
927 
928 /**
929  * DPDK callback to bring the link UP.
930  *
931  * @param dev
932  *   Pointer to Ethernet device structure.
933  *
934  * @return
935  *   0 on success, negative errno value on failure.
936  */
937 static int hinic_dev_set_link_up(struct rte_eth_dev *dev)
938 {
939 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
940 	int ret;
941 
942 	ret = hinic_set_xsfp_tx_status(nic_dev->hwdev, true);
943 	if (ret) {
944 		PMD_DRV_LOG(ERR, "Enable port tx xsfp failed, dev_name: %s, port_id: %d",
945 			    nic_dev->proc_dev_name, dev->data->port_id);
946 		return ret;
947 	}
948 
949 	/* link status follow phy port status, up will open pma */
950 	ret = hinic_set_port_enable(nic_dev->hwdev, true);
951 	if (ret)
952 		PMD_DRV_LOG(ERR, "Set mac link up failed, dev_name: %s, port_id: %d",
953 			    nic_dev->proc_dev_name, dev->data->port_id);
954 
955 	return ret;
956 }
957 
958 /**
959  * DPDK callback to bring the link DOWN.
960  *
961  * @param dev
962  *   Pointer to Ethernet device structure.
963  *
964  * @return
965  *   0 on success, negative errno value on failure.
966  */
967 static int hinic_dev_set_link_down(struct rte_eth_dev *dev)
968 {
969 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
970 	int ret;
971 
972 	ret = hinic_set_xsfp_tx_status(nic_dev->hwdev, false);
973 	if (ret) {
974 		PMD_DRV_LOG(ERR, "Disable port tx xsfp failed, dev_name: %s, port_id: %d",
975 			    nic_dev->proc_dev_name, dev->data->port_id);
976 		return ret;
977 	}
978 
979 	/* link status follow phy port status, up will close pma */
980 	ret = hinic_set_port_enable(nic_dev->hwdev, false);
981 	if (ret)
982 		PMD_DRV_LOG(ERR, "Set mac link down failed, dev_name: %s, port_id: %d",
983 			    nic_dev->proc_dev_name, dev->data->port_id);
984 
985 	return ret;
986 }
987 
988 /**
989  * DPDK callback to start the device.
990  *
991  * @param dev
992  *   Pointer to Ethernet device structure.
993  *
994  * @return
995  *   0 on success, negative errno value on failure.
996  */
997 static int hinic_dev_start(struct rte_eth_dev *dev)
998 {
999 	int rc;
1000 	char *name;
1001 	struct hinic_nic_dev *nic_dev;
1002 
1003 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1004 	name = dev->data->name;
1005 
1006 	/* reset rx and tx queue */
1007 	hinic_reset_rx_queue(dev);
1008 	hinic_reset_tx_queue(dev);
1009 
1010 	/* get func rx buf size */
1011 	hinic_get_func_rx_buf_size(nic_dev);
1012 
1013 	/* init txq and rxq context */
1014 	rc = hinic_init_qp_ctxts(nic_dev->hwdev);
1015 	if (rc) {
1016 		PMD_DRV_LOG(ERR, "Initialize qp context failed, dev_name: %s",
1017 			    name);
1018 		goto init_qp_fail;
1019 	}
1020 
1021 	/* rss template */
1022 	rc = hinic_config_mq_mode(dev, TRUE);
1023 	if (rc) {
1024 		PMD_DRV_LOG(ERR, "Configure mq mode failed, dev_name: %s",
1025 			    name);
1026 		goto cfg_mq_mode_fail;
1027 	}
1028 
1029 	/* set default mtu */
1030 	rc = hinic_set_port_mtu(nic_dev->hwdev, nic_dev->mtu_size);
1031 	if (rc) {
1032 		PMD_DRV_LOG(ERR, "Set mtu_size[%d] failed, dev_name: %s",
1033 			    nic_dev->mtu_size, name);
1034 		goto set_mtu_fail;
1035 	}
1036 
1037 	/* configure rss rx_mode and other rx or tx default feature */
1038 	rc = hinic_rxtx_configure(dev);
1039 	if (rc) {
1040 		PMD_DRV_LOG(ERR, "Configure tx and rx failed, dev_name: %s",
1041 			    name);
1042 		goto cfg_rxtx_fail;
1043 	}
1044 
1045 	/* reactive pf status, so that uP report asyn event */
1046 	hinic_set_pf_status(nic_dev->hwdev->hwif, HINIC_PF_STATUS_ACTIVE_FLAG);
1047 
1048 	/* open virtual port and ready to start packet receiving */
1049 	rc = hinic_set_vport_enable(nic_dev->hwdev, true);
1050 	if (rc) {
1051 		PMD_DRV_LOG(ERR, "Enable vport failed, dev_name:%s", name);
1052 		goto en_vport_fail;
1053 	}
1054 
1055 	/* open physical port and start packet receiving */
1056 	rc = hinic_set_port_enable(nic_dev->hwdev, true);
1057 	if (rc) {
1058 		PMD_DRV_LOG(ERR, "Enable physical port failed, dev_name: %s",
1059 			    name);
1060 		goto en_port_fail;
1061 	}
1062 
1063 	/* update eth_dev link status */
1064 	if (dev->data->dev_conf.intr_conf.lsc != 0)
1065 		(void)hinic_link_update(dev, 0);
1066 
1067 	rte_bit_relaxed_set32(HINIC_DEV_START, &nic_dev->dev_status);
1068 
1069 	return 0;
1070 
1071 en_port_fail:
1072 	(void)hinic_set_vport_enable(nic_dev->hwdev, false);
1073 
1074 en_vport_fail:
1075 	hinic_set_pf_status(nic_dev->hwdev->hwif, HINIC_PF_STATUS_INIT);
1076 
1077 	/* Flush tx && rx chip resources in case of set vport fake fail */
1078 	(void)hinic_flush_qp_res(nic_dev->hwdev);
1079 	rte_delay_ms(100);
1080 
1081 	hinic_remove_rxtx_configure(dev);
1082 
1083 cfg_rxtx_fail:
1084 set_mtu_fail:
1085 cfg_mq_mode_fail:
1086 	hinic_free_qp_ctxts(nic_dev->hwdev);
1087 
1088 init_qp_fail:
1089 	hinic_free_all_rx_mbuf(dev);
1090 	hinic_free_all_tx_mbuf(dev);
1091 
1092 	return rc;
1093 }
1094 
1095 /**
1096  * DPDK callback to release the receive queue.
1097  *
1098  * @param queue
1099  *   Generic receive queue pointer.
1100  */
1101 static void hinic_rx_queue_release(void *queue)
1102 {
1103 	struct hinic_rxq *rxq = queue;
1104 	struct hinic_nic_dev *nic_dev;
1105 
1106 	if (!rxq) {
1107 		PMD_DRV_LOG(WARNING, "Rxq is null when release");
1108 		return;
1109 	}
1110 	nic_dev = rxq->nic_dev;
1111 
1112 	/* free rxq_pkt mbuf */
1113 	hinic_free_all_rx_mbufs(rxq);
1114 
1115 	/* free rxq_cqe, rxq_info */
1116 	hinic_free_rx_resources(rxq);
1117 
1118 	/* free root rq wq */
1119 	hinic_destroy_rq(nic_dev->hwdev, rxq->q_id);
1120 
1121 	nic_dev->rxqs[rxq->q_id] = NULL;
1122 
1123 	/* free rxq */
1124 	rte_free(rxq);
1125 }
1126 
1127 /**
1128  * DPDK callback to release the transmit queue.
1129  *
1130  * @param queue
1131  *   Generic transmit queue pointer.
1132  */
1133 static void hinic_tx_queue_release(void *queue)
1134 {
1135 	struct hinic_txq *txq = queue;
1136 	struct hinic_nic_dev *nic_dev;
1137 
1138 	if (!txq) {
1139 		PMD_DRV_LOG(WARNING, "Txq is null when release");
1140 		return;
1141 	}
1142 	nic_dev = txq->nic_dev;
1143 
1144 	/* free txq_pkt mbuf */
1145 	hinic_free_all_tx_mbufs(txq);
1146 
1147 	/* free txq_info */
1148 	hinic_free_tx_resources(txq);
1149 
1150 	/* free root sq wq */
1151 	hinic_destroy_sq(nic_dev->hwdev, txq->q_id);
1152 	nic_dev->txqs[txq->q_id] = NULL;
1153 
1154 	/* free txq */
1155 	rte_free(txq);
1156 }
1157 
1158 static void hinic_free_all_rq(struct hinic_nic_dev *nic_dev)
1159 {
1160 	u16 q_id;
1161 
1162 	for (q_id = 0; q_id < nic_dev->num_rq; q_id++)
1163 		hinic_destroy_rq(nic_dev->hwdev, q_id);
1164 }
1165 
1166 static void hinic_free_all_sq(struct hinic_nic_dev *nic_dev)
1167 {
1168 	u16 q_id;
1169 
1170 	for (q_id = 0; q_id < nic_dev->num_sq; q_id++)
1171 		hinic_destroy_sq(nic_dev->hwdev, q_id);
1172 }
1173 
1174 /**
1175  * DPDK callback to stop the device.
1176  *
1177  * @param dev
1178  *   Pointer to Ethernet device structure.
1179  */
1180 static void hinic_dev_stop(struct rte_eth_dev *dev)
1181 {
1182 	int rc;
1183 	char *name;
1184 	uint16_t port_id;
1185 	struct hinic_nic_dev *nic_dev;
1186 	struct rte_eth_link link;
1187 
1188 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1189 	name = dev->data->name;
1190 	port_id = dev->data->port_id;
1191 
1192 	if (!rte_bit_relaxed_test_and_clear32(HINIC_DEV_START,
1193 					      &nic_dev->dev_status)) {
1194 		PMD_DRV_LOG(INFO, "Device %s already stopped", name);
1195 		return;
1196 	}
1197 
1198 	/* just stop phy port and vport */
1199 	rc = hinic_set_port_enable(nic_dev->hwdev, false);
1200 	if (rc)
1201 		PMD_DRV_LOG(WARNING, "Disable phy port failed, error: %d, dev_name: %s, port_id: %d",
1202 			  rc, name, port_id);
1203 
1204 	rc = hinic_set_vport_enable(nic_dev->hwdev, false);
1205 	if (rc)
1206 		PMD_DRV_LOG(WARNING, "Disable vport failed, error: %d, dev_name: %s, port_id: %d",
1207 			  rc, name, port_id);
1208 
1209 	/* Clear recorded link status */
1210 	memset(&link, 0, sizeof(link));
1211 	(void)rte_eth_linkstatus_set(dev, &link);
1212 
1213 	/* flush pending io request */
1214 	rc = hinic_rx_tx_flush(nic_dev->hwdev);
1215 	if (rc)
1216 		PMD_DRV_LOG(WARNING, "Flush pending io failed, error: %d, dev_name: %s, port_id: %d",
1217 			    rc, name, port_id);
1218 
1219 	/* clean rss table and rx_mode */
1220 	hinic_remove_rxtx_configure(dev);
1221 
1222 	/* clean root context */
1223 	hinic_free_qp_ctxts(nic_dev->hwdev);
1224 
1225 	hinic_destroy_fdir_filter(dev);
1226 
1227 	/* free mbuf */
1228 	hinic_free_all_rx_mbuf(dev);
1229 	hinic_free_all_tx_mbuf(dev);
1230 }
1231 
1232 static void hinic_disable_interrupt(struct rte_eth_dev *dev)
1233 {
1234 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1235 	struct rte_pci_device *pci_dev = RTE_ETH_DEV_TO_PCI(dev);
1236 	int ret, retries = 0;
1237 
1238 	rte_bit_relaxed_clear32(HINIC_DEV_INTR_EN, &nic_dev->dev_status);
1239 
1240 	/* disable msix interrupt in hardware */
1241 	hinic_set_msix_state(nic_dev->hwdev, 0, HINIC_MSIX_DISABLE);
1242 
1243 	/* disable rte interrupt */
1244 	ret = rte_intr_disable(&pci_dev->intr_handle);
1245 	if (ret)
1246 		PMD_DRV_LOG(ERR, "Disable intr failed: %d", ret);
1247 
1248 	do {
1249 		ret =
1250 		rte_intr_callback_unregister(&pci_dev->intr_handle,
1251 					     hinic_dev_interrupt_handler, dev);
1252 		if (ret >= 0) {
1253 			break;
1254 		} else if (ret == -EAGAIN) {
1255 			rte_delay_ms(100);
1256 			retries++;
1257 		} else {
1258 			PMD_DRV_LOG(ERR, "intr callback unregister failed: %d",
1259 				    ret);
1260 			break;
1261 		}
1262 	} while (retries < HINIC_INTR_CB_UNREG_MAX_RETRIES);
1263 
1264 	if (retries == HINIC_INTR_CB_UNREG_MAX_RETRIES)
1265 		PMD_DRV_LOG(ERR, "Unregister intr callback failed after %d retries",
1266 			    retries);
1267 }
1268 
1269 static int hinic_set_dev_promiscuous(struct hinic_nic_dev *nic_dev, bool enable)
1270 {
1271 	u32 rx_mode_ctrl;
1272 	int err;
1273 
1274 	err = hinic_mutex_lock(&nic_dev->rx_mode_mutex);
1275 	if (err)
1276 		return err;
1277 
1278 	rx_mode_ctrl = nic_dev->rx_mode_status;
1279 
1280 	if (enable)
1281 		rx_mode_ctrl |= HINIC_RX_MODE_PROMISC;
1282 	else
1283 		rx_mode_ctrl &= (~HINIC_RX_MODE_PROMISC);
1284 
1285 	err = hinic_config_rx_mode(nic_dev, rx_mode_ctrl);
1286 
1287 	(void)hinic_mutex_unlock(&nic_dev->rx_mode_mutex);
1288 
1289 	return err;
1290 }
1291 
1292 /**
1293  * DPDK callback to get device statistics.
1294  *
1295  * @param dev
1296  *   Pointer to Ethernet device structure.
1297  * @param stats
1298  *   Stats structure output buffer.
1299  *
1300  * @return
1301  *   0 on success and stats is filled,
1302  *   negative error value otherwise.
1303  */
1304 static int
1305 hinic_dev_stats_get(struct rte_eth_dev *dev, struct rte_eth_stats *stats)
1306 {
1307 	int i, err, q_num;
1308 	u64 rx_discards_pmd = 0;
1309 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1310 	struct hinic_vport_stats vport_stats;
1311 	struct hinic_rxq	*rxq = NULL;
1312 	struct hinic_rxq_stats rxq_stats;
1313 	struct hinic_txq	*txq = NULL;
1314 	struct hinic_txq_stats txq_stats;
1315 
1316 	err = hinic_get_vport_stats(nic_dev->hwdev, &vport_stats);
1317 	if (err) {
1318 		PMD_DRV_LOG(ERR, "Get vport stats from fw failed, nic_dev: %s",
1319 			nic_dev->proc_dev_name);
1320 		return err;
1321 	}
1322 
1323 	/* rx queue stats */
1324 	q_num = (nic_dev->num_rq < RTE_ETHDEV_QUEUE_STAT_CNTRS) ?
1325 			nic_dev->num_rq : RTE_ETHDEV_QUEUE_STAT_CNTRS;
1326 	for (i = 0; i < q_num; i++) {
1327 		rxq = nic_dev->rxqs[i];
1328 		hinic_rxq_get_stats(rxq, &rxq_stats);
1329 		stats->q_ipackets[i] = rxq_stats.packets;
1330 		stats->q_ibytes[i] = rxq_stats.bytes;
1331 		stats->q_errors[i] = rxq_stats.rx_discards;
1332 
1333 		stats->ierrors += rxq_stats.errors;
1334 		rx_discards_pmd += rxq_stats.rx_discards;
1335 		dev->data->rx_mbuf_alloc_failed += rxq_stats.rx_nombuf;
1336 	}
1337 
1338 	/* tx queue stats */
1339 	q_num = (nic_dev->num_sq < RTE_ETHDEV_QUEUE_STAT_CNTRS) ?
1340 		nic_dev->num_sq : RTE_ETHDEV_QUEUE_STAT_CNTRS;
1341 	for (i = 0; i < q_num; i++) {
1342 		txq = nic_dev->txqs[i];
1343 		hinic_txq_get_stats(txq, &txq_stats);
1344 		stats->q_opackets[i] = txq_stats.packets;
1345 		stats->q_obytes[i] = txq_stats.bytes;
1346 		stats->oerrors += (txq_stats.tx_busy + txq_stats.off_errs);
1347 	}
1348 
1349 	/* vport stats */
1350 	stats->oerrors += vport_stats.tx_discard_vport;
1351 
1352 	stats->imissed = vport_stats.rx_discard_vport + rx_discards_pmd;
1353 
1354 	stats->ipackets = (vport_stats.rx_unicast_pkts_vport +
1355 			vport_stats.rx_multicast_pkts_vport +
1356 			vport_stats.rx_broadcast_pkts_vport -
1357 			rx_discards_pmd);
1358 
1359 	stats->opackets = (vport_stats.tx_unicast_pkts_vport +
1360 			vport_stats.tx_multicast_pkts_vport +
1361 			vport_stats.tx_broadcast_pkts_vport);
1362 
1363 	stats->ibytes = (vport_stats.rx_unicast_bytes_vport +
1364 			vport_stats.rx_multicast_bytes_vport +
1365 			vport_stats.rx_broadcast_bytes_vport);
1366 
1367 	stats->obytes = (vport_stats.tx_unicast_bytes_vport +
1368 			vport_stats.tx_multicast_bytes_vport +
1369 			vport_stats.tx_broadcast_bytes_vport);
1370 	return 0;
1371 }
1372 
1373 /**
1374  * DPDK callback to clear device statistics.
1375  *
1376  * @param dev
1377  *   Pointer to Ethernet device structure.
1378  */
1379 static int hinic_dev_stats_reset(struct rte_eth_dev *dev)
1380 {
1381 	int qid;
1382 	struct hinic_rxq	*rxq = NULL;
1383 	struct hinic_txq	*txq = NULL;
1384 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1385 	int ret;
1386 
1387 	ret = hinic_clear_vport_stats(nic_dev->hwdev);
1388 	if (ret != 0)
1389 		return ret;
1390 
1391 	for (qid = 0; qid < nic_dev->num_rq; qid++) {
1392 		rxq = nic_dev->rxqs[qid];
1393 		hinic_rxq_stats_reset(rxq);
1394 	}
1395 
1396 	for (qid = 0; qid < nic_dev->num_sq; qid++) {
1397 		txq = nic_dev->txqs[qid];
1398 		hinic_txq_stats_reset(txq);
1399 	}
1400 
1401 	return 0;
1402 }
1403 
1404 /**
1405  * DPDK callback to clear device extended statistics.
1406  *
1407  * @param dev
1408  *   Pointer to Ethernet device structure.
1409  */
1410 static int hinic_dev_xstats_reset(struct rte_eth_dev *dev)
1411 {
1412 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1413 	int ret;
1414 
1415 	ret = hinic_dev_stats_reset(dev);
1416 	if (ret != 0)
1417 		return ret;
1418 
1419 	if (hinic_func_type(nic_dev->hwdev) != TYPE_VF) {
1420 		ret = hinic_clear_phy_port_stats(nic_dev->hwdev);
1421 		if (ret != 0)
1422 			return ret;
1423 	}
1424 
1425 	return 0;
1426 }
1427 
1428 static void hinic_gen_random_mac_addr(struct rte_ether_addr *mac_addr)
1429 {
1430 	uint64_t random_value;
1431 
1432 	/* Set Organizationally Unique Identifier (OUI) prefix */
1433 	mac_addr->addr_bytes[0] = 0x00;
1434 	mac_addr->addr_bytes[1] = 0x09;
1435 	mac_addr->addr_bytes[2] = 0xC0;
1436 	/* Force indication of locally assigned MAC address. */
1437 	mac_addr->addr_bytes[0] |= RTE_ETHER_LOCAL_ADMIN_ADDR;
1438 	/* Generate the last 3 bytes of the MAC address with a random number. */
1439 	random_value = rte_rand();
1440 	memcpy(&mac_addr->addr_bytes[3], &random_value, 3);
1441 }
1442 
1443 /**
1444  * Init mac_vlan table in NIC.
1445  *
1446  * @param dev
1447  *   Pointer to Ethernet device structure.
1448  *
1449  * @return
1450  *   0 on success and stats is filled,
1451  *   negative error value otherwise.
1452  */
1453 static int hinic_init_mac_addr(struct rte_eth_dev *eth_dev)
1454 {
1455 	struct hinic_nic_dev *nic_dev =
1456 				HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(eth_dev);
1457 	uint8_t addr_bytes[RTE_ETHER_ADDR_LEN];
1458 	u16 func_id = 0;
1459 	int rc = 0;
1460 
1461 	rc = hinic_get_default_mac(nic_dev->hwdev, addr_bytes);
1462 	if (rc)
1463 		return rc;
1464 
1465 	rte_ether_addr_copy((struct rte_ether_addr *)addr_bytes,
1466 		&eth_dev->data->mac_addrs[0]);
1467 	if (rte_is_zero_ether_addr(&eth_dev->data->mac_addrs[0]))
1468 		hinic_gen_random_mac_addr(&eth_dev->data->mac_addrs[0]);
1469 
1470 	func_id = hinic_global_func_id(nic_dev->hwdev);
1471 	rc = hinic_set_mac(nic_dev->hwdev,
1472 			eth_dev->data->mac_addrs[0].addr_bytes,
1473 			0, func_id);
1474 	if (rc && rc != HINIC_PF_SET_VF_ALREADY)
1475 		return rc;
1476 
1477 	rte_ether_addr_copy(&eth_dev->data->mac_addrs[0],
1478 			&nic_dev->default_addr);
1479 
1480 	return 0;
1481 }
1482 
1483 static void hinic_delete_mc_addr_list(struct hinic_nic_dev *nic_dev)
1484 {
1485 	u16 func_id;
1486 	u32 i;
1487 
1488 	func_id = hinic_global_func_id(nic_dev->hwdev);
1489 
1490 	for (i = 0; i < HINIC_MAX_MC_MAC_ADDRS; i++) {
1491 		if (rte_is_zero_ether_addr(&nic_dev->mc_list[i]))
1492 			break;
1493 
1494 		hinic_del_mac(nic_dev->hwdev, nic_dev->mc_list[i].addr_bytes,
1495 			      0, func_id);
1496 		memset(&nic_dev->mc_list[i], 0, sizeof(struct rte_ether_addr));
1497 	}
1498 }
1499 
1500 /**
1501  * Deinit mac_vlan table in NIC.
1502  *
1503  * @param dev
1504  *   Pointer to Ethernet device structure.
1505  *
1506  * @return
1507  *   0 on success and stats is filled,
1508  *   negative error value otherwise.
1509  */
1510 static void hinic_deinit_mac_addr(struct rte_eth_dev *eth_dev)
1511 {
1512 	struct hinic_nic_dev *nic_dev =
1513 				HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(eth_dev);
1514 	u16 func_id = 0;
1515 	int rc;
1516 	int i;
1517 
1518 	func_id = hinic_global_func_id(nic_dev->hwdev);
1519 
1520 	for (i = 0; i < HINIC_MAX_UC_MAC_ADDRS; i++) {
1521 		if (rte_is_zero_ether_addr(&eth_dev->data->mac_addrs[i]))
1522 			continue;
1523 
1524 		rc = hinic_del_mac(nic_dev->hwdev,
1525 				   eth_dev->data->mac_addrs[i].addr_bytes,
1526 				   0, func_id);
1527 		if (rc && rc != HINIC_PF_SET_VF_ALREADY)
1528 			PMD_DRV_LOG(ERR, "Delete mac table failed, dev_name: %s",
1529 				    eth_dev->data->name);
1530 
1531 		memset(&eth_dev->data->mac_addrs[i], 0,
1532 		       sizeof(struct rte_ether_addr));
1533 	}
1534 
1535 	/* delete multicast mac addrs */
1536 	hinic_delete_mc_addr_list(nic_dev);
1537 }
1538 
1539 static int hinic_dev_set_mtu(struct rte_eth_dev *dev, uint16_t mtu)
1540 {
1541 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1542 	uint32_t frame_size;
1543 	int ret = 0;
1544 
1545 	PMD_DRV_LOG(INFO, "Set port mtu, port_id: %d, mtu: %d, max_pkt_len: %d",
1546 			dev->data->port_id, mtu, HINIC_MTU_TO_PKTLEN(mtu));
1547 
1548 	if (mtu < HINIC_MIN_MTU_SIZE || mtu > HINIC_MAX_MTU_SIZE) {
1549 		PMD_DRV_LOG(ERR, "Invalid mtu: %d, must between %d and %d",
1550 				mtu, HINIC_MIN_MTU_SIZE, HINIC_MAX_MTU_SIZE);
1551 		return -EINVAL;
1552 	}
1553 
1554 	ret = hinic_set_port_mtu(nic_dev->hwdev, mtu);
1555 	if (ret) {
1556 		PMD_DRV_LOG(ERR, "Set port mtu failed, ret: %d", ret);
1557 		return ret;
1558 	}
1559 
1560 	/* update max frame size */
1561 	frame_size = HINIC_MTU_TO_PKTLEN(mtu);
1562 	if (frame_size > RTE_ETHER_MAX_LEN)
1563 		dev->data->dev_conf.rxmode.offloads |=
1564 			DEV_RX_OFFLOAD_JUMBO_FRAME;
1565 	else
1566 		dev->data->dev_conf.rxmode.offloads &=
1567 			~DEV_RX_OFFLOAD_JUMBO_FRAME;
1568 
1569 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
1570 	nic_dev->mtu_size = mtu;
1571 
1572 	return ret;
1573 }
1574 
1575 static void hinic_store_vlan_filter(struct hinic_nic_dev *nic_dev,
1576 					u16 vlan_id, bool on)
1577 {
1578 	u32 vid_idx, vid_bit;
1579 
1580 	vid_idx = HINIC_VFTA_IDX(vlan_id);
1581 	vid_bit = HINIC_VFTA_BIT(vlan_id);
1582 
1583 	if (on)
1584 		nic_dev->vfta[vid_idx] |= vid_bit;
1585 	else
1586 		nic_dev->vfta[vid_idx] &= ~vid_bit;
1587 }
1588 
1589 static bool hinic_find_vlan_filter(struct hinic_nic_dev *nic_dev,
1590 				uint16_t vlan_id)
1591 {
1592 	u32 vid_idx, vid_bit;
1593 
1594 	vid_idx = HINIC_VFTA_IDX(vlan_id);
1595 	vid_bit = HINIC_VFTA_BIT(vlan_id);
1596 
1597 	return (nic_dev->vfta[vid_idx] & vid_bit) ? TRUE : FALSE;
1598 }
1599 
1600 /**
1601  * DPDK callback to set vlan filter.
1602  *
1603  * @param dev
1604  *   Pointer to Ethernet device structure.
1605  * @param vlan_id
1606  *   vlan id is used to filter vlan packets
1607  * @param enable
1608  *   enable disable or enable vlan filter function
1609  */
1610 static int hinic_vlan_filter_set(struct rte_eth_dev *dev,
1611 				uint16_t vlan_id, int enable)
1612 {
1613 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1614 	int err = 0;
1615 	u16 func_id;
1616 
1617 	if (vlan_id > RTE_ETHER_MAX_VLAN_ID)
1618 		return -EINVAL;
1619 
1620 	func_id = hinic_global_func_id(nic_dev->hwdev);
1621 
1622 	if (enable) {
1623 		/* If vlanid is already set, just return */
1624 		if (hinic_find_vlan_filter(nic_dev, vlan_id)) {
1625 			PMD_DRV_LOG(INFO, "Vlan %u has been added, device: %s",
1626 				  vlan_id, nic_dev->proc_dev_name);
1627 			return 0;
1628 		}
1629 
1630 		err = hinic_add_remove_vlan(nic_dev->hwdev, vlan_id,
1631 					    func_id, TRUE);
1632 	} else {
1633 		/* If vlanid can't be found, just return */
1634 		if (!hinic_find_vlan_filter(nic_dev, vlan_id)) {
1635 			PMD_DRV_LOG(INFO, "Vlan %u is not in the vlan filter list, device: %s",
1636 				  vlan_id, nic_dev->proc_dev_name);
1637 			return 0;
1638 		}
1639 
1640 		err = hinic_add_remove_vlan(nic_dev->hwdev, vlan_id,
1641 					    func_id, FALSE);
1642 	}
1643 
1644 	if (err) {
1645 		PMD_DRV_LOG(ERR, "%s vlan failed, func_id: %d, vlan_id: %d, err: %d",
1646 		      enable ? "Add" : "Remove", func_id, vlan_id, err);
1647 		return err;
1648 	}
1649 
1650 	hinic_store_vlan_filter(nic_dev, vlan_id, enable);
1651 
1652 	PMD_DRV_LOG(INFO, "%s vlan %u succeed, device: %s",
1653 		  enable ? "Add" : "Remove", vlan_id, nic_dev->proc_dev_name);
1654 	return 0;
1655 }
1656 
1657 /**
1658  * DPDK callback to enable or disable vlan offload.
1659  *
1660  * @param dev
1661  *   Pointer to Ethernet device structure.
1662  * @param mask
1663  *   Definitions used for VLAN setting
1664  */
1665 static int hinic_vlan_offload_set(struct rte_eth_dev *dev, int mask)
1666 {
1667 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1668 	struct rte_eth_rxmode *rxmode = &dev->data->dev_conf.rxmode;
1669 	bool on;
1670 	int err;
1671 
1672 	/* Enable or disable VLAN filter */
1673 	if (mask & ETH_VLAN_FILTER_MASK) {
1674 		on = (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_FILTER) ?
1675 			TRUE : FALSE;
1676 		err = hinic_config_vlan_filter(nic_dev->hwdev, on);
1677 		if (err == HINIC_MGMT_CMD_UNSUPPORTED) {
1678 			PMD_DRV_LOG(WARNING,
1679 				"Current matching version does not support vlan filter configuration, device: %s, port_id: %d",
1680 				  nic_dev->proc_dev_name, dev->data->port_id);
1681 		} else if (err) {
1682 			PMD_DRV_LOG(ERR, "Failed to %s vlan filter, device: %s, port_id: %d, err: %d",
1683 				  on ? "enable" : "disable",
1684 				  nic_dev->proc_dev_name,
1685 				  dev->data->port_id, err);
1686 			return err;
1687 		}
1688 
1689 		PMD_DRV_LOG(INFO, "%s vlan filter succeed, device: %s, port_id: %d",
1690 			  on ? "Enable" : "Disable",
1691 			  nic_dev->proc_dev_name, dev->data->port_id);
1692 	}
1693 
1694 	/* Enable or disable VLAN stripping */
1695 	if (mask & ETH_VLAN_STRIP_MASK) {
1696 		on = (rxmode->offloads & DEV_RX_OFFLOAD_VLAN_STRIP) ?
1697 			TRUE : FALSE;
1698 		err = hinic_set_rx_vlan_offload(nic_dev->hwdev, on);
1699 		if (err) {
1700 			PMD_DRV_LOG(ERR, "Failed to %s vlan strip, device: %s, port_id: %d, err: %d",
1701 				  on ? "enable" : "disable",
1702 				  nic_dev->proc_dev_name,
1703 				  dev->data->port_id, err);
1704 			return err;
1705 		}
1706 
1707 		PMD_DRV_LOG(INFO, "%s vlan strip succeed, device: %s, port_id: %d",
1708 			  on ? "Enable" : "Disable",
1709 			  nic_dev->proc_dev_name, dev->data->port_id);
1710 	}
1711 
1712 	return 0;
1713 }
1714 
1715 static void hinic_remove_all_vlanid(struct rte_eth_dev *eth_dev)
1716 {
1717 	struct hinic_nic_dev *nic_dev =
1718 		HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(eth_dev);
1719 	u16 func_id;
1720 	int i;
1721 
1722 	func_id = hinic_global_func_id(nic_dev->hwdev);
1723 	for (i = 0; i <= RTE_ETHER_MAX_VLAN_ID; i++) {
1724 		/* If can't find it, continue */
1725 		if (!hinic_find_vlan_filter(nic_dev, i))
1726 			continue;
1727 
1728 		(void)hinic_add_remove_vlan(nic_dev->hwdev, i, func_id, FALSE);
1729 		hinic_store_vlan_filter(nic_dev, i, false);
1730 	}
1731 }
1732 
1733 static int hinic_set_dev_allmulticast(struct hinic_nic_dev *nic_dev,
1734 				bool enable)
1735 {
1736 	u32 rx_mode_ctrl;
1737 	int err;
1738 
1739 	err = hinic_mutex_lock(&nic_dev->rx_mode_mutex);
1740 	if (err)
1741 		return err;
1742 
1743 	rx_mode_ctrl = nic_dev->rx_mode_status;
1744 
1745 	if (enable)
1746 		rx_mode_ctrl |= HINIC_RX_MODE_MC_ALL;
1747 	else
1748 		rx_mode_ctrl &= (~HINIC_RX_MODE_MC_ALL);
1749 
1750 	err = hinic_config_rx_mode(nic_dev, rx_mode_ctrl);
1751 
1752 	(void)hinic_mutex_unlock(&nic_dev->rx_mode_mutex);
1753 
1754 	return err;
1755 }
1756 
1757 /**
1758  * DPDK callback to enable allmulticast mode.
1759  *
1760  * @param dev
1761  *   Pointer to Ethernet device structure.
1762  *
1763  * @return
1764  *   0 on success,
1765  *   negative error value otherwise.
1766  */
1767 static int hinic_dev_allmulticast_enable(struct rte_eth_dev *dev)
1768 {
1769 	int ret = HINIC_OK;
1770 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1771 
1772 	ret = hinic_set_dev_allmulticast(nic_dev, true);
1773 	if (ret) {
1774 		PMD_DRV_LOG(ERR, "Enable allmulticast failed, error: %d", ret);
1775 		return ret;
1776 	}
1777 
1778 	PMD_DRV_LOG(INFO, "Enable allmulticast succeed, nic_dev: %s, port_id: %d",
1779 		nic_dev->proc_dev_name, dev->data->port_id);
1780 	return 0;
1781 }
1782 
1783 /**
1784  * DPDK callback to disable allmulticast mode.
1785  *
1786  * @param dev
1787  *   Pointer to Ethernet device structure.
1788  *
1789  * @return
1790  *   0 on success,
1791  *   negative error value otherwise.
1792  */
1793 static int hinic_dev_allmulticast_disable(struct rte_eth_dev *dev)
1794 {
1795 	int ret = HINIC_OK;
1796 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1797 
1798 	ret = hinic_set_dev_allmulticast(nic_dev, false);
1799 	if (ret) {
1800 		PMD_DRV_LOG(ERR, "Disable allmulticast failed, error: %d", ret);
1801 		return ret;
1802 	}
1803 
1804 	PMD_DRV_LOG(INFO, "Disable allmulticast succeed, nic_dev: %s, port_id: %d",
1805 		nic_dev->proc_dev_name, dev->data->port_id);
1806 	return 0;
1807 }
1808 
1809 /**
1810  * DPDK callback to enable promiscuous mode.
1811  *
1812  * @param dev
1813  *   Pointer to Ethernet device structure.
1814  *
1815  * @return
1816  *   0 on success,
1817  *   negative error value otherwise.
1818  */
1819 static int hinic_dev_promiscuous_enable(struct rte_eth_dev *dev)
1820 {
1821 	int rc = HINIC_OK;
1822 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1823 
1824 	PMD_DRV_LOG(INFO, "Enable promiscuous, nic_dev: %s, port_id: %d, promisc: %d",
1825 		    nic_dev->proc_dev_name, dev->data->port_id,
1826 		    dev->data->promiscuous);
1827 
1828 	rc = hinic_set_dev_promiscuous(nic_dev, true);
1829 	if (rc)
1830 		PMD_DRV_LOG(ERR, "Enable promiscuous failed");
1831 
1832 	return rc;
1833 }
1834 
1835 /**
1836  * DPDK callback to disable promiscuous mode.
1837  *
1838  * @param dev
1839  *   Pointer to Ethernet device structure.
1840  *
1841  * @return
1842  *   0 on success,
1843  *   negative error value otherwise.
1844  */
1845 static int hinic_dev_promiscuous_disable(struct rte_eth_dev *dev)
1846 {
1847 	int rc = HINIC_OK;
1848 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1849 
1850 	PMD_DRV_LOG(INFO, "Disable promiscuous, nic_dev: %s, port_id: %d, promisc: %d",
1851 		    nic_dev->proc_dev_name, dev->data->port_id,
1852 		    dev->data->promiscuous);
1853 
1854 	rc = hinic_set_dev_promiscuous(nic_dev, false);
1855 	if (rc)
1856 		PMD_DRV_LOG(ERR, "Disable promiscuous failed");
1857 
1858 	return rc;
1859 }
1860 
1861 static int hinic_flow_ctrl_get(struct rte_eth_dev *dev,
1862 			struct rte_eth_fc_conf *fc_conf)
1863 {
1864 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1865 	struct nic_pause_config nic_pause;
1866 	int err;
1867 
1868 	memset(&nic_pause, 0, sizeof(nic_pause));
1869 
1870 	err = hinic_get_pause_info(nic_dev->hwdev, &nic_pause);
1871 	if (err)
1872 		return err;
1873 
1874 	if (nic_dev->pause_set || !nic_pause.auto_neg) {
1875 		nic_pause.rx_pause = nic_dev->nic_pause.rx_pause;
1876 		nic_pause.tx_pause = nic_dev->nic_pause.tx_pause;
1877 	}
1878 
1879 	fc_conf->autoneg = nic_pause.auto_neg;
1880 
1881 	if (nic_pause.tx_pause && nic_pause.rx_pause)
1882 		fc_conf->mode = RTE_FC_FULL;
1883 	else if (nic_pause.tx_pause)
1884 		fc_conf->mode = RTE_FC_TX_PAUSE;
1885 	else if (nic_pause.rx_pause)
1886 		fc_conf->mode = RTE_FC_RX_PAUSE;
1887 	else
1888 		fc_conf->mode = RTE_FC_NONE;
1889 
1890 	return 0;
1891 }
1892 
1893 static int hinic_flow_ctrl_set(struct rte_eth_dev *dev,
1894 			struct rte_eth_fc_conf *fc_conf)
1895 {
1896 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1897 	struct nic_pause_config nic_pause;
1898 	int err;
1899 
1900 	nic_pause.auto_neg = fc_conf->autoneg;
1901 
1902 	if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) ||
1903 		(fc_conf->mode & RTE_FC_TX_PAUSE))
1904 		nic_pause.tx_pause = true;
1905 	else
1906 		nic_pause.tx_pause = false;
1907 
1908 	if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) ||
1909 		(fc_conf->mode & RTE_FC_RX_PAUSE))
1910 		nic_pause.rx_pause = true;
1911 	else
1912 		nic_pause.rx_pause = false;
1913 
1914 	err = hinic_set_pause_config(nic_dev->hwdev, nic_pause);
1915 	if (err)
1916 		return err;
1917 
1918 	nic_dev->pause_set = true;
1919 	nic_dev->nic_pause.auto_neg = nic_pause.auto_neg;
1920 	nic_dev->nic_pause.rx_pause = nic_pause.rx_pause;
1921 	nic_dev->nic_pause.tx_pause = nic_pause.tx_pause;
1922 
1923 	PMD_DRV_LOG(INFO, "Set pause options, tx: %s, rx: %s, auto: %s\n",
1924 		nic_pause.tx_pause ? "on" : "off",
1925 		nic_pause.rx_pause ? "on" : "off",
1926 		nic_pause.auto_neg ? "on" : "off");
1927 
1928 	return 0;
1929 }
1930 
1931 /**
1932  * DPDK callback to update the RSS hash key and RSS hash type.
1933  *
1934  * @param dev
1935  *   Pointer to Ethernet device structure.
1936  * @param rss_conf
1937  *   RSS configuration data.
1938  *
1939  * @return
1940  *   0 on success, negative error value otherwise.
1941  */
1942 static int hinic_rss_hash_update(struct rte_eth_dev *dev,
1943 			  struct rte_eth_rss_conf *rss_conf)
1944 {
1945 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
1946 	u8 tmpl_idx = nic_dev->rss_tmpl_idx;
1947 	u8 hashkey[HINIC_RSS_KEY_SIZE] = {0};
1948 	u8 prio_tc[HINIC_DCB_UP_MAX] = {0};
1949 	u64 rss_hf = rss_conf->rss_hf;
1950 	struct nic_rss_type rss_type = {0};
1951 	int err = 0;
1952 
1953 	if (!(nic_dev->flags & ETH_MQ_RX_RSS_FLAG)) {
1954 		PMD_DRV_LOG(WARNING, "RSS is not enabled");
1955 		return HINIC_OK;
1956 	}
1957 
1958 	if (rss_conf->rss_key_len > HINIC_RSS_KEY_SIZE) {
1959 		PMD_DRV_LOG(ERR, "Invalid rss key, rss_key_len: %d",
1960 			    rss_conf->rss_key_len);
1961 		return HINIC_ERROR;
1962 	}
1963 
1964 	if (rss_conf->rss_key) {
1965 		memcpy(hashkey, rss_conf->rss_key, rss_conf->rss_key_len);
1966 		err = hinic_rss_set_template_tbl(nic_dev->hwdev, tmpl_idx,
1967 						 hashkey);
1968 		if (err) {
1969 			PMD_DRV_LOG(ERR, "Set rss template table failed");
1970 			goto disable_rss;
1971 		}
1972 	}
1973 
1974 	rss_type.ipv4 = (rss_hf & (ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4)) ? 1 : 0;
1975 	rss_type.tcp_ipv4 = (rss_hf & ETH_RSS_NONFRAG_IPV4_TCP) ? 1 : 0;
1976 	rss_type.ipv6 = (rss_hf & (ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6)) ? 1 : 0;
1977 	rss_type.ipv6_ext = (rss_hf & ETH_RSS_IPV6_EX) ? 1 : 0;
1978 	rss_type.tcp_ipv6 = (rss_hf & ETH_RSS_NONFRAG_IPV6_TCP) ? 1 : 0;
1979 	rss_type.tcp_ipv6_ext = (rss_hf & ETH_RSS_IPV6_TCP_EX) ? 1 : 0;
1980 	rss_type.udp_ipv4 = (rss_hf & ETH_RSS_NONFRAG_IPV4_UDP) ? 1 : 0;
1981 	rss_type.udp_ipv6 = (rss_hf & ETH_RSS_NONFRAG_IPV6_UDP) ? 1 : 0;
1982 
1983 	err = hinic_set_rss_type(nic_dev->hwdev, tmpl_idx, rss_type);
1984 	if (err) {
1985 		PMD_DRV_LOG(ERR, "Set rss type table failed");
1986 		goto disable_rss;
1987 	}
1988 
1989 	return 0;
1990 
1991 disable_rss:
1992 	memset(prio_tc, 0, sizeof(prio_tc));
1993 	(void)hinic_rss_cfg(nic_dev->hwdev, 0, tmpl_idx, 0, prio_tc);
1994 	return err;
1995 }
1996 
1997 /**
1998  * DPDK callback to get the RSS hash configuration.
1999  *
2000  * @param dev
2001  *   Pointer to Ethernet device structure.
2002  * @param rss_conf
2003  *   RSS configuration data.
2004  *
2005  * @return
2006  *   0 on success, negative error value otherwise.
2007  */
2008 static int hinic_rss_conf_get(struct rte_eth_dev *dev,
2009 		       struct rte_eth_rss_conf *rss_conf)
2010 {
2011 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2012 	u8 tmpl_idx = nic_dev->rss_tmpl_idx;
2013 	u8 hashkey[HINIC_RSS_KEY_SIZE] = {0};
2014 	struct nic_rss_type rss_type = {0};
2015 	int err;
2016 
2017 	if (!(nic_dev->flags & ETH_MQ_RX_RSS_FLAG)) {
2018 		PMD_DRV_LOG(WARNING, "RSS is not enabled");
2019 		return HINIC_ERROR;
2020 	}
2021 
2022 	err = hinic_rss_get_template_tbl(nic_dev->hwdev, tmpl_idx, hashkey);
2023 	if (err)
2024 		return err;
2025 
2026 	if (rss_conf->rss_key &&
2027 	    rss_conf->rss_key_len >= HINIC_RSS_KEY_SIZE) {
2028 		memcpy(rss_conf->rss_key, hashkey, sizeof(hashkey));
2029 		rss_conf->rss_key_len = sizeof(hashkey);
2030 	}
2031 
2032 	err = hinic_get_rss_type(nic_dev->hwdev, tmpl_idx, &rss_type);
2033 	if (err)
2034 		return err;
2035 
2036 	rss_conf->rss_hf = 0;
2037 	rss_conf->rss_hf |=  rss_type.ipv4 ?
2038 		(ETH_RSS_IPV4 | ETH_RSS_FRAG_IPV4) : 0;
2039 	rss_conf->rss_hf |=  rss_type.tcp_ipv4 ? ETH_RSS_NONFRAG_IPV4_TCP : 0;
2040 	rss_conf->rss_hf |=  rss_type.ipv6 ?
2041 		(ETH_RSS_IPV6 | ETH_RSS_FRAG_IPV6) : 0;
2042 	rss_conf->rss_hf |=  rss_type.ipv6_ext ? ETH_RSS_IPV6_EX : 0;
2043 	rss_conf->rss_hf |=  rss_type.tcp_ipv6 ? ETH_RSS_NONFRAG_IPV6_TCP : 0;
2044 	rss_conf->rss_hf |=  rss_type.tcp_ipv6_ext ? ETH_RSS_IPV6_TCP_EX : 0;
2045 	rss_conf->rss_hf |=  rss_type.udp_ipv4 ? ETH_RSS_NONFRAG_IPV4_UDP : 0;
2046 	rss_conf->rss_hf |=  rss_type.udp_ipv6 ? ETH_RSS_NONFRAG_IPV6_UDP : 0;
2047 
2048 	return HINIC_OK;
2049 }
2050 
2051 /**
2052  * DPDK callback to update the RSS redirection table.
2053  *
2054  * @param dev
2055  *   Pointer to Ethernet device structure.
2056  * @param reta_conf
2057  *   Pointer to RSS reta configuration data.
2058  * @param reta_size
2059  *   Size of the RETA table.
2060  *
2061  * @return
2062  *   0 on success, negative error value otherwise.
2063  */
2064 static int hinic_rss_indirtbl_update(struct rte_eth_dev *dev,
2065 			      struct rte_eth_rss_reta_entry64 *reta_conf,
2066 			      uint16_t reta_size)
2067 {
2068 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2069 	u8 tmpl_idx = nic_dev->rss_tmpl_idx;
2070 	u8 prio_tc[HINIC_DCB_UP_MAX] = {0};
2071 	u32 indirtbl[NIC_RSS_INDIR_SIZE] = {0};
2072 	int err = 0;
2073 	u16 i = 0;
2074 	u16 idx, shift;
2075 
2076 	if (!(nic_dev->flags & ETH_MQ_RX_RSS_FLAG))
2077 		return HINIC_OK;
2078 
2079 	if (reta_size != NIC_RSS_INDIR_SIZE) {
2080 		PMD_DRV_LOG(ERR, "Invalid reta size, reta_size: %d", reta_size);
2081 		return HINIC_ERROR;
2082 	}
2083 
2084 	err = hinic_rss_get_indir_tbl(nic_dev->hwdev, tmpl_idx, indirtbl);
2085 	if (err)
2086 		return err;
2087 
2088 	/* update rss indir_tbl */
2089 	for (i = 0; i < reta_size; i++) {
2090 		idx = i / RTE_RETA_GROUP_SIZE;
2091 		shift = i % RTE_RETA_GROUP_SIZE;
2092 
2093 		if (reta_conf[idx].reta[shift] >= nic_dev->num_rq) {
2094 			PMD_DRV_LOG(ERR, "Invalid reta entry, indirtbl[%d]: %d "
2095 				"exceeds the maximum rxq num: %d", i,
2096 				reta_conf[idx].reta[shift], nic_dev->num_rq);
2097 			return -EINVAL;
2098 		}
2099 
2100 		if (reta_conf[idx].mask & (1ULL << shift))
2101 			indirtbl[i] = reta_conf[idx].reta[shift];
2102 	}
2103 
2104 	err = hinic_rss_set_indir_tbl(nic_dev->hwdev, tmpl_idx, indirtbl);
2105 	if (err)
2106 		goto disable_rss;
2107 
2108 	nic_dev->rss_indir_flag = true;
2109 
2110 	return 0;
2111 
2112 disable_rss:
2113 	memset(prio_tc, 0, sizeof(prio_tc));
2114 	(void)hinic_rss_cfg(nic_dev->hwdev, 0, tmpl_idx, 0, prio_tc);
2115 
2116 	return HINIC_ERROR;
2117 }
2118 
2119 /**
2120  * DPDK callback to get the RSS indirection table.
2121  *
2122  * @param dev
2123  *   Pointer to Ethernet device structure.
2124  * @param reta_conf
2125  *   Pointer to RSS reta configuration data.
2126  * @param reta_size
2127  *   Size of the RETA table.
2128  *
2129  * @return
2130  *   0 on success, negative error value otherwise.
2131  */
2132 static int hinic_rss_indirtbl_query(struct rte_eth_dev *dev,
2133 			     struct rte_eth_rss_reta_entry64 *reta_conf,
2134 			     uint16_t reta_size)
2135 {
2136 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2137 	u8 tmpl_idx = nic_dev->rss_tmpl_idx;
2138 	int err = 0;
2139 	u32 indirtbl[NIC_RSS_INDIR_SIZE] = {0};
2140 	u16 idx, shift;
2141 	u16 i = 0;
2142 
2143 	if (reta_size != NIC_RSS_INDIR_SIZE) {
2144 		PMD_DRV_LOG(ERR, "Invalid reta size, reta_size: %d", reta_size);
2145 		return HINIC_ERROR;
2146 	}
2147 
2148 	err = hinic_rss_get_indir_tbl(nic_dev->hwdev, tmpl_idx, indirtbl);
2149 	if (err) {
2150 		PMD_DRV_LOG(ERR, "Get rss indirect table failed, error: %d",
2151 			    err);
2152 		return err;
2153 	}
2154 
2155 	for (i = 0; i < reta_size; i++) {
2156 		idx = i / RTE_RETA_GROUP_SIZE;
2157 		shift = i % RTE_RETA_GROUP_SIZE;
2158 		if (reta_conf[idx].mask & (1ULL << shift))
2159 			reta_conf[idx].reta[shift] = (uint16_t)indirtbl[i];
2160 	}
2161 
2162 	return HINIC_OK;
2163 }
2164 
2165 /**
2166  * DPDK callback to get extended device statistics.
2167  *
2168  * @param dev
2169  *   Pointer to Ethernet device.
2170  * @param xstats
2171  *   Pointer to rte extended stats table.
2172  * @param n
2173  *   The size of the stats table.
2174  *
2175  * @return
2176  *   Number of extended stats on success and stats is filled,
2177  *   negative error value otherwise.
2178  */
2179 static int hinic_dev_xstats_get(struct rte_eth_dev *dev,
2180 			 struct rte_eth_xstat *xstats,
2181 			 unsigned int n)
2182 {
2183 	u16 qid = 0;
2184 	u32 i;
2185 	int err, count;
2186 	struct hinic_nic_dev *nic_dev;
2187 	struct hinic_phy_port_stats port_stats;
2188 	struct hinic_vport_stats vport_stats;
2189 	struct hinic_rxq	*rxq = NULL;
2190 	struct hinic_rxq_stats rxq_stats;
2191 	struct hinic_txq	*txq = NULL;
2192 	struct hinic_txq_stats txq_stats;
2193 
2194 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2195 	count = hinic_xstats_calc_num(nic_dev);
2196 	if ((int)n < count)
2197 		return count;
2198 
2199 	count = 0;
2200 
2201 	/* Get stats from hinic_rxq_stats */
2202 	for (qid = 0; qid < nic_dev->num_rq; qid++) {
2203 		rxq = nic_dev->rxqs[qid];
2204 		hinic_rxq_get_stats(rxq, &rxq_stats);
2205 
2206 		for (i = 0; i < HINIC_RXQ_XSTATS_NUM; i++) {
2207 			xstats[count].value =
2208 				*(uint64_t *)(((char *)&rxq_stats) +
2209 				hinic_rxq_stats_strings[i].offset);
2210 			xstats[count].id = count;
2211 			count++;
2212 		}
2213 	}
2214 
2215 	/* Get stats from hinic_txq_stats */
2216 	for (qid = 0; qid < nic_dev->num_sq; qid++) {
2217 		txq = nic_dev->txqs[qid];
2218 		hinic_txq_get_stats(txq, &txq_stats);
2219 
2220 		for (i = 0; i < HINIC_TXQ_XSTATS_NUM; i++) {
2221 			xstats[count].value =
2222 				*(uint64_t *)(((char *)&txq_stats) +
2223 				hinic_txq_stats_strings[i].offset);
2224 			xstats[count].id = count;
2225 			count++;
2226 		}
2227 	}
2228 
2229 	/* Get stats from hinic_vport_stats */
2230 	err = hinic_get_vport_stats(nic_dev->hwdev, &vport_stats);
2231 	if (err)
2232 		return err;
2233 
2234 	for (i = 0; i < HINIC_VPORT_XSTATS_NUM; i++) {
2235 		xstats[count].value =
2236 			*(uint64_t *)(((char *)&vport_stats) +
2237 			hinic_vport_stats_strings[i].offset);
2238 		xstats[count].id = count;
2239 		count++;
2240 	}
2241 
2242 	if (HINIC_IS_VF(nic_dev->hwdev))
2243 		return count;
2244 
2245 	/* Get stats from hinic_phy_port_stats */
2246 	err = hinic_get_phy_port_stats(nic_dev->hwdev, &port_stats);
2247 	if (err)
2248 		return err;
2249 
2250 	for (i = 0; i < HINIC_PHYPORT_XSTATS_NUM; i++) {
2251 		xstats[count].value = *(uint64_t *)(((char *)&port_stats) +
2252 				hinic_phyport_stats_strings[i].offset);
2253 		xstats[count].id = count;
2254 		count++;
2255 	}
2256 
2257 	return count;
2258 }
2259 
2260 static void hinic_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
2261 				struct rte_eth_rxq_info *qinfo)
2262 {
2263 	struct hinic_rxq  *rxq = dev->data->rx_queues[queue_id];
2264 
2265 	qinfo->mp = rxq->mb_pool;
2266 	qinfo->nb_desc = rxq->q_depth;
2267 }
2268 
2269 static void hinic_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
2270 				struct rte_eth_txq_info *qinfo)
2271 {
2272 	struct hinic_txq  *txq = dev->data->tx_queues[queue_id];
2273 
2274 	qinfo->nb_desc = txq->q_depth;
2275 }
2276 
2277 /**
2278  * DPDK callback to retrieve names of extended device statistics
2279  *
2280  * @param dev
2281  *   Pointer to Ethernet device structure.
2282  * @param xstats_names
2283  *   Buffer to insert names into.
2284  *
2285  * @return
2286  *   Number of xstats names.
2287  */
2288 static int hinic_dev_xstats_get_names(struct rte_eth_dev *dev,
2289 			       struct rte_eth_xstat_name *xstats_names,
2290 			       __rte_unused unsigned int limit)
2291 {
2292 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2293 	int count = 0;
2294 	u16 i = 0, q_num;
2295 
2296 	if (xstats_names == NULL)
2297 		return hinic_xstats_calc_num(nic_dev);
2298 
2299 	/* get pmd rxq stats */
2300 	for (q_num = 0; q_num < nic_dev->num_rq; q_num++) {
2301 		for (i = 0; i < HINIC_RXQ_XSTATS_NUM; i++) {
2302 			snprintf(xstats_names[count].name,
2303 				 sizeof(xstats_names[count].name),
2304 				 "rxq%d_%s_pmd",
2305 				 q_num, hinic_rxq_stats_strings[i].name);
2306 			count++;
2307 		}
2308 	}
2309 
2310 	/* get pmd txq stats */
2311 	for (q_num = 0; q_num < nic_dev->num_sq; q_num++) {
2312 		for (i = 0; i < HINIC_TXQ_XSTATS_NUM; i++) {
2313 			snprintf(xstats_names[count].name,
2314 				 sizeof(xstats_names[count].name),
2315 				 "txq%d_%s_pmd",
2316 				 q_num, hinic_txq_stats_strings[i].name);
2317 			count++;
2318 		}
2319 	}
2320 
2321 	/* get vport stats */
2322 	for (i = 0; i < HINIC_VPORT_XSTATS_NUM; i++) {
2323 		snprintf(xstats_names[count].name,
2324 			 sizeof(xstats_names[count].name),
2325 			 "%s", hinic_vport_stats_strings[i].name);
2326 		count++;
2327 	}
2328 
2329 	if (HINIC_IS_VF(nic_dev->hwdev))
2330 		return count;
2331 
2332 	/* get phy port stats */
2333 	for (i = 0; i < HINIC_PHYPORT_XSTATS_NUM; i++) {
2334 		snprintf(xstats_names[count].name,
2335 			 sizeof(xstats_names[count].name),
2336 			 "%s", hinic_phyport_stats_strings[i].name);
2337 		count++;
2338 	}
2339 
2340 	return count;
2341 }
2342 
2343 /**
2344  *  DPDK callback to set mac address
2345  *
2346  * @param dev
2347  *   Pointer to Ethernet device structure.
2348  * @param addr
2349  *   Pointer to mac address
2350  * @return
2351  *   0 on success, negative error value otherwise.
2352  */
2353 static int hinic_set_mac_addr(struct rte_eth_dev *dev,
2354 			      struct rte_ether_addr *addr)
2355 {
2356 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2357 	u16 func_id;
2358 	int err;
2359 
2360 	func_id = hinic_global_func_id(nic_dev->hwdev);
2361 	err = hinic_update_mac(nic_dev->hwdev, nic_dev->default_addr.addr_bytes,
2362 			       addr->addr_bytes, 0, func_id);
2363 	if (err)
2364 		return err;
2365 
2366 	rte_ether_addr_copy(addr, &nic_dev->default_addr);
2367 
2368 	PMD_DRV_LOG(INFO, "Set new mac address %02x:%02x:%02x:%02x:%02x:%02x",
2369 		    addr->addr_bytes[0], addr->addr_bytes[1],
2370 		    addr->addr_bytes[2], addr->addr_bytes[3],
2371 		    addr->addr_bytes[4], addr->addr_bytes[5]);
2372 
2373 	return 0;
2374 }
2375 
2376 /**
2377  * DPDK callback to remove a MAC address.
2378  *
2379  * @param dev
2380  *   Pointer to Ethernet device structure.
2381  * @param index
2382  *   MAC address index, should less than 128.
2383  */
2384 static void hinic_mac_addr_remove(struct rte_eth_dev *dev, uint32_t index)
2385 {
2386 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2387 	u16 func_id;
2388 	int ret;
2389 
2390 	if (index >= HINIC_MAX_UC_MAC_ADDRS) {
2391 		PMD_DRV_LOG(INFO, "Remove mac index(%u) is out of range",
2392 			    index);
2393 		return;
2394 	}
2395 
2396 	func_id = hinic_global_func_id(nic_dev->hwdev);
2397 	ret = hinic_del_mac(nic_dev->hwdev,
2398 			    dev->data->mac_addrs[index].addr_bytes, 0, func_id);
2399 	if (ret)
2400 		return;
2401 
2402 	memset(&dev->data->mac_addrs[index], 0, sizeof(struct rte_ether_addr));
2403 }
2404 
2405 /**
2406  * DPDK callback to add a MAC address.
2407  *
2408  * @param dev
2409  *   Pointer to Ethernet device structure.
2410  * @param mac_addr
2411  *   Pointer to MAC address
2412  * @param index
2413  *   MAC address index, should less than 128.
2414  * @param vmdq
2415  *   VMDq pool index(not used).
2416  *
2417  * @return
2418  *   0 on success, negative error value otherwise.
2419  */
2420 static int hinic_mac_addr_add(struct rte_eth_dev *dev,
2421 			      struct rte_ether_addr *mac_addr, uint32_t index,
2422 			      __rte_unused uint32_t vmdq)
2423 {
2424 	struct hinic_nic_dev  *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2425 	unsigned int i;
2426 	u16 func_id;
2427 	int ret;
2428 
2429 	if (index >= HINIC_MAX_UC_MAC_ADDRS) {
2430 		PMD_DRV_LOG(INFO, "Add mac index(%u) is out of range", index);
2431 		return -EINVAL;
2432 	}
2433 
2434 	/* First, make sure this address isn't already configured. */
2435 	for (i = 0; (i != HINIC_MAX_UC_MAC_ADDRS); ++i) {
2436 		/* Skip this index, it's going to be reconfigured. */
2437 		if (i == index)
2438 			continue;
2439 
2440 		if (memcmp(&dev->data->mac_addrs[i],
2441 			mac_addr, sizeof(*mac_addr)))
2442 			continue;
2443 
2444 		PMD_DRV_LOG(INFO, "MAC address already configured");
2445 		return -EADDRINUSE;
2446 	}
2447 
2448 	func_id = hinic_global_func_id(nic_dev->hwdev);
2449 	ret = hinic_set_mac(nic_dev->hwdev, mac_addr->addr_bytes, 0, func_id);
2450 	if (ret)
2451 		return ret;
2452 
2453 	dev->data->mac_addrs[index] = *mac_addr;
2454 	return 0;
2455 }
2456 
2457 /**
2458  *  DPDK callback to set multicast mac address
2459  *
2460  * @param dev
2461  *   Pointer to Ethernet device structure.
2462  * @param mc_addr_set
2463  *   Pointer to multicast mac address
2464  * @param nb_mc_addr
2465  *   mc addr count
2466  * @return
2467  *   0 on success, negative error value otherwise.
2468  */
2469 static int hinic_set_mc_addr_list(struct rte_eth_dev *dev,
2470 				  struct rte_ether_addr *mc_addr_set,
2471 				  uint32_t nb_mc_addr)
2472 {
2473 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2474 	u16 func_id;
2475 	int ret;
2476 	u32 i;
2477 
2478 	func_id = hinic_global_func_id(nic_dev->hwdev);
2479 
2480 	/* delete old multi_cast addrs firstly */
2481 	hinic_delete_mc_addr_list(nic_dev);
2482 
2483 	if (nb_mc_addr > HINIC_MAX_MC_MAC_ADDRS)
2484 		goto allmulti;
2485 
2486 	for (i = 0; i < nb_mc_addr; i++) {
2487 		ret = hinic_set_mac(nic_dev->hwdev, mc_addr_set[i].addr_bytes,
2488 				    0, func_id);
2489 		/* if add mc addr failed, set all multi_cast */
2490 		if (ret) {
2491 			hinic_delete_mc_addr_list(nic_dev);
2492 			goto allmulti;
2493 		}
2494 
2495 		rte_ether_addr_copy(&mc_addr_set[i], &nic_dev->mc_list[i]);
2496 	}
2497 
2498 	return 0;
2499 
2500 allmulti:
2501 	hinic_dev_allmulticast_enable(dev);
2502 
2503 	return 0;
2504 }
2505 
2506 /**
2507  * DPDK callback to manage filter control operations
2508  *
2509  * @param dev
2510  *   Pointer to Ethernet device structure.
2511  * @param filter_type
2512  *   Filter type, which just supports generic type.
2513  * @param filter_op
2514  *   Filter operation to perform.
2515  * @param arg
2516  *   Pointer to operation-specific structure.
2517  *
2518  * @return
2519  *   0 on success, negative error value otherwise.
2520  */
2521 static int hinic_dev_filter_ctrl(struct rte_eth_dev *dev,
2522 		     enum rte_filter_type filter_type,
2523 		     enum rte_filter_op filter_op,
2524 		     void *arg)
2525 {
2526 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2527 	int func_id = hinic_global_func_id(nic_dev->hwdev);
2528 
2529 	switch (filter_type) {
2530 	case RTE_ETH_FILTER_GENERIC:
2531 		if (filter_op != RTE_ETH_FILTER_GET)
2532 			return -EINVAL;
2533 		*(const void **)arg = &hinic_flow_ops;
2534 		break;
2535 	default:
2536 		PMD_DRV_LOG(INFO, "Filter type (%d) not supported",
2537 			filter_type);
2538 		return -EINVAL;
2539 	}
2540 
2541 	PMD_DRV_LOG(INFO, "Set filter_ctrl succeed, func_id: 0x%x, filter_type: 0x%x,"
2542 			"filter_op: 0x%x.", func_id, filter_type, filter_op);
2543 	return 0;
2544 }
2545 
2546 static int hinic_set_default_pause_feature(struct hinic_nic_dev *nic_dev)
2547 {
2548 	struct nic_pause_config pause_config = {0};
2549 	int err;
2550 
2551 	pause_config.auto_neg = 0;
2552 	pause_config.rx_pause = HINIC_DEFAUT_PAUSE_CONFIG;
2553 	pause_config.tx_pause = HINIC_DEFAUT_PAUSE_CONFIG;
2554 
2555 	err = hinic_set_pause_config(nic_dev->hwdev, pause_config);
2556 	if (err)
2557 		return err;
2558 
2559 	nic_dev->pause_set = true;
2560 	nic_dev->nic_pause.auto_neg = pause_config.auto_neg;
2561 	nic_dev->nic_pause.rx_pause = pause_config.rx_pause;
2562 	nic_dev->nic_pause.tx_pause = pause_config.tx_pause;
2563 
2564 	return 0;
2565 }
2566 
2567 static int hinic_set_default_dcb_feature(struct hinic_nic_dev *nic_dev)
2568 {
2569 	u8 up_tc[HINIC_DCB_UP_MAX] = {0};
2570 	u8 up_pgid[HINIC_DCB_UP_MAX] = {0};
2571 	u8 up_bw[HINIC_DCB_UP_MAX] = {0};
2572 	u8 pg_bw[HINIC_DCB_UP_MAX] = {0};
2573 	u8 up_strict[HINIC_DCB_UP_MAX] = {0};
2574 	int i = 0;
2575 
2576 	pg_bw[0] = 100;
2577 	for (i = 0; i < HINIC_DCB_UP_MAX; i++)
2578 		up_bw[i] = 100;
2579 
2580 	return hinic_dcb_set_ets(nic_dev->hwdev, up_tc, pg_bw,
2581 					up_pgid, up_bw, up_strict);
2582 }
2583 
2584 static int hinic_init_default_cos(struct hinic_nic_dev *nic_dev)
2585 {
2586 	u8 cos_id = 0;
2587 	int err;
2588 
2589 	if (!HINIC_IS_VF(nic_dev->hwdev)) {
2590 		nic_dev->default_cos =
2591 				(hinic_global_func_id(nic_dev->hwdev) +
2592 						DEFAULT_BASE_COS) % NR_MAX_COS;
2593 	} else {
2594 		err = hinic_vf_get_default_cos(nic_dev->hwdev, &cos_id);
2595 		if (err) {
2596 			PMD_DRV_LOG(ERR, "Get VF default cos failed, err: %d",
2597 					err);
2598 			return HINIC_ERROR;
2599 		}
2600 
2601 		nic_dev->default_cos = cos_id;
2602 	}
2603 
2604 	return 0;
2605 }
2606 
2607 static int hinic_set_default_hw_feature(struct hinic_nic_dev *nic_dev)
2608 {
2609 	int err;
2610 
2611 	err = hinic_init_default_cos(nic_dev);
2612 	if (err)
2613 		return err;
2614 
2615 	if (hinic_func_type(nic_dev->hwdev) == TYPE_VF)
2616 		return 0;
2617 
2618 	/* Restore DCB configure to default status */
2619 	err = hinic_set_default_dcb_feature(nic_dev);
2620 	if (err)
2621 		return err;
2622 
2623 	/* Set pause enable, and up will disable pfc. */
2624 	err = hinic_set_default_pause_feature(nic_dev);
2625 	if (err)
2626 		return err;
2627 
2628 	err = hinic_reset_port_link_cfg(nic_dev->hwdev);
2629 	if (err)
2630 		return err;
2631 
2632 	err = hinic_set_link_status_follow(nic_dev->hwdev,
2633 					   HINIC_LINK_FOLLOW_PORT);
2634 	if (err == HINIC_MGMT_CMD_UNSUPPORTED)
2635 		PMD_DRV_LOG(WARNING, "Don't support to set link status follow phy port status");
2636 	else if (err)
2637 		return err;
2638 
2639 	return hinic_set_anti_attack(nic_dev->hwdev, true);
2640 }
2641 
2642 static int32_t hinic_card_workmode_check(struct hinic_nic_dev *nic_dev)
2643 {
2644 	struct hinic_board_info info = { 0 };
2645 	int rc;
2646 
2647 	if (hinic_func_type(nic_dev->hwdev) == TYPE_VF)
2648 		return 0;
2649 
2650 	rc = hinic_get_board_info(nic_dev->hwdev, &info);
2651 	if (rc)
2652 		return rc;
2653 
2654 	return (info.service_mode == HINIC_SERVICE_MODE_NIC ? HINIC_OK :
2655 						HINIC_ERROR);
2656 }
2657 
2658 static int hinic_copy_mempool_init(struct hinic_nic_dev *nic_dev)
2659 {
2660 	nic_dev->cpy_mpool = rte_mempool_lookup(nic_dev->proc_dev_name);
2661 	if (nic_dev->cpy_mpool == NULL) {
2662 		nic_dev->cpy_mpool =
2663 		rte_pktmbuf_pool_create(nic_dev->proc_dev_name,
2664 					HINIC_COPY_MEMPOOL_DEPTH,
2665 					0, 0,
2666 					HINIC_COPY_MBUF_SIZE,
2667 					rte_socket_id());
2668 		if (!nic_dev->cpy_mpool) {
2669 			PMD_DRV_LOG(ERR, "Create copy mempool failed, errno: %d, dev_name: %s",
2670 				    rte_errno, nic_dev->proc_dev_name);
2671 			return -ENOMEM;
2672 		}
2673 	}
2674 
2675 	return 0;
2676 }
2677 
2678 static void hinic_copy_mempool_uninit(struct hinic_nic_dev *nic_dev)
2679 {
2680 	if (nic_dev->cpy_mpool != NULL)
2681 		rte_mempool_free(nic_dev->cpy_mpool);
2682 }
2683 
2684 static int hinic_init_sw_rxtxqs(struct hinic_nic_dev *nic_dev)
2685 {
2686 	u32 txq_size;
2687 	u32 rxq_size;
2688 
2689 	/* allocate software txq array */
2690 	txq_size = nic_dev->nic_cap.max_sqs * sizeof(*nic_dev->txqs);
2691 	nic_dev->txqs = kzalloc_aligned(txq_size, GFP_KERNEL);
2692 	if (!nic_dev->txqs) {
2693 		PMD_DRV_LOG(ERR, "Allocate txqs failed");
2694 		return -ENOMEM;
2695 	}
2696 
2697 	/* allocate software rxq array */
2698 	rxq_size = nic_dev->nic_cap.max_rqs * sizeof(*nic_dev->rxqs);
2699 	nic_dev->rxqs = kzalloc_aligned(rxq_size, GFP_KERNEL);
2700 	if (!nic_dev->rxqs) {
2701 		/* free txqs */
2702 		kfree(nic_dev->txqs);
2703 		nic_dev->txqs = NULL;
2704 
2705 		PMD_DRV_LOG(ERR, "Allocate rxqs failed");
2706 		return -ENOMEM;
2707 	}
2708 
2709 	return HINIC_OK;
2710 }
2711 
2712 static void hinic_deinit_sw_rxtxqs(struct hinic_nic_dev *nic_dev)
2713 {
2714 	kfree(nic_dev->txqs);
2715 	nic_dev->txqs = NULL;
2716 
2717 	kfree(nic_dev->rxqs);
2718 	nic_dev->rxqs = NULL;
2719 }
2720 
2721 static int hinic_nic_dev_create(struct rte_eth_dev *eth_dev)
2722 {
2723 	struct hinic_nic_dev *nic_dev =
2724 				HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(eth_dev);
2725 	int rc;
2726 
2727 	nic_dev->hwdev = rte_zmalloc("hinic_hwdev", sizeof(*nic_dev->hwdev),
2728 				     RTE_CACHE_LINE_SIZE);
2729 	if (!nic_dev->hwdev) {
2730 		PMD_DRV_LOG(ERR, "Allocate hinic hwdev memory failed, dev_name: %s",
2731 			    eth_dev->data->name);
2732 		return -ENOMEM;
2733 	}
2734 	nic_dev->hwdev->pcidev_hdl = RTE_ETH_DEV_TO_PCI(eth_dev);
2735 
2736 	/* init osdep*/
2737 	rc = hinic_osdep_init(nic_dev->hwdev);
2738 	if (rc) {
2739 		PMD_DRV_LOG(ERR, "Initialize os_dep failed, dev_name: %s",
2740 			    eth_dev->data->name);
2741 		goto init_osdep_fail;
2742 	}
2743 
2744 	/* init_hwif */
2745 	rc = hinic_hwif_res_init(nic_dev->hwdev);
2746 	if (rc) {
2747 		PMD_DRV_LOG(ERR, "Initialize hwif failed, dev_name: %s",
2748 			    eth_dev->data->name);
2749 		goto init_hwif_fail;
2750 	}
2751 
2752 	/* init_cfg_mgmt */
2753 	rc = init_cfg_mgmt(nic_dev->hwdev);
2754 	if (rc) {
2755 		PMD_DRV_LOG(ERR, "Initialize cfg_mgmt failed, dev_name: %s",
2756 			    eth_dev->data->name);
2757 		goto init_cfgmgnt_fail;
2758 	}
2759 
2760 	/* init_aeqs */
2761 	rc = hinic_comm_aeqs_init(nic_dev->hwdev);
2762 	if (rc) {
2763 		PMD_DRV_LOG(ERR, "Initialize aeqs failed, dev_name: %s",
2764 			    eth_dev->data->name);
2765 		goto init_aeqs_fail;
2766 	}
2767 
2768 	/* init_pf_to_mgnt */
2769 	rc = hinic_comm_pf_to_mgmt_init(nic_dev->hwdev);
2770 	if (rc) {
2771 		PMD_DRV_LOG(ERR, "Initialize pf_to_mgmt failed, dev_name: %s",
2772 			    eth_dev->data->name);
2773 		goto init_pf_to_mgmt_fail;
2774 	}
2775 
2776 	/* init mailbox */
2777 	rc = hinic_comm_func_to_func_init(nic_dev->hwdev);
2778 	if (rc) {
2779 		PMD_DRV_LOG(ERR, "Initialize func_to_func failed, dev_name: %s",
2780 			    eth_dev->data->name);
2781 		goto init_func_to_func_fail;
2782 	}
2783 
2784 	rc = hinic_card_workmode_check(nic_dev);
2785 	if (rc) {
2786 		PMD_DRV_LOG(ERR, "Check card workmode failed, dev_name: %s",
2787 			    eth_dev->data->name);
2788 		goto workmode_check_fail;
2789 	}
2790 
2791 	/* do l2nic reset to make chip clear */
2792 	rc = hinic_l2nic_reset(nic_dev->hwdev);
2793 	if (rc) {
2794 		PMD_DRV_LOG(ERR, "Do l2nic reset failed, dev_name: %s",
2795 			    eth_dev->data->name);
2796 		goto l2nic_reset_fail;
2797 	}
2798 
2799 	/* init dma and aeq msix attribute table */
2800 	(void)hinic_init_attr_table(nic_dev->hwdev);
2801 
2802 	/* init_cmdqs */
2803 	rc = hinic_comm_cmdqs_init(nic_dev->hwdev);
2804 	if (rc) {
2805 		PMD_DRV_LOG(ERR, "Initialize cmdq failed, dev_name: %s",
2806 			    eth_dev->data->name);
2807 		goto init_cmdq_fail;
2808 	}
2809 
2810 	/* set hardware state active */
2811 	rc = hinic_activate_hwdev_state(nic_dev->hwdev);
2812 	if (rc) {
2813 		PMD_DRV_LOG(ERR, "Initialize resources state failed, dev_name: %s",
2814 			    eth_dev->data->name);
2815 		goto init_resources_state_fail;
2816 	}
2817 
2818 	/* init_capability */
2819 	rc = hinic_init_capability(nic_dev->hwdev);
2820 	if (rc) {
2821 		PMD_DRV_LOG(ERR, "Initialize capability failed, dev_name: %s",
2822 			    eth_dev->data->name);
2823 		goto init_cap_fail;
2824 	}
2825 
2826 	/* get nic capability */
2827 	if (!hinic_support_nic(nic_dev->hwdev, &nic_dev->nic_cap)) {
2828 		PMD_DRV_LOG(ERR, "Hw doesn't support nic, dev_name: %s",
2829 			    eth_dev->data->name);
2830 		rc = -EINVAL;
2831 		goto nic_check_fail;
2832 	}
2833 
2834 	/* init root cla and function table */
2835 	rc = hinic_init_nicio(nic_dev->hwdev);
2836 	if (rc) {
2837 		PMD_DRV_LOG(ERR, "Initialize nic_io failed, dev_name: %s",
2838 			    eth_dev->data->name);
2839 		goto init_nicio_fail;
2840 	}
2841 
2842 	/* init_software_txrxq */
2843 	rc = hinic_init_sw_rxtxqs(nic_dev);
2844 	if (rc) {
2845 		PMD_DRV_LOG(ERR, "Initialize sw_rxtxqs failed, dev_name: %s",
2846 			    eth_dev->data->name);
2847 		goto init_sw_rxtxqs_fail;
2848 	}
2849 
2850 	rc = hinic_copy_mempool_init(nic_dev);
2851 	if (rc) {
2852 		PMD_DRV_LOG(ERR, "Create copy mempool failed, dev_name: %s",
2853 			 eth_dev->data->name);
2854 		goto init_mpool_fail;
2855 	}
2856 
2857 	/* set hardware feature to default status */
2858 	rc = hinic_set_default_hw_feature(nic_dev);
2859 	if (rc) {
2860 		PMD_DRV_LOG(ERR, "Initialize hardware default features failed, dev_name: %s",
2861 			    eth_dev->data->name);
2862 		goto set_default_hw_feature_fail;
2863 	}
2864 
2865 	return 0;
2866 
2867 set_default_hw_feature_fail:
2868 	hinic_copy_mempool_uninit(nic_dev);
2869 
2870 init_mpool_fail:
2871 	hinic_deinit_sw_rxtxqs(nic_dev);
2872 
2873 init_sw_rxtxqs_fail:
2874 	hinic_deinit_nicio(nic_dev->hwdev);
2875 
2876 nic_check_fail:
2877 init_nicio_fail:
2878 init_cap_fail:
2879 	hinic_deactivate_hwdev_state(nic_dev->hwdev);
2880 
2881 init_resources_state_fail:
2882 	hinic_comm_cmdqs_free(nic_dev->hwdev);
2883 
2884 init_cmdq_fail:
2885 l2nic_reset_fail:
2886 workmode_check_fail:
2887 	hinic_comm_func_to_func_free(nic_dev->hwdev);
2888 
2889 init_func_to_func_fail:
2890 	hinic_comm_pf_to_mgmt_free(nic_dev->hwdev);
2891 
2892 init_pf_to_mgmt_fail:
2893 	hinic_comm_aeqs_free(nic_dev->hwdev);
2894 
2895 init_aeqs_fail:
2896 	free_cfg_mgmt(nic_dev->hwdev);
2897 
2898 init_cfgmgnt_fail:
2899 	hinic_hwif_res_free(nic_dev->hwdev);
2900 
2901 init_hwif_fail:
2902 	hinic_osdep_deinit(nic_dev->hwdev);
2903 
2904 init_osdep_fail:
2905 	rte_free(nic_dev->hwdev);
2906 	nic_dev->hwdev = NULL;
2907 
2908 	return rc;
2909 }
2910 
2911 static void hinic_nic_dev_destroy(struct rte_eth_dev *eth_dev)
2912 {
2913 	struct hinic_nic_dev *nic_dev =
2914 			HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(eth_dev);
2915 
2916 	(void)hinic_set_link_status_follow(nic_dev->hwdev,
2917 					   HINIC_LINK_FOLLOW_DEFAULT);
2918 	hinic_copy_mempool_uninit(nic_dev);
2919 	hinic_deinit_sw_rxtxqs(nic_dev);
2920 	hinic_deinit_nicio(nic_dev->hwdev);
2921 	hinic_deactivate_hwdev_state(nic_dev->hwdev);
2922 	hinic_comm_cmdqs_free(nic_dev->hwdev);
2923 	hinic_comm_func_to_func_free(nic_dev->hwdev);
2924 	hinic_comm_pf_to_mgmt_free(nic_dev->hwdev);
2925 	hinic_comm_aeqs_free(nic_dev->hwdev);
2926 	free_cfg_mgmt(nic_dev->hwdev);
2927 	hinic_hwif_res_free(nic_dev->hwdev);
2928 	hinic_osdep_deinit(nic_dev->hwdev);
2929 	rte_free(nic_dev->hwdev);
2930 	nic_dev->hwdev = NULL;
2931 }
2932 
2933 /**
2934  * DPDK callback to close the device.
2935  *
2936  * @param dev
2937  *   Pointer to Ethernet device structure.
2938  */
2939 static void hinic_dev_close(struct rte_eth_dev *dev)
2940 {
2941 	struct hinic_nic_dev *nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
2942 
2943 	if (rte_bit_relaxed_test_and_set32(HINIC_DEV_CLOSE,
2944 					   &nic_dev->dev_status)) {
2945 		PMD_DRV_LOG(WARNING, "Device %s already closed",
2946 			    dev->data->name);
2947 		return;
2948 	}
2949 
2950 	/* stop device first */
2951 	hinic_dev_stop(dev);
2952 
2953 	/* rx_cqe, rx_info */
2954 	hinic_free_all_rx_resources(dev);
2955 
2956 	/* tx_info */
2957 	hinic_free_all_tx_resources(dev);
2958 
2959 	/* free wq, pi_dma_addr */
2960 	hinic_free_all_rq(nic_dev);
2961 
2962 	/* free wq, db_addr */
2963 	hinic_free_all_sq(nic_dev);
2964 
2965 	/* deinit mac vlan tbl */
2966 	hinic_deinit_mac_addr(dev);
2967 	hinic_remove_all_vlanid(dev);
2968 
2969 	/* disable hardware and uio interrupt */
2970 	hinic_disable_interrupt(dev);
2971 
2972 	/* deinit nic hardware device */
2973 	hinic_nic_dev_destroy(dev);
2974 }
2975 
2976 static const struct eth_dev_ops hinic_pmd_ops = {
2977 	.dev_configure                 = hinic_dev_configure,
2978 	.dev_infos_get                 = hinic_dev_infos_get,
2979 	.fw_version_get                = hinic_fw_version_get,
2980 	.rx_queue_setup                = hinic_rx_queue_setup,
2981 	.tx_queue_setup                = hinic_tx_queue_setup,
2982 	.dev_start                     = hinic_dev_start,
2983 	.dev_set_link_up               = hinic_dev_set_link_up,
2984 	.dev_set_link_down             = hinic_dev_set_link_down,
2985 	.link_update                   = hinic_link_update,
2986 	.rx_queue_release              = hinic_rx_queue_release,
2987 	.tx_queue_release              = hinic_tx_queue_release,
2988 	.dev_stop                      = hinic_dev_stop,
2989 	.dev_close                     = hinic_dev_close,
2990 	.mtu_set                       = hinic_dev_set_mtu,
2991 	.vlan_filter_set               = hinic_vlan_filter_set,
2992 	.vlan_offload_set              = hinic_vlan_offload_set,
2993 	.allmulticast_enable           = hinic_dev_allmulticast_enable,
2994 	.allmulticast_disable          = hinic_dev_allmulticast_disable,
2995 	.promiscuous_enable            = hinic_dev_promiscuous_enable,
2996 	.promiscuous_disable           = hinic_dev_promiscuous_disable,
2997 	.flow_ctrl_get                 = hinic_flow_ctrl_get,
2998 	.flow_ctrl_set                 = hinic_flow_ctrl_set,
2999 	.rss_hash_update               = hinic_rss_hash_update,
3000 	.rss_hash_conf_get             = hinic_rss_conf_get,
3001 	.reta_update                   = hinic_rss_indirtbl_update,
3002 	.reta_query                    = hinic_rss_indirtbl_query,
3003 	.stats_get                     = hinic_dev_stats_get,
3004 	.stats_reset                   = hinic_dev_stats_reset,
3005 	.xstats_get                    = hinic_dev_xstats_get,
3006 	.xstats_reset                  = hinic_dev_xstats_reset,
3007 	.xstats_get_names              = hinic_dev_xstats_get_names,
3008 	.rxq_info_get                  = hinic_rxq_info_get,
3009 	.txq_info_get                  = hinic_txq_info_get,
3010 	.mac_addr_set                  = hinic_set_mac_addr,
3011 	.mac_addr_remove               = hinic_mac_addr_remove,
3012 	.mac_addr_add                  = hinic_mac_addr_add,
3013 	.set_mc_addr_list              = hinic_set_mc_addr_list,
3014 	.filter_ctrl                   = hinic_dev_filter_ctrl,
3015 };
3016 
3017 static const struct eth_dev_ops hinic_pmd_vf_ops = {
3018 	.dev_configure                 = hinic_dev_configure,
3019 	.dev_infos_get                 = hinic_dev_infos_get,
3020 	.fw_version_get                = hinic_fw_version_get,
3021 	.rx_queue_setup                = hinic_rx_queue_setup,
3022 	.tx_queue_setup                = hinic_tx_queue_setup,
3023 	.dev_start                     = hinic_dev_start,
3024 	.link_update                   = hinic_link_update,
3025 	.rx_queue_release              = hinic_rx_queue_release,
3026 	.tx_queue_release              = hinic_tx_queue_release,
3027 	.dev_stop                      = hinic_dev_stop,
3028 	.dev_close                     = hinic_dev_close,
3029 	.mtu_set                       = hinic_dev_set_mtu,
3030 	.vlan_filter_set               = hinic_vlan_filter_set,
3031 	.vlan_offload_set              = hinic_vlan_offload_set,
3032 	.allmulticast_enable           = hinic_dev_allmulticast_enable,
3033 	.allmulticast_disable          = hinic_dev_allmulticast_disable,
3034 	.rss_hash_update               = hinic_rss_hash_update,
3035 	.rss_hash_conf_get             = hinic_rss_conf_get,
3036 	.reta_update                   = hinic_rss_indirtbl_update,
3037 	.reta_query                    = hinic_rss_indirtbl_query,
3038 	.stats_get                     = hinic_dev_stats_get,
3039 	.stats_reset                   = hinic_dev_stats_reset,
3040 	.xstats_get                    = hinic_dev_xstats_get,
3041 	.xstats_reset                  = hinic_dev_xstats_reset,
3042 	.xstats_get_names              = hinic_dev_xstats_get_names,
3043 	.rxq_info_get                  = hinic_rxq_info_get,
3044 	.txq_info_get                  = hinic_txq_info_get,
3045 	.mac_addr_set                  = hinic_set_mac_addr,
3046 	.mac_addr_remove               = hinic_mac_addr_remove,
3047 	.mac_addr_add                  = hinic_mac_addr_add,
3048 	.set_mc_addr_list              = hinic_set_mc_addr_list,
3049 	.filter_ctrl                   = hinic_dev_filter_ctrl,
3050 };
3051 
3052 static int hinic_func_init(struct rte_eth_dev *eth_dev)
3053 {
3054 	struct rte_pci_device *pci_dev;
3055 	struct rte_ether_addr *eth_addr;
3056 	struct hinic_nic_dev *nic_dev;
3057 	struct hinic_filter_info *filter_info;
3058 	struct hinic_tcam_info *tcam_info;
3059 	u32 mac_size;
3060 	int rc;
3061 
3062 	pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
3063 
3064 	/* EAL is SECONDARY and eth_dev is already created */
3065 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
3066 		PMD_DRV_LOG(INFO, "Initialize %s in secondary process",
3067 			    eth_dev->data->name);
3068 
3069 		return 0;
3070 	}
3071 
3072 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(eth_dev);
3073 	memset(nic_dev, 0, sizeof(*nic_dev));
3074 
3075 	snprintf(nic_dev->proc_dev_name,
3076 		 sizeof(nic_dev->proc_dev_name),
3077 		 "hinic-%.4x:%.2x:%.2x.%x",
3078 		 pci_dev->addr.domain, pci_dev->addr.bus,
3079 		 pci_dev->addr.devid, pci_dev->addr.function);
3080 
3081 	/* alloc mac_addrs */
3082 	mac_size = HINIC_MAX_UC_MAC_ADDRS * sizeof(struct rte_ether_addr);
3083 	eth_addr = rte_zmalloc("hinic_mac", mac_size, 0);
3084 	if (!eth_addr) {
3085 		PMD_DRV_LOG(ERR, "Allocate ethernet addresses' memory failed, dev_name: %s",
3086 			    eth_dev->data->name);
3087 		rc = -ENOMEM;
3088 		goto eth_addr_fail;
3089 	}
3090 	eth_dev->data->mac_addrs = eth_addr;
3091 
3092 	mac_size = HINIC_MAX_MC_MAC_ADDRS * sizeof(struct rte_ether_addr);
3093 	nic_dev->mc_list = rte_zmalloc("hinic_mc", mac_size, 0);
3094 	if (!nic_dev->mc_list) {
3095 		PMD_DRV_LOG(ERR, "Allocate mcast address' memory failed, dev_name: %s",
3096 			    eth_dev->data->name);
3097 		rc = -ENOMEM;
3098 		goto mc_addr_fail;
3099 	}
3100 
3101 	/*
3102 	 * Pass the information to the rte_eth_dev_close() that it should also
3103 	 * release the private port resources.
3104 	 */
3105 	eth_dev->data->dev_flags |= RTE_ETH_DEV_CLOSE_REMOVE;
3106 
3107 	/* create hardware nic_device */
3108 	rc = hinic_nic_dev_create(eth_dev);
3109 	if (rc) {
3110 		PMD_DRV_LOG(ERR, "Create nic device failed, dev_name: %s",
3111 			    eth_dev->data->name);
3112 		goto create_nic_dev_fail;
3113 	}
3114 
3115 	if (HINIC_IS_VF(nic_dev->hwdev))
3116 		eth_dev->dev_ops = &hinic_pmd_vf_ops;
3117 	else
3118 		eth_dev->dev_ops = &hinic_pmd_ops;
3119 
3120 	rc = hinic_init_mac_addr(eth_dev);
3121 	if (rc) {
3122 		PMD_DRV_LOG(ERR, "Initialize mac table failed, dev_name: %s",
3123 			    eth_dev->data->name);
3124 		goto init_mac_fail;
3125 	}
3126 
3127 	/* register callback func to eal lib */
3128 	rc = rte_intr_callback_register(&pci_dev->intr_handle,
3129 					hinic_dev_interrupt_handler,
3130 					(void *)eth_dev);
3131 	if (rc) {
3132 		PMD_DRV_LOG(ERR, "Register rte interrupt callback failed, dev_name: %s",
3133 			    eth_dev->data->name);
3134 		goto reg_intr_cb_fail;
3135 	}
3136 
3137 	/* enable uio/vfio intr/eventfd mapping */
3138 	rc = rte_intr_enable(&pci_dev->intr_handle);
3139 	if (rc) {
3140 		PMD_DRV_LOG(ERR, "Enable rte interrupt failed, dev_name: %s",
3141 			    eth_dev->data->name);
3142 		goto enable_intr_fail;
3143 	}
3144 	rte_bit_relaxed_set32(HINIC_DEV_INTR_EN, &nic_dev->dev_status);
3145 
3146 	hinic_mutex_init(&nic_dev->rx_mode_mutex, NULL);
3147 
3148 	/* initialize filter info */
3149 	filter_info = &nic_dev->filter;
3150 	tcam_info = &nic_dev->tcam;
3151 	memset(filter_info, 0, sizeof(struct hinic_filter_info));
3152 	memset(tcam_info, 0, sizeof(struct hinic_tcam_info));
3153 	/* initialize 5tuple filter list */
3154 	TAILQ_INIT(&filter_info->fivetuple_list);
3155 	TAILQ_INIT(&tcam_info->tcam_list);
3156 	TAILQ_INIT(&nic_dev->filter_ntuple_list);
3157 	TAILQ_INIT(&nic_dev->filter_ethertype_list);
3158 	TAILQ_INIT(&nic_dev->filter_fdir_rule_list);
3159 	TAILQ_INIT(&nic_dev->hinic_flow_list);
3160 
3161 	rte_bit_relaxed_set32(HINIC_DEV_INIT, &nic_dev->dev_status);
3162 	PMD_DRV_LOG(INFO, "Initialize %s in primary successfully",
3163 		    eth_dev->data->name);
3164 
3165 	return 0;
3166 
3167 enable_intr_fail:
3168 	(void)rte_intr_callback_unregister(&pci_dev->intr_handle,
3169 					   hinic_dev_interrupt_handler,
3170 					   (void *)eth_dev);
3171 
3172 reg_intr_cb_fail:
3173 	hinic_deinit_mac_addr(eth_dev);
3174 
3175 init_mac_fail:
3176 	eth_dev->dev_ops = NULL;
3177 	hinic_nic_dev_destroy(eth_dev);
3178 
3179 create_nic_dev_fail:
3180 	rte_free(nic_dev->mc_list);
3181 	nic_dev->mc_list = NULL;
3182 
3183 mc_addr_fail:
3184 	rte_free(eth_addr);
3185 	eth_dev->data->mac_addrs = NULL;
3186 
3187 eth_addr_fail:
3188 	PMD_DRV_LOG(ERR, "Initialize %s in primary failed",
3189 		    eth_dev->data->name);
3190 	return rc;
3191 }
3192 
3193 static int hinic_dev_init(struct rte_eth_dev *eth_dev)
3194 {
3195 	struct rte_pci_device *pci_dev;
3196 
3197 	pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
3198 
3199 	PMD_DRV_LOG(INFO, "Initializing pf hinic-%.4x:%.2x:%.2x.%x in %s process",
3200 		    pci_dev->addr.domain, pci_dev->addr.bus,
3201 		    pci_dev->addr.devid, pci_dev->addr.function,
3202 		    (rte_eal_process_type() == RTE_PROC_PRIMARY) ?
3203 		    "primary" : "secondary");
3204 
3205 	/* rte_eth_dev rx_burst and tx_burst */
3206 	eth_dev->rx_pkt_burst = hinic_recv_pkts;
3207 	eth_dev->tx_pkt_burst = hinic_xmit_pkts;
3208 
3209 	return hinic_func_init(eth_dev);
3210 }
3211 
3212 static int hinic_dev_uninit(struct rte_eth_dev *dev)
3213 {
3214 	struct hinic_nic_dev *nic_dev;
3215 
3216 	nic_dev = HINIC_ETH_DEV_TO_PRIVATE_NIC_DEV(dev);
3217 	rte_bit_relaxed_clear32(HINIC_DEV_INIT, &nic_dev->dev_status);
3218 
3219 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
3220 		return 0;
3221 
3222 	hinic_mutex_destroy(&nic_dev->rx_mode_mutex);
3223 
3224 	hinic_dev_close(dev);
3225 
3226 	dev->dev_ops = NULL;
3227 	dev->rx_pkt_burst = NULL;
3228 	dev->tx_pkt_burst = NULL;
3229 
3230 	rte_free(nic_dev->mc_list);
3231 
3232 	rte_free(dev->data->mac_addrs);
3233 	dev->data->mac_addrs = NULL;
3234 
3235 	return HINIC_OK;
3236 }
3237 
3238 static struct rte_pci_id pci_id_hinic_map[] = {
3239 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_PRD) },
3240 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_MEZZ_25GE) },
3241 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_MEZZ_100GE) },
3242 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_VF) },
3243 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_VF_HV) },
3244 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_1822_DUAL_25GE) },
3245 	{ RTE_PCI_DEVICE(HINIC_HUAWEI_VENDOR_ID, HINIC_DEV_ID_1822_100GE) },
3246 	{.vendor_id = 0},
3247 };
3248 
3249 static int hinic_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
3250 			   struct rte_pci_device *pci_dev)
3251 {
3252 	return rte_eth_dev_pci_generic_probe(pci_dev,
3253 		sizeof(struct hinic_nic_dev), hinic_dev_init);
3254 }
3255 
3256 static int hinic_pci_remove(struct rte_pci_device *pci_dev)
3257 {
3258 	return rte_eth_dev_pci_generic_remove(pci_dev, hinic_dev_uninit);
3259 }
3260 
3261 static struct rte_pci_driver rte_hinic_pmd = {
3262 	.id_table = pci_id_hinic_map,
3263 	.drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC,
3264 	.probe = hinic_pci_probe,
3265 	.remove = hinic_pci_remove,
3266 };
3267 
3268 RTE_PMD_REGISTER_PCI(net_hinic, rte_hinic_pmd);
3269 RTE_PMD_REGISTER_PCI_TABLE(net_hinic, pci_id_hinic_map);
3270 RTE_LOG_REGISTER(hinic_logtype, pmd.net.hinic, INFO);
3271