xref: /dpdk/drivers/net/ena/base/ena_com.c (revision 95eaa71c66eadb6a6924cc5241e02d3dcc58217c)
1*95eaa71cSShai Brandes /* SPDX-License-Identifier: BSD-3-Clause */
2*95eaa71cSShai Brandes /* Copyright (c) Amazon.com, Inc. or its affiliates.
399ecfbf8SJan Medala  * All rights reserved.
499ecfbf8SJan Medala  */
599ecfbf8SJan Medala 
699ecfbf8SJan Medala #include "ena_com.h"
799ecfbf8SJan Medala 
899ecfbf8SJan Medala /*****************************************************************************/
999ecfbf8SJan Medala /*****************************************************************************/
1099ecfbf8SJan Medala 
1199ecfbf8SJan Medala /* Timeout in micro-sec */
123adcba9aSMichal Krawczyk #define ADMIN_CMD_TIMEOUT_US (3000000)
1399ecfbf8SJan Medala 
143adcba9aSMichal Krawczyk #define ENA_ASYNC_QUEUE_DEPTH 16
1599ecfbf8SJan Medala #define ENA_ADMIN_QUEUE_DEPTH 32
1699ecfbf8SJan Medala 
1799ecfbf8SJan Medala #define ENA_CTRL_MAJOR		0
1899ecfbf8SJan Medala #define ENA_CTRL_MINOR		0
1999ecfbf8SJan Medala #define ENA_CTRL_SUB_MINOR	1
2099ecfbf8SJan Medala 
2199ecfbf8SJan Medala #define MIN_ENA_CTRL_VER \
2299ecfbf8SJan Medala 	(((ENA_CTRL_MAJOR) << \
2399ecfbf8SJan Medala 	(ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_SHIFT)) | \
2499ecfbf8SJan Medala 	((ENA_CTRL_MINOR) << \
2599ecfbf8SJan Medala 	(ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_SHIFT)) | \
2699ecfbf8SJan Medala 	(ENA_CTRL_SUB_MINOR))
2799ecfbf8SJan Medala 
2899ecfbf8SJan Medala #define ENA_DMA_ADDR_TO_UINT32_LOW(x)	((u32)((u64)(x)))
2999ecfbf8SJan Medala #define ENA_DMA_ADDR_TO_UINT32_HIGH(x)	((u32)(((u64)(x)) >> 32))
3099ecfbf8SJan Medala 
3199ecfbf8SJan Medala #define ENA_MMIO_READ_TIMEOUT 0xFFFFFFFF
3299ecfbf8SJan Medala 
33b68309beSRafal Kozik #define ENA_COM_BOUNCE_BUFFER_CNTRL_CNT	4
34b68309beSRafal Kozik 
353adcba9aSMichal Krawczyk #define ENA_REGS_ADMIN_INTR_MASK 1
363adcba9aSMichal Krawczyk 
374b378679SShai Brandes #define ENA_MAX_BACKOFF_DELAY_EXP 16U
384b378679SShai Brandes 
390c84e048SMichal Krawczyk #define ENA_MIN_ADMIN_POLL_US 100
400c84e048SMichal Krawczyk 
410c84e048SMichal Krawczyk #define ENA_MAX_ADMIN_POLL_US 5000
4299ecfbf8SJan Medala 
43f73f53f7SShai Brandes /* PHC definitions */
44319b51fdSShai Brandes #define ENA_PHC_DEFAULT_EXPIRE_TIMEOUT_USEC 10
45f73f53f7SShai Brandes #define ENA_PHC_DEFAULT_BLOCK_TIMEOUT_USEC 1000
46319b51fdSShai Brandes #define ENA_PHC_MAX_ERROR_BOUND 0xFFFFFFFF
47f73f53f7SShai Brandes #define ENA_PHC_REQ_ID_OFFSET 0xDEAD
48319b51fdSShai Brandes #define ENA_PHC_ERROR_FLAGS (ENA_ADMIN_PHC_ERROR_FLAG_TIMESTAMP | \
49319b51fdSShai Brandes 			     ENA_ADMIN_PHC_ERROR_FLAG_ERROR_BOUND)
50f73f53f7SShai Brandes 
5199ecfbf8SJan Medala /*****************************************************************************/
5299ecfbf8SJan Medala /*****************************************************************************/
5399ecfbf8SJan Medala /*****************************************************************************/
5499ecfbf8SJan Medala 
5599ecfbf8SJan Medala enum ena_cmd_status {
5699ecfbf8SJan Medala 	ENA_CMD_SUBMITTED,
5799ecfbf8SJan Medala 	ENA_CMD_COMPLETED,
5899ecfbf8SJan Medala 	/* Abort - canceled by the driver */
5999ecfbf8SJan Medala 	ENA_CMD_ABORTED,
6099ecfbf8SJan Medala };
6199ecfbf8SJan Medala 
6299ecfbf8SJan Medala struct ena_comp_ctx {
6399ecfbf8SJan Medala 	ena_wait_event_t wait_event;
6499ecfbf8SJan Medala 	struct ena_admin_acq_entry *user_cqe;
6599ecfbf8SJan Medala 	u32 comp_size;
6699ecfbf8SJan Medala 	enum ena_cmd_status status;
6799ecfbf8SJan Medala 	/* status from the device */
6899ecfbf8SJan Medala 	u8 comp_status;
6999ecfbf8SJan Medala 	u8 cmd_opcode;
7099ecfbf8SJan Medala 	bool occupied;
7199ecfbf8SJan Medala };
7299ecfbf8SJan Medala 
733adcba9aSMichal Krawczyk struct ena_com_stats_ctx {
743adcba9aSMichal Krawczyk 	struct ena_admin_aq_get_stats_cmd get_cmd;
753adcba9aSMichal Krawczyk 	struct ena_admin_acq_get_stats_resp get_resp;
763adcba9aSMichal Krawczyk };
773adcba9aSMichal Krawczyk 
ena_com_mem_addr_set(struct ena_com_dev * ena_dev,struct ena_common_mem_addr * ena_addr,dma_addr_t addr)78b2b02edeSMichal Krawczyk static int ena_com_mem_addr_set(struct ena_com_dev *ena_dev,
7999ecfbf8SJan Medala 				       struct ena_common_mem_addr *ena_addr,
8099ecfbf8SJan Medala 				       dma_addr_t addr)
8199ecfbf8SJan Medala {
828bf4b06fSShai Brandes 	if (unlikely((addr & GENMASK_ULL(ena_dev->dma_addr_bits - 1, 0)) != addr)) {
83ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "DMA address has more bits than the device supports\n");
8499ecfbf8SJan Medala 		return ENA_COM_INVAL;
8599ecfbf8SJan Medala 	}
8699ecfbf8SJan Medala 
873adcba9aSMichal Krawczyk 	ena_addr->mem_addr_low = lower_32_bits(addr);
88a366fe41SMichal Krawczyk 	ena_addr->mem_addr_high = (u16)upper_32_bits(addr);
8999ecfbf8SJan Medala 
9099ecfbf8SJan Medala 	return 0;
9199ecfbf8SJan Medala }
9299ecfbf8SJan Medala 
ena_com_admin_init_sq(struct ena_com_admin_queue * admin_queue)93b4f8decdSMichal Krawczyk static int ena_com_admin_init_sq(struct ena_com_admin_queue *admin_queue)
9499ecfbf8SJan Medala {
95ac2fd8a5SMichal Krawczyk 	struct ena_com_dev *ena_dev = admin_queue->ena_dev;
96b4f8decdSMichal Krawczyk 	struct ena_com_admin_sq *sq = &admin_queue->sq;
97b4f8decdSMichal Krawczyk 	u16 size = ADMIN_SQ_SIZE(admin_queue->q_depth);
9899ecfbf8SJan Medala 
99b4f8decdSMichal Krawczyk 	ENA_MEM_ALLOC_COHERENT(admin_queue->q_dmadev, size, sq->entries, sq->dma_addr,
1003adcba9aSMichal Krawczyk 			       sq->mem_handle);
1013adcba9aSMichal Krawczyk 
1028bf4b06fSShai Brandes 	if (unlikely(!sq->entries)) {
103ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory allocation failed\n");
10499ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
10599ecfbf8SJan Medala 	}
10699ecfbf8SJan Medala 
1073adcba9aSMichal Krawczyk 	sq->head = 0;
1083adcba9aSMichal Krawczyk 	sq->tail = 0;
1093adcba9aSMichal Krawczyk 	sq->phase = 1;
11099ecfbf8SJan Medala 
1113adcba9aSMichal Krawczyk 	sq->db_addr = NULL;
11299ecfbf8SJan Medala 
11399ecfbf8SJan Medala 	return 0;
11499ecfbf8SJan Medala }
11599ecfbf8SJan Medala 
ena_com_admin_init_cq(struct ena_com_admin_queue * admin_queue)116b4f8decdSMichal Krawczyk static int ena_com_admin_init_cq(struct ena_com_admin_queue *admin_queue)
11799ecfbf8SJan Medala {
118ac2fd8a5SMichal Krawczyk 	struct ena_com_dev *ena_dev = admin_queue->ena_dev;
119b4f8decdSMichal Krawczyk 	struct ena_com_admin_cq *cq = &admin_queue->cq;
120b4f8decdSMichal Krawczyk 	u16 size = ADMIN_CQ_SIZE(admin_queue->q_depth);
12199ecfbf8SJan Medala 
122b4f8decdSMichal Krawczyk 	ENA_MEM_ALLOC_COHERENT(admin_queue->q_dmadev, size, cq->entries, cq->dma_addr,
1233adcba9aSMichal Krawczyk 			       cq->mem_handle);
1243adcba9aSMichal Krawczyk 
1258bf4b06fSShai Brandes 	if (unlikely(!cq->entries))  {
126ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory allocation failed\n");
12799ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
12899ecfbf8SJan Medala 	}
12999ecfbf8SJan Medala 
1303adcba9aSMichal Krawczyk 	cq->head = 0;
1313adcba9aSMichal Krawczyk 	cq->phase = 1;
13299ecfbf8SJan Medala 
13399ecfbf8SJan Medala 	return 0;
13499ecfbf8SJan Medala }
13599ecfbf8SJan Medala 
ena_com_admin_init_aenq(struct ena_com_dev * ena_dev,struct ena_aenq_handlers * aenq_handlers)136b4f8decdSMichal Krawczyk static int ena_com_admin_init_aenq(struct ena_com_dev *ena_dev,
13799ecfbf8SJan Medala 				   struct ena_aenq_handlers *aenq_handlers)
13899ecfbf8SJan Medala {
139b4f8decdSMichal Krawczyk 	struct ena_com_aenq *aenq = &ena_dev->aenq;
14099ecfbf8SJan Medala 	u32 addr_low, addr_high, aenq_caps;
1413adcba9aSMichal Krawczyk 	u16 size;
14299ecfbf8SJan Medala 
143b4f8decdSMichal Krawczyk 	ena_dev->aenq.q_depth = ENA_ASYNC_QUEUE_DEPTH;
1443adcba9aSMichal Krawczyk 	size = ADMIN_AENQ_SIZE(ENA_ASYNC_QUEUE_DEPTH);
145b4f8decdSMichal Krawczyk 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev, size,
1463adcba9aSMichal Krawczyk 			aenq->entries,
1473adcba9aSMichal Krawczyk 			aenq->dma_addr,
1483adcba9aSMichal Krawczyk 			aenq->mem_handle);
14999ecfbf8SJan Medala 
1508bf4b06fSShai Brandes 	if (unlikely(!aenq->entries)) {
151ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory allocation failed\n");
15299ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
15399ecfbf8SJan Medala 	}
15499ecfbf8SJan Medala 
1553adcba9aSMichal Krawczyk 	aenq->head = aenq->q_depth;
1563adcba9aSMichal Krawczyk 	aenq->phase = 1;
15799ecfbf8SJan Medala 
1583adcba9aSMichal Krawczyk 	addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(aenq->dma_addr);
1593adcba9aSMichal Krawczyk 	addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(aenq->dma_addr);
16099ecfbf8SJan Medala 
161b4f8decdSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_AENQ_BASE_LO_OFF);
162b4f8decdSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_AENQ_BASE_HI_OFF);
16399ecfbf8SJan Medala 
16499ecfbf8SJan Medala 	aenq_caps = 0;
165368cbe96SShai Brandes 	aenq_caps |= ENA_FIELD_PREP(ena_dev->aenq.q_depth,
166368cbe96SShai Brandes 				    ENA_REGS_AENQ_CAPS_AENQ_DEPTH_MASK,
167368cbe96SShai Brandes 				    ENA_ZERO_SHIFT);
168368cbe96SShai Brandes 
169368cbe96SShai Brandes 	aenq_caps |= ENA_FIELD_PREP(sizeof(struct ena_admin_aenq_entry),
170368cbe96SShai Brandes 				    ENA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE_MASK,
171368cbe96SShai Brandes 				    ENA_REGS_AENQ_CAPS_AENQ_ENTRY_SIZE_SHIFT);
172b4f8decdSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, aenq_caps, ena_dev->reg_bar + ENA_REGS_AENQ_CAPS_OFF);
17399ecfbf8SJan Medala 
1743adcba9aSMichal Krawczyk 	if (unlikely(!aenq_handlers)) {
175ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "AENQ handlers pointer is NULL\n");
1763adcba9aSMichal Krawczyk 		return ENA_COM_INVAL;
1773adcba9aSMichal Krawczyk 	}
17899ecfbf8SJan Medala 
1793adcba9aSMichal Krawczyk 	aenq->aenq_handlers = aenq_handlers;
18099ecfbf8SJan Medala 
18199ecfbf8SJan Medala 	return 0;
18299ecfbf8SJan Medala }
18399ecfbf8SJan Medala 
comp_ctxt_release(struct ena_com_admin_queue * queue,struct ena_comp_ctx * comp_ctx)184b2b02edeSMichal Krawczyk static void comp_ctxt_release(struct ena_com_admin_queue *queue,
18599ecfbf8SJan Medala 				     struct ena_comp_ctx *comp_ctx)
18699ecfbf8SJan Medala {
187553653ccSShai Brandes 	comp_ctx->user_cqe = NULL;
18899ecfbf8SJan Medala 	comp_ctx->occupied = false;
18999ecfbf8SJan Medala 	ATOMIC32_DEC(&queue->outstanding_cmds);
19099ecfbf8SJan Medala }
19199ecfbf8SJan Medala 
get_comp_ctxt(struct ena_com_admin_queue * admin_queue,u16 command_id,bool capture)192b4f8decdSMichal Krawczyk static struct ena_comp_ctx *get_comp_ctxt(struct ena_com_admin_queue *admin_queue,
19399ecfbf8SJan Medala 					  u16 command_id, bool capture)
19499ecfbf8SJan Medala {
195b4f8decdSMichal Krawczyk 	if (unlikely(command_id >= admin_queue->q_depth)) {
196ac2fd8a5SMichal Krawczyk 		ena_trc_err(admin_queue->ena_dev,
197ac2fd8a5SMichal Krawczyk 			    "Command id is larger than the queue size. cmd_id: %u queue size %d\n",
198b4f8decdSMichal Krawczyk 			    command_id, admin_queue->q_depth);
1996dcee7cdSJan Medala 		return NULL;
2006dcee7cdSJan Medala 	}
20199ecfbf8SJan Medala 
202b4f8decdSMichal Krawczyk 	if (unlikely(!admin_queue->comp_ctx)) {
203ac2fd8a5SMichal Krawczyk 		ena_trc_err(admin_queue->ena_dev,
204ac2fd8a5SMichal Krawczyk 			    "Completion context is NULL\n");
205b2b02edeSMichal Krawczyk 		return NULL;
206b2b02edeSMichal Krawczyk 	}
207b2b02edeSMichal Krawczyk 
208b4f8decdSMichal Krawczyk 	if (unlikely(admin_queue->comp_ctx[command_id].occupied && capture)) {
209ac2fd8a5SMichal Krawczyk 		ena_trc_err(admin_queue->ena_dev,
210ac2fd8a5SMichal Krawczyk 			    "Completion context is occupied\n");
2116dcee7cdSJan Medala 		return NULL;
2126dcee7cdSJan Medala 	}
21399ecfbf8SJan Medala 
21499ecfbf8SJan Medala 	if (capture) {
215b4f8decdSMichal Krawczyk 		ATOMIC32_INC(&admin_queue->outstanding_cmds);
216b4f8decdSMichal Krawczyk 		admin_queue->comp_ctx[command_id].occupied = true;
21799ecfbf8SJan Medala 	}
21899ecfbf8SJan Medala 
219b4f8decdSMichal Krawczyk 	return &admin_queue->comp_ctx[command_id];
22099ecfbf8SJan Medala }
22199ecfbf8SJan Medala 
__ena_com_submit_admin_cmd(struct ena_com_admin_queue * admin_queue,struct ena_admin_aq_entry * cmd,size_t cmd_size_in_bytes,struct ena_admin_acq_entry * comp,size_t comp_size_in_bytes)2223adcba9aSMichal Krawczyk static struct ena_comp_ctx *__ena_com_submit_admin_cmd(struct ena_com_admin_queue *admin_queue,
22399ecfbf8SJan Medala 						       struct ena_admin_aq_entry *cmd,
22499ecfbf8SJan Medala 						       size_t cmd_size_in_bytes,
22599ecfbf8SJan Medala 						       struct ena_admin_acq_entry *comp,
22699ecfbf8SJan Medala 						       size_t comp_size_in_bytes)
22799ecfbf8SJan Medala {
22899ecfbf8SJan Medala 	struct ena_comp_ctx *comp_ctx;
22999ecfbf8SJan Medala 	u16 tail_masked, cmd_id;
23099ecfbf8SJan Medala 	u16 queue_size_mask;
23199ecfbf8SJan Medala 	u16 cnt;
23299ecfbf8SJan Medala 
23399ecfbf8SJan Medala 	queue_size_mask = admin_queue->q_depth - 1;
23499ecfbf8SJan Medala 
23599ecfbf8SJan Medala 	tail_masked = admin_queue->sq.tail & queue_size_mask;
23699ecfbf8SJan Medala 
23799ecfbf8SJan Medala 	/* In case of queue FULL */
238b68309beSRafal Kozik 	cnt = (u16)ATOMIC32_READ(&admin_queue->outstanding_cmds);
2398bf4b06fSShai Brandes 	if (unlikely(cnt >= admin_queue->q_depth)) {
240ac2fd8a5SMichal Krawczyk 		ena_trc_dbg(admin_queue->ena_dev, "Admin queue is full.\n");
24199ecfbf8SJan Medala 		admin_queue->stats.out_of_space++;
24299ecfbf8SJan Medala 		return ERR_PTR(ENA_COM_NO_SPACE);
24399ecfbf8SJan Medala 	}
24499ecfbf8SJan Medala 
24599ecfbf8SJan Medala 	cmd_id = admin_queue->curr_cmd_id;
24699ecfbf8SJan Medala 
24799ecfbf8SJan Medala 	cmd->aq_common_descriptor.flags |= admin_queue->sq.phase &
24899ecfbf8SJan Medala 		ENA_ADMIN_AQ_COMMON_DESC_PHASE_MASK;
24999ecfbf8SJan Medala 
25099ecfbf8SJan Medala 	cmd->aq_common_descriptor.command_id |= cmd_id &
25199ecfbf8SJan Medala 		ENA_ADMIN_AQ_COMMON_DESC_COMMAND_ID_MASK;
25299ecfbf8SJan Medala 
25399ecfbf8SJan Medala 	comp_ctx = get_comp_ctxt(admin_queue, cmd_id, true);
2543adcba9aSMichal Krawczyk 	if (unlikely(!comp_ctx))
2553adcba9aSMichal Krawczyk 		return ERR_PTR(ENA_COM_INVAL);
25699ecfbf8SJan Medala 
25799ecfbf8SJan Medala 	comp_ctx->status = ENA_CMD_SUBMITTED;
25899ecfbf8SJan Medala 	comp_ctx->comp_size = (u32)comp_size_in_bytes;
25999ecfbf8SJan Medala 	comp_ctx->user_cqe = comp;
26099ecfbf8SJan Medala 	comp_ctx->cmd_opcode = cmd->aq_common_descriptor.opcode;
26199ecfbf8SJan Medala 
26299ecfbf8SJan Medala 	ENA_WAIT_EVENT_CLEAR(comp_ctx->wait_event);
26399ecfbf8SJan Medala 
26499ecfbf8SJan Medala 	memcpy(&admin_queue->sq.entries[tail_masked], cmd, cmd_size_in_bytes);
26599ecfbf8SJan Medala 
26699ecfbf8SJan Medala 	admin_queue->curr_cmd_id = (admin_queue->curr_cmd_id + 1) &
26799ecfbf8SJan Medala 		queue_size_mask;
26899ecfbf8SJan Medala 
26999ecfbf8SJan Medala 	admin_queue->sq.tail++;
27099ecfbf8SJan Medala 	admin_queue->stats.submitted_cmd++;
27199ecfbf8SJan Medala 
27299ecfbf8SJan Medala 	if (unlikely((admin_queue->sq.tail & queue_size_mask) == 0))
27399ecfbf8SJan Medala 		admin_queue->sq.phase = !admin_queue->sq.phase;
27499ecfbf8SJan Medala 
275b68309beSRafal Kozik 	ENA_DB_SYNC(&admin_queue->sq.mem_handle);
2763adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(admin_queue->bus, admin_queue->sq.tail,
2773adcba9aSMichal Krawczyk 			admin_queue->sq.db_addr);
27899ecfbf8SJan Medala 
27999ecfbf8SJan Medala 	return comp_ctx;
28099ecfbf8SJan Medala }
28199ecfbf8SJan Medala 
ena_com_init_comp_ctxt(struct ena_com_admin_queue * admin_queue)282b4f8decdSMichal Krawczyk static int ena_com_init_comp_ctxt(struct ena_com_admin_queue *admin_queue)
28399ecfbf8SJan Medala {
284ac2fd8a5SMichal Krawczyk 	struct ena_com_dev *ena_dev = admin_queue->ena_dev;
285b4f8decdSMichal Krawczyk 	size_t size = admin_queue->q_depth * sizeof(struct ena_comp_ctx);
28699ecfbf8SJan Medala 	struct ena_comp_ctx *comp_ctx;
28799ecfbf8SJan Medala 	u16 i;
28899ecfbf8SJan Medala 
289b4f8decdSMichal Krawczyk 	admin_queue->comp_ctx = ENA_MEM_ALLOC(admin_queue->q_dmadev, size);
290b4f8decdSMichal Krawczyk 	if (unlikely(!admin_queue->comp_ctx)) {
291ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory allocation failed\n");
29299ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
29399ecfbf8SJan Medala 	}
29499ecfbf8SJan Medala 
295b4f8decdSMichal Krawczyk 	for (i = 0; i < admin_queue->q_depth; i++) {
296b4f8decdSMichal Krawczyk 		comp_ctx = get_comp_ctxt(admin_queue, i, false);
2976dcee7cdSJan Medala 		if (comp_ctx)
29899ecfbf8SJan Medala 			ENA_WAIT_EVENT_INIT(comp_ctx->wait_event);
29999ecfbf8SJan Medala 	}
30099ecfbf8SJan Medala 
30199ecfbf8SJan Medala 	return 0;
30299ecfbf8SJan Medala }
30399ecfbf8SJan Medala 
ena_com_submit_admin_cmd(struct ena_com_admin_queue * admin_queue,struct ena_admin_aq_entry * cmd,size_t cmd_size_in_bytes,struct ena_admin_acq_entry * comp,size_t comp_size_in_bytes)3043adcba9aSMichal Krawczyk static struct ena_comp_ctx *ena_com_submit_admin_cmd(struct ena_com_admin_queue *admin_queue,
30599ecfbf8SJan Medala 						     struct ena_admin_aq_entry *cmd,
30699ecfbf8SJan Medala 						     size_t cmd_size_in_bytes,
30799ecfbf8SJan Medala 						     struct ena_admin_acq_entry *comp,
30899ecfbf8SJan Medala 						     size_t comp_size_in_bytes)
30999ecfbf8SJan Medala {
31023a70746SDaniel Mrzyglod 	unsigned long flags = 0;
31199ecfbf8SJan Medala 	struct ena_comp_ctx *comp_ctx;
31299ecfbf8SJan Medala 
31399ecfbf8SJan Medala 	ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
31499ecfbf8SJan Medala 	if (unlikely(!admin_queue->running_state)) {
31599ecfbf8SJan Medala 		ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
31699ecfbf8SJan Medala 		return ERR_PTR(ENA_COM_NO_DEVICE);
31799ecfbf8SJan Medala 	}
31899ecfbf8SJan Medala 	comp_ctx = __ena_com_submit_admin_cmd(admin_queue, cmd,
31999ecfbf8SJan Medala 					      cmd_size_in_bytes,
32099ecfbf8SJan Medala 					      comp,
32199ecfbf8SJan Medala 					      comp_size_in_bytes);
3223adcba9aSMichal Krawczyk 	if (IS_ERR(comp_ctx))
3236dcee7cdSJan Medala 		admin_queue->running_state = false;
32499ecfbf8SJan Medala 	ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
32599ecfbf8SJan Medala 
32699ecfbf8SJan Medala 	return comp_ctx;
32799ecfbf8SJan Medala }
32899ecfbf8SJan Medala 
ena_com_init_io_sq(struct ena_com_dev * ena_dev,struct ena_com_create_io_ctx * ctx,struct ena_com_io_sq * io_sq)32999ecfbf8SJan Medala static int ena_com_init_io_sq(struct ena_com_dev *ena_dev,
3306dcee7cdSJan Medala 			      struct ena_com_create_io_ctx *ctx,
33199ecfbf8SJan Medala 			      struct ena_com_io_sq *io_sq)
33299ecfbf8SJan Medala {
33399ecfbf8SJan Medala 	size_t size;
33499ecfbf8SJan Medala 
3353adcba9aSMichal Krawczyk 	memset(&io_sq->desc_addr, 0x0, sizeof(io_sq->desc_addr));
33699ecfbf8SJan Medala 
337b68309beSRafal Kozik 	io_sq->dma_addr_bits = (u8)ena_dev->dma_addr_bits;
33899ecfbf8SJan Medala 	io_sq->desc_entry_size =
33999ecfbf8SJan Medala 		(io_sq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) ?
34099ecfbf8SJan Medala 		sizeof(struct ena_eth_io_tx_desc) :
34199ecfbf8SJan Medala 		sizeof(struct ena_eth_io_rx_desc);
34299ecfbf8SJan Medala 
34399ecfbf8SJan Medala 	size = io_sq->desc_entry_size * io_sq->q_depth;
344b68309beSRafal Kozik 	io_sq->bus = ena_dev->bus;
34599ecfbf8SJan Medala 
3463d3edc26SJan Medala 	if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST) {
3473d3edc26SJan Medala 		ENA_MEM_ALLOC_COHERENT_NODE(ena_dev->dmadev,
3483d3edc26SJan Medala 					    size,
3493d3edc26SJan Medala 					    io_sq->desc_addr.virt_addr,
3503d3edc26SJan Medala 					    io_sq->desc_addr.phys_addr,
3513adcba9aSMichal Krawczyk 					    io_sq->desc_addr.mem_handle,
3520e9fe0a4SShai Brandes 					    ctx->numa_node);
3533adcba9aSMichal Krawczyk 		if (!io_sq->desc_addr.virt_addr) {
35499ecfbf8SJan Medala 			ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
35599ecfbf8SJan Medala 					       size,
35699ecfbf8SJan Medala 					       io_sq->desc_addr.virt_addr,
35799ecfbf8SJan Medala 					       io_sq->desc_addr.phys_addr,
35899ecfbf8SJan Medala 					       io_sq->desc_addr.mem_handle);
3593adcba9aSMichal Krawczyk 		}
36099ecfbf8SJan Medala 
3618bf4b06fSShai Brandes 		if (unlikely(!io_sq->desc_addr.virt_addr)) {
362ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Memory allocation failed\n");
36399ecfbf8SJan Medala 			return ENA_COM_NO_MEM;
36499ecfbf8SJan Medala 		}
365b68309beSRafal Kozik 	}
366b68309beSRafal Kozik 
367b68309beSRafal Kozik 	if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) {
368b68309beSRafal Kozik 		/* Allocate bounce buffers */
369b2b02edeSMichal Krawczyk 		io_sq->bounce_buf_ctrl.buffer_size =
370b2b02edeSMichal Krawczyk 			ena_dev->llq_info.desc_list_entry_size;
371b2b02edeSMichal Krawczyk 		io_sq->bounce_buf_ctrl.buffers_num =
372b2b02edeSMichal Krawczyk 			ENA_COM_BOUNCE_BUFFER_CNTRL_CNT;
373b68309beSRafal Kozik 		io_sq->bounce_buf_ctrl.next_to_use = 0;
374b68309beSRafal Kozik 
375f73f53f7SShai Brandes 		size = (size_t)io_sq->bounce_buf_ctrl.buffer_size *
376b2b02edeSMichal Krawczyk 			io_sq->bounce_buf_ctrl.buffers_num;
377b68309beSRafal Kozik 
378b68309beSRafal Kozik 		ENA_MEM_ALLOC_NODE(ena_dev->dmadev,
379b68309beSRafal Kozik 				   size,
380b68309beSRafal Kozik 				   io_sq->bounce_buf_ctrl.base_buffer,
3810e9fe0a4SShai Brandes 				   ctx->numa_node);
382b68309beSRafal Kozik 		if (!io_sq->bounce_buf_ctrl.base_buffer)
383b68309beSRafal Kozik 			io_sq->bounce_buf_ctrl.base_buffer = ENA_MEM_ALLOC(ena_dev->dmadev, size);
384b68309beSRafal Kozik 
3858bf4b06fSShai Brandes 		if (unlikely(!io_sq->bounce_buf_ctrl.base_buffer)) {
386ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Bounce buffer memory allocation failed\n");
387b68309beSRafal Kozik 			return ENA_COM_NO_MEM;
388b68309beSRafal Kozik 		}
389b68309beSRafal Kozik 
390b2b02edeSMichal Krawczyk 		memcpy(&io_sq->llq_info, &ena_dev->llq_info,
391b2b02edeSMichal Krawczyk 		       sizeof(io_sq->llq_info));
392b68309beSRafal Kozik 
393b68309beSRafal Kozik 		/* Initiate the first bounce buffer */
394b68309beSRafal Kozik 		io_sq->llq_buf_ctrl.curr_bounce_buf =
395b68309beSRafal Kozik 			ena_com_get_next_bounce_buffer(&io_sq->bounce_buf_ctrl);
396b68309beSRafal Kozik 		memset(io_sq->llq_buf_ctrl.curr_bounce_buf,
397b68309beSRafal Kozik 		       0x0, io_sq->llq_info.desc_list_entry_size);
398b68309beSRafal Kozik 		io_sq->llq_buf_ctrl.descs_left_in_line =
399b68309beSRafal Kozik 			io_sq->llq_info.descs_num_before_header;
400f1453604SMichal Krawczyk 		io_sq->disable_meta_caching =
401f1453604SMichal Krawczyk 			io_sq->llq_info.disable_meta_caching;
402b68309beSRafal Kozik 
403b68309beSRafal Kozik 		if (io_sq->llq_info.max_entries_in_tx_burst > 0)
404b68309beSRafal Kozik 			io_sq->entries_in_tx_burst_left =
405b68309beSRafal Kozik 				io_sq->llq_info.max_entries_in_tx_burst;
406b68309beSRafal Kozik 	}
40799ecfbf8SJan Medala 
40899ecfbf8SJan Medala 	io_sq->tail = 0;
40999ecfbf8SJan Medala 	io_sq->next_to_comp = 0;
41099ecfbf8SJan Medala 	io_sq->phase = 1;
41199ecfbf8SJan Medala 
41299ecfbf8SJan Medala 	return 0;
41399ecfbf8SJan Medala }
41499ecfbf8SJan Medala 
ena_com_init_io_cq(struct ena_com_dev * ena_dev,struct ena_com_create_io_ctx * ctx,struct ena_com_io_cq * io_cq)41599ecfbf8SJan Medala static int ena_com_init_io_cq(struct ena_com_dev *ena_dev,
4166dcee7cdSJan Medala 			      struct ena_com_create_io_ctx *ctx,
41799ecfbf8SJan Medala 			      struct ena_com_io_cq *io_cq)
41899ecfbf8SJan Medala {
41999ecfbf8SJan Medala 	size_t size;
42099ecfbf8SJan Medala 
4213adcba9aSMichal Krawczyk 	memset(&io_cq->cdesc_addr, 0x0, sizeof(io_cq->cdesc_addr));
42299ecfbf8SJan Medala 
42399ecfbf8SJan Medala 	/* Use the basic completion descriptor for Rx */
42499ecfbf8SJan Medala 	io_cq->cdesc_entry_size_in_bytes =
42599ecfbf8SJan Medala 		(io_cq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX) ?
42699ecfbf8SJan Medala 		sizeof(struct ena_eth_io_tx_cdesc) :
42799ecfbf8SJan Medala 		sizeof(struct ena_eth_io_rx_cdesc_base);
42899ecfbf8SJan Medala 
42999ecfbf8SJan Medala 	size = io_cq->cdesc_entry_size_in_bytes * io_cq->q_depth;
430b68309beSRafal Kozik 	io_cq->bus = ena_dev->bus;
43199ecfbf8SJan Medala 
4324be6bc7fSMichal Krawczyk 	ENA_MEM_ALLOC_COHERENT_NODE_ALIGNED(ena_dev->dmadev,
4333d3edc26SJan Medala 					    size,
4343d3edc26SJan Medala 					    io_cq->cdesc_addr.virt_addr,
4353d3edc26SJan Medala 					    io_cq->cdesc_addr.phys_addr,
4363adcba9aSMichal Krawczyk 					    io_cq->cdesc_addr.mem_handle,
4373d3edc26SJan Medala 					    ctx->numa_node,
4384be6bc7fSMichal Krawczyk 					    ENA_CDESC_RING_SIZE_ALIGNMENT);
4393adcba9aSMichal Krawczyk 	if (!io_cq->cdesc_addr.virt_addr) {
4404be6bc7fSMichal Krawczyk 		ENA_MEM_ALLOC_COHERENT_ALIGNED(ena_dev->dmadev,
44199ecfbf8SJan Medala 					       size,
44299ecfbf8SJan Medala 					       io_cq->cdesc_addr.virt_addr,
44399ecfbf8SJan Medala 					       io_cq->cdesc_addr.phys_addr,
4444be6bc7fSMichal Krawczyk 					       io_cq->cdesc_addr.mem_handle,
4454be6bc7fSMichal Krawczyk 					       ENA_CDESC_RING_SIZE_ALIGNMENT);
4463adcba9aSMichal Krawczyk 	}
44799ecfbf8SJan Medala 
4488bf4b06fSShai Brandes 	if (unlikely(!io_cq->cdesc_addr.virt_addr)) {
449ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory allocation failed\n");
45099ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
45199ecfbf8SJan Medala 	}
45299ecfbf8SJan Medala 
45399ecfbf8SJan Medala 	io_cq->phase = 1;
45499ecfbf8SJan Medala 	io_cq->head = 0;
45599ecfbf8SJan Medala 
45699ecfbf8SJan Medala 	return 0;
45799ecfbf8SJan Medala }
45899ecfbf8SJan Medala 
ena_com_handle_single_admin_completion(struct ena_com_admin_queue * admin_queue,struct ena_admin_acq_entry * cqe)4593adcba9aSMichal Krawczyk static void ena_com_handle_single_admin_completion(struct ena_com_admin_queue *admin_queue,
46099ecfbf8SJan Medala 						   struct ena_admin_acq_entry *cqe)
46199ecfbf8SJan Medala {
46299ecfbf8SJan Medala 	struct ena_comp_ctx *comp_ctx;
46399ecfbf8SJan Medala 	u16 cmd_id;
46499ecfbf8SJan Medala 
46599ecfbf8SJan Medala 	cmd_id = cqe->acq_common_descriptor.command &
46699ecfbf8SJan Medala 		ENA_ADMIN_ACQ_COMMON_DESC_COMMAND_ID_MASK;
46799ecfbf8SJan Medala 
46899ecfbf8SJan Medala 	comp_ctx = get_comp_ctxt(admin_queue, cmd_id, false);
4696dcee7cdSJan Medala 	if (unlikely(!comp_ctx)) {
470ac2fd8a5SMichal Krawczyk 		ena_trc_err(admin_queue->ena_dev,
471ac2fd8a5SMichal Krawczyk 			    "comp_ctx is NULL. Changing the admin queue running state\n");
4726dcee7cdSJan Medala 		admin_queue->running_state = false;
4736dcee7cdSJan Medala 		return;
4746dcee7cdSJan Medala 	}
47599ecfbf8SJan Medala 
476553653ccSShai Brandes 	if (!comp_ctx->occupied)
477553653ccSShai Brandes 		return;
478553653ccSShai Brandes 
47999ecfbf8SJan Medala 	comp_ctx->status = ENA_CMD_COMPLETED;
48099ecfbf8SJan Medala 	comp_ctx->comp_status = cqe->acq_common_descriptor.status;
48199ecfbf8SJan Medala 
48299ecfbf8SJan Medala 	if (comp_ctx->user_cqe)
48399ecfbf8SJan Medala 		memcpy(comp_ctx->user_cqe, (void *)cqe, comp_ctx->comp_size);
48499ecfbf8SJan Medala 
48599ecfbf8SJan Medala 	if (!admin_queue->polling)
48699ecfbf8SJan Medala 		ENA_WAIT_EVENT_SIGNAL(comp_ctx->wait_event);
48799ecfbf8SJan Medala }
48899ecfbf8SJan Medala 
ena_com_handle_admin_completion(struct ena_com_admin_queue * admin_queue)4893adcba9aSMichal Krawczyk static void ena_com_handle_admin_completion(struct ena_com_admin_queue *admin_queue)
49099ecfbf8SJan Medala {
49199ecfbf8SJan Medala 	struct ena_admin_acq_entry *cqe = NULL;
49299ecfbf8SJan Medala 	u16 comp_num = 0;
49399ecfbf8SJan Medala 	u16 head_masked;
49499ecfbf8SJan Medala 	u8 phase;
49599ecfbf8SJan Medala 
49699ecfbf8SJan Medala 	head_masked = admin_queue->cq.head & (admin_queue->q_depth - 1);
49799ecfbf8SJan Medala 	phase = admin_queue->cq.phase;
49899ecfbf8SJan Medala 
49999ecfbf8SJan Medala 	cqe = &admin_queue->cq.entries[head_masked];
50099ecfbf8SJan Medala 
50199ecfbf8SJan Medala 	/* Go over all the completions */
502b68309beSRafal Kozik 	while ((READ_ONCE8(cqe->acq_common_descriptor.flags) &
50399ecfbf8SJan Medala 			ENA_ADMIN_ACQ_COMMON_DESC_PHASE_MASK) == phase) {
50499ecfbf8SJan Medala 		/* Do not read the rest of the completion entry before the
50599ecfbf8SJan Medala 		 * phase bit was validated
50699ecfbf8SJan Medala 		 */
507b68309beSRafal Kozik 		dma_rmb();
50899ecfbf8SJan Medala 		ena_com_handle_single_admin_completion(admin_queue, cqe);
50999ecfbf8SJan Medala 
51099ecfbf8SJan Medala 		head_masked++;
51199ecfbf8SJan Medala 		comp_num++;
51299ecfbf8SJan Medala 		if (unlikely(head_masked == admin_queue->q_depth)) {
51399ecfbf8SJan Medala 			head_masked = 0;
51499ecfbf8SJan Medala 			phase = !phase;
51599ecfbf8SJan Medala 		}
51699ecfbf8SJan Medala 
51799ecfbf8SJan Medala 		cqe = &admin_queue->cq.entries[head_masked];
51899ecfbf8SJan Medala 	}
51999ecfbf8SJan Medala 
52099ecfbf8SJan Medala 	admin_queue->cq.head += comp_num;
52199ecfbf8SJan Medala 	admin_queue->cq.phase = phase;
52299ecfbf8SJan Medala 	admin_queue->sq.head += comp_num;
52399ecfbf8SJan Medala 	admin_queue->stats.completed_cmd += comp_num;
52499ecfbf8SJan Medala }
52599ecfbf8SJan Medala 
ena_com_comp_status_to_errno(struct ena_com_admin_queue * admin_queue,u8 comp_status)526ac2fd8a5SMichal Krawczyk static int ena_com_comp_status_to_errno(struct ena_com_admin_queue *admin_queue,
527ac2fd8a5SMichal Krawczyk 					u8 comp_status)
52899ecfbf8SJan Medala {
52999ecfbf8SJan Medala 	if (unlikely(comp_status != 0))
530ac2fd8a5SMichal Krawczyk 		ena_trc_err(admin_queue->ena_dev,
531ac2fd8a5SMichal Krawczyk 			    "Admin command failed[%u]\n", comp_status);
53299ecfbf8SJan Medala 
53399ecfbf8SJan Medala 	switch (comp_status) {
53499ecfbf8SJan Medala 	case ENA_ADMIN_SUCCESS:
535b2b02edeSMichal Krawczyk 		return ENA_COM_OK;
53699ecfbf8SJan Medala 	case ENA_ADMIN_RESOURCE_ALLOCATION_FAILURE:
53799ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
53899ecfbf8SJan Medala 	case ENA_ADMIN_UNSUPPORTED_OPCODE:
5393adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
54099ecfbf8SJan Medala 	case ENA_ADMIN_BAD_OPCODE:
54199ecfbf8SJan Medala 	case ENA_ADMIN_MALFORMED_REQUEST:
54299ecfbf8SJan Medala 	case ENA_ADMIN_ILLEGAL_PARAMETER:
54399ecfbf8SJan Medala 	case ENA_ADMIN_UNKNOWN_ERROR:
54499ecfbf8SJan Medala 		return ENA_COM_INVAL;
5458eaf9fedSMichal Krawczyk 	case ENA_ADMIN_RESOURCE_BUSY:
5468eaf9fedSMichal Krawczyk 		return ENA_COM_TRY_AGAIN;
54799ecfbf8SJan Medala 	}
54899ecfbf8SJan Medala 
549b2b02edeSMichal Krawczyk 	return ENA_COM_INVAL;
55099ecfbf8SJan Medala }
55199ecfbf8SJan Medala 
ena_delay_exponential_backoff_us(u32 exp,u32 delay_us)5520c84e048SMichal Krawczyk static void ena_delay_exponential_backoff_us(u32 exp, u32 delay_us)
5530c84e048SMichal Krawczyk {
5544b378679SShai Brandes 	exp = ENA_MIN32(ENA_MAX_BACKOFF_DELAY_EXP, exp);
5550c84e048SMichal Krawczyk 	delay_us = ENA_MAX32(ENA_MIN_ADMIN_POLL_US, delay_us);
5564b378679SShai Brandes 	delay_us = ENA_MIN32(ENA_MAX_ADMIN_POLL_US, delay_us * (1U << exp));
5570c84e048SMichal Krawczyk 	ENA_USLEEP(delay_us);
5580c84e048SMichal Krawczyk }
5590c84e048SMichal Krawczyk 
ena_com_wait_and_process_admin_cq_polling(struct ena_comp_ctx * comp_ctx,struct ena_com_admin_queue * admin_queue)5603adcba9aSMichal Krawczyk static int ena_com_wait_and_process_admin_cq_polling(struct ena_comp_ctx *comp_ctx,
56199ecfbf8SJan Medala 						     struct ena_com_admin_queue *admin_queue)
56299ecfbf8SJan Medala {
5635fe8c8a2SFerruh Yigit 	unsigned long flags = 0;
564b2b02edeSMichal Krawczyk 	ena_time_t timeout;
56599ecfbf8SJan Medala 	int ret;
5660c84e048SMichal Krawczyk 	u32 exp = 0;
56799ecfbf8SJan Medala 
5683adcba9aSMichal Krawczyk 	timeout = ENA_GET_SYSTEM_TIMEOUT(admin_queue->completion_timeout);
56999ecfbf8SJan Medala 
5703adcba9aSMichal Krawczyk 	while (1) {
5713adcba9aSMichal Krawczyk 		ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
5723adcba9aSMichal Krawczyk 		ena_com_handle_admin_completion(admin_queue);
5733adcba9aSMichal Krawczyk 		ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
5743adcba9aSMichal Krawczyk 
5753adcba9aSMichal Krawczyk 		if (comp_ctx->status != ENA_CMD_SUBMITTED)
5763adcba9aSMichal Krawczyk 			break;
5773adcba9aSMichal Krawczyk 
5788bf4b06fSShai Brandes 		if (unlikely(ENA_TIME_EXPIRE(timeout))) {
579ac2fd8a5SMichal Krawczyk 			ena_trc_err(admin_queue->ena_dev,
580ac2fd8a5SMichal Krawczyk 				    "Wait for completion (polling) timeout\n");
58199ecfbf8SJan Medala 			/* ENA didn't have any completion */
58299ecfbf8SJan Medala 			ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
58399ecfbf8SJan Medala 			admin_queue->stats.no_completion++;
58499ecfbf8SJan Medala 			admin_queue->running_state = false;
58599ecfbf8SJan Medala 			ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
58699ecfbf8SJan Medala 
58799ecfbf8SJan Medala 			ret = ENA_COM_TIMER_EXPIRED;
58899ecfbf8SJan Medala 			goto err;
58999ecfbf8SJan Medala 		}
59099ecfbf8SJan Medala 
5910c84e048SMichal Krawczyk 		ena_delay_exponential_backoff_us(exp++,
5920c84e048SMichal Krawczyk 						 admin_queue->ena_dev->ena_min_poll_delay_us);
59399ecfbf8SJan Medala 	}
59499ecfbf8SJan Medala 
59599ecfbf8SJan Medala 	if (unlikely(comp_ctx->status == ENA_CMD_ABORTED)) {
596ac2fd8a5SMichal Krawczyk 		ena_trc_err(admin_queue->ena_dev, "Command was aborted\n");
59799ecfbf8SJan Medala 		ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
59899ecfbf8SJan Medala 		admin_queue->stats.aborted_cmd++;
59999ecfbf8SJan Medala 		ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
60099ecfbf8SJan Medala 		ret = ENA_COM_NO_DEVICE;
60199ecfbf8SJan Medala 		goto err;
60299ecfbf8SJan Medala 	}
60399ecfbf8SJan Medala 
604ac2fd8a5SMichal Krawczyk 	ret = ena_com_comp_status_to_errno(admin_queue, comp_ctx->comp_status);
60599ecfbf8SJan Medala err:
60699ecfbf8SJan Medala 	comp_ctxt_release(admin_queue, comp_ctx);
60799ecfbf8SJan Medala 	return ret;
60899ecfbf8SJan Medala }
60999ecfbf8SJan Medala 
610b19f366cSMichal Krawczyk /*
611b68309beSRafal Kozik  * Set the LLQ configurations of the firmware
612b68309beSRafal Kozik  *
613b2b02edeSMichal Krawczyk  * The driver provides only the enabled feature values to the device,
614b68309beSRafal Kozik  * which in turn, checks if they are supported.
615b68309beSRafal Kozik  */
ena_com_set_llq(struct ena_com_dev * ena_dev)616b68309beSRafal Kozik static int ena_com_set_llq(struct ena_com_dev *ena_dev)
617b68309beSRafal Kozik {
618b68309beSRafal Kozik 	struct ena_com_admin_queue *admin_queue;
619b68309beSRafal Kozik 	struct ena_admin_set_feat_cmd cmd;
620b68309beSRafal Kozik 	struct ena_admin_set_feat_resp resp;
621b68309beSRafal Kozik 	struct ena_com_llq_info *llq_info = &ena_dev->llq_info;
622b68309beSRafal Kozik 	int ret;
623b68309beSRafal Kozik 
624b68309beSRafal Kozik 	memset(&cmd, 0x0, sizeof(cmd));
625b68309beSRafal Kozik 	admin_queue = &ena_dev->admin_queue;
626b68309beSRafal Kozik 
627b68309beSRafal Kozik 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
628b68309beSRafal Kozik 	cmd.feat_common.feature_id = ENA_ADMIN_LLQ;
629b68309beSRafal Kozik 
630b68309beSRafal Kozik 	cmd.u.llq.header_location_ctrl_enabled = llq_info->header_location_ctrl;
631b68309beSRafal Kozik 	cmd.u.llq.entry_size_ctrl_enabled = llq_info->desc_list_entry_size_ctrl;
632b68309beSRafal Kozik 	cmd.u.llq.desc_num_before_header_enabled = llq_info->descs_num_before_header;
633b68309beSRafal Kozik 	cmd.u.llq.descriptors_stride_ctrl_enabled = llq_info->desc_stride_ctrl;
634b68309beSRafal Kozik 
6357df844b7SMichal Krawczyk 	cmd.u.llq.accel_mode.u.set.enabled_flags =
6367df844b7SMichal Krawczyk 		BIT(ENA_ADMIN_DISABLE_META_CACHING) |
637f1453604SMichal Krawczyk 		BIT(ENA_ADMIN_LIMIT_TX_BURST);
638f1453604SMichal Krawczyk 
639b68309beSRafal Kozik 	ret = ena_com_execute_admin_command(admin_queue,
640b68309beSRafal Kozik 					    (struct ena_admin_aq_entry *)&cmd,
641b68309beSRafal Kozik 					    sizeof(cmd),
642b68309beSRafal Kozik 					    (struct ena_admin_acq_entry *)&resp,
643b68309beSRafal Kozik 					    sizeof(resp));
644b68309beSRafal Kozik 
645b68309beSRafal Kozik 	if (unlikely(ret))
646ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to set LLQ configurations: %d\n", ret);
647b68309beSRafal Kozik 
648b68309beSRafal Kozik 	return ret;
649b68309beSRafal Kozik }
650b68309beSRafal Kozik 
ena_com_config_llq_info(struct ena_com_dev * ena_dev,struct ena_admin_feature_llq_desc * llq_features,struct ena_llq_configurations * llq_default_cfg)651b68309beSRafal Kozik static int ena_com_config_llq_info(struct ena_com_dev *ena_dev,
652b68309beSRafal Kozik 				   struct ena_admin_feature_llq_desc *llq_features,
653b68309beSRafal Kozik 				   struct ena_llq_configurations *llq_default_cfg)
654b68309beSRafal Kozik {
655b68309beSRafal Kozik 	struct ena_com_llq_info *llq_info = &ena_dev->llq_info;
6567df844b7SMichal Krawczyk 	struct ena_admin_accel_mode_get llq_accel_mode_get;
657b68309beSRafal Kozik 	u16 supported_feat;
658b68309beSRafal Kozik 	int rc;
659b68309beSRafal Kozik 
660b68309beSRafal Kozik 	memset(llq_info, 0, sizeof(*llq_info));
661b68309beSRafal Kozik 
662b68309beSRafal Kozik 	supported_feat = llq_features->header_location_ctrl_supported;
663b68309beSRafal Kozik 
664b68309beSRafal Kozik 	if (likely(supported_feat & llq_default_cfg->llq_header_location)) {
665b2b02edeSMichal Krawczyk 		llq_info->header_location_ctrl =
666b2b02edeSMichal Krawczyk 			llq_default_cfg->llq_header_location;
667b68309beSRafal Kozik 	} else {
668ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Invalid header location control, supported: 0x%x\n",
669b68309beSRafal Kozik 			    supported_feat);
670f73f53f7SShai Brandes 		return ENA_COM_INVAL;
671b68309beSRafal Kozik 	}
672b68309beSRafal Kozik 
673b68309beSRafal Kozik 	if (likely(llq_info->header_location_ctrl == ENA_ADMIN_INLINE_HEADER)) {
674b68309beSRafal Kozik 		supported_feat = llq_features->descriptors_stride_ctrl_supported;
675b68309beSRafal Kozik 		if (likely(supported_feat & llq_default_cfg->llq_stride_ctrl)) {
676b68309beSRafal Kozik 			llq_info->desc_stride_ctrl = llq_default_cfg->llq_stride_ctrl;
677b68309beSRafal Kozik 		} else	{
678b68309beSRafal Kozik 			if (supported_feat & ENA_ADMIN_MULTIPLE_DESCS_PER_ENTRY) {
679b68309beSRafal Kozik 				llq_info->desc_stride_ctrl = ENA_ADMIN_MULTIPLE_DESCS_PER_ENTRY;
680b68309beSRafal Kozik 			} else if (supported_feat & ENA_ADMIN_SINGLE_DESC_PER_ENTRY) {
681b68309beSRafal Kozik 				llq_info->desc_stride_ctrl = ENA_ADMIN_SINGLE_DESC_PER_ENTRY;
682b68309beSRafal Kozik 			} else {
683ac2fd8a5SMichal Krawczyk 				ena_trc_err(ena_dev, "Invalid desc_stride_ctrl, supported: 0x%x\n",
684b68309beSRafal Kozik 					    supported_feat);
685f73f53f7SShai Brandes 				return ENA_COM_INVAL;
686b68309beSRafal Kozik 			}
687b68309beSRafal Kozik 
688ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Default llq stride ctrl is not supported, performing fallback, default: 0x%x, supported: 0x%x, used: 0x%x\n",
689b68309beSRafal Kozik 				    llq_default_cfg->llq_stride_ctrl,
690b68309beSRafal Kozik 				    supported_feat,
691b68309beSRafal Kozik 				    llq_info->desc_stride_ctrl);
692b68309beSRafal Kozik 		}
693b68309beSRafal Kozik 	} else {
694b68309beSRafal Kozik 		llq_info->desc_stride_ctrl = 0;
695b68309beSRafal Kozik 	}
696b68309beSRafal Kozik 
697b68309beSRafal Kozik 	supported_feat = llq_features->entry_size_ctrl_supported;
698b68309beSRafal Kozik 	if (likely(supported_feat & llq_default_cfg->llq_ring_entry_size)) {
699b68309beSRafal Kozik 		llq_info->desc_list_entry_size_ctrl = llq_default_cfg->llq_ring_entry_size;
700b68309beSRafal Kozik 		llq_info->desc_list_entry_size = llq_default_cfg->llq_ring_entry_size_value;
701b68309beSRafal Kozik 	} else {
702b68309beSRafal Kozik 		if (supported_feat & ENA_ADMIN_LIST_ENTRY_SIZE_128B) {
703b68309beSRafal Kozik 			llq_info->desc_list_entry_size_ctrl = ENA_ADMIN_LIST_ENTRY_SIZE_128B;
704b68309beSRafal Kozik 			llq_info->desc_list_entry_size = 128;
705b68309beSRafal Kozik 		} else if (supported_feat & ENA_ADMIN_LIST_ENTRY_SIZE_192B) {
706b68309beSRafal Kozik 			llq_info->desc_list_entry_size_ctrl = ENA_ADMIN_LIST_ENTRY_SIZE_192B;
707b68309beSRafal Kozik 			llq_info->desc_list_entry_size = 192;
708b68309beSRafal Kozik 		} else if (supported_feat & ENA_ADMIN_LIST_ENTRY_SIZE_256B) {
709b68309beSRafal Kozik 			llq_info->desc_list_entry_size_ctrl = ENA_ADMIN_LIST_ENTRY_SIZE_256B;
710b68309beSRafal Kozik 			llq_info->desc_list_entry_size = 256;
711b68309beSRafal Kozik 		} else {
712ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Invalid entry_size_ctrl, supported: 0x%x\n",
713ac2fd8a5SMichal Krawczyk 				    supported_feat);
714f73f53f7SShai Brandes 			return ENA_COM_INVAL;
715b68309beSRafal Kozik 		}
716b68309beSRafal Kozik 
717ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Default llq ring entry size is not supported, performing fallback, default: 0x%x, supported: 0x%x, used: 0x%x\n",
718b68309beSRafal Kozik 			    llq_default_cfg->llq_ring_entry_size,
719b68309beSRafal Kozik 			    supported_feat,
720b68309beSRafal Kozik 			    llq_info->desc_list_entry_size);
721b68309beSRafal Kozik 	}
722b68309beSRafal Kozik 	if (unlikely(llq_info->desc_list_entry_size & 0x7)) {
723b68309beSRafal Kozik 		/* The desc list entry size should be whole multiply of 8
724b68309beSRafal Kozik 		 * This requirement comes from __iowrite64_copy()
725b68309beSRafal Kozik 		 */
726ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Illegal entry size %d\n",
727b68309beSRafal Kozik 			    llq_info->desc_list_entry_size);
728f73f53f7SShai Brandes 		return ENA_COM_INVAL;
729b68309beSRafal Kozik 	}
730b68309beSRafal Kozik 
731b68309beSRafal Kozik 	if (llq_info->desc_stride_ctrl == ENA_ADMIN_MULTIPLE_DESCS_PER_ENTRY)
732b68309beSRafal Kozik 		llq_info->descs_per_entry = llq_info->desc_list_entry_size /
733b68309beSRafal Kozik 			sizeof(struct ena_eth_io_tx_desc);
734b68309beSRafal Kozik 	else
735b68309beSRafal Kozik 		llq_info->descs_per_entry = 1;
736b68309beSRafal Kozik 
737b68309beSRafal Kozik 	supported_feat = llq_features->desc_num_before_header_supported;
738b68309beSRafal Kozik 	if (likely(supported_feat & llq_default_cfg->llq_num_decs_before_header)) {
739b68309beSRafal Kozik 		llq_info->descs_num_before_header = llq_default_cfg->llq_num_decs_before_header;
740b68309beSRafal Kozik 	} else {
741b68309beSRafal Kozik 		if (supported_feat & ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_2) {
742b68309beSRafal Kozik 			llq_info->descs_num_before_header = ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_2;
743b68309beSRafal Kozik 		} else if (supported_feat & ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_1) {
744b68309beSRafal Kozik 			llq_info->descs_num_before_header = ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_1;
745b68309beSRafal Kozik 		} else if (supported_feat & ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_4) {
746b68309beSRafal Kozik 			llq_info->descs_num_before_header = ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_4;
747b68309beSRafal Kozik 		} else if (supported_feat & ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_8) {
748b68309beSRafal Kozik 			llq_info->descs_num_before_header = ENA_ADMIN_LLQ_NUM_DESCS_BEFORE_HEADER_8;
749b68309beSRafal Kozik 		} else {
750ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Invalid descs_num_before_header, supported: 0x%x\n",
751b68309beSRafal Kozik 				    supported_feat);
752f73f53f7SShai Brandes 			return ENA_COM_INVAL;
753b68309beSRafal Kozik 		}
754b68309beSRafal Kozik 
755ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Default llq num descs before header is not supported, performing fallback, default: 0x%x, supported: 0x%x, used: 0x%x\n",
756b68309beSRafal Kozik 			    llq_default_cfg->llq_num_decs_before_header,
757b68309beSRafal Kozik 			    supported_feat,
758b68309beSRafal Kozik 			    llq_info->descs_num_before_header);
759b68309beSRafal Kozik 	}
760f1453604SMichal Krawczyk 	/* Check for accelerated queue supported */
7617df844b7SMichal Krawczyk 	llq_accel_mode_get = llq_features->accel_mode.u.get;
762b68309beSRafal Kozik 
7637df844b7SMichal Krawczyk 	llq_info->disable_meta_caching =
7647df844b7SMichal Krawczyk 		!!(llq_accel_mode_get.supported_flags &
7657df844b7SMichal Krawczyk 		   BIT(ENA_ADMIN_DISABLE_META_CACHING));
7667df844b7SMichal Krawczyk 
7677df844b7SMichal Krawczyk 	if (llq_accel_mode_get.supported_flags & BIT(ENA_ADMIN_LIMIT_TX_BURST))
768b68309beSRafal Kozik 		llq_info->max_entries_in_tx_burst =
7697df844b7SMichal Krawczyk 			llq_accel_mode_get.max_tx_burst_size /
770f1453604SMichal Krawczyk 			llq_default_cfg->llq_ring_entry_size_value;
771b68309beSRafal Kozik 
772b68309beSRafal Kozik 	rc = ena_com_set_llq(ena_dev);
7738bf4b06fSShai Brandes 	if (unlikely(rc))
774ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Cannot set LLQ configuration: %d\n", rc);
775b68309beSRafal Kozik 
776b2b02edeSMichal Krawczyk 	return rc;
777b68309beSRafal Kozik }
778b68309beSRafal Kozik 
ena_com_wait_and_process_admin_cq_interrupts(struct ena_comp_ctx * comp_ctx,struct ena_com_admin_queue * admin_queue)7793adcba9aSMichal Krawczyk static int ena_com_wait_and_process_admin_cq_interrupts(struct ena_comp_ctx *comp_ctx,
78099ecfbf8SJan Medala 							struct ena_com_admin_queue *admin_queue)
78199ecfbf8SJan Medala {
78223a70746SDaniel Mrzyglod 	unsigned long flags = 0;
7833adcba9aSMichal Krawczyk 	int ret;
78499ecfbf8SJan Medala 
78599ecfbf8SJan Medala 	ENA_WAIT_EVENT_WAIT(comp_ctx->wait_event,
7863adcba9aSMichal Krawczyk 			    admin_queue->completion_timeout);
78799ecfbf8SJan Medala 
78899ecfbf8SJan Medala 	/* In case the command wasn't completed find out the root cause.
78999ecfbf8SJan Medala 	 * There might be 2 kinds of errors
79099ecfbf8SJan Medala 	 * 1) No completion (timeout reached)
79199ecfbf8SJan Medala 	 * 2) There is completion but the device didn't get any msi-x interrupt.
79299ecfbf8SJan Medala 	 */
79399ecfbf8SJan Medala 	if (unlikely(comp_ctx->status == ENA_CMD_SUBMITTED)) {
79499ecfbf8SJan Medala 		ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
79599ecfbf8SJan Medala 		ena_com_handle_admin_completion(admin_queue);
79699ecfbf8SJan Medala 		admin_queue->stats.no_completion++;
79799ecfbf8SJan Medala 		ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
79899ecfbf8SJan Medala 
799b2b02edeSMichal Krawczyk 		if (comp_ctx->status == ENA_CMD_COMPLETED) {
8002443fa35SShai Brandes 			admin_queue->is_missing_admin_interrupt = true;
801ac2fd8a5SMichal Krawczyk 			ena_trc_err(admin_queue->ena_dev,
802ac2fd8a5SMichal Krawczyk 				    "The ena device sent a completion but the driver didn't receive a MSI-X interrupt (cmd %d), autopolling mode is %s\n",
803b2b02edeSMichal Krawczyk 				    comp_ctx->cmd_opcode, admin_queue->auto_polling ? "ON" : "OFF");
804b2b02edeSMichal Krawczyk 			/* Check if fallback to polling is enabled */
805b2b02edeSMichal Krawczyk 			if (admin_queue->auto_polling)
806b2b02edeSMichal Krawczyk 				admin_queue->polling = true;
807b2b02edeSMichal Krawczyk 		} else {
808ac2fd8a5SMichal Krawczyk 			ena_trc_err(admin_queue->ena_dev,
809ac2fd8a5SMichal Krawczyk 				    "The ena device didn't send a completion for the admin cmd %d status %d\n",
81099ecfbf8SJan Medala 				    comp_ctx->cmd_opcode, comp_ctx->status);
811b2b02edeSMichal Krawczyk 		}
812b2b02edeSMichal Krawczyk 		/* Check if shifted to polling mode.
813b2b02edeSMichal Krawczyk 		 * This will happen if there is a completion without an interrupt
814b2b02edeSMichal Krawczyk 		 * and autopolling mode is enabled. Continuing normal execution in such case
815b2b02edeSMichal Krawczyk 		 */
816b2b02edeSMichal Krawczyk 		if (!admin_queue->polling) {
81799ecfbf8SJan Medala 			admin_queue->running_state = false;
81899ecfbf8SJan Medala 			ret = ENA_COM_TIMER_EXPIRED;
81999ecfbf8SJan Medala 			goto err;
82099ecfbf8SJan Medala 		}
8219db6486bSShai Brandes 	} else if (unlikely(comp_ctx->status == ENA_CMD_ABORTED)) {
8229db6486bSShai Brandes 		ena_trc_err(admin_queue->ena_dev, "Command was aborted\n");
8239db6486bSShai Brandes 		ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
8249db6486bSShai Brandes 		admin_queue->stats.aborted_cmd++;
8259db6486bSShai Brandes 		ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
8269db6486bSShai Brandes 		ret = ENA_COM_NO_DEVICE;
8279db6486bSShai Brandes 		goto err;
828b2b02edeSMichal Krawczyk 	}
82999ecfbf8SJan Medala 
830ac2fd8a5SMichal Krawczyk 	ret = ena_com_comp_status_to_errno(admin_queue, comp_ctx->comp_status);
83199ecfbf8SJan Medala err:
83299ecfbf8SJan Medala 	comp_ctxt_release(admin_queue, comp_ctx);
83399ecfbf8SJan Medala 	return ret;
83499ecfbf8SJan Medala }
83599ecfbf8SJan Medala 
83699ecfbf8SJan Medala /* This method read the hardware device register through posting writes
83799ecfbf8SJan Medala  * and waiting for response
83899ecfbf8SJan Medala  * On timeout the function will return ENA_MMIO_READ_TIMEOUT
83999ecfbf8SJan Medala  */
ena_com_reg_bar_read32(struct ena_com_dev * ena_dev,u16 offset)84099ecfbf8SJan Medala static u32 ena_com_reg_bar_read32(struct ena_com_dev *ena_dev, u16 offset)
84199ecfbf8SJan Medala {
84299ecfbf8SJan Medala 	struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read;
84399ecfbf8SJan Medala 	volatile struct ena_admin_ena_mmio_req_read_less_resp *read_resp =
84499ecfbf8SJan Medala 		mmio_read->read_resp;
8453adcba9aSMichal Krawczyk 	u32 mmio_read_reg, ret, i;
84623a70746SDaniel Mrzyglod 	unsigned long flags = 0;
8473adcba9aSMichal Krawczyk 	u32 timeout = mmio_read->reg_read_to;
84899ecfbf8SJan Medala 
84999ecfbf8SJan Medala 	ENA_MIGHT_SLEEP();
85099ecfbf8SJan Medala 
8513adcba9aSMichal Krawczyk 	if (timeout == 0)
8523adcba9aSMichal Krawczyk 		timeout = ENA_REG_READ_TIMEOUT;
8533adcba9aSMichal Krawczyk 
85499ecfbf8SJan Medala 	/* If readless is disabled, perform regular read */
85599ecfbf8SJan Medala 	if (!mmio_read->readless_supported)
8563adcba9aSMichal Krawczyk 		return ENA_REG_READ32(ena_dev->bus, ena_dev->reg_bar + offset);
85799ecfbf8SJan Medala 
85899ecfbf8SJan Medala 	ENA_SPINLOCK_LOCK(mmio_read->lock, flags);
85999ecfbf8SJan Medala 	mmio_read->seq_num++;
86099ecfbf8SJan Medala 
86199ecfbf8SJan Medala 	read_resp->req_id = mmio_read->seq_num + 0xDEAD;
862368cbe96SShai Brandes 	mmio_read_reg = ENA_FIELD_PREP(offset,
863368cbe96SShai Brandes 				       ENA_REGS_MMIO_REG_READ_REG_OFF_MASK,
864368cbe96SShai Brandes 				       ENA_REGS_MMIO_REG_READ_REG_OFF_SHIFT);
86599ecfbf8SJan Medala 	mmio_read_reg |= mmio_read->seq_num &
86699ecfbf8SJan Medala 			ENA_REGS_MMIO_REG_READ_REQ_ID_MASK;
86799ecfbf8SJan Medala 
868b68309beSRafal Kozik 	ENA_REG_WRITE32(ena_dev->bus, mmio_read_reg,
869b68309beSRafal Kozik 			ena_dev->reg_bar + ENA_REGS_MMIO_REG_READ_OFF);
87099ecfbf8SJan Medala 
8713adcba9aSMichal Krawczyk 	for (i = 0; i < timeout; i++) {
872b68309beSRafal Kozik 		if (READ_ONCE16(read_resp->req_id) == mmio_read->seq_num)
87399ecfbf8SJan Medala 			break;
87499ecfbf8SJan Medala 
87599ecfbf8SJan Medala 		ENA_UDELAY(1);
87699ecfbf8SJan Medala 	}
87799ecfbf8SJan Medala 
8783adcba9aSMichal Krawczyk 	if (unlikely(i == timeout)) {
879f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Reading reg failed for timeout. expected: req id[%u] offset[%u] actual: req id[%u] offset[%u]\n",
88099ecfbf8SJan Medala 			    mmio_read->seq_num,
88199ecfbf8SJan Medala 			    offset,
88299ecfbf8SJan Medala 			    read_resp->req_id,
88399ecfbf8SJan Medala 			    read_resp->reg_off);
88499ecfbf8SJan Medala 		ret = ENA_MMIO_READ_TIMEOUT;
88599ecfbf8SJan Medala 		goto err;
88699ecfbf8SJan Medala 	}
88799ecfbf8SJan Medala 
8888bf4b06fSShai Brandes 	if (unlikely(read_resp->reg_off != offset)) {
889ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Read failure: wrong offset provided\n");
8906dcee7cdSJan Medala 		ret = ENA_MMIO_READ_TIMEOUT;
8916dcee7cdSJan Medala 	} else {
89299ecfbf8SJan Medala 		ret = read_resp->reg_val;
8936dcee7cdSJan Medala 	}
89499ecfbf8SJan Medala err:
89599ecfbf8SJan Medala 	ENA_SPINLOCK_UNLOCK(mmio_read->lock, flags);
89699ecfbf8SJan Medala 
89799ecfbf8SJan Medala 	return ret;
89899ecfbf8SJan Medala }
89999ecfbf8SJan Medala 
90099ecfbf8SJan Medala /* There are two types to wait for completion.
90199ecfbf8SJan Medala  * Polling mode - wait until the completion is available.
90299ecfbf8SJan Medala  * Async mode - wait on wait queue until the completion is ready
90399ecfbf8SJan Medala  * (or the timeout expired).
90499ecfbf8SJan Medala  * It is expected that the IRQ called ena_com_handle_admin_completion
90599ecfbf8SJan Medala  * to mark the completions.
90699ecfbf8SJan Medala  */
ena_com_wait_and_process_admin_cq(struct ena_comp_ctx * comp_ctx,struct ena_com_admin_queue * admin_queue)9073adcba9aSMichal Krawczyk static int ena_com_wait_and_process_admin_cq(struct ena_comp_ctx *comp_ctx,
90899ecfbf8SJan Medala 					     struct ena_com_admin_queue *admin_queue)
90999ecfbf8SJan Medala {
91099ecfbf8SJan Medala 	if (admin_queue->polling)
91199ecfbf8SJan Medala 		return ena_com_wait_and_process_admin_cq_polling(comp_ctx,
91299ecfbf8SJan Medala 								 admin_queue);
91399ecfbf8SJan Medala 
91499ecfbf8SJan Medala 	return ena_com_wait_and_process_admin_cq_interrupts(comp_ctx,
91599ecfbf8SJan Medala 							    admin_queue);
91699ecfbf8SJan Medala }
91799ecfbf8SJan Medala 
ena_com_destroy_io_sq(struct ena_com_dev * ena_dev,struct ena_com_io_sq * io_sq)91899ecfbf8SJan Medala static int ena_com_destroy_io_sq(struct ena_com_dev *ena_dev,
91999ecfbf8SJan Medala 				 struct ena_com_io_sq *io_sq)
92099ecfbf8SJan Medala {
92199ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
92299ecfbf8SJan Medala 	struct ena_admin_aq_destroy_sq_cmd destroy_cmd;
92399ecfbf8SJan Medala 	struct ena_admin_acq_destroy_sq_resp_desc destroy_resp;
92499ecfbf8SJan Medala 	u8 direction;
92599ecfbf8SJan Medala 	int ret;
92699ecfbf8SJan Medala 
9273adcba9aSMichal Krawczyk 	memset(&destroy_cmd, 0x0, sizeof(destroy_cmd));
92899ecfbf8SJan Medala 
92999ecfbf8SJan Medala 	if (io_sq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX)
93099ecfbf8SJan Medala 		direction = ENA_ADMIN_SQ_DIRECTION_TX;
93199ecfbf8SJan Medala 	else
93299ecfbf8SJan Medala 		direction = ENA_ADMIN_SQ_DIRECTION_RX;
93399ecfbf8SJan Medala 
934368cbe96SShai Brandes 	destroy_cmd.sq.sq_identity |=
935368cbe96SShai Brandes 		ENA_FIELD_PREP(direction,
936368cbe96SShai Brandes 			       ENA_ADMIN_SQ_SQ_DIRECTION_MASK,
937368cbe96SShai Brandes 			       ENA_ADMIN_SQ_SQ_DIRECTION_SHIFT);
93899ecfbf8SJan Medala 
93999ecfbf8SJan Medala 	destroy_cmd.sq.sq_idx = io_sq->idx;
94099ecfbf8SJan Medala 	destroy_cmd.aq_common_descriptor.opcode = ENA_ADMIN_DESTROY_SQ;
94199ecfbf8SJan Medala 
9423adcba9aSMichal Krawczyk 	ret = ena_com_execute_admin_command(admin_queue,
94399ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&destroy_cmd,
94499ecfbf8SJan Medala 					    sizeof(destroy_cmd),
94599ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&destroy_resp,
94699ecfbf8SJan Medala 					    sizeof(destroy_resp));
94799ecfbf8SJan Medala 
94899ecfbf8SJan Medala 	if (unlikely(ret && (ret != ENA_COM_NO_DEVICE)))
949ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to destroy io sq error: %d\n", ret);
95099ecfbf8SJan Medala 
95199ecfbf8SJan Medala 	return ret;
95299ecfbf8SJan Medala }
95399ecfbf8SJan Medala 
ena_com_io_queue_free(struct ena_com_dev * ena_dev,struct ena_com_io_sq * io_sq,struct ena_com_io_cq * io_cq)95499ecfbf8SJan Medala static void ena_com_io_queue_free(struct ena_com_dev *ena_dev,
95599ecfbf8SJan Medala 				  struct ena_com_io_sq *io_sq,
95699ecfbf8SJan Medala 				  struct ena_com_io_cq *io_cq)
95799ecfbf8SJan Medala {
95899ecfbf8SJan Medala 	size_t size;
95999ecfbf8SJan Medala 
96099ecfbf8SJan Medala 	if (io_cq->cdesc_addr.virt_addr) {
96199ecfbf8SJan Medala 		size = io_cq->cdesc_entry_size_in_bytes * io_cq->q_depth;
96299ecfbf8SJan Medala 
96399ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
96499ecfbf8SJan Medala 				      size,
96599ecfbf8SJan Medala 				      io_cq->cdesc_addr.virt_addr,
96699ecfbf8SJan Medala 				      io_cq->cdesc_addr.phys_addr,
96799ecfbf8SJan Medala 				      io_cq->cdesc_addr.mem_handle);
96899ecfbf8SJan Medala 
96999ecfbf8SJan Medala 		io_cq->cdesc_addr.virt_addr = NULL;
97099ecfbf8SJan Medala 	}
97199ecfbf8SJan Medala 
97299ecfbf8SJan Medala 	if (io_sq->desc_addr.virt_addr) {
97399ecfbf8SJan Medala 		size = io_sq->desc_entry_size * io_sq->q_depth;
97499ecfbf8SJan Medala 
97599ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
97699ecfbf8SJan Medala 				      size,
97799ecfbf8SJan Medala 				      io_sq->desc_addr.virt_addr,
97899ecfbf8SJan Medala 				      io_sq->desc_addr.phys_addr,
97999ecfbf8SJan Medala 				      io_sq->desc_addr.mem_handle);
98099ecfbf8SJan Medala 
98199ecfbf8SJan Medala 		io_sq->desc_addr.virt_addr = NULL;
98299ecfbf8SJan Medala 	}
983b68309beSRafal Kozik 
984b68309beSRafal Kozik 	if (io_sq->bounce_buf_ctrl.base_buffer) {
985b2b02edeSMichal Krawczyk 		ENA_MEM_FREE(ena_dev->dmadev,
986b2b02edeSMichal Krawczyk 			     io_sq->bounce_buf_ctrl.base_buffer,
987b2b02edeSMichal Krawczyk 			     (io_sq->llq_info.desc_list_entry_size * ENA_COM_BOUNCE_BUFFER_CNTRL_CNT));
988b68309beSRafal Kozik 		io_sq->bounce_buf_ctrl.base_buffer = NULL;
989b68309beSRafal Kozik 	}
99099ecfbf8SJan Medala }
99199ecfbf8SJan Medala 
wait_for_reset_state(struct ena_com_dev * ena_dev,u32 timeout,u16 exp_state)9923adcba9aSMichal Krawczyk static int wait_for_reset_state(struct ena_com_dev *ena_dev, u32 timeout,
9933adcba9aSMichal Krawczyk 				u16 exp_state)
99499ecfbf8SJan Medala {
9950c84e048SMichal Krawczyk 	u32 val, exp = 0;
9960c84e048SMichal Krawczyk 	ena_time_t timeout_stamp;
99799ecfbf8SJan Medala 
9980c84e048SMichal Krawczyk 	/* Convert timeout from resolution of 100ms to us resolution. */
9990c84e048SMichal Krawczyk 	timeout_stamp = ENA_GET_SYSTEM_TIMEOUT(100 * 1000 * timeout);
10003adcba9aSMichal Krawczyk 
10010c84e048SMichal Krawczyk 	while (1) {
100299ecfbf8SJan Medala 		val = ena_com_reg_bar_read32(ena_dev, ENA_REGS_DEV_STS_OFF);
100399ecfbf8SJan Medala 
100499ecfbf8SJan Medala 		if (unlikely(val == ENA_MMIO_READ_TIMEOUT)) {
1005ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Reg read timeout occurred\n");
100699ecfbf8SJan Medala 			return ENA_COM_TIMER_EXPIRED;
100799ecfbf8SJan Medala 		}
100899ecfbf8SJan Medala 
100999ecfbf8SJan Medala 		if ((val & ENA_REGS_DEV_STS_RESET_IN_PROGRESS_MASK) ==
101099ecfbf8SJan Medala 			exp_state)
101199ecfbf8SJan Medala 			return 0;
101299ecfbf8SJan Medala 
10138bf4b06fSShai Brandes 		if (unlikely(ENA_TIME_EXPIRE(timeout_stamp)))
101499ecfbf8SJan Medala 			return ENA_COM_TIMER_EXPIRED;
10150c84e048SMichal Krawczyk 
10160c84e048SMichal Krawczyk 		ena_delay_exponential_backoff_us(exp++, ena_dev->ena_min_poll_delay_us);
10170c84e048SMichal Krawczyk 	}
101899ecfbf8SJan Medala }
101999ecfbf8SJan Medala 
ena_com_check_supported_feature_id(struct ena_com_dev * ena_dev,enum ena_admin_aq_feature_id feature_id)10203adcba9aSMichal Krawczyk static bool ena_com_check_supported_feature_id(struct ena_com_dev *ena_dev,
102199ecfbf8SJan Medala 					       enum ena_admin_aq_feature_id feature_id)
102299ecfbf8SJan Medala {
102399ecfbf8SJan Medala 	u32 feature_mask = 1 << feature_id;
102499ecfbf8SJan Medala 
102599ecfbf8SJan Medala 	/* Device attributes is always supported */
102699ecfbf8SJan Medala 	if ((feature_id != ENA_ADMIN_DEVICE_ATTRIBUTES) &&
102799ecfbf8SJan Medala 	    !(ena_dev->supported_features & feature_mask))
102899ecfbf8SJan Medala 		return false;
102999ecfbf8SJan Medala 
103099ecfbf8SJan Medala 	return true;
103199ecfbf8SJan Medala }
103299ecfbf8SJan Medala 
ena_com_get_feature_ex(struct ena_com_dev * ena_dev,struct ena_admin_get_feat_resp * get_resp,enum ena_admin_aq_feature_id feature_id,dma_addr_t control_buf_dma_addr,u32 control_buff_size,u8 feature_ver)103399ecfbf8SJan Medala static int ena_com_get_feature_ex(struct ena_com_dev *ena_dev,
103499ecfbf8SJan Medala 				  struct ena_admin_get_feat_resp *get_resp,
103599ecfbf8SJan Medala 				  enum ena_admin_aq_feature_id feature_id,
103699ecfbf8SJan Medala 				  dma_addr_t control_buf_dma_addr,
1037b68309beSRafal Kozik 				  u32 control_buff_size,
1038b68309beSRafal Kozik 				  u8 feature_ver)
103999ecfbf8SJan Medala {
104099ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue;
104199ecfbf8SJan Medala 	struct ena_admin_get_feat_cmd get_cmd;
104299ecfbf8SJan Medala 	int ret;
104399ecfbf8SJan Medala 
104499ecfbf8SJan Medala 	if (!ena_com_check_supported_feature_id(ena_dev, feature_id)) {
1045ac2fd8a5SMichal Krawczyk 		ena_trc_dbg(ena_dev, "Feature %d isn't supported\n", feature_id);
10463adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
104799ecfbf8SJan Medala 	}
104899ecfbf8SJan Medala 
104999ecfbf8SJan Medala 	memset(&get_cmd, 0x0, sizeof(get_cmd));
105099ecfbf8SJan Medala 	admin_queue = &ena_dev->admin_queue;
105199ecfbf8SJan Medala 
105299ecfbf8SJan Medala 	get_cmd.aq_common_descriptor.opcode = ENA_ADMIN_GET_FEATURE;
105399ecfbf8SJan Medala 
105499ecfbf8SJan Medala 	if (control_buff_size)
105599ecfbf8SJan Medala 		get_cmd.aq_common_descriptor.flags =
105699ecfbf8SJan Medala 			ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK;
105799ecfbf8SJan Medala 	else
105899ecfbf8SJan Medala 		get_cmd.aq_common_descriptor.flags = 0;
105999ecfbf8SJan Medala 
106099ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
106199ecfbf8SJan Medala 				   &get_cmd.control_buffer.address,
106299ecfbf8SJan Medala 				   control_buf_dma_addr);
106399ecfbf8SJan Medala 	if (unlikely(ret)) {
1064ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
106599ecfbf8SJan Medala 		return ret;
106699ecfbf8SJan Medala 	}
106799ecfbf8SJan Medala 
106899ecfbf8SJan Medala 	get_cmd.control_buffer.length = control_buff_size;
1069b68309beSRafal Kozik 	get_cmd.feat_common.feature_version = feature_ver;
107099ecfbf8SJan Medala 	get_cmd.feat_common.feature_id = feature_id;
107199ecfbf8SJan Medala 
107299ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
107399ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)
107499ecfbf8SJan Medala 					    &get_cmd,
107599ecfbf8SJan Medala 					    sizeof(get_cmd),
107699ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)
107799ecfbf8SJan Medala 					    get_resp,
107899ecfbf8SJan Medala 					    sizeof(*get_resp));
107999ecfbf8SJan Medala 
108099ecfbf8SJan Medala 	if (unlikely(ret))
1081ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to submit get_feature command %d error: %d\n",
108299ecfbf8SJan Medala 			    feature_id, ret);
108399ecfbf8SJan Medala 
108499ecfbf8SJan Medala 	return ret;
108599ecfbf8SJan Medala }
108699ecfbf8SJan Medala 
ena_com_get_feature(struct ena_com_dev * ena_dev,struct ena_admin_get_feat_resp * get_resp,enum ena_admin_aq_feature_id feature_id,u8 feature_ver)108799ecfbf8SJan Medala static int ena_com_get_feature(struct ena_com_dev *ena_dev,
108899ecfbf8SJan Medala 			       struct ena_admin_get_feat_resp *get_resp,
1089b68309beSRafal Kozik 			       enum ena_admin_aq_feature_id feature_id,
1090b68309beSRafal Kozik 			       u8 feature_ver)
109199ecfbf8SJan Medala {
109299ecfbf8SJan Medala 	return ena_com_get_feature_ex(ena_dev,
109399ecfbf8SJan Medala 				      get_resp,
109499ecfbf8SJan Medala 				      feature_id,
109599ecfbf8SJan Medala 				      0,
1096b68309beSRafal Kozik 				      0,
1097b68309beSRafal Kozik 				      feature_ver);
109899ecfbf8SJan Medala }
109999ecfbf8SJan Medala 
ena_com_get_current_hash_function(struct ena_com_dev * ena_dev)11003e55684eSMichal Krawczyk int ena_com_get_current_hash_function(struct ena_com_dev *ena_dev)
11013e55684eSMichal Krawczyk {
11023e55684eSMichal Krawczyk 	return ena_dev->rss.hash_func;
11033e55684eSMichal Krawczyk }
11043e55684eSMichal Krawczyk 
ena_com_hash_key_fill_default_key(struct ena_com_dev * ena_dev)1105086c6b66SMichal Krawczyk static void ena_com_hash_key_fill_default_key(struct ena_com_dev *ena_dev)
1106086c6b66SMichal Krawczyk {
1107086c6b66SMichal Krawczyk 	struct ena_admin_feature_rss_flow_hash_control *hash_key =
1108086c6b66SMichal Krawczyk 		(ena_dev->rss).hash_key;
1109086c6b66SMichal Krawczyk 
1110086c6b66SMichal Krawczyk 	ENA_RSS_FILL_KEY(&hash_key->key, sizeof(hash_key->key));
1111720854c9SMichal Krawczyk 	/* The key buffer is stored in the device in an array of
1112720854c9SMichal Krawczyk 	 * uint32 elements.
1113086c6b66SMichal Krawczyk 	 */
1114b19f366cSMichal Krawczyk 	hash_key->key_parts = ENA_ADMIN_RSS_KEY_PARTS;
1115086c6b66SMichal Krawczyk }
1116086c6b66SMichal Krawczyk 
ena_com_hash_key_allocate(struct ena_com_dev * ena_dev)111799ecfbf8SJan Medala static int ena_com_hash_key_allocate(struct ena_com_dev *ena_dev)
111899ecfbf8SJan Medala {
111999ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
112099ecfbf8SJan Medala 
1121ff40db8dSMichal Krawczyk 	if (!ena_com_check_supported_feature_id(ena_dev, ENA_ADMIN_RSS_HASH_FUNCTION))
1122ff40db8dSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
1123ff40db8dSMichal Krawczyk 
112499ecfbf8SJan Medala 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
112599ecfbf8SJan Medala 			       sizeof(*rss->hash_key),
112699ecfbf8SJan Medala 			       rss->hash_key,
112799ecfbf8SJan Medala 			       rss->hash_key_dma_addr,
112899ecfbf8SJan Medala 			       rss->hash_key_mem_handle);
112999ecfbf8SJan Medala 
113099ecfbf8SJan Medala 	if (unlikely(!rss->hash_key))
113199ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
113299ecfbf8SJan Medala 
113399ecfbf8SJan Medala 	return 0;
113499ecfbf8SJan Medala }
113599ecfbf8SJan Medala 
ena_com_hash_key_destroy(struct ena_com_dev * ena_dev)11366dcee7cdSJan Medala static void ena_com_hash_key_destroy(struct ena_com_dev *ena_dev)
113799ecfbf8SJan Medala {
113899ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
113999ecfbf8SJan Medala 
114099ecfbf8SJan Medala 	if (rss->hash_key)
114199ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
114299ecfbf8SJan Medala 				      sizeof(*rss->hash_key),
114399ecfbf8SJan Medala 				      rss->hash_key,
114499ecfbf8SJan Medala 				      rss->hash_key_dma_addr,
114599ecfbf8SJan Medala 				      rss->hash_key_mem_handle);
114699ecfbf8SJan Medala 	rss->hash_key = NULL;
114799ecfbf8SJan Medala }
114899ecfbf8SJan Medala 
ena_com_hash_ctrl_init(struct ena_com_dev * ena_dev)114999ecfbf8SJan Medala static int ena_com_hash_ctrl_init(struct ena_com_dev *ena_dev)
115099ecfbf8SJan Medala {
115199ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
115299ecfbf8SJan Medala 
115399ecfbf8SJan Medala 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
115499ecfbf8SJan Medala 			       sizeof(*rss->hash_ctrl),
115599ecfbf8SJan Medala 			       rss->hash_ctrl,
115699ecfbf8SJan Medala 			       rss->hash_ctrl_dma_addr,
115799ecfbf8SJan Medala 			       rss->hash_ctrl_mem_handle);
115899ecfbf8SJan Medala 
11596dcee7cdSJan Medala 	if (unlikely(!rss->hash_ctrl))
11606dcee7cdSJan Medala 		return ENA_COM_NO_MEM;
11616dcee7cdSJan Medala 
116299ecfbf8SJan Medala 	return 0;
116399ecfbf8SJan Medala }
116499ecfbf8SJan Medala 
ena_com_hash_ctrl_destroy(struct ena_com_dev * ena_dev)11656dcee7cdSJan Medala static void ena_com_hash_ctrl_destroy(struct ena_com_dev *ena_dev)
116699ecfbf8SJan Medala {
116799ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
116899ecfbf8SJan Medala 
116999ecfbf8SJan Medala 	if (rss->hash_ctrl)
117099ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
117199ecfbf8SJan Medala 				      sizeof(*rss->hash_ctrl),
117299ecfbf8SJan Medala 				      rss->hash_ctrl,
117399ecfbf8SJan Medala 				      rss->hash_ctrl_dma_addr,
117499ecfbf8SJan Medala 				      rss->hash_ctrl_mem_handle);
117599ecfbf8SJan Medala 	rss->hash_ctrl = NULL;
117699ecfbf8SJan Medala }
117799ecfbf8SJan Medala 
ena_com_indirect_table_allocate(struct ena_com_dev * ena_dev,u16 log_size)117899ecfbf8SJan Medala static int ena_com_indirect_table_allocate(struct ena_com_dev *ena_dev,
117999ecfbf8SJan Medala 					   u16 log_size)
118099ecfbf8SJan Medala {
118199ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
118299ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
118399ecfbf8SJan Medala 	size_t tbl_size;
118499ecfbf8SJan Medala 	int ret;
118599ecfbf8SJan Medala 
118699ecfbf8SJan Medala 	ret = ena_com_get_feature(ena_dev, &get_resp,
1187b19f366cSMichal Krawczyk 				  ENA_ADMIN_RSS_INDIRECTION_TABLE_CONFIG, 0);
118899ecfbf8SJan Medala 	if (unlikely(ret))
118999ecfbf8SJan Medala 		return ret;
119099ecfbf8SJan Medala 
119199ecfbf8SJan Medala 	if ((get_resp.u.ind_table.min_size > log_size) ||
119299ecfbf8SJan Medala 	    (get_resp.u.ind_table.max_size < log_size)) {
1193ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Indirect table size doesn't fit. requested size: %d while min is:%d and max %d\n",
119499ecfbf8SJan Medala 			    1 << log_size,
119599ecfbf8SJan Medala 			    1 << get_resp.u.ind_table.min_size,
119699ecfbf8SJan Medala 			    1 << get_resp.u.ind_table.max_size);
119799ecfbf8SJan Medala 		return ENA_COM_INVAL;
119899ecfbf8SJan Medala 	}
119999ecfbf8SJan Medala 
12006dcee7cdSJan Medala 	tbl_size = (1ULL << log_size) *
120199ecfbf8SJan Medala 		sizeof(struct ena_admin_rss_ind_table_entry);
120299ecfbf8SJan Medala 
120399ecfbf8SJan Medala 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
120499ecfbf8SJan Medala 			     tbl_size,
120599ecfbf8SJan Medala 			     rss->rss_ind_tbl,
120699ecfbf8SJan Medala 			     rss->rss_ind_tbl_dma_addr,
120799ecfbf8SJan Medala 			     rss->rss_ind_tbl_mem_handle);
120899ecfbf8SJan Medala 	if (unlikely(!rss->rss_ind_tbl))
120999ecfbf8SJan Medala 		goto mem_err1;
121099ecfbf8SJan Medala 
12116dcee7cdSJan Medala 	tbl_size = (1ULL << log_size) * sizeof(u16);
121299ecfbf8SJan Medala 	rss->host_rss_ind_tbl =
121399ecfbf8SJan Medala 		ENA_MEM_ALLOC(ena_dev->dmadev, tbl_size);
121499ecfbf8SJan Medala 	if (unlikely(!rss->host_rss_ind_tbl))
121599ecfbf8SJan Medala 		goto mem_err2;
121699ecfbf8SJan Medala 
121799ecfbf8SJan Medala 	rss->tbl_log_size = log_size;
121899ecfbf8SJan Medala 
121999ecfbf8SJan Medala 	return 0;
122099ecfbf8SJan Medala 
122199ecfbf8SJan Medala mem_err2:
12226dcee7cdSJan Medala 	tbl_size = (1ULL << log_size) *
122399ecfbf8SJan Medala 		sizeof(struct ena_admin_rss_ind_table_entry);
122499ecfbf8SJan Medala 
122599ecfbf8SJan Medala 	ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
122699ecfbf8SJan Medala 			      tbl_size,
122799ecfbf8SJan Medala 			      rss->rss_ind_tbl,
122899ecfbf8SJan Medala 			      rss->rss_ind_tbl_dma_addr,
122999ecfbf8SJan Medala 			      rss->rss_ind_tbl_mem_handle);
123099ecfbf8SJan Medala 	rss->rss_ind_tbl = NULL;
123199ecfbf8SJan Medala mem_err1:
123299ecfbf8SJan Medala 	rss->tbl_log_size = 0;
123399ecfbf8SJan Medala 	return ENA_COM_NO_MEM;
123499ecfbf8SJan Medala }
123599ecfbf8SJan Medala 
ena_com_indirect_table_destroy(struct ena_com_dev * ena_dev)12366dcee7cdSJan Medala static void ena_com_indirect_table_destroy(struct ena_com_dev *ena_dev)
123799ecfbf8SJan Medala {
123899ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
12396dcee7cdSJan Medala 	size_t tbl_size = (1ULL << rss->tbl_log_size) *
124099ecfbf8SJan Medala 		sizeof(struct ena_admin_rss_ind_table_entry);
124199ecfbf8SJan Medala 
124299ecfbf8SJan Medala 	if (rss->rss_ind_tbl)
124399ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
124499ecfbf8SJan Medala 				      tbl_size,
124599ecfbf8SJan Medala 				      rss->rss_ind_tbl,
124699ecfbf8SJan Medala 				      rss->rss_ind_tbl_dma_addr,
124799ecfbf8SJan Medala 				      rss->rss_ind_tbl_mem_handle);
124899ecfbf8SJan Medala 	rss->rss_ind_tbl = NULL;
124999ecfbf8SJan Medala 
125099ecfbf8SJan Medala 	if (rss->host_rss_ind_tbl)
1251b2b02edeSMichal Krawczyk 		ENA_MEM_FREE(ena_dev->dmadev,
1252b2b02edeSMichal Krawczyk 			     rss->host_rss_ind_tbl,
1253b2b02edeSMichal Krawczyk 			     ((1ULL << rss->tbl_log_size) * sizeof(u16)));
125499ecfbf8SJan Medala 	rss->host_rss_ind_tbl = NULL;
125599ecfbf8SJan Medala }
125699ecfbf8SJan Medala 
ena_com_create_io_sq(struct ena_com_dev * ena_dev,struct ena_com_io_sq * io_sq,u16 cq_idx)125799ecfbf8SJan Medala static int ena_com_create_io_sq(struct ena_com_dev *ena_dev,
125899ecfbf8SJan Medala 				struct ena_com_io_sq *io_sq, u16 cq_idx)
125999ecfbf8SJan Medala {
126099ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
126199ecfbf8SJan Medala 	struct ena_admin_aq_create_sq_cmd create_cmd;
126299ecfbf8SJan Medala 	struct ena_admin_acq_create_sq_resp_desc cmd_completion;
126399ecfbf8SJan Medala 	u8 direction;
126499ecfbf8SJan Medala 	int ret;
126599ecfbf8SJan Medala 
12663adcba9aSMichal Krawczyk 	memset(&create_cmd, 0x0, sizeof(create_cmd));
126799ecfbf8SJan Medala 
126899ecfbf8SJan Medala 	create_cmd.aq_common_descriptor.opcode = ENA_ADMIN_CREATE_SQ;
126999ecfbf8SJan Medala 
127099ecfbf8SJan Medala 	if (io_sq->direction == ENA_COM_IO_QUEUE_DIRECTION_TX)
127199ecfbf8SJan Medala 		direction = ENA_ADMIN_SQ_DIRECTION_TX;
127299ecfbf8SJan Medala 	else
127399ecfbf8SJan Medala 		direction = ENA_ADMIN_SQ_DIRECTION_RX;
127499ecfbf8SJan Medala 
1275368cbe96SShai Brandes 	create_cmd.sq_identity |=
1276368cbe96SShai Brandes 		ENA_FIELD_PREP(direction,
1277368cbe96SShai Brandes 			       ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_MASK,
1278368cbe96SShai Brandes 			       ENA_ADMIN_AQ_CREATE_SQ_CMD_SQ_DIRECTION_SHIFT);
127999ecfbf8SJan Medala 
128099ecfbf8SJan Medala 	create_cmd.sq_caps_2 |= io_sq->mem_queue_type &
128199ecfbf8SJan Medala 		ENA_ADMIN_AQ_CREATE_SQ_CMD_PLACEMENT_POLICY_MASK;
128299ecfbf8SJan Medala 
1283368cbe96SShai Brandes 	create_cmd.sq_caps_2 |=
1284368cbe96SShai Brandes 		ENA_FIELD_PREP(ENA_ADMIN_COMPLETION_POLICY_DESC,
1285368cbe96SShai Brandes 			       ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_MASK,
1286368cbe96SShai Brandes 			       ENA_ADMIN_AQ_CREATE_SQ_CMD_COMPLETION_POLICY_SHIFT);
128799ecfbf8SJan Medala 
128899ecfbf8SJan Medala 	create_cmd.sq_caps_3 |=
128999ecfbf8SJan Medala 		ENA_ADMIN_AQ_CREATE_SQ_CMD_IS_PHYSICALLY_CONTIGUOUS_MASK;
129099ecfbf8SJan Medala 
129199ecfbf8SJan Medala 	create_cmd.cq_idx = cq_idx;
129299ecfbf8SJan Medala 	create_cmd.sq_depth = io_sq->q_depth;
129399ecfbf8SJan Medala 
129499ecfbf8SJan Medala 	if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_HOST) {
129599ecfbf8SJan Medala 		ret = ena_com_mem_addr_set(ena_dev,
129699ecfbf8SJan Medala 					   &create_cmd.sq_ba,
129799ecfbf8SJan Medala 					   io_sq->desc_addr.phys_addr);
129899ecfbf8SJan Medala 		if (unlikely(ret)) {
1299ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Memory address set failed\n");
130099ecfbf8SJan Medala 			return ret;
130199ecfbf8SJan Medala 		}
130299ecfbf8SJan Medala 	}
130399ecfbf8SJan Medala 
13043adcba9aSMichal Krawczyk 	ret = ena_com_execute_admin_command(admin_queue,
130599ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&create_cmd,
130699ecfbf8SJan Medala 					    sizeof(create_cmd),
130799ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&cmd_completion,
130899ecfbf8SJan Medala 					    sizeof(cmd_completion));
130999ecfbf8SJan Medala 	if (unlikely(ret)) {
1310ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to create IO SQ. error: %d\n", ret);
131199ecfbf8SJan Medala 		return ret;
131299ecfbf8SJan Medala 	}
131399ecfbf8SJan Medala 
131499ecfbf8SJan Medala 	io_sq->idx = cmd_completion.sq_idx;
131599ecfbf8SJan Medala 
131699ecfbf8SJan Medala 	io_sq->db_addr = (u32 __iomem *)((uintptr_t)ena_dev->reg_bar +
131799ecfbf8SJan Medala 		(uintptr_t)cmd_completion.sq_doorbell_offset);
131899ecfbf8SJan Medala 
131999ecfbf8SJan Medala 	if (io_sq->mem_queue_type == ENA_ADMIN_PLACEMENT_POLICY_DEV) {
132099ecfbf8SJan Medala 		io_sq->desc_addr.pbuf_dev_addr =
132199ecfbf8SJan Medala 			(u8 __iomem *)((uintptr_t)ena_dev->mem_bar +
132299ecfbf8SJan Medala 			cmd_completion.llq_descriptors_offset);
132399ecfbf8SJan Medala 	}
132499ecfbf8SJan Medala 
1325ac2fd8a5SMichal Krawczyk 	ena_trc_dbg(ena_dev, "Created sq[%u], depth[%u]\n", io_sq->idx, io_sq->q_depth);
132699ecfbf8SJan Medala 
132799ecfbf8SJan Medala 	return ret;
132899ecfbf8SJan Medala }
132999ecfbf8SJan Medala 
ena_com_ind_tbl_convert_to_device(struct ena_com_dev * ena_dev)133099ecfbf8SJan Medala static int ena_com_ind_tbl_convert_to_device(struct ena_com_dev *ena_dev)
133199ecfbf8SJan Medala {
133299ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
133399ecfbf8SJan Medala 	struct ena_com_io_sq *io_sq;
133499ecfbf8SJan Medala 	u16 qid;
133599ecfbf8SJan Medala 	int i;
133699ecfbf8SJan Medala 
133799ecfbf8SJan Medala 	for (i = 0; i < 1 << rss->tbl_log_size; i++) {
133899ecfbf8SJan Medala 		qid = rss->host_rss_ind_tbl[i];
133999ecfbf8SJan Medala 		if (qid >= ENA_TOTAL_NUM_QUEUES)
134099ecfbf8SJan Medala 			return ENA_COM_INVAL;
134199ecfbf8SJan Medala 
134299ecfbf8SJan Medala 		io_sq = &ena_dev->io_sq_queues[qid];
134399ecfbf8SJan Medala 
134499ecfbf8SJan Medala 		if (io_sq->direction != ENA_COM_IO_QUEUE_DIRECTION_RX)
134599ecfbf8SJan Medala 			return ENA_COM_INVAL;
134699ecfbf8SJan Medala 
134799ecfbf8SJan Medala 		rss->rss_ind_tbl[i].cq_idx = io_sq->idx;
134899ecfbf8SJan Medala 	}
134999ecfbf8SJan Medala 
135099ecfbf8SJan Medala 	return 0;
135199ecfbf8SJan Medala }
135299ecfbf8SJan Medala 
ena_com_update_intr_delay_resolution(struct ena_com_dev * ena_dev,u16 intr_delay_resolution)13533adcba9aSMichal Krawczyk static void ena_com_update_intr_delay_resolution(struct ena_com_dev *ena_dev,
13546dcee7cdSJan Medala 						 u16 intr_delay_resolution)
135599ecfbf8SJan Medala {
1356d2138b23SMichal Krawczyk 	u16 prev_intr_delay_resolution = ena_dev->intr_delay_resolution;
135799ecfbf8SJan Medala 
1358d2138b23SMichal Krawczyk 	if (unlikely(!intr_delay_resolution)) {
1359ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Illegal intr_delay_resolution provided. Going to use default 1 usec resolution\n");
1360d2138b23SMichal Krawczyk 		intr_delay_resolution = ENA_DEFAULT_INTR_DELAY_RESOLUTION;
136199ecfbf8SJan Medala 	}
136299ecfbf8SJan Medala 
136399ecfbf8SJan Medala 	/* update Rx */
1364d2138b23SMichal Krawczyk 	ena_dev->intr_moder_rx_interval =
1365d2138b23SMichal Krawczyk 		ena_dev->intr_moder_rx_interval *
1366d2138b23SMichal Krawczyk 		prev_intr_delay_resolution /
1367d2138b23SMichal Krawczyk 		intr_delay_resolution;
136899ecfbf8SJan Medala 
136999ecfbf8SJan Medala 	/* update Tx */
1370d2138b23SMichal Krawczyk 	ena_dev->intr_moder_tx_interval =
1371d2138b23SMichal Krawczyk 		ena_dev->intr_moder_tx_interval *
1372d2138b23SMichal Krawczyk 		prev_intr_delay_resolution /
1373d2138b23SMichal Krawczyk 		intr_delay_resolution;
1374d2138b23SMichal Krawczyk 
1375d2138b23SMichal Krawczyk 	ena_dev->intr_delay_resolution = intr_delay_resolution;
137699ecfbf8SJan Medala }
137799ecfbf8SJan Medala 
137899ecfbf8SJan Medala /*****************************************************************************/
137999ecfbf8SJan Medala /*******************************      API       ******************************/
138099ecfbf8SJan Medala /*****************************************************************************/
138199ecfbf8SJan Medala 
ena_com_execute_admin_command(struct ena_com_admin_queue * admin_queue,struct ena_admin_aq_entry * cmd,size_t cmd_size,struct ena_admin_acq_entry * comp,size_t comp_size)138299ecfbf8SJan Medala int ena_com_execute_admin_command(struct ena_com_admin_queue *admin_queue,
138399ecfbf8SJan Medala 				  struct ena_admin_aq_entry *cmd,
138499ecfbf8SJan Medala 				  size_t cmd_size,
138599ecfbf8SJan Medala 				  struct ena_admin_acq_entry *comp,
138699ecfbf8SJan Medala 				  size_t comp_size)
138799ecfbf8SJan Medala {
138899ecfbf8SJan Medala 	struct ena_comp_ctx *comp_ctx;
13893adcba9aSMichal Krawczyk 	int ret;
139099ecfbf8SJan Medala 
139199ecfbf8SJan Medala 	comp_ctx = ena_com_submit_admin_cmd(admin_queue, cmd, cmd_size,
139299ecfbf8SJan Medala 					    comp, comp_size);
13933adcba9aSMichal Krawczyk 	if (IS_ERR(comp_ctx)) {
1394f73f53f7SShai Brandes 		ret = PTR_ERR(comp_ctx);
1395eea9fc6aSShai Brandes 		if (ret != ENA_COM_NO_DEVICE)
1396ac2fd8a5SMichal Krawczyk 			ena_trc_err(admin_queue->ena_dev,
1397f73f53f7SShai Brandes 				    "Failed to submit command [%d]\n",
1398f73f53f7SShai Brandes 				    ret);
13993adcba9aSMichal Krawczyk 
1400f73f53f7SShai Brandes 		return ret;
140199ecfbf8SJan Medala 	}
140299ecfbf8SJan Medala 
140399ecfbf8SJan Medala 	ret = ena_com_wait_and_process_admin_cq(comp_ctx, admin_queue);
140499ecfbf8SJan Medala 	if (unlikely(ret)) {
140599ecfbf8SJan Medala 		if (admin_queue->running_state)
1406ac2fd8a5SMichal Krawczyk 			ena_trc_err(admin_queue->ena_dev,
1407eea9fc6aSShai Brandes 				    "Failed to process command [%d]\n",
1408eea9fc6aSShai Brandes 				    ret);
140999ecfbf8SJan Medala 	}
141099ecfbf8SJan Medala 	return ret;
141199ecfbf8SJan Medala }
141299ecfbf8SJan Medala 
ena_com_create_io_cq(struct ena_com_dev * ena_dev,struct ena_com_io_cq * io_cq)141399ecfbf8SJan Medala int ena_com_create_io_cq(struct ena_com_dev *ena_dev,
141499ecfbf8SJan Medala 			 struct ena_com_io_cq *io_cq)
141599ecfbf8SJan Medala {
141699ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
141799ecfbf8SJan Medala 	struct ena_admin_aq_create_cq_cmd create_cmd;
141899ecfbf8SJan Medala 	struct ena_admin_acq_create_cq_resp_desc cmd_completion;
141999ecfbf8SJan Medala 	int ret;
142099ecfbf8SJan Medala 
14213adcba9aSMichal Krawczyk 	memset(&create_cmd, 0x0, sizeof(create_cmd));
142299ecfbf8SJan Medala 
142399ecfbf8SJan Medala 	create_cmd.aq_common_descriptor.opcode = ENA_ADMIN_CREATE_CQ;
142499ecfbf8SJan Medala 
142599ecfbf8SJan Medala 	create_cmd.cq_caps_2 |= (io_cq->cdesc_entry_size_in_bytes / 4) &
142699ecfbf8SJan Medala 		ENA_ADMIN_AQ_CREATE_CQ_CMD_CQ_ENTRY_SIZE_WORDS_MASK;
142799ecfbf8SJan Medala 	create_cmd.cq_caps_1 |=
142899ecfbf8SJan Medala 		ENA_ADMIN_AQ_CREATE_CQ_CMD_INTERRUPT_MODE_ENABLED_MASK;
142999ecfbf8SJan Medala 
143099ecfbf8SJan Medala 	create_cmd.msix_vector = io_cq->msix_vector;
143199ecfbf8SJan Medala 	create_cmd.cq_depth = io_cq->q_depth;
143299ecfbf8SJan Medala 
143399ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
143499ecfbf8SJan Medala 				   &create_cmd.cq_ba,
143599ecfbf8SJan Medala 				   io_cq->cdesc_addr.phys_addr);
143699ecfbf8SJan Medala 	if (unlikely(ret)) {
1437ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
143899ecfbf8SJan Medala 		return ret;
143999ecfbf8SJan Medala 	}
144099ecfbf8SJan Medala 
14413adcba9aSMichal Krawczyk 	ret = ena_com_execute_admin_command(admin_queue,
144299ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&create_cmd,
144399ecfbf8SJan Medala 					    sizeof(create_cmd),
144499ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&cmd_completion,
144599ecfbf8SJan Medala 					    sizeof(cmd_completion));
144699ecfbf8SJan Medala 	if (unlikely(ret)) {
1447ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to create IO CQ. error: %d\n", ret);
144899ecfbf8SJan Medala 		return ret;
144999ecfbf8SJan Medala 	}
145099ecfbf8SJan Medala 
145199ecfbf8SJan Medala 	io_cq->idx = cmd_completion.cq_idx;
145299ecfbf8SJan Medala 
145399ecfbf8SJan Medala 	io_cq->unmask_reg = (u32 __iomem *)((uintptr_t)ena_dev->reg_bar +
14546dcee7cdSJan Medala 		cmd_completion.cq_interrupt_unmask_register_offset);
145599ecfbf8SJan Medala 
14566dcee7cdSJan Medala 	if (cmd_completion.numa_node_register_offset)
14576dcee7cdSJan Medala 		io_cq->numa_node_cfg_reg =
14586dcee7cdSJan Medala 			(u32 __iomem *)((uintptr_t)ena_dev->reg_bar +
14596dcee7cdSJan Medala 			cmd_completion.numa_node_register_offset);
146099ecfbf8SJan Medala 
1461ac2fd8a5SMichal Krawczyk 	ena_trc_dbg(ena_dev, "Created cq[%u], depth[%u]\n", io_cq->idx, io_cq->q_depth);
146299ecfbf8SJan Medala 
146399ecfbf8SJan Medala 	return ret;
146499ecfbf8SJan Medala }
146599ecfbf8SJan Medala 
ena_com_get_io_handlers(struct ena_com_dev * ena_dev,u16 qid,struct ena_com_io_sq ** io_sq,struct ena_com_io_cq ** io_cq)146699ecfbf8SJan Medala int ena_com_get_io_handlers(struct ena_com_dev *ena_dev, u16 qid,
146799ecfbf8SJan Medala 			    struct ena_com_io_sq **io_sq,
146899ecfbf8SJan Medala 			    struct ena_com_io_cq **io_cq)
146999ecfbf8SJan Medala {
14708bf4b06fSShai Brandes 	if (unlikely(qid >= ENA_TOTAL_NUM_QUEUES)) {
1471ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Invalid queue number %d but the max is %d\n",
147299ecfbf8SJan Medala 			    qid, ENA_TOTAL_NUM_QUEUES);
147399ecfbf8SJan Medala 		return ENA_COM_INVAL;
147499ecfbf8SJan Medala 	}
147599ecfbf8SJan Medala 
147699ecfbf8SJan Medala 	*io_sq = &ena_dev->io_sq_queues[qid];
147799ecfbf8SJan Medala 	*io_cq = &ena_dev->io_cq_queues[qid];
147899ecfbf8SJan Medala 
147999ecfbf8SJan Medala 	return 0;
148099ecfbf8SJan Medala }
148199ecfbf8SJan Medala 
ena_com_abort_admin_commands(struct ena_com_dev * ena_dev)148299ecfbf8SJan Medala void ena_com_abort_admin_commands(struct ena_com_dev *ena_dev)
148399ecfbf8SJan Medala {
148499ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
148599ecfbf8SJan Medala 	struct ena_comp_ctx *comp_ctx;
148699ecfbf8SJan Medala 	u16 i;
148799ecfbf8SJan Medala 
148899ecfbf8SJan Medala 	if (!admin_queue->comp_ctx)
148999ecfbf8SJan Medala 		return;
149099ecfbf8SJan Medala 
149199ecfbf8SJan Medala 	for (i = 0; i < admin_queue->q_depth; i++) {
149299ecfbf8SJan Medala 		comp_ctx = get_comp_ctxt(admin_queue, i, false);
14936dcee7cdSJan Medala 		if (unlikely(!comp_ctx))
14946dcee7cdSJan Medala 			break;
14956dcee7cdSJan Medala 
149699ecfbf8SJan Medala 		comp_ctx->status = ENA_CMD_ABORTED;
149799ecfbf8SJan Medala 
149899ecfbf8SJan Medala 		ENA_WAIT_EVENT_SIGNAL(comp_ctx->wait_event);
149999ecfbf8SJan Medala 	}
150099ecfbf8SJan Medala }
150199ecfbf8SJan Medala 
ena_com_wait_for_abort_completion(struct ena_com_dev * ena_dev)150299ecfbf8SJan Medala void ena_com_wait_for_abort_completion(struct ena_com_dev *ena_dev)
150399ecfbf8SJan Medala {
150499ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
150523a70746SDaniel Mrzyglod 	unsigned long flags = 0;
15060c84e048SMichal Krawczyk 	u32 exp = 0;
150799ecfbf8SJan Medala 
150899ecfbf8SJan Medala 	ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
150999ecfbf8SJan Medala 	while (ATOMIC32_READ(&admin_queue->outstanding_cmds) != 0) {
151099ecfbf8SJan Medala 		ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
15110c84e048SMichal Krawczyk 		ena_delay_exponential_backoff_us(exp++, ena_dev->ena_min_poll_delay_us);
151299ecfbf8SJan Medala 		ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
151399ecfbf8SJan Medala 	}
151499ecfbf8SJan Medala 	ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
151599ecfbf8SJan Medala }
151699ecfbf8SJan Medala 
ena_com_destroy_io_cq(struct ena_com_dev * ena_dev,struct ena_com_io_cq * io_cq)151799ecfbf8SJan Medala int ena_com_destroy_io_cq(struct ena_com_dev *ena_dev,
151899ecfbf8SJan Medala 			  struct ena_com_io_cq *io_cq)
151999ecfbf8SJan Medala {
152099ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
152199ecfbf8SJan Medala 	struct ena_admin_aq_destroy_cq_cmd destroy_cmd;
152299ecfbf8SJan Medala 	struct ena_admin_acq_destroy_cq_resp_desc destroy_resp;
152399ecfbf8SJan Medala 	int ret;
152499ecfbf8SJan Medala 
15253adcba9aSMichal Krawczyk 	memset(&destroy_cmd, 0x0, sizeof(destroy_cmd));
152699ecfbf8SJan Medala 
152799ecfbf8SJan Medala 	destroy_cmd.cq_idx = io_cq->idx;
152899ecfbf8SJan Medala 	destroy_cmd.aq_common_descriptor.opcode = ENA_ADMIN_DESTROY_CQ;
152999ecfbf8SJan Medala 
15303adcba9aSMichal Krawczyk 	ret = ena_com_execute_admin_command(admin_queue,
153199ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&destroy_cmd,
153299ecfbf8SJan Medala 					    sizeof(destroy_cmd),
153399ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&destroy_resp,
153499ecfbf8SJan Medala 					    sizeof(destroy_resp));
153599ecfbf8SJan Medala 
153699ecfbf8SJan Medala 	if (unlikely(ret && (ret != ENA_COM_NO_DEVICE)))
1537ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to destroy IO CQ. error: %d\n", ret);
153899ecfbf8SJan Medala 
153999ecfbf8SJan Medala 	return ret;
154099ecfbf8SJan Medala }
154199ecfbf8SJan Medala 
ena_com_get_admin_running_state(struct ena_com_dev * ena_dev)154299ecfbf8SJan Medala bool ena_com_get_admin_running_state(struct ena_com_dev *ena_dev)
154399ecfbf8SJan Medala {
154499ecfbf8SJan Medala 	return ena_dev->admin_queue.running_state;
154599ecfbf8SJan Medala }
154699ecfbf8SJan Medala 
ena_com_set_admin_running_state(struct ena_com_dev * ena_dev,bool state)154799ecfbf8SJan Medala void ena_com_set_admin_running_state(struct ena_com_dev *ena_dev, bool state)
154899ecfbf8SJan Medala {
154999ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
155023a70746SDaniel Mrzyglod 	unsigned long flags = 0;
155199ecfbf8SJan Medala 
155299ecfbf8SJan Medala 	ENA_SPINLOCK_LOCK(admin_queue->q_lock, flags);
155399ecfbf8SJan Medala 	ena_dev->admin_queue.running_state = state;
155499ecfbf8SJan Medala 	ENA_SPINLOCK_UNLOCK(admin_queue->q_lock, flags);
155599ecfbf8SJan Medala }
155699ecfbf8SJan Medala 
ena_com_admin_aenq_enable(struct ena_com_dev * ena_dev)155799ecfbf8SJan Medala void ena_com_admin_aenq_enable(struct ena_com_dev *ena_dev)
155899ecfbf8SJan Medala {
155999ecfbf8SJan Medala 	u16 depth = ena_dev->aenq.q_depth;
156099ecfbf8SJan Medala 
1561ac2fd8a5SMichal Krawczyk 	ENA_WARN(ena_dev->aenq.head != depth, ena_dev, "Invalid AENQ state\n");
156299ecfbf8SJan Medala 
156399ecfbf8SJan Medala 	/* Init head_db to mark that all entries in the queue
156499ecfbf8SJan Medala 	 * are initially available
156599ecfbf8SJan Medala 	 */
15663adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, depth, ena_dev->reg_bar + ENA_REGS_AENQ_HEAD_DB_OFF);
156799ecfbf8SJan Medala }
156899ecfbf8SJan Medala 
ena_com_set_aenq_config(struct ena_com_dev * ena_dev,u32 groups_flag)156999ecfbf8SJan Medala int ena_com_set_aenq_config(struct ena_com_dev *ena_dev, u32 groups_flag)
157099ecfbf8SJan Medala {
157199ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue;
157299ecfbf8SJan Medala 	struct ena_admin_set_feat_cmd cmd;
157399ecfbf8SJan Medala 	struct ena_admin_set_feat_resp resp;
157499ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
15753adcba9aSMichal Krawczyk 	int ret;
157699ecfbf8SJan Medala 
1577b68309beSRafal Kozik 	ret = ena_com_get_feature(ena_dev, &get_resp, ENA_ADMIN_AENQ_CONFIG, 0);
15788bf4b06fSShai Brandes 	if (unlikely(ret)) {
1579ac2fd8a5SMichal Krawczyk 		ena_trc_info(ena_dev, "Can't get aenq configuration\n");
158099ecfbf8SJan Medala 		return ret;
158199ecfbf8SJan Medala 	}
158299ecfbf8SJan Medala 
158399ecfbf8SJan Medala 	if ((get_resp.u.aenq.supported_groups & groups_flag) != groups_flag) {
1584ac2fd8a5SMichal Krawczyk 		ena_trc_warn(ena_dev, "Trying to set unsupported aenq events. supported flag: 0x%x asked flag: 0x%x\n",
158599ecfbf8SJan Medala 			     get_resp.u.aenq.supported_groups,
158699ecfbf8SJan Medala 			     groups_flag);
15873adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
158899ecfbf8SJan Medala 	}
158999ecfbf8SJan Medala 
159099ecfbf8SJan Medala 	memset(&cmd, 0x0, sizeof(cmd));
159199ecfbf8SJan Medala 	admin_queue = &ena_dev->admin_queue;
159299ecfbf8SJan Medala 
159399ecfbf8SJan Medala 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
159499ecfbf8SJan Medala 	cmd.aq_common_descriptor.flags = 0;
159599ecfbf8SJan Medala 	cmd.feat_common.feature_id = ENA_ADMIN_AENQ_CONFIG;
159699ecfbf8SJan Medala 	cmd.u.aenq.enabled_groups = groups_flag;
159799ecfbf8SJan Medala 
159899ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
159999ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&cmd,
160099ecfbf8SJan Medala 					    sizeof(cmd),
160199ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&resp,
160299ecfbf8SJan Medala 					    sizeof(resp));
160399ecfbf8SJan Medala 
160499ecfbf8SJan Medala 	if (unlikely(ret))
1605ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to config AENQ ret: %d\n", ret);
160699ecfbf8SJan Medala 
160799ecfbf8SJan Medala 	return ret;
160899ecfbf8SJan Medala }
160999ecfbf8SJan Medala 
ena_com_get_dma_width(struct ena_com_dev * ena_dev)161099ecfbf8SJan Medala int ena_com_get_dma_width(struct ena_com_dev *ena_dev)
161199ecfbf8SJan Medala {
161299ecfbf8SJan Medala 	u32 caps = ena_com_reg_bar_read32(ena_dev, ENA_REGS_CAPS_OFF);
161383e8d537SMichal Krawczyk 	u32 width;
161499ecfbf8SJan Medala 
161599ecfbf8SJan Medala 	if (unlikely(caps == ENA_MMIO_READ_TIMEOUT)) {
1616ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Reg read timeout occurred\n");
161799ecfbf8SJan Medala 		return ENA_COM_TIMER_EXPIRED;
161899ecfbf8SJan Medala 	}
161999ecfbf8SJan Medala 
1620368cbe96SShai Brandes 	width = ENA_FIELD_GET(caps,
1621368cbe96SShai Brandes 			      ENA_REGS_CAPS_DMA_ADDR_WIDTH_MASK,
1622368cbe96SShai Brandes 			      ENA_REGS_CAPS_DMA_ADDR_WIDTH_SHIFT);
162399ecfbf8SJan Medala 
1624ac2fd8a5SMichal Krawczyk 	ena_trc_dbg(ena_dev, "ENA dma width: %d\n", width);
162599ecfbf8SJan Medala 
16268bf4b06fSShai Brandes 	if (unlikely(width < 32 || width > ENA_MAX_PHYS_ADDR_SIZE_BITS)) {
1627ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "DMA width illegal value: %d\n", width);
162899ecfbf8SJan Medala 		return ENA_COM_INVAL;
162999ecfbf8SJan Medala 	}
163099ecfbf8SJan Medala 
163199ecfbf8SJan Medala 	ena_dev->dma_addr_bits = width;
163299ecfbf8SJan Medala 
163399ecfbf8SJan Medala 	return width;
163499ecfbf8SJan Medala }
163599ecfbf8SJan Medala 
ena_com_validate_version(struct ena_com_dev * ena_dev)163699ecfbf8SJan Medala int ena_com_validate_version(struct ena_com_dev *ena_dev)
163799ecfbf8SJan Medala {
163899ecfbf8SJan Medala 	u32 ver;
163999ecfbf8SJan Medala 	u32 ctrl_ver;
164099ecfbf8SJan Medala 	u32 ctrl_ver_masked;
164199ecfbf8SJan Medala 
164299ecfbf8SJan Medala 	/* Make sure the ENA version and the controller version are at least
164399ecfbf8SJan Medala 	 * as the driver expects
164499ecfbf8SJan Medala 	 */
164599ecfbf8SJan Medala 	ver = ena_com_reg_bar_read32(ena_dev, ENA_REGS_VERSION_OFF);
164699ecfbf8SJan Medala 	ctrl_ver = ena_com_reg_bar_read32(ena_dev,
164799ecfbf8SJan Medala 					  ENA_REGS_CONTROLLER_VERSION_OFF);
164899ecfbf8SJan Medala 
164999ecfbf8SJan Medala 	if (unlikely((ver == ENA_MMIO_READ_TIMEOUT) ||
165099ecfbf8SJan Medala 		     (ctrl_ver == ENA_MMIO_READ_TIMEOUT))) {
1651ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Reg read timeout occurred\n");
165299ecfbf8SJan Medala 		return ENA_COM_TIMER_EXPIRED;
165399ecfbf8SJan Medala 	}
165499ecfbf8SJan Medala 
1655ac2fd8a5SMichal Krawczyk 	ena_trc_info(ena_dev, "ENA device version: %d.%d\n",
1656368cbe96SShai Brandes 		     ENA_FIELD_GET(ver,
1657368cbe96SShai Brandes 				   ENA_REGS_VERSION_MAJOR_VERSION_MASK,
1658368cbe96SShai Brandes 				   ENA_REGS_VERSION_MAJOR_VERSION_SHIFT),
1659368cbe96SShai Brandes 		     ENA_FIELD_GET(ver,
1660368cbe96SShai Brandes 				   ENA_REGS_VERSION_MINOR_VERSION_MASK,
1661368cbe96SShai Brandes 				   ENA_ZERO_SHIFT));
166299ecfbf8SJan Medala 
1663ac2fd8a5SMichal Krawczyk 	ena_trc_info(ena_dev, "ENA controller version: %d.%d.%d implementation version %d\n",
1664368cbe96SShai Brandes 		     ENA_FIELD_GET(ctrl_ver,
1665368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_MASK,
1666368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_SHIFT),
1667368cbe96SShai Brandes 		     ENA_FIELD_GET(ctrl_ver,
1668368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_MASK,
1669368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_SHIFT),
1670368cbe96SShai Brandes 		     ENA_FIELD_GET(ctrl_ver,
1671368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION_MASK,
1672368cbe96SShai Brandes 				   ENA_ZERO_SHIFT),
1673368cbe96SShai Brandes 		     ENA_FIELD_GET(ctrl_ver,
1674368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_IMPL_ID_MASK,
1675368cbe96SShai Brandes 				   ENA_REGS_CONTROLLER_VERSION_IMPL_ID_SHIFT));
167699ecfbf8SJan Medala 
167799ecfbf8SJan Medala 	ctrl_ver_masked =
167899ecfbf8SJan Medala 		(ctrl_ver & ENA_REGS_CONTROLLER_VERSION_MAJOR_VERSION_MASK) |
167999ecfbf8SJan Medala 		(ctrl_ver & ENA_REGS_CONTROLLER_VERSION_MINOR_VERSION_MASK) |
168099ecfbf8SJan Medala 		(ctrl_ver & ENA_REGS_CONTROLLER_VERSION_SUBMINOR_VERSION_MASK);
168199ecfbf8SJan Medala 
168299ecfbf8SJan Medala 	/* Validate the ctrl version without the implementation ID */
168399ecfbf8SJan Medala 	if (ctrl_ver_masked < MIN_ENA_CTRL_VER) {
1684ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "ENA ctrl version is lower than the minimal ctrl version the driver supports\n");
168599ecfbf8SJan Medala 		return -1;
168699ecfbf8SJan Medala 	}
168799ecfbf8SJan Medala 
168899ecfbf8SJan Medala 	return 0;
168999ecfbf8SJan Medala }
169099ecfbf8SJan Medala 
169104a6a3e6SMichal Krawczyk static void
ena_com_free_ena_admin_queue_comp_ctx(struct ena_com_dev * ena_dev,struct ena_com_admin_queue * admin_queue)169204a6a3e6SMichal Krawczyk ena_com_free_ena_admin_queue_comp_ctx(struct ena_com_dev *ena_dev,
169304a6a3e6SMichal Krawczyk 				      struct ena_com_admin_queue *admin_queue)
169404a6a3e6SMichal Krawczyk 
169504a6a3e6SMichal Krawczyk {
169604a6a3e6SMichal Krawczyk 	if (!admin_queue->comp_ctx)
169704a6a3e6SMichal Krawczyk 		return;
169804a6a3e6SMichal Krawczyk 
169904a6a3e6SMichal Krawczyk 	ENA_WAIT_EVENTS_DESTROY(admin_queue);
170004a6a3e6SMichal Krawczyk 	ENA_MEM_FREE(ena_dev->dmadev,
170104a6a3e6SMichal Krawczyk 		     admin_queue->comp_ctx,
170204a6a3e6SMichal Krawczyk 		     (admin_queue->q_depth * sizeof(struct ena_comp_ctx)));
170304a6a3e6SMichal Krawczyk 
170404a6a3e6SMichal Krawczyk 	admin_queue->comp_ctx = NULL;
170504a6a3e6SMichal Krawczyk }
170604a6a3e6SMichal Krawczyk 
ena_com_admin_destroy(struct ena_com_dev * ena_dev)170799ecfbf8SJan Medala void ena_com_admin_destroy(struct ena_com_dev *ena_dev)
170899ecfbf8SJan Medala {
170999ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
17103adcba9aSMichal Krawczyk 	struct ena_com_admin_cq *cq = &admin_queue->cq;
17113adcba9aSMichal Krawczyk 	struct ena_com_admin_sq *sq = &admin_queue->sq;
17123adcba9aSMichal Krawczyk 	struct ena_com_aenq *aenq = &ena_dev->aenq;
17133adcba9aSMichal Krawczyk 	u16 size;
171499ecfbf8SJan Medala 
171504a6a3e6SMichal Krawczyk 	ena_com_free_ena_admin_queue_comp_ctx(ena_dev, admin_queue);
1716f034d4bbSMichal Krawczyk 
17173adcba9aSMichal Krawczyk 	size = ADMIN_SQ_SIZE(admin_queue->q_depth);
17183adcba9aSMichal Krawczyk 	if (sq->entries)
17193adcba9aSMichal Krawczyk 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev, size, sq->entries,
17203adcba9aSMichal Krawczyk 				      sq->dma_addr, sq->mem_handle);
17213adcba9aSMichal Krawczyk 	sq->entries = NULL;
172299ecfbf8SJan Medala 
17233adcba9aSMichal Krawczyk 	size = ADMIN_CQ_SIZE(admin_queue->q_depth);
17243adcba9aSMichal Krawczyk 	if (cq->entries)
17253adcba9aSMichal Krawczyk 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev, size, cq->entries,
17263adcba9aSMichal Krawczyk 				      cq->dma_addr, cq->mem_handle);
17273adcba9aSMichal Krawczyk 	cq->entries = NULL;
172899ecfbf8SJan Medala 
17293adcba9aSMichal Krawczyk 	size = ADMIN_AENQ_SIZE(aenq->q_depth);
173099ecfbf8SJan Medala 	if (ena_dev->aenq.entries)
17313adcba9aSMichal Krawczyk 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev, size, aenq->entries,
17323adcba9aSMichal Krawczyk 				      aenq->dma_addr, aenq->mem_handle);
17333adcba9aSMichal Krawczyk 	aenq->entries = NULL;
1734b68309beSRafal Kozik 	ENA_SPINLOCK_DESTROY(admin_queue->q_lock);
173599ecfbf8SJan Medala }
173699ecfbf8SJan Medala 
ena_com_set_admin_polling_mode(struct ena_com_dev * ena_dev,bool polling)173799ecfbf8SJan Medala void ena_com_set_admin_polling_mode(struct ena_com_dev *ena_dev, bool polling)
173899ecfbf8SJan Medala {
17393adcba9aSMichal Krawczyk 	u32 mask_value = 0;
17403adcba9aSMichal Krawczyk 
17413adcba9aSMichal Krawczyk 	if (polling)
17423adcba9aSMichal Krawczyk 		mask_value = ENA_REGS_ADMIN_INTR_MASK;
17433adcba9aSMichal Krawczyk 
1744b68309beSRafal Kozik 	ENA_REG_WRITE32(ena_dev->bus, mask_value,
1745b68309beSRafal Kozik 			ena_dev->reg_bar + ENA_REGS_INTR_MASK_OFF);
174699ecfbf8SJan Medala 	ena_dev->admin_queue.polling = polling;
174799ecfbf8SJan Medala }
174899ecfbf8SJan Medala 
ena_com_get_admin_polling_mode(struct ena_com_dev * ena_dev)1749b2b02edeSMichal Krawczyk bool ena_com_get_admin_polling_mode(struct ena_com_dev *ena_dev)
1750b2b02edeSMichal Krawczyk {
1751b2b02edeSMichal Krawczyk 	return ena_dev->admin_queue.polling;
1752b2b02edeSMichal Krawczyk }
1753b2b02edeSMichal Krawczyk 
ena_com_set_admin_auto_polling_mode(struct ena_com_dev * ena_dev,bool polling)1754b2b02edeSMichal Krawczyk void ena_com_set_admin_auto_polling_mode(struct ena_com_dev *ena_dev,
1755b2b02edeSMichal Krawczyk 					 bool polling)
1756b2b02edeSMichal Krawczyk {
1757b2b02edeSMichal Krawczyk 	ena_dev->admin_queue.auto_polling = polling;
1758b2b02edeSMichal Krawczyk }
1759b2b02edeSMichal Krawczyk 
ena_com_phc_supported(struct ena_com_dev * ena_dev)1760f73f53f7SShai Brandes bool ena_com_phc_supported(struct ena_com_dev *ena_dev)
1761f73f53f7SShai Brandes {
1762f73f53f7SShai Brandes 	return ena_com_check_supported_feature_id(ena_dev, ENA_ADMIN_PHC_CONFIG);
1763f73f53f7SShai Brandes }
1764f73f53f7SShai Brandes 
ena_com_phc_init(struct ena_com_dev * ena_dev)1765f73f53f7SShai Brandes int ena_com_phc_init(struct ena_com_dev *ena_dev)
1766f73f53f7SShai Brandes {
1767f73f53f7SShai Brandes 	struct ena_com_phc_info *phc = &ena_dev->phc;
1768f73f53f7SShai Brandes 
1769f73f53f7SShai Brandes 	memset(phc, 0x0, sizeof(*phc));
1770f73f53f7SShai Brandes 
1771f73f53f7SShai Brandes 	/* Allocate shared mem used PHC timestamp retrieved from device */
1772f73f53f7SShai Brandes 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
1773f73f53f7SShai Brandes 			       sizeof(*phc->virt_addr),
1774f73f53f7SShai Brandes 			       phc->virt_addr,
1775f73f53f7SShai Brandes 			       phc->phys_addr,
1776f73f53f7SShai Brandes 			       phc->mem_handle);
1777f73f53f7SShai Brandes 	if (unlikely(!phc->virt_addr))
1778f73f53f7SShai Brandes 		return ENA_COM_NO_MEM;
1779f73f53f7SShai Brandes 
1780f73f53f7SShai Brandes 	ENA_SPINLOCK_INIT(phc->lock);
1781f73f53f7SShai Brandes 
1782f73f53f7SShai Brandes 	phc->virt_addr->req_id = 0;
1783f73f53f7SShai Brandes 	phc->virt_addr->timestamp = 0;
1784f73f53f7SShai Brandes 
1785f73f53f7SShai Brandes 	return 0;
1786f73f53f7SShai Brandes }
1787f73f53f7SShai Brandes 
ena_com_phc_config(struct ena_com_dev * ena_dev)1788f73f53f7SShai Brandes int ena_com_phc_config(struct ena_com_dev *ena_dev)
1789f73f53f7SShai Brandes {
1790f73f53f7SShai Brandes 	struct ena_com_phc_info *phc = &ena_dev->phc;
1791f73f53f7SShai Brandes 	struct ena_admin_get_feat_resp get_feat_resp;
1792f73f53f7SShai Brandes 	struct ena_admin_set_feat_resp set_feat_resp;
1793f73f53f7SShai Brandes 	struct ena_admin_set_feat_cmd set_feat_cmd;
1794f73f53f7SShai Brandes 	int ret = 0;
1795f73f53f7SShai Brandes 
1796319b51fdSShai Brandes 	/* Get default device PHC configuration */
1797319b51fdSShai Brandes 	ret = ena_com_get_feature(ena_dev,
1798319b51fdSShai Brandes 				  &get_feat_resp,
1799319b51fdSShai Brandes 				  ENA_ADMIN_PHC_CONFIG,
1800319b51fdSShai Brandes 				  ENA_ADMIN_PHC_FEATURE_VERSION_0);
1801f73f53f7SShai Brandes 	if (unlikely(ret)) {
1802f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Failed to get PHC feature configuration, error: %d\n", ret);
1803f73f53f7SShai Brandes 		return ret;
1804f73f53f7SShai Brandes 	}
1805f73f53f7SShai Brandes 
1806319b51fdSShai Brandes 	/* Supporting only PHC V0 (readless mode with error bound) */
1807319b51fdSShai Brandes 	if (get_feat_resp.u.phc.version != ENA_ADMIN_PHC_FEATURE_VERSION_0) {
1808319b51fdSShai Brandes 		ena_trc_err(ena_dev, "Unsupported PHC version (0x%X), error: %d\n",
1809319b51fdSShai Brandes 			    get_feat_resp.u.phc.version,
1810319b51fdSShai Brandes 			    ENA_COM_UNSUPPORTED);
1811f73f53f7SShai Brandes 		return ENA_COM_UNSUPPORTED;
1812f73f53f7SShai Brandes 	}
1813f73f53f7SShai Brandes 
1814f73f53f7SShai Brandes 	/* Update PHC doorbell offset according to device value, used to write req_id to PHC bar */
1815f73f53f7SShai Brandes 	phc->doorbell_offset = get_feat_resp.u.phc.doorbell_offset;
1816f73f53f7SShai Brandes 
1817f73f53f7SShai Brandes 	/* Update PHC expire timeout according to device or default driver value */
1818f73f53f7SShai Brandes 	phc->expire_timeout_usec = (get_feat_resp.u.phc.expire_timeout_usec) ?
1819f73f53f7SShai Brandes 				    get_feat_resp.u.phc.expire_timeout_usec :
1820f73f53f7SShai Brandes 				    ENA_PHC_DEFAULT_EXPIRE_TIMEOUT_USEC;
1821f73f53f7SShai Brandes 
1822f73f53f7SShai Brandes 	/* Update PHC block timeout according to device or default driver value */
1823f73f53f7SShai Brandes 	phc->block_timeout_usec = (get_feat_resp.u.phc.block_timeout_usec) ?
1824f73f53f7SShai Brandes 				   get_feat_resp.u.phc.block_timeout_usec :
1825f73f53f7SShai Brandes 				   ENA_PHC_DEFAULT_BLOCK_TIMEOUT_USEC;
1826f73f53f7SShai Brandes 
1827319b51fdSShai Brandes 	/* Sanity check - expire timeout must not exceed block timeout */
1828f73f53f7SShai Brandes 	if (phc->expire_timeout_usec > phc->block_timeout_usec)
1829f73f53f7SShai Brandes 		phc->expire_timeout_usec = phc->block_timeout_usec;
1830f73f53f7SShai Brandes 
1831319b51fdSShai Brandes 	/* Prepare PHC config feature command */
1832f73f53f7SShai Brandes 	memset(&set_feat_cmd, 0x0, sizeof(set_feat_cmd));
1833f73f53f7SShai Brandes 	set_feat_cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
1834f73f53f7SShai Brandes 	set_feat_cmd.feat_common.feature_id = ENA_ADMIN_PHC_CONFIG;
1835f73f53f7SShai Brandes 	set_feat_cmd.u.phc.output_length = sizeof(*phc->virt_addr);
1836f73f53f7SShai Brandes 	ret = ena_com_mem_addr_set(ena_dev, &set_feat_cmd.u.phc.output_address, phc->phys_addr);
1837f73f53f7SShai Brandes 	if (unlikely(ret)) {
1838f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Failed setting PHC output address, error: %d\n", ret);
1839f73f53f7SShai Brandes 		return ret;
1840f73f53f7SShai Brandes 	}
1841f73f53f7SShai Brandes 
1842f73f53f7SShai Brandes 	/* Send PHC feature command to the device */
1843f73f53f7SShai Brandes 	ret = ena_com_execute_admin_command(&ena_dev->admin_queue,
1844f73f53f7SShai Brandes 					    (struct ena_admin_aq_entry *)&set_feat_cmd,
1845f73f53f7SShai Brandes 					    sizeof(set_feat_cmd),
1846f73f53f7SShai Brandes 					    (struct ena_admin_acq_entry *)&set_feat_resp,
1847f73f53f7SShai Brandes 					    sizeof(set_feat_resp));
1848f73f53f7SShai Brandes 
1849f73f53f7SShai Brandes 	if (unlikely(ret)) {
1850f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Failed to enable PHC, error: %d\n", ret);
1851f73f53f7SShai Brandes 		return ret;
1852f73f53f7SShai Brandes 	}
1853f73f53f7SShai Brandes 
1854f73f53f7SShai Brandes 	phc->active = true;
1855f73f53f7SShai Brandes 	ena_trc_dbg(ena_dev, "PHC is active in the device\n");
1856f73f53f7SShai Brandes 
1857f73f53f7SShai Brandes 	return ret;
1858f73f53f7SShai Brandes }
1859f73f53f7SShai Brandes 
ena_com_phc_destroy(struct ena_com_dev * ena_dev)1860f73f53f7SShai Brandes void ena_com_phc_destroy(struct ena_com_dev *ena_dev)
1861f73f53f7SShai Brandes {
1862f73f53f7SShai Brandes 	struct ena_com_phc_info *phc = &ena_dev->phc;
1863319b51fdSShai Brandes 	unsigned long flags = 0;
1864f73f53f7SShai Brandes 
1865f73f53f7SShai Brandes 	/* In case PHC is not supported by the device, silently exiting */
1866f73f53f7SShai Brandes 	if (!phc->virt_addr)
1867f73f53f7SShai Brandes 		return;
1868f73f53f7SShai Brandes 
1869319b51fdSShai Brandes 	ENA_SPINLOCK_LOCK(phc->lock, flags);
1870319b51fdSShai Brandes 	phc->active = false;
1871319b51fdSShai Brandes 	ENA_SPINLOCK_UNLOCK(phc->lock, flags);
1872319b51fdSShai Brandes 
1873f73f53f7SShai Brandes 	ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
1874f73f53f7SShai Brandes 			      sizeof(*phc->virt_addr),
1875f73f53f7SShai Brandes 			      phc->virt_addr,
1876f73f53f7SShai Brandes 			      phc->phys_addr,
1877f73f53f7SShai Brandes 			      phc->mem_handle);
1878f73f53f7SShai Brandes 	phc->virt_addr = NULL;
1879f73f53f7SShai Brandes 
1880f73f53f7SShai Brandes 	ENA_SPINLOCK_DESTROY(phc->lock);
1881f73f53f7SShai Brandes }
1882f73f53f7SShai Brandes 
ena_com_phc_get_timestamp(struct ena_com_dev * ena_dev,u64 * timestamp)1883319b51fdSShai Brandes int ena_com_phc_get_timestamp(struct ena_com_dev *ena_dev, u64 *timestamp)
1884f73f53f7SShai Brandes {
1885f73f53f7SShai Brandes 	volatile struct ena_admin_phc_resp *read_resp = ena_dev->phc.virt_addr;
1886319b51fdSShai Brandes 	const ena_time_high_res_t zero_system_time = ENA_TIME_INIT_HIGH_RES();
1887f73f53f7SShai Brandes 	struct ena_com_phc_info *phc = &ena_dev->phc;
1888f73f53f7SShai Brandes 	ena_time_high_res_t expire_time;
1889f73f53f7SShai Brandes 	ena_time_high_res_t block_time;
1890319b51fdSShai Brandes 	unsigned long flags = 0;
1891f73f53f7SShai Brandes 	int ret = ENA_COM_OK;
1892f73f53f7SShai Brandes 
1893f73f53f7SShai Brandes 	if (!phc->active) {
1894f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "PHC feature is not active in the device\n");
1895f73f53f7SShai Brandes 		return ENA_COM_UNSUPPORTED;
1896f73f53f7SShai Brandes 	}
1897f73f53f7SShai Brandes 
1898f73f53f7SShai Brandes 	ENA_SPINLOCK_LOCK(phc->lock, flags);
1899f73f53f7SShai Brandes 
1900f73f53f7SShai Brandes 	/* Check if PHC is in blocked state */
1901319b51fdSShai Brandes 	if (unlikely(ENA_TIME_COMPARE_HIGH_RES(phc->system_time, zero_system_time))) {
1902f73f53f7SShai Brandes 		/* Check if blocking time expired */
1903319b51fdSShai Brandes 		block_time = ENA_GET_SYSTEM_TIMEOUT_HIGH_RES(phc->system_time,
1904319b51fdSShai Brandes 							     phc->block_timeout_usec);
1905f73f53f7SShai Brandes 		if (!ENA_TIME_EXPIRE_HIGH_RES(block_time)) {
1906f73f53f7SShai Brandes 			/* PHC is still in blocked state, skip PHC request */
1907f73f53f7SShai Brandes 			phc->stats.phc_skp++;
1908f73f53f7SShai Brandes 			ret = ENA_COM_DEVICE_BUSY;
1909f73f53f7SShai Brandes 			goto skip;
1910f73f53f7SShai Brandes 		}
1911f73f53f7SShai Brandes 
1912319b51fdSShai Brandes 		/* PHC is in active state, update statistics according to req_id and error_flags */
1913f73f53f7SShai Brandes 		if ((READ_ONCE16(read_resp->req_id) != phc->req_id) ||
1914c8a1898fSShai Brandes 		    (read_resp->error_flags & ENA_PHC_ERROR_FLAGS))
1915f73f53f7SShai Brandes 			/* Device didn't update req_id during blocking time or timestamp is invalid,
1916f73f53f7SShai Brandes 			 * this indicates on a device error
1917f73f53f7SShai Brandes 			 */
1918f73f53f7SShai Brandes 			phc->stats.phc_err++;
1919c8a1898fSShai Brandes 		else
1920f73f53f7SShai Brandes 			/* Device updated req_id during blocking time with valid timestamp */
1921f73f53f7SShai Brandes 			phc->stats.phc_exp++;
1922f73f53f7SShai Brandes 	}
1923f73f53f7SShai Brandes 
1924f73f53f7SShai Brandes 	/* Setting relative timeouts */
1925319b51fdSShai Brandes 	phc->system_time = ENA_GET_SYSTEM_TIME_HIGH_RES();
1926319b51fdSShai Brandes 	block_time = ENA_GET_SYSTEM_TIMEOUT_HIGH_RES(phc->system_time, phc->block_timeout_usec);
1927319b51fdSShai Brandes 	expire_time = ENA_GET_SYSTEM_TIMEOUT_HIGH_RES(phc->system_time, phc->expire_timeout_usec);
1928f73f53f7SShai Brandes 
1929f73f53f7SShai Brandes 	/* We expect the device to return this req_id once the new PHC timestamp is updated */
1930f73f53f7SShai Brandes 	phc->req_id++;
1931f73f53f7SShai Brandes 
1932f73f53f7SShai Brandes 	/* Initialize PHC shared memory with different req_id value to be able to identify once the
1933f73f53f7SShai Brandes 	 * device changes it to req_id
1934f73f53f7SShai Brandes 	 */
1935f73f53f7SShai Brandes 	read_resp->req_id = phc->req_id + ENA_PHC_REQ_ID_OFFSET;
1936f73f53f7SShai Brandes 
1937f73f53f7SShai Brandes 	/* Writing req_id to PHC bar */
1938f73f53f7SShai Brandes 	ENA_REG_WRITE32(ena_dev->bus, phc->req_id, ena_dev->reg_bar + phc->doorbell_offset);
1939f73f53f7SShai Brandes 
1940f73f53f7SShai Brandes 	/* Stalling until the device updates req_id */
1941f73f53f7SShai Brandes 	while (1) {
1942f73f53f7SShai Brandes 		if (unlikely(ENA_TIME_EXPIRE_HIGH_RES(expire_time))) {
1943f73f53f7SShai Brandes 			/* Gave up waiting for updated req_id, PHC enters into blocked state until
1944319b51fdSShai Brandes 			 * passing blocking time, during this time any get PHC timestamp or
1945319b51fdSShai Brandes 			 * error bound requests will fail with device busy error
1946f73f53f7SShai Brandes 			 */
1947319b51fdSShai Brandes 			phc->error_bound = ENA_PHC_MAX_ERROR_BOUND;
1948f73f53f7SShai Brandes 			ret = ENA_COM_DEVICE_BUSY;
1949f73f53f7SShai Brandes 			break;
1950f73f53f7SShai Brandes 		}
1951f73f53f7SShai Brandes 
1952f73f53f7SShai Brandes 		/* Check if req_id was updated by the device */
1953f73f53f7SShai Brandes 		if (READ_ONCE16(read_resp->req_id) != phc->req_id) {
1954319b51fdSShai Brandes 			/* req_id was not updated by the device yet, check again on next loop */
1955f73f53f7SShai Brandes 			continue;
1956f73f53f7SShai Brandes 		}
1957f73f53f7SShai Brandes 
1958319b51fdSShai Brandes 		/* req_id was updated by the device which indicates that PHC timestamp, error_bound
1959319b51fdSShai Brandes 		 * and error_flags are updated too, checking errors before retrieving timestamp and
1960319b51fdSShai Brandes 		 * error_bound values
1961f73f53f7SShai Brandes 		 */
1962319b51fdSShai Brandes 		if (unlikely(read_resp->error_flags & ENA_PHC_ERROR_FLAGS)) {
1963319b51fdSShai Brandes 			/* Retrieved timestamp or error bound errors, PHC enters into blocked state
1964319b51fdSShai Brandes 			 * until passing blocking time, during this time any get PHC timestamp or
1965319b51fdSShai Brandes 			 * error bound requests will fail with device busy error
1966319b51fdSShai Brandes 			 */
1967319b51fdSShai Brandes 			phc->error_bound = ENA_PHC_MAX_ERROR_BOUND;
1968f73f53f7SShai Brandes 			ret = ENA_COM_DEVICE_BUSY;
1969f73f53f7SShai Brandes 			break;
1970f73f53f7SShai Brandes 		}
1971f73f53f7SShai Brandes 
1972319b51fdSShai Brandes 		/* PHC timestamp value is returned to the caller */
1973319b51fdSShai Brandes 		*timestamp = read_resp->timestamp;
1974319b51fdSShai Brandes 
1975319b51fdSShai Brandes 		/* Error bound value is cached for future retrieval by caller */
1976319b51fdSShai Brandes 		phc->error_bound = read_resp->error_bound;
1977319b51fdSShai Brandes 
1978319b51fdSShai Brandes 		/* Update statistic on valid PHC timestamp retrieval */
1979f73f53f7SShai Brandes 		phc->stats.phc_cnt++;
1980f73f53f7SShai Brandes 
1981f73f53f7SShai Brandes 		/* This indicates PHC state is active */
1982319b51fdSShai Brandes 		phc->system_time = zero_system_time;
1983f73f53f7SShai Brandes 		break;
1984f73f53f7SShai Brandes 	}
1985f73f53f7SShai Brandes 
1986f73f53f7SShai Brandes skip:
1987f73f53f7SShai Brandes 	ENA_SPINLOCK_UNLOCK(phc->lock, flags);
1988f73f53f7SShai Brandes 
1989f73f53f7SShai Brandes 	return ret;
1990f73f53f7SShai Brandes }
1991f73f53f7SShai Brandes 
ena_com_phc_get_error_bound(struct ena_com_dev * ena_dev,u32 * error_bound)1992319b51fdSShai Brandes int ena_com_phc_get_error_bound(struct ena_com_dev *ena_dev, u32 *error_bound)
1993319b51fdSShai Brandes {
1994319b51fdSShai Brandes 	struct ena_com_phc_info *phc = &ena_dev->phc;
1995319b51fdSShai Brandes 	u32 local_error_bound = phc->error_bound;
1996319b51fdSShai Brandes 
1997319b51fdSShai Brandes 	if (!phc->active) {
1998319b51fdSShai Brandes 		ena_trc_err(ena_dev, "PHC feature is not active in the device\n");
1999319b51fdSShai Brandes 		return ENA_COM_UNSUPPORTED;
2000319b51fdSShai Brandes 	}
2001319b51fdSShai Brandes 
2002319b51fdSShai Brandes 	if (local_error_bound == ENA_PHC_MAX_ERROR_BOUND)
2003319b51fdSShai Brandes 		return ENA_COM_DEVICE_BUSY;
2004319b51fdSShai Brandes 
2005319b51fdSShai Brandes 	*error_bound = local_error_bound;
2006319b51fdSShai Brandes 
2007319b51fdSShai Brandes 	return ENA_COM_OK;
2008319b51fdSShai Brandes }
2009319b51fdSShai Brandes 
ena_com_mmio_reg_read_request_init(struct ena_com_dev * ena_dev)201099ecfbf8SJan Medala int ena_com_mmio_reg_read_request_init(struct ena_com_dev *ena_dev)
201199ecfbf8SJan Medala {
201299ecfbf8SJan Medala 	struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read;
201399ecfbf8SJan Medala 
201499ecfbf8SJan Medala 	ENA_SPINLOCK_INIT(mmio_read->lock);
201599ecfbf8SJan Medala 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
201699ecfbf8SJan Medala 			       sizeof(*mmio_read->read_resp),
201799ecfbf8SJan Medala 			       mmio_read->read_resp,
201899ecfbf8SJan Medala 			       mmio_read->read_resp_dma_addr,
201999ecfbf8SJan Medala 			       mmio_read->read_resp_mem_handle);
202099ecfbf8SJan Medala 	if (unlikely(!mmio_read->read_resp))
2021b68309beSRafal Kozik 		goto err;
202299ecfbf8SJan Medala 
202399ecfbf8SJan Medala 	ena_com_mmio_reg_read_request_write_dev_addr(ena_dev);
202499ecfbf8SJan Medala 
202599ecfbf8SJan Medala 	mmio_read->read_resp->req_id = 0x0;
202699ecfbf8SJan Medala 	mmio_read->seq_num = 0x0;
202799ecfbf8SJan Medala 	mmio_read->readless_supported = true;
202899ecfbf8SJan Medala 
202999ecfbf8SJan Medala 	return 0;
2030b68309beSRafal Kozik 
2031b68309beSRafal Kozik err:
2032b68309beSRafal Kozik 		ENA_SPINLOCK_DESTROY(mmio_read->lock);
2033b68309beSRafal Kozik 		return ENA_COM_NO_MEM;
203499ecfbf8SJan Medala }
203599ecfbf8SJan Medala 
ena_com_set_mmio_read_mode(struct ena_com_dev * ena_dev,bool readless_supported)20363adcba9aSMichal Krawczyk void ena_com_set_mmio_read_mode(struct ena_com_dev *ena_dev, bool readless_supported)
203799ecfbf8SJan Medala {
203899ecfbf8SJan Medala 	struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read;
203999ecfbf8SJan Medala 
204099ecfbf8SJan Medala 	mmio_read->readless_supported = readless_supported;
204199ecfbf8SJan Medala }
204299ecfbf8SJan Medala 
ena_com_mmio_reg_read_request_destroy(struct ena_com_dev * ena_dev)204399ecfbf8SJan Medala void ena_com_mmio_reg_read_request_destroy(struct ena_com_dev *ena_dev)
204499ecfbf8SJan Medala {
204599ecfbf8SJan Medala 	struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read;
204699ecfbf8SJan Medala 
20473adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, 0x0, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_LO_OFF);
20483adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, 0x0, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_HI_OFF);
204999ecfbf8SJan Medala 
205099ecfbf8SJan Medala 	ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
205199ecfbf8SJan Medala 			      sizeof(*mmio_read->read_resp),
205299ecfbf8SJan Medala 			      mmio_read->read_resp,
205399ecfbf8SJan Medala 			      mmio_read->read_resp_dma_addr,
205499ecfbf8SJan Medala 			      mmio_read->read_resp_mem_handle);
205599ecfbf8SJan Medala 
205699ecfbf8SJan Medala 	mmio_read->read_resp = NULL;
2057b68309beSRafal Kozik 	ENA_SPINLOCK_DESTROY(mmio_read->lock);
205899ecfbf8SJan Medala }
205999ecfbf8SJan Medala 
ena_com_mmio_reg_read_request_write_dev_addr(struct ena_com_dev * ena_dev)206099ecfbf8SJan Medala void ena_com_mmio_reg_read_request_write_dev_addr(struct ena_com_dev *ena_dev)
206199ecfbf8SJan Medala {
206299ecfbf8SJan Medala 	struct ena_com_mmio_read *mmio_read = &ena_dev->mmio_read;
206399ecfbf8SJan Medala 	u32 addr_low, addr_high;
206499ecfbf8SJan Medala 
206599ecfbf8SJan Medala 	addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(mmio_read->read_resp_dma_addr);
206699ecfbf8SJan Medala 	addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(mmio_read->read_resp_dma_addr);
206799ecfbf8SJan Medala 
20683adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_LO_OFF);
20693adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_MMIO_RESP_HI_OFF);
207099ecfbf8SJan Medala }
207199ecfbf8SJan Medala 
ena_com_admin_init(struct ena_com_dev * ena_dev,struct ena_aenq_handlers * aenq_handlers)207299ecfbf8SJan Medala int ena_com_admin_init(struct ena_com_dev *ena_dev,
2073b68309beSRafal Kozik 		       struct ena_aenq_handlers *aenq_handlers)
207499ecfbf8SJan Medala {
207599ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
207699ecfbf8SJan Medala 	u32 aq_caps, acq_caps, dev_sts, addr_low, addr_high;
207799ecfbf8SJan Medala 	int ret;
207899ecfbf8SJan Medala 
207999ecfbf8SJan Medala 	dev_sts = ena_com_reg_bar_read32(ena_dev, ENA_REGS_DEV_STS_OFF);
208099ecfbf8SJan Medala 
208199ecfbf8SJan Medala 	if (unlikely(dev_sts == ENA_MMIO_READ_TIMEOUT)) {
2082ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Reg read timeout occurred\n");
208399ecfbf8SJan Medala 		return ENA_COM_TIMER_EXPIRED;
208499ecfbf8SJan Medala 	}
208599ecfbf8SJan Medala 
208699ecfbf8SJan Medala 	if (!(dev_sts & ENA_REGS_DEV_STS_READY_MASK)) {
2087ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Device isn't ready, abort com init\n");
20886dcee7cdSJan Medala 		return ENA_COM_NO_DEVICE;
208999ecfbf8SJan Medala 	}
209099ecfbf8SJan Medala 
209199ecfbf8SJan Medala 	admin_queue->q_depth = ENA_ADMIN_QUEUE_DEPTH;
209299ecfbf8SJan Medala 
2093b68309beSRafal Kozik 	admin_queue->bus = ena_dev->bus;
209499ecfbf8SJan Medala 	admin_queue->q_dmadev = ena_dev->dmadev;
209599ecfbf8SJan Medala 	admin_queue->polling = false;
209699ecfbf8SJan Medala 	admin_queue->curr_cmd_id = 0;
209799ecfbf8SJan Medala 
209899ecfbf8SJan Medala 	ATOMIC32_SET(&admin_queue->outstanding_cmds, 0);
209999ecfbf8SJan Medala 
210099ecfbf8SJan Medala 	ENA_SPINLOCK_INIT(admin_queue->q_lock);
210199ecfbf8SJan Medala 
210299ecfbf8SJan Medala 	ret = ena_com_init_comp_ctxt(admin_queue);
21038bf4b06fSShai Brandes 	if (unlikely(ret))
210499ecfbf8SJan Medala 		goto error;
210599ecfbf8SJan Medala 
210699ecfbf8SJan Medala 	ret = ena_com_admin_init_sq(admin_queue);
21078bf4b06fSShai Brandes 	if (unlikely(ret))
210899ecfbf8SJan Medala 		goto error;
210999ecfbf8SJan Medala 
211099ecfbf8SJan Medala 	ret = ena_com_admin_init_cq(admin_queue);
21118bf4b06fSShai Brandes 	if (unlikely(ret))
211299ecfbf8SJan Medala 		goto error;
211399ecfbf8SJan Medala 
21143adcba9aSMichal Krawczyk 	admin_queue->sq.db_addr = (u32 __iomem *)((uintptr_t)ena_dev->reg_bar +
21153adcba9aSMichal Krawczyk 		ENA_REGS_AQ_DB_OFF);
211699ecfbf8SJan Medala 
211799ecfbf8SJan Medala 	addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(admin_queue->sq.dma_addr);
211899ecfbf8SJan Medala 	addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(admin_queue->sq.dma_addr);
211999ecfbf8SJan Medala 
21203adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_AQ_BASE_LO_OFF);
21213adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_AQ_BASE_HI_OFF);
212299ecfbf8SJan Medala 
212399ecfbf8SJan Medala 	addr_low = ENA_DMA_ADDR_TO_UINT32_LOW(admin_queue->cq.dma_addr);
212499ecfbf8SJan Medala 	addr_high = ENA_DMA_ADDR_TO_UINT32_HIGH(admin_queue->cq.dma_addr);
212599ecfbf8SJan Medala 
21263adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_low, ena_dev->reg_bar + ENA_REGS_ACQ_BASE_LO_OFF);
21273adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, addr_high, ena_dev->reg_bar + ENA_REGS_ACQ_BASE_HI_OFF);
212899ecfbf8SJan Medala 
212999ecfbf8SJan Medala 	aq_caps = 0;
2130368cbe96SShai Brandes 	aq_caps |= ENA_FIELD_PREP(admin_queue->q_depth,
2131368cbe96SShai Brandes 				  ENA_REGS_AQ_CAPS_AQ_DEPTH_MASK,
2132368cbe96SShai Brandes 				  ENA_ZERO_SHIFT);
2133368cbe96SShai Brandes 	aq_caps |= ENA_FIELD_PREP(sizeof(struct ena_admin_aq_entry),
2134368cbe96SShai Brandes 				 ENA_REGS_AQ_CAPS_AQ_ENTRY_SIZE_MASK,
2135368cbe96SShai Brandes 				 ENA_REGS_AQ_CAPS_AQ_ENTRY_SIZE_SHIFT);
213699ecfbf8SJan Medala 
213799ecfbf8SJan Medala 	acq_caps = 0;
2138368cbe96SShai Brandes 	acq_caps |= ENA_FIELD_PREP(admin_queue->q_depth,
2139368cbe96SShai Brandes 				   ENA_REGS_ACQ_CAPS_ACQ_DEPTH_MASK,
2140368cbe96SShai Brandes 				   ENA_ZERO_SHIFT);
2141368cbe96SShai Brandes 	acq_caps |= ENA_FIELD_PREP(sizeof(struct ena_admin_acq_entry),
2142368cbe96SShai Brandes 				   ENA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE_MASK,
2143368cbe96SShai Brandes 				   ENA_REGS_ACQ_CAPS_ACQ_ENTRY_SIZE_SHIFT);
214499ecfbf8SJan Medala 
21453adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, aq_caps, ena_dev->reg_bar + ENA_REGS_AQ_CAPS_OFF);
21463adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, acq_caps, ena_dev->reg_bar + ENA_REGS_ACQ_CAPS_OFF);
214799ecfbf8SJan Medala 	ret = ena_com_admin_init_aenq(ena_dev, aenq_handlers);
21488bf4b06fSShai Brandes 	if (unlikely(ret))
214999ecfbf8SJan Medala 		goto error;
215099ecfbf8SJan Medala 
21510c84e048SMichal Krawczyk 	admin_queue->ena_dev = ena_dev;
215299ecfbf8SJan Medala 	admin_queue->running_state = true;
21532443fa35SShai Brandes 	admin_queue->is_missing_admin_interrupt = false;
215499ecfbf8SJan Medala 
215599ecfbf8SJan Medala 	return 0;
215699ecfbf8SJan Medala error:
215799ecfbf8SJan Medala 	ena_com_admin_destroy(ena_dev);
215899ecfbf8SJan Medala 
215999ecfbf8SJan Medala 	return ret;
216099ecfbf8SJan Medala }
216199ecfbf8SJan Medala 
ena_com_create_io_queue(struct ena_com_dev * ena_dev,struct ena_com_create_io_ctx * ctx)216299ecfbf8SJan Medala int ena_com_create_io_queue(struct ena_com_dev *ena_dev,
21636dcee7cdSJan Medala 			    struct ena_com_create_io_ctx *ctx)
216499ecfbf8SJan Medala {
216599ecfbf8SJan Medala 	struct ena_com_io_sq *io_sq;
216699ecfbf8SJan Medala 	struct ena_com_io_cq *io_cq;
21673adcba9aSMichal Krawczyk 	int ret;
216899ecfbf8SJan Medala 
21698bf4b06fSShai Brandes 	if (unlikely(ctx->qid >= ENA_TOTAL_NUM_QUEUES)) {
2170ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Qid (%d) is bigger than max num of queues (%d)\n",
21716dcee7cdSJan Medala 			    ctx->qid, ENA_TOTAL_NUM_QUEUES);
217299ecfbf8SJan Medala 		return ENA_COM_INVAL;
217399ecfbf8SJan Medala 	}
217499ecfbf8SJan Medala 
21756dcee7cdSJan Medala 	io_sq = &ena_dev->io_sq_queues[ctx->qid];
21766dcee7cdSJan Medala 	io_cq = &ena_dev->io_cq_queues[ctx->qid];
217799ecfbf8SJan Medala 
21783adcba9aSMichal Krawczyk 	memset(io_sq, 0x0, sizeof(*io_sq));
21793adcba9aSMichal Krawczyk 	memset(io_cq, 0x0, sizeof(*io_cq));
218099ecfbf8SJan Medala 
218199ecfbf8SJan Medala 	/* Init CQ */
21826dcee7cdSJan Medala 	io_cq->q_depth = ctx->queue_size;
21836dcee7cdSJan Medala 	io_cq->direction = ctx->direction;
21846dcee7cdSJan Medala 	io_cq->qid = ctx->qid;
218599ecfbf8SJan Medala 
21866dcee7cdSJan Medala 	io_cq->msix_vector = ctx->msix_vector;
218799ecfbf8SJan Medala 
21886dcee7cdSJan Medala 	io_sq->q_depth = ctx->queue_size;
21896dcee7cdSJan Medala 	io_sq->direction = ctx->direction;
21906dcee7cdSJan Medala 	io_sq->qid = ctx->qid;
219199ecfbf8SJan Medala 
21926dcee7cdSJan Medala 	io_sq->mem_queue_type = ctx->mem_queue_type;
219399ecfbf8SJan Medala 
21946dcee7cdSJan Medala 	if (ctx->direction == ENA_COM_IO_QUEUE_DIRECTION_TX)
219599ecfbf8SJan Medala 		/* header length is limited to 8 bits */
219699ecfbf8SJan Medala 		io_sq->tx_max_header_size =
21976dcee7cdSJan Medala 			ENA_MIN32(ena_dev->tx_max_header_size, SZ_256);
219899ecfbf8SJan Medala 
21996dcee7cdSJan Medala 	ret = ena_com_init_io_sq(ena_dev, ctx, io_sq);
22008bf4b06fSShai Brandes 	if (unlikely(ret))
220199ecfbf8SJan Medala 		goto error;
22026dcee7cdSJan Medala 	ret = ena_com_init_io_cq(ena_dev, ctx, io_cq);
22038bf4b06fSShai Brandes 	if (unlikely(ret))
220499ecfbf8SJan Medala 		goto error;
220599ecfbf8SJan Medala 
220699ecfbf8SJan Medala 	ret = ena_com_create_io_cq(ena_dev, io_cq);
22078bf4b06fSShai Brandes 	if (unlikely(ret))
220899ecfbf8SJan Medala 		goto error;
220999ecfbf8SJan Medala 
221099ecfbf8SJan Medala 	ret = ena_com_create_io_sq(ena_dev, io_sq, io_cq->idx);
22118bf4b06fSShai Brandes 	if (unlikely(ret))
221299ecfbf8SJan Medala 		goto destroy_io_cq;
221399ecfbf8SJan Medala 
221499ecfbf8SJan Medala 	return 0;
221599ecfbf8SJan Medala 
221699ecfbf8SJan Medala destroy_io_cq:
221799ecfbf8SJan Medala 	ena_com_destroy_io_cq(ena_dev, io_cq);
221899ecfbf8SJan Medala error:
221999ecfbf8SJan Medala 	ena_com_io_queue_free(ena_dev, io_sq, io_cq);
222099ecfbf8SJan Medala 	return ret;
222199ecfbf8SJan Medala }
222299ecfbf8SJan Medala 
ena_com_destroy_io_queue(struct ena_com_dev * ena_dev,u16 qid)222399ecfbf8SJan Medala void ena_com_destroy_io_queue(struct ena_com_dev *ena_dev, u16 qid)
222499ecfbf8SJan Medala {
222599ecfbf8SJan Medala 	struct ena_com_io_sq *io_sq;
222699ecfbf8SJan Medala 	struct ena_com_io_cq *io_cq;
222799ecfbf8SJan Medala 
22288bf4b06fSShai Brandes 	if (unlikely(qid >= ENA_TOTAL_NUM_QUEUES)) {
2229ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Qid (%d) is bigger than max num of queues (%d)\n",
223099ecfbf8SJan Medala 			    qid, ENA_TOTAL_NUM_QUEUES);
223199ecfbf8SJan Medala 		return;
223299ecfbf8SJan Medala 	}
223399ecfbf8SJan Medala 
223499ecfbf8SJan Medala 	io_sq = &ena_dev->io_sq_queues[qid];
223599ecfbf8SJan Medala 	io_cq = &ena_dev->io_cq_queues[qid];
223699ecfbf8SJan Medala 
223799ecfbf8SJan Medala 	ena_com_destroy_io_sq(ena_dev, io_sq);
223899ecfbf8SJan Medala 	ena_com_destroy_io_cq(ena_dev, io_cq);
223999ecfbf8SJan Medala 
224099ecfbf8SJan Medala 	ena_com_io_queue_free(ena_dev, io_sq, io_cq);
224199ecfbf8SJan Medala }
224299ecfbf8SJan Medala 
ena_com_get_link_params(struct ena_com_dev * ena_dev,struct ena_admin_get_feat_resp * resp)224399ecfbf8SJan Medala int ena_com_get_link_params(struct ena_com_dev *ena_dev,
224499ecfbf8SJan Medala 			    struct ena_admin_get_feat_resp *resp)
224599ecfbf8SJan Medala {
2246b68309beSRafal Kozik 	return ena_com_get_feature(ena_dev, resp, ENA_ADMIN_LINK_CONFIG, 0);
2247b68309beSRafal Kozik }
2248b68309beSRafal Kozik 
ena_get_dev_stats(struct ena_com_dev * ena_dev,struct ena_com_stats_ctx * ctx,enum ena_admin_get_stats_type type)2249f73f53f7SShai Brandes static int ena_get_dev_stats(struct ena_com_dev *ena_dev,
2250f73f53f7SShai Brandes 			     struct ena_com_stats_ctx *ctx,
2251f73f53f7SShai Brandes 			     enum ena_admin_get_stats_type type)
2252f73f53f7SShai Brandes {
2253f73f53f7SShai Brandes 	struct ena_admin_acq_get_stats_resp *get_resp = &ctx->get_resp;
2254f73f53f7SShai Brandes 	struct ena_admin_aq_get_stats_cmd *get_cmd = &ctx->get_cmd;
2255f73f53f7SShai Brandes 	struct ena_com_admin_queue *admin_queue;
2256f73f53f7SShai Brandes 	int ret;
2257f73f53f7SShai Brandes 
2258f73f53f7SShai Brandes 	admin_queue = &ena_dev->admin_queue;
2259f73f53f7SShai Brandes 
2260f73f53f7SShai Brandes 	get_cmd->aq_common_descriptor.opcode = ENA_ADMIN_GET_STATS;
2261f73f53f7SShai Brandes 	get_cmd->aq_common_descriptor.flags = 0;
2262f73f53f7SShai Brandes 	get_cmd->type = type;
2263f73f53f7SShai Brandes 
2264f73f53f7SShai Brandes 	ret = ena_com_execute_admin_command(admin_queue,
2265f73f53f7SShai Brandes 					    (struct ena_admin_aq_entry *)get_cmd,
2266f73f53f7SShai Brandes 					    sizeof(*get_cmd),
2267f73f53f7SShai Brandes 					    (struct ena_admin_acq_entry *)get_resp,
2268f73f53f7SShai Brandes 					    sizeof(*get_resp));
2269f73f53f7SShai Brandes 
2270f73f53f7SShai Brandes 	if (unlikely(ret))
2271f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Failed to get stats. error: %d\n", ret);
2272f73f53f7SShai Brandes 
2273f73f53f7SShai Brandes 	return ret;
2274f73f53f7SShai Brandes }
2275f73f53f7SShai Brandes 
ena_com_set_supported_customer_metrics(struct ena_com_dev * ena_dev)2276f73f53f7SShai Brandes static void ena_com_set_supported_customer_metrics(struct ena_com_dev *ena_dev)
2277f73f53f7SShai Brandes {
2278f73f53f7SShai Brandes 	struct ena_customer_metrics *customer_metrics;
2279f73f53f7SShai Brandes 	struct ena_com_stats_ctx ctx;
2280f73f53f7SShai Brandes 	int ret;
2281f73f53f7SShai Brandes 
2282f73f53f7SShai Brandes 	customer_metrics = &ena_dev->customer_metrics;
2283f73f53f7SShai Brandes 	if (!ena_com_get_cap(ena_dev, ENA_ADMIN_CUSTOMER_METRICS)) {
2284f73f53f7SShai Brandes 		customer_metrics->supported_metrics = ENA_ADMIN_CUSTOMER_METRICS_MIN_SUPPORT_MASK;
2285f73f53f7SShai Brandes 		return;
2286f73f53f7SShai Brandes 	}
2287f73f53f7SShai Brandes 
2288f73f53f7SShai Brandes 	memset(&ctx, 0x0, sizeof(ctx));
2289f73f53f7SShai Brandes 	ctx.get_cmd.requested_metrics = ENA_ADMIN_CUSTOMER_METRICS_SUPPORT_MASK;
2290f73f53f7SShai Brandes 	ret = ena_get_dev_stats(ena_dev, &ctx, ENA_ADMIN_GET_STATS_TYPE_CUSTOMER_METRICS);
2291f73f53f7SShai Brandes 	if (likely(ret == 0))
2292f73f53f7SShai Brandes 		customer_metrics->supported_metrics =
2293f73f53f7SShai Brandes 			ctx.get_resp.u.customer_metrics.reported_metrics;
2294f73f53f7SShai Brandes 	else
2295f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Failed to query customer metrics support. error: %d\n", ret);
2296f73f53f7SShai Brandes }
2297f73f53f7SShai Brandes 
ena_com_get_dev_attr_feat(struct ena_com_dev * ena_dev,struct ena_com_dev_get_features_ctx * get_feat_ctx)229899ecfbf8SJan Medala int ena_com_get_dev_attr_feat(struct ena_com_dev *ena_dev,
229999ecfbf8SJan Medala 			      struct ena_com_dev_get_features_ctx *get_feat_ctx)
230099ecfbf8SJan Medala {
230199ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
230299ecfbf8SJan Medala 	int rc;
230399ecfbf8SJan Medala 
230499ecfbf8SJan Medala 	rc = ena_com_get_feature(ena_dev, &get_resp,
2305b68309beSRafal Kozik 				 ENA_ADMIN_DEVICE_ATTRIBUTES, 0);
230699ecfbf8SJan Medala 	if (rc)
230799ecfbf8SJan Medala 		return rc;
230899ecfbf8SJan Medala 
230999ecfbf8SJan Medala 	memcpy(&get_feat_ctx->dev_attr, &get_resp.u.dev_attr,
231099ecfbf8SJan Medala 	       sizeof(get_resp.u.dev_attr));
2311b19f366cSMichal Krawczyk 
231299ecfbf8SJan Medala 	ena_dev->supported_features = get_resp.u.dev_attr.supported_features;
2313f73f53f7SShai Brandes 	ena_dev->capabilities = get_resp.u.dev_attr.capabilities;
231499ecfbf8SJan Medala 
2315b68309beSRafal Kozik 	if (ena_dev->supported_features & BIT(ENA_ADMIN_MAX_QUEUES_EXT)) {
231699ecfbf8SJan Medala 		rc = ena_com_get_feature(ena_dev, &get_resp,
2317b68309beSRafal Kozik 					 ENA_ADMIN_MAX_QUEUES_EXT,
2318b68309beSRafal Kozik 					 ENA_FEATURE_MAX_QUEUE_EXT_VER);
231999ecfbf8SJan Medala 		if (rc)
232099ecfbf8SJan Medala 			return rc;
232199ecfbf8SJan Medala 
2322b68309beSRafal Kozik 		if (get_resp.u.max_queue_ext.version != ENA_FEATURE_MAX_QUEUE_EXT_VER)
2323f73f53f7SShai Brandes 			return ENA_COM_INVAL;
2324b68309beSRafal Kozik 
2325b68309beSRafal Kozik 		memcpy(&get_feat_ctx->max_queue_ext, &get_resp.u.max_queue_ext,
2326b68309beSRafal Kozik 		       sizeof(get_resp.u.max_queue_ext));
2327b68309beSRafal Kozik 		ena_dev->tx_max_header_size =
2328b68309beSRafal Kozik 			get_resp.u.max_queue_ext.max_queue_ext.max_tx_header_size;
2329b68309beSRafal Kozik 	} else {
2330b68309beSRafal Kozik 		rc = ena_com_get_feature(ena_dev, &get_resp,
2331b68309beSRafal Kozik 					 ENA_ADMIN_MAX_QUEUES_NUM, 0);
233299ecfbf8SJan Medala 		memcpy(&get_feat_ctx->max_queues, &get_resp.u.max_queue,
233399ecfbf8SJan Medala 		       sizeof(get_resp.u.max_queue));
2334b68309beSRafal Kozik 		ena_dev->tx_max_header_size =
2335b68309beSRafal Kozik 			get_resp.u.max_queue.max_header_size;
2336b68309beSRafal Kozik 
2337b68309beSRafal Kozik 		if (rc)
2338b68309beSRafal Kozik 			return rc;
2339b68309beSRafal Kozik 	}
234099ecfbf8SJan Medala 
234199ecfbf8SJan Medala 	rc = ena_com_get_feature(ena_dev, &get_resp,
2342b68309beSRafal Kozik 				 ENA_ADMIN_AENQ_CONFIG, 0);
234399ecfbf8SJan Medala 	if (rc)
234499ecfbf8SJan Medala 		return rc;
234599ecfbf8SJan Medala 
234699ecfbf8SJan Medala 	memcpy(&get_feat_ctx->aenq, &get_resp.u.aenq,
234799ecfbf8SJan Medala 	       sizeof(get_resp.u.aenq));
234899ecfbf8SJan Medala 
234999ecfbf8SJan Medala 	rc = ena_com_get_feature(ena_dev, &get_resp,
2350b68309beSRafal Kozik 				 ENA_ADMIN_STATELESS_OFFLOAD_CONFIG, 0);
235199ecfbf8SJan Medala 	if (rc)
235299ecfbf8SJan Medala 		return rc;
235399ecfbf8SJan Medala 
235499ecfbf8SJan Medala 	memcpy(&get_feat_ctx->offload, &get_resp.u.offload,
235599ecfbf8SJan Medala 	       sizeof(get_resp.u.offload));
235699ecfbf8SJan Medala 
23573adcba9aSMichal Krawczyk 	/* Driver hints isn't mandatory admin command. So in case the
23583adcba9aSMichal Krawczyk 	 * command isn't supported set driver hints to 0
23593adcba9aSMichal Krawczyk 	 */
2360b68309beSRafal Kozik 	rc = ena_com_get_feature(ena_dev, &get_resp, ENA_ADMIN_HW_HINTS, 0);
23613adcba9aSMichal Krawczyk 
23623adcba9aSMichal Krawczyk 	if (!rc)
23633adcba9aSMichal Krawczyk 		memcpy(&get_feat_ctx->hw_hints, &get_resp.u.hw_hints,
23643adcba9aSMichal Krawczyk 		       sizeof(get_resp.u.hw_hints));
23653adcba9aSMichal Krawczyk 	else if (rc == ENA_COM_UNSUPPORTED)
23663adcba9aSMichal Krawczyk 		memset(&get_feat_ctx->hw_hints, 0x0, sizeof(get_feat_ctx->hw_hints));
23673adcba9aSMichal Krawczyk 	else
23683adcba9aSMichal Krawczyk 		return rc;
23693adcba9aSMichal Krawczyk 
2370f73f53f7SShai Brandes 	rc = ena_com_get_feature(ena_dev, &get_resp,
2371f73f53f7SShai Brandes 				 ENA_ADMIN_LLQ, ENA_ADMIN_LLQ_FEATURE_VERSION_1);
2372b68309beSRafal Kozik 	if (!rc)
2373b68309beSRafal Kozik 		memcpy(&get_feat_ctx->llq, &get_resp.u.llq,
2374b68309beSRafal Kozik 		       sizeof(get_resp.u.llq));
2375b68309beSRafal Kozik 	else if (rc == ENA_COM_UNSUPPORTED)
2376b68309beSRafal Kozik 		memset(&get_feat_ctx->llq, 0x0, sizeof(get_feat_ctx->llq));
2377b68309beSRafal Kozik 	else
2378b68309beSRafal Kozik 		return rc;
2379b68309beSRafal Kozik 
2380f73f53f7SShai Brandes 	ena_com_set_supported_customer_metrics(ena_dev);
2381f73f53f7SShai Brandes 
238299ecfbf8SJan Medala 	return 0;
238399ecfbf8SJan Medala }
238499ecfbf8SJan Medala 
ena_com_admin_q_comp_intr_handler(struct ena_com_dev * ena_dev)238599ecfbf8SJan Medala void ena_com_admin_q_comp_intr_handler(struct ena_com_dev *ena_dev)
238699ecfbf8SJan Medala {
238799ecfbf8SJan Medala 	ena_com_handle_admin_completion(&ena_dev->admin_queue);
238899ecfbf8SJan Medala }
238999ecfbf8SJan Medala 
239099ecfbf8SJan Medala /* ena_handle_specific_aenq_event:
239199ecfbf8SJan Medala  * return the handler that is relevant to the specific event group
239299ecfbf8SJan Medala  */
ena_com_get_specific_aenq_cb(struct ena_com_dev * ena_dev,u16 group)2393b4f8decdSMichal Krawczyk static ena_aenq_handler ena_com_get_specific_aenq_cb(struct ena_com_dev *ena_dev,
239499ecfbf8SJan Medala 						     u16 group)
239599ecfbf8SJan Medala {
2396b4f8decdSMichal Krawczyk 	struct ena_aenq_handlers *aenq_handlers = ena_dev->aenq.aenq_handlers;
239799ecfbf8SJan Medala 
239899ecfbf8SJan Medala 	if ((group < ENA_MAX_HANDLERS) && aenq_handlers->handlers[group])
239999ecfbf8SJan Medala 		return aenq_handlers->handlers[group];
240099ecfbf8SJan Medala 
240199ecfbf8SJan Medala 	return aenq_handlers->unimplemented_handler;
240299ecfbf8SJan Medala }
240399ecfbf8SJan Medala 
240499ecfbf8SJan Medala /* ena_aenq_intr_handler:
240599ecfbf8SJan Medala  * handles the aenq incoming events.
240699ecfbf8SJan Medala  * pop events from the queue and apply the specific handler
240799ecfbf8SJan Medala  */
ena_com_aenq_intr_handler(struct ena_com_dev * ena_dev,void * data)2408b4f8decdSMichal Krawczyk void ena_com_aenq_intr_handler(struct ena_com_dev *ena_dev, void *data)
240999ecfbf8SJan Medala {
241099ecfbf8SJan Medala 	struct ena_admin_aenq_entry *aenq_e;
241199ecfbf8SJan Medala 	struct ena_admin_aenq_common_desc *aenq_common;
2412b4f8decdSMichal Krawczyk 	struct ena_com_aenq *aenq  = &ena_dev->aenq;
2413b68309beSRafal Kozik 	ena_aenq_handler handler_cb;
241499ecfbf8SJan Medala 	u16 masked_head, processed = 0;
241599ecfbf8SJan Medala 	u8 phase;
241699ecfbf8SJan Medala 
241799ecfbf8SJan Medala 	masked_head = aenq->head & (aenq->q_depth - 1);
241899ecfbf8SJan Medala 	phase = aenq->phase;
241999ecfbf8SJan Medala 	aenq_e = &aenq->entries[masked_head]; /* Get first entry */
242099ecfbf8SJan Medala 	aenq_common = &aenq_e->aenq_common_desc;
242199ecfbf8SJan Medala 
242299ecfbf8SJan Medala 	/* Go over all the events */
2423b68309beSRafal Kozik 	while ((READ_ONCE8(aenq_common->flags) &
2424b68309beSRafal Kozik 		ENA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK) == phase) {
2425285e285aSShai Brandes 		/* When the phase bit of the AENQ descriptor aligns with the driver's phase bit,
2426285e285aSShai Brandes 		 * it signifies the readiness of the entire AENQ descriptor.
2427285e285aSShai Brandes 		 * The driver should proceed to read the descriptor's data only after confirming
2428285e285aSShai Brandes 		 * and synchronizing the phase bit.
2429285e285aSShai Brandes 		 * This memory fence guarantees the correct sequence of accesses to the
2430285e285aSShai Brandes 		 * descriptor's memory.
2431b68309beSRafal Kozik 		 */
2432b68309beSRafal Kozik 		dma_rmb();
2433b68309beSRafal Kozik 
2434c8a1898fSShai Brandes 		ena_trc_dbg(ena_dev, "AENQ! Group[%x] Syndrome[%x] timestamp: [%" ENA_PRIu64 "s]\n",
243599ecfbf8SJan Medala 			    aenq_common->group,
2436b19f366cSMichal Krawczyk 			    aenq_common->syndrome,
2437eea9fc6aSShai Brandes 			    ((u64)aenq_common->timestamp_low |
2438eea9fc6aSShai Brandes 			    ((u64)aenq_common->timestamp_high << 32)));
243999ecfbf8SJan Medala 
244099ecfbf8SJan Medala 		/* Handle specific event*/
2441b4f8decdSMichal Krawczyk 		handler_cb = ena_com_get_specific_aenq_cb(ena_dev,
244299ecfbf8SJan Medala 							  aenq_common->group);
244399ecfbf8SJan Medala 		handler_cb(data, aenq_e); /* call the actual event handler*/
244499ecfbf8SJan Medala 
244599ecfbf8SJan Medala 		/* Get next event entry */
244699ecfbf8SJan Medala 		masked_head++;
244799ecfbf8SJan Medala 		processed++;
244899ecfbf8SJan Medala 
244999ecfbf8SJan Medala 		if (unlikely(masked_head == aenq->q_depth)) {
245099ecfbf8SJan Medala 			masked_head = 0;
245199ecfbf8SJan Medala 			phase = !phase;
245299ecfbf8SJan Medala 		}
245399ecfbf8SJan Medala 		aenq_e = &aenq->entries[masked_head];
245499ecfbf8SJan Medala 		aenq_common = &aenq_e->aenq_common_desc;
245599ecfbf8SJan Medala 	}
245699ecfbf8SJan Medala 
245799ecfbf8SJan Medala 	aenq->head += processed;
245899ecfbf8SJan Medala 	aenq->phase = phase;
245999ecfbf8SJan Medala 
246099ecfbf8SJan Medala 	/* Don't update aenq doorbell if there weren't any processed events */
246199ecfbf8SJan Medala 	if (!processed)
246299ecfbf8SJan Medala 		return;
246399ecfbf8SJan Medala 
246499ecfbf8SJan Medala 	/* write the aenq doorbell after all AENQ descriptors were read */
246599ecfbf8SJan Medala 	mb();
2466b4f8decdSMichal Krawczyk 	ENA_REG_WRITE32_RELAXED(ena_dev->bus, (u32)aenq->head,
2467b4f8decdSMichal Krawczyk 				ena_dev->reg_bar + ENA_REGS_AENQ_HEAD_DB_OFF);
2468b68309beSRafal Kozik 	mmiowb();
246999ecfbf8SJan Medala }
247099ecfbf8SJan Medala 
ena_com_aenq_has_keep_alive(struct ena_com_dev * ena_dev)2471de922665SShai Brandes bool ena_com_aenq_has_keep_alive(struct ena_com_dev *ena_dev)
2472de922665SShai Brandes {
2473de922665SShai Brandes 	struct ena_admin_aenq_common_desc *aenq_common;
2474de922665SShai Brandes 	struct ena_com_aenq *aenq = &ena_dev->aenq;
2475de922665SShai Brandes 	struct ena_admin_aenq_entry *aenq_e;
2476de922665SShai Brandes 	u8 phase = aenq->phase;
2477de922665SShai Brandes 	u16 masked_head;
2478de922665SShai Brandes 
2479de922665SShai Brandes 	masked_head = aenq->head & (aenq->q_depth - 1);
2480de922665SShai Brandes 	aenq_e = &aenq->entries[masked_head]; /* Get first entry */
2481de922665SShai Brandes 	aenq_common = &aenq_e->aenq_common_desc;
2482de922665SShai Brandes 
2483de922665SShai Brandes 	/* Go over all the events */
2484de922665SShai Brandes 	while ((READ_ONCE8(aenq_common->flags) &
2485de922665SShai Brandes 		ENA_ADMIN_AENQ_COMMON_DESC_PHASE_MASK) == phase) {
2486285e285aSShai Brandes 		/* When the phase bit of the AENQ descriptor aligns with the driver's phase bit,
2487285e285aSShai Brandes 		 * it signifies the readiness of the entire AENQ descriptor.
2488285e285aSShai Brandes 		 * The driver should proceed to read the descriptor's data only after confirming
2489285e285aSShai Brandes 		 * and synchronizing the phase bit.
2490285e285aSShai Brandes 		 * This memory fence guarantees the correct sequence of accesses to the
2491285e285aSShai Brandes 		 * descriptor's memory.
2492de922665SShai Brandes 		 */
2493de922665SShai Brandes 		dma_rmb();
2494de922665SShai Brandes 
2495de922665SShai Brandes 		if (aenq_common->group == ENA_ADMIN_KEEP_ALIVE)
2496de922665SShai Brandes 			return true;
2497de922665SShai Brandes 
2498de922665SShai Brandes 		/* Get next event entry */
2499de922665SShai Brandes 		masked_head++;
2500de922665SShai Brandes 
2501de922665SShai Brandes 		if (unlikely(masked_head == aenq->q_depth)) {
2502de922665SShai Brandes 			masked_head = 0;
2503de922665SShai Brandes 			phase = !phase;
2504de922665SShai Brandes 		}
2505de922665SShai Brandes 
2506de922665SShai Brandes 		aenq_e = &aenq->entries[masked_head];
2507de922665SShai Brandes 		aenq_common = &aenq_e->aenq_common_desc;
2508de922665SShai Brandes 	}
2509de922665SShai Brandes 
2510de922665SShai Brandes 	return false;
2511de922665SShai Brandes }
2512de922665SShai Brandes 
2513de922665SShai Brandes 
ena_com_dev_reset(struct ena_com_dev * ena_dev,enum ena_regs_reset_reason_types reset_reason)25143adcba9aSMichal Krawczyk int ena_com_dev_reset(struct ena_com_dev *ena_dev,
25153adcba9aSMichal Krawczyk 		      enum ena_regs_reset_reason_types reset_reason)
251699ecfbf8SJan Medala {
2517f73f53f7SShai Brandes 	u32 reset_reason_msb, reset_reason_lsb;
251899ecfbf8SJan Medala 	u32 stat, timeout, cap, reset_val;
251999ecfbf8SJan Medala 	int rc;
252099ecfbf8SJan Medala 
252199ecfbf8SJan Medala 	stat = ena_com_reg_bar_read32(ena_dev, ENA_REGS_DEV_STS_OFF);
252299ecfbf8SJan Medala 	cap = ena_com_reg_bar_read32(ena_dev, ENA_REGS_CAPS_OFF);
252399ecfbf8SJan Medala 
252499ecfbf8SJan Medala 	if (unlikely((stat == ENA_MMIO_READ_TIMEOUT) ||
252599ecfbf8SJan Medala 		     (cap == ENA_MMIO_READ_TIMEOUT))) {
2526ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Reg read32 timeout occurred\n");
252799ecfbf8SJan Medala 		return ENA_COM_TIMER_EXPIRED;
252899ecfbf8SJan Medala 	}
252999ecfbf8SJan Medala 
253099ecfbf8SJan Medala 	if ((stat & ENA_REGS_DEV_STS_READY_MASK) == 0) {
2531ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Device isn't ready, can't reset device\n");
253299ecfbf8SJan Medala 		return ENA_COM_INVAL;
253399ecfbf8SJan Medala 	}
253499ecfbf8SJan Medala 
2535368cbe96SShai Brandes 	timeout = ENA_FIELD_GET(cap,
2536368cbe96SShai Brandes 				ENA_REGS_CAPS_RESET_TIMEOUT_MASK,
2537368cbe96SShai Brandes 				ENA_REGS_CAPS_RESET_TIMEOUT_SHIFT);
253899ecfbf8SJan Medala 	if (timeout == 0) {
2539ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Invalid timeout value\n");
254099ecfbf8SJan Medala 		return ENA_COM_INVAL;
254199ecfbf8SJan Medala 	}
254299ecfbf8SJan Medala 
254399ecfbf8SJan Medala 	/* start reset */
254499ecfbf8SJan Medala 	reset_val = ENA_REGS_DEV_CTL_DEV_RESET_MASK;
2545f73f53f7SShai Brandes 
2546f73f53f7SShai Brandes 	/* For backward compatibility, device will interpret
2547f73f53f7SShai Brandes 	 * bits 24-27 as MSB, bits 28-31 as LSB
2548f73f53f7SShai Brandes 	 */
2549368cbe96SShai Brandes 	reset_reason_lsb = ENA_FIELD_GET(reset_reason,
2550368cbe96SShai Brandes 					 ENA_RESET_REASON_LSB_MASK,
2551f73f53f7SShai Brandes 					 ENA_RESET_REASON_LSB_OFFSET);
2552f73f53f7SShai Brandes 
2553368cbe96SShai Brandes 	reset_reason_msb = ENA_FIELD_GET(reset_reason,
2554368cbe96SShai Brandes 					 ENA_RESET_REASON_MSB_MASK,
2555f73f53f7SShai Brandes 					 ENA_RESET_REASON_MSB_OFFSET);
2556f73f53f7SShai Brandes 
2557f73f53f7SShai Brandes 	reset_val |= reset_reason_lsb << ENA_REGS_DEV_CTL_RESET_REASON_SHIFT;
2558f73f53f7SShai Brandes 
2559319b51fdSShai Brandes 	if (ena_com_get_cap(ena_dev, ENA_ADMIN_EXTENDED_RESET_REASONS))
2560f73f53f7SShai Brandes 		reset_val |= reset_reason_msb << ENA_REGS_DEV_CTL_RESET_REASON_EXT_SHIFT;
2561319b51fdSShai Brandes 	else if (reset_reason_msb) {
2562f73f53f7SShai Brandes 		/* In case the device does not support intended
2563f73f53f7SShai Brandes 		 * extended reset reason fallback to generic
2564f73f53f7SShai Brandes 		 */
2565f73f53f7SShai Brandes 		reset_val = ENA_REGS_DEV_CTL_DEV_RESET_MASK;
2566368cbe96SShai Brandes 		reset_val |= ENA_FIELD_PREP(ENA_REGS_RESET_GENERIC,
2567368cbe96SShai Brandes 					    ENA_REGS_DEV_CTL_RESET_REASON_MASK,
2568368cbe96SShai Brandes 					    ENA_REGS_DEV_CTL_RESET_REASON_SHIFT);
2569f73f53f7SShai Brandes 	}
25703adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, reset_val, ena_dev->reg_bar + ENA_REGS_DEV_CTL_OFF);
257199ecfbf8SJan Medala 
257299ecfbf8SJan Medala 	/* Write again the MMIO read request address */
257399ecfbf8SJan Medala 	ena_com_mmio_reg_read_request_write_dev_addr(ena_dev);
257499ecfbf8SJan Medala 
257599ecfbf8SJan Medala 	rc = wait_for_reset_state(ena_dev, timeout,
257699ecfbf8SJan Medala 				  ENA_REGS_DEV_STS_RESET_IN_PROGRESS_MASK);
25778bf4b06fSShai Brandes 	if (unlikely(rc)) {
2578ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Reset indication didn't turn on\n");
257999ecfbf8SJan Medala 		return rc;
258099ecfbf8SJan Medala 	}
258199ecfbf8SJan Medala 
258299ecfbf8SJan Medala 	/* reset done */
25833adcba9aSMichal Krawczyk 	ENA_REG_WRITE32(ena_dev->bus, 0, ena_dev->reg_bar + ENA_REGS_DEV_CTL_OFF);
258499ecfbf8SJan Medala 	rc = wait_for_reset_state(ena_dev, timeout, 0);
25858bf4b06fSShai Brandes 	if (unlikely(rc)) {
2586ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Reset indication didn't turn off\n");
258799ecfbf8SJan Medala 		return rc;
258899ecfbf8SJan Medala 	}
258999ecfbf8SJan Medala 
2590368cbe96SShai Brandes 	timeout = ENA_FIELD_GET(cap,
2591368cbe96SShai Brandes 				ENA_REGS_CAPS_ADMIN_CMD_TO_MASK,
2592368cbe96SShai Brandes 				ENA_REGS_CAPS_ADMIN_CMD_TO_SHIFT);
25933adcba9aSMichal Krawczyk 	if (timeout)
25943adcba9aSMichal Krawczyk 		/* the resolution of timeout reg is 100ms */
25953adcba9aSMichal Krawczyk 		ena_dev->admin_queue.completion_timeout = timeout * 100000;
25963adcba9aSMichal Krawczyk 	else
25973adcba9aSMichal Krawczyk 		ena_dev->admin_queue.completion_timeout = ADMIN_CMD_TIMEOUT_US;
25983adcba9aSMichal Krawczyk 
259999ecfbf8SJan Medala 	return 0;
260099ecfbf8SJan Medala }
260199ecfbf8SJan Medala 
ena_com_get_eni_stats(struct ena_com_dev * ena_dev,struct ena_admin_eni_stats * stats)26020d09cbc7SMichal Krawczyk int ena_com_get_eni_stats(struct ena_com_dev *ena_dev,
26030d09cbc7SMichal Krawczyk 			  struct ena_admin_eni_stats *stats)
26040d09cbc7SMichal Krawczyk {
26050d09cbc7SMichal Krawczyk 	struct ena_com_stats_ctx ctx;
26060d09cbc7SMichal Krawczyk 	int ret;
26070d09cbc7SMichal Krawczyk 
2608f73f53f7SShai Brandes 	if (!ena_com_get_cap(ena_dev, ENA_ADMIN_ENI_STATS)) {
2609f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Capability %d isn't supported\n", ENA_ADMIN_ENI_STATS);
2610f73f53f7SShai Brandes 		return ENA_COM_UNSUPPORTED;
2611f73f53f7SShai Brandes 	}
2612f73f53f7SShai Brandes 
26130d09cbc7SMichal Krawczyk 	memset(&ctx, 0x0, sizeof(ctx));
26140d09cbc7SMichal Krawczyk 	ret = ena_get_dev_stats(ena_dev, &ctx, ENA_ADMIN_GET_STATS_TYPE_ENI);
26150d09cbc7SMichal Krawczyk 	if (likely(ret == 0))
26160d09cbc7SMichal Krawczyk 		memcpy(stats, &ctx.get_resp.u.eni_stats,
26170d09cbc7SMichal Krawczyk 		       sizeof(ctx.get_resp.u.eni_stats));
26180d09cbc7SMichal Krawczyk 
26190d09cbc7SMichal Krawczyk 	return ret;
26200d09cbc7SMichal Krawczyk }
26210d09cbc7SMichal Krawczyk 
ena_com_get_ena_srd_info(struct ena_com_dev * ena_dev,struct ena_admin_ena_srd_info * info)2622f73f53f7SShai Brandes int ena_com_get_ena_srd_info(struct ena_com_dev *ena_dev,
2623f73f53f7SShai Brandes 			      struct ena_admin_ena_srd_info *info)
2624f73f53f7SShai Brandes {
2625f73f53f7SShai Brandes 	struct ena_com_stats_ctx ctx;
2626f73f53f7SShai Brandes 	int ret;
2627f73f53f7SShai Brandes 
2628f73f53f7SShai Brandes 	if (!ena_com_get_cap(ena_dev, ENA_ADMIN_ENA_SRD_INFO)) {
2629f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Capability %d isn't supported\n", ENA_ADMIN_ENA_SRD_INFO);
2630f73f53f7SShai Brandes 		return ENA_COM_UNSUPPORTED;
2631f73f53f7SShai Brandes 	}
2632f73f53f7SShai Brandes 
2633f73f53f7SShai Brandes 	memset(&ctx, 0x0, sizeof(ctx));
2634f73f53f7SShai Brandes 	ret = ena_get_dev_stats(ena_dev, &ctx, ENA_ADMIN_GET_STATS_TYPE_ENA_SRD);
2635f73f53f7SShai Brandes 	if (likely(ret == 0))
2636f73f53f7SShai Brandes 		memcpy(info, &ctx.get_resp.u.ena_srd_info,
2637f73f53f7SShai Brandes 		       sizeof(ctx.get_resp.u.ena_srd_info));
2638f73f53f7SShai Brandes 
2639f73f53f7SShai Brandes 	return ret;
2640f73f53f7SShai Brandes }
2641f73f53f7SShai Brandes 
ena_com_get_dev_basic_stats(struct ena_com_dev * ena_dev,struct ena_admin_basic_stats * stats)264299ecfbf8SJan Medala int ena_com_get_dev_basic_stats(struct ena_com_dev *ena_dev,
264399ecfbf8SJan Medala 				struct ena_admin_basic_stats *stats)
264499ecfbf8SJan Medala {
26453adcba9aSMichal Krawczyk 	struct ena_com_stats_ctx ctx;
26463adcba9aSMichal Krawczyk 	int ret;
264799ecfbf8SJan Medala 
26483adcba9aSMichal Krawczyk 	memset(&ctx, 0x0, sizeof(ctx));
26493adcba9aSMichal Krawczyk 	ret = ena_get_dev_stats(ena_dev, &ctx, ENA_ADMIN_GET_STATS_TYPE_BASIC);
265099ecfbf8SJan Medala 	if (likely(ret == 0))
26510d09cbc7SMichal Krawczyk 		memcpy(stats, &ctx.get_resp.u.basic_stats,
26520d09cbc7SMichal Krawczyk 		       sizeof(ctx.get_resp.u.basic_stats));
265399ecfbf8SJan Medala 
265499ecfbf8SJan Medala 	return ret;
265599ecfbf8SJan Medala }
265699ecfbf8SJan Medala 
ena_com_get_customer_metrics(struct ena_com_dev * ena_dev,char * buffer,u32 len)2657f73f53f7SShai Brandes int ena_com_get_customer_metrics(struct ena_com_dev *ena_dev, char *buffer, u32 len)
2658f73f53f7SShai Brandes {
2659f73f53f7SShai Brandes 	struct ena_admin_aq_get_stats_cmd *get_cmd;
2660f73f53f7SShai Brandes 	struct ena_com_stats_ctx ctx;
2661f73f53f7SShai Brandes 	int ret;
2662f73f53f7SShai Brandes 
2663f73f53f7SShai Brandes 	if (unlikely(len > ena_dev->customer_metrics.buffer_len)) {
2664f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Invalid buffer size %u. The given buffer is too big.\n", len);
2665f73f53f7SShai Brandes 		return ENA_COM_INVAL;
2666f73f53f7SShai Brandes 	}
2667f73f53f7SShai Brandes 
2668f73f53f7SShai Brandes 	if (!ena_com_get_cap(ena_dev, ENA_ADMIN_CUSTOMER_METRICS)) {
2669f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Capability %d not supported.\n", ENA_ADMIN_CUSTOMER_METRICS);
2670f73f53f7SShai Brandes 		return ENA_COM_UNSUPPORTED;
2671f73f53f7SShai Brandes 	}
2672f73f53f7SShai Brandes 
2673f73f53f7SShai Brandes 	if (!ena_dev->customer_metrics.supported_metrics) {
2674f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "No supported customer metrics.\n");
2675f73f53f7SShai Brandes 		return ENA_COM_UNSUPPORTED;
2676f73f53f7SShai Brandes 	}
2677f73f53f7SShai Brandes 
2678f73f53f7SShai Brandes 	get_cmd = &ctx.get_cmd;
2679f73f53f7SShai Brandes 	memset(&ctx, 0x0, sizeof(ctx));
2680f73f53f7SShai Brandes 	ret = ena_com_mem_addr_set(ena_dev,
2681f73f53f7SShai Brandes 		&get_cmd->u.control_buffer.address,
2682f73f53f7SShai Brandes 		ena_dev->customer_metrics.buffer_dma_addr);
2683f73f53f7SShai Brandes 	if (unlikely(ret)) {
2684f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Memory address set failed.\n");
2685f73f53f7SShai Brandes 		return ret;
2686f73f53f7SShai Brandes 	}
2687f73f53f7SShai Brandes 
2688f73f53f7SShai Brandes 	get_cmd->u.control_buffer.length = ena_dev->customer_metrics.buffer_len;
2689f73f53f7SShai Brandes 	get_cmd->requested_metrics = ena_dev->customer_metrics.supported_metrics;
2690f73f53f7SShai Brandes 	ret = ena_get_dev_stats(ena_dev, &ctx, ENA_ADMIN_GET_STATS_TYPE_CUSTOMER_METRICS);
2691f73f53f7SShai Brandes 	if (likely(ret == 0))
2692f73f53f7SShai Brandes 		memcpy(buffer, ena_dev->customer_metrics.buffer_virt_addr, len);
2693f73f53f7SShai Brandes 	else
2694f73f53f7SShai Brandes 		ena_trc_err(ena_dev, "Failed to get customer metrics. error: %d\n", ret);
2695f73f53f7SShai Brandes 
2696f73f53f7SShai Brandes 	return ret;
2697f73f53f7SShai Brandes }
2698f73f53f7SShai Brandes 
ena_com_set_dev_mtu(struct ena_com_dev * ena_dev,u32 mtu)2699f73f53f7SShai Brandes int ena_com_set_dev_mtu(struct ena_com_dev *ena_dev, u32 mtu)
270099ecfbf8SJan Medala {
270199ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue;
270299ecfbf8SJan Medala 	struct ena_admin_set_feat_cmd cmd;
270399ecfbf8SJan Medala 	struct ena_admin_set_feat_resp resp;
27043adcba9aSMichal Krawczyk 	int ret;
270599ecfbf8SJan Medala 
270699ecfbf8SJan Medala 	if (!ena_com_check_supported_feature_id(ena_dev, ENA_ADMIN_MTU)) {
2707ac2fd8a5SMichal Krawczyk 		ena_trc_dbg(ena_dev, "Feature %d isn't supported\n", ENA_ADMIN_MTU);
27083adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
270999ecfbf8SJan Medala 	}
271099ecfbf8SJan Medala 
271199ecfbf8SJan Medala 	memset(&cmd, 0x0, sizeof(cmd));
271299ecfbf8SJan Medala 	admin_queue = &ena_dev->admin_queue;
271399ecfbf8SJan Medala 
271499ecfbf8SJan Medala 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
271599ecfbf8SJan Medala 	cmd.aq_common_descriptor.flags = 0;
271699ecfbf8SJan Medala 	cmd.feat_common.feature_id = ENA_ADMIN_MTU;
2717f73f53f7SShai Brandes 	cmd.u.mtu.mtu = mtu;
271899ecfbf8SJan Medala 
271999ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
272099ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&cmd,
272199ecfbf8SJan Medala 					    sizeof(cmd),
272299ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&resp,
272399ecfbf8SJan Medala 					    sizeof(resp));
272499ecfbf8SJan Medala 
27253adcba9aSMichal Krawczyk 	if (unlikely(ret))
2726ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to set mtu %d. error: %d\n", mtu, ret);
27273adcba9aSMichal Krawczyk 
27283adcba9aSMichal Krawczyk 	return ret;
272999ecfbf8SJan Medala }
273099ecfbf8SJan Medala 
ena_com_get_offload_settings(struct ena_com_dev * ena_dev,struct ena_admin_feature_offload_desc * offload)273199ecfbf8SJan Medala int ena_com_get_offload_settings(struct ena_com_dev *ena_dev,
273299ecfbf8SJan Medala 				 struct ena_admin_feature_offload_desc *offload)
273399ecfbf8SJan Medala {
273499ecfbf8SJan Medala 	int ret;
273599ecfbf8SJan Medala 	struct ena_admin_get_feat_resp resp;
273699ecfbf8SJan Medala 
273799ecfbf8SJan Medala 	ret = ena_com_get_feature(ena_dev, &resp,
2738b68309beSRafal Kozik 				  ENA_ADMIN_STATELESS_OFFLOAD_CONFIG, 0);
273999ecfbf8SJan Medala 	if (unlikely(ret)) {
2740ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to get offload capabilities %d\n", ret);
27413adcba9aSMichal Krawczyk 		return ret;
274299ecfbf8SJan Medala 	}
274399ecfbf8SJan Medala 
274499ecfbf8SJan Medala 	memcpy(offload, &resp.u.offload, sizeof(resp.u.offload));
274599ecfbf8SJan Medala 
274699ecfbf8SJan Medala 	return 0;
274799ecfbf8SJan Medala }
274899ecfbf8SJan Medala 
ena_com_set_hash_function(struct ena_com_dev * ena_dev)274999ecfbf8SJan Medala int ena_com_set_hash_function(struct ena_com_dev *ena_dev)
275099ecfbf8SJan Medala {
275199ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
275299ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
275399ecfbf8SJan Medala 	struct ena_admin_set_feat_cmd cmd;
275499ecfbf8SJan Medala 	struct ena_admin_set_feat_resp resp;
275599ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
275699ecfbf8SJan Medala 	int ret;
275799ecfbf8SJan Medala 
275899ecfbf8SJan Medala 	if (!ena_com_check_supported_feature_id(ena_dev,
275999ecfbf8SJan Medala 						ENA_ADMIN_RSS_HASH_FUNCTION)) {
2760ac2fd8a5SMichal Krawczyk 		ena_trc_dbg(ena_dev, "Feature %d isn't supported\n",
276199ecfbf8SJan Medala 			    ENA_ADMIN_RSS_HASH_FUNCTION);
27623adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
276399ecfbf8SJan Medala 	}
276499ecfbf8SJan Medala 
276599ecfbf8SJan Medala 	/* Validate hash function is supported */
276699ecfbf8SJan Medala 	ret = ena_com_get_feature(ena_dev, &get_resp,
2767b68309beSRafal Kozik 				  ENA_ADMIN_RSS_HASH_FUNCTION, 0);
276899ecfbf8SJan Medala 	if (unlikely(ret))
276999ecfbf8SJan Medala 		return ret;
277099ecfbf8SJan Medala 
2771b2b02edeSMichal Krawczyk 	if (!(get_resp.u.flow_hash_func.supported_func & BIT(rss->hash_func))) {
2772ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Func hash %d isn't supported by device, abort\n",
277399ecfbf8SJan Medala 			    rss->hash_func);
27743adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
277599ecfbf8SJan Medala 	}
277699ecfbf8SJan Medala 
277799ecfbf8SJan Medala 	memset(&cmd, 0x0, sizeof(cmd));
277899ecfbf8SJan Medala 
277999ecfbf8SJan Medala 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
278099ecfbf8SJan Medala 	cmd.aq_common_descriptor.flags =
278199ecfbf8SJan Medala 		ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK;
278299ecfbf8SJan Medala 	cmd.feat_common.feature_id = ENA_ADMIN_RSS_HASH_FUNCTION;
278399ecfbf8SJan Medala 	cmd.u.flow_hash_func.init_val = rss->hash_init_val;
278499ecfbf8SJan Medala 	cmd.u.flow_hash_func.selected_func = 1 << rss->hash_func;
278599ecfbf8SJan Medala 
278699ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
278799ecfbf8SJan Medala 				   &cmd.control_buffer.address,
278899ecfbf8SJan Medala 				   rss->hash_key_dma_addr);
278999ecfbf8SJan Medala 	if (unlikely(ret)) {
2790ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
279199ecfbf8SJan Medala 		return ret;
279299ecfbf8SJan Medala 	}
279399ecfbf8SJan Medala 
279499ecfbf8SJan Medala 	cmd.control_buffer.length = sizeof(*rss->hash_key);
279599ecfbf8SJan Medala 
279699ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
279799ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&cmd,
279899ecfbf8SJan Medala 					    sizeof(cmd),
279999ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&resp,
280099ecfbf8SJan Medala 					    sizeof(resp));
280199ecfbf8SJan Medala 	if (unlikely(ret)) {
2802ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to set hash function %d. error: %d\n",
280399ecfbf8SJan Medala 			    rss->hash_func, ret);
280499ecfbf8SJan Medala 		return ENA_COM_INVAL;
280599ecfbf8SJan Medala 	}
280699ecfbf8SJan Medala 
280799ecfbf8SJan Medala 	return 0;
280899ecfbf8SJan Medala }
280999ecfbf8SJan Medala 
ena_com_fill_hash_function(struct ena_com_dev * ena_dev,enum ena_admin_hash_functions func,const u8 * key,u16 key_len,u32 init_val)281099ecfbf8SJan Medala int ena_com_fill_hash_function(struct ena_com_dev *ena_dev,
281199ecfbf8SJan Medala 			       enum ena_admin_hash_functions func,
281299ecfbf8SJan Medala 			       const u8 *key, u16 key_len, u32 init_val)
281399ecfbf8SJan Medala {
28146e585db6SMichal Krawczyk 	struct ena_admin_feature_rss_flow_hash_control *hash_key;
281599ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
28166e585db6SMichal Krawczyk 	enum ena_admin_hash_functions old_func;
28176e585db6SMichal Krawczyk 	struct ena_rss *rss = &ena_dev->rss;
281899ecfbf8SJan Medala 	int rc;
281999ecfbf8SJan Medala 
28206e585db6SMichal Krawczyk 	hash_key = rss->hash_key;
28216e585db6SMichal Krawczyk 
282299ecfbf8SJan Medala 	/* Make sure size is a mult of DWs */
282399ecfbf8SJan Medala 	if (unlikely(key_len & 0x3))
282499ecfbf8SJan Medala 		return ENA_COM_INVAL;
282599ecfbf8SJan Medala 
282699ecfbf8SJan Medala 	rc = ena_com_get_feature_ex(ena_dev, &get_resp,
282799ecfbf8SJan Medala 				    ENA_ADMIN_RSS_HASH_FUNCTION,
282899ecfbf8SJan Medala 				    rss->hash_key_dma_addr,
2829b68309beSRafal Kozik 				    sizeof(*rss->hash_key), 0);
283099ecfbf8SJan Medala 	if (unlikely(rc))
283199ecfbf8SJan Medala 		return rc;
283299ecfbf8SJan Medala 
28336e585db6SMichal Krawczyk 	if (!(BIT(func) & get_resp.u.flow_hash_func.supported_func)) {
2834ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Flow hash function %d isn't supported\n", func);
28353adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
283699ecfbf8SJan Medala 	}
283799ecfbf8SJan Medala 
2838f73f53f7SShai Brandes 	if (func == ENA_ADMIN_TOEPLITZ && key) {
2839086c6b66SMichal Krawczyk 		if (key_len != sizeof(hash_key->key)) {
2840f73f53f7SShai Brandes 			ena_trc_err(ena_dev, "key len (%u) doesn't equal the supported size (%zu)\n",
284199ecfbf8SJan Medala 				    key_len, sizeof(hash_key->key));
284299ecfbf8SJan Medala 			return ENA_COM_INVAL;
284399ecfbf8SJan Medala 		}
284499ecfbf8SJan Medala 		memcpy(hash_key->key, key, key_len);
2845b19f366cSMichal Krawczyk 		hash_key->key_parts = key_len / sizeof(hash_key->key[0]);
2846086c6b66SMichal Krawczyk 	}
284799ecfbf8SJan Medala 
2848f73f53f7SShai Brandes 	rss->hash_init_val = init_val;
28496e585db6SMichal Krawczyk 	old_func = rss->hash_func;
2850b2b02edeSMichal Krawczyk 	rss->hash_func = func;
285199ecfbf8SJan Medala 	rc = ena_com_set_hash_function(ena_dev);
285299ecfbf8SJan Medala 
285399ecfbf8SJan Medala 	/* Restore the old function */
285499ecfbf8SJan Medala 	if (unlikely(rc))
28556e585db6SMichal Krawczyk 		rss->hash_func = old_func;
285699ecfbf8SJan Medala 
285799ecfbf8SJan Medala 	return rc;
285899ecfbf8SJan Medala }
285999ecfbf8SJan Medala 
ena_com_get_hash_function(struct ena_com_dev * ena_dev,enum ena_admin_hash_functions * func)286099ecfbf8SJan Medala int ena_com_get_hash_function(struct ena_com_dev *ena_dev,
28613e55684eSMichal Krawczyk 			      enum ena_admin_hash_functions *func)
286299ecfbf8SJan Medala {
286399ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
286499ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
286599ecfbf8SJan Medala 	int rc;
286699ecfbf8SJan Medala 
28673e55684eSMichal Krawczyk 	if (unlikely(!func))
28683e55684eSMichal Krawczyk 		return ENA_COM_INVAL;
28693e55684eSMichal Krawczyk 
287099ecfbf8SJan Medala 	rc = ena_com_get_feature_ex(ena_dev, &get_resp,
287199ecfbf8SJan Medala 				    ENA_ADMIN_RSS_HASH_FUNCTION,
287299ecfbf8SJan Medala 				    rss->hash_key_dma_addr,
2873b68309beSRafal Kozik 				    sizeof(*rss->hash_key), 0);
287499ecfbf8SJan Medala 	if (unlikely(rc))
287599ecfbf8SJan Medala 		return rc;
287699ecfbf8SJan Medala 
28773e55684eSMichal Krawczyk 	/* ENA_FFS() returns 1 in case the lsb is set */
28786e585db6SMichal Krawczyk 	rss->hash_func = ENA_FFS(get_resp.u.flow_hash_func.selected_func);
28796e585db6SMichal Krawczyk 	if (rss->hash_func)
28806e585db6SMichal Krawczyk 		rss->hash_func--;
28816e585db6SMichal Krawczyk 
288299ecfbf8SJan Medala 	*func = rss->hash_func;
288399ecfbf8SJan Medala 
28843e55684eSMichal Krawczyk 	return 0;
28853e55684eSMichal Krawczyk }
28863e55684eSMichal Krawczyk 
ena_com_get_hash_key(struct ena_com_dev * ena_dev,u8 * key)28873e55684eSMichal Krawczyk int ena_com_get_hash_key(struct ena_com_dev *ena_dev, u8 *key)
28883e55684eSMichal Krawczyk {
28893e55684eSMichal Krawczyk 	struct ena_admin_feature_rss_flow_hash_control *hash_key =
28903e55684eSMichal Krawczyk 		ena_dev->rss.hash_key;
28913e55684eSMichal Krawczyk 
289299ecfbf8SJan Medala 	if (key)
2893b19f366cSMichal Krawczyk 		memcpy(key, hash_key->key,
2894b19f366cSMichal Krawczyk 		       (size_t)(hash_key->key_parts) * sizeof(hash_key->key[0]));
289599ecfbf8SJan Medala 
289699ecfbf8SJan Medala 	return 0;
289799ecfbf8SJan Medala }
289899ecfbf8SJan Medala 
ena_com_get_hash_ctrl(struct ena_com_dev * ena_dev,enum ena_admin_flow_hash_proto proto,u16 * fields)289999ecfbf8SJan Medala int ena_com_get_hash_ctrl(struct ena_com_dev *ena_dev,
290099ecfbf8SJan Medala 			  enum ena_admin_flow_hash_proto proto,
290199ecfbf8SJan Medala 			  u16 *fields)
290299ecfbf8SJan Medala {
290399ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
290499ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
290599ecfbf8SJan Medala 	int rc;
290699ecfbf8SJan Medala 
290799ecfbf8SJan Medala 	rc = ena_com_get_feature_ex(ena_dev, &get_resp,
290899ecfbf8SJan Medala 				    ENA_ADMIN_RSS_HASH_INPUT,
290999ecfbf8SJan Medala 				    rss->hash_ctrl_dma_addr,
2910b68309beSRafal Kozik 				    sizeof(*rss->hash_ctrl), 0);
291199ecfbf8SJan Medala 	if (unlikely(rc))
291299ecfbf8SJan Medala 		return rc;
291399ecfbf8SJan Medala 
291499ecfbf8SJan Medala 	if (fields)
291599ecfbf8SJan Medala 		*fields = rss->hash_ctrl->selected_fields[proto].fields;
291699ecfbf8SJan Medala 
291799ecfbf8SJan Medala 	return 0;
291899ecfbf8SJan Medala }
291999ecfbf8SJan Medala 
ena_com_set_hash_ctrl(struct ena_com_dev * ena_dev)292099ecfbf8SJan Medala int ena_com_set_hash_ctrl(struct ena_com_dev *ena_dev)
292199ecfbf8SJan Medala {
292299ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
292399ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
29243adcba9aSMichal Krawczyk 	struct ena_admin_feature_rss_hash_control *hash_ctrl = rss->hash_ctrl;
292599ecfbf8SJan Medala 	struct ena_admin_set_feat_cmd cmd;
292699ecfbf8SJan Medala 	struct ena_admin_set_feat_resp resp;
292799ecfbf8SJan Medala 	int ret;
292899ecfbf8SJan Medala 
292999ecfbf8SJan Medala 	if (!ena_com_check_supported_feature_id(ena_dev,
293099ecfbf8SJan Medala 						ENA_ADMIN_RSS_HASH_INPUT)) {
2931ac2fd8a5SMichal Krawczyk 		ena_trc_dbg(ena_dev, "Feature %d isn't supported\n",
293299ecfbf8SJan Medala 			    ENA_ADMIN_RSS_HASH_INPUT);
29333adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
293499ecfbf8SJan Medala 	}
293599ecfbf8SJan Medala 
29363adcba9aSMichal Krawczyk 	memset(&cmd, 0x0, sizeof(cmd));
29373adcba9aSMichal Krawczyk 
293899ecfbf8SJan Medala 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
293999ecfbf8SJan Medala 	cmd.aq_common_descriptor.flags =
294099ecfbf8SJan Medala 		ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK;
294199ecfbf8SJan Medala 	cmd.feat_common.feature_id = ENA_ADMIN_RSS_HASH_INPUT;
294299ecfbf8SJan Medala 	cmd.u.flow_hash_input.enabled_input_sort =
294399ecfbf8SJan Medala 		ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L3_SORT_MASK |
294499ecfbf8SJan Medala 		ENA_ADMIN_FEATURE_RSS_FLOW_HASH_INPUT_L4_SORT_MASK;
294599ecfbf8SJan Medala 
294699ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
294799ecfbf8SJan Medala 				   &cmd.control_buffer.address,
294899ecfbf8SJan Medala 				   rss->hash_ctrl_dma_addr);
294999ecfbf8SJan Medala 	if (unlikely(ret)) {
2950ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
295199ecfbf8SJan Medala 		return ret;
295299ecfbf8SJan Medala 	}
29533adcba9aSMichal Krawczyk 	cmd.control_buffer.length = sizeof(*hash_ctrl);
295499ecfbf8SJan Medala 
295599ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
295699ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&cmd,
295799ecfbf8SJan Medala 					    sizeof(cmd),
295899ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&resp,
295999ecfbf8SJan Medala 					    sizeof(resp));
29603adcba9aSMichal Krawczyk 	if (unlikely(ret))
2961ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to set hash input. error: %d\n", ret);
296299ecfbf8SJan Medala 
29633adcba9aSMichal Krawczyk 	return ret;
296499ecfbf8SJan Medala }
296599ecfbf8SJan Medala 
ena_com_set_default_hash_ctrl(struct ena_com_dev * ena_dev)296699ecfbf8SJan Medala int ena_com_set_default_hash_ctrl(struct ena_com_dev *ena_dev)
296799ecfbf8SJan Medala {
296899ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
296999ecfbf8SJan Medala 	struct ena_admin_feature_rss_hash_control *hash_ctrl =
297099ecfbf8SJan Medala 		rss->hash_ctrl;
297199ecfbf8SJan Medala 	u16 available_fields = 0;
297299ecfbf8SJan Medala 	int rc, i;
297399ecfbf8SJan Medala 
297499ecfbf8SJan Medala 	/* Get the supported hash input */
29753adcba9aSMichal Krawczyk 	rc = ena_com_get_hash_ctrl(ena_dev, 0, NULL);
297699ecfbf8SJan Medala 	if (unlikely(rc))
297799ecfbf8SJan Medala 		return rc;
297899ecfbf8SJan Medala 
297999ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_TCP4].fields =
298099ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA |
298199ecfbf8SJan Medala 		ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP;
298299ecfbf8SJan Medala 
298399ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_UDP4].fields =
298499ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA |
298599ecfbf8SJan Medala 		ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP;
298699ecfbf8SJan Medala 
298799ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_TCP6].fields =
298899ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA |
298999ecfbf8SJan Medala 		ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP;
299099ecfbf8SJan Medala 
299199ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_UDP6].fields =
299299ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA |
299399ecfbf8SJan Medala 		ENA_ADMIN_RSS_L4_DP | ENA_ADMIN_RSS_L4_SP;
299499ecfbf8SJan Medala 
299599ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_IP4].fields =
299699ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA;
299799ecfbf8SJan Medala 
299899ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_IP6].fields =
299999ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA;
300099ecfbf8SJan Medala 
300199ecfbf8SJan Medala 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_IP4_FRAG].fields =
300299ecfbf8SJan Medala 		ENA_ADMIN_RSS_L3_SA | ENA_ADMIN_RSS_L3_DA;
300399ecfbf8SJan Medala 
30043adcba9aSMichal Krawczyk 	hash_ctrl->selected_fields[ENA_ADMIN_RSS_NOT_IP].fields =
300599ecfbf8SJan Medala 		ENA_ADMIN_RSS_L2_DA | ENA_ADMIN_RSS_L2_SA;
300699ecfbf8SJan Medala 
300799ecfbf8SJan Medala 	for (i = 0; i < ENA_ADMIN_RSS_PROTO_NUM; i++) {
300899ecfbf8SJan Medala 		available_fields = hash_ctrl->selected_fields[i].fields &
300999ecfbf8SJan Medala 				hash_ctrl->supported_fields[i].fields;
301099ecfbf8SJan Medala 		if (available_fields != hash_ctrl->selected_fields[i].fields) {
3011ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev, "Hash control doesn't support all the desire configuration. proto %x supported %x selected %x\n",
301299ecfbf8SJan Medala 				    i, hash_ctrl->supported_fields[i].fields,
301399ecfbf8SJan Medala 				    hash_ctrl->selected_fields[i].fields);
30143adcba9aSMichal Krawczyk 			return ENA_COM_UNSUPPORTED;
301599ecfbf8SJan Medala 		}
301699ecfbf8SJan Medala 	}
301799ecfbf8SJan Medala 
301899ecfbf8SJan Medala 	rc = ena_com_set_hash_ctrl(ena_dev);
301999ecfbf8SJan Medala 
302099ecfbf8SJan Medala 	/* In case of failure, restore the old hash ctrl */
302199ecfbf8SJan Medala 	if (unlikely(rc))
30223adcba9aSMichal Krawczyk 		ena_com_get_hash_ctrl(ena_dev, 0, NULL);
302399ecfbf8SJan Medala 
302499ecfbf8SJan Medala 	return rc;
302599ecfbf8SJan Medala }
302699ecfbf8SJan Medala 
ena_com_fill_hash_ctrl(struct ena_com_dev * ena_dev,enum ena_admin_flow_hash_proto proto,u16 hash_fields)302799ecfbf8SJan Medala int ena_com_fill_hash_ctrl(struct ena_com_dev *ena_dev,
302899ecfbf8SJan Medala 			   enum ena_admin_flow_hash_proto proto,
302999ecfbf8SJan Medala 			   u16 hash_fields)
303099ecfbf8SJan Medala {
303199ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
303299ecfbf8SJan Medala 	struct ena_admin_feature_rss_hash_control *hash_ctrl = rss->hash_ctrl;
303399ecfbf8SJan Medala 	u16 supported_fields;
303499ecfbf8SJan Medala 	int rc;
303599ecfbf8SJan Medala 
30366dcee7cdSJan Medala 	if (proto >= ENA_ADMIN_RSS_PROTO_NUM) {
3037ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Invalid proto num (%u)\n", proto);
303899ecfbf8SJan Medala 		return ENA_COM_INVAL;
303999ecfbf8SJan Medala 	}
304099ecfbf8SJan Medala 
304199ecfbf8SJan Medala 	/* Get the ctrl table */
304299ecfbf8SJan Medala 	rc = ena_com_get_hash_ctrl(ena_dev, proto, NULL);
304399ecfbf8SJan Medala 	if (unlikely(rc))
304499ecfbf8SJan Medala 		return rc;
304599ecfbf8SJan Medala 
304699ecfbf8SJan Medala 	/* Make sure all the fields are supported */
304799ecfbf8SJan Medala 	supported_fields = hash_ctrl->supported_fields[proto].fields;
304899ecfbf8SJan Medala 	if ((hash_fields & supported_fields) != hash_fields) {
3049ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Proto %d doesn't support the required fields %x. supports only: %x\n",
305099ecfbf8SJan Medala 			    proto, hash_fields, supported_fields);
305199ecfbf8SJan Medala 	}
305299ecfbf8SJan Medala 
305399ecfbf8SJan Medala 	hash_ctrl->selected_fields[proto].fields = hash_fields;
305499ecfbf8SJan Medala 
305599ecfbf8SJan Medala 	rc = ena_com_set_hash_ctrl(ena_dev);
305699ecfbf8SJan Medala 
305799ecfbf8SJan Medala 	/* In case of failure, restore the old hash ctrl */
305899ecfbf8SJan Medala 	if (unlikely(rc))
30593adcba9aSMichal Krawczyk 		ena_com_get_hash_ctrl(ena_dev, 0, NULL);
306099ecfbf8SJan Medala 
306199ecfbf8SJan Medala 	return 0;
306299ecfbf8SJan Medala }
306399ecfbf8SJan Medala 
ena_com_indirect_table_fill_entry(struct ena_com_dev * ena_dev,u16 entry_idx,u16 entry_value)306499ecfbf8SJan Medala int ena_com_indirect_table_fill_entry(struct ena_com_dev *ena_dev,
306599ecfbf8SJan Medala 				      u16 entry_idx, u16 entry_value)
306699ecfbf8SJan Medala {
306799ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
306899ecfbf8SJan Medala 
306999ecfbf8SJan Medala 	if (unlikely(entry_idx >= (1 << rss->tbl_log_size)))
307099ecfbf8SJan Medala 		return ENA_COM_INVAL;
307199ecfbf8SJan Medala 
307299ecfbf8SJan Medala 	if (unlikely((entry_value > ENA_TOTAL_NUM_QUEUES)))
307399ecfbf8SJan Medala 		return ENA_COM_INVAL;
307499ecfbf8SJan Medala 
307599ecfbf8SJan Medala 	rss->host_rss_ind_tbl[entry_idx] = entry_value;
307699ecfbf8SJan Medala 
307799ecfbf8SJan Medala 	return 0;
307899ecfbf8SJan Medala }
307999ecfbf8SJan Medala 
ena_com_indirect_table_set(struct ena_com_dev * ena_dev)308099ecfbf8SJan Medala int ena_com_indirect_table_set(struct ena_com_dev *ena_dev)
308199ecfbf8SJan Medala {
308299ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue = &ena_dev->admin_queue;
308399ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
308499ecfbf8SJan Medala 	struct ena_admin_set_feat_cmd cmd;
308599ecfbf8SJan Medala 	struct ena_admin_set_feat_resp resp;
30863adcba9aSMichal Krawczyk 	int ret;
308799ecfbf8SJan Medala 
30883adcba9aSMichal Krawczyk 	if (!ena_com_check_supported_feature_id(ena_dev,
3089b19f366cSMichal Krawczyk 						ENA_ADMIN_RSS_INDIRECTION_TABLE_CONFIG)) {
3090ac2fd8a5SMichal Krawczyk 		ena_trc_dbg(ena_dev, "Feature %d isn't supported\n",
3091b19f366cSMichal Krawczyk 			    ENA_ADMIN_RSS_INDIRECTION_TABLE_CONFIG);
30923adcba9aSMichal Krawczyk 		return ENA_COM_UNSUPPORTED;
309399ecfbf8SJan Medala 	}
309499ecfbf8SJan Medala 
309599ecfbf8SJan Medala 	ret = ena_com_ind_tbl_convert_to_device(ena_dev);
309699ecfbf8SJan Medala 	if (ret) {
3097ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to convert host indirection table to device table\n");
309899ecfbf8SJan Medala 		return ret;
309999ecfbf8SJan Medala 	}
310099ecfbf8SJan Medala 
310199ecfbf8SJan Medala 	memset(&cmd, 0x0, sizeof(cmd));
310299ecfbf8SJan Medala 
310399ecfbf8SJan Medala 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
310499ecfbf8SJan Medala 	cmd.aq_common_descriptor.flags =
310599ecfbf8SJan Medala 		ENA_ADMIN_AQ_COMMON_DESC_CTRL_DATA_INDIRECT_MASK;
3106b19f366cSMichal Krawczyk 	cmd.feat_common.feature_id = ENA_ADMIN_RSS_INDIRECTION_TABLE_CONFIG;
310799ecfbf8SJan Medala 	cmd.u.ind_table.size = rss->tbl_log_size;
310899ecfbf8SJan Medala 	cmd.u.ind_table.inline_index = 0xFFFFFFFF;
310999ecfbf8SJan Medala 
311099ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
311199ecfbf8SJan Medala 				   &cmd.control_buffer.address,
311299ecfbf8SJan Medala 				   rss->rss_ind_tbl_dma_addr);
311399ecfbf8SJan Medala 	if (unlikely(ret)) {
3114ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
311599ecfbf8SJan Medala 		return ret;
311699ecfbf8SJan Medala 	}
311799ecfbf8SJan Medala 
3118f73f53f7SShai Brandes 	cmd.control_buffer.length = (1ULL << rss->tbl_log_size) *
311999ecfbf8SJan Medala 		sizeof(struct ena_admin_rss_ind_table_entry);
312099ecfbf8SJan Medala 
312199ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
312299ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&cmd,
312399ecfbf8SJan Medala 					    sizeof(cmd),
312499ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&resp,
312599ecfbf8SJan Medala 					    sizeof(resp));
312699ecfbf8SJan Medala 
31273adcba9aSMichal Krawczyk 	if (unlikely(ret))
3128ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to set indirect table. error: %d\n", ret);
312999ecfbf8SJan Medala 
31303adcba9aSMichal Krawczyk 	return ret;
313199ecfbf8SJan Medala }
313299ecfbf8SJan Medala 
ena_com_indirect_table_get(struct ena_com_dev * ena_dev,u32 * ind_tbl)313399ecfbf8SJan Medala int ena_com_indirect_table_get(struct ena_com_dev *ena_dev, u32 *ind_tbl)
313499ecfbf8SJan Medala {
313599ecfbf8SJan Medala 	struct ena_rss *rss = &ena_dev->rss;
313699ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
313799ecfbf8SJan Medala 	u32 tbl_size;
313899ecfbf8SJan Medala 	int i, rc;
313999ecfbf8SJan Medala 
3140f73f53f7SShai Brandes 	tbl_size = (1ULL << rss->tbl_log_size) *
314199ecfbf8SJan Medala 		sizeof(struct ena_admin_rss_ind_table_entry);
314299ecfbf8SJan Medala 
314399ecfbf8SJan Medala 	rc = ena_com_get_feature_ex(ena_dev, &get_resp,
3144b19f366cSMichal Krawczyk 				    ENA_ADMIN_RSS_INDIRECTION_TABLE_CONFIG,
314599ecfbf8SJan Medala 				    rss->rss_ind_tbl_dma_addr,
3146b68309beSRafal Kozik 				    tbl_size, 0);
314799ecfbf8SJan Medala 	if (unlikely(rc))
314899ecfbf8SJan Medala 		return rc;
314999ecfbf8SJan Medala 
315099ecfbf8SJan Medala 	if (!ind_tbl)
315199ecfbf8SJan Medala 		return 0;
315299ecfbf8SJan Medala 
315399ecfbf8SJan Medala 	for (i = 0; i < (1 << rss->tbl_log_size); i++)
315499ecfbf8SJan Medala 		ind_tbl[i] = rss->host_rss_ind_tbl[i];
315599ecfbf8SJan Medala 
315699ecfbf8SJan Medala 	return 0;
315799ecfbf8SJan Medala }
315899ecfbf8SJan Medala 
ena_com_rss_init(struct ena_com_dev * ena_dev,u16 indr_tbl_log_size)315999ecfbf8SJan Medala int ena_com_rss_init(struct ena_com_dev *ena_dev, u16 indr_tbl_log_size)
316099ecfbf8SJan Medala {
316199ecfbf8SJan Medala 	int rc;
316299ecfbf8SJan Medala 
316399ecfbf8SJan Medala 	memset(&ena_dev->rss, 0x0, sizeof(ena_dev->rss));
316499ecfbf8SJan Medala 
316599ecfbf8SJan Medala 	rc = ena_com_indirect_table_allocate(ena_dev, indr_tbl_log_size);
316699ecfbf8SJan Medala 	if (unlikely(rc))
316799ecfbf8SJan Medala 		goto err_indr_tbl;
316899ecfbf8SJan Medala 
3169ff40db8dSMichal Krawczyk 	/* The following function might return unsupported in case the
3170ff40db8dSMichal Krawczyk 	 * device doesn't support setting the key / hash function. We can safely
3171ff40db8dSMichal Krawczyk 	 * ignore this error and have indirection table support only.
3172ff40db8dSMichal Krawczyk 	 */
317399ecfbf8SJan Medala 	rc = ena_com_hash_key_allocate(ena_dev);
3174ff40db8dSMichal Krawczyk 	if (likely(!rc))
3175086c6b66SMichal Krawczyk 		ena_com_hash_key_fill_default_key(ena_dev);
3176ff40db8dSMichal Krawczyk 	else if (rc != ENA_COM_UNSUPPORTED)
3177ff40db8dSMichal Krawczyk 		goto err_hash_key;
3178086c6b66SMichal Krawczyk 
317999ecfbf8SJan Medala 	rc = ena_com_hash_ctrl_init(ena_dev);
318099ecfbf8SJan Medala 	if (unlikely(rc))
318199ecfbf8SJan Medala 		goto err_hash_ctrl;
318299ecfbf8SJan Medala 
318399ecfbf8SJan Medala 	return 0;
318499ecfbf8SJan Medala 
318599ecfbf8SJan Medala err_hash_ctrl:
318699ecfbf8SJan Medala 	ena_com_hash_key_destroy(ena_dev);
318799ecfbf8SJan Medala err_hash_key:
318899ecfbf8SJan Medala 	ena_com_indirect_table_destroy(ena_dev);
318999ecfbf8SJan Medala err_indr_tbl:
319099ecfbf8SJan Medala 
319199ecfbf8SJan Medala 	return rc;
319299ecfbf8SJan Medala }
319399ecfbf8SJan Medala 
ena_com_rss_destroy(struct ena_com_dev * ena_dev)31946dcee7cdSJan Medala void ena_com_rss_destroy(struct ena_com_dev *ena_dev)
319599ecfbf8SJan Medala {
319699ecfbf8SJan Medala 	ena_com_indirect_table_destroy(ena_dev);
319799ecfbf8SJan Medala 	ena_com_hash_key_destroy(ena_dev);
319899ecfbf8SJan Medala 	ena_com_hash_ctrl_destroy(ena_dev);
319999ecfbf8SJan Medala 
320099ecfbf8SJan Medala 	memset(&ena_dev->rss, 0x0, sizeof(ena_dev->rss));
320199ecfbf8SJan Medala }
320299ecfbf8SJan Medala 
ena_com_allocate_host_info(struct ena_com_dev * ena_dev)32036dcee7cdSJan Medala int ena_com_allocate_host_info(struct ena_com_dev *ena_dev)
320499ecfbf8SJan Medala {
320599ecfbf8SJan Medala 	struct ena_host_attribute *host_attr = &ena_dev->host_attr;
320699ecfbf8SJan Medala 
320799ecfbf8SJan Medala 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
320899ecfbf8SJan Medala 			       SZ_4K,
320999ecfbf8SJan Medala 			       host_attr->host_info,
321099ecfbf8SJan Medala 			       host_attr->host_info_dma_addr,
321199ecfbf8SJan Medala 			       host_attr->host_info_dma_handle);
321299ecfbf8SJan Medala 	if (unlikely(!host_attr->host_info))
321399ecfbf8SJan Medala 		return ENA_COM_NO_MEM;
321499ecfbf8SJan Medala 
3215b68309beSRafal Kozik 	host_attr->host_info->ena_spec_version = ((ENA_COMMON_SPEC_VERSION_MAJOR <<
3216b68309beSRafal Kozik 		ENA_REGS_VERSION_MAJOR_VERSION_SHIFT) |
3217b68309beSRafal Kozik 		(ENA_COMMON_SPEC_VERSION_MINOR));
3218b68309beSRafal Kozik 
32196dcee7cdSJan Medala 	return 0;
32206dcee7cdSJan Medala }
32216dcee7cdSJan Medala 
ena_com_allocate_debug_area(struct ena_com_dev * ena_dev,u32 debug_area_size)32226dcee7cdSJan Medala int ena_com_allocate_debug_area(struct ena_com_dev *ena_dev,
32233adcba9aSMichal Krawczyk 				u32 debug_area_size)
32243adcba9aSMichal Krawczyk {
32256dcee7cdSJan Medala 	struct ena_host_attribute *host_attr = &ena_dev->host_attr;
32266dcee7cdSJan Medala 
322799ecfbf8SJan Medala 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
322899ecfbf8SJan Medala 			       debug_area_size,
322999ecfbf8SJan Medala 			       host_attr->debug_area_virt_addr,
323099ecfbf8SJan Medala 			       host_attr->debug_area_dma_addr,
323199ecfbf8SJan Medala 			       host_attr->debug_area_dma_handle);
323299ecfbf8SJan Medala 	if (unlikely(!host_attr->debug_area_virt_addr)) {
32336dcee7cdSJan Medala 		host_attr->debug_area_size = 0;
32346dcee7cdSJan Medala 		return ENA_COM_NO_MEM;
323599ecfbf8SJan Medala 	}
323699ecfbf8SJan Medala 
323799ecfbf8SJan Medala 	host_attr->debug_area_size = debug_area_size;
323899ecfbf8SJan Medala 
323999ecfbf8SJan Medala 	return 0;
324099ecfbf8SJan Medala }
324199ecfbf8SJan Medala 
ena_com_allocate_customer_metrics_buffer(struct ena_com_dev * ena_dev)3242f73f53f7SShai Brandes int ena_com_allocate_customer_metrics_buffer(struct ena_com_dev *ena_dev)
3243f73f53f7SShai Brandes {
3244f73f53f7SShai Brandes 	struct ena_customer_metrics *customer_metrics = &ena_dev->customer_metrics;
3245f73f53f7SShai Brandes 
3246c8a1898fSShai Brandes 	customer_metrics->buffer_len = ENA_CUSTOMER_METRICS_BUFFER_SIZE;
3247bcb17531SShai Brandes 	customer_metrics->buffer_virt_addr = NULL;
3248bcb17531SShai Brandes 
3249f73f53f7SShai Brandes 	ENA_MEM_ALLOC_COHERENT(ena_dev->dmadev,
3250f73f53f7SShai Brandes 			       customer_metrics->buffer_len,
3251f73f53f7SShai Brandes 			       customer_metrics->buffer_virt_addr,
3252f73f53f7SShai Brandes 			       customer_metrics->buffer_dma_addr,
3253f73f53f7SShai Brandes 			       customer_metrics->buffer_dma_handle);
3254bcb17531SShai Brandes 	if (unlikely(!customer_metrics->buffer_virt_addr)) {
3255bcb17531SShai Brandes 		customer_metrics->buffer_len = 0;
3256f73f53f7SShai Brandes 		return ENA_COM_NO_MEM;
3257bcb17531SShai Brandes 	}
3258f73f53f7SShai Brandes 
3259f73f53f7SShai Brandes 	return 0;
3260f73f53f7SShai Brandes }
3261f73f53f7SShai Brandes 
ena_com_delete_host_info(struct ena_com_dev * ena_dev)32626dcee7cdSJan Medala void ena_com_delete_host_info(struct ena_com_dev *ena_dev)
326399ecfbf8SJan Medala {
326499ecfbf8SJan Medala 	struct ena_host_attribute *host_attr = &ena_dev->host_attr;
326599ecfbf8SJan Medala 
326699ecfbf8SJan Medala 	if (host_attr->host_info) {
326799ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
326899ecfbf8SJan Medala 				      SZ_4K,
326999ecfbf8SJan Medala 				      host_attr->host_info,
327099ecfbf8SJan Medala 				      host_attr->host_info_dma_addr,
327199ecfbf8SJan Medala 				      host_attr->host_info_dma_handle);
327299ecfbf8SJan Medala 		host_attr->host_info = NULL;
327399ecfbf8SJan Medala 	}
32746dcee7cdSJan Medala }
32756dcee7cdSJan Medala 
ena_com_delete_debug_area(struct ena_com_dev * ena_dev)32766dcee7cdSJan Medala void ena_com_delete_debug_area(struct ena_com_dev *ena_dev)
32776dcee7cdSJan Medala {
32786dcee7cdSJan Medala 	struct ena_host_attribute *host_attr = &ena_dev->host_attr;
327999ecfbf8SJan Medala 
328099ecfbf8SJan Medala 	if (host_attr->debug_area_virt_addr) {
328199ecfbf8SJan Medala 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
328299ecfbf8SJan Medala 				      host_attr->debug_area_size,
328399ecfbf8SJan Medala 				      host_attr->debug_area_virt_addr,
328499ecfbf8SJan Medala 				      host_attr->debug_area_dma_addr,
328599ecfbf8SJan Medala 				      host_attr->debug_area_dma_handle);
328699ecfbf8SJan Medala 		host_attr->debug_area_virt_addr = NULL;
328799ecfbf8SJan Medala 	}
328899ecfbf8SJan Medala }
328999ecfbf8SJan Medala 
ena_com_delete_customer_metrics_buffer(struct ena_com_dev * ena_dev)3290f73f53f7SShai Brandes void ena_com_delete_customer_metrics_buffer(struct ena_com_dev *ena_dev)
3291f73f53f7SShai Brandes {
3292f73f53f7SShai Brandes 	struct ena_customer_metrics *customer_metrics = &ena_dev->customer_metrics;
3293f73f53f7SShai Brandes 
3294f73f53f7SShai Brandes 	if (customer_metrics->buffer_virt_addr) {
3295f73f53f7SShai Brandes 		ENA_MEM_FREE_COHERENT(ena_dev->dmadev,
3296f73f53f7SShai Brandes 				      customer_metrics->buffer_len,
3297f73f53f7SShai Brandes 				      customer_metrics->buffer_virt_addr,
3298f73f53f7SShai Brandes 				      customer_metrics->buffer_dma_addr,
3299f73f53f7SShai Brandes 				      customer_metrics->buffer_dma_handle);
3300f73f53f7SShai Brandes 		customer_metrics->buffer_virt_addr = NULL;
3301bcb17531SShai Brandes 		customer_metrics->buffer_len = 0;
3302f73f53f7SShai Brandes 	}
3303f73f53f7SShai Brandes }
3304f73f53f7SShai Brandes 
ena_com_set_host_attributes(struct ena_com_dev * ena_dev)330599ecfbf8SJan Medala int ena_com_set_host_attributes(struct ena_com_dev *ena_dev)
330699ecfbf8SJan Medala {
330799ecfbf8SJan Medala 	struct ena_host_attribute *host_attr = &ena_dev->host_attr;
330899ecfbf8SJan Medala 	struct ena_com_admin_queue *admin_queue;
330999ecfbf8SJan Medala 	struct ena_admin_set_feat_cmd cmd;
331099ecfbf8SJan Medala 	struct ena_admin_set_feat_resp resp;
33113adcba9aSMichal Krawczyk 
3312201ff2e5SJakub Palider 	int ret;
331399ecfbf8SJan Medala 
3314201ff2e5SJakub Palider 	/* Host attribute config is called before ena_com_get_dev_attr_feat
3315201ff2e5SJakub Palider 	 * so ena_com can't check if the feature is supported.
3316201ff2e5SJakub Palider 	 */
331799ecfbf8SJan Medala 
331899ecfbf8SJan Medala 	memset(&cmd, 0x0, sizeof(cmd));
331999ecfbf8SJan Medala 	admin_queue = &ena_dev->admin_queue;
332099ecfbf8SJan Medala 
332199ecfbf8SJan Medala 	cmd.aq_common_descriptor.opcode = ENA_ADMIN_SET_FEATURE;
332299ecfbf8SJan Medala 	cmd.feat_common.feature_id = ENA_ADMIN_HOST_ATTR_CONFIG;
332399ecfbf8SJan Medala 
332499ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
332599ecfbf8SJan Medala 				   &cmd.u.host_attr.debug_ba,
332699ecfbf8SJan Medala 				   host_attr->debug_area_dma_addr);
332799ecfbf8SJan Medala 	if (unlikely(ret)) {
3328ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
332999ecfbf8SJan Medala 		return ret;
333099ecfbf8SJan Medala 	}
333199ecfbf8SJan Medala 
333299ecfbf8SJan Medala 	ret = ena_com_mem_addr_set(ena_dev,
333399ecfbf8SJan Medala 				   &cmd.u.host_attr.os_info_ba,
333499ecfbf8SJan Medala 				   host_attr->host_info_dma_addr);
333599ecfbf8SJan Medala 	if (unlikely(ret)) {
3336ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Memory address set failed\n");
333799ecfbf8SJan Medala 		return ret;
333899ecfbf8SJan Medala 	}
333999ecfbf8SJan Medala 
334099ecfbf8SJan Medala 	cmd.u.host_attr.debug_area_size = host_attr->debug_area_size;
334199ecfbf8SJan Medala 
334299ecfbf8SJan Medala 	ret = ena_com_execute_admin_command(admin_queue,
334399ecfbf8SJan Medala 					    (struct ena_admin_aq_entry *)&cmd,
334499ecfbf8SJan Medala 					    sizeof(cmd),
334599ecfbf8SJan Medala 					    (struct ena_admin_acq_entry *)&resp,
334699ecfbf8SJan Medala 					    sizeof(resp));
334799ecfbf8SJan Medala 
334899ecfbf8SJan Medala 	if (unlikely(ret))
3349ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Failed to set host attributes: %d\n", ret);
335099ecfbf8SJan Medala 
335199ecfbf8SJan Medala 	return ret;
335299ecfbf8SJan Medala }
335399ecfbf8SJan Medala 
335499ecfbf8SJan Medala /* Interrupt moderation */
ena_com_interrupt_moderation_supported(struct ena_com_dev * ena_dev)335599ecfbf8SJan Medala bool ena_com_interrupt_moderation_supported(struct ena_com_dev *ena_dev)
335699ecfbf8SJan Medala {
33573adcba9aSMichal Krawczyk 	return ena_com_check_supported_feature_id(ena_dev,
335899ecfbf8SJan Medala 						  ENA_ADMIN_INTERRUPT_MODERATION);
335999ecfbf8SJan Medala }
336099ecfbf8SJan Medala 
ena_com_update_nonadaptive_moderation_interval(struct ena_com_dev * ena_dev,u32 coalesce_usecs,u32 intr_delay_resolution,u32 * intr_moder_interval)3361ac2fd8a5SMichal Krawczyk static int ena_com_update_nonadaptive_moderation_interval(struct ena_com_dev *ena_dev,
3362ac2fd8a5SMichal Krawczyk 							  u32 coalesce_usecs,
3363d2138b23SMichal Krawczyk 							  u32 intr_delay_resolution,
3364d2138b23SMichal Krawczyk 							  u32 *intr_moder_interval)
336599ecfbf8SJan Medala {
3366d2138b23SMichal Krawczyk 	if (!intr_delay_resolution) {
3367ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "Illegal interrupt delay granularity value\n");
336899ecfbf8SJan Medala 		return ENA_COM_FAULT;
336999ecfbf8SJan Medala 	}
337099ecfbf8SJan Medala 
3371d2138b23SMichal Krawczyk 	*intr_moder_interval = coalesce_usecs / intr_delay_resolution;
337299ecfbf8SJan Medala 
337399ecfbf8SJan Medala 	return 0;
337499ecfbf8SJan Medala }
337599ecfbf8SJan Medala 
ena_com_update_nonadaptive_moderation_interval_tx(struct ena_com_dev * ena_dev,u32 tx_coalesce_usecs)3376d2138b23SMichal Krawczyk int ena_com_update_nonadaptive_moderation_interval_tx(struct ena_com_dev *ena_dev,
3377d2138b23SMichal Krawczyk 						      u32 tx_coalesce_usecs)
3378d2138b23SMichal Krawczyk {
3379ac2fd8a5SMichal Krawczyk 	return ena_com_update_nonadaptive_moderation_interval(ena_dev,
3380ac2fd8a5SMichal Krawczyk 							      tx_coalesce_usecs,
3381d2138b23SMichal Krawczyk 							      ena_dev->intr_delay_resolution,
3382d2138b23SMichal Krawczyk 							      &ena_dev->intr_moder_tx_interval);
3383d2138b23SMichal Krawczyk }
3384d2138b23SMichal Krawczyk 
ena_com_update_nonadaptive_moderation_interval_rx(struct ena_com_dev * ena_dev,u32 rx_coalesce_usecs)33853adcba9aSMichal Krawczyk int ena_com_update_nonadaptive_moderation_interval_rx(struct ena_com_dev *ena_dev,
338699ecfbf8SJan Medala 						      u32 rx_coalesce_usecs)
338799ecfbf8SJan Medala {
3388ac2fd8a5SMichal Krawczyk 	return ena_com_update_nonadaptive_moderation_interval(ena_dev,
3389ac2fd8a5SMichal Krawczyk 							      rx_coalesce_usecs,
3390d2138b23SMichal Krawczyk 							      ena_dev->intr_delay_resolution,
3391d2138b23SMichal Krawczyk 							      &ena_dev->intr_moder_rx_interval);
339299ecfbf8SJan Medala }
339399ecfbf8SJan Medala 
ena_com_init_interrupt_moderation(struct ena_com_dev * ena_dev)339499ecfbf8SJan Medala int ena_com_init_interrupt_moderation(struct ena_com_dev *ena_dev)
339599ecfbf8SJan Medala {
339699ecfbf8SJan Medala 	struct ena_admin_get_feat_resp get_resp;
33976dcee7cdSJan Medala 	u16 delay_resolution;
339899ecfbf8SJan Medala 	int rc;
339999ecfbf8SJan Medala 
340099ecfbf8SJan Medala 	rc = ena_com_get_feature(ena_dev, &get_resp,
3401b68309beSRafal Kozik 				 ENA_ADMIN_INTERRUPT_MODERATION, 0);
340299ecfbf8SJan Medala 
340399ecfbf8SJan Medala 	if (rc) {
34043adcba9aSMichal Krawczyk 		if (rc == ENA_COM_UNSUPPORTED) {
3405ac2fd8a5SMichal Krawczyk 			ena_trc_dbg(ena_dev, "Feature %d isn't supported\n",
340699ecfbf8SJan Medala 				    ENA_ADMIN_INTERRUPT_MODERATION);
340799ecfbf8SJan Medala 			rc = 0;
340899ecfbf8SJan Medala 		} else {
3409ac2fd8a5SMichal Krawczyk 			ena_trc_err(ena_dev,
3410ac2fd8a5SMichal Krawczyk 				    "Failed to get interrupt moderation admin cmd. rc: %d\n", rc);
341199ecfbf8SJan Medala 		}
341299ecfbf8SJan Medala 
341399ecfbf8SJan Medala 		/* no moderation supported, disable adaptive support */
341499ecfbf8SJan Medala 		ena_com_disable_adaptive_moderation(ena_dev);
341599ecfbf8SJan Medala 		return rc;
341699ecfbf8SJan Medala 	}
341799ecfbf8SJan Medala 
341899ecfbf8SJan Medala 	/* if moderation is supported by device we set adaptive moderation */
341999ecfbf8SJan Medala 	delay_resolution = get_resp.u.intr_moderation.intr_delay_resolution;
342099ecfbf8SJan Medala 	ena_com_update_intr_delay_resolution(ena_dev, delay_resolution);
3421b2b02edeSMichal Krawczyk 
3422b2b02edeSMichal Krawczyk 	/* Disable adaptive moderation by default - can be enabled later */
3423b2b02edeSMichal Krawczyk 	ena_com_disable_adaptive_moderation(ena_dev);
342499ecfbf8SJan Medala 
342599ecfbf8SJan Medala 	return 0;
342699ecfbf8SJan Medala }
342799ecfbf8SJan Medala 
ena_com_get_nonadaptive_moderation_interval_tx(struct ena_com_dev * ena_dev)34283adcba9aSMichal Krawczyk unsigned int ena_com_get_nonadaptive_moderation_interval_tx(struct ena_com_dev *ena_dev)
342999ecfbf8SJan Medala {
343099ecfbf8SJan Medala 	return ena_dev->intr_moder_tx_interval;
343199ecfbf8SJan Medala }
343299ecfbf8SJan Medala 
ena_com_get_nonadaptive_moderation_interval_rx(struct ena_com_dev * ena_dev)34333adcba9aSMichal Krawczyk unsigned int ena_com_get_nonadaptive_moderation_interval_rx(struct ena_com_dev *ena_dev)
343499ecfbf8SJan Medala {
3435d2138b23SMichal Krawczyk 	return ena_dev->intr_moder_rx_interval;
343699ecfbf8SJan Medala }
3437b68309beSRafal Kozik 
ena_com_config_dev_mode(struct ena_com_dev * ena_dev,struct ena_admin_feature_llq_desc * llq_features,struct ena_llq_configurations * llq_default_cfg)3438b68309beSRafal Kozik int ena_com_config_dev_mode(struct ena_com_dev *ena_dev,
3439b68309beSRafal Kozik 			    struct ena_admin_feature_llq_desc *llq_features,
3440b68309beSRafal Kozik 			    struct ena_llq_configurations *llq_default_cfg)
3441b68309beSRafal Kozik {
34421e964c59SMichal Krawczyk 	struct ena_com_llq_info *llq_info = &ena_dev->llq_info;
3443b68309beSRafal Kozik 	int rc;
3444b68309beSRafal Kozik 
3445b68309beSRafal Kozik 	if (!llq_features->max_llq_num) {
3446b68309beSRafal Kozik 		ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_HOST;
3447b68309beSRafal Kozik 		return 0;
3448b68309beSRafal Kozik 	}
3449b68309beSRafal Kozik 
3450b68309beSRafal Kozik 	rc = ena_com_config_llq_info(ena_dev, llq_features, llq_default_cfg);
34518bf4b06fSShai Brandes 	if (unlikely(rc))
3452b68309beSRafal Kozik 		return rc;
3453b68309beSRafal Kozik 
3454b2b02edeSMichal Krawczyk 	ena_dev->tx_max_header_size = llq_info->desc_list_entry_size -
3455b2b02edeSMichal Krawczyk 		(llq_info->descs_num_before_header * sizeof(struct ena_eth_io_tx_desc));
3456b68309beSRafal Kozik 
345741083bd5SMichal Krawczyk 	if (unlikely(ena_dev->tx_max_header_size == 0)) {
3458ac2fd8a5SMichal Krawczyk 		ena_trc_err(ena_dev, "The size of the LLQ entry is smaller than needed\n");
3459f73f53f7SShai Brandes 		return ENA_COM_INVAL;
3460b68309beSRafal Kozik 	}
3461b68309beSRafal Kozik 
3462b68309beSRafal Kozik 	ena_dev->tx_mem_queue_type = ENA_ADMIN_PLACEMENT_POLICY_DEV;
3463b68309beSRafal Kozik 
3464b68309beSRafal Kozik 	return 0;
3465b68309beSRafal Kozik }
3466