1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause 2c147eae0SHemant Agrawal * 3c147eae0SHemant Agrawal * Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved. 4ac624068SGagandeep Singh * Copyright 2016-2021 NXP 5c147eae0SHemant Agrawal * 6c147eae0SHemant Agrawal */ 7c147eae0SHemant Agrawal 8c147eae0SHemant Agrawal #include <time.h> 9c147eae0SHemant Agrawal #include <net/if.h> 10c147eae0SHemant Agrawal 11c147eae0SHemant Agrawal #include <rte_mbuf.h> 12df96fd0dSBruce Richardson #include <ethdev_driver.h> 13c147eae0SHemant Agrawal #include <rte_malloc.h> 14c147eae0SHemant Agrawal #include <rte_memcpy.h> 15c147eae0SHemant Agrawal #include <rte_string_fns.h> 16c147eae0SHemant Agrawal #include <rte_cycles.h> 17c147eae0SHemant Agrawal #include <rte_kvargs.h> 18c147eae0SHemant Agrawal #include <rte_dev.h> 19c147eae0SHemant Agrawal #include <rte_fslmc.h> 20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h> 21c147eae0SHemant Agrawal 22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h" 23c147eae0SHemant Agrawal #include <fslmc_vfio.h> 243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h> 25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h> 263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h> 27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h> 28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h" 2972ec7a67SSunil Kumar Kori #include "dpaa2_sparser.h" 30f40adb40SHemant Agrawal #include <fsl_qbman_debug.h> 31c147eae0SHemant Agrawal 32c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback" 3320191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch" 348d21c563SHemant Agrawal #define DRIVER_TX_CONF "drv_tx_conf" 354690a611SNipun Gupta #define DRIVER_ERROR_QUEUE "drv_err_queue" 36eadcfd95SRohit Raj #define CHECK_INTERVAL 100 /* 100ms */ 37eadcfd95SRohit Raj #define MAX_REPEAT_TIME 90 /* 9s (90 * 100ms) in total */ 38a3a997f0SHemant Agrawal 39175fe7d9SSunil Kumar Kori /* Supported Rx offloads */ 40175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 4126179a66SHemant Agrawal DEV_RX_OFFLOAD_CHECKSUM | 4226179a66SHemant Agrawal DEV_RX_OFFLOAD_SCTP_CKSUM | 43175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 4426179a66SHemant Agrawal DEV_RX_OFFLOAD_OUTER_UDP_CKSUM | 4526179a66SHemant Agrawal DEV_RX_OFFLOAD_VLAN_STRIP | 46175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER | 4720196043SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 4820196043SHemant Agrawal DEV_RX_OFFLOAD_TIMESTAMP; 49175fe7d9SSunil Kumar Kori 50175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 51175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 528b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_RSS_HASH | 53175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 54175fe7d9SSunil Kumar Kori 55175fe7d9SSunil Kumar Kori /* Supported Tx offloads */ 56175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup = 57175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_VLAN_INSERT | 58175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 59175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 60175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 61175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 6226179a66SHemant Agrawal DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 6326179a66SHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 6426179a66SHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 65175fe7d9SSunil Kumar Kori 66175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 67175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 6826179a66SHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 69175fe7d9SSunil Kumar Kori 70c1870f65SAkhil Goyal /* enable timestamp in mbuf */ 71724f79dfSHemant Agrawal bool dpaa2_enable_ts[RTE_MAX_ETHPORTS]; 7261c41e2eSThomas Monjalon uint64_t dpaa2_timestamp_rx_dynflag; 7361c41e2eSThomas Monjalon int dpaa2_timestamp_dynfield_offset = -1; 74c1870f65SAkhil Goyal 754690a611SNipun Gupta /* Enable error queue */ 764690a611SNipun Gupta bool dpaa2_enable_err_queue; 774690a611SNipun Gupta 781d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off { 791d6329b2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 801d6329b2SHemant Agrawal uint8_t page_id; /* dpni statistics page id */ 811d6329b2SHemant Agrawal uint8_t stats_id; /* stats id in the given page */ 821d6329b2SHemant Agrawal }; 831d6329b2SHemant Agrawal 841d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = { 851d6329b2SHemant Agrawal {"ingress_multicast_frames", 0, 2}, 861d6329b2SHemant Agrawal {"ingress_multicast_bytes", 0, 3}, 871d6329b2SHemant Agrawal {"ingress_broadcast_frames", 0, 4}, 881d6329b2SHemant Agrawal {"ingress_broadcast_bytes", 0, 5}, 891d6329b2SHemant Agrawal {"egress_multicast_frames", 1, 2}, 901d6329b2SHemant Agrawal {"egress_multicast_bytes", 1, 3}, 911d6329b2SHemant Agrawal {"egress_broadcast_frames", 1, 4}, 921d6329b2SHemant Agrawal {"egress_broadcast_bytes", 1, 5}, 931d6329b2SHemant Agrawal {"ingress_filtered_frames", 2, 0}, 941d6329b2SHemant Agrawal {"ingress_discarded_frames", 2, 1}, 951d6329b2SHemant Agrawal {"ingress_nobuffer_discards", 2, 2}, 961d6329b2SHemant Agrawal {"egress_discarded_frames", 2, 3}, 971d6329b2SHemant Agrawal {"egress_confirmed_frames", 2, 4}, 98c720c5f6SHemant Agrawal {"cgr_reject_frames", 4, 0}, 99c720c5f6SHemant Agrawal {"cgr_reject_bytes", 4, 1}, 1001d6329b2SHemant Agrawal }; 1011d6329b2SHemant Agrawal 102c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd; 103c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev, 104c5acbb5eSHemant Agrawal int wait_to_complete); 105a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev); 106a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev); 107e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 108c147eae0SHemant Agrawal 1093ce294f2SHemant Agrawal static int 1103ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on) 1113ce294f2SHemant Agrawal { 1123ce294f2SHemant Agrawal int ret; 1133ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 11481c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 1153ce294f2SHemant Agrawal 1163ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1173ce294f2SHemant Agrawal 1183ce294f2SHemant Agrawal if (dpni == NULL) { 119a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1203ce294f2SHemant Agrawal return -1; 1213ce294f2SHemant Agrawal } 1223ce294f2SHemant Agrawal 1233ce294f2SHemant Agrawal if (on) 12496f7bfe8SSachin Saxena ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, priv->token, 12596f7bfe8SSachin Saxena vlan_id, 0, 0, 0); 1263ce294f2SHemant Agrawal else 1273ce294f2SHemant Agrawal ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW, 1283ce294f2SHemant Agrawal priv->token, vlan_id); 1293ce294f2SHemant Agrawal 1303ce294f2SHemant Agrawal if (ret < 0) 131a10a988aSShreyansh Jain DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d", 1323ce294f2SHemant Agrawal ret, vlan_id, priv->hw_id); 1333ce294f2SHemant Agrawal 1343ce294f2SHemant Agrawal return ret; 1353ce294f2SHemant Agrawal } 1363ce294f2SHemant Agrawal 137289ba0c0SDavid Harton static int 1383ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask) 1393ce294f2SHemant Agrawal { 1403ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 14181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 14250ce3e7aSWei Hu (Xavier) int ret = 0; 1433ce294f2SHemant Agrawal 1443ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1453ce294f2SHemant Agrawal 1463ce294f2SHemant Agrawal if (mask & ETH_VLAN_FILTER_MASK) { 147c172f85eSHemant Agrawal /* VLAN Filter not avaialble */ 148c172f85eSHemant Agrawal if (!priv->max_vlan_filters) { 149a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN filter not available"); 15050ce3e7aSWei Hu (Xavier) return -ENOTSUP; 151c172f85eSHemant Agrawal } 152c172f85eSHemant Agrawal 1530ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1540ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER) 1553ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1563ce294f2SHemant Agrawal priv->token, true); 1573ce294f2SHemant Agrawal else 1583ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1593ce294f2SHemant Agrawal priv->token, false); 1603ce294f2SHemant Agrawal if (ret < 0) 161a10a988aSShreyansh Jain DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret); 1623ce294f2SHemant Agrawal } 163289ba0c0SDavid Harton 16450ce3e7aSWei Hu (Xavier) return ret; 1653ce294f2SHemant Agrawal } 1663ce294f2SHemant Agrawal 167748eccb9SHemant Agrawal static int 168e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev, 169e59b75ffSHemant Agrawal enum rte_vlan_type vlan_type __rte_unused, 170e59b75ffSHemant Agrawal uint16_t tpid) 171e59b75ffSHemant Agrawal { 172e59b75ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 17381c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 174e59b75ffSHemant Agrawal int ret = -ENOTSUP; 175e59b75ffSHemant Agrawal 176e59b75ffSHemant Agrawal PMD_INIT_FUNC_TRACE(); 177e59b75ffSHemant Agrawal 178e59b75ffSHemant Agrawal /* nothing to be done for standard vlan tpids */ 179e59b75ffSHemant Agrawal if (tpid == 0x8100 || tpid == 0x88A8) 180e59b75ffSHemant Agrawal return 0; 181e59b75ffSHemant Agrawal 182e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 183e59b75ffSHemant Agrawal priv->token, tpid); 184e59b75ffSHemant Agrawal if (ret < 0) 185e59b75ffSHemant Agrawal DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret); 186e59b75ffSHemant Agrawal /* if already configured tpids, remove them first */ 187e59b75ffSHemant Agrawal if (ret == -EBUSY) { 188e59b75ffSHemant Agrawal struct dpni_custom_tpid_cfg tpid_list = {0}; 189e59b75ffSHemant Agrawal 190e59b75ffSHemant Agrawal ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW, 191e59b75ffSHemant Agrawal priv->token, &tpid_list); 192e59b75ffSHemant Agrawal if (ret < 0) 193e59b75ffSHemant Agrawal goto fail; 194e59b75ffSHemant Agrawal ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW, 195e59b75ffSHemant Agrawal priv->token, tpid_list.tpid1); 196e59b75ffSHemant Agrawal if (ret < 0) 197e59b75ffSHemant Agrawal goto fail; 198e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 199e59b75ffSHemant Agrawal priv->token, tpid); 200e59b75ffSHemant Agrawal } 201e59b75ffSHemant Agrawal fail: 202e59b75ffSHemant Agrawal return ret; 203e59b75ffSHemant Agrawal } 204e59b75ffSHemant Agrawal 205e59b75ffSHemant Agrawal static int 206748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev, 207748eccb9SHemant Agrawal char *fw_version, 208748eccb9SHemant Agrawal size_t fw_size) 209748eccb9SHemant Agrawal { 210748eccb9SHemant Agrawal int ret; 21181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 212748eccb9SHemant Agrawal struct mc_soc_version mc_plat_info = {0}; 213748eccb9SHemant Agrawal struct mc_version mc_ver_info = {0}; 214748eccb9SHemant Agrawal 215748eccb9SHemant Agrawal PMD_INIT_FUNC_TRACE(); 216748eccb9SHemant Agrawal 217748eccb9SHemant Agrawal if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info)) 218a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_soc_version failed"); 219748eccb9SHemant Agrawal 220748eccb9SHemant Agrawal if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info)) 221a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_version failed"); 222748eccb9SHemant Agrawal 223748eccb9SHemant Agrawal ret = snprintf(fw_version, fw_size, 224748eccb9SHemant Agrawal "%x-%d.%d.%d", 225748eccb9SHemant Agrawal mc_plat_info.svr, 226748eccb9SHemant Agrawal mc_ver_info.major, 227748eccb9SHemant Agrawal mc_ver_info.minor, 228748eccb9SHemant Agrawal mc_ver_info.revision); 229748eccb9SHemant Agrawal 230748eccb9SHemant Agrawal ret += 1; /* add the size of '\0' */ 231748eccb9SHemant Agrawal if (fw_size < (uint32_t)ret) 232748eccb9SHemant Agrawal return ret; 233748eccb9SHemant Agrawal else 234748eccb9SHemant Agrawal return 0; 235748eccb9SHemant Agrawal } 236748eccb9SHemant Agrawal 237bdad90d1SIvan Ilchenko static int 2383e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info) 2393e5a335dSHemant Agrawal { 2403e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2413e5a335dSHemant Agrawal 2423e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2433e5a335dSHemant Agrawal 24433fad432SHemant Agrawal dev_info->max_mac_addrs = priv->max_mac_filters; 245bee61d86SHemant Agrawal dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN; 246bee61d86SHemant Agrawal dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE; 2473e5a335dSHemant Agrawal dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues; 2483e5a335dSHemant Agrawal dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues; 249175fe7d9SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 250175fe7d9SSunil Kumar Kori dev_rx_offloads_nodis; 251175fe7d9SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 252175fe7d9SSunil Kumar Kori dev_tx_offloads_nodis; 2533e5a335dSHemant Agrawal dev_info->speed_capa = ETH_LINK_SPEED_1G | 2543e5a335dSHemant Agrawal ETH_LINK_SPEED_2_5G | 2553e5a335dSHemant Agrawal ETH_LINK_SPEED_10G; 256762b275fSHemant Agrawal 257762b275fSHemant Agrawal dev_info->max_hash_mac_addrs = 0; 258762b275fSHemant Agrawal dev_info->max_vfs = 0; 259762b275fSHemant Agrawal dev_info->max_vmdq_pools = ETH_16_POOLS; 260762b275fSHemant Agrawal dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL; 261bdad90d1SIvan Ilchenko 262e35ead33SHemant Agrawal dev_info->default_rxportconf.burst_size = dpaa2_dqrr_size; 263e35ead33SHemant Agrawal /* same is rx size for best perf */ 264e35ead33SHemant Agrawal dev_info->default_txportconf.burst_size = dpaa2_dqrr_size; 265e35ead33SHemant Agrawal 266e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1; 267e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1; 268e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CONG_ENTER_TX_THRESHOLD; 269e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = DPAA2_RX_DEFAULT_NBDESC; 270e35ead33SHemant Agrawal 2717e2c3f14SHemant Agrawal if (dpaa2_svr_family == SVR_LX2160A) { 2727e2c3f14SHemant Agrawal dev_info->speed_capa |= ETH_LINK_SPEED_25G | 2737e2c3f14SHemant Agrawal ETH_LINK_SPEED_40G | 2747e2c3f14SHemant Agrawal ETH_LINK_SPEED_50G | 2757e2c3f14SHemant Agrawal ETH_LINK_SPEED_100G; 2767e2c3f14SHemant Agrawal } 2777e2c3f14SHemant Agrawal 278bdad90d1SIvan Ilchenko return 0; 2793e5a335dSHemant Agrawal } 2803e5a335dSHemant Agrawal 2813e5a335dSHemant Agrawal static int 282ddbc2b66SApeksha Gupta dpaa2_dev_rx_burst_mode_get(struct rte_eth_dev *dev, 283ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 284ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 285ddbc2b66SApeksha Gupta { 286ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 287ddbc2b66SApeksha Gupta int ret = -EINVAL; 288ddbc2b66SApeksha Gupta unsigned int i; 289ddbc2b66SApeksha Gupta const struct burst_info { 290ddbc2b66SApeksha Gupta uint64_t flags; 291ddbc2b66SApeksha Gupta const char *output; 292ddbc2b66SApeksha Gupta } rx_offload_map[] = { 293ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_CHECKSUM, " Checksum,"}, 294ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 295ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 296ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_UDP_CKSUM, " Outer UDP csum,"}, 297ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_VLAN_STRIP, " VLAN strip,"}, 298ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_VLAN_FILTER, " VLAN filter,"}, 299ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"}, 300ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_TIMESTAMP, " Timestamp,"}, 301ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_RSS_HASH, " RSS,"}, 302ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_SCATTER, " Scattered,"} 303ddbc2b66SApeksha Gupta }; 304ddbc2b66SApeksha Gupta 305ddbc2b66SApeksha Gupta /* Update Rx offload info */ 306ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) { 307ddbc2b66SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) { 308ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 309ddbc2b66SApeksha Gupta rx_offload_map[i].output); 310ddbc2b66SApeksha Gupta ret = 0; 311ddbc2b66SApeksha Gupta break; 312ddbc2b66SApeksha Gupta } 313ddbc2b66SApeksha Gupta } 314ddbc2b66SApeksha Gupta return ret; 315ddbc2b66SApeksha Gupta } 316ddbc2b66SApeksha Gupta 317ddbc2b66SApeksha Gupta static int 318ddbc2b66SApeksha Gupta dpaa2_dev_tx_burst_mode_get(struct rte_eth_dev *dev, 319ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 320ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 321ddbc2b66SApeksha Gupta { 322ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 323ddbc2b66SApeksha Gupta int ret = -EINVAL; 324ddbc2b66SApeksha Gupta unsigned int i; 325ddbc2b66SApeksha Gupta const struct burst_info { 326ddbc2b66SApeksha Gupta uint64_t flags; 327ddbc2b66SApeksha Gupta const char *output; 328ddbc2b66SApeksha Gupta } tx_offload_map[] = { 329ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_VLAN_INSERT, " VLAN Insert,"}, 330ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 331ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 332ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 333ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 334ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 335ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"}, 336ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"}, 337ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"} 338ddbc2b66SApeksha Gupta }; 339ddbc2b66SApeksha Gupta 340ddbc2b66SApeksha Gupta /* Update Tx offload info */ 341ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) { 342ddbc2b66SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) { 343ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 344ddbc2b66SApeksha Gupta tx_offload_map[i].output); 345ddbc2b66SApeksha Gupta ret = 0; 346ddbc2b66SApeksha Gupta break; 347ddbc2b66SApeksha Gupta } 348ddbc2b66SApeksha Gupta } 349ddbc2b66SApeksha Gupta return ret; 350ddbc2b66SApeksha Gupta } 351ddbc2b66SApeksha Gupta 352ddbc2b66SApeksha Gupta static int 3533e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev) 3543e5a335dSHemant Agrawal { 3553e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 3563e5a335dSHemant Agrawal uint16_t dist_idx; 3573e5a335dSHemant Agrawal uint32_t vq_id; 3582d5f7f52SAshish Jain uint8_t num_rxqueue_per_tc; 3593e5a335dSHemant Agrawal struct dpaa2_queue *mc_q, *mcq; 3603e5a335dSHemant Agrawal uint32_t tot_queues; 3613e5a335dSHemant Agrawal int i; 3623e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 3633e5a335dSHemant Agrawal 3643e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 3653e5a335dSHemant Agrawal 3662d5f7f52SAshish Jain num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc); 3678d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) 3689ceacab7SPriyanka Jain tot_queues = priv->nb_rx_queues + 2 * priv->nb_tx_queues; 3699ceacab7SPriyanka Jain else 3703e5a335dSHemant Agrawal tot_queues = priv->nb_rx_queues + priv->nb_tx_queues; 3713e5a335dSHemant Agrawal mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues, 3723e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3733e5a335dSHemant Agrawal if (!mc_q) { 374a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues"); 3753e5a335dSHemant Agrawal return -1; 3763e5a335dSHemant Agrawal } 3773e5a335dSHemant Agrawal 3783e5a335dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 37985ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3803e5a335dSHemant Agrawal priv->rx_vq[i] = mc_q++; 3813e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3823e5a335dSHemant Agrawal dpaa2_q->q_storage = rte_malloc("dq_storage", 3833e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t), 3843e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3853e5a335dSHemant Agrawal if (!dpaa2_q->q_storage) 3863e5a335dSHemant Agrawal goto fail; 3873e5a335dSHemant Agrawal 3883e5a335dSHemant Agrawal memset(dpaa2_q->q_storage, 0, 3893e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t)); 3903cf50ff5SHemant Agrawal if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 3913cf50ff5SHemant Agrawal goto fail; 3923e5a335dSHemant Agrawal } 3933e5a335dSHemant Agrawal 3944690a611SNipun Gupta if (dpaa2_enable_err_queue) { 3954690a611SNipun Gupta priv->rx_err_vq = rte_zmalloc("dpni_rx_err", 3964690a611SNipun Gupta sizeof(struct dpaa2_queue), 0); 3974690a611SNipun Gupta 3984690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 3994690a611SNipun Gupta dpaa2_q->q_storage = rte_malloc("err_dq_storage", 4004690a611SNipun Gupta sizeof(struct queue_storage_info_t) * 4014690a611SNipun Gupta RTE_MAX_LCORE, 4024690a611SNipun Gupta RTE_CACHE_LINE_SIZE); 4034690a611SNipun Gupta if (!dpaa2_q->q_storage) 4044690a611SNipun Gupta goto fail; 4054690a611SNipun Gupta 4064690a611SNipun Gupta memset(dpaa2_q->q_storage, 0, 4074690a611SNipun Gupta sizeof(struct queue_storage_info_t)); 4084690a611SNipun Gupta for (i = 0; i < RTE_MAX_LCORE; i++) 4094690a611SNipun Gupta if (dpaa2_alloc_dq_storage(&dpaa2_q->q_storage[i])) 4104690a611SNipun Gupta goto fail; 4114690a611SNipun Gupta } 4124690a611SNipun Gupta 4133e5a335dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 41485ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 4157ae777d0SHemant Agrawal mc_q->flow_id = 0xffff; 4163e5a335dSHemant Agrawal priv->tx_vq[i] = mc_q++; 4177ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4187ae777d0SHemant Agrawal dpaa2_q->cscn = rte_malloc(NULL, 4197ae777d0SHemant Agrawal sizeof(struct qbman_result), 16); 4207ae777d0SHemant Agrawal if (!dpaa2_q->cscn) 4217ae777d0SHemant Agrawal goto fail_tx; 4223e5a335dSHemant Agrawal } 4233e5a335dSHemant Agrawal 4248d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 4259ceacab7SPriyanka Jain /*Setup tx confirmation queues*/ 4269ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 4279ceacab7SPriyanka Jain mc_q->eth_data = dev->data; 4289ceacab7SPriyanka Jain mc_q->tc_index = i; 4299ceacab7SPriyanka Jain mc_q->flow_id = 0; 4309ceacab7SPriyanka Jain priv->tx_conf_vq[i] = mc_q++; 4319ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4329ceacab7SPriyanka Jain dpaa2_q->q_storage = 4339ceacab7SPriyanka Jain rte_malloc("dq_storage", 4349ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t), 4359ceacab7SPriyanka Jain RTE_CACHE_LINE_SIZE); 4369ceacab7SPriyanka Jain if (!dpaa2_q->q_storage) 4379ceacab7SPriyanka Jain goto fail_tx_conf; 4389ceacab7SPriyanka Jain 4399ceacab7SPriyanka Jain memset(dpaa2_q->q_storage, 0, 4409ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t)); 4419ceacab7SPriyanka Jain if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 4429ceacab7SPriyanka Jain goto fail_tx_conf; 4439ceacab7SPriyanka Jain } 4449ceacab7SPriyanka Jain } 4459ceacab7SPriyanka Jain 4463e5a335dSHemant Agrawal vq_id = 0; 447599017a2SHemant Agrawal for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) { 4483e5a335dSHemant Agrawal mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id]; 4492d5f7f52SAshish Jain mcq->tc_index = dist_idx / num_rxqueue_per_tc; 4502d5f7f52SAshish Jain mcq->flow_id = dist_idx % num_rxqueue_per_tc; 4513e5a335dSHemant Agrawal vq_id++; 4523e5a335dSHemant Agrawal } 4533e5a335dSHemant Agrawal 4543e5a335dSHemant Agrawal return 0; 4559ceacab7SPriyanka Jain fail_tx_conf: 4569ceacab7SPriyanka Jain i -= 1; 4579ceacab7SPriyanka Jain while (i >= 0) { 4589ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4599ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 4609ceacab7SPriyanka Jain priv->tx_conf_vq[i--] = NULL; 4619ceacab7SPriyanka Jain } 4629ceacab7SPriyanka Jain i = priv->nb_tx_queues; 4637ae777d0SHemant Agrawal fail_tx: 4647ae777d0SHemant Agrawal i -= 1; 4657ae777d0SHemant Agrawal while (i >= 0) { 4667ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4677ae777d0SHemant Agrawal rte_free(dpaa2_q->cscn); 4687ae777d0SHemant Agrawal priv->tx_vq[i--] = NULL; 4697ae777d0SHemant Agrawal } 4707ae777d0SHemant Agrawal i = priv->nb_rx_queues; 4713e5a335dSHemant Agrawal fail: 4723e5a335dSHemant Agrawal i -= 1; 4733e5a335dSHemant Agrawal mc_q = priv->rx_vq[0]; 4743e5a335dSHemant Agrawal while (i >= 0) { 4753e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 4763cf50ff5SHemant Agrawal dpaa2_free_dq_storage(dpaa2_q->q_storage); 4773e5a335dSHemant Agrawal rte_free(dpaa2_q->q_storage); 4783e5a335dSHemant Agrawal priv->rx_vq[i--] = NULL; 4793e5a335dSHemant Agrawal } 4804690a611SNipun Gupta 4814690a611SNipun Gupta if (dpaa2_enable_err_queue) { 4824690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 4834690a611SNipun Gupta if (dpaa2_q->q_storage) 4844690a611SNipun Gupta dpaa2_free_dq_storage(dpaa2_q->q_storage); 4854690a611SNipun Gupta rte_free(dpaa2_q->q_storage); 4864690a611SNipun Gupta } 4874690a611SNipun Gupta 4883e5a335dSHemant Agrawal rte_free(mc_q); 4893e5a335dSHemant Agrawal return -1; 4903e5a335dSHemant Agrawal } 4913e5a335dSHemant Agrawal 4925d9a1e4dSHemant Agrawal static void 4935d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev) 4945d9a1e4dSHemant Agrawal { 4955d9a1e4dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 4965d9a1e4dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 4975d9a1e4dSHemant Agrawal int i; 4985d9a1e4dSHemant Agrawal 4995d9a1e4dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5005d9a1e4dSHemant Agrawal 5015d9a1e4dSHemant Agrawal /* Queue allocation base */ 5025d9a1e4dSHemant Agrawal if (priv->rx_vq[0]) { 5035d9a1e4dSHemant Agrawal /* cleaning up queue storage */ 5045d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 5055d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 5065d9a1e4dSHemant Agrawal if (dpaa2_q->q_storage) 5075d9a1e4dSHemant Agrawal rte_free(dpaa2_q->q_storage); 5085d9a1e4dSHemant Agrawal } 5095d9a1e4dSHemant Agrawal /* cleanup tx queue cscn */ 5105d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 5115d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 5125d9a1e4dSHemant Agrawal rte_free(dpaa2_q->cscn); 5135d9a1e4dSHemant Agrawal } 5148d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 5159ceacab7SPriyanka Jain /* cleanup tx conf queue storage */ 5169ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 5179ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *) 5189ceacab7SPriyanka Jain priv->tx_conf_vq[i]; 5199ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 5209ceacab7SPriyanka Jain } 5219ceacab7SPriyanka Jain } 5225d9a1e4dSHemant Agrawal /*free memory for all queues (RX+TX) */ 5235d9a1e4dSHemant Agrawal rte_free(priv->rx_vq[0]); 5245d9a1e4dSHemant Agrawal priv->rx_vq[0] = NULL; 5255d9a1e4dSHemant Agrawal } 5265d9a1e4dSHemant Agrawal } 5275d9a1e4dSHemant Agrawal 5283e5a335dSHemant Agrawal static int 5293e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev) 5303e5a335dSHemant Agrawal { 53121ce788cSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 53281c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 53321ce788cSHemant Agrawal struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 5340ebce612SSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 5350ebce612SSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 5360ebce612SSunil Kumar Kori int rx_l3_csum_offload = false; 5370ebce612SSunil Kumar Kori int rx_l4_csum_offload = false; 5380ebce612SSunil Kumar Kori int tx_l3_csum_offload = false; 5390ebce612SSunil Kumar Kori int tx_l4_csum_offload = false; 540271f5aeeSJun Yang int ret, tc_index; 5413e5a335dSHemant Agrawal 5423e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5433e5a335dSHemant Agrawal 5447bdf45f9SHemant Agrawal /* Rx offloads which are enabled by default */ 545175fe7d9SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 5467bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5477bdf45f9SHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 5487bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 549175fe7d9SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 550175fe7d9SSunil Kumar Kori } 5510ebce612SSunil Kumar Kori 5527bdf45f9SHemant Agrawal /* Tx offloads which are enabled by default */ 553175fe7d9SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 5547bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5557bdf45f9SHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 5567bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 557175fe7d9SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 558175fe7d9SSunil Kumar Kori } 5590ebce612SSunil Kumar Kori 5600ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 561e1640849SHemant Agrawal if (eth_conf->rxmode.max_rx_pkt_len <= DPAA2_MAX_RX_PKT_LEN) { 56244ea7355SAshish Jain ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, 5636f8be0fbSHemant Agrawal priv->token, eth_conf->rxmode.max_rx_pkt_len 5646f8be0fbSHemant Agrawal - RTE_ETHER_CRC_LEN); 565e1640849SHemant Agrawal if (ret) { 566a10a988aSShreyansh Jain DPAA2_PMD_ERR( 567a10a988aSShreyansh Jain "Unable to set mtu. check config"); 568e1640849SHemant Agrawal return ret; 569e1640849SHemant Agrawal } 5706f8be0fbSHemant Agrawal dev->data->mtu = 5716f8be0fbSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len - 5726f8be0fbSHemant Agrawal RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - 5736f8be0fbSHemant Agrawal VLAN_TAG_SIZE; 574e1640849SHemant Agrawal } else { 575e1640849SHemant Agrawal return -1; 576e1640849SHemant Agrawal } 577e1640849SHemant Agrawal } 578e1640849SHemant Agrawal 57989c2ea8fSHemant Agrawal if (eth_conf->rxmode.mq_mode == ETH_MQ_RX_RSS) { 580271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 58189c2ea8fSHemant Agrawal ret = dpaa2_setup_flow_dist(dev, 582271f5aeeSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf, 583271f5aeeSJun Yang tc_index); 58489c2ea8fSHemant Agrawal if (ret) { 585271f5aeeSJun Yang DPAA2_PMD_ERR( 586271f5aeeSJun Yang "Unable to set flow distribution on tc%d." 587271f5aeeSJun Yang "Check queue config", tc_index); 58889c2ea8fSHemant Agrawal return ret; 58989c2ea8fSHemant Agrawal } 59089c2ea8fSHemant Agrawal } 591271f5aeeSJun Yang } 592c5acbb5eSHemant Agrawal 5930ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM) 5940ebce612SSunil Kumar Kori rx_l3_csum_offload = true; 5950ebce612SSunil Kumar Kori 5960ebce612SSunil Kumar Kori if ((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) || 59726179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) || 59826179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_SCTP_CKSUM)) 5990ebce612SSunil Kumar Kori rx_l4_csum_offload = true; 60021ce788cSHemant Agrawal 60121ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6020ebce612SSunil Kumar Kori DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload); 60321ce788cSHemant Agrawal if (ret) { 604a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret); 60521ce788cSHemant Agrawal return ret; 60621ce788cSHemant Agrawal } 60721ce788cSHemant Agrawal 60821ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6090ebce612SSunil Kumar Kori DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload); 61021ce788cSHemant Agrawal if (ret) { 611a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret); 61221ce788cSHemant Agrawal return ret; 61321ce788cSHemant Agrawal } 61421ce788cSHemant Agrawal 6157eaf1323SGagandeep Singh #if !defined(RTE_LIBRTE_IEEE1588) 61620196043SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) 6177eaf1323SGagandeep Singh #endif 61861c41e2eSThomas Monjalon { 61961c41e2eSThomas Monjalon ret = rte_mbuf_dyn_rx_timestamp_register( 62061c41e2eSThomas Monjalon &dpaa2_timestamp_dynfield_offset, 62161c41e2eSThomas Monjalon &dpaa2_timestamp_rx_dynflag); 62261c41e2eSThomas Monjalon if (ret != 0) { 62361c41e2eSThomas Monjalon DPAA2_PMD_ERR("Error to register timestamp field/flag"); 62461c41e2eSThomas Monjalon return -rte_errno; 62561c41e2eSThomas Monjalon } 626724f79dfSHemant Agrawal dpaa2_enable_ts[dev->data->port_id] = true; 62761c41e2eSThomas Monjalon } 62820196043SHemant Agrawal 6290ebce612SSunil Kumar Kori if (tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM) 6300ebce612SSunil Kumar Kori tx_l3_csum_offload = true; 6310ebce612SSunil Kumar Kori 6320ebce612SSunil Kumar Kori if ((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) || 6330ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) || 6340ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_SCTP_CKSUM)) 6350ebce612SSunil Kumar Kori tx_l4_csum_offload = true; 6360ebce612SSunil Kumar Kori 63721ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6380ebce612SSunil Kumar Kori DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload); 63921ce788cSHemant Agrawal if (ret) { 640a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret); 64121ce788cSHemant Agrawal return ret; 64221ce788cSHemant Agrawal } 64321ce788cSHemant Agrawal 64421ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6450ebce612SSunil Kumar Kori DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload); 64621ce788cSHemant Agrawal if (ret) { 647a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret); 64821ce788cSHemant Agrawal return ret; 64921ce788cSHemant Agrawal } 65021ce788cSHemant Agrawal 651ffb3389cSNipun Gupta /* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in 652ffb3389cSNipun Gupta * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC] 653ffb3389cSNipun Gupta * to 0 for LS2 in the hardware thus disabling data/annotation 654ffb3389cSNipun Gupta * stashing. For LX2 this is fixed in hardware and thus hash result and 655ffb3389cSNipun Gupta * parse results can be received in FD using this option. 656ffb3389cSNipun Gupta */ 657ffb3389cSNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) { 658ffb3389cSNipun Gupta ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 659ffb3389cSNipun Gupta DPNI_FLCTYPE_HASH, true); 660ffb3389cSNipun Gupta if (ret) { 661a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret); 662ffb3389cSNipun Gupta return ret; 663ffb3389cSNipun Gupta } 664ffb3389cSNipun Gupta } 665ffb3389cSNipun Gupta 66624f3c9a6SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 667c172f85eSHemant Agrawal dpaa2_vlan_offload_set(dev, ETH_VLAN_FILTER_MASK); 668c172f85eSHemant Agrawal 669ac624068SGagandeep Singh dpaa2_tm_init(dev); 670ac624068SGagandeep Singh 6713e5a335dSHemant Agrawal return 0; 6723e5a335dSHemant Agrawal } 6733e5a335dSHemant Agrawal 6743e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID, 6753e5a335dSHemant Agrawal * flow ID, destination configuration etc. 6763e5a335dSHemant Agrawal */ 6773e5a335dSHemant Agrawal static int 6783e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev, 6793e5a335dSHemant Agrawal uint16_t rx_queue_id, 68013b856acSHemant Agrawal uint16_t nb_rx_desc, 6813e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 682988a7c38SHemant Agrawal const struct rte_eth_rxconf *rx_conf, 6833e5a335dSHemant Agrawal struct rte_mempool *mb_pool) 6843e5a335dSHemant Agrawal { 6853e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 68681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 6873e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 6883e5a335dSHemant Agrawal struct dpni_queue cfg; 6893e5a335dSHemant Agrawal uint8_t options = 0; 6903e5a335dSHemant Agrawal uint8_t flow_id; 691bee61d86SHemant Agrawal uint32_t bpid; 69213b856acSHemant Agrawal int i, ret; 6933e5a335dSHemant Agrawal 6943e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6953e5a335dSHemant Agrawal 696a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p", 6973e5a335dSHemant Agrawal dev, rx_queue_id, mb_pool, rx_conf); 6983e5a335dSHemant Agrawal 699988a7c38SHemant Agrawal /* Rx deferred start is not supported */ 700988a7c38SHemant Agrawal if (rx_conf->rx_deferred_start) { 701988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Rx deferred start not supported", 702988a7c38SHemant Agrawal (void *)dev); 703988a7c38SHemant Agrawal return -EINVAL; 704988a7c38SHemant Agrawal } 705988a7c38SHemant Agrawal 706bee61d86SHemant Agrawal if (!priv->bp_list || priv->bp_list->mp != mb_pool) { 707bee61d86SHemant Agrawal bpid = mempool_to_bpid(mb_pool); 708bee61d86SHemant Agrawal ret = dpaa2_attach_bp_list(priv, 709bee61d86SHemant Agrawal rte_dpaa2_bpid_info[bpid].bp_list); 710bee61d86SHemant Agrawal if (ret) 711bee61d86SHemant Agrawal return ret; 712bee61d86SHemant Agrawal } 7133e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 7143e5a335dSHemant Agrawal dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */ 715109df460SShreyansh Jain dpaa2_q->bp_array = rte_dpaa2_bpid_info; 716de1d70f0SHemant Agrawal dpaa2_q->nb_desc = UINT16_MAX; 717de1d70f0SHemant Agrawal dpaa2_q->offloads = rx_conf->offloads; 7183e5a335dSHemant Agrawal 719599017a2SHemant Agrawal /*Get the flow id from given VQ id*/ 72013b856acSHemant Agrawal flow_id = dpaa2_q->flow_id; 7213e5a335dSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 7223e5a335dSHemant Agrawal 7233e5a335dSHemant Agrawal options = options | DPNI_QUEUE_OPT_USER_CTX; 7245ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_q); 7253e5a335dSHemant Agrawal 72613b856acSHemant Agrawal /* check if a private cgr available. */ 72713b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 72813b856acSHemant Agrawal if (!priv->cgid_in_use[i]) { 72913b856acSHemant Agrawal priv->cgid_in_use[i] = 1; 73013b856acSHemant Agrawal break; 73113b856acSHemant Agrawal } 73213b856acSHemant Agrawal } 73313b856acSHemant Agrawal 73413b856acSHemant Agrawal if (i < priv->max_cgs) { 73513b856acSHemant Agrawal options |= DPNI_QUEUE_OPT_SET_CGID; 73613b856acSHemant Agrawal cfg.cgid = i; 73713b856acSHemant Agrawal dpaa2_q->cgid = cfg.cgid; 73813b856acSHemant Agrawal } else { 73913b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 74013b856acSHemant Agrawal } 74113b856acSHemant Agrawal 74237529eceSHemant Agrawal /*if ls2088 or rev2 device, enable the stashing */ 74330db823eSHemant Agrawal 744e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) { 74537529eceSHemant Agrawal options |= DPNI_QUEUE_OPT_FLC; 74637529eceSHemant Agrawal cfg.flc.stash_control = true; 74737529eceSHemant Agrawal cfg.flc.value &= 0xFFFFFFFFFFFFFFC0; 74837529eceSHemant Agrawal /* 00 00 00 - last 6 bit represent annotation, context stashing, 749e0ded73bSHemant Agrawal * data stashing setting 01 01 00 (0x14) 750e0ded73bSHemant Agrawal * (in following order ->DS AS CS) 751e0ded73bSHemant Agrawal * to enable 1 line data, 1 line annotation. 752e0ded73bSHemant Agrawal * For LX2, this setting should be 01 00 00 (0x10) 75337529eceSHemant Agrawal */ 754e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A) 755e0ded73bSHemant Agrawal cfg.flc.value |= 0x10; 756e0ded73bSHemant Agrawal else 75737529eceSHemant Agrawal cfg.flc.value |= 0x14; 75837529eceSHemant Agrawal } 7593e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX, 7603e5a335dSHemant Agrawal dpaa2_q->tc_index, flow_id, options, &cfg); 7613e5a335dSHemant Agrawal if (ret) { 762a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret); 7633e5a335dSHemant Agrawal return -1; 7643e5a335dSHemant Agrawal } 7653e5a335dSHemant Agrawal 76623d6a87eSHemant Agrawal if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) { 76723d6a87eSHemant Agrawal struct dpni_taildrop taildrop; 76823d6a87eSHemant Agrawal 76923d6a87eSHemant Agrawal taildrop.enable = 1; 770de1d70f0SHemant Agrawal dpaa2_q->nb_desc = nb_rx_desc; 77113b856acSHemant Agrawal /* Private CGR will use tail drop length as nb_rx_desc. 77213b856acSHemant Agrawal * for rest cases we can use standard byte based tail drop. 77313b856acSHemant Agrawal * There is no HW restriction, but number of CGRs are limited, 77413b856acSHemant Agrawal * hence this restriction is placed. 77513b856acSHemant Agrawal */ 77613b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 77723d6a87eSHemant Agrawal /*enabling per rx queue congestion control */ 77813b856acSHemant Agrawal taildrop.threshold = nb_rx_desc; 77913b856acSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_FRAMES; 78013b856acSHemant Agrawal taildrop.oal = 0; 78113b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling CG Tail Drop on queue = %d", 78213b856acSHemant Agrawal rx_queue_id); 78313b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 78413b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, 78513b856acSHemant Agrawal DPNI_QUEUE_RX, 78613b856acSHemant Agrawal dpaa2_q->tc_index, 7877a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 78813b856acSHemant Agrawal } else { 78913b856acSHemant Agrawal /*enabling per rx queue congestion control */ 79013b856acSHemant Agrawal taildrop.threshold = CONG_THRESHOLD_RX_BYTES_Q; 79123d6a87eSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_BYTES; 792d47f0292SHemant Agrawal taildrop.oal = CONG_RX_OAL; 79313b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling Byte based Drop on queue= %d", 79423d6a87eSHemant Agrawal rx_queue_id); 79523d6a87eSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 79623d6a87eSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 79713b856acSHemant Agrawal dpaa2_q->tc_index, flow_id, 79813b856acSHemant Agrawal &taildrop); 79913b856acSHemant Agrawal } 80013b856acSHemant Agrawal if (ret) { 80113b856acSHemant Agrawal DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 80213b856acSHemant Agrawal ret); 80313b856acSHemant Agrawal return -1; 80413b856acSHemant Agrawal } 80513b856acSHemant Agrawal } else { /* Disable tail Drop */ 80613b856acSHemant Agrawal struct dpni_taildrop taildrop = {0}; 80713b856acSHemant Agrawal DPAA2_PMD_INFO("Tail drop is disabled on queue"); 80813b856acSHemant Agrawal 80913b856acSHemant Agrawal taildrop.enable = 0; 81013b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 81113b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 81213b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, DPNI_QUEUE_RX, 81313b856acSHemant Agrawal dpaa2_q->tc_index, 8147a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 81513b856acSHemant Agrawal } else { 81613b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 81713b856acSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 81823d6a87eSHemant Agrawal dpaa2_q->tc_index, flow_id, &taildrop); 81913b856acSHemant Agrawal } 82023d6a87eSHemant Agrawal if (ret) { 821a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 822a10a988aSShreyansh Jain ret); 82323d6a87eSHemant Agrawal return -1; 82423d6a87eSHemant Agrawal } 82523d6a87eSHemant Agrawal } 82623d6a87eSHemant Agrawal 8273e5a335dSHemant Agrawal dev->data->rx_queues[rx_queue_id] = dpaa2_q; 8283e5a335dSHemant Agrawal return 0; 8293e5a335dSHemant Agrawal } 8303e5a335dSHemant Agrawal 8313e5a335dSHemant Agrawal static int 8323e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev, 8333e5a335dSHemant Agrawal uint16_t tx_queue_id, 834b5869095SHemant Agrawal uint16_t nb_tx_desc, 8353e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 836988a7c38SHemant Agrawal const struct rte_eth_txconf *tx_conf) 8373e5a335dSHemant Agrawal { 8383e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 8393e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *) 8403e5a335dSHemant Agrawal priv->tx_vq[tx_queue_id]; 8419ceacab7SPriyanka Jain struct dpaa2_queue *dpaa2_tx_conf_q = (struct dpaa2_queue *) 8429ceacab7SPriyanka Jain priv->tx_conf_vq[tx_queue_id]; 84381c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 8443e5a335dSHemant Agrawal struct dpni_queue tx_conf_cfg; 8453e5a335dSHemant Agrawal struct dpni_queue tx_flow_cfg; 8463e5a335dSHemant Agrawal uint8_t options = 0, flow_id; 847e26bf82eSSachin Saxena struct dpni_queue_id qid; 8483e5a335dSHemant Agrawal uint32_t tc_id; 8493e5a335dSHemant Agrawal int ret; 8503e5a335dSHemant Agrawal 8513e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 8523e5a335dSHemant Agrawal 853988a7c38SHemant Agrawal /* Tx deferred start is not supported */ 854988a7c38SHemant Agrawal if (tx_conf->tx_deferred_start) { 855988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Tx deferred start not supported", 856988a7c38SHemant Agrawal (void *)dev); 857988a7c38SHemant Agrawal return -EINVAL; 858988a7c38SHemant Agrawal } 859988a7c38SHemant Agrawal 860de1d70f0SHemant Agrawal dpaa2_q->nb_desc = UINT16_MAX; 861de1d70f0SHemant Agrawal dpaa2_q->offloads = tx_conf->offloads; 862de1d70f0SHemant Agrawal 8633e5a335dSHemant Agrawal /* Return if queue already configured */ 864f9989673SAkhil Goyal if (dpaa2_q->flow_id != 0xffff) { 865f9989673SAkhil Goyal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 8663e5a335dSHemant Agrawal return 0; 867f9989673SAkhil Goyal } 8683e5a335dSHemant Agrawal 8693e5a335dSHemant Agrawal memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue)); 8703e5a335dSHemant Agrawal memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue)); 8713e5a335dSHemant Agrawal 872ef18dafeSHemant Agrawal tc_id = tx_queue_id; 873ef18dafeSHemant Agrawal flow_id = 0; 8743e5a335dSHemant Agrawal 8753e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX, 8763e5a335dSHemant Agrawal tc_id, flow_id, options, &tx_flow_cfg); 8773e5a335dSHemant Agrawal if (ret) { 878a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the tx flow: " 879a10a988aSShreyansh Jain "tc_id=%d, flow=%d err=%d", 880a10a988aSShreyansh Jain tc_id, flow_id, ret); 8813e5a335dSHemant Agrawal return -1; 8823e5a335dSHemant Agrawal } 8833e5a335dSHemant Agrawal 8843e5a335dSHemant Agrawal dpaa2_q->flow_id = flow_id; 8853e5a335dSHemant Agrawal 8863e5a335dSHemant Agrawal if (tx_queue_id == 0) { 8873e5a335dSHemant Agrawal /*Set tx-conf and error configuration*/ 8888d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) 8899ceacab7SPriyanka Jain ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8909ceacab7SPriyanka Jain priv->token, 8919ceacab7SPriyanka Jain DPNI_CONF_AFFINE); 8929ceacab7SPriyanka Jain else 8933e5a335dSHemant Agrawal ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8943e5a335dSHemant Agrawal priv->token, 8953e5a335dSHemant Agrawal DPNI_CONF_DISABLE); 8963e5a335dSHemant Agrawal if (ret) { 897a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in set tx conf mode settings: " 898a10a988aSShreyansh Jain "err=%d", ret); 8993e5a335dSHemant Agrawal return -1; 9003e5a335dSHemant Agrawal } 9013e5a335dSHemant Agrawal } 9023e5a335dSHemant Agrawal dpaa2_q->tc_index = tc_id; 9033e5a335dSHemant Agrawal 904e26bf82eSSachin Saxena ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 905e26bf82eSSachin Saxena DPNI_QUEUE_TX, dpaa2_q->tc_index, 906e26bf82eSSachin Saxena dpaa2_q->flow_id, &tx_flow_cfg, &qid); 907e26bf82eSSachin Saxena if (ret) { 908e26bf82eSSachin Saxena DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 909e26bf82eSSachin Saxena return -1; 910e26bf82eSSachin Saxena } 911e26bf82eSSachin Saxena dpaa2_q->fqid = qid.fqid; 912e26bf82eSSachin Saxena 913a0840963SHemant Agrawal if (!(priv->flags & DPAA2_TX_CGR_OFF)) { 91413b856acSHemant Agrawal struct dpni_congestion_notification_cfg cong_notif_cfg = {0}; 9157ae777d0SHemant Agrawal 916de1d70f0SHemant Agrawal dpaa2_q->nb_desc = nb_tx_desc; 917de1d70f0SHemant Agrawal 91829dfa62fSHemant Agrawal cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES; 919b5869095SHemant Agrawal cong_notif_cfg.threshold_entry = nb_tx_desc; 9207ae777d0SHemant Agrawal /* Notify that the queue is not congested when the data in 92138a0ac75SHemant Agrawal * the queue is below this thershold.(90% of value) 9227ae777d0SHemant Agrawal */ 92338a0ac75SHemant Agrawal cong_notif_cfg.threshold_exit = (nb_tx_desc * 9) / 10; 9247ae777d0SHemant Agrawal cong_notif_cfg.message_ctx = 0; 925543dbfecSNipun Gupta cong_notif_cfg.message_iova = 926543dbfecSNipun Gupta (size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn); 9277ae777d0SHemant Agrawal cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE; 9287ae777d0SHemant Agrawal cong_notif_cfg.notification_mode = 9297ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_ENTER | 9307ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_EXIT | 9317ae777d0SHemant Agrawal DPNI_CONG_OPT_COHERENT_WRITE; 93255984a9bSShreyansh Jain cong_notif_cfg.cg_point = DPNI_CP_QUEUE; 9337ae777d0SHemant Agrawal 9347ae777d0SHemant Agrawal ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW, 9357ae777d0SHemant Agrawal priv->token, 9367ae777d0SHemant Agrawal DPNI_QUEUE_TX, 9377ae777d0SHemant Agrawal tc_id, 9387ae777d0SHemant Agrawal &cong_notif_cfg); 9397ae777d0SHemant Agrawal if (ret) { 940a10a988aSShreyansh Jain DPAA2_PMD_ERR( 941a10a988aSShreyansh Jain "Error in setting tx congestion notification: " 942a10a988aSShreyansh Jain "err=%d", ret); 9437ae777d0SHemant Agrawal return -ret; 9447ae777d0SHemant Agrawal } 9457ae777d0SHemant Agrawal } 94616c4a3c4SNipun Gupta dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf; 9473e5a335dSHemant Agrawal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 9489ceacab7SPriyanka Jain 9498d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 9509ceacab7SPriyanka Jain dpaa2_q->tx_conf_queue = dpaa2_tx_conf_q; 9519ceacab7SPriyanka Jain options = options | DPNI_QUEUE_OPT_USER_CTX; 9529ceacab7SPriyanka Jain tx_conf_cfg.user_context = (size_t)(dpaa2_q); 9539ceacab7SPriyanka Jain ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 9549ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9559ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, options, &tx_conf_cfg); 9569ceacab7SPriyanka Jain if (ret) { 9579ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in setting the tx conf flow: " 9589ceacab7SPriyanka Jain "tc_index=%d, flow=%d err=%d", 9599ceacab7SPriyanka Jain dpaa2_tx_conf_q->tc_index, 9609ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, ret); 9619ceacab7SPriyanka Jain return -1; 9629ceacab7SPriyanka Jain } 9639ceacab7SPriyanka Jain 9649ceacab7SPriyanka Jain ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 9659ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9669ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, &tx_conf_cfg, &qid); 9679ceacab7SPriyanka Jain if (ret) { 9689ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 9699ceacab7SPriyanka Jain return -1; 9709ceacab7SPriyanka Jain } 9719ceacab7SPriyanka Jain dpaa2_tx_conf_q->fqid = qid.fqid; 9729ceacab7SPriyanka Jain } 9733e5a335dSHemant Agrawal return 0; 9743e5a335dSHemant Agrawal } 9753e5a335dSHemant Agrawal 9763e5a335dSHemant Agrawal static void 9773e5a335dSHemant Agrawal dpaa2_dev_rx_queue_release(void *q __rte_unused) 9783e5a335dSHemant Agrawal { 97913b856acSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)q; 98013b856acSHemant Agrawal struct dpaa2_dev_priv *priv = dpaa2_q->eth_data->dev_private; 98181c42c84SShreyansh Jain struct fsl_mc_io *dpni = 98281c42c84SShreyansh Jain (struct fsl_mc_io *)priv->eth_dev->process_private; 98313b856acSHemant Agrawal uint8_t options = 0; 98413b856acSHemant Agrawal int ret; 98513b856acSHemant Agrawal struct dpni_queue cfg; 98613b856acSHemant Agrawal 98713b856acSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 9883e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 98913b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 99013b856acSHemant Agrawal options = DPNI_QUEUE_OPT_CLEAR_CGID; 99113b856acSHemant Agrawal cfg.cgid = dpaa2_q->cgid; 99213b856acSHemant Agrawal 99313b856acSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 99413b856acSHemant Agrawal DPNI_QUEUE_RX, 99513b856acSHemant Agrawal dpaa2_q->tc_index, dpaa2_q->flow_id, 99613b856acSHemant Agrawal options, &cfg); 99713b856acSHemant Agrawal if (ret) 99813b856acSHemant Agrawal DPAA2_PMD_ERR("Unable to clear CGR from q=%u err=%d", 99913b856acSHemant Agrawal dpaa2_q->fqid, ret); 100013b856acSHemant Agrawal priv->cgid_in_use[dpaa2_q->cgid] = 0; 100113b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 100213b856acSHemant Agrawal } 10033e5a335dSHemant Agrawal } 10043e5a335dSHemant Agrawal 10053e5a335dSHemant Agrawal static void 10063e5a335dSHemant Agrawal dpaa2_dev_tx_queue_release(void *q __rte_unused) 10073e5a335dSHemant Agrawal { 10083e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 10093e5a335dSHemant Agrawal } 10103e5a335dSHemant Agrawal 1011f40adb40SHemant Agrawal static uint32_t 1012f40adb40SHemant Agrawal dpaa2_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 1013f40adb40SHemant Agrawal { 1014f40adb40SHemant Agrawal int32_t ret; 1015f40adb40SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1016f40adb40SHemant Agrawal struct dpaa2_queue *dpaa2_q; 1017f40adb40SHemant Agrawal struct qbman_swp *swp; 1018f40adb40SHemant Agrawal struct qbman_fq_query_np_rslt state; 1019f40adb40SHemant Agrawal uint32_t frame_cnt = 0; 1020f40adb40SHemant Agrawal 1021f40adb40SHemant Agrawal if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 1022f40adb40SHemant Agrawal ret = dpaa2_affine_qbman_swp(); 1023f40adb40SHemant Agrawal if (ret) { 1024d527f5d9SNipun Gupta DPAA2_PMD_ERR( 1025d527f5d9SNipun Gupta "Failed to allocate IO portal, tid: %d\n", 1026d527f5d9SNipun Gupta rte_gettid()); 1027f40adb40SHemant Agrawal return -EINVAL; 1028f40adb40SHemant Agrawal } 1029f40adb40SHemant Agrawal } 1030f40adb40SHemant Agrawal swp = DPAA2_PER_LCORE_PORTAL; 1031f40adb40SHemant Agrawal 1032f40adb40SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 1033f40adb40SHemant Agrawal 1034f40adb40SHemant Agrawal if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) { 1035f40adb40SHemant Agrawal frame_cnt = qbman_fq_state_frame_count(&state); 103646dca1d5SHemant Agrawal DPAA2_PMD_DP_DEBUG("RX frame count for q(%d) is %u", 1037f40adb40SHemant Agrawal rx_queue_id, frame_cnt); 1038f40adb40SHemant Agrawal } 1039f40adb40SHemant Agrawal return frame_cnt; 1040f40adb40SHemant Agrawal } 1041f40adb40SHemant Agrawal 1042a5fc38d4SHemant Agrawal static const uint32_t * 1043a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev) 1044a5fc38d4SHemant Agrawal { 1045a5fc38d4SHemant Agrawal static const uint32_t ptypes[] = { 1046a5fc38d4SHemant Agrawal /*todo -= add more types */ 1047a5fc38d4SHemant Agrawal RTE_PTYPE_L2_ETHER, 1048a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4, 1049a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4_EXT, 1050a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6, 1051a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6_EXT, 1052a5fc38d4SHemant Agrawal RTE_PTYPE_L4_TCP, 1053a5fc38d4SHemant Agrawal RTE_PTYPE_L4_UDP, 1054a5fc38d4SHemant Agrawal RTE_PTYPE_L4_SCTP, 1055a5fc38d4SHemant Agrawal RTE_PTYPE_L4_ICMP, 1056a5fc38d4SHemant Agrawal RTE_PTYPE_UNKNOWN 1057a5fc38d4SHemant Agrawal }; 1058a5fc38d4SHemant Agrawal 1059a3a997f0SHemant Agrawal if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx || 106020191ab3SNipun Gupta dev->rx_pkt_burst == dpaa2_dev_rx || 1061a3a997f0SHemant Agrawal dev->rx_pkt_burst == dpaa2_dev_loopback_rx) 1062a5fc38d4SHemant Agrawal return ptypes; 1063a5fc38d4SHemant Agrawal return NULL; 1064a5fc38d4SHemant Agrawal } 1065a5fc38d4SHemant Agrawal 1066c5acbb5eSHemant Agrawal /** 1067c5acbb5eSHemant Agrawal * Dpaa2 link Interrupt handler 1068c5acbb5eSHemant Agrawal * 1069c5acbb5eSHemant Agrawal * @param param 1070c5acbb5eSHemant Agrawal * The address of parameter (struct rte_eth_dev *) regsitered before. 1071c5acbb5eSHemant Agrawal * 1072c5acbb5eSHemant Agrawal * @return 1073c5acbb5eSHemant Agrawal * void 1074c5acbb5eSHemant Agrawal */ 1075c5acbb5eSHemant Agrawal static void 1076c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param) 1077c5acbb5eSHemant Agrawal { 1078c5acbb5eSHemant Agrawal struct rte_eth_dev *dev = param; 1079c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 108081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1081c5acbb5eSHemant Agrawal int ret; 1082c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1083c5acbb5eSHemant Agrawal unsigned int status = 0, clear = 0; 1084c5acbb5eSHemant Agrawal 1085c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1086c5acbb5eSHemant Agrawal 1087c5acbb5eSHemant Agrawal if (dpni == NULL) { 1088a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1089c5acbb5eSHemant Agrawal return; 1090c5acbb5eSHemant Agrawal } 1091c5acbb5eSHemant Agrawal 1092c5acbb5eSHemant Agrawal ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token, 1093c5acbb5eSHemant Agrawal irq_index, &status); 1094c5acbb5eSHemant Agrawal if (unlikely(ret)) { 1095a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't get irq status (err %d)", ret); 1096c5acbb5eSHemant Agrawal clear = 0xffffffff; 1097c5acbb5eSHemant Agrawal goto out; 1098c5acbb5eSHemant Agrawal } 1099c5acbb5eSHemant Agrawal 1100c5acbb5eSHemant Agrawal if (status & DPNI_IRQ_EVENT_LINK_CHANGED) { 1101c5acbb5eSHemant Agrawal clear = DPNI_IRQ_EVENT_LINK_CHANGED; 1102c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 1103c5acbb5eSHemant Agrawal /* calling all the apps registered for link status event */ 11045723fbedSFerruh Yigit rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL); 1105c5acbb5eSHemant Agrawal } 1106c5acbb5eSHemant Agrawal out: 1107c5acbb5eSHemant Agrawal ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token, 1108c5acbb5eSHemant Agrawal irq_index, clear); 1109c5acbb5eSHemant Agrawal if (unlikely(ret)) 1110a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret); 1111c5acbb5eSHemant Agrawal } 1112c5acbb5eSHemant Agrawal 1113c5acbb5eSHemant Agrawal static int 1114c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable) 1115c5acbb5eSHemant Agrawal { 1116c5acbb5eSHemant Agrawal int err = 0; 1117c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 111881c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1119c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1120c5acbb5eSHemant Agrawal unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED; 1121c5acbb5eSHemant Agrawal 1122c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1123c5acbb5eSHemant Agrawal 1124c5acbb5eSHemant Agrawal err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token, 1125c5acbb5eSHemant Agrawal irq_index, mask); 1126c5acbb5eSHemant Agrawal if (err < 0) { 1127a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err, 1128c5acbb5eSHemant Agrawal strerror(-err)); 1129c5acbb5eSHemant Agrawal return err; 1130c5acbb5eSHemant Agrawal } 1131c5acbb5eSHemant Agrawal 1132c5acbb5eSHemant Agrawal err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token, 1133c5acbb5eSHemant Agrawal irq_index, enable); 1134c5acbb5eSHemant Agrawal if (err < 0) 1135a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err, 1136c5acbb5eSHemant Agrawal strerror(-err)); 1137c5acbb5eSHemant Agrawal 1138c5acbb5eSHemant Agrawal return err; 1139c5acbb5eSHemant Agrawal } 1140c5acbb5eSHemant Agrawal 11413e5a335dSHemant Agrawal static int 11423e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev) 11433e5a335dSHemant Agrawal { 1144c5acbb5eSHemant Agrawal struct rte_device *rdev = dev->device; 1145c5acbb5eSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 11463e5a335dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 11473e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = data->dev_private; 114881c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 11493e5a335dSHemant Agrawal struct dpni_queue cfg; 1150ef18dafeSHemant Agrawal struct dpni_error_cfg err_cfg; 11513e5a335dSHemant Agrawal uint16_t qdid; 11523e5a335dSHemant Agrawal struct dpni_queue_id qid; 11533e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 11543e5a335dSHemant Agrawal int ret, i; 1155c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle; 1156c5acbb5eSHemant Agrawal 1157c5acbb5eSHemant Agrawal dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device); 1158c5acbb5eSHemant Agrawal intr_handle = &dpaa2_dev->intr_handle; 11593e5a335dSHemant Agrawal 11603e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 11613e5a335dSHemant Agrawal 11623e5a335dSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 11633e5a335dSHemant Agrawal if (ret) { 1164a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d", 1165a10a988aSShreyansh Jain priv->hw_id, ret); 11663e5a335dSHemant Agrawal return ret; 11673e5a335dSHemant Agrawal } 11683e5a335dSHemant Agrawal 1169aa8c595aSHemant Agrawal /* Power up the phy. Needed to make the link go UP */ 1170a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(dev); 1171a1f3a12cSHemant Agrawal 11723e5a335dSHemant Agrawal ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token, 11733e5a335dSHemant Agrawal DPNI_QUEUE_TX, &qdid); 11743e5a335dSHemant Agrawal if (ret) { 1175a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret); 11763e5a335dSHemant Agrawal return ret; 11773e5a335dSHemant Agrawal } 11783e5a335dSHemant Agrawal priv->qdid = qdid; 11793e5a335dSHemant Agrawal 11803e5a335dSHemant Agrawal for (i = 0; i < data->nb_rx_queues; i++) { 11813e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i]; 11823e5a335dSHemant Agrawal ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11833e5a335dSHemant Agrawal DPNI_QUEUE_RX, dpaa2_q->tc_index, 11843e5a335dSHemant Agrawal dpaa2_q->flow_id, &cfg, &qid); 11853e5a335dSHemant Agrawal if (ret) { 1186a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting flow information: " 1187a10a988aSShreyansh Jain "err=%d", ret); 11883e5a335dSHemant Agrawal return ret; 11893e5a335dSHemant Agrawal } 11903e5a335dSHemant Agrawal dpaa2_q->fqid = qid.fqid; 11913e5a335dSHemant Agrawal } 11923e5a335dSHemant Agrawal 11934690a611SNipun Gupta if (dpaa2_enable_err_queue) { 11944690a611SNipun Gupta ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11954690a611SNipun Gupta DPNI_QUEUE_RX_ERR, 0, 0, &cfg, &qid); 11964690a611SNipun Gupta if (ret) { 11974690a611SNipun Gupta DPAA2_PMD_ERR("Error getting rx err flow information: err=%d", 11984690a611SNipun Gupta ret); 11994690a611SNipun Gupta return ret; 12004690a611SNipun Gupta } 12014690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 12024690a611SNipun Gupta dpaa2_q->fqid = qid.fqid; 12034690a611SNipun Gupta dpaa2_q->eth_data = dev->data; 12044690a611SNipun Gupta 12054690a611SNipun Gupta err_cfg.errors = DPNI_ERROR_DISC; 12064690a611SNipun Gupta err_cfg.error_action = DPNI_ERROR_ACTION_SEND_TO_ERROR_QUEUE; 12074690a611SNipun Gupta } else { 12084690a611SNipun Gupta /* checksum errors, send them to normal path 12094690a611SNipun Gupta * and set it in annotation 12104690a611SNipun Gupta */ 1211ef18dafeSHemant Agrawal err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE; 12124690a611SNipun Gupta 12134690a611SNipun Gupta /* if packet with parse error are not to be dropped */ 121434356a5dSShreyansh Jain err_cfg.errors |= DPNI_ERROR_PHE; 1215ef18dafeSHemant Agrawal 1216ef18dafeSHemant Agrawal err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE; 12174690a611SNipun Gupta } 1218ef18dafeSHemant Agrawal err_cfg.set_frame_annotation = true; 1219ef18dafeSHemant Agrawal 1220ef18dafeSHemant Agrawal ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW, 1221ef18dafeSHemant Agrawal priv->token, &err_cfg); 1222ef18dafeSHemant Agrawal if (ret) { 1223a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d", 1224a10a988aSShreyansh Jain ret); 1225ef18dafeSHemant Agrawal return ret; 1226ef18dafeSHemant Agrawal } 1227ef18dafeSHemant Agrawal 1228c5acbb5eSHemant Agrawal /* if the interrupts were configured on this devices*/ 1229c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1230c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1231c5acbb5eSHemant Agrawal /* Registering LSC interrupt handler */ 1232c5acbb5eSHemant Agrawal rte_intr_callback_register(intr_handle, 1233c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1234c5acbb5eSHemant Agrawal (void *)dev); 1235c5acbb5eSHemant Agrawal 1236c5acbb5eSHemant Agrawal /* enable vfio intr/eventfd mapping 1237c5acbb5eSHemant Agrawal * Interrupt index 0 is required, so we can not use 1238c5acbb5eSHemant Agrawal * rte_intr_enable. 1239c5acbb5eSHemant Agrawal */ 1240c5acbb5eSHemant Agrawal rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX); 1241c5acbb5eSHemant Agrawal 1242c5acbb5eSHemant Agrawal /* enable dpni_irqs */ 1243c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 1); 1244c5acbb5eSHemant Agrawal } 1245c5acbb5eSHemant Agrawal 124616c4a3c4SNipun Gupta /* Change the tx burst function if ordered queues are used */ 124716c4a3c4SNipun Gupta if (priv->en_ordered) 124816c4a3c4SNipun Gupta dev->tx_pkt_burst = dpaa2_dev_tx_ordered; 124916c4a3c4SNipun Gupta 12503e5a335dSHemant Agrawal return 0; 12513e5a335dSHemant Agrawal } 12523e5a335dSHemant Agrawal 12533e5a335dSHemant Agrawal /** 12543e5a335dSHemant Agrawal * This routine disables all traffic on the adapter by issuing a 12553e5a335dSHemant Agrawal * global reset on the MAC. 12563e5a335dSHemant Agrawal */ 125762024eb8SIvan Ilchenko static int 12583e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev) 12593e5a335dSHemant Agrawal { 12603e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 126181c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 12623e5a335dSHemant Agrawal int ret; 1263c56c86ffSHemant Agrawal struct rte_eth_link link; 1264c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle = dev->intr_handle; 12653e5a335dSHemant Agrawal 12663e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 12673e5a335dSHemant Agrawal 1268c5acbb5eSHemant Agrawal /* reset interrupt callback */ 1269c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1270c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1271c5acbb5eSHemant Agrawal /*disable dpni irqs */ 1272c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 0); 1273c5acbb5eSHemant Agrawal 1274c5acbb5eSHemant Agrawal /* disable vfio intr before callback unregister */ 1275c5acbb5eSHemant Agrawal rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX); 1276c5acbb5eSHemant Agrawal 1277c5acbb5eSHemant Agrawal /* Unregistering LSC interrupt handler */ 1278c5acbb5eSHemant Agrawal rte_intr_callback_unregister(intr_handle, 1279c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1280c5acbb5eSHemant Agrawal (void *)dev); 1281c5acbb5eSHemant Agrawal } 1282c5acbb5eSHemant Agrawal 1283a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(dev); 1284a1f3a12cSHemant Agrawal 12853e5a335dSHemant Agrawal ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token); 12863e5a335dSHemant Agrawal if (ret) { 1287a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev", 12883e5a335dSHemant Agrawal ret, priv->hw_id); 128962024eb8SIvan Ilchenko return ret; 12903e5a335dSHemant Agrawal } 1291c56c86ffSHemant Agrawal 1292c56c86ffSHemant Agrawal /* clear the recorded link status */ 1293c56c86ffSHemant Agrawal memset(&link, 0, sizeof(link)); 12947e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 129562024eb8SIvan Ilchenko 129662024eb8SIvan Ilchenko return 0; 12973e5a335dSHemant Agrawal } 12983e5a335dSHemant Agrawal 1299b142387bSThomas Monjalon static int 13003e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev) 13013e5a335dSHemant Agrawal { 13023e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 130381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 13045964d36aSSachin Saxena int i, ret; 1305a1f3a12cSHemant Agrawal struct rte_eth_link link; 13063e5a335dSHemant Agrawal 13073e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 13083e5a335dSHemant Agrawal 13095964d36aSSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 13105964d36aSSachin Saxena return 0; 13116a556bd6SHemant Agrawal 13125964d36aSSachin Saxena if (!dpni) { 13135964d36aSSachin Saxena DPAA2_PMD_WARN("Already closed or not started"); 13145964d36aSSachin Saxena return -1; 13155964d36aSSachin Saxena } 13165964d36aSSachin Saxena 1317ac624068SGagandeep Singh dpaa2_tm_deinit(dev); 13185964d36aSSachin Saxena dpaa2_flow_clean(dev); 13193e5a335dSHemant Agrawal /* Clean the device first */ 13203e5a335dSHemant Agrawal ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token); 13213e5a335dSHemant Agrawal if (ret) { 1322a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret); 1323b142387bSThomas Monjalon return -1; 13243e5a335dSHemant Agrawal } 1325a1f3a12cSHemant Agrawal 1326a1f3a12cSHemant Agrawal memset(&link, 0, sizeof(link)); 13277e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 1328b142387bSThomas Monjalon 13295964d36aSSachin Saxena /* Free private queues memory */ 13305964d36aSSachin Saxena dpaa2_free_rx_tx_queues(dev); 13315964d36aSSachin Saxena /* Close the device at underlying layer*/ 13325964d36aSSachin Saxena ret = dpni_close(dpni, CMD_PRI_LOW, priv->token); 13335964d36aSSachin Saxena if (ret) { 13345964d36aSSachin Saxena DPAA2_PMD_ERR("Failure closing dpni device with err code %d", 13355964d36aSSachin Saxena ret); 13365964d36aSSachin Saxena } 13375964d36aSSachin Saxena 13385964d36aSSachin Saxena /* Free the allocated memory for ethernet private data and dpni*/ 13395964d36aSSachin Saxena priv->hw = NULL; 13405964d36aSSachin Saxena dev->process_private = NULL; 13415964d36aSSachin Saxena rte_free(dpni); 13425964d36aSSachin Saxena 13435964d36aSSachin Saxena for (i = 0; i < MAX_TCS; i++) 13445964d36aSSachin Saxena rte_free((void *)(size_t)priv->extract.tc_extract_param[i]); 13455964d36aSSachin Saxena 13465964d36aSSachin Saxena if (priv->extract.qos_extract_param) 13475964d36aSSachin Saxena rte_free((void *)(size_t)priv->extract.qos_extract_param); 13485964d36aSSachin Saxena 13495964d36aSSachin Saxena DPAA2_PMD_INFO("%s: netdev deleted", dev->data->name); 1350b142387bSThomas Monjalon return 0; 13513e5a335dSHemant Agrawal } 13523e5a335dSHemant Agrawal 13539039c812SAndrew Rybchenko static int 1354c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable( 1355c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1356c0e5c69aSHemant Agrawal { 1357c0e5c69aSHemant Agrawal int ret; 1358c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 135981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1360c0e5c69aSHemant Agrawal 1361c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1362c0e5c69aSHemant Agrawal 1363c0e5c69aSHemant Agrawal if (dpni == NULL) { 1364a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 13659039c812SAndrew Rybchenko return -ENODEV; 1366c0e5c69aSHemant Agrawal } 1367c0e5c69aSHemant Agrawal 1368c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 1369c0e5c69aSHemant Agrawal if (ret < 0) 1370a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret); 13715d5aeeedSHemant Agrawal 13725d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 13735d5aeeedSHemant Agrawal if (ret < 0) 1374a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret); 13759039c812SAndrew Rybchenko 13769039c812SAndrew Rybchenko return ret; 1377c0e5c69aSHemant Agrawal } 1378c0e5c69aSHemant Agrawal 13799039c812SAndrew Rybchenko static int 1380c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable( 1381c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1382c0e5c69aSHemant Agrawal { 1383c0e5c69aSHemant Agrawal int ret; 1384c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 138581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1386c0e5c69aSHemant Agrawal 1387c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1388c0e5c69aSHemant Agrawal 1389c0e5c69aSHemant Agrawal if (dpni == NULL) { 1390a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 13919039c812SAndrew Rybchenko return -ENODEV; 1392c0e5c69aSHemant Agrawal } 1393c0e5c69aSHemant Agrawal 1394c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 1395c0e5c69aSHemant Agrawal if (ret < 0) 1396a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret); 13975d5aeeedSHemant Agrawal 13985d5aeeedSHemant Agrawal if (dev->data->all_multicast == 0) { 13995d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, 14005d5aeeedSHemant Agrawal priv->token, false); 14015d5aeeedSHemant Agrawal if (ret < 0) 1402a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable M promisc mode %d", 14035d5aeeedSHemant Agrawal ret); 14045d5aeeedSHemant Agrawal } 14059039c812SAndrew Rybchenko 14069039c812SAndrew Rybchenko return ret; 14075d5aeeedSHemant Agrawal } 14085d5aeeedSHemant Agrawal 1409ca041cd4SIvan Ilchenko static int 14105d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable( 14115d5aeeedSHemant Agrawal struct rte_eth_dev *dev) 14125d5aeeedSHemant Agrawal { 14135d5aeeedSHemant Agrawal int ret; 14145d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 141581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 14165d5aeeedSHemant Agrawal 14175d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 14185d5aeeedSHemant Agrawal 14195d5aeeedSHemant Agrawal if (dpni == NULL) { 1420a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1421ca041cd4SIvan Ilchenko return -ENODEV; 14225d5aeeedSHemant Agrawal } 14235d5aeeedSHemant Agrawal 14245d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 14255d5aeeedSHemant Agrawal if (ret < 0) 1426a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret); 1427ca041cd4SIvan Ilchenko 1428ca041cd4SIvan Ilchenko return ret; 14295d5aeeedSHemant Agrawal } 14305d5aeeedSHemant Agrawal 1431ca041cd4SIvan Ilchenko static int 14325d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev) 14335d5aeeedSHemant Agrawal { 14345d5aeeedSHemant Agrawal int ret; 14355d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 143681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 14375d5aeeedSHemant Agrawal 14385d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 14395d5aeeedSHemant Agrawal 14405d5aeeedSHemant Agrawal if (dpni == NULL) { 1441a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1442ca041cd4SIvan Ilchenko return -ENODEV; 14435d5aeeedSHemant Agrawal } 14445d5aeeedSHemant Agrawal 14455d5aeeedSHemant Agrawal /* must remain on for all promiscuous */ 14465d5aeeedSHemant Agrawal if (dev->data->promiscuous == 1) 1447ca041cd4SIvan Ilchenko return 0; 14485d5aeeedSHemant Agrawal 14495d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 14505d5aeeedSHemant Agrawal if (ret < 0) 1451a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret); 1452ca041cd4SIvan Ilchenko 1453ca041cd4SIvan Ilchenko return ret; 1454c0e5c69aSHemant Agrawal } 1455e31d4d21SHemant Agrawal 1456e31d4d21SHemant Agrawal static int 1457e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1458e31d4d21SHemant Agrawal { 1459e31d4d21SHemant Agrawal int ret; 1460e31d4d21SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 146181c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 146235b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 146344ea7355SAshish Jain + VLAN_TAG_SIZE; 1464e31d4d21SHemant Agrawal 1465e31d4d21SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1466e31d4d21SHemant Agrawal 1467e31d4d21SHemant Agrawal if (dpni == NULL) { 1468a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1469e31d4d21SHemant Agrawal return -EINVAL; 1470e31d4d21SHemant Agrawal } 1471e31d4d21SHemant Agrawal 1472e31d4d21SHemant Agrawal /* check that mtu is within the allowed range */ 147335b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA2_MAX_RX_PKT_LEN) 1474e31d4d21SHemant Agrawal return -EINVAL; 1475e31d4d21SHemant Agrawal 1476043b5715SSteve Yang if (frame_size > DPAA2_ETH_MAX_LEN) 14770d20cda8SSachin Saxena dev->data->dev_conf.rxmode.offloads |= 14780ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 1479e1640849SHemant Agrawal else 14800ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 14810ebce612SSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 1482e1640849SHemant Agrawal 148344ea7355SAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 148444ea7355SAshish Jain 1485e31d4d21SHemant Agrawal /* Set the Max Rx frame length as 'mtu' + 1486e31d4d21SHemant Agrawal * Maximum Ethernet header length 1487e31d4d21SHemant Agrawal */ 1488e31d4d21SHemant Agrawal ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 14896f8be0fbSHemant Agrawal frame_size - RTE_ETHER_CRC_LEN); 1490e31d4d21SHemant Agrawal if (ret) { 1491a10a988aSShreyansh Jain DPAA2_PMD_ERR("Setting the max frame length failed"); 1492e31d4d21SHemant Agrawal return -1; 1493e31d4d21SHemant Agrawal } 1494a10a988aSShreyansh Jain DPAA2_PMD_INFO("MTU configured for the device: %d", mtu); 1495e31d4d21SHemant Agrawal return 0; 1496e31d4d21SHemant Agrawal } 1497e31d4d21SHemant Agrawal 1498b4d97b7dSHemant Agrawal static int 1499b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev, 15006d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1501b4d97b7dSHemant Agrawal __rte_unused uint32_t index, 1502b4d97b7dSHemant Agrawal __rte_unused uint32_t pool) 1503b4d97b7dSHemant Agrawal { 1504b4d97b7dSHemant Agrawal int ret; 1505b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 150681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1507b4d97b7dSHemant Agrawal 1508b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1509b4d97b7dSHemant Agrawal 1510b4d97b7dSHemant Agrawal if (dpni == NULL) { 1511a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1512b4d97b7dSHemant Agrawal return -1; 1513b4d97b7dSHemant Agrawal } 1514b4d97b7dSHemant Agrawal 151596f7bfe8SSachin Saxena ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, priv->token, 151696f7bfe8SSachin Saxena addr->addr_bytes, 0, 0, 0); 1517b4d97b7dSHemant Agrawal if (ret) 1518a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1519a10a988aSShreyansh Jain "error: Adding the MAC ADDR failed: err = %d", ret); 1520b4d97b7dSHemant Agrawal return 0; 1521b4d97b7dSHemant Agrawal } 1522b4d97b7dSHemant Agrawal 1523b4d97b7dSHemant Agrawal static void 1524b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev, 1525b4d97b7dSHemant Agrawal uint32_t index) 1526b4d97b7dSHemant Agrawal { 1527b4d97b7dSHemant Agrawal int ret; 1528b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 152981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1530b4d97b7dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 15316d13ea8eSOlivier Matz struct rte_ether_addr *macaddr; 1532b4d97b7dSHemant Agrawal 1533b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1534b4d97b7dSHemant Agrawal 1535b4d97b7dSHemant Agrawal macaddr = &data->mac_addrs[index]; 1536b4d97b7dSHemant Agrawal 1537b4d97b7dSHemant Agrawal if (dpni == NULL) { 1538a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1539b4d97b7dSHemant Agrawal return; 1540b4d97b7dSHemant Agrawal } 1541b4d97b7dSHemant Agrawal 1542b4d97b7dSHemant Agrawal ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW, 1543b4d97b7dSHemant Agrawal priv->token, macaddr->addr_bytes); 1544b4d97b7dSHemant Agrawal if (ret) 1545a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1546a10a988aSShreyansh Jain "error: Removing the MAC ADDR failed: err = %d", ret); 1547b4d97b7dSHemant Agrawal } 1548b4d97b7dSHemant Agrawal 1549caccf8b3SOlivier Matz static int 1550b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev, 15516d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1552b4d97b7dSHemant Agrawal { 1553b4d97b7dSHemant Agrawal int ret; 1554b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 155581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1556b4d97b7dSHemant Agrawal 1557b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1558b4d97b7dSHemant Agrawal 1559b4d97b7dSHemant Agrawal if (dpni == NULL) { 1560a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1561caccf8b3SOlivier Matz return -EINVAL; 1562b4d97b7dSHemant Agrawal } 1563b4d97b7dSHemant Agrawal 1564b4d97b7dSHemant Agrawal ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW, 1565b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1566b4d97b7dSHemant Agrawal 1567b4d97b7dSHemant Agrawal if (ret) 1568a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1569a10a988aSShreyansh Jain "error: Setting the MAC ADDR failed %d", ret); 1570caccf8b3SOlivier Matz 1571caccf8b3SOlivier Matz return ret; 1572b4d97b7dSHemant Agrawal } 1573a10a988aSShreyansh Jain 1574b0aa5459SHemant Agrawal static 1575d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev, 1576b0aa5459SHemant Agrawal struct rte_eth_stats *stats) 1577b0aa5459SHemant Agrawal { 1578b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 157981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1580b0aa5459SHemant Agrawal int32_t retcode; 1581b0aa5459SHemant Agrawal uint8_t page0 = 0, page1 = 1, page2 = 2; 1582b0aa5459SHemant Agrawal union dpni_statistics value; 1583e43f2521SShreyansh Jain int i; 1584e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq; 1585b0aa5459SHemant Agrawal 1586b0aa5459SHemant Agrawal memset(&value, 0, sizeof(union dpni_statistics)); 1587b0aa5459SHemant Agrawal 1588b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1589b0aa5459SHemant Agrawal 1590b0aa5459SHemant Agrawal if (!dpni) { 1591a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1592d5b0924bSMatan Azrad return -EINVAL; 1593b0aa5459SHemant Agrawal } 1594b0aa5459SHemant Agrawal 1595b0aa5459SHemant Agrawal if (!stats) { 1596a10a988aSShreyansh Jain DPAA2_PMD_ERR("stats is NULL"); 1597d5b0924bSMatan Azrad return -EINVAL; 1598b0aa5459SHemant Agrawal } 1599b0aa5459SHemant Agrawal 1600b0aa5459SHemant Agrawal /*Get Counters from page_0*/ 1601b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 160216bbc98aSShreyansh Jain page0, 0, &value); 1603b0aa5459SHemant Agrawal if (retcode) 1604b0aa5459SHemant Agrawal goto err; 1605b0aa5459SHemant Agrawal 1606b0aa5459SHemant Agrawal stats->ipackets = value.page_0.ingress_all_frames; 1607b0aa5459SHemant Agrawal stats->ibytes = value.page_0.ingress_all_bytes; 1608b0aa5459SHemant Agrawal 1609b0aa5459SHemant Agrawal /*Get Counters from page_1*/ 1610b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 161116bbc98aSShreyansh Jain page1, 0, &value); 1612b0aa5459SHemant Agrawal if (retcode) 1613b0aa5459SHemant Agrawal goto err; 1614b0aa5459SHemant Agrawal 1615b0aa5459SHemant Agrawal stats->opackets = value.page_1.egress_all_frames; 1616b0aa5459SHemant Agrawal stats->obytes = value.page_1.egress_all_bytes; 1617b0aa5459SHemant Agrawal 1618b0aa5459SHemant Agrawal /*Get Counters from page_2*/ 1619b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 162016bbc98aSShreyansh Jain page2, 0, &value); 1621b0aa5459SHemant Agrawal if (retcode) 1622b0aa5459SHemant Agrawal goto err; 1623b0aa5459SHemant Agrawal 1624b4d97b7dSHemant Agrawal /* Ingress drop frame count due to configured rules */ 1625b4d97b7dSHemant Agrawal stats->ierrors = value.page_2.ingress_filtered_frames; 1626b4d97b7dSHemant Agrawal /* Ingress drop frame count due to error */ 1627b4d97b7dSHemant Agrawal stats->ierrors += value.page_2.ingress_discarded_frames; 1628b4d97b7dSHemant Agrawal 1629b0aa5459SHemant Agrawal stats->oerrors = value.page_2.egress_discarded_frames; 1630b0aa5459SHemant Agrawal stats->imissed = value.page_2.ingress_nobuffer_discards; 1631b0aa5459SHemant Agrawal 1632e43f2521SShreyansh Jain /* Fill in per queue stats */ 1633e43f2521SShreyansh Jain for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) && 1634e43f2521SShreyansh Jain (i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) { 1635e43f2521SShreyansh Jain dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i]; 1636e43f2521SShreyansh Jain dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i]; 1637e43f2521SShreyansh Jain if (dpaa2_rxq) 1638e43f2521SShreyansh Jain stats->q_ipackets[i] = dpaa2_rxq->rx_pkts; 1639e43f2521SShreyansh Jain if (dpaa2_txq) 1640e43f2521SShreyansh Jain stats->q_opackets[i] = dpaa2_txq->tx_pkts; 1641e43f2521SShreyansh Jain 1642e43f2521SShreyansh Jain /* Byte counting is not implemented */ 1643e43f2521SShreyansh Jain stats->q_ibytes[i] = 0; 1644e43f2521SShreyansh Jain stats->q_obytes[i] = 0; 1645e43f2521SShreyansh Jain } 1646e43f2521SShreyansh Jain 1647d5b0924bSMatan Azrad return 0; 1648b0aa5459SHemant Agrawal 1649b0aa5459SHemant Agrawal err: 1650a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 1651d5b0924bSMatan Azrad return retcode; 1652b0aa5459SHemant Agrawal }; 1653b0aa5459SHemant Agrawal 16541d6329b2SHemant Agrawal static int 16551d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 16561d6329b2SHemant Agrawal unsigned int n) 16571d6329b2SHemant Agrawal { 16581d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 165981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 16601d6329b2SHemant Agrawal int32_t retcode; 1661c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 16621d6329b2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings); 16631d6329b2SHemant Agrawal 16641d6329b2SHemant Agrawal if (n < num) 16651d6329b2SHemant Agrawal return num; 16661d6329b2SHemant Agrawal 1667876b2c90SHemant Agrawal if (xstats == NULL) 1668876b2c90SHemant Agrawal return 0; 1669876b2c90SHemant Agrawal 16701d6329b2SHemant Agrawal /* Get Counters from page_0*/ 16711d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16721d6329b2SHemant Agrawal 0, 0, &value[0]); 16731d6329b2SHemant Agrawal if (retcode) 16741d6329b2SHemant Agrawal goto err; 16751d6329b2SHemant Agrawal 16761d6329b2SHemant Agrawal /* Get Counters from page_1*/ 16771d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16781d6329b2SHemant Agrawal 1, 0, &value[1]); 16791d6329b2SHemant Agrawal if (retcode) 16801d6329b2SHemant Agrawal goto err; 16811d6329b2SHemant Agrawal 16821d6329b2SHemant Agrawal /* Get Counters from page_2*/ 16831d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16841d6329b2SHemant Agrawal 2, 0, &value[2]); 16851d6329b2SHemant Agrawal if (retcode) 16861d6329b2SHemant Agrawal goto err; 16871d6329b2SHemant Agrawal 1688c720c5f6SHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 1689c720c5f6SHemant Agrawal if (!priv->cgid_in_use[i]) { 1690c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1691c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, 1692c720c5f6SHemant Agrawal priv->token, 1693c720c5f6SHemant Agrawal 4, 0, &value[4]); 1694c720c5f6SHemant Agrawal if (retcode) 1695c720c5f6SHemant Agrawal goto err; 1696c720c5f6SHemant Agrawal break; 1697c720c5f6SHemant Agrawal } 1698c720c5f6SHemant Agrawal } 1699c720c5f6SHemant Agrawal 17001d6329b2SHemant Agrawal for (i = 0; i < num; i++) { 17011d6329b2SHemant Agrawal xstats[i].id = i; 17021d6329b2SHemant Agrawal xstats[i].value = value[dpaa2_xstats_strings[i].page_id]. 17031d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 17041d6329b2SHemant Agrawal } 17051d6329b2SHemant Agrawal return i; 17061d6329b2SHemant Agrawal err: 1707a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode); 17081d6329b2SHemant Agrawal return retcode; 17091d6329b2SHemant Agrawal } 17101d6329b2SHemant Agrawal 17111d6329b2SHemant Agrawal static int 17121d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 17131d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 1714876b2c90SHemant Agrawal unsigned int limit) 17151d6329b2SHemant Agrawal { 17161d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17171d6329b2SHemant Agrawal 1718876b2c90SHemant Agrawal if (limit < stat_cnt) 1719876b2c90SHemant Agrawal return stat_cnt; 1720876b2c90SHemant Agrawal 17211d6329b2SHemant Agrawal if (xstats_names != NULL) 17221d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 1723f9acaf84SBruce Richardson strlcpy(xstats_names[i].name, 1724f9acaf84SBruce Richardson dpaa2_xstats_strings[i].name, 1725f9acaf84SBruce Richardson sizeof(xstats_names[i].name)); 17261d6329b2SHemant Agrawal 17271d6329b2SHemant Agrawal return stat_cnt; 17281d6329b2SHemant Agrawal } 17291d6329b2SHemant Agrawal 17301d6329b2SHemant Agrawal static int 17311d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 17321d6329b2SHemant Agrawal uint64_t *values, unsigned int n) 17331d6329b2SHemant Agrawal { 17341d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17351d6329b2SHemant Agrawal uint64_t values_copy[stat_cnt]; 17361d6329b2SHemant Agrawal 17371d6329b2SHemant Agrawal if (!ids) { 17381d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 173981c42c84SShreyansh Jain struct fsl_mc_io *dpni = 174081c42c84SShreyansh Jain (struct fsl_mc_io *)dev->process_private; 17411d6329b2SHemant Agrawal int32_t retcode; 1742c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 17431d6329b2SHemant Agrawal 17441d6329b2SHemant Agrawal if (n < stat_cnt) 17451d6329b2SHemant Agrawal return stat_cnt; 17461d6329b2SHemant Agrawal 17471d6329b2SHemant Agrawal if (!values) 17481d6329b2SHemant Agrawal return 0; 17491d6329b2SHemant Agrawal 17501d6329b2SHemant Agrawal /* Get Counters from page_0*/ 17511d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17521d6329b2SHemant Agrawal 0, 0, &value[0]); 17531d6329b2SHemant Agrawal if (retcode) 17541d6329b2SHemant Agrawal return 0; 17551d6329b2SHemant Agrawal 17561d6329b2SHemant Agrawal /* Get Counters from page_1*/ 17571d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17581d6329b2SHemant Agrawal 1, 0, &value[1]); 17591d6329b2SHemant Agrawal if (retcode) 17601d6329b2SHemant Agrawal return 0; 17611d6329b2SHemant Agrawal 17621d6329b2SHemant Agrawal /* Get Counters from page_2*/ 17631d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17641d6329b2SHemant Agrawal 2, 0, &value[2]); 17651d6329b2SHemant Agrawal if (retcode) 17661d6329b2SHemant Agrawal return 0; 17671d6329b2SHemant Agrawal 1768c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1769c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 1770c720c5f6SHemant Agrawal 4, 0, &value[4]); 1771c720c5f6SHemant Agrawal if (retcode) 1772c720c5f6SHemant Agrawal return 0; 1773c720c5f6SHemant Agrawal 17741d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) { 17751d6329b2SHemant Agrawal values[i] = value[dpaa2_xstats_strings[i].page_id]. 17761d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 17771d6329b2SHemant Agrawal } 17781d6329b2SHemant Agrawal return stat_cnt; 17791d6329b2SHemant Agrawal } 17801d6329b2SHemant Agrawal 17811d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 17821d6329b2SHemant Agrawal 17831d6329b2SHemant Agrawal for (i = 0; i < n; i++) { 17841d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1785a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 17861d6329b2SHemant Agrawal return -1; 17871d6329b2SHemant Agrawal } 17881d6329b2SHemant Agrawal values[i] = values_copy[ids[i]]; 17891d6329b2SHemant Agrawal } 17901d6329b2SHemant Agrawal return n; 17911d6329b2SHemant Agrawal } 17921d6329b2SHemant Agrawal 17931d6329b2SHemant Agrawal static int 17941d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id( 17951d6329b2SHemant Agrawal struct rte_eth_dev *dev, 17961d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 17971d6329b2SHemant Agrawal const uint64_t *ids, 17981d6329b2SHemant Agrawal unsigned int limit) 17991d6329b2SHemant Agrawal { 18001d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 18011d6329b2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 18021d6329b2SHemant Agrawal 18031d6329b2SHemant Agrawal if (!ids) 18041d6329b2SHemant Agrawal return dpaa2_xstats_get_names(dev, xstats_names, limit); 18051d6329b2SHemant Agrawal 18061d6329b2SHemant Agrawal dpaa2_xstats_get_names(dev, xstats_names_copy, limit); 18071d6329b2SHemant Agrawal 18081d6329b2SHemant Agrawal for (i = 0; i < limit; i++) { 18091d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1810a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 18111d6329b2SHemant Agrawal return -1; 18121d6329b2SHemant Agrawal } 18131d6329b2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 18141d6329b2SHemant Agrawal } 18151d6329b2SHemant Agrawal return limit; 18161d6329b2SHemant Agrawal } 18171d6329b2SHemant Agrawal 18189970a9adSIgor Romanov static int 18191d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev) 1820b0aa5459SHemant Agrawal { 1821b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 182281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 18239970a9adSIgor Romanov int retcode; 1824e43f2521SShreyansh Jain int i; 1825e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_q; 1826b0aa5459SHemant Agrawal 1827b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1828b0aa5459SHemant Agrawal 1829b0aa5459SHemant Agrawal if (dpni == NULL) { 1830a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 18319970a9adSIgor Romanov return -EINVAL; 1832b0aa5459SHemant Agrawal } 1833b0aa5459SHemant Agrawal 1834b0aa5459SHemant Agrawal retcode = dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token); 1835b0aa5459SHemant Agrawal if (retcode) 1836b0aa5459SHemant Agrawal goto error; 1837b0aa5459SHemant Agrawal 1838e43f2521SShreyansh Jain /* Reset the per queue stats in dpaa2_queue structure */ 1839e43f2521SShreyansh Jain for (i = 0; i < priv->nb_rx_queues; i++) { 1840e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 1841e43f2521SShreyansh Jain if (dpaa2_q) 1842e43f2521SShreyansh Jain dpaa2_q->rx_pkts = 0; 1843e43f2521SShreyansh Jain } 1844e43f2521SShreyansh Jain 1845e43f2521SShreyansh Jain for (i = 0; i < priv->nb_tx_queues; i++) { 1846e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 1847e43f2521SShreyansh Jain if (dpaa2_q) 1848e43f2521SShreyansh Jain dpaa2_q->tx_pkts = 0; 1849e43f2521SShreyansh Jain } 1850e43f2521SShreyansh Jain 18519970a9adSIgor Romanov return 0; 1852b0aa5459SHemant Agrawal 1853b0aa5459SHemant Agrawal error: 1854a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 18559970a9adSIgor Romanov return retcode; 1856b0aa5459SHemant Agrawal }; 1857b0aa5459SHemant Agrawal 1858c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */ 1859c56c86ffSHemant Agrawal static int 1860c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev, 1861eadcfd95SRohit Raj int wait_to_complete) 1862c56c86ffSHemant Agrawal { 1863c56c86ffSHemant Agrawal int ret; 1864c56c86ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 186581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 18667e2eb5f0SStephen Hemminger struct rte_eth_link link; 1867c56c86ffSHemant Agrawal struct dpni_link_state state = {0}; 1868eadcfd95SRohit Raj uint8_t count; 1869c56c86ffSHemant Agrawal 1870c56c86ffSHemant Agrawal if (dpni == NULL) { 1871a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1872c56c86ffSHemant Agrawal return 0; 1873c56c86ffSHemant Agrawal } 1874c56c86ffSHemant Agrawal 1875eadcfd95SRohit Raj for (count = 0; count <= MAX_REPEAT_TIME; count++) { 1876eadcfd95SRohit Raj ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, 1877eadcfd95SRohit Raj &state); 1878c56c86ffSHemant Agrawal if (ret < 0) { 187944e87c27SShreyansh Jain DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret); 1880c56c86ffSHemant Agrawal return -1; 1881c56c86ffSHemant Agrawal } 1882eadcfd95SRohit Raj if (state.up == ETH_LINK_DOWN && 1883eadcfd95SRohit Raj wait_to_complete) 1884eadcfd95SRohit Raj rte_delay_ms(CHECK_INTERVAL); 1885eadcfd95SRohit Raj else 1886eadcfd95SRohit Raj break; 1887eadcfd95SRohit Raj } 1888c56c86ffSHemant Agrawal 1889c56c86ffSHemant Agrawal memset(&link, 0, sizeof(struct rte_eth_link)); 1890c56c86ffSHemant Agrawal link.link_status = state.up; 1891c56c86ffSHemant Agrawal link.link_speed = state.rate; 1892c56c86ffSHemant Agrawal 1893c56c86ffSHemant Agrawal if (state.options & DPNI_LINK_OPT_HALF_DUPLEX) 1894c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_HALF_DUPLEX; 1895c56c86ffSHemant Agrawal else 1896c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_FULL_DUPLEX; 1897c56c86ffSHemant Agrawal 18987e2eb5f0SStephen Hemminger ret = rte_eth_linkstatus_set(dev, &link); 18997e2eb5f0SStephen Hemminger if (ret == -1) 1900a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("No change in status"); 1901c56c86ffSHemant Agrawal else 1902a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 19037e2eb5f0SStephen Hemminger link.link_status ? "Up" : "Down"); 19047e2eb5f0SStephen Hemminger 19057e2eb5f0SStephen Hemminger return ret; 1906c56c86ffSHemant Agrawal } 1907c56c86ffSHemant Agrawal 1908a1f3a12cSHemant Agrawal /** 1909a1f3a12cSHemant Agrawal * Toggle the DPNI to enable, if not already enabled. 1910a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1911a1f3a12cSHemant Agrawal */ 1912a1f3a12cSHemant Agrawal static int 1913a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev) 1914a1f3a12cSHemant Agrawal { 1915a1f3a12cSHemant Agrawal int ret = -EINVAL; 1916a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1917a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1918a1f3a12cSHemant Agrawal int en = 0; 1919aa8c595aSHemant Agrawal struct dpni_link_state state = {0}; 1920a1f3a12cSHemant Agrawal 1921a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 192281c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1923a1f3a12cSHemant Agrawal 1924a1f3a12cSHemant Agrawal if (dpni == NULL) { 1925a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1926a1f3a12cSHemant Agrawal return ret; 1927a1f3a12cSHemant Agrawal } 1928a1f3a12cSHemant Agrawal 1929a1f3a12cSHemant Agrawal /* Check if DPNI is currently enabled */ 1930a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en); 1931a1f3a12cSHemant Agrawal if (ret) { 1932a1f3a12cSHemant Agrawal /* Unable to obtain dpni status; Not continuing */ 1933a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1934a1f3a12cSHemant Agrawal return -EINVAL; 1935a1f3a12cSHemant Agrawal } 1936a1f3a12cSHemant Agrawal 1937a1f3a12cSHemant Agrawal /* Enable link if not already enabled */ 1938a1f3a12cSHemant Agrawal if (!en) { 1939a1f3a12cSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 1940a1f3a12cSHemant Agrawal if (ret) { 1941a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1942a1f3a12cSHemant Agrawal return -EINVAL; 1943a1f3a12cSHemant Agrawal } 1944a1f3a12cSHemant Agrawal } 1945aa8c595aSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1946aa8c595aSHemant Agrawal if (ret < 0) { 194744e87c27SShreyansh Jain DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret); 1948aa8c595aSHemant Agrawal return -1; 1949aa8c595aSHemant Agrawal } 1950aa8c595aSHemant Agrawal 1951a1f3a12cSHemant Agrawal /* changing tx burst function to start enqueues */ 1952a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dpaa2_dev_tx; 1953aa8c595aSHemant Agrawal dev->data->dev_link.link_status = state.up; 19547e6ecac2SRohit Raj dev->data->dev_link.link_speed = state.rate; 1955a1f3a12cSHemant Agrawal 1956aa8c595aSHemant Agrawal if (state.up) 1957a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id); 1958aa8c595aSHemant Agrawal else 1959a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id); 1960a1f3a12cSHemant Agrawal return ret; 1961a1f3a12cSHemant Agrawal } 1962a1f3a12cSHemant Agrawal 1963a1f3a12cSHemant Agrawal /** 1964a1f3a12cSHemant Agrawal * Toggle the DPNI to disable, if not already disabled. 1965a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1966a1f3a12cSHemant Agrawal */ 1967a1f3a12cSHemant Agrawal static int 1968a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev) 1969a1f3a12cSHemant Agrawal { 1970a1f3a12cSHemant Agrawal int ret = -EINVAL; 1971a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1972a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1973a1f3a12cSHemant Agrawal int dpni_enabled = 0; 1974a1f3a12cSHemant Agrawal int retries = 10; 1975a1f3a12cSHemant Agrawal 1976a1f3a12cSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1977a1f3a12cSHemant Agrawal 1978a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 197981c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1980a1f3a12cSHemant Agrawal 1981a1f3a12cSHemant Agrawal if (dpni == NULL) { 1982a10a988aSShreyansh Jain DPAA2_PMD_ERR("Device has not yet been configured"); 1983a1f3a12cSHemant Agrawal return ret; 1984a1f3a12cSHemant Agrawal } 1985a1f3a12cSHemant Agrawal 1986a1f3a12cSHemant Agrawal /*changing tx burst function to avoid any more enqueues */ 1987a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dummy_dev_tx; 1988a1f3a12cSHemant Agrawal 1989a1f3a12cSHemant Agrawal /* Loop while dpni_disable() attempts to drain the egress FQs 1990a1f3a12cSHemant Agrawal * and confirm them back to us. 1991a1f3a12cSHemant Agrawal */ 1992a1f3a12cSHemant Agrawal do { 1993a1f3a12cSHemant Agrawal ret = dpni_disable(dpni, 0, priv->token); 1994a1f3a12cSHemant Agrawal if (ret) { 1995a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni disable failed (%d)", ret); 1996a1f3a12cSHemant Agrawal return ret; 1997a1f3a12cSHemant Agrawal } 1998a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled); 1999a1f3a12cSHemant Agrawal if (ret) { 2000a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni enable check failed (%d)", ret); 2001a1f3a12cSHemant Agrawal return ret; 2002a1f3a12cSHemant Agrawal } 2003a1f3a12cSHemant Agrawal if (dpni_enabled) 2004a1f3a12cSHemant Agrawal /* Allow the MC some slack */ 2005a1f3a12cSHemant Agrawal rte_delay_us(100 * 1000); 2006a1f3a12cSHemant Agrawal } while (dpni_enabled && --retries); 2007a1f3a12cSHemant Agrawal 2008a1f3a12cSHemant Agrawal if (!retries) { 2009a10a988aSShreyansh Jain DPAA2_PMD_WARN("Retry count exceeded disabling dpni"); 2010a1f3a12cSHemant Agrawal /* todo- we may have to manually cleanup queues. 2011a1f3a12cSHemant Agrawal */ 2012a1f3a12cSHemant Agrawal } else { 2013a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link DOWN successful", 2014a1f3a12cSHemant Agrawal dev->data->port_id); 2015a1f3a12cSHemant Agrawal } 2016a1f3a12cSHemant Agrawal 2017a1f3a12cSHemant Agrawal dev->data->dev_link.link_status = 0; 2018a1f3a12cSHemant Agrawal 2019a1f3a12cSHemant Agrawal return ret; 2020a1f3a12cSHemant Agrawal } 2021a1f3a12cSHemant Agrawal 2022977d0006SHemant Agrawal static int 2023977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 2024977d0006SHemant Agrawal { 2025977d0006SHemant Agrawal int ret = -EINVAL; 2026977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 2027977d0006SHemant Agrawal struct fsl_mc_io *dpni; 2028977d0006SHemant Agrawal struct dpni_link_state state = {0}; 2029977d0006SHemant Agrawal 2030977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2031977d0006SHemant Agrawal 2032977d0006SHemant Agrawal priv = dev->data->dev_private; 203381c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 2034977d0006SHemant Agrawal 2035977d0006SHemant Agrawal if (dpni == NULL || fc_conf == NULL) { 2036a10a988aSShreyansh Jain DPAA2_PMD_ERR("device not configured"); 2037977d0006SHemant Agrawal return ret; 2038977d0006SHemant Agrawal } 2039977d0006SHemant Agrawal 2040977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 2041977d0006SHemant Agrawal if (ret) { 2042a10a988aSShreyansh Jain DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret); 2043977d0006SHemant Agrawal return ret; 2044977d0006SHemant Agrawal } 2045977d0006SHemant Agrawal 2046977d0006SHemant Agrawal memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf)); 2047977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_PAUSE) { 2048977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE set 2049977d0006SHemant Agrawal * if ASYM_PAUSE not set, 2050977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 2051977d0006SHemant Agrawal * TX side flow control (send Pause frame) 2052977d0006SHemant Agrawal * if ASYM_PAUSE set, 2053977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 2054977d0006SHemant Agrawal * No TX side flow control (send Pause frame disabled) 2055977d0006SHemant Agrawal */ 2056977d0006SHemant Agrawal if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE)) 2057977d0006SHemant Agrawal fc_conf->mode = RTE_FC_FULL; 2058977d0006SHemant Agrawal else 2059977d0006SHemant Agrawal fc_conf->mode = RTE_FC_RX_PAUSE; 2060977d0006SHemant Agrawal } else { 2061977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE not set 2062977d0006SHemant Agrawal * if ASYM_PAUSE set, 2063977d0006SHemant Agrawal * TX side flow control (send Pause frame) 2064977d0006SHemant Agrawal * No RX side flow control (No action on pause frame rx) 2065977d0006SHemant Agrawal * if ASYM_PAUSE not set, 2066977d0006SHemant Agrawal * Flow control disabled 2067977d0006SHemant Agrawal */ 2068977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_ASYM_PAUSE) 2069977d0006SHemant Agrawal fc_conf->mode = RTE_FC_TX_PAUSE; 2070977d0006SHemant Agrawal else 2071977d0006SHemant Agrawal fc_conf->mode = RTE_FC_NONE; 2072977d0006SHemant Agrawal } 2073977d0006SHemant Agrawal 2074977d0006SHemant Agrawal return ret; 2075977d0006SHemant Agrawal } 2076977d0006SHemant Agrawal 2077977d0006SHemant Agrawal static int 2078977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 2079977d0006SHemant Agrawal { 2080977d0006SHemant Agrawal int ret = -EINVAL; 2081977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 2082977d0006SHemant Agrawal struct fsl_mc_io *dpni; 2083977d0006SHemant Agrawal struct dpni_link_state state = {0}; 2084977d0006SHemant Agrawal struct dpni_link_cfg cfg = {0}; 2085977d0006SHemant Agrawal 2086977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2087977d0006SHemant Agrawal 2088977d0006SHemant Agrawal priv = dev->data->dev_private; 208981c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 2090977d0006SHemant Agrawal 2091977d0006SHemant Agrawal if (dpni == NULL) { 2092a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 2093977d0006SHemant Agrawal return ret; 2094977d0006SHemant Agrawal } 2095977d0006SHemant Agrawal 2096977d0006SHemant Agrawal /* It is necessary to obtain the current state before setting fc_conf 2097977d0006SHemant Agrawal * as MC would return error in case rate, autoneg or duplex values are 2098977d0006SHemant Agrawal * different. 2099977d0006SHemant Agrawal */ 2100977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 2101977d0006SHemant Agrawal if (ret) { 2102a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret); 2103977d0006SHemant Agrawal return -1; 2104977d0006SHemant Agrawal } 2105977d0006SHemant Agrawal 2106977d0006SHemant Agrawal /* Disable link before setting configuration */ 2107977d0006SHemant Agrawal dpaa2_dev_set_link_down(dev); 2108977d0006SHemant Agrawal 2109977d0006SHemant Agrawal /* Based on fc_conf, update cfg */ 2110977d0006SHemant Agrawal cfg.rate = state.rate; 2111977d0006SHemant Agrawal cfg.options = state.options; 2112977d0006SHemant Agrawal 2113977d0006SHemant Agrawal /* update cfg with fc_conf */ 2114977d0006SHemant Agrawal switch (fc_conf->mode) { 2115977d0006SHemant Agrawal case RTE_FC_FULL: 2116977d0006SHemant Agrawal /* Full flow control; 2117977d0006SHemant Agrawal * OPT_PAUSE set, ASYM_PAUSE not set 2118977d0006SHemant Agrawal */ 2119977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2120977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2121f090a4c3SHemant Agrawal break; 2122977d0006SHemant Agrawal case RTE_FC_TX_PAUSE: 2123977d0006SHemant Agrawal /* Enable RX flow control 2124977d0006SHemant Agrawal * OPT_PAUSE not set; 2125977d0006SHemant Agrawal * ASYM_PAUSE set; 2126977d0006SHemant Agrawal */ 2127977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2128977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2129977d0006SHemant Agrawal break; 2130977d0006SHemant Agrawal case RTE_FC_RX_PAUSE: 2131977d0006SHemant Agrawal /* Enable TX Flow control 2132977d0006SHemant Agrawal * OPT_PAUSE set 2133977d0006SHemant Agrawal * ASYM_PAUSE set 2134977d0006SHemant Agrawal */ 2135977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2136977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2137977d0006SHemant Agrawal break; 2138977d0006SHemant Agrawal case RTE_FC_NONE: 2139977d0006SHemant Agrawal /* Disable Flow control 2140977d0006SHemant Agrawal * OPT_PAUSE not set 2141977d0006SHemant Agrawal * ASYM_PAUSE not set 2142977d0006SHemant Agrawal */ 2143977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2144977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2145977d0006SHemant Agrawal break; 2146977d0006SHemant Agrawal default: 2147a10a988aSShreyansh Jain DPAA2_PMD_ERR("Incorrect Flow control flag (%d)", 2148977d0006SHemant Agrawal fc_conf->mode); 2149977d0006SHemant Agrawal return -1; 2150977d0006SHemant Agrawal } 2151977d0006SHemant Agrawal 2152977d0006SHemant Agrawal ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg); 2153977d0006SHemant Agrawal if (ret) 2154a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)", 2155977d0006SHemant Agrawal ret); 2156977d0006SHemant Agrawal 2157977d0006SHemant Agrawal /* Enable link */ 2158977d0006SHemant Agrawal dpaa2_dev_set_link_up(dev); 2159977d0006SHemant Agrawal 2160977d0006SHemant Agrawal return ret; 2161977d0006SHemant Agrawal } 2162977d0006SHemant Agrawal 216363d5c3b0SHemant Agrawal static int 216463d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev, 216563d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 216663d5c3b0SHemant Agrawal { 216763d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 2168271f5aeeSJun Yang struct dpaa2_dev_priv *priv = data->dev_private; 216963d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 2170271f5aeeSJun Yang int ret, tc_index; 217163d5c3b0SHemant Agrawal 217263d5c3b0SHemant Agrawal PMD_INIT_FUNC_TRACE(); 217363d5c3b0SHemant Agrawal 217463d5c3b0SHemant Agrawal if (rss_conf->rss_hf) { 2175271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2176271f5aeeSJun Yang ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf, 2177271f5aeeSJun Yang tc_index); 217863d5c3b0SHemant Agrawal if (ret) { 2179271f5aeeSJun Yang DPAA2_PMD_ERR("Unable to set flow dist on tc%d", 2180271f5aeeSJun Yang tc_index); 218163d5c3b0SHemant Agrawal return ret; 218263d5c3b0SHemant Agrawal } 2183271f5aeeSJun Yang } 218463d5c3b0SHemant Agrawal } else { 2185271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2186271f5aeeSJun Yang ret = dpaa2_remove_flow_dist(dev, tc_index); 218763d5c3b0SHemant Agrawal if (ret) { 2188271f5aeeSJun Yang DPAA2_PMD_ERR( 2189271f5aeeSJun Yang "Unable to remove flow dist on tc%d", 2190271f5aeeSJun Yang tc_index); 219163d5c3b0SHemant Agrawal return ret; 219263d5c3b0SHemant Agrawal } 219363d5c3b0SHemant Agrawal } 2194271f5aeeSJun Yang } 219563d5c3b0SHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 219663d5c3b0SHemant Agrawal return 0; 219763d5c3b0SHemant Agrawal } 219863d5c3b0SHemant Agrawal 219963d5c3b0SHemant Agrawal static int 220063d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 220163d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 220263d5c3b0SHemant Agrawal { 220363d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 220463d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 220563d5c3b0SHemant Agrawal 220663d5c3b0SHemant Agrawal /* dpaa2 does not support rss_key, so length should be 0*/ 220763d5c3b0SHemant Agrawal rss_conf->rss_key_len = 0; 220863d5c3b0SHemant Agrawal rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 220963d5c3b0SHemant Agrawal return 0; 221063d5c3b0SHemant Agrawal } 221163d5c3b0SHemant Agrawal 2212b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev, 2213b677d4c6SNipun Gupta int eth_rx_queue_id, 22143835cc22SNipun Gupta struct dpaa2_dpcon_dev *dpcon, 2215b677d4c6SNipun Gupta const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 2216b677d4c6SNipun Gupta { 2217b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 221881c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2219b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2220b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2221b677d4c6SNipun Gupta struct dpni_queue cfg; 22223835cc22SNipun Gupta uint8_t options, priority; 2223b677d4c6SNipun Gupta int ret; 2224b677d4c6SNipun Gupta 2225b677d4c6SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL) 2226b677d4c6SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_parallel_event; 22272d378863SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) 22282d378863SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_atomic_event; 222916c4a3c4SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED) 223016c4a3c4SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_ordered_event; 2231b677d4c6SNipun Gupta else 2232b677d4c6SNipun Gupta return -EINVAL; 2233b677d4c6SNipun Gupta 22343835cc22SNipun Gupta priority = (RTE_EVENT_DEV_PRIORITY_LOWEST / queue_conf->ev.priority) * 22353835cc22SNipun Gupta (dpcon->num_priorities - 1); 22363835cc22SNipun Gupta 2237b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2238b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2239b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_DPCON; 22403835cc22SNipun Gupta cfg.destination.id = dpcon->dpcon_id; 22413835cc22SNipun Gupta cfg.destination.priority = priority; 2242b677d4c6SNipun Gupta 22432d378863SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 22442d378863SNipun Gupta options |= DPNI_QUEUE_OPT_HOLD_ACTIVE; 22452d378863SNipun Gupta cfg.destination.hold_active = 1; 22462d378863SNipun Gupta } 22472d378863SNipun Gupta 224816c4a3c4SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED && 224916c4a3c4SNipun Gupta !eth_priv->en_ordered) { 225016c4a3c4SNipun Gupta struct opr_cfg ocfg; 225116c4a3c4SNipun Gupta 225216c4a3c4SNipun Gupta /* Restoration window size = 256 frames */ 225316c4a3c4SNipun Gupta ocfg.oprrws = 3; 225416c4a3c4SNipun Gupta /* Restoration window size = 512 frames for LX2 */ 225516c4a3c4SNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) 225616c4a3c4SNipun Gupta ocfg.oprrws = 4; 225716c4a3c4SNipun Gupta /* Auto advance NESN window enabled */ 225816c4a3c4SNipun Gupta ocfg.oa = 1; 225916c4a3c4SNipun Gupta /* Late arrival window size disabled */ 226016c4a3c4SNipun Gupta ocfg.olws = 0; 226116c4a3c4SNipun Gupta /* ORL resource exhaustaion advance NESN disabled */ 226216c4a3c4SNipun Gupta ocfg.oeane = 0; 226316c4a3c4SNipun Gupta /* Loose ordering enabled */ 226416c4a3c4SNipun Gupta ocfg.oloe = 1; 226516c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 1; 226616c4a3c4SNipun Gupta /* Strict ordering enabled if explicitly set */ 226716c4a3c4SNipun Gupta if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) { 226816c4a3c4SNipun Gupta ocfg.oloe = 0; 226916c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 0; 227016c4a3c4SNipun Gupta } 227116c4a3c4SNipun Gupta 227216c4a3c4SNipun Gupta ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token, 227316c4a3c4SNipun Gupta dpaa2_ethq->tc_index, flow_id, 227416c4a3c4SNipun Gupta OPR_OPT_CREATE, &ocfg); 227516c4a3c4SNipun Gupta if (ret) { 227616c4a3c4SNipun Gupta DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret); 227716c4a3c4SNipun Gupta return ret; 227816c4a3c4SNipun Gupta } 227916c4a3c4SNipun Gupta 228016c4a3c4SNipun Gupta eth_priv->en_ordered = 1; 228116c4a3c4SNipun Gupta } 228216c4a3c4SNipun Gupta 2283b677d4c6SNipun Gupta options |= DPNI_QUEUE_OPT_USER_CTX; 22845ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_ethq); 2285b677d4c6SNipun Gupta 2286b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2287b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2288b677d4c6SNipun Gupta if (ret) { 2289a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2290b677d4c6SNipun Gupta return ret; 2291b677d4c6SNipun Gupta } 2292b677d4c6SNipun Gupta 2293b677d4c6SNipun Gupta memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event)); 2294b677d4c6SNipun Gupta 2295b677d4c6SNipun Gupta return 0; 2296b677d4c6SNipun Gupta } 2297b677d4c6SNipun Gupta 2298b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev, 2299b677d4c6SNipun Gupta int eth_rx_queue_id) 2300b677d4c6SNipun Gupta { 2301b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 230281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2303b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2304b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2305b677d4c6SNipun Gupta struct dpni_queue cfg; 2306b677d4c6SNipun Gupta uint8_t options; 2307b677d4c6SNipun Gupta int ret; 2308b677d4c6SNipun Gupta 2309b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2310b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2311b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_NONE; 2312b677d4c6SNipun Gupta 2313b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2314b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2315b677d4c6SNipun Gupta if (ret) 2316a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2317b677d4c6SNipun Gupta 2318b677d4c6SNipun Gupta return ret; 2319b677d4c6SNipun Gupta } 2320b677d4c6SNipun Gupta 2321fe2b986aSSunil Kumar Kori static int 2322*fb7ad441SThomas Monjalon dpaa2_dev_flow_ops_get(struct rte_eth_dev *dev, 2323*fb7ad441SThomas Monjalon const struct rte_flow_ops **ops) 2324fe2b986aSSunil Kumar Kori { 2325fe2b986aSSunil Kumar Kori if (!dev) 2326fe2b986aSSunil Kumar Kori return -ENODEV; 2327fe2b986aSSunil Kumar Kori 2328*fb7ad441SThomas Monjalon *ops = &dpaa2_flow_ops; 2329*fb7ad441SThomas Monjalon return 0; 2330fe2b986aSSunil Kumar Kori } 2331fe2b986aSSunil Kumar Kori 2332de1d70f0SHemant Agrawal static void 2333de1d70f0SHemant Agrawal dpaa2_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 2334de1d70f0SHemant Agrawal struct rte_eth_rxq_info *qinfo) 2335de1d70f0SHemant Agrawal { 2336de1d70f0SHemant Agrawal struct dpaa2_queue *rxq; 2337731fa400SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2338731fa400SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2339731fa400SHemant Agrawal uint16_t max_frame_length; 2340de1d70f0SHemant Agrawal 2341de1d70f0SHemant Agrawal rxq = (struct dpaa2_queue *)dev->data->rx_queues[queue_id]; 2342de1d70f0SHemant Agrawal 2343de1d70f0SHemant Agrawal qinfo->mp = rxq->mb_pool; 2344de1d70f0SHemant Agrawal qinfo->scattered_rx = dev->data->scattered_rx; 2345de1d70f0SHemant Agrawal qinfo->nb_desc = rxq->nb_desc; 2346731fa400SHemant Agrawal if (dpni_get_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 2347731fa400SHemant Agrawal &max_frame_length) == 0) 2348731fa400SHemant Agrawal qinfo->rx_buf_size = max_frame_length; 2349de1d70f0SHemant Agrawal 2350de1d70f0SHemant Agrawal qinfo->conf.rx_free_thresh = 1; 2351de1d70f0SHemant Agrawal qinfo->conf.rx_drop_en = 1; 2352de1d70f0SHemant Agrawal qinfo->conf.rx_deferred_start = 0; 2353de1d70f0SHemant Agrawal qinfo->conf.offloads = rxq->offloads; 2354de1d70f0SHemant Agrawal } 2355de1d70f0SHemant Agrawal 2356de1d70f0SHemant Agrawal static void 2357de1d70f0SHemant Agrawal dpaa2_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 2358de1d70f0SHemant Agrawal struct rte_eth_txq_info *qinfo) 2359de1d70f0SHemant Agrawal { 2360de1d70f0SHemant Agrawal struct dpaa2_queue *txq; 2361de1d70f0SHemant Agrawal 2362de1d70f0SHemant Agrawal txq = dev->data->tx_queues[queue_id]; 2363de1d70f0SHemant Agrawal 2364de1d70f0SHemant Agrawal qinfo->nb_desc = txq->nb_desc; 2365de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.pthresh = 0; 2366de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.hthresh = 0; 2367de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.wthresh = 0; 2368de1d70f0SHemant Agrawal 2369de1d70f0SHemant Agrawal qinfo->conf.tx_free_thresh = 0; 2370de1d70f0SHemant Agrawal qinfo->conf.tx_rs_thresh = 0; 2371de1d70f0SHemant Agrawal qinfo->conf.offloads = txq->offloads; 2372de1d70f0SHemant Agrawal qinfo->conf.tx_deferred_start = 0; 2373de1d70f0SHemant Agrawal } 2374de1d70f0SHemant Agrawal 2375ac624068SGagandeep Singh static int 2376ac624068SGagandeep Singh dpaa2_tm_ops_get(struct rte_eth_dev *dev __rte_unused, void *ops) 2377ac624068SGagandeep Singh { 2378ac624068SGagandeep Singh *(const void **)ops = &dpaa2_tm_ops; 2379ac624068SGagandeep Singh 2380ac624068SGagandeep Singh return 0; 2381ac624068SGagandeep Singh } 2382ac624068SGagandeep Singh 23833e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = { 23843e5a335dSHemant Agrawal .dev_configure = dpaa2_eth_dev_configure, 23853e5a335dSHemant Agrawal .dev_start = dpaa2_dev_start, 23863e5a335dSHemant Agrawal .dev_stop = dpaa2_dev_stop, 23873e5a335dSHemant Agrawal .dev_close = dpaa2_dev_close, 2388c0e5c69aSHemant Agrawal .promiscuous_enable = dpaa2_dev_promiscuous_enable, 2389c0e5c69aSHemant Agrawal .promiscuous_disable = dpaa2_dev_promiscuous_disable, 23905d5aeeedSHemant Agrawal .allmulticast_enable = dpaa2_dev_allmulticast_enable, 23915d5aeeedSHemant Agrawal .allmulticast_disable = dpaa2_dev_allmulticast_disable, 2392a1f3a12cSHemant Agrawal .dev_set_link_up = dpaa2_dev_set_link_up, 2393a1f3a12cSHemant Agrawal .dev_set_link_down = dpaa2_dev_set_link_down, 2394c56c86ffSHemant Agrawal .link_update = dpaa2_dev_link_update, 2395b0aa5459SHemant Agrawal .stats_get = dpaa2_dev_stats_get, 23961d6329b2SHemant Agrawal .xstats_get = dpaa2_dev_xstats_get, 23971d6329b2SHemant Agrawal .xstats_get_by_id = dpaa2_xstats_get_by_id, 23981d6329b2SHemant Agrawal .xstats_get_names_by_id = dpaa2_xstats_get_names_by_id, 23991d6329b2SHemant Agrawal .xstats_get_names = dpaa2_xstats_get_names, 2400b0aa5459SHemant Agrawal .stats_reset = dpaa2_dev_stats_reset, 24011d6329b2SHemant Agrawal .xstats_reset = dpaa2_dev_stats_reset, 2402748eccb9SHemant Agrawal .fw_version_get = dpaa2_fw_version_get, 24033e5a335dSHemant Agrawal .dev_infos_get = dpaa2_dev_info_get, 2404a5fc38d4SHemant Agrawal .dev_supported_ptypes_get = dpaa2_supported_ptypes_get, 2405e31d4d21SHemant Agrawal .mtu_set = dpaa2_dev_mtu_set, 24063ce294f2SHemant Agrawal .vlan_filter_set = dpaa2_vlan_filter_set, 24073ce294f2SHemant Agrawal .vlan_offload_set = dpaa2_vlan_offload_set, 2408e59b75ffSHemant Agrawal .vlan_tpid_set = dpaa2_vlan_tpid_set, 24093e5a335dSHemant Agrawal .rx_queue_setup = dpaa2_dev_rx_queue_setup, 24103e5a335dSHemant Agrawal .rx_queue_release = dpaa2_dev_rx_queue_release, 24113e5a335dSHemant Agrawal .tx_queue_setup = dpaa2_dev_tx_queue_setup, 24123e5a335dSHemant Agrawal .tx_queue_release = dpaa2_dev_tx_queue_release, 2413ddbc2b66SApeksha Gupta .rx_burst_mode_get = dpaa2_dev_rx_burst_mode_get, 2414ddbc2b66SApeksha Gupta .tx_burst_mode_get = dpaa2_dev_tx_burst_mode_get, 2415977d0006SHemant Agrawal .flow_ctrl_get = dpaa2_flow_ctrl_get, 2416977d0006SHemant Agrawal .flow_ctrl_set = dpaa2_flow_ctrl_set, 2417b4d97b7dSHemant Agrawal .mac_addr_add = dpaa2_dev_add_mac_addr, 2418b4d97b7dSHemant Agrawal .mac_addr_remove = dpaa2_dev_remove_mac_addr, 2419b4d97b7dSHemant Agrawal .mac_addr_set = dpaa2_dev_set_mac_addr, 242063d5c3b0SHemant Agrawal .rss_hash_update = dpaa2_dev_rss_hash_update, 242163d5c3b0SHemant Agrawal .rss_hash_conf_get = dpaa2_dev_rss_hash_conf_get, 2422*fb7ad441SThomas Monjalon .flow_ops_get = dpaa2_dev_flow_ops_get, 2423de1d70f0SHemant Agrawal .rxq_info_get = dpaa2_rxq_info_get, 2424de1d70f0SHemant Agrawal .txq_info_get = dpaa2_txq_info_get, 2425ac624068SGagandeep Singh .tm_ops_get = dpaa2_tm_ops_get, 2426bc767866SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 2427bc767866SPriyanka Jain .timesync_enable = dpaa2_timesync_enable, 2428bc767866SPriyanka Jain .timesync_disable = dpaa2_timesync_disable, 2429bc767866SPriyanka Jain .timesync_read_time = dpaa2_timesync_read_time, 2430bc767866SPriyanka Jain .timesync_write_time = dpaa2_timesync_write_time, 2431bc767866SPriyanka Jain .timesync_adjust_time = dpaa2_timesync_adjust_time, 2432bc767866SPriyanka Jain .timesync_read_rx_timestamp = dpaa2_timesync_read_rx_timestamp, 2433bc767866SPriyanka Jain .timesync_read_tx_timestamp = dpaa2_timesync_read_tx_timestamp, 2434bc767866SPriyanka Jain #endif 24353e5a335dSHemant Agrawal }; 24363e5a335dSHemant Agrawal 2437c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or 2438c3e0a706SShreyansh Jain * one set by higher layers like MC (restool) etc. 2439c3e0a706SShreyansh Jain * Returns the table of MAC entries (multiple entries) 2440c3e0a706SShreyansh Jain */ 2441c3e0a706SShreyansh Jain static int 2442c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv, 24436d13ea8eSOlivier Matz struct rte_ether_addr *mac_entry) 2444c3e0a706SShreyansh Jain { 2445c3e0a706SShreyansh Jain int ret; 24466d13ea8eSOlivier Matz struct rte_ether_addr phy_mac, prime_mac; 244741c24ea2SShreyansh Jain 24486d13ea8eSOlivier Matz memset(&phy_mac, 0, sizeof(struct rte_ether_addr)); 24496d13ea8eSOlivier Matz memset(&prime_mac, 0, sizeof(struct rte_ether_addr)); 2450c3e0a706SShreyansh Jain 2451c3e0a706SShreyansh Jain /* Get the physical device MAC address */ 2452c3e0a706SShreyansh Jain ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2453c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2454c3e0a706SShreyansh Jain if (ret) { 2455c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret); 2456c3e0a706SShreyansh Jain goto cleanup; 2457c3e0a706SShreyansh Jain } 2458c3e0a706SShreyansh Jain 2459c3e0a706SShreyansh Jain ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2460c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2461c3e0a706SShreyansh Jain if (ret) { 2462c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret); 2463c3e0a706SShreyansh Jain goto cleanup; 2464c3e0a706SShreyansh Jain } 2465c3e0a706SShreyansh Jain 2466c3e0a706SShreyansh Jain /* Now that both MAC have been obtained, do: 2467c3e0a706SShreyansh Jain * if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy 2468c3e0a706SShreyansh Jain * and return phy 2469c3e0a706SShreyansh Jain * If empty_mac(phy), return prime. 2470c3e0a706SShreyansh Jain * if both are empty, create random MAC, set as prime and return 2471c3e0a706SShreyansh Jain */ 2472538da7a1SOlivier Matz if (!rte_is_zero_ether_addr(&phy_mac)) { 2473c3e0a706SShreyansh Jain /* If the addresses are not same, overwrite prime */ 2474538da7a1SOlivier Matz if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) { 2475c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2476c3e0a706SShreyansh Jain priv->token, 2477c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2478c3e0a706SShreyansh Jain if (ret) { 2479c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", 2480c3e0a706SShreyansh Jain ret); 2481c3e0a706SShreyansh Jain goto cleanup; 2482c3e0a706SShreyansh Jain } 24836d13ea8eSOlivier Matz memcpy(&prime_mac, &phy_mac, 24846d13ea8eSOlivier Matz sizeof(struct rte_ether_addr)); 2485c3e0a706SShreyansh Jain } 2486538da7a1SOlivier Matz } else if (rte_is_zero_ether_addr(&prime_mac)) { 2487c3e0a706SShreyansh Jain /* In case phys and prime, both are zero, create random MAC */ 2488538da7a1SOlivier Matz rte_eth_random_addr(prime_mac.addr_bytes); 2489c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2490c3e0a706SShreyansh Jain priv->token, 2491c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2492c3e0a706SShreyansh Jain if (ret) { 2493c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret); 2494c3e0a706SShreyansh Jain goto cleanup; 2495c3e0a706SShreyansh Jain } 2496c3e0a706SShreyansh Jain } 2497c3e0a706SShreyansh Jain 2498c3e0a706SShreyansh Jain /* prime_mac the final MAC address */ 24996d13ea8eSOlivier Matz memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr)); 2500c3e0a706SShreyansh Jain return 0; 2501c3e0a706SShreyansh Jain 2502c3e0a706SShreyansh Jain cleanup: 2503c3e0a706SShreyansh Jain return -1; 2504c3e0a706SShreyansh Jain } 2505c3e0a706SShreyansh Jain 2506c147eae0SHemant Agrawal static int 2507a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value, 2508a3a997f0SHemant Agrawal __rte_unused void *opaque) 2509a3a997f0SHemant Agrawal { 2510a3a997f0SHemant Agrawal if (strcmp(value, "1")) 2511a3a997f0SHemant Agrawal return -1; 2512a3a997f0SHemant Agrawal 2513a3a997f0SHemant Agrawal return 0; 2514a3a997f0SHemant Agrawal } 2515a3a997f0SHemant Agrawal 2516a3a997f0SHemant Agrawal static int 2517a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key) 2518a3a997f0SHemant Agrawal { 2519a3a997f0SHemant Agrawal struct rte_kvargs *kvlist; 2520a3a997f0SHemant Agrawal 2521a3a997f0SHemant Agrawal if (!devargs) 2522a3a997f0SHemant Agrawal return 0; 2523a3a997f0SHemant Agrawal 2524a3a997f0SHemant Agrawal kvlist = rte_kvargs_parse(devargs->args, NULL); 2525a3a997f0SHemant Agrawal if (!kvlist) 2526a3a997f0SHemant Agrawal return 0; 2527a3a997f0SHemant Agrawal 2528a3a997f0SHemant Agrawal if (!rte_kvargs_count(kvlist, key)) { 2529a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2530a3a997f0SHemant Agrawal return 0; 2531a3a997f0SHemant Agrawal } 2532a3a997f0SHemant Agrawal 2533a3a997f0SHemant Agrawal if (rte_kvargs_process(kvlist, key, 2534a3a997f0SHemant Agrawal check_devargs_handler, NULL) < 0) { 2535a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2536a3a997f0SHemant Agrawal return 0; 2537a3a997f0SHemant Agrawal } 2538a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2539a3a997f0SHemant Agrawal 2540a3a997f0SHemant Agrawal return 1; 2541a3a997f0SHemant Agrawal } 2542a3a997f0SHemant Agrawal 2543a3a997f0SHemant Agrawal static int 2544c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev) 2545c147eae0SHemant Agrawal { 25463e5a335dSHemant Agrawal struct rte_device *dev = eth_dev->device; 25473e5a335dSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 25483e5a335dSHemant Agrawal struct fsl_mc_io *dpni_dev; 25493e5a335dSHemant Agrawal struct dpni_attr attr; 25503e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 2551bee61d86SHemant Agrawal struct dpni_buffer_layout layout; 2552fe2b986aSSunil Kumar Kori int ret, hw_id, i; 25533e5a335dSHemant Agrawal 2554d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2555d401ead1SHemant Agrawal 255681c42c84SShreyansh Jain dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0); 255781c42c84SShreyansh Jain if (!dpni_dev) { 255881c42c84SShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for dpni device"); 255981c42c84SShreyansh Jain return -1; 256081c42c84SShreyansh Jain } 2561a6a5f4b4SHemant Agrawal dpni_dev->regs = dpaa2_get_mcp_ptr(MC_PORTAL_INDEX); 256281c42c84SShreyansh Jain eth_dev->process_private = (void *)dpni_dev; 256381c42c84SShreyansh Jain 2564c147eae0SHemant Agrawal /* For secondary processes, the primary has done all the work */ 2565e7b187dbSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2566e7b187dbSShreyansh Jain /* In case of secondary, only burst and ops API need to be 2567e7b187dbSShreyansh Jain * plugged. 2568e7b187dbSShreyansh Jain */ 2569e7b187dbSShreyansh Jain eth_dev->dev_ops = &dpaa2_ethdev_ops; 2570cbfc6111SFerruh Yigit eth_dev->rx_queue_count = dpaa2_dev_rx_queue_count; 2571a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) 2572a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 257320191ab3SNipun Gupta else if (dpaa2_get_devargs(dev->devargs, 257420191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE)) 257520191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2576a3a997f0SHemant Agrawal else 2577e7b187dbSShreyansh Jain eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2578e7b187dbSShreyansh Jain eth_dev->tx_pkt_burst = dpaa2_dev_tx; 2579c147eae0SHemant Agrawal return 0; 2580e7b187dbSShreyansh Jain } 2581c147eae0SHemant Agrawal 25823e5a335dSHemant Agrawal dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device); 25833e5a335dSHemant Agrawal 25843e5a335dSHemant Agrawal hw_id = dpaa2_dev->object_id; 25853e5a335dSHemant Agrawal ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token); 25863e5a335dSHemant Agrawal if (ret) { 2587a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2588a10a988aSShreyansh Jain "Failure in opening dpni@%d with err code %d", 2589d4984046SHemant Agrawal hw_id, ret); 2590d4984046SHemant Agrawal rte_free(dpni_dev); 25913e5a335dSHemant Agrawal return -1; 25923e5a335dSHemant Agrawal } 25933e5a335dSHemant Agrawal 25943e5a335dSHemant Agrawal /* Clean the device first */ 25953e5a335dSHemant Agrawal ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token); 25963e5a335dSHemant Agrawal if (ret) { 2597a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d", 2598d4984046SHemant Agrawal hw_id, ret); 2599d4984046SHemant Agrawal goto init_err; 26003e5a335dSHemant Agrawal } 26013e5a335dSHemant Agrawal 26023e5a335dSHemant Agrawal ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr); 26033e5a335dSHemant Agrawal if (ret) { 2604a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2605a10a988aSShreyansh Jain "Failure in get dpni@%d attribute, err code %d", 2606d4984046SHemant Agrawal hw_id, ret); 2607d4984046SHemant Agrawal goto init_err; 26083e5a335dSHemant Agrawal } 26093e5a335dSHemant Agrawal 261016bbc98aSShreyansh Jain priv->num_rx_tc = attr.num_rx_tcs; 26114ce58f8aSJun Yang priv->qos_entries = attr.qos_entries; 26124ce58f8aSJun Yang priv->fs_entries = attr.fs_entries; 26134ce58f8aSJun Yang priv->dist_queues = attr.num_queues; 26144ce58f8aSJun Yang 261513b856acSHemant Agrawal /* only if the custom CG is enabled */ 261613b856acSHemant Agrawal if (attr.options & DPNI_OPT_CUSTOM_CG) 261713b856acSHemant Agrawal priv->max_cgs = attr.num_cgs; 261813b856acSHemant Agrawal else 261913b856acSHemant Agrawal priv->max_cgs = 0; 262013b856acSHemant Agrawal 262113b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) 262213b856acSHemant Agrawal priv->cgid_in_use[i] = 0; 262389c2ea8fSHemant Agrawal 2624fe2b986aSSunil Kumar Kori for (i = 0; i < attr.num_rx_tcs; i++) 2625fe2b986aSSunil Kumar Kori priv->nb_rx_queues += attr.num_queues; 262689c2ea8fSHemant Agrawal 262716bbc98aSShreyansh Jain /* Using number of TX queues as number of TX TCs */ 262816bbc98aSShreyansh Jain priv->nb_tx_queues = attr.num_tx_tcs; 2629ef18dafeSHemant Agrawal 263013b856acSHemant Agrawal DPAA2_PMD_DEBUG("RX-TC= %d, rx_queues= %d, tx_queues=%d, max_cgs=%d", 2631a10a988aSShreyansh Jain priv->num_rx_tc, priv->nb_rx_queues, 263213b856acSHemant Agrawal priv->nb_tx_queues, priv->max_cgs); 26333e5a335dSHemant Agrawal 26343e5a335dSHemant Agrawal priv->hw = dpni_dev; 26353e5a335dSHemant Agrawal priv->hw_id = hw_id; 263633fad432SHemant Agrawal priv->options = attr.options; 263733fad432SHemant Agrawal priv->max_mac_filters = attr.mac_filter_entries; 263833fad432SHemant Agrawal priv->max_vlan_filters = attr.vlan_filter_entries; 26393e5a335dSHemant Agrawal priv->flags = 0; 2640e806bf87SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 26418d21c563SHemant Agrawal printf("DPDK IEEE1588 is enabled\n"); 26428d21c563SHemant Agrawal priv->flags |= DPAA2_TX_CONF_ENABLE; 2643e806bf87SPriyanka Jain #endif 26448d21c563SHemant Agrawal /* Used with ``fslmc:dpni.1,drv_tx_conf=1`` */ 26458d21c563SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_TX_CONF)) { 26468d21c563SHemant Agrawal priv->flags |= DPAA2_TX_CONF_ENABLE; 26478d21c563SHemant Agrawal DPAA2_PMD_INFO("TX_CONF Enabled"); 26488d21c563SHemant Agrawal } 26493e5a335dSHemant Agrawal 26504690a611SNipun Gupta if (dpaa2_get_devargs(dev->devargs, DRIVER_ERROR_QUEUE)) { 26514690a611SNipun Gupta dpaa2_enable_err_queue = 1; 26524690a611SNipun Gupta DPAA2_PMD_INFO("Enable error queue"); 26534690a611SNipun Gupta } 26544690a611SNipun Gupta 26553e5a335dSHemant Agrawal /* Allocate memory for hardware structure for queues */ 26563e5a335dSHemant Agrawal ret = dpaa2_alloc_rx_tx_queues(eth_dev); 26573e5a335dSHemant Agrawal if (ret) { 2658a10a988aSShreyansh Jain DPAA2_PMD_ERR("Queue allocation Failed"); 2659d4984046SHemant Agrawal goto init_err; 26603e5a335dSHemant Agrawal } 26613e5a335dSHemant Agrawal 2662c3e0a706SShreyansh Jain /* Allocate memory for storing MAC addresses. 2663c3e0a706SShreyansh Jain * Table of mac_filter_entries size is allocated so that RTE ether lib 2664c3e0a706SShreyansh Jain * can add MAC entries when rte_eth_dev_mac_addr_add is called. 2665c3e0a706SShreyansh Jain */ 266633fad432SHemant Agrawal eth_dev->data->mac_addrs = rte_zmalloc("dpni", 266735b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0); 266833fad432SHemant Agrawal if (eth_dev->data->mac_addrs == NULL) { 2669a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2670d4984046SHemant Agrawal "Failed to allocate %d bytes needed to store MAC addresses", 267135b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries); 2672d4984046SHemant Agrawal ret = -ENOMEM; 2673d4984046SHemant Agrawal goto init_err; 267433fad432SHemant Agrawal } 267533fad432SHemant Agrawal 2676c3e0a706SShreyansh Jain ret = populate_mac_addr(dpni_dev, priv, ð_dev->data->mac_addrs[0]); 267733fad432SHemant Agrawal if (ret) { 2678c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to fetch MAC Address for device"); 2679c3e0a706SShreyansh Jain rte_free(eth_dev->data->mac_addrs); 2680c3e0a706SShreyansh Jain eth_dev->data->mac_addrs = NULL; 2681d4984046SHemant Agrawal goto init_err; 268233fad432SHemant Agrawal } 268333fad432SHemant Agrawal 2684bee61d86SHemant Agrawal /* ... tx buffer layout ... */ 2685bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 26868d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 26879ceacab7SPriyanka Jain layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS | 26889ceacab7SPriyanka Jain DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 26899ceacab7SPriyanka Jain layout.pass_timestamp = true; 26909ceacab7SPriyanka Jain } else { 2691bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 26929ceacab7SPriyanka Jain } 2693bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2694bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2695bee61d86SHemant Agrawal DPNI_QUEUE_TX, &layout); 2696bee61d86SHemant Agrawal if (ret) { 2697a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret); 2698d4984046SHemant Agrawal goto init_err; 2699bee61d86SHemant Agrawal } 2700bee61d86SHemant Agrawal 2701bee61d86SHemant Agrawal /* ... tx-conf and error buffer layout ... */ 2702bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 27038d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 27048d21c563SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 27059ceacab7SPriyanka Jain layout.pass_timestamp = true; 27069ceacab7SPriyanka Jain } 27078d21c563SHemant Agrawal layout.options |= DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2708bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2709bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2710bee61d86SHemant Agrawal DPNI_QUEUE_TX_CONFIRM, &layout); 2711bee61d86SHemant Agrawal if (ret) { 2712a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout", 2713d4984046SHemant Agrawal ret); 2714d4984046SHemant Agrawal goto init_err; 2715bee61d86SHemant Agrawal } 2716bee61d86SHemant Agrawal 27173e5a335dSHemant Agrawal eth_dev->dev_ops = &dpaa2_ethdev_ops; 2718c147eae0SHemant Agrawal 2719a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) { 2720a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2721a3a997f0SHemant Agrawal DPAA2_PMD_INFO("Loopback mode"); 272220191ab3SNipun Gupta } else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) { 272320191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 272420191ab3SNipun Gupta DPAA2_PMD_INFO("No Prefetch mode"); 2725a3a997f0SHemant Agrawal } else { 27265c6942fdSHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2727a3a997f0SHemant Agrawal } 2728cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = dpaa2_dev_tx; 27291261cd68SHemant Agrawal 2730fe2b986aSSunil Kumar Kori /*Init fields w.r.t. classficaition*/ 27315f176728SJun Yang memset(&priv->extract.qos_key_extract, 0, 27325f176728SJun Yang sizeof(struct dpaa2_key_extract)); 2733fe2b986aSSunil Kumar Kori priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64); 2734fe2b986aSSunil Kumar Kori if (!priv->extract.qos_extract_param) { 2735fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow " 2736fe2b986aSSunil Kumar Kori " classificaiton ", ret); 2737fe2b986aSSunil Kumar Kori goto init_err; 2738fe2b986aSSunil Kumar Kori } 27395f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_src_offset = 27405f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27415f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_dst_offset = 27425f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27435f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_src_offset = 27445f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27455f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_dst_offset = 27465f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27475f176728SJun Yang 2748fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 27495f176728SJun Yang memset(&priv->extract.tc_key_extract[i], 0, 27505f176728SJun Yang sizeof(struct dpaa2_key_extract)); 27515f176728SJun Yang priv->extract.tc_extract_param[i] = 2752fe2b986aSSunil Kumar Kori (size_t)rte_malloc(NULL, 256, 64); 27535f176728SJun Yang if (!priv->extract.tc_extract_param[i]) { 2754fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton", 2755fe2b986aSSunil Kumar Kori ret); 2756fe2b986aSSunil Kumar Kori goto init_err; 2757fe2b986aSSunil Kumar Kori } 27585f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_src_offset = 27595f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27605f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_dst_offset = 27615f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27625f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_src_offset = 27635f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27645f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_dst_offset = 27655f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 2766fe2b986aSSunil Kumar Kori } 2767fe2b986aSSunil Kumar Kori 27686f8be0fbSHemant Agrawal ret = dpni_set_max_frame_length(dpni_dev, CMD_PRI_LOW, priv->token, 27696f8be0fbSHemant Agrawal RTE_ETHER_MAX_LEN - RTE_ETHER_CRC_LEN 27706f8be0fbSHemant Agrawal + VLAN_TAG_SIZE); 27716f8be0fbSHemant Agrawal if (ret) { 27726f8be0fbSHemant Agrawal DPAA2_PMD_ERR("Unable to set mtu. check config"); 27736f8be0fbSHemant Agrawal goto init_err; 27746f8be0fbSHemant Agrawal } 27756f8be0fbSHemant Agrawal 277672ec7a67SSunil Kumar Kori /*TODO To enable soft parser support DPAA2 driver needs to integrate 277772ec7a67SSunil Kumar Kori * with external entity to receive byte code for software sequence 277872ec7a67SSunil Kumar Kori * and same will be offload to the H/W using MC interface. 277972ec7a67SSunil Kumar Kori * Currently it is assumed that DPAA2 driver has byte code by some 278072ec7a67SSunil Kumar Kori * mean and same if offloaded to H/W. 278172ec7a67SSunil Kumar Kori */ 278272ec7a67SSunil Kumar Kori if (getenv("DPAA2_ENABLE_SOFT_PARSER")) { 278372ec7a67SSunil Kumar Kori WRIOP_SS_INITIALIZER(priv); 278472ec7a67SSunil Kumar Kori ret = dpaa2_eth_load_wriop_soft_parser(priv, DPNI_SS_INGRESS); 278572ec7a67SSunil Kumar Kori if (ret < 0) { 278672ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in loading softparser\n", 278772ec7a67SSunil Kumar Kori ret); 278872ec7a67SSunil Kumar Kori return ret; 278972ec7a67SSunil Kumar Kori } 279072ec7a67SSunil Kumar Kori 279172ec7a67SSunil Kumar Kori ret = dpaa2_eth_enable_wriop_soft_parser(priv, 279272ec7a67SSunil Kumar Kori DPNI_SS_INGRESS); 279372ec7a67SSunil Kumar Kori if (ret < 0) { 279472ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in enabling softparser\n", 279572ec7a67SSunil Kumar Kori ret); 279672ec7a67SSunil Kumar Kori return ret; 279772ec7a67SSunil Kumar Kori } 279872ec7a67SSunil Kumar Kori } 2799627b6770SHemant Agrawal RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name); 2800c147eae0SHemant Agrawal return 0; 2801d4984046SHemant Agrawal init_err: 28023e5a335dSHemant Agrawal dpaa2_dev_close(eth_dev); 28033e5a335dSHemant Agrawal 28045964d36aSSachin Saxena return ret; 2805c147eae0SHemant Agrawal } 2806c147eae0SHemant Agrawal 2807c147eae0SHemant Agrawal static int 280855fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv, 2809c147eae0SHemant Agrawal struct rte_dpaa2_device *dpaa2_dev) 2810c147eae0SHemant Agrawal { 2811c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 281281c42c84SShreyansh Jain struct dpaa2_dev_priv *dev_priv; 2813c147eae0SHemant Agrawal int diag; 2814c147eae0SHemant Agrawal 2815f4435e38SHemant Agrawal if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) > 2816f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 2817f4435e38SHemant Agrawal DPAA2_PMD_ERR( 2818f4435e38SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)", 2819f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM, 2820f4435e38SHemant Agrawal DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE); 2821f4435e38SHemant Agrawal 2822f4435e38SHemant Agrawal return -1; 2823f4435e38SHemant Agrawal } 2824f4435e38SHemant Agrawal 2825c147eae0SHemant Agrawal if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2826e729ec76SHemant Agrawal eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name); 2827e729ec76SHemant Agrawal if (!eth_dev) 2828e729ec76SHemant Agrawal return -ENODEV; 282981c42c84SShreyansh Jain dev_priv = rte_zmalloc("ethdev private structure", 2830c147eae0SHemant Agrawal sizeof(struct dpaa2_dev_priv), 2831c147eae0SHemant Agrawal RTE_CACHE_LINE_SIZE); 283281c42c84SShreyansh Jain if (dev_priv == NULL) { 2833a10a988aSShreyansh Jain DPAA2_PMD_CRIT( 2834a10a988aSShreyansh Jain "Unable to allocate memory for private data"); 2835c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2836c147eae0SHemant Agrawal return -ENOMEM; 2837c147eae0SHemant Agrawal } 283881c42c84SShreyansh Jain eth_dev->data->dev_private = (void *)dev_priv; 283981c42c84SShreyansh Jain /* Store a pointer to eth_dev in dev_private */ 284081c42c84SShreyansh Jain dev_priv->eth_dev = eth_dev; 2841e729ec76SHemant Agrawal } else { 2842e729ec76SHemant Agrawal eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name); 284381c42c84SShreyansh Jain if (!eth_dev) { 284481c42c84SShreyansh Jain DPAA2_PMD_DEBUG("returning enodev"); 2845e729ec76SHemant Agrawal return -ENODEV; 2846c147eae0SHemant Agrawal } 284781c42c84SShreyansh Jain } 2848e729ec76SHemant Agrawal 2849c147eae0SHemant Agrawal eth_dev->device = &dpaa2_dev->device; 285055fd2703SHemant Agrawal 2851c147eae0SHemant Agrawal dpaa2_dev->eth_dev = eth_dev; 2852c147eae0SHemant Agrawal eth_dev->data->rx_mbuf_alloc_failed = 0; 2853c147eae0SHemant Agrawal 285492b7e33eSHemant Agrawal if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC) 285592b7e33eSHemant Agrawal eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 285692b7e33eSHemant Agrawal 2857f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 2858f30e69b4SFerruh Yigit 2859c147eae0SHemant Agrawal /* Invoke PMD device initialization function */ 2860c147eae0SHemant Agrawal diag = dpaa2_dev_init(eth_dev); 2861fbe90cddSThomas Monjalon if (diag == 0) { 2862fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2863c147eae0SHemant Agrawal return 0; 2864fbe90cddSThomas Monjalon } 2865c147eae0SHemant Agrawal 2866c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2867c147eae0SHemant Agrawal return diag; 2868c147eae0SHemant Agrawal } 2869c147eae0SHemant Agrawal 2870c147eae0SHemant Agrawal static int 2871c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev) 2872c147eae0SHemant Agrawal { 2873c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 28745964d36aSSachin Saxena int ret; 2875c147eae0SHemant Agrawal 2876c147eae0SHemant Agrawal eth_dev = dpaa2_dev->eth_dev; 28775964d36aSSachin Saxena dpaa2_dev_close(eth_dev); 28785964d36aSSachin Saxena ret = rte_eth_dev_release_port(eth_dev); 2879c147eae0SHemant Agrawal 28805964d36aSSachin Saxena return ret; 2881c147eae0SHemant Agrawal } 2882c147eae0SHemant Agrawal 2883c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = { 288492b7e33eSHemant Agrawal .drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA, 2885bad555dfSShreyansh Jain .drv_type = DPAA2_ETH, 2886c147eae0SHemant Agrawal .probe = rte_dpaa2_probe, 2887c147eae0SHemant Agrawal .remove = rte_dpaa2_remove, 2888c147eae0SHemant Agrawal }; 2889c147eae0SHemant Agrawal 2890c147eae0SHemant Agrawal RTE_PMD_REGISTER_DPAA2(net_dpaa2, rte_dpaa2_pmd); 2891a3a997f0SHemant Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_dpaa2, 289220191ab3SNipun Gupta DRIVER_LOOPBACK_MODE "=<int> " 28938d21c563SHemant Agrawal DRIVER_NO_PREFETCH_MODE "=<int>" 28944690a611SNipun Gupta DRIVER_TX_CONF "=<int>" 28954690a611SNipun Gupta DRIVER_ERROR_QUEUE "=<int>"); 28969c99878aSJerin Jacob RTE_LOG_REGISTER(dpaa2_logtype_pmd, pmd.net.dpaa2, NOTICE); 2897