xref: /dpdk/drivers/net/dpaa2/dpaa2_ethdev.c (revision f30e69b41f949cd4a9afb6ff39de196e661708e2)
1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause
2c147eae0SHemant Agrawal  *
3c147eae0SHemant Agrawal  *   Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved.
45f176728SJun Yang  *   Copyright 2016-2020 NXP
5c147eae0SHemant Agrawal  *
6c147eae0SHemant Agrawal  */
7c147eae0SHemant Agrawal 
8c147eae0SHemant Agrawal #include <time.h>
9c147eae0SHemant Agrawal #include <net/if.h>
10c147eae0SHemant Agrawal 
11c147eae0SHemant Agrawal #include <rte_mbuf.h>
12ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
13c147eae0SHemant Agrawal #include <rte_malloc.h>
14c147eae0SHemant Agrawal #include <rte_memcpy.h>
15c147eae0SHemant Agrawal #include <rte_string_fns.h>
16c147eae0SHemant Agrawal #include <rte_cycles.h>
17c147eae0SHemant Agrawal #include <rte_kvargs.h>
18c147eae0SHemant Agrawal #include <rte_dev.h>
19c147eae0SHemant Agrawal #include <rte_fslmc.h>
20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h>
21c147eae0SHemant Agrawal 
22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h"
23c147eae0SHemant Agrawal #include <fslmc_vfio.h>
243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h>
25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h>
263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h>
27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h>
28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h"
2972ec7a67SSunil Kumar Kori #include "dpaa2_sparser.h"
30f40adb40SHemant Agrawal #include <fsl_qbman_debug.h>
31c147eae0SHemant Agrawal 
32c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback"
3320191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch"
34a3a997f0SHemant Agrawal 
35175fe7d9SSunil Kumar Kori /* Supported Rx offloads */
36175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup =
3726179a66SHemant Agrawal 		DEV_RX_OFFLOAD_CHECKSUM |
3826179a66SHemant Agrawal 		DEV_RX_OFFLOAD_SCTP_CKSUM |
39175fe7d9SSunil Kumar Kori 		DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM |
4026179a66SHemant Agrawal 		DEV_RX_OFFLOAD_OUTER_UDP_CKSUM |
4126179a66SHemant Agrawal 		DEV_RX_OFFLOAD_VLAN_STRIP |
42175fe7d9SSunil Kumar Kori 		DEV_RX_OFFLOAD_VLAN_FILTER |
4320196043SHemant Agrawal 		DEV_RX_OFFLOAD_JUMBO_FRAME |
4420196043SHemant Agrawal 		DEV_RX_OFFLOAD_TIMESTAMP;
45175fe7d9SSunil Kumar Kori 
46175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */
47175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis =
488b945a7fSPavan Nikhilesh 		DEV_RX_OFFLOAD_RSS_HASH |
49175fe7d9SSunil Kumar Kori 		DEV_RX_OFFLOAD_SCATTER;
50175fe7d9SSunil Kumar Kori 
51175fe7d9SSunil Kumar Kori /* Supported Tx offloads */
52175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup =
53175fe7d9SSunil Kumar Kori 		DEV_TX_OFFLOAD_VLAN_INSERT |
54175fe7d9SSunil Kumar Kori 		DEV_TX_OFFLOAD_IPV4_CKSUM |
55175fe7d9SSunil Kumar Kori 		DEV_TX_OFFLOAD_UDP_CKSUM |
56175fe7d9SSunil Kumar Kori 		DEV_TX_OFFLOAD_TCP_CKSUM |
57175fe7d9SSunil Kumar Kori 		DEV_TX_OFFLOAD_SCTP_CKSUM |
5826179a66SHemant Agrawal 		DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM |
5926179a66SHemant Agrawal 		DEV_TX_OFFLOAD_MT_LOCKFREE |
6026179a66SHemant Agrawal 		DEV_TX_OFFLOAD_MBUF_FAST_FREE;
61175fe7d9SSunil Kumar Kori 
62175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */
63175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis =
6426179a66SHemant Agrawal 		DEV_TX_OFFLOAD_MULTI_SEGS;
65175fe7d9SSunil Kumar Kori 
66c1870f65SAkhil Goyal /* enable timestamp in mbuf */
67724f79dfSHemant Agrawal bool dpaa2_enable_ts[RTE_MAX_ETHPORTS];
68c1870f65SAkhil Goyal 
691d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off {
701d6329b2SHemant Agrawal 	char name[RTE_ETH_XSTATS_NAME_SIZE];
711d6329b2SHemant Agrawal 	uint8_t page_id; /* dpni statistics page id */
721d6329b2SHemant Agrawal 	uint8_t stats_id; /* stats id in the given page */
731d6329b2SHemant Agrawal };
741d6329b2SHemant Agrawal 
751d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = {
761d6329b2SHemant Agrawal 	{"ingress_multicast_frames", 0, 2},
771d6329b2SHemant Agrawal 	{"ingress_multicast_bytes", 0, 3},
781d6329b2SHemant Agrawal 	{"ingress_broadcast_frames", 0, 4},
791d6329b2SHemant Agrawal 	{"ingress_broadcast_bytes", 0, 5},
801d6329b2SHemant Agrawal 	{"egress_multicast_frames", 1, 2},
811d6329b2SHemant Agrawal 	{"egress_multicast_bytes", 1, 3},
821d6329b2SHemant Agrawal 	{"egress_broadcast_frames", 1, 4},
831d6329b2SHemant Agrawal 	{"egress_broadcast_bytes", 1, 5},
841d6329b2SHemant Agrawal 	{"ingress_filtered_frames", 2, 0},
851d6329b2SHemant Agrawal 	{"ingress_discarded_frames", 2, 1},
861d6329b2SHemant Agrawal 	{"ingress_nobuffer_discards", 2, 2},
871d6329b2SHemant Agrawal 	{"egress_discarded_frames", 2, 3},
881d6329b2SHemant Agrawal 	{"egress_confirmed_frames", 2, 4},
89c720c5f6SHemant Agrawal 	{"cgr_reject_frames", 4, 0},
90c720c5f6SHemant Agrawal 	{"cgr_reject_bytes", 4, 1},
911d6329b2SHemant Agrawal };
921d6329b2SHemant Agrawal 
93fe2b986aSSunil Kumar Kori static const enum rte_filter_op dpaa2_supported_filter_ops[] = {
94fe2b986aSSunil Kumar Kori 	RTE_ETH_FILTER_ADD,
95fe2b986aSSunil Kumar Kori 	RTE_ETH_FILTER_DELETE,
96fe2b986aSSunil Kumar Kori 	RTE_ETH_FILTER_UPDATE,
97fe2b986aSSunil Kumar Kori 	RTE_ETH_FILTER_FLUSH,
98fe2b986aSSunil Kumar Kori 	RTE_ETH_FILTER_GET
99fe2b986aSSunil Kumar Kori };
100fe2b986aSSunil Kumar Kori 
101c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd;
102c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev,
103c5acbb5eSHemant Agrawal 				 int wait_to_complete);
104a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev);
105a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev);
106e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu);
107c147eae0SHemant Agrawal 
1083ce294f2SHemant Agrawal static int
1093ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on)
1103ce294f2SHemant Agrawal {
1113ce294f2SHemant Agrawal 	int ret;
1123ce294f2SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
11381c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = dev->process_private;
1143ce294f2SHemant Agrawal 
1153ce294f2SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1163ce294f2SHemant Agrawal 
1173ce294f2SHemant Agrawal 	if (dpni == NULL) {
118a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1193ce294f2SHemant Agrawal 		return -1;
1203ce294f2SHemant Agrawal 	}
1213ce294f2SHemant Agrawal 
1223ce294f2SHemant Agrawal 	if (on)
12396f7bfe8SSachin Saxena 		ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, priv->token,
12496f7bfe8SSachin Saxena 				       vlan_id, 0, 0, 0);
1253ce294f2SHemant Agrawal 	else
1263ce294f2SHemant Agrawal 		ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW,
1273ce294f2SHemant Agrawal 					  priv->token, vlan_id);
1283ce294f2SHemant Agrawal 
1293ce294f2SHemant Agrawal 	if (ret < 0)
130a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d",
1313ce294f2SHemant Agrawal 			      ret, vlan_id, priv->hw_id);
1323ce294f2SHemant Agrawal 
1333ce294f2SHemant Agrawal 	return ret;
1343ce294f2SHemant Agrawal }
1353ce294f2SHemant Agrawal 
136289ba0c0SDavid Harton static int
1373ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask)
1383ce294f2SHemant Agrawal {
1393ce294f2SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
14081c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = dev->process_private;
14150ce3e7aSWei Hu (Xavier) 	int ret = 0;
1423ce294f2SHemant Agrawal 
1433ce294f2SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1443ce294f2SHemant Agrawal 
1453ce294f2SHemant Agrawal 	if (mask & ETH_VLAN_FILTER_MASK) {
146c172f85eSHemant Agrawal 		/* VLAN Filter not avaialble */
147c172f85eSHemant Agrawal 		if (!priv->max_vlan_filters) {
148a10a988aSShreyansh Jain 			DPAA2_PMD_INFO("VLAN filter not available");
14950ce3e7aSWei Hu (Xavier) 			return -ENOTSUP;
150c172f85eSHemant Agrawal 		}
151c172f85eSHemant Agrawal 
1520ebce612SSunil Kumar Kori 		if (dev->data->dev_conf.rxmode.offloads &
1530ebce612SSunil Kumar Kori 			DEV_RX_OFFLOAD_VLAN_FILTER)
1543ce294f2SHemant Agrawal 			ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW,
1553ce294f2SHemant Agrawal 						      priv->token, true);
1563ce294f2SHemant Agrawal 		else
1573ce294f2SHemant Agrawal 			ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW,
1583ce294f2SHemant Agrawal 						      priv->token, false);
1593ce294f2SHemant Agrawal 		if (ret < 0)
160a10a988aSShreyansh Jain 			DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret);
1613ce294f2SHemant Agrawal 	}
162289ba0c0SDavid Harton 
16350ce3e7aSWei Hu (Xavier) 	return ret;
1643ce294f2SHemant Agrawal }
1653ce294f2SHemant Agrawal 
166748eccb9SHemant Agrawal static int
167e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev,
168e59b75ffSHemant Agrawal 		      enum rte_vlan_type vlan_type __rte_unused,
169e59b75ffSHemant Agrawal 		      uint16_t tpid)
170e59b75ffSHemant Agrawal {
171e59b75ffSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
17281c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = dev->process_private;
173e59b75ffSHemant Agrawal 	int ret = -ENOTSUP;
174e59b75ffSHemant Agrawal 
175e59b75ffSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
176e59b75ffSHemant Agrawal 
177e59b75ffSHemant Agrawal 	/* nothing to be done for standard vlan tpids */
178e59b75ffSHemant Agrawal 	if (tpid == 0x8100 || tpid == 0x88A8)
179e59b75ffSHemant Agrawal 		return 0;
180e59b75ffSHemant Agrawal 
181e59b75ffSHemant Agrawal 	ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW,
182e59b75ffSHemant Agrawal 				   priv->token, tpid);
183e59b75ffSHemant Agrawal 	if (ret < 0)
184e59b75ffSHemant Agrawal 		DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret);
185e59b75ffSHemant Agrawal 	/* if already configured tpids, remove them first */
186e59b75ffSHemant Agrawal 	if (ret == -EBUSY) {
187e59b75ffSHemant Agrawal 		struct dpni_custom_tpid_cfg tpid_list = {0};
188e59b75ffSHemant Agrawal 
189e59b75ffSHemant Agrawal 		ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW,
190e59b75ffSHemant Agrawal 				   priv->token, &tpid_list);
191e59b75ffSHemant Agrawal 		if (ret < 0)
192e59b75ffSHemant Agrawal 			goto fail;
193e59b75ffSHemant Agrawal 		ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW,
194e59b75ffSHemant Agrawal 				   priv->token, tpid_list.tpid1);
195e59b75ffSHemant Agrawal 		if (ret < 0)
196e59b75ffSHemant Agrawal 			goto fail;
197e59b75ffSHemant Agrawal 		ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW,
198e59b75ffSHemant Agrawal 					   priv->token, tpid);
199e59b75ffSHemant Agrawal 	}
200e59b75ffSHemant Agrawal fail:
201e59b75ffSHemant Agrawal 	return ret;
202e59b75ffSHemant Agrawal }
203e59b75ffSHemant Agrawal 
204e59b75ffSHemant Agrawal static int
205748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev,
206748eccb9SHemant Agrawal 		     char *fw_version,
207748eccb9SHemant Agrawal 		     size_t fw_size)
208748eccb9SHemant Agrawal {
209748eccb9SHemant Agrawal 	int ret;
21081c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = dev->process_private;
211748eccb9SHemant Agrawal 	struct mc_soc_version mc_plat_info = {0};
212748eccb9SHemant Agrawal 	struct mc_version mc_ver_info = {0};
213748eccb9SHemant Agrawal 
214748eccb9SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
215748eccb9SHemant Agrawal 
216748eccb9SHemant Agrawal 	if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info))
217a10a988aSShreyansh Jain 		DPAA2_PMD_WARN("\tmc_get_soc_version failed");
218748eccb9SHemant Agrawal 
219748eccb9SHemant Agrawal 	if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info))
220a10a988aSShreyansh Jain 		DPAA2_PMD_WARN("\tmc_get_version failed");
221748eccb9SHemant Agrawal 
222748eccb9SHemant Agrawal 	ret = snprintf(fw_version, fw_size,
223748eccb9SHemant Agrawal 		       "%x-%d.%d.%d",
224748eccb9SHemant Agrawal 		       mc_plat_info.svr,
225748eccb9SHemant Agrawal 		       mc_ver_info.major,
226748eccb9SHemant Agrawal 		       mc_ver_info.minor,
227748eccb9SHemant Agrawal 		       mc_ver_info.revision);
228748eccb9SHemant Agrawal 
229748eccb9SHemant Agrawal 	ret += 1; /* add the size of '\0' */
230748eccb9SHemant Agrawal 	if (fw_size < (uint32_t)ret)
231748eccb9SHemant Agrawal 		return ret;
232748eccb9SHemant Agrawal 	else
233748eccb9SHemant Agrawal 		return 0;
234748eccb9SHemant Agrawal }
235748eccb9SHemant Agrawal 
236bdad90d1SIvan Ilchenko static int
2373e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info)
2383e5a335dSHemant Agrawal {
2393e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
2403e5a335dSHemant Agrawal 
2413e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
2423e5a335dSHemant Agrawal 
24333fad432SHemant Agrawal 	dev_info->max_mac_addrs = priv->max_mac_filters;
244bee61d86SHemant Agrawal 	dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN;
245bee61d86SHemant Agrawal 	dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE;
2463e5a335dSHemant Agrawal 	dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues;
2473e5a335dSHemant Agrawal 	dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues;
248175fe7d9SSunil Kumar Kori 	dev_info->rx_offload_capa = dev_rx_offloads_sup |
249175fe7d9SSunil Kumar Kori 					dev_rx_offloads_nodis;
250175fe7d9SSunil Kumar Kori 	dev_info->tx_offload_capa = dev_tx_offloads_sup |
251175fe7d9SSunil Kumar Kori 					dev_tx_offloads_nodis;
2523e5a335dSHemant Agrawal 	dev_info->speed_capa = ETH_LINK_SPEED_1G |
2533e5a335dSHemant Agrawal 			ETH_LINK_SPEED_2_5G |
2543e5a335dSHemant Agrawal 			ETH_LINK_SPEED_10G;
255762b275fSHemant Agrawal 
256762b275fSHemant Agrawal 	dev_info->max_hash_mac_addrs = 0;
257762b275fSHemant Agrawal 	dev_info->max_vfs = 0;
258762b275fSHemant Agrawal 	dev_info->max_vmdq_pools = ETH_16_POOLS;
259762b275fSHemant Agrawal 	dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL;
260bdad90d1SIvan Ilchenko 
261e35ead33SHemant Agrawal 	dev_info->default_rxportconf.burst_size = dpaa2_dqrr_size;
262e35ead33SHemant Agrawal 	/* same is rx size for best perf */
263e35ead33SHemant Agrawal 	dev_info->default_txportconf.burst_size = dpaa2_dqrr_size;
264e35ead33SHemant Agrawal 
265e35ead33SHemant Agrawal 	dev_info->default_rxportconf.nb_queues = 1;
266e35ead33SHemant Agrawal 	dev_info->default_txportconf.nb_queues = 1;
267e35ead33SHemant Agrawal 	dev_info->default_txportconf.ring_size = CONG_ENTER_TX_THRESHOLD;
268e35ead33SHemant Agrawal 	dev_info->default_rxportconf.ring_size = DPAA2_RX_DEFAULT_NBDESC;
269e35ead33SHemant Agrawal 
2707e2c3f14SHemant Agrawal 	if (dpaa2_svr_family == SVR_LX2160A) {
2717e2c3f14SHemant Agrawal 		dev_info->speed_capa |= ETH_LINK_SPEED_25G |
2727e2c3f14SHemant Agrawal 				ETH_LINK_SPEED_40G |
2737e2c3f14SHemant Agrawal 				ETH_LINK_SPEED_50G |
2747e2c3f14SHemant Agrawal 				ETH_LINK_SPEED_100G;
2757e2c3f14SHemant Agrawal 	}
2767e2c3f14SHemant Agrawal 
277bdad90d1SIvan Ilchenko 	return 0;
2783e5a335dSHemant Agrawal }
2793e5a335dSHemant Agrawal 
2803e5a335dSHemant Agrawal static int
281ddbc2b66SApeksha Gupta dpaa2_dev_rx_burst_mode_get(struct rte_eth_dev *dev,
282ddbc2b66SApeksha Gupta 			__rte_unused uint16_t queue_id,
283ddbc2b66SApeksha Gupta 			struct rte_eth_burst_mode *mode)
284ddbc2b66SApeksha Gupta {
285ddbc2b66SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
286ddbc2b66SApeksha Gupta 	int ret = -EINVAL;
287ddbc2b66SApeksha Gupta 	unsigned int i;
288ddbc2b66SApeksha Gupta 	const struct burst_info {
289ddbc2b66SApeksha Gupta 		uint64_t flags;
290ddbc2b66SApeksha Gupta 		const char *output;
291ddbc2b66SApeksha Gupta 	} rx_offload_map[] = {
292ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_CHECKSUM, " Checksum,"},
293ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
294ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
295ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_OUTER_UDP_CKSUM, " Outer UDP csum,"},
296ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_VLAN_STRIP, " VLAN strip,"},
297ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_VLAN_FILTER, " VLAN filter,"},
298ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"},
299ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_TIMESTAMP, " Timestamp,"},
300ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_RSS_HASH, " RSS,"},
301ddbc2b66SApeksha Gupta 			{DEV_RX_OFFLOAD_SCATTER, " Scattered,"}
302ddbc2b66SApeksha Gupta 	};
303ddbc2b66SApeksha Gupta 
304ddbc2b66SApeksha Gupta 	/* Update Rx offload info */
305ddbc2b66SApeksha Gupta 	for (i = 0; i < RTE_DIM(rx_offload_map); i++) {
306ddbc2b66SApeksha Gupta 		if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) {
307ddbc2b66SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
308ddbc2b66SApeksha Gupta 				rx_offload_map[i].output);
309ddbc2b66SApeksha Gupta 			ret = 0;
310ddbc2b66SApeksha Gupta 			break;
311ddbc2b66SApeksha Gupta 		}
312ddbc2b66SApeksha Gupta 	}
313ddbc2b66SApeksha Gupta 	return ret;
314ddbc2b66SApeksha Gupta }
315ddbc2b66SApeksha Gupta 
316ddbc2b66SApeksha Gupta static int
317ddbc2b66SApeksha Gupta dpaa2_dev_tx_burst_mode_get(struct rte_eth_dev *dev,
318ddbc2b66SApeksha Gupta 			__rte_unused uint16_t queue_id,
319ddbc2b66SApeksha Gupta 			struct rte_eth_burst_mode *mode)
320ddbc2b66SApeksha Gupta {
321ddbc2b66SApeksha Gupta 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
322ddbc2b66SApeksha Gupta 	int ret = -EINVAL;
323ddbc2b66SApeksha Gupta 	unsigned int i;
324ddbc2b66SApeksha Gupta 	const struct burst_info {
325ddbc2b66SApeksha Gupta 		uint64_t flags;
326ddbc2b66SApeksha Gupta 		const char *output;
327ddbc2b66SApeksha Gupta 	} tx_offload_map[] = {
328ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_VLAN_INSERT, " VLAN Insert,"},
329ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"},
330ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"},
331ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"},
332ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"},
333ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"},
334ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"},
335ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"},
336ddbc2b66SApeksha Gupta 			{DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"}
337ddbc2b66SApeksha Gupta 	};
338ddbc2b66SApeksha Gupta 
339ddbc2b66SApeksha Gupta 	/* Update Tx offload info */
340ddbc2b66SApeksha Gupta 	for (i = 0; i < RTE_DIM(tx_offload_map); i++) {
341ddbc2b66SApeksha Gupta 		if (eth_conf->txmode.offloads & tx_offload_map[i].flags) {
342ddbc2b66SApeksha Gupta 			snprintf(mode->info, sizeof(mode->info), "%s",
343ddbc2b66SApeksha Gupta 				tx_offload_map[i].output);
344ddbc2b66SApeksha Gupta 			ret = 0;
345ddbc2b66SApeksha Gupta 			break;
346ddbc2b66SApeksha Gupta 		}
347ddbc2b66SApeksha Gupta 	}
348ddbc2b66SApeksha Gupta 	return ret;
349ddbc2b66SApeksha Gupta }
350ddbc2b66SApeksha Gupta 
351ddbc2b66SApeksha Gupta static int
3523e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev)
3533e5a335dSHemant Agrawal {
3543e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
3553e5a335dSHemant Agrawal 	uint16_t dist_idx;
3563e5a335dSHemant Agrawal 	uint32_t vq_id;
3572d5f7f52SAshish Jain 	uint8_t num_rxqueue_per_tc;
3583e5a335dSHemant Agrawal 	struct dpaa2_queue *mc_q, *mcq;
3593e5a335dSHemant Agrawal 	uint32_t tot_queues;
3603e5a335dSHemant Agrawal 	int i;
3613e5a335dSHemant Agrawal 	struct dpaa2_queue *dpaa2_q;
3623e5a335dSHemant Agrawal 
3633e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
3643e5a335dSHemant Agrawal 
3652d5f7f52SAshish Jain 	num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc);
3669ceacab7SPriyanka Jain 	if (priv->tx_conf_en)
3679ceacab7SPriyanka Jain 		tot_queues = priv->nb_rx_queues + 2 * priv->nb_tx_queues;
3689ceacab7SPriyanka Jain 	else
3693e5a335dSHemant Agrawal 		tot_queues = priv->nb_rx_queues + priv->nb_tx_queues;
3703e5a335dSHemant Agrawal 	mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues,
3713e5a335dSHemant Agrawal 			  RTE_CACHE_LINE_SIZE);
3723e5a335dSHemant Agrawal 	if (!mc_q) {
373a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues");
3743e5a335dSHemant Agrawal 		return -1;
3753e5a335dSHemant Agrawal 	}
3763e5a335dSHemant Agrawal 
3773e5a335dSHemant Agrawal 	for (i = 0; i < priv->nb_rx_queues; i++) {
37885ee5ddaSShreyansh Jain 		mc_q->eth_data = dev->data;
3793e5a335dSHemant Agrawal 		priv->rx_vq[i] = mc_q++;
3803e5a335dSHemant Agrawal 		dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i];
3813e5a335dSHemant Agrawal 		dpaa2_q->q_storage = rte_malloc("dq_storage",
3823e5a335dSHemant Agrawal 					sizeof(struct queue_storage_info_t),
3833e5a335dSHemant Agrawal 					RTE_CACHE_LINE_SIZE);
3843e5a335dSHemant Agrawal 		if (!dpaa2_q->q_storage)
3853e5a335dSHemant Agrawal 			goto fail;
3863e5a335dSHemant Agrawal 
3873e5a335dSHemant Agrawal 		memset(dpaa2_q->q_storage, 0,
3883e5a335dSHemant Agrawal 		       sizeof(struct queue_storage_info_t));
3893cf50ff5SHemant Agrawal 		if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage))
3903cf50ff5SHemant Agrawal 			goto fail;
3913e5a335dSHemant Agrawal 	}
3923e5a335dSHemant Agrawal 
3933e5a335dSHemant Agrawal 	for (i = 0; i < priv->nb_tx_queues; i++) {
39485ee5ddaSShreyansh Jain 		mc_q->eth_data = dev->data;
3957ae777d0SHemant Agrawal 		mc_q->flow_id = 0xffff;
3963e5a335dSHemant Agrawal 		priv->tx_vq[i] = mc_q++;
3977ae777d0SHemant Agrawal 		dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i];
3987ae777d0SHemant Agrawal 		dpaa2_q->cscn = rte_malloc(NULL,
3997ae777d0SHemant Agrawal 					   sizeof(struct qbman_result), 16);
4007ae777d0SHemant Agrawal 		if (!dpaa2_q->cscn)
4017ae777d0SHemant Agrawal 			goto fail_tx;
4023e5a335dSHemant Agrawal 	}
4033e5a335dSHemant Agrawal 
4049ceacab7SPriyanka Jain 	if (priv->tx_conf_en) {
4059ceacab7SPriyanka Jain 		/*Setup tx confirmation queues*/
4069ceacab7SPriyanka Jain 		for (i = 0; i < priv->nb_tx_queues; i++) {
4079ceacab7SPriyanka Jain 			mc_q->eth_data = dev->data;
4089ceacab7SPriyanka Jain 			mc_q->tc_index = i;
4099ceacab7SPriyanka Jain 			mc_q->flow_id = 0;
4109ceacab7SPriyanka Jain 			priv->tx_conf_vq[i] = mc_q++;
4119ceacab7SPriyanka Jain 			dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i];
4129ceacab7SPriyanka Jain 			dpaa2_q->q_storage =
4139ceacab7SPriyanka Jain 				rte_malloc("dq_storage",
4149ceacab7SPriyanka Jain 					sizeof(struct queue_storage_info_t),
4159ceacab7SPriyanka Jain 					RTE_CACHE_LINE_SIZE);
4169ceacab7SPriyanka Jain 			if (!dpaa2_q->q_storage)
4179ceacab7SPriyanka Jain 				goto fail_tx_conf;
4189ceacab7SPriyanka Jain 
4199ceacab7SPriyanka Jain 			memset(dpaa2_q->q_storage, 0,
4209ceacab7SPriyanka Jain 			       sizeof(struct queue_storage_info_t));
4219ceacab7SPriyanka Jain 			if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage))
4229ceacab7SPriyanka Jain 				goto fail_tx_conf;
4239ceacab7SPriyanka Jain 		}
4249ceacab7SPriyanka Jain 	}
4259ceacab7SPriyanka Jain 
4263e5a335dSHemant Agrawal 	vq_id = 0;
427599017a2SHemant Agrawal 	for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) {
4283e5a335dSHemant Agrawal 		mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id];
4292d5f7f52SAshish Jain 		mcq->tc_index = dist_idx / num_rxqueue_per_tc;
4302d5f7f52SAshish Jain 		mcq->flow_id = dist_idx % num_rxqueue_per_tc;
4313e5a335dSHemant Agrawal 		vq_id++;
4323e5a335dSHemant Agrawal 	}
4333e5a335dSHemant Agrawal 
4343e5a335dSHemant Agrawal 	return 0;
4359ceacab7SPriyanka Jain fail_tx_conf:
4369ceacab7SPriyanka Jain 	i -= 1;
4379ceacab7SPriyanka Jain 	while (i >= 0) {
4389ceacab7SPriyanka Jain 		dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i];
4399ceacab7SPriyanka Jain 		rte_free(dpaa2_q->q_storage);
4409ceacab7SPriyanka Jain 		priv->tx_conf_vq[i--] = NULL;
4419ceacab7SPriyanka Jain 	}
4429ceacab7SPriyanka Jain 	i = priv->nb_tx_queues;
4437ae777d0SHemant Agrawal fail_tx:
4447ae777d0SHemant Agrawal 	i -= 1;
4457ae777d0SHemant Agrawal 	while (i >= 0) {
4467ae777d0SHemant Agrawal 		dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i];
4477ae777d0SHemant Agrawal 		rte_free(dpaa2_q->cscn);
4487ae777d0SHemant Agrawal 		priv->tx_vq[i--] = NULL;
4497ae777d0SHemant Agrawal 	}
4507ae777d0SHemant Agrawal 	i = priv->nb_rx_queues;
4513e5a335dSHemant Agrawal fail:
4523e5a335dSHemant Agrawal 	i -= 1;
4533e5a335dSHemant Agrawal 	mc_q = priv->rx_vq[0];
4543e5a335dSHemant Agrawal 	while (i >= 0) {
4553e5a335dSHemant Agrawal 		dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i];
4563cf50ff5SHemant Agrawal 		dpaa2_free_dq_storage(dpaa2_q->q_storage);
4573e5a335dSHemant Agrawal 		rte_free(dpaa2_q->q_storage);
4583e5a335dSHemant Agrawal 		priv->rx_vq[i--] = NULL;
4593e5a335dSHemant Agrawal 	}
4603e5a335dSHemant Agrawal 	rte_free(mc_q);
4613e5a335dSHemant Agrawal 	return -1;
4623e5a335dSHemant Agrawal }
4633e5a335dSHemant Agrawal 
4645d9a1e4dSHemant Agrawal static void
4655d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev)
4665d9a1e4dSHemant Agrawal {
4675d9a1e4dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
4685d9a1e4dSHemant Agrawal 	struct dpaa2_queue *dpaa2_q;
4695d9a1e4dSHemant Agrawal 	int i;
4705d9a1e4dSHemant Agrawal 
4715d9a1e4dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
4725d9a1e4dSHemant Agrawal 
4735d9a1e4dSHemant Agrawal 	/* Queue allocation base */
4745d9a1e4dSHemant Agrawal 	if (priv->rx_vq[0]) {
4755d9a1e4dSHemant Agrawal 		/* cleaning up queue storage */
4765d9a1e4dSHemant Agrawal 		for (i = 0; i < priv->nb_rx_queues; i++) {
4775d9a1e4dSHemant Agrawal 			dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i];
4785d9a1e4dSHemant Agrawal 			if (dpaa2_q->q_storage)
4795d9a1e4dSHemant Agrawal 				rte_free(dpaa2_q->q_storage);
4805d9a1e4dSHemant Agrawal 		}
4815d9a1e4dSHemant Agrawal 		/* cleanup tx queue cscn */
4825d9a1e4dSHemant Agrawal 		for (i = 0; i < priv->nb_tx_queues; i++) {
4835d9a1e4dSHemant Agrawal 			dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i];
4845d9a1e4dSHemant Agrawal 			rte_free(dpaa2_q->cscn);
4855d9a1e4dSHemant Agrawal 		}
4869ceacab7SPriyanka Jain 		if (priv->tx_conf_en) {
4879ceacab7SPriyanka Jain 			/* cleanup tx conf queue storage */
4889ceacab7SPriyanka Jain 			for (i = 0; i < priv->nb_tx_queues; i++) {
4899ceacab7SPriyanka Jain 				dpaa2_q = (struct dpaa2_queue *)
4909ceacab7SPriyanka Jain 						priv->tx_conf_vq[i];
4919ceacab7SPriyanka Jain 				rte_free(dpaa2_q->q_storage);
4929ceacab7SPriyanka Jain 			}
4939ceacab7SPriyanka Jain 		}
4945d9a1e4dSHemant Agrawal 		/*free memory for all queues (RX+TX) */
4955d9a1e4dSHemant Agrawal 		rte_free(priv->rx_vq[0]);
4965d9a1e4dSHemant Agrawal 		priv->rx_vq[0] = NULL;
4975d9a1e4dSHemant Agrawal 	}
4985d9a1e4dSHemant Agrawal }
4995d9a1e4dSHemant Agrawal 
5003e5a335dSHemant Agrawal static int
5013e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev)
5023e5a335dSHemant Agrawal {
50321ce788cSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
50481c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = dev->process_private;
50521ce788cSHemant Agrawal 	struct rte_eth_conf *eth_conf = &dev->data->dev_conf;
5060ebce612SSunil Kumar Kori 	uint64_t rx_offloads = eth_conf->rxmode.offloads;
5070ebce612SSunil Kumar Kori 	uint64_t tx_offloads = eth_conf->txmode.offloads;
5080ebce612SSunil Kumar Kori 	int rx_l3_csum_offload = false;
5090ebce612SSunil Kumar Kori 	int rx_l4_csum_offload = false;
5100ebce612SSunil Kumar Kori 	int tx_l3_csum_offload = false;
5110ebce612SSunil Kumar Kori 	int tx_l4_csum_offload = false;
512271f5aeeSJun Yang 	int ret, tc_index;
5133e5a335dSHemant Agrawal 
5143e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
5153e5a335dSHemant Agrawal 
5167bdf45f9SHemant Agrawal 	/* Rx offloads which are enabled by default */
517175fe7d9SSunil Kumar Kori 	if (dev_rx_offloads_nodis & ~rx_offloads) {
5187bdf45f9SHemant Agrawal 		DPAA2_PMD_INFO(
5197bdf45f9SHemant Agrawal 		"Some of rx offloads enabled by default - requested 0x%" PRIx64
5207bdf45f9SHemant Agrawal 		" fixed are 0x%" PRIx64,
521175fe7d9SSunil Kumar Kori 		rx_offloads, dev_rx_offloads_nodis);
522175fe7d9SSunil Kumar Kori 	}
5230ebce612SSunil Kumar Kori 
5247bdf45f9SHemant Agrawal 	/* Tx offloads which are enabled by default */
525175fe7d9SSunil Kumar Kori 	if (dev_tx_offloads_nodis & ~tx_offloads) {
5267bdf45f9SHemant Agrawal 		DPAA2_PMD_INFO(
5277bdf45f9SHemant Agrawal 		"Some of tx offloads enabled by default - requested 0x%" PRIx64
5287bdf45f9SHemant Agrawal 		" fixed are 0x%" PRIx64,
529175fe7d9SSunil Kumar Kori 		tx_offloads, dev_tx_offloads_nodis);
530175fe7d9SSunil Kumar Kori 	}
5310ebce612SSunil Kumar Kori 
5320ebce612SSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) {
533e1640849SHemant Agrawal 		if (eth_conf->rxmode.max_rx_pkt_len <= DPAA2_MAX_RX_PKT_LEN) {
53444ea7355SAshish Jain 			ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW,
5356f8be0fbSHemant Agrawal 				priv->token, eth_conf->rxmode.max_rx_pkt_len
5366f8be0fbSHemant Agrawal 				- RTE_ETHER_CRC_LEN);
537e1640849SHemant Agrawal 			if (ret) {
538a10a988aSShreyansh Jain 				DPAA2_PMD_ERR(
539a10a988aSShreyansh Jain 					"Unable to set mtu. check config");
540e1640849SHemant Agrawal 				return ret;
541e1640849SHemant Agrawal 			}
5426f8be0fbSHemant Agrawal 			dev->data->mtu =
5436f8be0fbSHemant Agrawal 				dev->data->dev_conf.rxmode.max_rx_pkt_len -
5446f8be0fbSHemant Agrawal 				RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN -
5456f8be0fbSHemant Agrawal 				VLAN_TAG_SIZE;
546e1640849SHemant Agrawal 		} else {
547e1640849SHemant Agrawal 			return -1;
548e1640849SHemant Agrawal 		}
549e1640849SHemant Agrawal 	}
550e1640849SHemant Agrawal 
55189c2ea8fSHemant Agrawal 	if (eth_conf->rxmode.mq_mode == ETH_MQ_RX_RSS) {
552271f5aeeSJun Yang 		for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) {
55389c2ea8fSHemant Agrawal 			ret = dpaa2_setup_flow_dist(dev,
554271f5aeeSJun Yang 					eth_conf->rx_adv_conf.rss_conf.rss_hf,
555271f5aeeSJun Yang 					tc_index);
55689c2ea8fSHemant Agrawal 			if (ret) {
557271f5aeeSJun Yang 				DPAA2_PMD_ERR(
558271f5aeeSJun Yang 					"Unable to set flow distribution on tc%d."
559271f5aeeSJun Yang 					"Check queue config", tc_index);
56089c2ea8fSHemant Agrawal 				return ret;
56189c2ea8fSHemant Agrawal 			}
56289c2ea8fSHemant Agrawal 		}
563271f5aeeSJun Yang 	}
564c5acbb5eSHemant Agrawal 
5650ebce612SSunil Kumar Kori 	if (rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM)
5660ebce612SSunil Kumar Kori 		rx_l3_csum_offload = true;
5670ebce612SSunil Kumar Kori 
5680ebce612SSunil Kumar Kori 	if ((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) ||
56926179a66SHemant Agrawal 		(rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) ||
57026179a66SHemant Agrawal 		(rx_offloads & DEV_RX_OFFLOAD_SCTP_CKSUM))
5710ebce612SSunil Kumar Kori 		rx_l4_csum_offload = true;
57221ce788cSHemant Agrawal 
57321ce788cSHemant Agrawal 	ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token,
5740ebce612SSunil Kumar Kori 			       DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload);
57521ce788cSHemant Agrawal 	if (ret) {
576a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret);
57721ce788cSHemant Agrawal 		return ret;
57821ce788cSHemant Agrawal 	}
57921ce788cSHemant Agrawal 
58021ce788cSHemant Agrawal 	ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token,
5810ebce612SSunil Kumar Kori 			       DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload);
58221ce788cSHemant Agrawal 	if (ret) {
583a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret);
58421ce788cSHemant Agrawal 		return ret;
58521ce788cSHemant Agrawal 	}
58621ce788cSHemant Agrawal 
5877eaf1323SGagandeep Singh #if !defined(RTE_LIBRTE_IEEE1588)
58820196043SHemant Agrawal 	if (rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP)
5897eaf1323SGagandeep Singh #endif
590724f79dfSHemant Agrawal 		dpaa2_enable_ts[dev->data->port_id] = true;
59120196043SHemant Agrawal 
5920ebce612SSunil Kumar Kori 	if (tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM)
5930ebce612SSunil Kumar Kori 		tx_l3_csum_offload = true;
5940ebce612SSunil Kumar Kori 
5950ebce612SSunil Kumar Kori 	if ((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) ||
5960ebce612SSunil Kumar Kori 		(tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) ||
5970ebce612SSunil Kumar Kori 		(tx_offloads & DEV_TX_OFFLOAD_SCTP_CKSUM))
5980ebce612SSunil Kumar Kori 		tx_l4_csum_offload = true;
5990ebce612SSunil Kumar Kori 
60021ce788cSHemant Agrawal 	ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token,
6010ebce612SSunil Kumar Kori 			       DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload);
60221ce788cSHemant Agrawal 	if (ret) {
603a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret);
60421ce788cSHemant Agrawal 		return ret;
60521ce788cSHemant Agrawal 	}
60621ce788cSHemant Agrawal 
60721ce788cSHemant Agrawal 	ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token,
6080ebce612SSunil Kumar Kori 			       DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload);
60921ce788cSHemant Agrawal 	if (ret) {
610a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret);
61121ce788cSHemant Agrawal 		return ret;
61221ce788cSHemant Agrawal 	}
61321ce788cSHemant Agrawal 
614ffb3389cSNipun Gupta 	/* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in
615ffb3389cSNipun Gupta 	 * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC]
616ffb3389cSNipun Gupta 	 * to 0 for LS2 in the hardware thus disabling data/annotation
617ffb3389cSNipun Gupta 	 * stashing. For LX2 this is fixed in hardware and thus hash result and
618ffb3389cSNipun Gupta 	 * parse results can be received in FD using this option.
619ffb3389cSNipun Gupta 	 */
620ffb3389cSNipun Gupta 	if (dpaa2_svr_family == SVR_LX2160A) {
621ffb3389cSNipun Gupta 		ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token,
622ffb3389cSNipun Gupta 				       DPNI_FLCTYPE_HASH, true);
623ffb3389cSNipun Gupta 		if (ret) {
624a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret);
625ffb3389cSNipun Gupta 			return ret;
626ffb3389cSNipun Gupta 		}
627ffb3389cSNipun Gupta 	}
628ffb3389cSNipun Gupta 
62924f3c9a6SHemant Agrawal 	if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER)
630c172f85eSHemant Agrawal 		dpaa2_vlan_offload_set(dev, ETH_VLAN_FILTER_MASK);
631c172f85eSHemant Agrawal 
6323e5a335dSHemant Agrawal 	return 0;
6333e5a335dSHemant Agrawal }
6343e5a335dSHemant Agrawal 
6353e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID,
6363e5a335dSHemant Agrawal  * flow ID, destination configuration etc.
6373e5a335dSHemant Agrawal  */
6383e5a335dSHemant Agrawal static int
6393e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev,
6403e5a335dSHemant Agrawal 			 uint16_t rx_queue_id,
64113b856acSHemant Agrawal 			 uint16_t nb_rx_desc,
6423e5a335dSHemant Agrawal 			 unsigned int socket_id __rte_unused,
643988a7c38SHemant Agrawal 			 const struct rte_eth_rxconf *rx_conf,
6443e5a335dSHemant Agrawal 			 struct rte_mempool *mb_pool)
6453e5a335dSHemant Agrawal {
6463e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
64781c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
6483e5a335dSHemant Agrawal 	struct dpaa2_queue *dpaa2_q;
6493e5a335dSHemant Agrawal 	struct dpni_queue cfg;
6503e5a335dSHemant Agrawal 	uint8_t options = 0;
6513e5a335dSHemant Agrawal 	uint8_t flow_id;
652bee61d86SHemant Agrawal 	uint32_t bpid;
65313b856acSHemant Agrawal 	int i, ret;
6543e5a335dSHemant Agrawal 
6553e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
6563e5a335dSHemant Agrawal 
657a10a988aSShreyansh Jain 	DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p",
6583e5a335dSHemant Agrawal 			dev, rx_queue_id, mb_pool, rx_conf);
6593e5a335dSHemant Agrawal 
660988a7c38SHemant Agrawal 	/* Rx deferred start is not supported */
661988a7c38SHemant Agrawal 	if (rx_conf->rx_deferred_start) {
662988a7c38SHemant Agrawal 		DPAA2_PMD_ERR("%p:Rx deferred start not supported",
663988a7c38SHemant Agrawal 				(void *)dev);
664988a7c38SHemant Agrawal 		return -EINVAL;
665988a7c38SHemant Agrawal 	}
666988a7c38SHemant Agrawal 
667bee61d86SHemant Agrawal 	if (!priv->bp_list || priv->bp_list->mp != mb_pool) {
668bee61d86SHemant Agrawal 		bpid = mempool_to_bpid(mb_pool);
669bee61d86SHemant Agrawal 		ret = dpaa2_attach_bp_list(priv,
670bee61d86SHemant Agrawal 					   rte_dpaa2_bpid_info[bpid].bp_list);
671bee61d86SHemant Agrawal 		if (ret)
672bee61d86SHemant Agrawal 			return ret;
673bee61d86SHemant Agrawal 	}
6743e5a335dSHemant Agrawal 	dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id];
6753e5a335dSHemant Agrawal 	dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */
676109df460SShreyansh Jain 	dpaa2_q->bp_array = rte_dpaa2_bpid_info;
677de1d70f0SHemant Agrawal 	dpaa2_q->nb_desc = UINT16_MAX;
678de1d70f0SHemant Agrawal 	dpaa2_q->offloads = rx_conf->offloads;
6793e5a335dSHemant Agrawal 
680599017a2SHemant Agrawal 	/*Get the flow id from given VQ id*/
68113b856acSHemant Agrawal 	flow_id = dpaa2_q->flow_id;
6823e5a335dSHemant Agrawal 	memset(&cfg, 0, sizeof(struct dpni_queue));
6833e5a335dSHemant Agrawal 
6843e5a335dSHemant Agrawal 	options = options | DPNI_QUEUE_OPT_USER_CTX;
6855ae1edffSHemant Agrawal 	cfg.user_context = (size_t)(dpaa2_q);
6863e5a335dSHemant Agrawal 
68713b856acSHemant Agrawal 	/* check if a private cgr available. */
68813b856acSHemant Agrawal 	for (i = 0; i < priv->max_cgs; i++) {
68913b856acSHemant Agrawal 		if (!priv->cgid_in_use[i]) {
69013b856acSHemant Agrawal 			priv->cgid_in_use[i] = 1;
69113b856acSHemant Agrawal 			break;
69213b856acSHemant Agrawal 		}
69313b856acSHemant Agrawal 	}
69413b856acSHemant Agrawal 
69513b856acSHemant Agrawal 	if (i < priv->max_cgs) {
69613b856acSHemant Agrawal 		options |= DPNI_QUEUE_OPT_SET_CGID;
69713b856acSHemant Agrawal 		cfg.cgid = i;
69813b856acSHemant Agrawal 		dpaa2_q->cgid = cfg.cgid;
69913b856acSHemant Agrawal 	} else {
70013b856acSHemant Agrawal 		dpaa2_q->cgid = 0xff;
70113b856acSHemant Agrawal 	}
70213b856acSHemant Agrawal 
70337529eceSHemant Agrawal 	/*if ls2088 or rev2 device, enable the stashing */
70430db823eSHemant Agrawal 
705e0ded73bSHemant Agrawal 	if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) {
70637529eceSHemant Agrawal 		options |= DPNI_QUEUE_OPT_FLC;
70737529eceSHemant Agrawal 		cfg.flc.stash_control = true;
70837529eceSHemant Agrawal 		cfg.flc.value &= 0xFFFFFFFFFFFFFFC0;
70937529eceSHemant Agrawal 		/* 00 00 00 - last 6 bit represent annotation, context stashing,
710e0ded73bSHemant Agrawal 		 * data stashing setting 01 01 00 (0x14)
711e0ded73bSHemant Agrawal 		 * (in following order ->DS AS CS)
712e0ded73bSHemant Agrawal 		 * to enable 1 line data, 1 line annotation.
713e0ded73bSHemant Agrawal 		 * For LX2, this setting should be 01 00 00 (0x10)
71437529eceSHemant Agrawal 		 */
715e0ded73bSHemant Agrawal 		if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A)
716e0ded73bSHemant Agrawal 			cfg.flc.value |= 0x10;
717e0ded73bSHemant Agrawal 		else
71837529eceSHemant Agrawal 			cfg.flc.value |= 0x14;
71937529eceSHemant Agrawal 	}
7203e5a335dSHemant Agrawal 	ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX,
7213e5a335dSHemant Agrawal 			     dpaa2_q->tc_index, flow_id, options, &cfg);
7223e5a335dSHemant Agrawal 	if (ret) {
723a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret);
7243e5a335dSHemant Agrawal 		return -1;
7253e5a335dSHemant Agrawal 	}
7263e5a335dSHemant Agrawal 
72723d6a87eSHemant Agrawal 	if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) {
72823d6a87eSHemant Agrawal 		struct dpni_taildrop taildrop;
72923d6a87eSHemant Agrawal 
73023d6a87eSHemant Agrawal 		taildrop.enable = 1;
731de1d70f0SHemant Agrawal 		dpaa2_q->nb_desc = nb_rx_desc;
73213b856acSHemant Agrawal 		/* Private CGR will use tail drop length as nb_rx_desc.
73313b856acSHemant Agrawal 		 * for rest cases we can use standard byte based tail drop.
73413b856acSHemant Agrawal 		 * There is no HW restriction, but number of CGRs are limited,
73513b856acSHemant Agrawal 		 * hence this restriction is placed.
73613b856acSHemant Agrawal 		 */
73713b856acSHemant Agrawal 		if (dpaa2_q->cgid != 0xff) {
73823d6a87eSHemant Agrawal 			/*enabling per rx queue congestion control */
73913b856acSHemant Agrawal 			taildrop.threshold = nb_rx_desc;
74013b856acSHemant Agrawal 			taildrop.units = DPNI_CONGESTION_UNIT_FRAMES;
74113b856acSHemant Agrawal 			taildrop.oal = 0;
74213b856acSHemant Agrawal 			DPAA2_PMD_DEBUG("Enabling CG Tail Drop on queue = %d",
74313b856acSHemant Agrawal 					rx_queue_id);
74413b856acSHemant Agrawal 			ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token,
74513b856acSHemant Agrawal 						DPNI_CP_CONGESTION_GROUP,
74613b856acSHemant Agrawal 						DPNI_QUEUE_RX,
74713b856acSHemant Agrawal 						dpaa2_q->tc_index,
7487a3a9d56SJun Yang 						dpaa2_q->cgid, &taildrop);
74913b856acSHemant Agrawal 		} else {
75013b856acSHemant Agrawal 			/*enabling per rx queue congestion control */
75113b856acSHemant Agrawal 			taildrop.threshold = CONG_THRESHOLD_RX_BYTES_Q;
75223d6a87eSHemant Agrawal 			taildrop.units = DPNI_CONGESTION_UNIT_BYTES;
753d47f0292SHemant Agrawal 			taildrop.oal = CONG_RX_OAL;
75413b856acSHemant Agrawal 			DPAA2_PMD_DEBUG("Enabling Byte based Drop on queue= %d",
75523d6a87eSHemant Agrawal 					rx_queue_id);
75623d6a87eSHemant Agrawal 			ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token,
75723d6a87eSHemant Agrawal 						DPNI_CP_QUEUE, DPNI_QUEUE_RX,
75813b856acSHemant Agrawal 						dpaa2_q->tc_index, flow_id,
75913b856acSHemant Agrawal 						&taildrop);
76013b856acSHemant Agrawal 		}
76113b856acSHemant Agrawal 		if (ret) {
76213b856acSHemant Agrawal 			DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)",
76313b856acSHemant Agrawal 				      ret);
76413b856acSHemant Agrawal 			return -1;
76513b856acSHemant Agrawal 		}
76613b856acSHemant Agrawal 	} else { /* Disable tail Drop */
76713b856acSHemant Agrawal 		struct dpni_taildrop taildrop = {0};
76813b856acSHemant Agrawal 		DPAA2_PMD_INFO("Tail drop is disabled on queue");
76913b856acSHemant Agrawal 
77013b856acSHemant Agrawal 		taildrop.enable = 0;
77113b856acSHemant Agrawal 		if (dpaa2_q->cgid != 0xff) {
77213b856acSHemant Agrawal 			ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token,
77313b856acSHemant Agrawal 					DPNI_CP_CONGESTION_GROUP, DPNI_QUEUE_RX,
77413b856acSHemant Agrawal 					dpaa2_q->tc_index,
7757a3a9d56SJun Yang 					dpaa2_q->cgid, &taildrop);
77613b856acSHemant Agrawal 		} else {
77713b856acSHemant Agrawal 			ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token,
77813b856acSHemant Agrawal 					DPNI_CP_QUEUE, DPNI_QUEUE_RX,
77923d6a87eSHemant Agrawal 					dpaa2_q->tc_index, flow_id, &taildrop);
78013b856acSHemant Agrawal 		}
78123d6a87eSHemant Agrawal 		if (ret) {
782a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)",
783a10a988aSShreyansh Jain 				      ret);
78423d6a87eSHemant Agrawal 			return -1;
78523d6a87eSHemant Agrawal 		}
78623d6a87eSHemant Agrawal 	}
78723d6a87eSHemant Agrawal 
7883e5a335dSHemant Agrawal 	dev->data->rx_queues[rx_queue_id] = dpaa2_q;
7893e5a335dSHemant Agrawal 	return 0;
7903e5a335dSHemant Agrawal }
7913e5a335dSHemant Agrawal 
7923e5a335dSHemant Agrawal static int
7933e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev,
7943e5a335dSHemant Agrawal 			 uint16_t tx_queue_id,
795b5869095SHemant Agrawal 			 uint16_t nb_tx_desc,
7963e5a335dSHemant Agrawal 			 unsigned int socket_id __rte_unused,
797988a7c38SHemant Agrawal 			 const struct rte_eth_txconf *tx_conf)
7983e5a335dSHemant Agrawal {
7993e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
8003e5a335dSHemant Agrawal 	struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)
8013e5a335dSHemant Agrawal 		priv->tx_vq[tx_queue_id];
8029ceacab7SPriyanka Jain 	struct dpaa2_queue *dpaa2_tx_conf_q = (struct dpaa2_queue *)
8039ceacab7SPriyanka Jain 		priv->tx_conf_vq[tx_queue_id];
80481c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = dev->process_private;
8053e5a335dSHemant Agrawal 	struct dpni_queue tx_conf_cfg;
8063e5a335dSHemant Agrawal 	struct dpni_queue tx_flow_cfg;
8073e5a335dSHemant Agrawal 	uint8_t options = 0, flow_id;
808e26bf82eSSachin Saxena 	struct dpni_queue_id qid;
8093e5a335dSHemant Agrawal 	uint32_t tc_id;
8103e5a335dSHemant Agrawal 	int ret;
8113e5a335dSHemant Agrawal 
8123e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
8133e5a335dSHemant Agrawal 
814988a7c38SHemant Agrawal 	/* Tx deferred start is not supported */
815988a7c38SHemant Agrawal 	if (tx_conf->tx_deferred_start) {
816988a7c38SHemant Agrawal 		DPAA2_PMD_ERR("%p:Tx deferred start not supported",
817988a7c38SHemant Agrawal 				(void *)dev);
818988a7c38SHemant Agrawal 		return -EINVAL;
819988a7c38SHemant Agrawal 	}
820988a7c38SHemant Agrawal 
821de1d70f0SHemant Agrawal 	dpaa2_q->nb_desc = UINT16_MAX;
822de1d70f0SHemant Agrawal 	dpaa2_q->offloads = tx_conf->offloads;
823de1d70f0SHemant Agrawal 
8243e5a335dSHemant Agrawal 	/* Return if queue already configured */
825f9989673SAkhil Goyal 	if (dpaa2_q->flow_id != 0xffff) {
826f9989673SAkhil Goyal 		dev->data->tx_queues[tx_queue_id] = dpaa2_q;
8273e5a335dSHemant Agrawal 		return 0;
828f9989673SAkhil Goyal 	}
8293e5a335dSHemant Agrawal 
8303e5a335dSHemant Agrawal 	memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue));
8313e5a335dSHemant Agrawal 	memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue));
8323e5a335dSHemant Agrawal 
833ef18dafeSHemant Agrawal 	tc_id = tx_queue_id;
834ef18dafeSHemant Agrawal 	flow_id = 0;
8353e5a335dSHemant Agrawal 
8363e5a335dSHemant Agrawal 	ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX,
8373e5a335dSHemant Agrawal 			tc_id, flow_id, options, &tx_flow_cfg);
8383e5a335dSHemant Agrawal 	if (ret) {
839a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error in setting the tx flow: "
840a10a988aSShreyansh Jain 			"tc_id=%d, flow=%d err=%d",
841a10a988aSShreyansh Jain 			tc_id, flow_id, ret);
8423e5a335dSHemant Agrawal 			return -1;
8433e5a335dSHemant Agrawal 	}
8443e5a335dSHemant Agrawal 
8453e5a335dSHemant Agrawal 	dpaa2_q->flow_id = flow_id;
8463e5a335dSHemant Agrawal 
8473e5a335dSHemant Agrawal 	if (tx_queue_id == 0) {
8483e5a335dSHemant Agrawal 		/*Set tx-conf and error configuration*/
8499ceacab7SPriyanka Jain 		if (priv->tx_conf_en)
8509ceacab7SPriyanka Jain 			ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW,
8519ceacab7SPriyanka Jain 							    priv->token,
8529ceacab7SPriyanka Jain 							    DPNI_CONF_AFFINE);
8539ceacab7SPriyanka Jain 		else
8543e5a335dSHemant Agrawal 			ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW,
8553e5a335dSHemant Agrawal 							    priv->token,
8563e5a335dSHemant Agrawal 							    DPNI_CONF_DISABLE);
8573e5a335dSHemant Agrawal 		if (ret) {
858a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("Error in set tx conf mode settings: "
859a10a988aSShreyansh Jain 				      "err=%d", ret);
8603e5a335dSHemant Agrawal 			return -1;
8613e5a335dSHemant Agrawal 		}
8623e5a335dSHemant Agrawal 	}
8633e5a335dSHemant Agrawal 	dpaa2_q->tc_index = tc_id;
8643e5a335dSHemant Agrawal 
865e26bf82eSSachin Saxena 	ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token,
866e26bf82eSSachin Saxena 			     DPNI_QUEUE_TX, dpaa2_q->tc_index,
867e26bf82eSSachin Saxena 			     dpaa2_q->flow_id, &tx_flow_cfg, &qid);
868e26bf82eSSachin Saxena 	if (ret) {
869e26bf82eSSachin Saxena 		DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret);
870e26bf82eSSachin Saxena 		return -1;
871e26bf82eSSachin Saxena 	}
872e26bf82eSSachin Saxena 	dpaa2_q->fqid = qid.fqid;
873e26bf82eSSachin Saxena 
874a0840963SHemant Agrawal 	if (!(priv->flags & DPAA2_TX_CGR_OFF)) {
87513b856acSHemant Agrawal 		struct dpni_congestion_notification_cfg cong_notif_cfg = {0};
8767ae777d0SHemant Agrawal 
877de1d70f0SHemant Agrawal 		dpaa2_q->nb_desc = nb_tx_desc;
878de1d70f0SHemant Agrawal 
87929dfa62fSHemant Agrawal 		cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES;
880b5869095SHemant Agrawal 		cong_notif_cfg.threshold_entry = nb_tx_desc;
8817ae777d0SHemant Agrawal 		/* Notify that the queue is not congested when the data in
8827ae777d0SHemant Agrawal 		 * the queue is below this thershold.
8837ae777d0SHemant Agrawal 		 */
884b5869095SHemant Agrawal 		cong_notif_cfg.threshold_exit = nb_tx_desc - 24;
8857ae777d0SHemant Agrawal 		cong_notif_cfg.message_ctx = 0;
886543dbfecSNipun Gupta 		cong_notif_cfg.message_iova =
887543dbfecSNipun Gupta 				(size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn);
8887ae777d0SHemant Agrawal 		cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE;
8897ae777d0SHemant Agrawal 		cong_notif_cfg.notification_mode =
8907ae777d0SHemant Agrawal 					 DPNI_CONG_OPT_WRITE_MEM_ON_ENTER |
8917ae777d0SHemant Agrawal 					 DPNI_CONG_OPT_WRITE_MEM_ON_EXIT |
8927ae777d0SHemant Agrawal 					 DPNI_CONG_OPT_COHERENT_WRITE;
89355984a9bSShreyansh Jain 		cong_notif_cfg.cg_point = DPNI_CP_QUEUE;
8947ae777d0SHemant Agrawal 
8957ae777d0SHemant Agrawal 		ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW,
8967ae777d0SHemant Agrawal 						       priv->token,
8977ae777d0SHemant Agrawal 						       DPNI_QUEUE_TX,
8987ae777d0SHemant Agrawal 						       tc_id,
8997ae777d0SHemant Agrawal 						       &cong_notif_cfg);
9007ae777d0SHemant Agrawal 		if (ret) {
901a10a988aSShreyansh Jain 			DPAA2_PMD_ERR(
902a10a988aSShreyansh Jain 			   "Error in setting tx congestion notification: "
903a10a988aSShreyansh Jain 			   "err=%d", ret);
9047ae777d0SHemant Agrawal 			return -ret;
9057ae777d0SHemant Agrawal 		}
9067ae777d0SHemant Agrawal 	}
90716c4a3c4SNipun Gupta 	dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf;
9083e5a335dSHemant Agrawal 	dev->data->tx_queues[tx_queue_id] = dpaa2_q;
9099ceacab7SPriyanka Jain 
9109ceacab7SPriyanka Jain 	if (priv->tx_conf_en) {
9119ceacab7SPriyanka Jain 		dpaa2_q->tx_conf_queue = dpaa2_tx_conf_q;
9129ceacab7SPriyanka Jain 		options = options | DPNI_QUEUE_OPT_USER_CTX;
9139ceacab7SPriyanka Jain 		tx_conf_cfg.user_context = (size_t)(dpaa2_q);
9149ceacab7SPriyanka Jain 		ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token,
9159ceacab7SPriyanka Jain 			     DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index,
9169ceacab7SPriyanka Jain 			     dpaa2_tx_conf_q->flow_id, options, &tx_conf_cfg);
9179ceacab7SPriyanka Jain 		if (ret) {
9189ceacab7SPriyanka Jain 			DPAA2_PMD_ERR("Error in setting the tx conf flow: "
9199ceacab7SPriyanka Jain 			      "tc_index=%d, flow=%d err=%d",
9209ceacab7SPriyanka Jain 			      dpaa2_tx_conf_q->tc_index,
9219ceacab7SPriyanka Jain 			      dpaa2_tx_conf_q->flow_id, ret);
9229ceacab7SPriyanka Jain 			return -1;
9239ceacab7SPriyanka Jain 		}
9249ceacab7SPriyanka Jain 
9259ceacab7SPriyanka Jain 		ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token,
9269ceacab7SPriyanka Jain 			     DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index,
9279ceacab7SPriyanka Jain 			     dpaa2_tx_conf_q->flow_id, &tx_conf_cfg, &qid);
9289ceacab7SPriyanka Jain 		if (ret) {
9299ceacab7SPriyanka Jain 			DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret);
9309ceacab7SPriyanka Jain 			return -1;
9319ceacab7SPriyanka Jain 		}
9329ceacab7SPriyanka Jain 		dpaa2_tx_conf_q->fqid = qid.fqid;
9339ceacab7SPriyanka Jain 	}
9343e5a335dSHemant Agrawal 	return 0;
9353e5a335dSHemant Agrawal }
9363e5a335dSHemant Agrawal 
9373e5a335dSHemant Agrawal static void
9383e5a335dSHemant Agrawal dpaa2_dev_rx_queue_release(void *q __rte_unused)
9393e5a335dSHemant Agrawal {
94013b856acSHemant Agrawal 	struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)q;
94113b856acSHemant Agrawal 	struct dpaa2_dev_priv *priv = dpaa2_q->eth_data->dev_private;
94281c42c84SShreyansh Jain 	struct fsl_mc_io *dpni =
94381c42c84SShreyansh Jain 		(struct fsl_mc_io *)priv->eth_dev->process_private;
94413b856acSHemant Agrawal 	uint8_t options = 0;
94513b856acSHemant Agrawal 	int ret;
94613b856acSHemant Agrawal 	struct dpni_queue cfg;
94713b856acSHemant Agrawal 
94813b856acSHemant Agrawal 	memset(&cfg, 0, sizeof(struct dpni_queue));
9493e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
95013b856acSHemant Agrawal 	if (dpaa2_q->cgid != 0xff) {
95113b856acSHemant Agrawal 		options = DPNI_QUEUE_OPT_CLEAR_CGID;
95213b856acSHemant Agrawal 		cfg.cgid = dpaa2_q->cgid;
95313b856acSHemant Agrawal 
95413b856acSHemant Agrawal 		ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token,
95513b856acSHemant Agrawal 				     DPNI_QUEUE_RX,
95613b856acSHemant Agrawal 				     dpaa2_q->tc_index, dpaa2_q->flow_id,
95713b856acSHemant Agrawal 				     options, &cfg);
95813b856acSHemant Agrawal 		if (ret)
95913b856acSHemant Agrawal 			DPAA2_PMD_ERR("Unable to clear CGR from q=%u err=%d",
96013b856acSHemant Agrawal 					dpaa2_q->fqid, ret);
96113b856acSHemant Agrawal 		priv->cgid_in_use[dpaa2_q->cgid] = 0;
96213b856acSHemant Agrawal 		dpaa2_q->cgid = 0xff;
96313b856acSHemant Agrawal 	}
9643e5a335dSHemant Agrawal }
9653e5a335dSHemant Agrawal 
9663e5a335dSHemant Agrawal static void
9673e5a335dSHemant Agrawal dpaa2_dev_tx_queue_release(void *q __rte_unused)
9683e5a335dSHemant Agrawal {
9693e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
9703e5a335dSHemant Agrawal }
9713e5a335dSHemant Agrawal 
972f40adb40SHemant Agrawal static uint32_t
973f40adb40SHemant Agrawal dpaa2_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id)
974f40adb40SHemant Agrawal {
975f40adb40SHemant Agrawal 	int32_t ret;
976f40adb40SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
977f40adb40SHemant Agrawal 	struct dpaa2_queue *dpaa2_q;
978f40adb40SHemant Agrawal 	struct qbman_swp *swp;
979f40adb40SHemant Agrawal 	struct qbman_fq_query_np_rslt state;
980f40adb40SHemant Agrawal 	uint32_t frame_cnt = 0;
981f40adb40SHemant Agrawal 
982f40adb40SHemant Agrawal 	if (unlikely(!DPAA2_PER_LCORE_DPIO)) {
983f40adb40SHemant Agrawal 		ret = dpaa2_affine_qbman_swp();
984f40adb40SHemant Agrawal 		if (ret) {
985d527f5d9SNipun Gupta 			DPAA2_PMD_ERR(
986d527f5d9SNipun Gupta 				"Failed to allocate IO portal, tid: %d\n",
987d527f5d9SNipun Gupta 				rte_gettid());
988f40adb40SHemant Agrawal 			return -EINVAL;
989f40adb40SHemant Agrawal 		}
990f40adb40SHemant Agrawal 	}
991f40adb40SHemant Agrawal 	swp = DPAA2_PER_LCORE_PORTAL;
992f40adb40SHemant Agrawal 
993f40adb40SHemant Agrawal 	dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id];
994f40adb40SHemant Agrawal 
995f40adb40SHemant Agrawal 	if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) {
996f40adb40SHemant Agrawal 		frame_cnt = qbman_fq_state_frame_count(&state);
99746dca1d5SHemant Agrawal 		DPAA2_PMD_DP_DEBUG("RX frame count for q(%d) is %u",
998f40adb40SHemant Agrawal 				rx_queue_id, frame_cnt);
999f40adb40SHemant Agrawal 	}
1000f40adb40SHemant Agrawal 	return frame_cnt;
1001f40adb40SHemant Agrawal }
1002f40adb40SHemant Agrawal 
1003a5fc38d4SHemant Agrawal static const uint32_t *
1004a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev)
1005a5fc38d4SHemant Agrawal {
1006a5fc38d4SHemant Agrawal 	static const uint32_t ptypes[] = {
1007a5fc38d4SHemant Agrawal 		/*todo -= add more types */
1008a5fc38d4SHemant Agrawal 		RTE_PTYPE_L2_ETHER,
1009a5fc38d4SHemant Agrawal 		RTE_PTYPE_L3_IPV4,
1010a5fc38d4SHemant Agrawal 		RTE_PTYPE_L3_IPV4_EXT,
1011a5fc38d4SHemant Agrawal 		RTE_PTYPE_L3_IPV6,
1012a5fc38d4SHemant Agrawal 		RTE_PTYPE_L3_IPV6_EXT,
1013a5fc38d4SHemant Agrawal 		RTE_PTYPE_L4_TCP,
1014a5fc38d4SHemant Agrawal 		RTE_PTYPE_L4_UDP,
1015a5fc38d4SHemant Agrawal 		RTE_PTYPE_L4_SCTP,
1016a5fc38d4SHemant Agrawal 		RTE_PTYPE_L4_ICMP,
1017a5fc38d4SHemant Agrawal 		RTE_PTYPE_UNKNOWN
1018a5fc38d4SHemant Agrawal 	};
1019a5fc38d4SHemant Agrawal 
1020a3a997f0SHemant Agrawal 	if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx ||
102120191ab3SNipun Gupta 		dev->rx_pkt_burst == dpaa2_dev_rx ||
1022a3a997f0SHemant Agrawal 		dev->rx_pkt_burst == dpaa2_dev_loopback_rx)
1023a5fc38d4SHemant Agrawal 		return ptypes;
1024a5fc38d4SHemant Agrawal 	return NULL;
1025a5fc38d4SHemant Agrawal }
1026a5fc38d4SHemant Agrawal 
1027c5acbb5eSHemant Agrawal /**
1028c5acbb5eSHemant Agrawal  * Dpaa2 link Interrupt handler
1029c5acbb5eSHemant Agrawal  *
1030c5acbb5eSHemant Agrawal  * @param param
1031c5acbb5eSHemant Agrawal  *  The address of parameter (struct rte_eth_dev *) regsitered before.
1032c5acbb5eSHemant Agrawal  *
1033c5acbb5eSHemant Agrawal  * @return
1034c5acbb5eSHemant Agrawal  *  void
1035c5acbb5eSHemant Agrawal  */
1036c5acbb5eSHemant Agrawal static void
1037c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param)
1038c5acbb5eSHemant Agrawal {
1039c5acbb5eSHemant Agrawal 	struct rte_eth_dev *dev = param;
1040c5acbb5eSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
104181c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1042c5acbb5eSHemant Agrawal 	int ret;
1043c5acbb5eSHemant Agrawal 	int irq_index = DPNI_IRQ_INDEX;
1044c5acbb5eSHemant Agrawal 	unsigned int status = 0, clear = 0;
1045c5acbb5eSHemant Agrawal 
1046c5acbb5eSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1047c5acbb5eSHemant Agrawal 
1048c5acbb5eSHemant Agrawal 	if (dpni == NULL) {
1049a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1050c5acbb5eSHemant Agrawal 		return;
1051c5acbb5eSHemant Agrawal 	}
1052c5acbb5eSHemant Agrawal 
1053c5acbb5eSHemant Agrawal 	ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token,
1054c5acbb5eSHemant Agrawal 				  irq_index, &status);
1055c5acbb5eSHemant Agrawal 	if (unlikely(ret)) {
1056a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Can't get irq status (err %d)", ret);
1057c5acbb5eSHemant Agrawal 		clear = 0xffffffff;
1058c5acbb5eSHemant Agrawal 		goto out;
1059c5acbb5eSHemant Agrawal 	}
1060c5acbb5eSHemant Agrawal 
1061c5acbb5eSHemant Agrawal 	if (status & DPNI_IRQ_EVENT_LINK_CHANGED) {
1062c5acbb5eSHemant Agrawal 		clear = DPNI_IRQ_EVENT_LINK_CHANGED;
1063c5acbb5eSHemant Agrawal 		dpaa2_dev_link_update(dev, 0);
1064c5acbb5eSHemant Agrawal 		/* calling all the apps registered for link status event */
10655723fbedSFerruh Yigit 		rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL);
1066c5acbb5eSHemant Agrawal 	}
1067c5acbb5eSHemant Agrawal out:
1068c5acbb5eSHemant Agrawal 	ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token,
1069c5acbb5eSHemant Agrawal 				    irq_index, clear);
1070c5acbb5eSHemant Agrawal 	if (unlikely(ret))
1071a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret);
1072c5acbb5eSHemant Agrawal }
1073c5acbb5eSHemant Agrawal 
1074c5acbb5eSHemant Agrawal static int
1075c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable)
1076c5acbb5eSHemant Agrawal {
1077c5acbb5eSHemant Agrawal 	int err = 0;
1078c5acbb5eSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
107981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1080c5acbb5eSHemant Agrawal 	int irq_index = DPNI_IRQ_INDEX;
1081c5acbb5eSHemant Agrawal 	unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED;
1082c5acbb5eSHemant Agrawal 
1083c5acbb5eSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1084c5acbb5eSHemant Agrawal 
1085c5acbb5eSHemant Agrawal 	err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token,
1086c5acbb5eSHemant Agrawal 				irq_index, mask);
1087c5acbb5eSHemant Agrawal 	if (err < 0) {
1088a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err,
1089c5acbb5eSHemant Agrawal 			      strerror(-err));
1090c5acbb5eSHemant Agrawal 		return err;
1091c5acbb5eSHemant Agrawal 	}
1092c5acbb5eSHemant Agrawal 
1093c5acbb5eSHemant Agrawal 	err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token,
1094c5acbb5eSHemant Agrawal 				  irq_index, enable);
1095c5acbb5eSHemant Agrawal 	if (err < 0)
1096a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err,
1097c5acbb5eSHemant Agrawal 			      strerror(-err));
1098c5acbb5eSHemant Agrawal 
1099c5acbb5eSHemant Agrawal 	return err;
1100c5acbb5eSHemant Agrawal }
1101c5acbb5eSHemant Agrawal 
11023e5a335dSHemant Agrawal static int
11033e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev)
11043e5a335dSHemant Agrawal {
1105c5acbb5eSHemant Agrawal 	struct rte_device *rdev = dev->device;
1106c5acbb5eSHemant Agrawal 	struct rte_dpaa2_device *dpaa2_dev;
11073e5a335dSHemant Agrawal 	struct rte_eth_dev_data *data = dev->data;
11083e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = data->dev_private;
110981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
11103e5a335dSHemant Agrawal 	struct dpni_queue cfg;
1111ef18dafeSHemant Agrawal 	struct dpni_error_cfg	err_cfg;
11123e5a335dSHemant Agrawal 	uint16_t qdid;
11133e5a335dSHemant Agrawal 	struct dpni_queue_id qid;
11143e5a335dSHemant Agrawal 	struct dpaa2_queue *dpaa2_q;
11153e5a335dSHemant Agrawal 	int ret, i;
1116c5acbb5eSHemant Agrawal 	struct rte_intr_handle *intr_handle;
1117c5acbb5eSHemant Agrawal 
1118c5acbb5eSHemant Agrawal 	dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device);
1119c5acbb5eSHemant Agrawal 	intr_handle = &dpaa2_dev->intr_handle;
11203e5a335dSHemant Agrawal 
11213e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
11223e5a335dSHemant Agrawal 
11233e5a335dSHemant Agrawal 	ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token);
11243e5a335dSHemant Agrawal 	if (ret) {
1125a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d",
1126a10a988aSShreyansh Jain 			      priv->hw_id, ret);
11273e5a335dSHemant Agrawal 		return ret;
11283e5a335dSHemant Agrawal 	}
11293e5a335dSHemant Agrawal 
1130aa8c595aSHemant Agrawal 	/* Power up the phy. Needed to make the link go UP */
1131a1f3a12cSHemant Agrawal 	dpaa2_dev_set_link_up(dev);
1132a1f3a12cSHemant Agrawal 
11333e5a335dSHemant Agrawal 	ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token,
11343e5a335dSHemant Agrawal 			    DPNI_QUEUE_TX, &qdid);
11353e5a335dSHemant Agrawal 	if (ret) {
1136a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret);
11373e5a335dSHemant Agrawal 		return ret;
11383e5a335dSHemant Agrawal 	}
11393e5a335dSHemant Agrawal 	priv->qdid = qdid;
11403e5a335dSHemant Agrawal 
11413e5a335dSHemant Agrawal 	for (i = 0; i < data->nb_rx_queues; i++) {
11423e5a335dSHemant Agrawal 		dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i];
11433e5a335dSHemant Agrawal 		ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token,
11443e5a335dSHemant Agrawal 				     DPNI_QUEUE_RX, dpaa2_q->tc_index,
11453e5a335dSHemant Agrawal 				       dpaa2_q->flow_id, &cfg, &qid);
11463e5a335dSHemant Agrawal 		if (ret) {
1147a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("Error in getting flow information: "
1148a10a988aSShreyansh Jain 				      "err=%d", ret);
11493e5a335dSHemant Agrawal 			return ret;
11503e5a335dSHemant Agrawal 		}
11513e5a335dSHemant Agrawal 		dpaa2_q->fqid = qid.fqid;
11523e5a335dSHemant Agrawal 	}
11533e5a335dSHemant Agrawal 
1154ef18dafeSHemant Agrawal 	/*checksum errors, send them to normal path and set it in annotation */
1155ef18dafeSHemant Agrawal 	err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE;
115634356a5dSShreyansh Jain 	err_cfg.errors |= DPNI_ERROR_PHE;
1157ef18dafeSHemant Agrawal 
1158ef18dafeSHemant Agrawal 	err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE;
1159ef18dafeSHemant Agrawal 	err_cfg.set_frame_annotation = true;
1160ef18dafeSHemant Agrawal 
1161ef18dafeSHemant Agrawal 	ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW,
1162ef18dafeSHemant Agrawal 				       priv->token, &err_cfg);
1163ef18dafeSHemant Agrawal 	if (ret) {
1164a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d",
1165a10a988aSShreyansh Jain 			      ret);
1166ef18dafeSHemant Agrawal 		return ret;
1167ef18dafeSHemant Agrawal 	}
1168ef18dafeSHemant Agrawal 
1169c5acbb5eSHemant Agrawal 	/* if the interrupts were configured on this devices*/
1170c5acbb5eSHemant Agrawal 	if (intr_handle && (intr_handle->fd) &&
1171c5acbb5eSHemant Agrawal 	    (dev->data->dev_conf.intr_conf.lsc != 0)) {
1172c5acbb5eSHemant Agrawal 		/* Registering LSC interrupt handler */
1173c5acbb5eSHemant Agrawal 		rte_intr_callback_register(intr_handle,
1174c5acbb5eSHemant Agrawal 					   dpaa2_interrupt_handler,
1175c5acbb5eSHemant Agrawal 					   (void *)dev);
1176c5acbb5eSHemant Agrawal 
1177c5acbb5eSHemant Agrawal 		/* enable vfio intr/eventfd mapping
1178c5acbb5eSHemant Agrawal 		 * Interrupt index 0 is required, so we can not use
1179c5acbb5eSHemant Agrawal 		 * rte_intr_enable.
1180c5acbb5eSHemant Agrawal 		 */
1181c5acbb5eSHemant Agrawal 		rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX);
1182c5acbb5eSHemant Agrawal 
1183c5acbb5eSHemant Agrawal 		/* enable dpni_irqs */
1184c5acbb5eSHemant Agrawal 		dpaa2_eth_setup_irqs(dev, 1);
1185c5acbb5eSHemant Agrawal 	}
1186c5acbb5eSHemant Agrawal 
118716c4a3c4SNipun Gupta 	/* Change the tx burst function if ordered queues are used */
118816c4a3c4SNipun Gupta 	if (priv->en_ordered)
118916c4a3c4SNipun Gupta 		dev->tx_pkt_burst = dpaa2_dev_tx_ordered;
119016c4a3c4SNipun Gupta 
11913e5a335dSHemant Agrawal 	return 0;
11923e5a335dSHemant Agrawal }
11933e5a335dSHemant Agrawal 
11943e5a335dSHemant Agrawal /**
11953e5a335dSHemant Agrawal  *  This routine disables all traffic on the adapter by issuing a
11963e5a335dSHemant Agrawal  *  global reset on the MAC.
11973e5a335dSHemant Agrawal  */
119862024eb8SIvan Ilchenko static int
11993e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev)
12003e5a335dSHemant Agrawal {
12013e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
120281c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
12033e5a335dSHemant Agrawal 	int ret;
1204c56c86ffSHemant Agrawal 	struct rte_eth_link link;
1205c5acbb5eSHemant Agrawal 	struct rte_intr_handle *intr_handle = dev->intr_handle;
12063e5a335dSHemant Agrawal 
12073e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
12083e5a335dSHemant Agrawal 
1209c5acbb5eSHemant Agrawal 	/* reset interrupt callback  */
1210c5acbb5eSHemant Agrawal 	if (intr_handle && (intr_handle->fd) &&
1211c5acbb5eSHemant Agrawal 	    (dev->data->dev_conf.intr_conf.lsc != 0)) {
1212c5acbb5eSHemant Agrawal 		/*disable dpni irqs */
1213c5acbb5eSHemant Agrawal 		dpaa2_eth_setup_irqs(dev, 0);
1214c5acbb5eSHemant Agrawal 
1215c5acbb5eSHemant Agrawal 		/* disable vfio intr before callback unregister */
1216c5acbb5eSHemant Agrawal 		rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX);
1217c5acbb5eSHemant Agrawal 
1218c5acbb5eSHemant Agrawal 		/* Unregistering LSC interrupt handler */
1219c5acbb5eSHemant Agrawal 		rte_intr_callback_unregister(intr_handle,
1220c5acbb5eSHemant Agrawal 					     dpaa2_interrupt_handler,
1221c5acbb5eSHemant Agrawal 					     (void *)dev);
1222c5acbb5eSHemant Agrawal 	}
1223c5acbb5eSHemant Agrawal 
1224a1f3a12cSHemant Agrawal 	dpaa2_dev_set_link_down(dev);
1225a1f3a12cSHemant Agrawal 
12263e5a335dSHemant Agrawal 	ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token);
12273e5a335dSHemant Agrawal 	if (ret) {
1228a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev",
12293e5a335dSHemant Agrawal 			      ret, priv->hw_id);
123062024eb8SIvan Ilchenko 		return ret;
12313e5a335dSHemant Agrawal 	}
1232c56c86ffSHemant Agrawal 
1233c56c86ffSHemant Agrawal 	/* clear the recorded link status */
1234c56c86ffSHemant Agrawal 	memset(&link, 0, sizeof(link));
12357e2eb5f0SStephen Hemminger 	rte_eth_linkstatus_set(dev, &link);
123662024eb8SIvan Ilchenko 
123762024eb8SIvan Ilchenko 	return 0;
12383e5a335dSHemant Agrawal }
12393e5a335dSHemant Agrawal 
1240b142387bSThomas Monjalon static int
12413e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev)
12423e5a335dSHemant Agrawal {
12433e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
124481c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
12455964d36aSSachin Saxena 	int i, ret;
1246a1f3a12cSHemant Agrawal 	struct rte_eth_link link;
12473e5a335dSHemant Agrawal 
12483e5a335dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
12493e5a335dSHemant Agrawal 
12505964d36aSSachin Saxena 	if (rte_eal_process_type() != RTE_PROC_PRIMARY)
12515964d36aSSachin Saxena 		return 0;
12526a556bd6SHemant Agrawal 
12535964d36aSSachin Saxena 	if (!dpni) {
12545964d36aSSachin Saxena 		DPAA2_PMD_WARN("Already closed or not started");
12555964d36aSSachin Saxena 		return -1;
12565964d36aSSachin Saxena 	}
12575964d36aSSachin Saxena 
12585964d36aSSachin Saxena 	dpaa2_flow_clean(dev);
12593e5a335dSHemant Agrawal 	/* Clean the device first */
12603e5a335dSHemant Agrawal 	ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token);
12613e5a335dSHemant Agrawal 	if (ret) {
1262a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret);
1263b142387bSThomas Monjalon 		return -1;
12643e5a335dSHemant Agrawal 	}
1265a1f3a12cSHemant Agrawal 
1266a1f3a12cSHemant Agrawal 	memset(&link, 0, sizeof(link));
12677e2eb5f0SStephen Hemminger 	rte_eth_linkstatus_set(dev, &link);
1268b142387bSThomas Monjalon 
12695964d36aSSachin Saxena 	/* Free private queues memory */
12705964d36aSSachin Saxena 	dpaa2_free_rx_tx_queues(dev);
12715964d36aSSachin Saxena 	/* Close the device at underlying layer*/
12725964d36aSSachin Saxena 	ret = dpni_close(dpni, CMD_PRI_LOW, priv->token);
12735964d36aSSachin Saxena 	if (ret) {
12745964d36aSSachin Saxena 		DPAA2_PMD_ERR("Failure closing dpni device with err code %d",
12755964d36aSSachin Saxena 			      ret);
12765964d36aSSachin Saxena 	}
12775964d36aSSachin Saxena 
12785964d36aSSachin Saxena 	/* Free the allocated memory for ethernet private data and dpni*/
12795964d36aSSachin Saxena 	priv->hw = NULL;
12805964d36aSSachin Saxena 	dev->process_private = NULL;
12815964d36aSSachin Saxena 	rte_free(dpni);
12825964d36aSSachin Saxena 
12835964d36aSSachin Saxena 	for (i = 0; i < MAX_TCS; i++)
12845964d36aSSachin Saxena 		rte_free((void *)(size_t)priv->extract.tc_extract_param[i]);
12855964d36aSSachin Saxena 
12865964d36aSSachin Saxena 	if (priv->extract.qos_extract_param)
12875964d36aSSachin Saxena 		rte_free((void *)(size_t)priv->extract.qos_extract_param);
12885964d36aSSachin Saxena 
12895964d36aSSachin Saxena 	DPAA2_PMD_INFO("%s: netdev deleted", dev->data->name);
1290b142387bSThomas Monjalon 	return 0;
12913e5a335dSHemant Agrawal }
12923e5a335dSHemant Agrawal 
12939039c812SAndrew Rybchenko static int
1294c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable(
1295c0e5c69aSHemant Agrawal 		struct rte_eth_dev *dev)
1296c0e5c69aSHemant Agrawal {
1297c0e5c69aSHemant Agrawal 	int ret;
1298c0e5c69aSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
129981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1300c0e5c69aSHemant Agrawal 
1301c0e5c69aSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1302c0e5c69aSHemant Agrawal 
1303c0e5c69aSHemant Agrawal 	if (dpni == NULL) {
1304a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
13059039c812SAndrew Rybchenko 		return -ENODEV;
1306c0e5c69aSHemant Agrawal 	}
1307c0e5c69aSHemant Agrawal 
1308c0e5c69aSHemant Agrawal 	ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true);
1309c0e5c69aSHemant Agrawal 	if (ret < 0)
1310a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret);
13115d5aeeedSHemant Agrawal 
13125d5aeeedSHemant Agrawal 	ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true);
13135d5aeeedSHemant Agrawal 	if (ret < 0)
1314a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret);
13159039c812SAndrew Rybchenko 
13169039c812SAndrew Rybchenko 	return ret;
1317c0e5c69aSHemant Agrawal }
1318c0e5c69aSHemant Agrawal 
13199039c812SAndrew Rybchenko static int
1320c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable(
1321c0e5c69aSHemant Agrawal 		struct rte_eth_dev *dev)
1322c0e5c69aSHemant Agrawal {
1323c0e5c69aSHemant Agrawal 	int ret;
1324c0e5c69aSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
132581c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1326c0e5c69aSHemant Agrawal 
1327c0e5c69aSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1328c0e5c69aSHemant Agrawal 
1329c0e5c69aSHemant Agrawal 	if (dpni == NULL) {
1330a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
13319039c812SAndrew Rybchenko 		return -ENODEV;
1332c0e5c69aSHemant Agrawal 	}
1333c0e5c69aSHemant Agrawal 
1334c0e5c69aSHemant Agrawal 	ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false);
1335c0e5c69aSHemant Agrawal 	if (ret < 0)
1336a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret);
13375d5aeeedSHemant Agrawal 
13385d5aeeedSHemant Agrawal 	if (dev->data->all_multicast == 0) {
13395d5aeeedSHemant Agrawal 		ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW,
13405d5aeeedSHemant Agrawal 						 priv->token, false);
13415d5aeeedSHemant Agrawal 		if (ret < 0)
1342a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("Unable to disable M promisc mode %d",
13435d5aeeedSHemant Agrawal 				      ret);
13445d5aeeedSHemant Agrawal 	}
13459039c812SAndrew Rybchenko 
13469039c812SAndrew Rybchenko 	return ret;
13475d5aeeedSHemant Agrawal }
13485d5aeeedSHemant Agrawal 
1349ca041cd4SIvan Ilchenko static int
13505d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable(
13515d5aeeedSHemant Agrawal 		struct rte_eth_dev *dev)
13525d5aeeedSHemant Agrawal {
13535d5aeeedSHemant Agrawal 	int ret;
13545d5aeeedSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
135581c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
13565d5aeeedSHemant Agrawal 
13575d5aeeedSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
13585d5aeeedSHemant Agrawal 
13595d5aeeedSHemant Agrawal 	if (dpni == NULL) {
1360a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1361ca041cd4SIvan Ilchenko 		return -ENODEV;
13625d5aeeedSHemant Agrawal 	}
13635d5aeeedSHemant Agrawal 
13645d5aeeedSHemant Agrawal 	ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true);
13655d5aeeedSHemant Agrawal 	if (ret < 0)
1366a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret);
1367ca041cd4SIvan Ilchenko 
1368ca041cd4SIvan Ilchenko 	return ret;
13695d5aeeedSHemant Agrawal }
13705d5aeeedSHemant Agrawal 
1371ca041cd4SIvan Ilchenko static int
13725d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev)
13735d5aeeedSHemant Agrawal {
13745d5aeeedSHemant Agrawal 	int ret;
13755d5aeeedSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
137681c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
13775d5aeeedSHemant Agrawal 
13785d5aeeedSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
13795d5aeeedSHemant Agrawal 
13805d5aeeedSHemant Agrawal 	if (dpni == NULL) {
1381a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1382ca041cd4SIvan Ilchenko 		return -ENODEV;
13835d5aeeedSHemant Agrawal 	}
13845d5aeeedSHemant Agrawal 
13855d5aeeedSHemant Agrawal 	/* must remain on for all promiscuous */
13865d5aeeedSHemant Agrawal 	if (dev->data->promiscuous == 1)
1387ca041cd4SIvan Ilchenko 		return 0;
13885d5aeeedSHemant Agrawal 
13895d5aeeedSHemant Agrawal 	ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false);
13905d5aeeedSHemant Agrawal 	if (ret < 0)
1391a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret);
1392ca041cd4SIvan Ilchenko 
1393ca041cd4SIvan Ilchenko 	return ret;
1394c0e5c69aSHemant Agrawal }
1395e31d4d21SHemant Agrawal 
1396e31d4d21SHemant Agrawal static int
1397e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu)
1398e31d4d21SHemant Agrawal {
1399e31d4d21SHemant Agrawal 	int ret;
1400e31d4d21SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
140181c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
140235b2d13fSOlivier Matz 	uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN
140344ea7355SAshish Jain 				+ VLAN_TAG_SIZE;
1404e31d4d21SHemant Agrawal 
1405e31d4d21SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1406e31d4d21SHemant Agrawal 
1407e31d4d21SHemant Agrawal 	if (dpni == NULL) {
1408a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1409e31d4d21SHemant Agrawal 		return -EINVAL;
1410e31d4d21SHemant Agrawal 	}
1411e31d4d21SHemant Agrawal 
1412e31d4d21SHemant Agrawal 	/* check that mtu is within the allowed range */
141335b2d13fSOlivier Matz 	if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA2_MAX_RX_PKT_LEN)
1414e31d4d21SHemant Agrawal 		return -EINVAL;
1415e31d4d21SHemant Agrawal 
141635b2d13fSOlivier Matz 	if (frame_size > RTE_ETHER_MAX_LEN)
14170d20cda8SSachin Saxena 		dev->data->dev_conf.rxmode.offloads |=
14180ebce612SSunil Kumar Kori 						DEV_RX_OFFLOAD_JUMBO_FRAME;
1419e1640849SHemant Agrawal 	else
14200ebce612SSunil Kumar Kori 		dev->data->dev_conf.rxmode.offloads &=
14210ebce612SSunil Kumar Kori 						~DEV_RX_OFFLOAD_JUMBO_FRAME;
1422e1640849SHemant Agrawal 
142344ea7355SAshish Jain 	dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size;
142444ea7355SAshish Jain 
1425e31d4d21SHemant Agrawal 	/* Set the Max Rx frame length as 'mtu' +
1426e31d4d21SHemant Agrawal 	 * Maximum Ethernet header length
1427e31d4d21SHemant Agrawal 	 */
1428e31d4d21SHemant Agrawal 	ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token,
14296f8be0fbSHemant Agrawal 					frame_size - RTE_ETHER_CRC_LEN);
1430e31d4d21SHemant Agrawal 	if (ret) {
1431a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Setting the max frame length failed");
1432e31d4d21SHemant Agrawal 		return -1;
1433e31d4d21SHemant Agrawal 	}
1434a10a988aSShreyansh Jain 	DPAA2_PMD_INFO("MTU configured for the device: %d", mtu);
1435e31d4d21SHemant Agrawal 	return 0;
1436e31d4d21SHemant Agrawal }
1437e31d4d21SHemant Agrawal 
1438b4d97b7dSHemant Agrawal static int
1439b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev,
14406d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr,
1441b4d97b7dSHemant Agrawal 		       __rte_unused uint32_t index,
1442b4d97b7dSHemant Agrawal 		       __rte_unused uint32_t pool)
1443b4d97b7dSHemant Agrawal {
1444b4d97b7dSHemant Agrawal 	int ret;
1445b4d97b7dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
144681c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1447b4d97b7dSHemant Agrawal 
1448b4d97b7dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1449b4d97b7dSHemant Agrawal 
1450b4d97b7dSHemant Agrawal 	if (dpni == NULL) {
1451a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1452b4d97b7dSHemant Agrawal 		return -1;
1453b4d97b7dSHemant Agrawal 	}
1454b4d97b7dSHemant Agrawal 
145596f7bfe8SSachin Saxena 	ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, priv->token,
145696f7bfe8SSachin Saxena 				addr->addr_bytes, 0, 0, 0);
1457b4d97b7dSHemant Agrawal 	if (ret)
1458a10a988aSShreyansh Jain 		DPAA2_PMD_ERR(
1459a10a988aSShreyansh Jain 			"error: Adding the MAC ADDR failed: err = %d", ret);
1460b4d97b7dSHemant Agrawal 	return 0;
1461b4d97b7dSHemant Agrawal }
1462b4d97b7dSHemant Agrawal 
1463b4d97b7dSHemant Agrawal static void
1464b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev,
1465b4d97b7dSHemant Agrawal 			  uint32_t index)
1466b4d97b7dSHemant Agrawal {
1467b4d97b7dSHemant Agrawal 	int ret;
1468b4d97b7dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
146981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1470b4d97b7dSHemant Agrawal 	struct rte_eth_dev_data *data = dev->data;
14716d13ea8eSOlivier Matz 	struct rte_ether_addr *macaddr;
1472b4d97b7dSHemant Agrawal 
1473b4d97b7dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1474b4d97b7dSHemant Agrawal 
1475b4d97b7dSHemant Agrawal 	macaddr = &data->mac_addrs[index];
1476b4d97b7dSHemant Agrawal 
1477b4d97b7dSHemant Agrawal 	if (dpni == NULL) {
1478a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1479b4d97b7dSHemant Agrawal 		return;
1480b4d97b7dSHemant Agrawal 	}
1481b4d97b7dSHemant Agrawal 
1482b4d97b7dSHemant Agrawal 	ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW,
1483b4d97b7dSHemant Agrawal 				   priv->token, macaddr->addr_bytes);
1484b4d97b7dSHemant Agrawal 	if (ret)
1485a10a988aSShreyansh Jain 		DPAA2_PMD_ERR(
1486a10a988aSShreyansh Jain 			"error: Removing the MAC ADDR failed: err = %d", ret);
1487b4d97b7dSHemant Agrawal }
1488b4d97b7dSHemant Agrawal 
1489caccf8b3SOlivier Matz static int
1490b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev,
14916d13ea8eSOlivier Matz 		       struct rte_ether_addr *addr)
1492b4d97b7dSHemant Agrawal {
1493b4d97b7dSHemant Agrawal 	int ret;
1494b4d97b7dSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
149581c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1496b4d97b7dSHemant Agrawal 
1497b4d97b7dSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1498b4d97b7dSHemant Agrawal 
1499b4d97b7dSHemant Agrawal 	if (dpni == NULL) {
1500a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1501caccf8b3SOlivier Matz 		return -EINVAL;
1502b4d97b7dSHemant Agrawal 	}
1503b4d97b7dSHemant Agrawal 
1504b4d97b7dSHemant Agrawal 	ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW,
1505b4d97b7dSHemant Agrawal 					priv->token, addr->addr_bytes);
1506b4d97b7dSHemant Agrawal 
1507b4d97b7dSHemant Agrawal 	if (ret)
1508a10a988aSShreyansh Jain 		DPAA2_PMD_ERR(
1509a10a988aSShreyansh Jain 			"error: Setting the MAC ADDR failed %d", ret);
1510caccf8b3SOlivier Matz 
1511caccf8b3SOlivier Matz 	return ret;
1512b4d97b7dSHemant Agrawal }
1513a10a988aSShreyansh Jain 
1514b0aa5459SHemant Agrawal static
1515d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev,
1516b0aa5459SHemant Agrawal 			 struct rte_eth_stats *stats)
1517b0aa5459SHemant Agrawal {
1518b0aa5459SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
151981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
1520b0aa5459SHemant Agrawal 	int32_t  retcode;
1521b0aa5459SHemant Agrawal 	uint8_t page0 = 0, page1 = 1, page2 = 2;
1522b0aa5459SHemant Agrawal 	union dpni_statistics value;
1523e43f2521SShreyansh Jain 	int i;
1524e43f2521SShreyansh Jain 	struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq;
1525b0aa5459SHemant Agrawal 
1526b0aa5459SHemant Agrawal 	memset(&value, 0, sizeof(union dpni_statistics));
1527b0aa5459SHemant Agrawal 
1528b0aa5459SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1529b0aa5459SHemant Agrawal 
1530b0aa5459SHemant Agrawal 	if (!dpni) {
1531a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1532d5b0924bSMatan Azrad 		return -EINVAL;
1533b0aa5459SHemant Agrawal 	}
1534b0aa5459SHemant Agrawal 
1535b0aa5459SHemant Agrawal 	if (!stats) {
1536a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("stats is NULL");
1537d5b0924bSMatan Azrad 		return -EINVAL;
1538b0aa5459SHemant Agrawal 	}
1539b0aa5459SHemant Agrawal 
1540b0aa5459SHemant Agrawal 	/*Get Counters from page_0*/
1541b0aa5459SHemant Agrawal 	retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
154216bbc98aSShreyansh Jain 				      page0, 0, &value);
1543b0aa5459SHemant Agrawal 	if (retcode)
1544b0aa5459SHemant Agrawal 		goto err;
1545b0aa5459SHemant Agrawal 
1546b0aa5459SHemant Agrawal 	stats->ipackets = value.page_0.ingress_all_frames;
1547b0aa5459SHemant Agrawal 	stats->ibytes = value.page_0.ingress_all_bytes;
1548b0aa5459SHemant Agrawal 
1549b0aa5459SHemant Agrawal 	/*Get Counters from page_1*/
1550b0aa5459SHemant Agrawal 	retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
155116bbc98aSShreyansh Jain 				      page1, 0, &value);
1552b0aa5459SHemant Agrawal 	if (retcode)
1553b0aa5459SHemant Agrawal 		goto err;
1554b0aa5459SHemant Agrawal 
1555b0aa5459SHemant Agrawal 	stats->opackets = value.page_1.egress_all_frames;
1556b0aa5459SHemant Agrawal 	stats->obytes = value.page_1.egress_all_bytes;
1557b0aa5459SHemant Agrawal 
1558b0aa5459SHemant Agrawal 	/*Get Counters from page_2*/
1559b0aa5459SHemant Agrawal 	retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
156016bbc98aSShreyansh Jain 				      page2, 0, &value);
1561b0aa5459SHemant Agrawal 	if (retcode)
1562b0aa5459SHemant Agrawal 		goto err;
1563b0aa5459SHemant Agrawal 
1564b4d97b7dSHemant Agrawal 	/* Ingress drop frame count due to configured rules */
1565b4d97b7dSHemant Agrawal 	stats->ierrors = value.page_2.ingress_filtered_frames;
1566b4d97b7dSHemant Agrawal 	/* Ingress drop frame count due to error */
1567b4d97b7dSHemant Agrawal 	stats->ierrors += value.page_2.ingress_discarded_frames;
1568b4d97b7dSHemant Agrawal 
1569b0aa5459SHemant Agrawal 	stats->oerrors = value.page_2.egress_discarded_frames;
1570b0aa5459SHemant Agrawal 	stats->imissed = value.page_2.ingress_nobuffer_discards;
1571b0aa5459SHemant Agrawal 
1572e43f2521SShreyansh Jain 	/* Fill in per queue stats */
1573e43f2521SShreyansh Jain 	for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) &&
1574e43f2521SShreyansh Jain 		(i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) {
1575e43f2521SShreyansh Jain 		dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i];
1576e43f2521SShreyansh Jain 		dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i];
1577e43f2521SShreyansh Jain 		if (dpaa2_rxq)
1578e43f2521SShreyansh Jain 			stats->q_ipackets[i] = dpaa2_rxq->rx_pkts;
1579e43f2521SShreyansh Jain 		if (dpaa2_txq)
1580e43f2521SShreyansh Jain 			stats->q_opackets[i] = dpaa2_txq->tx_pkts;
1581e43f2521SShreyansh Jain 
1582e43f2521SShreyansh Jain 		/* Byte counting is not implemented */
1583e43f2521SShreyansh Jain 		stats->q_ibytes[i]   = 0;
1584e43f2521SShreyansh Jain 		stats->q_obytes[i]   = 0;
1585e43f2521SShreyansh Jain 	}
1586e43f2521SShreyansh Jain 
1587d5b0924bSMatan Azrad 	return 0;
1588b0aa5459SHemant Agrawal 
1589b0aa5459SHemant Agrawal err:
1590a10a988aSShreyansh Jain 	DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode);
1591d5b0924bSMatan Azrad 	return retcode;
1592b0aa5459SHemant Agrawal };
1593b0aa5459SHemant Agrawal 
15941d6329b2SHemant Agrawal static int
15951d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats,
15961d6329b2SHemant Agrawal 		     unsigned int n)
15971d6329b2SHemant Agrawal {
15981d6329b2SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
159981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
16001d6329b2SHemant Agrawal 	int32_t  retcode;
1601c720c5f6SHemant Agrawal 	union dpni_statistics value[5] = {};
16021d6329b2SHemant Agrawal 	unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings);
16031d6329b2SHemant Agrawal 
16041d6329b2SHemant Agrawal 	if (n < num)
16051d6329b2SHemant Agrawal 		return num;
16061d6329b2SHemant Agrawal 
1607876b2c90SHemant Agrawal 	if (xstats == NULL)
1608876b2c90SHemant Agrawal 		return 0;
1609876b2c90SHemant Agrawal 
16101d6329b2SHemant Agrawal 	/* Get Counters from page_0*/
16111d6329b2SHemant Agrawal 	retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
16121d6329b2SHemant Agrawal 				      0, 0, &value[0]);
16131d6329b2SHemant Agrawal 	if (retcode)
16141d6329b2SHemant Agrawal 		goto err;
16151d6329b2SHemant Agrawal 
16161d6329b2SHemant Agrawal 	/* Get Counters from page_1*/
16171d6329b2SHemant Agrawal 	retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
16181d6329b2SHemant Agrawal 				      1, 0, &value[1]);
16191d6329b2SHemant Agrawal 	if (retcode)
16201d6329b2SHemant Agrawal 		goto err;
16211d6329b2SHemant Agrawal 
16221d6329b2SHemant Agrawal 	/* Get Counters from page_2*/
16231d6329b2SHemant Agrawal 	retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
16241d6329b2SHemant Agrawal 				      2, 0, &value[2]);
16251d6329b2SHemant Agrawal 	if (retcode)
16261d6329b2SHemant Agrawal 		goto err;
16271d6329b2SHemant Agrawal 
1628c720c5f6SHemant Agrawal 	for (i = 0; i < priv->max_cgs; i++) {
1629c720c5f6SHemant Agrawal 		if (!priv->cgid_in_use[i]) {
1630c720c5f6SHemant Agrawal 			/* Get Counters from page_4*/
1631c720c5f6SHemant Agrawal 			retcode = dpni_get_statistics(dpni, CMD_PRI_LOW,
1632c720c5f6SHemant Agrawal 						      priv->token,
1633c720c5f6SHemant Agrawal 						      4, 0, &value[4]);
1634c720c5f6SHemant Agrawal 			if (retcode)
1635c720c5f6SHemant Agrawal 				goto err;
1636c720c5f6SHemant Agrawal 			break;
1637c720c5f6SHemant Agrawal 		}
1638c720c5f6SHemant Agrawal 	}
1639c720c5f6SHemant Agrawal 
16401d6329b2SHemant Agrawal 	for (i = 0; i < num; i++) {
16411d6329b2SHemant Agrawal 		xstats[i].id = i;
16421d6329b2SHemant Agrawal 		xstats[i].value = value[dpaa2_xstats_strings[i].page_id].
16431d6329b2SHemant Agrawal 			raw.counter[dpaa2_xstats_strings[i].stats_id];
16441d6329b2SHemant Agrawal 	}
16451d6329b2SHemant Agrawal 	return i;
16461d6329b2SHemant Agrawal err:
1647a10a988aSShreyansh Jain 	DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode);
16481d6329b2SHemant Agrawal 	return retcode;
16491d6329b2SHemant Agrawal }
16501d6329b2SHemant Agrawal 
16511d6329b2SHemant Agrawal static int
16521d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev,
16531d6329b2SHemant Agrawal 		       struct rte_eth_xstat_name *xstats_names,
1654876b2c90SHemant Agrawal 		       unsigned int limit)
16551d6329b2SHemant Agrawal {
16561d6329b2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings);
16571d6329b2SHemant Agrawal 
1658876b2c90SHemant Agrawal 	if (limit < stat_cnt)
1659876b2c90SHemant Agrawal 		return stat_cnt;
1660876b2c90SHemant Agrawal 
16611d6329b2SHemant Agrawal 	if (xstats_names != NULL)
16621d6329b2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++)
1663f9acaf84SBruce Richardson 			strlcpy(xstats_names[i].name,
1664f9acaf84SBruce Richardson 				dpaa2_xstats_strings[i].name,
1665f9acaf84SBruce Richardson 				sizeof(xstats_names[i].name));
16661d6329b2SHemant Agrawal 
16671d6329b2SHemant Agrawal 	return stat_cnt;
16681d6329b2SHemant Agrawal }
16691d6329b2SHemant Agrawal 
16701d6329b2SHemant Agrawal static int
16711d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids,
16721d6329b2SHemant Agrawal 		       uint64_t *values, unsigned int n)
16731d6329b2SHemant Agrawal {
16741d6329b2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings);
16751d6329b2SHemant Agrawal 	uint64_t values_copy[stat_cnt];
16761d6329b2SHemant Agrawal 
16771d6329b2SHemant Agrawal 	if (!ids) {
16781d6329b2SHemant Agrawal 		struct dpaa2_dev_priv *priv = dev->data->dev_private;
167981c42c84SShreyansh Jain 		struct fsl_mc_io *dpni =
168081c42c84SShreyansh Jain 			(struct fsl_mc_io *)dev->process_private;
16811d6329b2SHemant Agrawal 		int32_t  retcode;
1682c720c5f6SHemant Agrawal 		union dpni_statistics value[5] = {};
16831d6329b2SHemant Agrawal 
16841d6329b2SHemant Agrawal 		if (n < stat_cnt)
16851d6329b2SHemant Agrawal 			return stat_cnt;
16861d6329b2SHemant Agrawal 
16871d6329b2SHemant Agrawal 		if (!values)
16881d6329b2SHemant Agrawal 			return 0;
16891d6329b2SHemant Agrawal 
16901d6329b2SHemant Agrawal 		/* Get Counters from page_0*/
16911d6329b2SHemant Agrawal 		retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
16921d6329b2SHemant Agrawal 					      0, 0, &value[0]);
16931d6329b2SHemant Agrawal 		if (retcode)
16941d6329b2SHemant Agrawal 			return 0;
16951d6329b2SHemant Agrawal 
16961d6329b2SHemant Agrawal 		/* Get Counters from page_1*/
16971d6329b2SHemant Agrawal 		retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
16981d6329b2SHemant Agrawal 					      1, 0, &value[1]);
16991d6329b2SHemant Agrawal 		if (retcode)
17001d6329b2SHemant Agrawal 			return 0;
17011d6329b2SHemant Agrawal 
17021d6329b2SHemant Agrawal 		/* Get Counters from page_2*/
17031d6329b2SHemant Agrawal 		retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
17041d6329b2SHemant Agrawal 					      2, 0, &value[2]);
17051d6329b2SHemant Agrawal 		if (retcode)
17061d6329b2SHemant Agrawal 			return 0;
17071d6329b2SHemant Agrawal 
1708c720c5f6SHemant Agrawal 		/* Get Counters from page_4*/
1709c720c5f6SHemant Agrawal 		retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token,
1710c720c5f6SHemant Agrawal 					      4, 0, &value[4]);
1711c720c5f6SHemant Agrawal 		if (retcode)
1712c720c5f6SHemant Agrawal 			return 0;
1713c720c5f6SHemant Agrawal 
17141d6329b2SHemant Agrawal 		for (i = 0; i < stat_cnt; i++) {
17151d6329b2SHemant Agrawal 			values[i] = value[dpaa2_xstats_strings[i].page_id].
17161d6329b2SHemant Agrawal 				raw.counter[dpaa2_xstats_strings[i].stats_id];
17171d6329b2SHemant Agrawal 		}
17181d6329b2SHemant Agrawal 		return stat_cnt;
17191d6329b2SHemant Agrawal 	}
17201d6329b2SHemant Agrawal 
17211d6329b2SHemant Agrawal 	dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt);
17221d6329b2SHemant Agrawal 
17231d6329b2SHemant Agrawal 	for (i = 0; i < n; i++) {
17241d6329b2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
1725a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("xstats id value isn't valid");
17261d6329b2SHemant Agrawal 			return -1;
17271d6329b2SHemant Agrawal 		}
17281d6329b2SHemant Agrawal 		values[i] = values_copy[ids[i]];
17291d6329b2SHemant Agrawal 	}
17301d6329b2SHemant Agrawal 	return n;
17311d6329b2SHemant Agrawal }
17321d6329b2SHemant Agrawal 
17331d6329b2SHemant Agrawal static int
17341d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id(
17351d6329b2SHemant Agrawal 	struct rte_eth_dev *dev,
17361d6329b2SHemant Agrawal 	struct rte_eth_xstat_name *xstats_names,
17371d6329b2SHemant Agrawal 	const uint64_t *ids,
17381d6329b2SHemant Agrawal 	unsigned int limit)
17391d6329b2SHemant Agrawal {
17401d6329b2SHemant Agrawal 	unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings);
17411d6329b2SHemant Agrawal 	struct rte_eth_xstat_name xstats_names_copy[stat_cnt];
17421d6329b2SHemant Agrawal 
17431d6329b2SHemant Agrawal 	if (!ids)
17441d6329b2SHemant Agrawal 		return dpaa2_xstats_get_names(dev, xstats_names, limit);
17451d6329b2SHemant Agrawal 
17461d6329b2SHemant Agrawal 	dpaa2_xstats_get_names(dev, xstats_names_copy, limit);
17471d6329b2SHemant Agrawal 
17481d6329b2SHemant Agrawal 	for (i = 0; i < limit; i++) {
17491d6329b2SHemant Agrawal 		if (ids[i] >= stat_cnt) {
1750a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("xstats id value isn't valid");
17511d6329b2SHemant Agrawal 			return -1;
17521d6329b2SHemant Agrawal 		}
17531d6329b2SHemant Agrawal 		strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name);
17541d6329b2SHemant Agrawal 	}
17551d6329b2SHemant Agrawal 	return limit;
17561d6329b2SHemant Agrawal }
17571d6329b2SHemant Agrawal 
17589970a9adSIgor Romanov static int
17591d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev)
1760b0aa5459SHemant Agrawal {
1761b0aa5459SHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
176281c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
17639970a9adSIgor Romanov 	int retcode;
1764e43f2521SShreyansh Jain 	int i;
1765e43f2521SShreyansh Jain 	struct dpaa2_queue *dpaa2_q;
1766b0aa5459SHemant Agrawal 
1767b0aa5459SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1768b0aa5459SHemant Agrawal 
1769b0aa5459SHemant Agrawal 	if (dpni == NULL) {
1770a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
17719970a9adSIgor Romanov 		return -EINVAL;
1772b0aa5459SHemant Agrawal 	}
1773b0aa5459SHemant Agrawal 
1774b0aa5459SHemant Agrawal 	retcode =  dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token);
1775b0aa5459SHemant Agrawal 	if (retcode)
1776b0aa5459SHemant Agrawal 		goto error;
1777b0aa5459SHemant Agrawal 
1778e43f2521SShreyansh Jain 	/* Reset the per queue stats in dpaa2_queue structure */
1779e43f2521SShreyansh Jain 	for (i = 0; i < priv->nb_rx_queues; i++) {
1780e43f2521SShreyansh Jain 		dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i];
1781e43f2521SShreyansh Jain 		if (dpaa2_q)
1782e43f2521SShreyansh Jain 			dpaa2_q->rx_pkts = 0;
1783e43f2521SShreyansh Jain 	}
1784e43f2521SShreyansh Jain 
1785e43f2521SShreyansh Jain 	for (i = 0; i < priv->nb_tx_queues; i++) {
1786e43f2521SShreyansh Jain 		dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i];
1787e43f2521SShreyansh Jain 		if (dpaa2_q)
1788e43f2521SShreyansh Jain 			dpaa2_q->tx_pkts = 0;
1789e43f2521SShreyansh Jain 	}
1790e43f2521SShreyansh Jain 
17919970a9adSIgor Romanov 	return 0;
1792b0aa5459SHemant Agrawal 
1793b0aa5459SHemant Agrawal error:
1794a10a988aSShreyansh Jain 	DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode);
17959970a9adSIgor Romanov 	return retcode;
1796b0aa5459SHemant Agrawal };
1797b0aa5459SHemant Agrawal 
1798c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */
1799c56c86ffSHemant Agrawal static int
1800c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev,
1801c56c86ffSHemant Agrawal 			int wait_to_complete __rte_unused)
1802c56c86ffSHemant Agrawal {
1803c56c86ffSHemant Agrawal 	int ret;
1804c56c86ffSHemant Agrawal 	struct dpaa2_dev_priv *priv = dev->data->dev_private;
180581c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
18067e2eb5f0SStephen Hemminger 	struct rte_eth_link link;
1807c56c86ffSHemant Agrawal 	struct dpni_link_state state = {0};
1808c56c86ffSHemant Agrawal 
1809c56c86ffSHemant Agrawal 	if (dpni == NULL) {
1810a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1811c56c86ffSHemant Agrawal 		return 0;
1812c56c86ffSHemant Agrawal 	}
1813c56c86ffSHemant Agrawal 
1814c56c86ffSHemant Agrawal 	ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state);
1815c56c86ffSHemant Agrawal 	if (ret < 0) {
181644e87c27SShreyansh Jain 		DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret);
1817c56c86ffSHemant Agrawal 		return -1;
1818c56c86ffSHemant Agrawal 	}
1819c56c86ffSHemant Agrawal 
1820c56c86ffSHemant Agrawal 	memset(&link, 0, sizeof(struct rte_eth_link));
1821c56c86ffSHemant Agrawal 	link.link_status = state.up;
1822c56c86ffSHemant Agrawal 	link.link_speed = state.rate;
1823c56c86ffSHemant Agrawal 
1824c56c86ffSHemant Agrawal 	if (state.options & DPNI_LINK_OPT_HALF_DUPLEX)
1825c56c86ffSHemant Agrawal 		link.link_duplex = ETH_LINK_HALF_DUPLEX;
1826c56c86ffSHemant Agrawal 	else
1827c56c86ffSHemant Agrawal 		link.link_duplex = ETH_LINK_FULL_DUPLEX;
1828c56c86ffSHemant Agrawal 
18297e2eb5f0SStephen Hemminger 	ret = rte_eth_linkstatus_set(dev, &link);
18307e2eb5f0SStephen Hemminger 	if (ret == -1)
1831a10a988aSShreyansh Jain 		DPAA2_PMD_DEBUG("No change in status");
1832c56c86ffSHemant Agrawal 	else
1833a10a988aSShreyansh Jain 		DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id,
18347e2eb5f0SStephen Hemminger 			       link.link_status ? "Up" : "Down");
18357e2eb5f0SStephen Hemminger 
18367e2eb5f0SStephen Hemminger 	return ret;
1837c56c86ffSHemant Agrawal }
1838c56c86ffSHemant Agrawal 
1839a1f3a12cSHemant Agrawal /**
1840a1f3a12cSHemant Agrawal  * Toggle the DPNI to enable, if not already enabled.
1841a1f3a12cSHemant Agrawal  * This is not strictly PHY up/down - it is more of logical toggling.
1842a1f3a12cSHemant Agrawal  */
1843a1f3a12cSHemant Agrawal static int
1844a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev)
1845a1f3a12cSHemant Agrawal {
1846a1f3a12cSHemant Agrawal 	int ret = -EINVAL;
1847a1f3a12cSHemant Agrawal 	struct dpaa2_dev_priv *priv;
1848a1f3a12cSHemant Agrawal 	struct fsl_mc_io *dpni;
1849a1f3a12cSHemant Agrawal 	int en = 0;
1850aa8c595aSHemant Agrawal 	struct dpni_link_state state = {0};
1851a1f3a12cSHemant Agrawal 
1852a1f3a12cSHemant Agrawal 	priv = dev->data->dev_private;
185381c42c84SShreyansh Jain 	dpni = (struct fsl_mc_io *)dev->process_private;
1854a1f3a12cSHemant Agrawal 
1855a1f3a12cSHemant Agrawal 	if (dpni == NULL) {
1856a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
1857a1f3a12cSHemant Agrawal 		return ret;
1858a1f3a12cSHemant Agrawal 	}
1859a1f3a12cSHemant Agrawal 
1860a1f3a12cSHemant Agrawal 	/* Check if DPNI is currently enabled */
1861a1f3a12cSHemant Agrawal 	ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en);
1862a1f3a12cSHemant Agrawal 	if (ret) {
1863a1f3a12cSHemant Agrawal 		/* Unable to obtain dpni status; Not continuing */
1864a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret);
1865a1f3a12cSHemant Agrawal 		return -EINVAL;
1866a1f3a12cSHemant Agrawal 	}
1867a1f3a12cSHemant Agrawal 
1868a1f3a12cSHemant Agrawal 	/* Enable link if not already enabled */
1869a1f3a12cSHemant Agrawal 	if (!en) {
1870a1f3a12cSHemant Agrawal 		ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token);
1871a1f3a12cSHemant Agrawal 		if (ret) {
1872a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret);
1873a1f3a12cSHemant Agrawal 			return -EINVAL;
1874a1f3a12cSHemant Agrawal 		}
1875a1f3a12cSHemant Agrawal 	}
1876aa8c595aSHemant Agrawal 	ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state);
1877aa8c595aSHemant Agrawal 	if (ret < 0) {
187844e87c27SShreyansh Jain 		DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret);
1879aa8c595aSHemant Agrawal 		return -1;
1880aa8c595aSHemant Agrawal 	}
1881aa8c595aSHemant Agrawal 
1882a1f3a12cSHemant Agrawal 	/* changing tx burst function to start enqueues */
1883a1f3a12cSHemant Agrawal 	dev->tx_pkt_burst = dpaa2_dev_tx;
1884aa8c595aSHemant Agrawal 	dev->data->dev_link.link_status = state.up;
18857e6ecac2SRohit Raj 	dev->data->dev_link.link_speed = state.rate;
1886a1f3a12cSHemant Agrawal 
1887aa8c595aSHemant Agrawal 	if (state.up)
1888a10a988aSShreyansh Jain 		DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id);
1889aa8c595aSHemant Agrawal 	else
1890a10a988aSShreyansh Jain 		DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id);
1891a1f3a12cSHemant Agrawal 	return ret;
1892a1f3a12cSHemant Agrawal }
1893a1f3a12cSHemant Agrawal 
1894a1f3a12cSHemant Agrawal /**
1895a1f3a12cSHemant Agrawal  * Toggle the DPNI to disable, if not already disabled.
1896a1f3a12cSHemant Agrawal  * This is not strictly PHY up/down - it is more of logical toggling.
1897a1f3a12cSHemant Agrawal  */
1898a1f3a12cSHemant Agrawal static int
1899a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev)
1900a1f3a12cSHemant Agrawal {
1901a1f3a12cSHemant Agrawal 	int ret = -EINVAL;
1902a1f3a12cSHemant Agrawal 	struct dpaa2_dev_priv *priv;
1903a1f3a12cSHemant Agrawal 	struct fsl_mc_io *dpni;
1904a1f3a12cSHemant Agrawal 	int dpni_enabled = 0;
1905a1f3a12cSHemant Agrawal 	int retries = 10;
1906a1f3a12cSHemant Agrawal 
1907a1f3a12cSHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1908a1f3a12cSHemant Agrawal 
1909a1f3a12cSHemant Agrawal 	priv = dev->data->dev_private;
191081c42c84SShreyansh Jain 	dpni = (struct fsl_mc_io *)dev->process_private;
1911a1f3a12cSHemant Agrawal 
1912a1f3a12cSHemant Agrawal 	if (dpni == NULL) {
1913a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Device has not yet been configured");
1914a1f3a12cSHemant Agrawal 		return ret;
1915a1f3a12cSHemant Agrawal 	}
1916a1f3a12cSHemant Agrawal 
1917a1f3a12cSHemant Agrawal 	/*changing  tx burst function to avoid any more enqueues */
1918a1f3a12cSHemant Agrawal 	dev->tx_pkt_burst = dummy_dev_tx;
1919a1f3a12cSHemant Agrawal 
1920a1f3a12cSHemant Agrawal 	/* Loop while dpni_disable() attempts to drain the egress FQs
1921a1f3a12cSHemant Agrawal 	 * and confirm them back to us.
1922a1f3a12cSHemant Agrawal 	 */
1923a1f3a12cSHemant Agrawal 	do {
1924a1f3a12cSHemant Agrawal 		ret = dpni_disable(dpni, 0, priv->token);
1925a1f3a12cSHemant Agrawal 		if (ret) {
1926a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("dpni disable failed (%d)", ret);
1927a1f3a12cSHemant Agrawal 			return ret;
1928a1f3a12cSHemant Agrawal 		}
1929a1f3a12cSHemant Agrawal 		ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled);
1930a1f3a12cSHemant Agrawal 		if (ret) {
1931a10a988aSShreyansh Jain 			DPAA2_PMD_ERR("dpni enable check failed (%d)", ret);
1932a1f3a12cSHemant Agrawal 			return ret;
1933a1f3a12cSHemant Agrawal 		}
1934a1f3a12cSHemant Agrawal 		if (dpni_enabled)
1935a1f3a12cSHemant Agrawal 			/* Allow the MC some slack */
1936a1f3a12cSHemant Agrawal 			rte_delay_us(100 * 1000);
1937a1f3a12cSHemant Agrawal 	} while (dpni_enabled && --retries);
1938a1f3a12cSHemant Agrawal 
1939a1f3a12cSHemant Agrawal 	if (!retries) {
1940a10a988aSShreyansh Jain 		DPAA2_PMD_WARN("Retry count exceeded disabling dpni");
1941a1f3a12cSHemant Agrawal 		/* todo- we may have to manually cleanup queues.
1942a1f3a12cSHemant Agrawal 		 */
1943a1f3a12cSHemant Agrawal 	} else {
1944a10a988aSShreyansh Jain 		DPAA2_PMD_INFO("Port %d Link DOWN successful",
1945a1f3a12cSHemant Agrawal 			       dev->data->port_id);
1946a1f3a12cSHemant Agrawal 	}
1947a1f3a12cSHemant Agrawal 
1948a1f3a12cSHemant Agrawal 	dev->data->dev_link.link_status = 0;
1949a1f3a12cSHemant Agrawal 
1950a1f3a12cSHemant Agrawal 	return ret;
1951a1f3a12cSHemant Agrawal }
1952a1f3a12cSHemant Agrawal 
1953977d0006SHemant Agrawal static int
1954977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
1955977d0006SHemant Agrawal {
1956977d0006SHemant Agrawal 	int ret = -EINVAL;
1957977d0006SHemant Agrawal 	struct dpaa2_dev_priv *priv;
1958977d0006SHemant Agrawal 	struct fsl_mc_io *dpni;
1959977d0006SHemant Agrawal 	struct dpni_link_state state = {0};
1960977d0006SHemant Agrawal 
1961977d0006SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
1962977d0006SHemant Agrawal 
1963977d0006SHemant Agrawal 	priv = dev->data->dev_private;
196481c42c84SShreyansh Jain 	dpni = (struct fsl_mc_io *)dev->process_private;
1965977d0006SHemant Agrawal 
1966977d0006SHemant Agrawal 	if (dpni == NULL || fc_conf == NULL) {
1967a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("device not configured");
1968977d0006SHemant Agrawal 		return ret;
1969977d0006SHemant Agrawal 	}
1970977d0006SHemant Agrawal 
1971977d0006SHemant Agrawal 	ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state);
1972977d0006SHemant Agrawal 	if (ret) {
1973a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret);
1974977d0006SHemant Agrawal 		return ret;
1975977d0006SHemant Agrawal 	}
1976977d0006SHemant Agrawal 
1977977d0006SHemant Agrawal 	memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf));
1978977d0006SHemant Agrawal 	if (state.options & DPNI_LINK_OPT_PAUSE) {
1979977d0006SHemant Agrawal 		/* DPNI_LINK_OPT_PAUSE set
1980977d0006SHemant Agrawal 		 *  if ASYM_PAUSE not set,
1981977d0006SHemant Agrawal 		 *	RX Side flow control (handle received Pause frame)
1982977d0006SHemant Agrawal 		 *	TX side flow control (send Pause frame)
1983977d0006SHemant Agrawal 		 *  if ASYM_PAUSE set,
1984977d0006SHemant Agrawal 		 *	RX Side flow control (handle received Pause frame)
1985977d0006SHemant Agrawal 		 *	No TX side flow control (send Pause frame disabled)
1986977d0006SHemant Agrawal 		 */
1987977d0006SHemant Agrawal 		if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE))
1988977d0006SHemant Agrawal 			fc_conf->mode = RTE_FC_FULL;
1989977d0006SHemant Agrawal 		else
1990977d0006SHemant Agrawal 			fc_conf->mode = RTE_FC_RX_PAUSE;
1991977d0006SHemant Agrawal 	} else {
1992977d0006SHemant Agrawal 		/* DPNI_LINK_OPT_PAUSE not set
1993977d0006SHemant Agrawal 		 *  if ASYM_PAUSE set,
1994977d0006SHemant Agrawal 		 *	TX side flow control (send Pause frame)
1995977d0006SHemant Agrawal 		 *	No RX side flow control (No action on pause frame rx)
1996977d0006SHemant Agrawal 		 *  if ASYM_PAUSE not set,
1997977d0006SHemant Agrawal 		 *	Flow control disabled
1998977d0006SHemant Agrawal 		 */
1999977d0006SHemant Agrawal 		if (state.options & DPNI_LINK_OPT_ASYM_PAUSE)
2000977d0006SHemant Agrawal 			fc_conf->mode = RTE_FC_TX_PAUSE;
2001977d0006SHemant Agrawal 		else
2002977d0006SHemant Agrawal 			fc_conf->mode = RTE_FC_NONE;
2003977d0006SHemant Agrawal 	}
2004977d0006SHemant Agrawal 
2005977d0006SHemant Agrawal 	return ret;
2006977d0006SHemant Agrawal }
2007977d0006SHemant Agrawal 
2008977d0006SHemant Agrawal static int
2009977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf)
2010977d0006SHemant Agrawal {
2011977d0006SHemant Agrawal 	int ret = -EINVAL;
2012977d0006SHemant Agrawal 	struct dpaa2_dev_priv *priv;
2013977d0006SHemant Agrawal 	struct fsl_mc_io *dpni;
2014977d0006SHemant Agrawal 	struct dpni_link_state state = {0};
2015977d0006SHemant Agrawal 	struct dpni_link_cfg cfg = {0};
2016977d0006SHemant Agrawal 
2017977d0006SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
2018977d0006SHemant Agrawal 
2019977d0006SHemant Agrawal 	priv = dev->data->dev_private;
202081c42c84SShreyansh Jain 	dpni = (struct fsl_mc_io *)dev->process_private;
2021977d0006SHemant Agrawal 
2022977d0006SHemant Agrawal 	if (dpni == NULL) {
2023a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("dpni is NULL");
2024977d0006SHemant Agrawal 		return ret;
2025977d0006SHemant Agrawal 	}
2026977d0006SHemant Agrawal 
2027977d0006SHemant Agrawal 	/* It is necessary to obtain the current state before setting fc_conf
2028977d0006SHemant Agrawal 	 * as MC would return error in case rate, autoneg or duplex values are
2029977d0006SHemant Agrawal 	 * different.
2030977d0006SHemant Agrawal 	 */
2031977d0006SHemant Agrawal 	ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state);
2032977d0006SHemant Agrawal 	if (ret) {
2033a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret);
2034977d0006SHemant Agrawal 		return -1;
2035977d0006SHemant Agrawal 	}
2036977d0006SHemant Agrawal 
2037977d0006SHemant Agrawal 	/* Disable link before setting configuration */
2038977d0006SHemant Agrawal 	dpaa2_dev_set_link_down(dev);
2039977d0006SHemant Agrawal 
2040977d0006SHemant Agrawal 	/* Based on fc_conf, update cfg */
2041977d0006SHemant Agrawal 	cfg.rate = state.rate;
2042977d0006SHemant Agrawal 	cfg.options = state.options;
2043977d0006SHemant Agrawal 
2044977d0006SHemant Agrawal 	/* update cfg with fc_conf */
2045977d0006SHemant Agrawal 	switch (fc_conf->mode) {
2046977d0006SHemant Agrawal 	case RTE_FC_FULL:
2047977d0006SHemant Agrawal 		/* Full flow control;
2048977d0006SHemant Agrawal 		 * OPT_PAUSE set, ASYM_PAUSE not set
2049977d0006SHemant Agrawal 		 */
2050977d0006SHemant Agrawal 		cfg.options |= DPNI_LINK_OPT_PAUSE;
2051977d0006SHemant Agrawal 		cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE;
2052f090a4c3SHemant Agrawal 		break;
2053977d0006SHemant Agrawal 	case RTE_FC_TX_PAUSE:
2054977d0006SHemant Agrawal 		/* Enable RX flow control
2055977d0006SHemant Agrawal 		 * OPT_PAUSE not set;
2056977d0006SHemant Agrawal 		 * ASYM_PAUSE set;
2057977d0006SHemant Agrawal 		 */
2058977d0006SHemant Agrawal 		cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE;
2059977d0006SHemant Agrawal 		cfg.options &= ~DPNI_LINK_OPT_PAUSE;
2060977d0006SHemant Agrawal 		break;
2061977d0006SHemant Agrawal 	case RTE_FC_RX_PAUSE:
2062977d0006SHemant Agrawal 		/* Enable TX Flow control
2063977d0006SHemant Agrawal 		 * OPT_PAUSE set
2064977d0006SHemant Agrawal 		 * ASYM_PAUSE set
2065977d0006SHemant Agrawal 		 */
2066977d0006SHemant Agrawal 		cfg.options |= DPNI_LINK_OPT_PAUSE;
2067977d0006SHemant Agrawal 		cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE;
2068977d0006SHemant Agrawal 		break;
2069977d0006SHemant Agrawal 	case RTE_FC_NONE:
2070977d0006SHemant Agrawal 		/* Disable Flow control
2071977d0006SHemant Agrawal 		 * OPT_PAUSE not set
2072977d0006SHemant Agrawal 		 * ASYM_PAUSE not set
2073977d0006SHemant Agrawal 		 */
2074977d0006SHemant Agrawal 		cfg.options &= ~DPNI_LINK_OPT_PAUSE;
2075977d0006SHemant Agrawal 		cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE;
2076977d0006SHemant Agrawal 		break;
2077977d0006SHemant Agrawal 	default:
2078a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Incorrect Flow control flag (%d)",
2079977d0006SHemant Agrawal 			      fc_conf->mode);
2080977d0006SHemant Agrawal 		return -1;
2081977d0006SHemant Agrawal 	}
2082977d0006SHemant Agrawal 
2083977d0006SHemant Agrawal 	ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg);
2084977d0006SHemant Agrawal 	if (ret)
2085a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)",
2086977d0006SHemant Agrawal 			      ret);
2087977d0006SHemant Agrawal 
2088977d0006SHemant Agrawal 	/* Enable link */
2089977d0006SHemant Agrawal 	dpaa2_dev_set_link_up(dev);
2090977d0006SHemant Agrawal 
2091977d0006SHemant Agrawal 	return ret;
2092977d0006SHemant Agrawal }
2093977d0006SHemant Agrawal 
209463d5c3b0SHemant Agrawal static int
209563d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev,
209663d5c3b0SHemant Agrawal 			  struct rte_eth_rss_conf *rss_conf)
209763d5c3b0SHemant Agrawal {
209863d5c3b0SHemant Agrawal 	struct rte_eth_dev_data *data = dev->data;
2099271f5aeeSJun Yang 	struct dpaa2_dev_priv *priv = data->dev_private;
210063d5c3b0SHemant Agrawal 	struct rte_eth_conf *eth_conf = &data->dev_conf;
2101271f5aeeSJun Yang 	int ret, tc_index;
210263d5c3b0SHemant Agrawal 
210363d5c3b0SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
210463d5c3b0SHemant Agrawal 
210563d5c3b0SHemant Agrawal 	if (rss_conf->rss_hf) {
2106271f5aeeSJun Yang 		for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) {
2107271f5aeeSJun Yang 			ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf,
2108271f5aeeSJun Yang 				tc_index);
210963d5c3b0SHemant Agrawal 			if (ret) {
2110271f5aeeSJun Yang 				DPAA2_PMD_ERR("Unable to set flow dist on tc%d",
2111271f5aeeSJun Yang 					tc_index);
211263d5c3b0SHemant Agrawal 				return ret;
211363d5c3b0SHemant Agrawal 			}
2114271f5aeeSJun Yang 		}
211563d5c3b0SHemant Agrawal 	} else {
2116271f5aeeSJun Yang 		for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) {
2117271f5aeeSJun Yang 			ret = dpaa2_remove_flow_dist(dev, tc_index);
211863d5c3b0SHemant Agrawal 			if (ret) {
2119271f5aeeSJun Yang 				DPAA2_PMD_ERR(
2120271f5aeeSJun Yang 					"Unable to remove flow dist on tc%d",
2121271f5aeeSJun Yang 					tc_index);
212263d5c3b0SHemant Agrawal 				return ret;
212363d5c3b0SHemant Agrawal 			}
212463d5c3b0SHemant Agrawal 		}
2125271f5aeeSJun Yang 	}
212663d5c3b0SHemant Agrawal 	eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf;
212763d5c3b0SHemant Agrawal 	return 0;
212863d5c3b0SHemant Agrawal }
212963d5c3b0SHemant Agrawal 
213063d5c3b0SHemant Agrawal static int
213163d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
213263d5c3b0SHemant Agrawal 			    struct rte_eth_rss_conf *rss_conf)
213363d5c3b0SHemant Agrawal {
213463d5c3b0SHemant Agrawal 	struct rte_eth_dev_data *data = dev->data;
213563d5c3b0SHemant Agrawal 	struct rte_eth_conf *eth_conf = &data->dev_conf;
213663d5c3b0SHemant Agrawal 
213763d5c3b0SHemant Agrawal 	/* dpaa2 does not support rss_key, so length should be 0*/
213863d5c3b0SHemant Agrawal 	rss_conf->rss_key_len = 0;
213963d5c3b0SHemant Agrawal 	rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf;
214063d5c3b0SHemant Agrawal 	return 0;
214163d5c3b0SHemant Agrawal }
214263d5c3b0SHemant Agrawal 
2143b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev,
2144b677d4c6SNipun Gupta 		int eth_rx_queue_id,
21453835cc22SNipun Gupta 		struct dpaa2_dpcon_dev *dpcon,
2146b677d4c6SNipun Gupta 		const struct rte_event_eth_rx_adapter_queue_conf *queue_conf)
2147b677d4c6SNipun Gupta {
2148b677d4c6SNipun Gupta 	struct dpaa2_dev_priv *eth_priv = dev->data->dev_private;
214981c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
2150b677d4c6SNipun Gupta 	struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id];
2151b677d4c6SNipun Gupta 	uint8_t flow_id = dpaa2_ethq->flow_id;
2152b677d4c6SNipun Gupta 	struct dpni_queue cfg;
21533835cc22SNipun Gupta 	uint8_t options, priority;
2154b677d4c6SNipun Gupta 	int ret;
2155b677d4c6SNipun Gupta 
2156b677d4c6SNipun Gupta 	if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL)
2157b677d4c6SNipun Gupta 		dpaa2_ethq->cb = dpaa2_dev_process_parallel_event;
21582d378863SNipun Gupta 	else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC)
21592d378863SNipun Gupta 		dpaa2_ethq->cb = dpaa2_dev_process_atomic_event;
216016c4a3c4SNipun Gupta 	else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED)
216116c4a3c4SNipun Gupta 		dpaa2_ethq->cb = dpaa2_dev_process_ordered_event;
2162b677d4c6SNipun Gupta 	else
2163b677d4c6SNipun Gupta 		return -EINVAL;
2164b677d4c6SNipun Gupta 
21653835cc22SNipun Gupta 	priority = (RTE_EVENT_DEV_PRIORITY_LOWEST / queue_conf->ev.priority) *
21663835cc22SNipun Gupta 		   (dpcon->num_priorities - 1);
21673835cc22SNipun Gupta 
2168b677d4c6SNipun Gupta 	memset(&cfg, 0, sizeof(struct dpni_queue));
2169b677d4c6SNipun Gupta 	options = DPNI_QUEUE_OPT_DEST;
2170b677d4c6SNipun Gupta 	cfg.destination.type = DPNI_DEST_DPCON;
21713835cc22SNipun Gupta 	cfg.destination.id = dpcon->dpcon_id;
21723835cc22SNipun Gupta 	cfg.destination.priority = priority;
2173b677d4c6SNipun Gupta 
21742d378863SNipun Gupta 	if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) {
21752d378863SNipun Gupta 		options |= DPNI_QUEUE_OPT_HOLD_ACTIVE;
21762d378863SNipun Gupta 		cfg.destination.hold_active = 1;
21772d378863SNipun Gupta 	}
21782d378863SNipun Gupta 
217916c4a3c4SNipun Gupta 	if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED &&
218016c4a3c4SNipun Gupta 			!eth_priv->en_ordered) {
218116c4a3c4SNipun Gupta 		struct opr_cfg ocfg;
218216c4a3c4SNipun Gupta 
218316c4a3c4SNipun Gupta 		/* Restoration window size = 256 frames */
218416c4a3c4SNipun Gupta 		ocfg.oprrws = 3;
218516c4a3c4SNipun Gupta 		/* Restoration window size = 512 frames for LX2 */
218616c4a3c4SNipun Gupta 		if (dpaa2_svr_family == SVR_LX2160A)
218716c4a3c4SNipun Gupta 			ocfg.oprrws = 4;
218816c4a3c4SNipun Gupta 		/* Auto advance NESN window enabled */
218916c4a3c4SNipun Gupta 		ocfg.oa = 1;
219016c4a3c4SNipun Gupta 		/* Late arrival window size disabled */
219116c4a3c4SNipun Gupta 		ocfg.olws = 0;
219216c4a3c4SNipun Gupta 		/* ORL resource exhaustaion advance NESN disabled */
219316c4a3c4SNipun Gupta 		ocfg.oeane = 0;
219416c4a3c4SNipun Gupta 		/* Loose ordering enabled */
219516c4a3c4SNipun Gupta 		ocfg.oloe = 1;
219616c4a3c4SNipun Gupta 		eth_priv->en_loose_ordered = 1;
219716c4a3c4SNipun Gupta 		/* Strict ordering enabled if explicitly set */
219816c4a3c4SNipun Gupta 		if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) {
219916c4a3c4SNipun Gupta 			ocfg.oloe = 0;
220016c4a3c4SNipun Gupta 			eth_priv->en_loose_ordered = 0;
220116c4a3c4SNipun Gupta 		}
220216c4a3c4SNipun Gupta 
220316c4a3c4SNipun Gupta 		ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token,
220416c4a3c4SNipun Gupta 				   dpaa2_ethq->tc_index, flow_id,
220516c4a3c4SNipun Gupta 				   OPR_OPT_CREATE, &ocfg);
220616c4a3c4SNipun Gupta 		if (ret) {
220716c4a3c4SNipun Gupta 			DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret);
220816c4a3c4SNipun Gupta 			return ret;
220916c4a3c4SNipun Gupta 		}
221016c4a3c4SNipun Gupta 
221116c4a3c4SNipun Gupta 		eth_priv->en_ordered = 1;
221216c4a3c4SNipun Gupta 	}
221316c4a3c4SNipun Gupta 
2214b677d4c6SNipun Gupta 	options |= DPNI_QUEUE_OPT_USER_CTX;
22155ae1edffSHemant Agrawal 	cfg.user_context = (size_t)(dpaa2_ethq);
2216b677d4c6SNipun Gupta 
2217b677d4c6SNipun Gupta 	ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX,
2218b677d4c6SNipun Gupta 			     dpaa2_ethq->tc_index, flow_id, options, &cfg);
2219b677d4c6SNipun Gupta 	if (ret) {
2220a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret);
2221b677d4c6SNipun Gupta 		return ret;
2222b677d4c6SNipun Gupta 	}
2223b677d4c6SNipun Gupta 
2224b677d4c6SNipun Gupta 	memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event));
2225b677d4c6SNipun Gupta 
2226b677d4c6SNipun Gupta 	return 0;
2227b677d4c6SNipun Gupta }
2228b677d4c6SNipun Gupta 
2229b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev,
2230b677d4c6SNipun Gupta 		int eth_rx_queue_id)
2231b677d4c6SNipun Gupta {
2232b677d4c6SNipun Gupta 	struct dpaa2_dev_priv *eth_priv = dev->data->dev_private;
223381c42c84SShreyansh Jain 	struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private;
2234b677d4c6SNipun Gupta 	struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id];
2235b677d4c6SNipun Gupta 	uint8_t flow_id = dpaa2_ethq->flow_id;
2236b677d4c6SNipun Gupta 	struct dpni_queue cfg;
2237b677d4c6SNipun Gupta 	uint8_t options;
2238b677d4c6SNipun Gupta 	int ret;
2239b677d4c6SNipun Gupta 
2240b677d4c6SNipun Gupta 	memset(&cfg, 0, sizeof(struct dpni_queue));
2241b677d4c6SNipun Gupta 	options = DPNI_QUEUE_OPT_DEST;
2242b677d4c6SNipun Gupta 	cfg.destination.type = DPNI_DEST_NONE;
2243b677d4c6SNipun Gupta 
2244b677d4c6SNipun Gupta 	ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX,
2245b677d4c6SNipun Gupta 			     dpaa2_ethq->tc_index, flow_id, options, &cfg);
2246b677d4c6SNipun Gupta 	if (ret)
2247a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret);
2248b677d4c6SNipun Gupta 
2249b677d4c6SNipun Gupta 	return ret;
2250b677d4c6SNipun Gupta }
2251b677d4c6SNipun Gupta 
2252fe2b986aSSunil Kumar Kori static inline int
2253fe2b986aSSunil Kumar Kori dpaa2_dev_verify_filter_ops(enum rte_filter_op filter_op)
2254fe2b986aSSunil Kumar Kori {
2255fe2b986aSSunil Kumar Kori 	unsigned int i;
2256fe2b986aSSunil Kumar Kori 
2257fe2b986aSSunil Kumar Kori 	for (i = 0; i < RTE_DIM(dpaa2_supported_filter_ops); i++) {
2258fe2b986aSSunil Kumar Kori 		if (dpaa2_supported_filter_ops[i] == filter_op)
2259fe2b986aSSunil Kumar Kori 			return 0;
2260fe2b986aSSunil Kumar Kori 	}
2261fe2b986aSSunil Kumar Kori 	return -ENOTSUP;
2262fe2b986aSSunil Kumar Kori }
2263fe2b986aSSunil Kumar Kori 
2264fe2b986aSSunil Kumar Kori static int
2265fe2b986aSSunil Kumar Kori dpaa2_dev_flow_ctrl(struct rte_eth_dev *dev,
2266fe2b986aSSunil Kumar Kori 		    enum rte_filter_type filter_type,
2267fe2b986aSSunil Kumar Kori 				 enum rte_filter_op filter_op,
2268fe2b986aSSunil Kumar Kori 				 void *arg)
2269fe2b986aSSunil Kumar Kori {
2270fe2b986aSSunil Kumar Kori 	int ret = 0;
2271fe2b986aSSunil Kumar Kori 
2272fe2b986aSSunil Kumar Kori 	if (!dev)
2273fe2b986aSSunil Kumar Kori 		return -ENODEV;
2274fe2b986aSSunil Kumar Kori 
2275fe2b986aSSunil Kumar Kori 	switch (filter_type) {
2276fe2b986aSSunil Kumar Kori 	case RTE_ETH_FILTER_GENERIC:
2277fe2b986aSSunil Kumar Kori 		if (dpaa2_dev_verify_filter_ops(filter_op) < 0) {
2278fe2b986aSSunil Kumar Kori 			ret = -ENOTSUP;
2279fe2b986aSSunil Kumar Kori 			break;
2280fe2b986aSSunil Kumar Kori 		}
2281fe2b986aSSunil Kumar Kori 		*(const void **)arg = &dpaa2_flow_ops;
2282fe2b986aSSunil Kumar Kori 		dpaa2_filter_type |= filter_type;
2283fe2b986aSSunil Kumar Kori 		break;
2284fe2b986aSSunil Kumar Kori 	default:
2285fe2b986aSSunil Kumar Kori 		RTE_LOG(ERR, PMD, "Filter type (%d) not supported",
2286fe2b986aSSunil Kumar Kori 			filter_type);
2287fe2b986aSSunil Kumar Kori 		ret = -ENOTSUP;
2288fe2b986aSSunil Kumar Kori 		break;
2289fe2b986aSSunil Kumar Kori 	}
2290fe2b986aSSunil Kumar Kori 	return ret;
2291fe2b986aSSunil Kumar Kori }
2292fe2b986aSSunil Kumar Kori 
2293de1d70f0SHemant Agrawal static void
2294de1d70f0SHemant Agrawal dpaa2_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
2295de1d70f0SHemant Agrawal 	struct rte_eth_rxq_info *qinfo)
2296de1d70f0SHemant Agrawal {
2297de1d70f0SHemant Agrawal 	struct dpaa2_queue *rxq;
2298de1d70f0SHemant Agrawal 
2299de1d70f0SHemant Agrawal 	rxq = (struct dpaa2_queue *)dev->data->rx_queues[queue_id];
2300de1d70f0SHemant Agrawal 
2301de1d70f0SHemant Agrawal 	qinfo->mp = rxq->mb_pool;
2302de1d70f0SHemant Agrawal 	qinfo->scattered_rx = dev->data->scattered_rx;
2303de1d70f0SHemant Agrawal 	qinfo->nb_desc = rxq->nb_desc;
2304de1d70f0SHemant Agrawal 
2305de1d70f0SHemant Agrawal 	qinfo->conf.rx_free_thresh = 1;
2306de1d70f0SHemant Agrawal 	qinfo->conf.rx_drop_en = 1;
2307de1d70f0SHemant Agrawal 	qinfo->conf.rx_deferred_start = 0;
2308de1d70f0SHemant Agrawal 	qinfo->conf.offloads = rxq->offloads;
2309de1d70f0SHemant Agrawal }
2310de1d70f0SHemant Agrawal 
2311de1d70f0SHemant Agrawal static void
2312de1d70f0SHemant Agrawal dpaa2_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id,
2313de1d70f0SHemant Agrawal 	struct rte_eth_txq_info *qinfo)
2314de1d70f0SHemant Agrawal {
2315de1d70f0SHemant Agrawal 	struct dpaa2_queue *txq;
2316de1d70f0SHemant Agrawal 
2317de1d70f0SHemant Agrawal 	txq = dev->data->tx_queues[queue_id];
2318de1d70f0SHemant Agrawal 
2319de1d70f0SHemant Agrawal 	qinfo->nb_desc = txq->nb_desc;
2320de1d70f0SHemant Agrawal 	qinfo->conf.tx_thresh.pthresh = 0;
2321de1d70f0SHemant Agrawal 	qinfo->conf.tx_thresh.hthresh = 0;
2322de1d70f0SHemant Agrawal 	qinfo->conf.tx_thresh.wthresh = 0;
2323de1d70f0SHemant Agrawal 
2324de1d70f0SHemant Agrawal 	qinfo->conf.tx_free_thresh = 0;
2325de1d70f0SHemant Agrawal 	qinfo->conf.tx_rs_thresh = 0;
2326de1d70f0SHemant Agrawal 	qinfo->conf.offloads = txq->offloads;
2327de1d70f0SHemant Agrawal 	qinfo->conf.tx_deferred_start = 0;
2328de1d70f0SHemant Agrawal }
2329de1d70f0SHemant Agrawal 
23303e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = {
23313e5a335dSHemant Agrawal 	.dev_configure	  = dpaa2_eth_dev_configure,
23323e5a335dSHemant Agrawal 	.dev_start	      = dpaa2_dev_start,
23333e5a335dSHemant Agrawal 	.dev_stop	      = dpaa2_dev_stop,
23343e5a335dSHemant Agrawal 	.dev_close	      = dpaa2_dev_close,
2335c0e5c69aSHemant Agrawal 	.promiscuous_enable   = dpaa2_dev_promiscuous_enable,
2336c0e5c69aSHemant Agrawal 	.promiscuous_disable  = dpaa2_dev_promiscuous_disable,
23375d5aeeedSHemant Agrawal 	.allmulticast_enable  = dpaa2_dev_allmulticast_enable,
23385d5aeeedSHemant Agrawal 	.allmulticast_disable = dpaa2_dev_allmulticast_disable,
2339a1f3a12cSHemant Agrawal 	.dev_set_link_up      = dpaa2_dev_set_link_up,
2340a1f3a12cSHemant Agrawal 	.dev_set_link_down    = dpaa2_dev_set_link_down,
2341c56c86ffSHemant Agrawal 	.link_update	   = dpaa2_dev_link_update,
2342b0aa5459SHemant Agrawal 	.stats_get	       = dpaa2_dev_stats_get,
23431d6329b2SHemant Agrawal 	.xstats_get	       = dpaa2_dev_xstats_get,
23441d6329b2SHemant Agrawal 	.xstats_get_by_id     = dpaa2_xstats_get_by_id,
23451d6329b2SHemant Agrawal 	.xstats_get_names_by_id = dpaa2_xstats_get_names_by_id,
23461d6329b2SHemant Agrawal 	.xstats_get_names      = dpaa2_xstats_get_names,
2347b0aa5459SHemant Agrawal 	.stats_reset	   = dpaa2_dev_stats_reset,
23481d6329b2SHemant Agrawal 	.xstats_reset	      = dpaa2_dev_stats_reset,
2349748eccb9SHemant Agrawal 	.fw_version_get	   = dpaa2_fw_version_get,
23503e5a335dSHemant Agrawal 	.dev_infos_get	   = dpaa2_dev_info_get,
2351a5fc38d4SHemant Agrawal 	.dev_supported_ptypes_get = dpaa2_supported_ptypes_get,
2352e31d4d21SHemant Agrawal 	.mtu_set           = dpaa2_dev_mtu_set,
23533ce294f2SHemant Agrawal 	.vlan_filter_set      = dpaa2_vlan_filter_set,
23543ce294f2SHemant Agrawal 	.vlan_offload_set     = dpaa2_vlan_offload_set,
2355e59b75ffSHemant Agrawal 	.vlan_tpid_set	      = dpaa2_vlan_tpid_set,
23563e5a335dSHemant Agrawal 	.rx_queue_setup    = dpaa2_dev_rx_queue_setup,
23573e5a335dSHemant Agrawal 	.rx_queue_release  = dpaa2_dev_rx_queue_release,
23583e5a335dSHemant Agrawal 	.tx_queue_setup    = dpaa2_dev_tx_queue_setup,
23593e5a335dSHemant Agrawal 	.tx_queue_release  = dpaa2_dev_tx_queue_release,
2360ddbc2b66SApeksha Gupta 	.rx_burst_mode_get = dpaa2_dev_rx_burst_mode_get,
2361ddbc2b66SApeksha Gupta 	.tx_burst_mode_get = dpaa2_dev_tx_burst_mode_get,
2362977d0006SHemant Agrawal 	.flow_ctrl_get	      = dpaa2_flow_ctrl_get,
2363977d0006SHemant Agrawal 	.flow_ctrl_set	      = dpaa2_flow_ctrl_set,
2364b4d97b7dSHemant Agrawal 	.mac_addr_add         = dpaa2_dev_add_mac_addr,
2365b4d97b7dSHemant Agrawal 	.mac_addr_remove      = dpaa2_dev_remove_mac_addr,
2366b4d97b7dSHemant Agrawal 	.mac_addr_set         = dpaa2_dev_set_mac_addr,
236763d5c3b0SHemant Agrawal 	.rss_hash_update      = dpaa2_dev_rss_hash_update,
236863d5c3b0SHemant Agrawal 	.rss_hash_conf_get    = dpaa2_dev_rss_hash_conf_get,
2369fe2b986aSSunil Kumar Kori 	.filter_ctrl          = dpaa2_dev_flow_ctrl,
2370de1d70f0SHemant Agrawal 	.rxq_info_get	      = dpaa2_rxq_info_get,
2371de1d70f0SHemant Agrawal 	.txq_info_get	      = dpaa2_txq_info_get,
2372bc767866SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588)
2373bc767866SPriyanka Jain 	.timesync_enable      = dpaa2_timesync_enable,
2374bc767866SPriyanka Jain 	.timesync_disable     = dpaa2_timesync_disable,
2375bc767866SPriyanka Jain 	.timesync_read_time   = dpaa2_timesync_read_time,
2376bc767866SPriyanka Jain 	.timesync_write_time  = dpaa2_timesync_write_time,
2377bc767866SPriyanka Jain 	.timesync_adjust_time = dpaa2_timesync_adjust_time,
2378bc767866SPriyanka Jain 	.timesync_read_rx_timestamp = dpaa2_timesync_read_rx_timestamp,
2379bc767866SPriyanka Jain 	.timesync_read_tx_timestamp = dpaa2_timesync_read_tx_timestamp,
2380bc767866SPriyanka Jain #endif
23813e5a335dSHemant Agrawal };
23823e5a335dSHemant Agrawal 
2383c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or
2384c3e0a706SShreyansh Jain  * one set by higher layers like MC (restool) etc.
2385c3e0a706SShreyansh Jain  * Returns the table of MAC entries (multiple entries)
2386c3e0a706SShreyansh Jain  */
2387c3e0a706SShreyansh Jain static int
2388c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv,
23896d13ea8eSOlivier Matz 		  struct rte_ether_addr *mac_entry)
2390c3e0a706SShreyansh Jain {
2391c3e0a706SShreyansh Jain 	int ret;
23926d13ea8eSOlivier Matz 	struct rte_ether_addr phy_mac, prime_mac;
239341c24ea2SShreyansh Jain 
23946d13ea8eSOlivier Matz 	memset(&phy_mac, 0, sizeof(struct rte_ether_addr));
23956d13ea8eSOlivier Matz 	memset(&prime_mac, 0, sizeof(struct rte_ether_addr));
2396c3e0a706SShreyansh Jain 
2397c3e0a706SShreyansh Jain 	/* Get the physical device MAC address */
2398c3e0a706SShreyansh Jain 	ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token,
2399c3e0a706SShreyansh Jain 				     phy_mac.addr_bytes);
2400c3e0a706SShreyansh Jain 	if (ret) {
2401c3e0a706SShreyansh Jain 		DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret);
2402c3e0a706SShreyansh Jain 		goto cleanup;
2403c3e0a706SShreyansh Jain 	}
2404c3e0a706SShreyansh Jain 
2405c3e0a706SShreyansh Jain 	ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token,
2406c3e0a706SShreyansh Jain 					prime_mac.addr_bytes);
2407c3e0a706SShreyansh Jain 	if (ret) {
2408c3e0a706SShreyansh Jain 		DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret);
2409c3e0a706SShreyansh Jain 		goto cleanup;
2410c3e0a706SShreyansh Jain 	}
2411c3e0a706SShreyansh Jain 
2412c3e0a706SShreyansh Jain 	/* Now that both MAC have been obtained, do:
2413c3e0a706SShreyansh Jain 	 *  if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy
2414c3e0a706SShreyansh Jain 	 *     and return phy
2415c3e0a706SShreyansh Jain 	 *  If empty_mac(phy), return prime.
2416c3e0a706SShreyansh Jain 	 *  if both are empty, create random MAC, set as prime and return
2417c3e0a706SShreyansh Jain 	 */
2418538da7a1SOlivier Matz 	if (!rte_is_zero_ether_addr(&phy_mac)) {
2419c3e0a706SShreyansh Jain 		/* If the addresses are not same, overwrite prime */
2420538da7a1SOlivier Matz 		if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) {
2421c3e0a706SShreyansh Jain 			ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW,
2422c3e0a706SShreyansh Jain 							priv->token,
2423c3e0a706SShreyansh Jain 							phy_mac.addr_bytes);
2424c3e0a706SShreyansh Jain 			if (ret) {
2425c3e0a706SShreyansh Jain 				DPAA2_PMD_ERR("Unable to set MAC Address: %d",
2426c3e0a706SShreyansh Jain 					      ret);
2427c3e0a706SShreyansh Jain 				goto cleanup;
2428c3e0a706SShreyansh Jain 			}
24296d13ea8eSOlivier Matz 			memcpy(&prime_mac, &phy_mac,
24306d13ea8eSOlivier Matz 				sizeof(struct rte_ether_addr));
2431c3e0a706SShreyansh Jain 		}
2432538da7a1SOlivier Matz 	} else if (rte_is_zero_ether_addr(&prime_mac)) {
2433c3e0a706SShreyansh Jain 		/* In case phys and prime, both are zero, create random MAC */
2434538da7a1SOlivier Matz 		rte_eth_random_addr(prime_mac.addr_bytes);
2435c3e0a706SShreyansh Jain 		ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW,
2436c3e0a706SShreyansh Jain 						priv->token,
2437c3e0a706SShreyansh Jain 						prime_mac.addr_bytes);
2438c3e0a706SShreyansh Jain 		if (ret) {
2439c3e0a706SShreyansh Jain 			DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret);
2440c3e0a706SShreyansh Jain 			goto cleanup;
2441c3e0a706SShreyansh Jain 		}
2442c3e0a706SShreyansh Jain 	}
2443c3e0a706SShreyansh Jain 
2444c3e0a706SShreyansh Jain 	/* prime_mac the final MAC address */
24456d13ea8eSOlivier Matz 	memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr));
2446c3e0a706SShreyansh Jain 	return 0;
2447c3e0a706SShreyansh Jain 
2448c3e0a706SShreyansh Jain cleanup:
2449c3e0a706SShreyansh Jain 	return -1;
2450c3e0a706SShreyansh Jain }
2451c3e0a706SShreyansh Jain 
2452c147eae0SHemant Agrawal static int
2453a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value,
2454a3a997f0SHemant Agrawal 		      __rte_unused void *opaque)
2455a3a997f0SHemant Agrawal {
2456a3a997f0SHemant Agrawal 	if (strcmp(value, "1"))
2457a3a997f0SHemant Agrawal 		return -1;
2458a3a997f0SHemant Agrawal 
2459a3a997f0SHemant Agrawal 	return 0;
2460a3a997f0SHemant Agrawal }
2461a3a997f0SHemant Agrawal 
2462a3a997f0SHemant Agrawal static int
2463a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key)
2464a3a997f0SHemant Agrawal {
2465a3a997f0SHemant Agrawal 	struct rte_kvargs *kvlist;
2466a3a997f0SHemant Agrawal 
2467a3a997f0SHemant Agrawal 	if (!devargs)
2468a3a997f0SHemant Agrawal 		return 0;
2469a3a997f0SHemant Agrawal 
2470a3a997f0SHemant Agrawal 	kvlist = rte_kvargs_parse(devargs->args, NULL);
2471a3a997f0SHemant Agrawal 	if (!kvlist)
2472a3a997f0SHemant Agrawal 		return 0;
2473a3a997f0SHemant Agrawal 
2474a3a997f0SHemant Agrawal 	if (!rte_kvargs_count(kvlist, key)) {
2475a3a997f0SHemant Agrawal 		rte_kvargs_free(kvlist);
2476a3a997f0SHemant Agrawal 		return 0;
2477a3a997f0SHemant Agrawal 	}
2478a3a997f0SHemant Agrawal 
2479a3a997f0SHemant Agrawal 	if (rte_kvargs_process(kvlist, key,
2480a3a997f0SHemant Agrawal 			       check_devargs_handler, NULL) < 0) {
2481a3a997f0SHemant Agrawal 		rte_kvargs_free(kvlist);
2482a3a997f0SHemant Agrawal 		return 0;
2483a3a997f0SHemant Agrawal 	}
2484a3a997f0SHemant Agrawal 	rte_kvargs_free(kvlist);
2485a3a997f0SHemant Agrawal 
2486a3a997f0SHemant Agrawal 	return 1;
2487a3a997f0SHemant Agrawal }
2488a3a997f0SHemant Agrawal 
2489a3a997f0SHemant Agrawal static int
2490c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev)
2491c147eae0SHemant Agrawal {
24923e5a335dSHemant Agrawal 	struct rte_device *dev = eth_dev->device;
24933e5a335dSHemant Agrawal 	struct rte_dpaa2_device *dpaa2_dev;
24943e5a335dSHemant Agrawal 	struct fsl_mc_io *dpni_dev;
24953e5a335dSHemant Agrawal 	struct dpni_attr attr;
24963e5a335dSHemant Agrawal 	struct dpaa2_dev_priv *priv = eth_dev->data->dev_private;
2497bee61d86SHemant Agrawal 	struct dpni_buffer_layout layout;
2498fe2b986aSSunil Kumar Kori 	int ret, hw_id, i;
24993e5a335dSHemant Agrawal 
2500d401ead1SHemant Agrawal 	PMD_INIT_FUNC_TRACE();
2501d401ead1SHemant Agrawal 
250281c42c84SShreyansh Jain 	dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0);
250381c42c84SShreyansh Jain 	if (!dpni_dev) {
250481c42c84SShreyansh Jain 		DPAA2_PMD_ERR("Memory allocation failed for dpni device");
250581c42c84SShreyansh Jain 		return -1;
250681c42c84SShreyansh Jain 	}
2507a6a5f4b4SHemant Agrawal 	dpni_dev->regs = dpaa2_get_mcp_ptr(MC_PORTAL_INDEX);
250881c42c84SShreyansh Jain 	eth_dev->process_private = (void *)dpni_dev;
250981c42c84SShreyansh Jain 
2510c147eae0SHemant Agrawal 	/* For secondary processes, the primary has done all the work */
2511e7b187dbSShreyansh Jain 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
2512e7b187dbSShreyansh Jain 		/* In case of secondary, only burst and ops API need to be
2513e7b187dbSShreyansh Jain 		 * plugged.
2514e7b187dbSShreyansh Jain 		 */
2515e7b187dbSShreyansh Jain 		eth_dev->dev_ops = &dpaa2_ethdev_ops;
2516cbfc6111SFerruh Yigit 		eth_dev->rx_queue_count = dpaa2_dev_rx_queue_count;
2517a3a997f0SHemant Agrawal 		if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE))
2518a3a997f0SHemant Agrawal 			eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx;
251920191ab3SNipun Gupta 		else if (dpaa2_get_devargs(dev->devargs,
252020191ab3SNipun Gupta 					DRIVER_NO_PREFETCH_MODE))
252120191ab3SNipun Gupta 			eth_dev->rx_pkt_burst = dpaa2_dev_rx;
2522a3a997f0SHemant Agrawal 		else
2523e7b187dbSShreyansh Jain 			eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx;
2524e7b187dbSShreyansh Jain 		eth_dev->tx_pkt_burst = dpaa2_dev_tx;
2525c147eae0SHemant Agrawal 		return 0;
2526e7b187dbSShreyansh Jain 	}
2527c147eae0SHemant Agrawal 
25283e5a335dSHemant Agrawal 	dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device);
25293e5a335dSHemant Agrawal 
25303e5a335dSHemant Agrawal 	hw_id = dpaa2_dev->object_id;
25313e5a335dSHemant Agrawal 	ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token);
25323e5a335dSHemant Agrawal 	if (ret) {
2533a10a988aSShreyansh Jain 		DPAA2_PMD_ERR(
2534a10a988aSShreyansh Jain 			     "Failure in opening dpni@%d with err code %d",
2535d4984046SHemant Agrawal 			     hw_id, ret);
2536d4984046SHemant Agrawal 		rte_free(dpni_dev);
25373e5a335dSHemant Agrawal 		return -1;
25383e5a335dSHemant Agrawal 	}
25393e5a335dSHemant Agrawal 
25403e5a335dSHemant Agrawal 	/* Clean the device first */
25413e5a335dSHemant Agrawal 	ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token);
25423e5a335dSHemant Agrawal 	if (ret) {
2543a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d",
2544d4984046SHemant Agrawal 			      hw_id, ret);
2545d4984046SHemant Agrawal 		goto init_err;
25463e5a335dSHemant Agrawal 	}
25473e5a335dSHemant Agrawal 
25483e5a335dSHemant Agrawal 	ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr);
25493e5a335dSHemant Agrawal 	if (ret) {
2550a10a988aSShreyansh Jain 		DPAA2_PMD_ERR(
2551a10a988aSShreyansh Jain 			     "Failure in get dpni@%d attribute, err code %d",
2552d4984046SHemant Agrawal 			     hw_id, ret);
2553d4984046SHemant Agrawal 		goto init_err;
25543e5a335dSHemant Agrawal 	}
25553e5a335dSHemant Agrawal 
255616bbc98aSShreyansh Jain 	priv->num_rx_tc = attr.num_rx_tcs;
25574ce58f8aSJun Yang 	priv->qos_entries = attr.qos_entries;
25584ce58f8aSJun Yang 	priv->fs_entries = attr.fs_entries;
25594ce58f8aSJun Yang 	priv->dist_queues = attr.num_queues;
25604ce58f8aSJun Yang 
256113b856acSHemant Agrawal 	/* only if the custom CG is enabled */
256213b856acSHemant Agrawal 	if (attr.options & DPNI_OPT_CUSTOM_CG)
256313b856acSHemant Agrawal 		priv->max_cgs = attr.num_cgs;
256413b856acSHemant Agrawal 	else
256513b856acSHemant Agrawal 		priv->max_cgs = 0;
256613b856acSHemant Agrawal 
256713b856acSHemant Agrawal 	for (i = 0; i < priv->max_cgs; i++)
256813b856acSHemant Agrawal 		priv->cgid_in_use[i] = 0;
256989c2ea8fSHemant Agrawal 
2570fe2b986aSSunil Kumar Kori 	for (i = 0; i < attr.num_rx_tcs; i++)
2571fe2b986aSSunil Kumar Kori 		priv->nb_rx_queues += attr.num_queues;
257289c2ea8fSHemant Agrawal 
257316bbc98aSShreyansh Jain 	/* Using number of TX queues as number of TX TCs */
257416bbc98aSShreyansh Jain 	priv->nb_tx_queues = attr.num_tx_tcs;
2575ef18dafeSHemant Agrawal 
257613b856acSHemant Agrawal 	DPAA2_PMD_DEBUG("RX-TC= %d, rx_queues= %d, tx_queues=%d, max_cgs=%d",
2577a10a988aSShreyansh Jain 			priv->num_rx_tc, priv->nb_rx_queues,
257813b856acSHemant Agrawal 			priv->nb_tx_queues, priv->max_cgs);
25793e5a335dSHemant Agrawal 
25803e5a335dSHemant Agrawal 	priv->hw = dpni_dev;
25813e5a335dSHemant Agrawal 	priv->hw_id = hw_id;
258233fad432SHemant Agrawal 	priv->options = attr.options;
258333fad432SHemant Agrawal 	priv->max_mac_filters = attr.mac_filter_entries;
258433fad432SHemant Agrawal 	priv->max_vlan_filters = attr.vlan_filter_entries;
25853e5a335dSHemant Agrawal 	priv->flags = 0;
2586e806bf87SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588)
2587e806bf87SPriyanka Jain 	priv->tx_conf_en = 1;
2588e806bf87SPriyanka Jain #else
2589e806bf87SPriyanka Jain 	priv->tx_conf_en = 0;
2590e806bf87SPriyanka Jain #endif
25913e5a335dSHemant Agrawal 
25923e5a335dSHemant Agrawal 	/* Allocate memory for hardware structure for queues */
25933e5a335dSHemant Agrawal 	ret = dpaa2_alloc_rx_tx_queues(eth_dev);
25943e5a335dSHemant Agrawal 	if (ret) {
2595a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Queue allocation Failed");
2596d4984046SHemant Agrawal 		goto init_err;
25973e5a335dSHemant Agrawal 	}
25983e5a335dSHemant Agrawal 
2599c3e0a706SShreyansh Jain 	/* Allocate memory for storing MAC addresses.
2600c3e0a706SShreyansh Jain 	 * Table of mac_filter_entries size is allocated so that RTE ether lib
2601c3e0a706SShreyansh Jain 	 * can add MAC entries when rte_eth_dev_mac_addr_add is called.
2602c3e0a706SShreyansh Jain 	 */
260333fad432SHemant Agrawal 	eth_dev->data->mac_addrs = rte_zmalloc("dpni",
260435b2d13fSOlivier Matz 		RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0);
260533fad432SHemant Agrawal 	if (eth_dev->data->mac_addrs == NULL) {
2606a10a988aSShreyansh Jain 		DPAA2_PMD_ERR(
2607d4984046SHemant Agrawal 		   "Failed to allocate %d bytes needed to store MAC addresses",
260835b2d13fSOlivier Matz 		   RTE_ETHER_ADDR_LEN * attr.mac_filter_entries);
2609d4984046SHemant Agrawal 		ret = -ENOMEM;
2610d4984046SHemant Agrawal 		goto init_err;
261133fad432SHemant Agrawal 	}
261233fad432SHemant Agrawal 
2613c3e0a706SShreyansh Jain 	ret = populate_mac_addr(dpni_dev, priv, &eth_dev->data->mac_addrs[0]);
261433fad432SHemant Agrawal 	if (ret) {
2615c3e0a706SShreyansh Jain 		DPAA2_PMD_ERR("Unable to fetch MAC Address for device");
2616c3e0a706SShreyansh Jain 		rte_free(eth_dev->data->mac_addrs);
2617c3e0a706SShreyansh Jain 		eth_dev->data->mac_addrs = NULL;
2618d4984046SHemant Agrawal 		goto init_err;
261933fad432SHemant Agrawal 	}
262033fad432SHemant Agrawal 
2621bee61d86SHemant Agrawal 	/* ... tx buffer layout ... */
2622bee61d86SHemant Agrawal 	memset(&layout, 0, sizeof(struct dpni_buffer_layout));
26239ceacab7SPriyanka Jain 	if (priv->tx_conf_en) {
26249ceacab7SPriyanka Jain 		layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS |
26259ceacab7SPriyanka Jain 				 DPNI_BUF_LAYOUT_OPT_TIMESTAMP;
26269ceacab7SPriyanka Jain 		layout.pass_timestamp = true;
26279ceacab7SPriyanka Jain 	} else {
2628bee61d86SHemant Agrawal 		layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS;
26299ceacab7SPriyanka Jain 	}
2630bee61d86SHemant Agrawal 	layout.pass_frame_status = 1;
2631bee61d86SHemant Agrawal 	ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token,
2632bee61d86SHemant Agrawal 				     DPNI_QUEUE_TX, &layout);
2633bee61d86SHemant Agrawal 	if (ret) {
2634a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret);
2635d4984046SHemant Agrawal 		goto init_err;
2636bee61d86SHemant Agrawal 	}
2637bee61d86SHemant Agrawal 
2638bee61d86SHemant Agrawal 	/* ... tx-conf and error buffer layout ... */
2639bee61d86SHemant Agrawal 	memset(&layout, 0, sizeof(struct dpni_buffer_layout));
26409ceacab7SPriyanka Jain 	if (priv->tx_conf_en) {
26419ceacab7SPriyanka Jain 		layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS |
26429ceacab7SPriyanka Jain 				 DPNI_BUF_LAYOUT_OPT_TIMESTAMP;
26439ceacab7SPriyanka Jain 		layout.pass_timestamp = true;
26449ceacab7SPriyanka Jain 	} else {
2645bee61d86SHemant Agrawal 		layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS;
26469ceacab7SPriyanka Jain 	}
2647bee61d86SHemant Agrawal 	layout.pass_frame_status = 1;
2648bee61d86SHemant Agrawal 	ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token,
2649bee61d86SHemant Agrawal 				     DPNI_QUEUE_TX_CONFIRM, &layout);
2650bee61d86SHemant Agrawal 	if (ret) {
2651a10a988aSShreyansh Jain 		DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout",
2652d4984046SHemant Agrawal 			     ret);
2653d4984046SHemant Agrawal 		goto init_err;
2654bee61d86SHemant Agrawal 	}
2655bee61d86SHemant Agrawal 
26563e5a335dSHemant Agrawal 	eth_dev->dev_ops = &dpaa2_ethdev_ops;
2657c147eae0SHemant Agrawal 
2658a3a997f0SHemant Agrawal 	if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) {
2659a3a997f0SHemant Agrawal 		eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx;
2660a3a997f0SHemant Agrawal 		DPAA2_PMD_INFO("Loopback mode");
266120191ab3SNipun Gupta 	} else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) {
266220191ab3SNipun Gupta 		eth_dev->rx_pkt_burst = dpaa2_dev_rx;
266320191ab3SNipun Gupta 		DPAA2_PMD_INFO("No Prefetch mode");
2664a3a997f0SHemant Agrawal 	} else {
26655c6942fdSHemant Agrawal 		eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx;
2666a3a997f0SHemant Agrawal 	}
2667cd9935ceSHemant Agrawal 	eth_dev->tx_pkt_burst = dpaa2_dev_tx;
26681261cd68SHemant Agrawal 
2669fe2b986aSSunil Kumar Kori 	/*Init fields w.r.t. classficaition*/
26705f176728SJun Yang 	memset(&priv->extract.qos_key_extract, 0,
26715f176728SJun Yang 		sizeof(struct dpaa2_key_extract));
2672fe2b986aSSunil Kumar Kori 	priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64);
2673fe2b986aSSunil Kumar Kori 	if (!priv->extract.qos_extract_param) {
2674fe2b986aSSunil Kumar Kori 		DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow "
2675fe2b986aSSunil Kumar Kori 			    " classificaiton ", ret);
2676fe2b986aSSunil Kumar Kori 		goto init_err;
2677fe2b986aSSunil Kumar Kori 	}
26785f176728SJun Yang 	priv->extract.qos_key_extract.key_info.ipv4_src_offset =
26795f176728SJun Yang 		IP_ADDRESS_OFFSET_INVALID;
26805f176728SJun Yang 	priv->extract.qos_key_extract.key_info.ipv4_dst_offset =
26815f176728SJun Yang 		IP_ADDRESS_OFFSET_INVALID;
26825f176728SJun Yang 	priv->extract.qos_key_extract.key_info.ipv6_src_offset =
26835f176728SJun Yang 		IP_ADDRESS_OFFSET_INVALID;
26845f176728SJun Yang 	priv->extract.qos_key_extract.key_info.ipv6_dst_offset =
26855f176728SJun Yang 		IP_ADDRESS_OFFSET_INVALID;
26865f176728SJun Yang 
2687fe2b986aSSunil Kumar Kori 	for (i = 0; i < MAX_TCS; i++) {
26885f176728SJun Yang 		memset(&priv->extract.tc_key_extract[i], 0,
26895f176728SJun Yang 			sizeof(struct dpaa2_key_extract));
26905f176728SJun Yang 		priv->extract.tc_extract_param[i] =
2691fe2b986aSSunil Kumar Kori 			(size_t)rte_malloc(NULL, 256, 64);
26925f176728SJun Yang 		if (!priv->extract.tc_extract_param[i]) {
2693fe2b986aSSunil Kumar Kori 			DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton",
2694fe2b986aSSunil Kumar Kori 				     ret);
2695fe2b986aSSunil Kumar Kori 			goto init_err;
2696fe2b986aSSunil Kumar Kori 		}
26975f176728SJun Yang 		priv->extract.tc_key_extract[i].key_info.ipv4_src_offset =
26985f176728SJun Yang 			IP_ADDRESS_OFFSET_INVALID;
26995f176728SJun Yang 		priv->extract.tc_key_extract[i].key_info.ipv4_dst_offset =
27005f176728SJun Yang 			IP_ADDRESS_OFFSET_INVALID;
27015f176728SJun Yang 		priv->extract.tc_key_extract[i].key_info.ipv6_src_offset =
27025f176728SJun Yang 			IP_ADDRESS_OFFSET_INVALID;
27035f176728SJun Yang 		priv->extract.tc_key_extract[i].key_info.ipv6_dst_offset =
27045f176728SJun Yang 			IP_ADDRESS_OFFSET_INVALID;
2705fe2b986aSSunil Kumar Kori 	}
2706fe2b986aSSunil Kumar Kori 
27076f8be0fbSHemant Agrawal 	ret = dpni_set_max_frame_length(dpni_dev, CMD_PRI_LOW, priv->token,
27086f8be0fbSHemant Agrawal 					RTE_ETHER_MAX_LEN - RTE_ETHER_CRC_LEN
27096f8be0fbSHemant Agrawal 					+ VLAN_TAG_SIZE);
27106f8be0fbSHemant Agrawal 	if (ret) {
27116f8be0fbSHemant Agrawal 		DPAA2_PMD_ERR("Unable to set mtu. check config");
27126f8be0fbSHemant Agrawal 		goto init_err;
27136f8be0fbSHemant Agrawal 	}
27146f8be0fbSHemant Agrawal 
271572ec7a67SSunil Kumar Kori 	/*TODO To enable soft parser support DPAA2 driver needs to integrate
271672ec7a67SSunil Kumar Kori 	 * with external entity to receive byte code for software sequence
271772ec7a67SSunil Kumar Kori 	 * and same will be offload to the H/W using MC interface.
271872ec7a67SSunil Kumar Kori 	 * Currently it is assumed that DPAA2 driver has byte code by some
271972ec7a67SSunil Kumar Kori 	 * mean and same if offloaded to H/W.
272072ec7a67SSunil Kumar Kori 	 */
272172ec7a67SSunil Kumar Kori 	if (getenv("DPAA2_ENABLE_SOFT_PARSER")) {
272272ec7a67SSunil Kumar Kori 		WRIOP_SS_INITIALIZER(priv);
272372ec7a67SSunil Kumar Kori 		ret = dpaa2_eth_load_wriop_soft_parser(priv, DPNI_SS_INGRESS);
272472ec7a67SSunil Kumar Kori 		if (ret < 0) {
272572ec7a67SSunil Kumar Kori 			DPAA2_PMD_ERR(" Error(%d) in loading softparser\n",
272672ec7a67SSunil Kumar Kori 				      ret);
272772ec7a67SSunil Kumar Kori 			return ret;
272872ec7a67SSunil Kumar Kori 		}
272972ec7a67SSunil Kumar Kori 
273072ec7a67SSunil Kumar Kori 		ret = dpaa2_eth_enable_wriop_soft_parser(priv,
273172ec7a67SSunil Kumar Kori 							 DPNI_SS_INGRESS);
273272ec7a67SSunil Kumar Kori 		if (ret < 0) {
273372ec7a67SSunil Kumar Kori 			DPAA2_PMD_ERR(" Error(%d) in enabling softparser\n",
273472ec7a67SSunil Kumar Kori 				      ret);
273572ec7a67SSunil Kumar Kori 			return ret;
273672ec7a67SSunil Kumar Kori 		}
273772ec7a67SSunil Kumar Kori 	}
2738627b6770SHemant Agrawal 	RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name);
2739c147eae0SHemant Agrawal 	return 0;
2740d4984046SHemant Agrawal init_err:
27413e5a335dSHemant Agrawal 	dpaa2_dev_close(eth_dev);
27423e5a335dSHemant Agrawal 
27435964d36aSSachin Saxena 	return ret;
2744c147eae0SHemant Agrawal }
2745c147eae0SHemant Agrawal 
2746c147eae0SHemant Agrawal static int
274755fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv,
2748c147eae0SHemant Agrawal 		struct rte_dpaa2_device *dpaa2_dev)
2749c147eae0SHemant Agrawal {
2750c147eae0SHemant Agrawal 	struct rte_eth_dev *eth_dev;
275181c42c84SShreyansh Jain 	struct dpaa2_dev_priv *dev_priv;
2752c147eae0SHemant Agrawal 	int diag;
2753c147eae0SHemant Agrawal 
2754f4435e38SHemant Agrawal 	if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) >
2755f4435e38SHemant Agrawal 		RTE_PKTMBUF_HEADROOM) {
2756f4435e38SHemant Agrawal 		DPAA2_PMD_ERR(
2757f4435e38SHemant Agrawal 		"RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)",
2758f4435e38SHemant Agrawal 		RTE_PKTMBUF_HEADROOM,
2759f4435e38SHemant Agrawal 		DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE);
2760f4435e38SHemant Agrawal 
2761f4435e38SHemant Agrawal 		return -1;
2762f4435e38SHemant Agrawal 	}
2763f4435e38SHemant Agrawal 
2764c147eae0SHemant Agrawal 	if (rte_eal_process_type() == RTE_PROC_PRIMARY) {
2765e729ec76SHemant Agrawal 		eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name);
2766e729ec76SHemant Agrawal 		if (!eth_dev)
2767e729ec76SHemant Agrawal 			return -ENODEV;
276881c42c84SShreyansh Jain 		dev_priv = rte_zmalloc("ethdev private structure",
2769c147eae0SHemant Agrawal 				       sizeof(struct dpaa2_dev_priv),
2770c147eae0SHemant Agrawal 				       RTE_CACHE_LINE_SIZE);
277181c42c84SShreyansh Jain 		if (dev_priv == NULL) {
2772a10a988aSShreyansh Jain 			DPAA2_PMD_CRIT(
2773a10a988aSShreyansh Jain 				"Unable to allocate memory for private data");
2774c147eae0SHemant Agrawal 			rte_eth_dev_release_port(eth_dev);
2775c147eae0SHemant Agrawal 			return -ENOMEM;
2776c147eae0SHemant Agrawal 		}
277781c42c84SShreyansh Jain 		eth_dev->data->dev_private = (void *)dev_priv;
277881c42c84SShreyansh Jain 		/* Store a pointer to eth_dev in dev_private */
277981c42c84SShreyansh Jain 		dev_priv->eth_dev = eth_dev;
278081c42c84SShreyansh Jain 		dev_priv->tx_conf_en = 0;
2781e729ec76SHemant Agrawal 	} else {
2782e729ec76SHemant Agrawal 		eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name);
278381c42c84SShreyansh Jain 		if (!eth_dev) {
278481c42c84SShreyansh Jain 			DPAA2_PMD_DEBUG("returning enodev");
2785e729ec76SHemant Agrawal 			return -ENODEV;
2786c147eae0SHemant Agrawal 		}
278781c42c84SShreyansh Jain 	}
2788e729ec76SHemant Agrawal 
2789c147eae0SHemant Agrawal 	eth_dev->device = &dpaa2_dev->device;
279055fd2703SHemant Agrawal 
2791c147eae0SHemant Agrawal 	dpaa2_dev->eth_dev = eth_dev;
2792c147eae0SHemant Agrawal 	eth_dev->data->rx_mbuf_alloc_failed = 0;
2793c147eae0SHemant Agrawal 
279492b7e33eSHemant Agrawal 	if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC)
279592b7e33eSHemant Agrawal 		eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC;
279692b7e33eSHemant Agrawal 
2797*f30e69b4SFerruh Yigit 	eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS;
2798*f30e69b4SFerruh Yigit 
2799c147eae0SHemant Agrawal 	/* Invoke PMD device initialization function */
2800c147eae0SHemant Agrawal 	diag = dpaa2_dev_init(eth_dev);
2801fbe90cddSThomas Monjalon 	if (diag == 0) {
2802fbe90cddSThomas Monjalon 		rte_eth_dev_probing_finish(eth_dev);
2803c147eae0SHemant Agrawal 		return 0;
2804fbe90cddSThomas Monjalon 	}
2805c147eae0SHemant Agrawal 
2806c147eae0SHemant Agrawal 	rte_eth_dev_release_port(eth_dev);
2807c147eae0SHemant Agrawal 	return diag;
2808c147eae0SHemant Agrawal }
2809c147eae0SHemant Agrawal 
2810c147eae0SHemant Agrawal static int
2811c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev)
2812c147eae0SHemant Agrawal {
2813c147eae0SHemant Agrawal 	struct rte_eth_dev *eth_dev;
28145964d36aSSachin Saxena 	int ret;
2815c147eae0SHemant Agrawal 
2816c147eae0SHemant Agrawal 	eth_dev = dpaa2_dev->eth_dev;
28175964d36aSSachin Saxena 	dpaa2_dev_close(eth_dev);
28185964d36aSSachin Saxena 	ret = rte_eth_dev_release_port(eth_dev);
2819c147eae0SHemant Agrawal 
28205964d36aSSachin Saxena 	return ret;
2821c147eae0SHemant Agrawal }
2822c147eae0SHemant Agrawal 
2823c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = {
282492b7e33eSHemant Agrawal 	.drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA,
2825bad555dfSShreyansh Jain 	.drv_type = DPAA2_ETH,
2826c147eae0SHemant Agrawal 	.probe = rte_dpaa2_probe,
2827c147eae0SHemant Agrawal 	.remove = rte_dpaa2_remove,
2828c147eae0SHemant Agrawal };
2829c147eae0SHemant Agrawal 
2830c147eae0SHemant Agrawal RTE_PMD_REGISTER_DPAA2(net_dpaa2, rte_dpaa2_pmd);
2831a3a997f0SHemant Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_dpaa2,
283220191ab3SNipun Gupta 		DRIVER_LOOPBACK_MODE "=<int> "
283320191ab3SNipun Gupta 		DRIVER_NO_PREFETCH_MODE "=<int>");
28349c99878aSJerin Jacob RTE_LOG_REGISTER(dpaa2_logtype_pmd, pmd.net.dpaa2, NOTICE);
2835