1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause 2c147eae0SHemant Agrawal * 3c147eae0SHemant Agrawal * Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved. 4131a75b6SHemant Agrawal * Copyright 2016 NXP 5c147eae0SHemant Agrawal * 6c147eae0SHemant Agrawal */ 7c147eae0SHemant Agrawal 8c147eae0SHemant Agrawal #include <time.h> 9c147eae0SHemant Agrawal #include <net/if.h> 10c147eae0SHemant Agrawal 11c147eae0SHemant Agrawal #include <rte_mbuf.h> 12ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 13c147eae0SHemant Agrawal #include <rte_malloc.h> 14c147eae0SHemant Agrawal #include <rte_memcpy.h> 15c147eae0SHemant Agrawal #include <rte_string_fns.h> 16c147eae0SHemant Agrawal #include <rte_cycles.h> 17c147eae0SHemant Agrawal #include <rte_kvargs.h> 18c147eae0SHemant Agrawal #include <rte_dev.h> 19c147eae0SHemant Agrawal #include <rte_fslmc.h> 20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h> 21c147eae0SHemant Agrawal 22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h" 23c147eae0SHemant Agrawal #include <fslmc_vfio.h> 243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h> 25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h> 263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h> 27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h> 28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h" 29f40adb40SHemant Agrawal #include <fsl_qbman_debug.h> 30c147eae0SHemant Agrawal 31c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback" 3220191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch" 33a3a997f0SHemant Agrawal 34175fe7d9SSunil Kumar Kori /* Supported Rx offloads */ 35175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 3626179a66SHemant Agrawal DEV_RX_OFFLOAD_CHECKSUM | 3726179a66SHemant Agrawal DEV_RX_OFFLOAD_SCTP_CKSUM | 38175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 3926179a66SHemant Agrawal DEV_RX_OFFLOAD_OUTER_UDP_CKSUM | 4026179a66SHemant Agrawal DEV_RX_OFFLOAD_VLAN_STRIP | 41175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER | 4220196043SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 4320196043SHemant Agrawal DEV_RX_OFFLOAD_TIMESTAMP; 44175fe7d9SSunil Kumar Kori 45175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 46175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 47175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 48175fe7d9SSunil Kumar Kori 49175fe7d9SSunil Kumar Kori /* Supported Tx offloads */ 50175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup = 51175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_VLAN_INSERT | 52175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 53175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 54175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 55175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 5626179a66SHemant Agrawal DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 5726179a66SHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 5826179a66SHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 59175fe7d9SSunil Kumar Kori 60175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 61175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 6226179a66SHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 63175fe7d9SSunil Kumar Kori 64c1870f65SAkhil Goyal /* enable timestamp in mbuf */ 65c1870f65SAkhil Goyal enum pmd_dpaa2_ts dpaa2_enable_ts; 66c1870f65SAkhil Goyal 671d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off { 681d6329b2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 691d6329b2SHemant Agrawal uint8_t page_id; /* dpni statistics page id */ 701d6329b2SHemant Agrawal uint8_t stats_id; /* stats id in the given page */ 711d6329b2SHemant Agrawal }; 721d6329b2SHemant Agrawal 731d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = { 741d6329b2SHemant Agrawal {"ingress_multicast_frames", 0, 2}, 751d6329b2SHemant Agrawal {"ingress_multicast_bytes", 0, 3}, 761d6329b2SHemant Agrawal {"ingress_broadcast_frames", 0, 4}, 771d6329b2SHemant Agrawal {"ingress_broadcast_bytes", 0, 5}, 781d6329b2SHemant Agrawal {"egress_multicast_frames", 1, 2}, 791d6329b2SHemant Agrawal {"egress_multicast_bytes", 1, 3}, 801d6329b2SHemant Agrawal {"egress_broadcast_frames", 1, 4}, 811d6329b2SHemant Agrawal {"egress_broadcast_bytes", 1, 5}, 821d6329b2SHemant Agrawal {"ingress_filtered_frames", 2, 0}, 831d6329b2SHemant Agrawal {"ingress_discarded_frames", 2, 1}, 841d6329b2SHemant Agrawal {"ingress_nobuffer_discards", 2, 2}, 851d6329b2SHemant Agrawal {"egress_discarded_frames", 2, 3}, 861d6329b2SHemant Agrawal {"egress_confirmed_frames", 2, 4}, 87c720c5f6SHemant Agrawal {"cgr_reject_frames", 4, 0}, 88c720c5f6SHemant Agrawal {"cgr_reject_bytes", 4, 1}, 891d6329b2SHemant Agrawal }; 901d6329b2SHemant Agrawal 91fe2b986aSSunil Kumar Kori static const enum rte_filter_op dpaa2_supported_filter_ops[] = { 92fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_ADD, 93fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_DELETE, 94fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_UPDATE, 95fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_FLUSH, 96fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_GET 97fe2b986aSSunil Kumar Kori }; 98fe2b986aSSunil Kumar Kori 99c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd; 100d4984046SHemant Agrawal static int dpaa2_dev_uninit(struct rte_eth_dev *eth_dev); 101c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev, 102c5acbb5eSHemant Agrawal int wait_to_complete); 103a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev); 104a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev); 105e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 106c147eae0SHemant Agrawal 107a10a988aSShreyansh Jain int dpaa2_logtype_pmd; 108a10a988aSShreyansh Jain 109cfe3aeb1SDavid Marchand void 110c1870f65SAkhil Goyal rte_pmd_dpaa2_set_timestamp(enum pmd_dpaa2_ts enable) 111c1870f65SAkhil Goyal { 112c1870f65SAkhil Goyal dpaa2_enable_ts = enable; 113c1870f65SAkhil Goyal } 114c1870f65SAkhil Goyal 1153ce294f2SHemant Agrawal static int 1163ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on) 1173ce294f2SHemant Agrawal { 1183ce294f2SHemant Agrawal int ret; 1193ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1203ce294f2SHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 1213ce294f2SHemant Agrawal 1223ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1233ce294f2SHemant Agrawal 1243ce294f2SHemant Agrawal if (dpni == NULL) { 125a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1263ce294f2SHemant Agrawal return -1; 1273ce294f2SHemant Agrawal } 1283ce294f2SHemant Agrawal 1293ce294f2SHemant Agrawal if (on) 1303ce294f2SHemant Agrawal ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, 1313ce294f2SHemant Agrawal priv->token, vlan_id); 1323ce294f2SHemant Agrawal else 1333ce294f2SHemant Agrawal ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW, 1343ce294f2SHemant Agrawal priv->token, vlan_id); 1353ce294f2SHemant Agrawal 1363ce294f2SHemant Agrawal if (ret < 0) 137a10a988aSShreyansh Jain DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d", 1383ce294f2SHemant Agrawal ret, vlan_id, priv->hw_id); 1393ce294f2SHemant Agrawal 1403ce294f2SHemant Agrawal return ret; 1413ce294f2SHemant Agrawal } 1423ce294f2SHemant Agrawal 143289ba0c0SDavid Harton static int 1443ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask) 1453ce294f2SHemant Agrawal { 1463ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1473ce294f2SHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 1483ce294f2SHemant Agrawal int ret; 1493ce294f2SHemant Agrawal 1503ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1513ce294f2SHemant Agrawal 1523ce294f2SHemant Agrawal if (mask & ETH_VLAN_FILTER_MASK) { 153c172f85eSHemant Agrawal /* VLAN Filter not avaialble */ 154c172f85eSHemant Agrawal if (!priv->max_vlan_filters) { 155a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN filter not available"); 156c172f85eSHemant Agrawal goto next_mask; 157c172f85eSHemant Agrawal } 158c172f85eSHemant Agrawal 1590ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1600ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER) 1613ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1623ce294f2SHemant Agrawal priv->token, true); 1633ce294f2SHemant Agrawal else 1643ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1653ce294f2SHemant Agrawal priv->token, false); 1663ce294f2SHemant Agrawal if (ret < 0) 167a10a988aSShreyansh Jain DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret); 1683ce294f2SHemant Agrawal } 169c172f85eSHemant Agrawal next_mask: 170acb95928SHemant Agrawal if (mask & ETH_VLAN_EXTEND_MASK) { 1710ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1720ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_EXTEND) 173a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN extend offload not supported"); 174acb95928SHemant Agrawal } 175289ba0c0SDavid Harton 176289ba0c0SDavid Harton return 0; 1773ce294f2SHemant Agrawal } 1783ce294f2SHemant Agrawal 179748eccb9SHemant Agrawal static int 180e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev, 181e59b75ffSHemant Agrawal enum rte_vlan_type vlan_type __rte_unused, 182e59b75ffSHemant Agrawal uint16_t tpid) 183e59b75ffSHemant Agrawal { 184e59b75ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 185e59b75ffSHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 186e59b75ffSHemant Agrawal int ret = -ENOTSUP; 187e59b75ffSHemant Agrawal 188e59b75ffSHemant Agrawal PMD_INIT_FUNC_TRACE(); 189e59b75ffSHemant Agrawal 190e59b75ffSHemant Agrawal /* nothing to be done for standard vlan tpids */ 191e59b75ffSHemant Agrawal if (tpid == 0x8100 || tpid == 0x88A8) 192e59b75ffSHemant Agrawal return 0; 193e59b75ffSHemant Agrawal 194e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 195e59b75ffSHemant Agrawal priv->token, tpid); 196e59b75ffSHemant Agrawal if (ret < 0) 197e59b75ffSHemant Agrawal DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret); 198e59b75ffSHemant Agrawal /* if already configured tpids, remove them first */ 199e59b75ffSHemant Agrawal if (ret == -EBUSY) { 200e59b75ffSHemant Agrawal struct dpni_custom_tpid_cfg tpid_list = {0}; 201e59b75ffSHemant Agrawal 202e59b75ffSHemant Agrawal ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW, 203e59b75ffSHemant Agrawal priv->token, &tpid_list); 204e59b75ffSHemant Agrawal if (ret < 0) 205e59b75ffSHemant Agrawal goto fail; 206e59b75ffSHemant Agrawal ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW, 207e59b75ffSHemant Agrawal priv->token, tpid_list.tpid1); 208e59b75ffSHemant Agrawal if (ret < 0) 209e59b75ffSHemant Agrawal goto fail; 210e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 211e59b75ffSHemant Agrawal priv->token, tpid); 212e59b75ffSHemant Agrawal } 213e59b75ffSHemant Agrawal fail: 214e59b75ffSHemant Agrawal return ret; 215e59b75ffSHemant Agrawal } 216e59b75ffSHemant Agrawal 217e59b75ffSHemant Agrawal static int 218748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev, 219748eccb9SHemant Agrawal char *fw_version, 220748eccb9SHemant Agrawal size_t fw_size) 221748eccb9SHemant Agrawal { 222748eccb9SHemant Agrawal int ret; 223748eccb9SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 224748eccb9SHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 225748eccb9SHemant Agrawal struct mc_soc_version mc_plat_info = {0}; 226748eccb9SHemant Agrawal struct mc_version mc_ver_info = {0}; 227748eccb9SHemant Agrawal 228748eccb9SHemant Agrawal PMD_INIT_FUNC_TRACE(); 229748eccb9SHemant Agrawal 230748eccb9SHemant Agrawal if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info)) 231a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_soc_version failed"); 232748eccb9SHemant Agrawal 233748eccb9SHemant Agrawal if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info)) 234a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_version failed"); 235748eccb9SHemant Agrawal 236748eccb9SHemant Agrawal ret = snprintf(fw_version, fw_size, 237748eccb9SHemant Agrawal "%x-%d.%d.%d", 238748eccb9SHemant Agrawal mc_plat_info.svr, 239748eccb9SHemant Agrawal mc_ver_info.major, 240748eccb9SHemant Agrawal mc_ver_info.minor, 241748eccb9SHemant Agrawal mc_ver_info.revision); 242748eccb9SHemant Agrawal 243748eccb9SHemant Agrawal ret += 1; /* add the size of '\0' */ 244748eccb9SHemant Agrawal if (fw_size < (uint32_t)ret) 245748eccb9SHemant Agrawal return ret; 246748eccb9SHemant Agrawal else 247748eccb9SHemant Agrawal return 0; 248748eccb9SHemant Agrawal } 249748eccb9SHemant Agrawal 250bdad90d1SIvan Ilchenko static int 2513e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info) 2523e5a335dSHemant Agrawal { 2533e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2543e5a335dSHemant Agrawal 2553e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2563e5a335dSHemant Agrawal 2573e5a335dSHemant Agrawal dev_info->if_index = priv->hw_id; 2583e5a335dSHemant Agrawal 25933fad432SHemant Agrawal dev_info->max_mac_addrs = priv->max_mac_filters; 260bee61d86SHemant Agrawal dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN; 261bee61d86SHemant Agrawal dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE; 2623e5a335dSHemant Agrawal dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues; 2633e5a335dSHemant Agrawal dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues; 264175fe7d9SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 265175fe7d9SSunil Kumar Kori dev_rx_offloads_nodis; 266175fe7d9SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 267175fe7d9SSunil Kumar Kori dev_tx_offloads_nodis; 2683e5a335dSHemant Agrawal dev_info->speed_capa = ETH_LINK_SPEED_1G | 2693e5a335dSHemant Agrawal ETH_LINK_SPEED_2_5G | 2703e5a335dSHemant Agrawal ETH_LINK_SPEED_10G; 271762b275fSHemant Agrawal 272762b275fSHemant Agrawal dev_info->max_hash_mac_addrs = 0; 273762b275fSHemant Agrawal dev_info->max_vfs = 0; 274762b275fSHemant Agrawal dev_info->max_vmdq_pools = ETH_16_POOLS; 275762b275fSHemant Agrawal dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL; 276bdad90d1SIvan Ilchenko 277bdad90d1SIvan Ilchenko return 0; 2783e5a335dSHemant Agrawal } 2793e5a335dSHemant Agrawal 2803e5a335dSHemant Agrawal static int 2813e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev) 2823e5a335dSHemant Agrawal { 2833e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2843e5a335dSHemant Agrawal uint16_t dist_idx; 2853e5a335dSHemant Agrawal uint32_t vq_id; 2862d5f7f52SAshish Jain uint8_t num_rxqueue_per_tc; 2873e5a335dSHemant Agrawal struct dpaa2_queue *mc_q, *mcq; 2883e5a335dSHemant Agrawal uint32_t tot_queues; 2893e5a335dSHemant Agrawal int i; 2903e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 2913e5a335dSHemant Agrawal 2923e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2933e5a335dSHemant Agrawal 2942d5f7f52SAshish Jain num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc); 2953e5a335dSHemant Agrawal tot_queues = priv->nb_rx_queues + priv->nb_tx_queues; 2963e5a335dSHemant Agrawal mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues, 2973e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 2983e5a335dSHemant Agrawal if (!mc_q) { 299a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues"); 3003e5a335dSHemant Agrawal return -1; 3013e5a335dSHemant Agrawal } 3023e5a335dSHemant Agrawal 3033e5a335dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 30485ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3053e5a335dSHemant Agrawal priv->rx_vq[i] = mc_q++; 3063e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3073e5a335dSHemant Agrawal dpaa2_q->q_storage = rte_malloc("dq_storage", 3083e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t), 3093e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3103e5a335dSHemant Agrawal if (!dpaa2_q->q_storage) 3113e5a335dSHemant Agrawal goto fail; 3123e5a335dSHemant Agrawal 3133e5a335dSHemant Agrawal memset(dpaa2_q->q_storage, 0, 3143e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t)); 3153cf50ff5SHemant Agrawal if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 3163cf50ff5SHemant Agrawal goto fail; 3173e5a335dSHemant Agrawal } 3183e5a335dSHemant Agrawal 3193e5a335dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 32085ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3217ae777d0SHemant Agrawal mc_q->flow_id = 0xffff; 3223e5a335dSHemant Agrawal priv->tx_vq[i] = mc_q++; 3237ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 3247ae777d0SHemant Agrawal dpaa2_q->cscn = rte_malloc(NULL, 3257ae777d0SHemant Agrawal sizeof(struct qbman_result), 16); 3267ae777d0SHemant Agrawal if (!dpaa2_q->cscn) 3277ae777d0SHemant Agrawal goto fail_tx; 3283e5a335dSHemant Agrawal } 3293e5a335dSHemant Agrawal 3303e5a335dSHemant Agrawal vq_id = 0; 331599017a2SHemant Agrawal for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) { 3323e5a335dSHemant Agrawal mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id]; 3332d5f7f52SAshish Jain mcq->tc_index = dist_idx / num_rxqueue_per_tc; 3342d5f7f52SAshish Jain mcq->flow_id = dist_idx % num_rxqueue_per_tc; 3353e5a335dSHemant Agrawal vq_id++; 3363e5a335dSHemant Agrawal } 3373e5a335dSHemant Agrawal 3383e5a335dSHemant Agrawal return 0; 3397ae777d0SHemant Agrawal fail_tx: 3407ae777d0SHemant Agrawal i -= 1; 3417ae777d0SHemant Agrawal while (i >= 0) { 3427ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 3437ae777d0SHemant Agrawal rte_free(dpaa2_q->cscn); 3447ae777d0SHemant Agrawal priv->tx_vq[i--] = NULL; 3457ae777d0SHemant Agrawal } 3467ae777d0SHemant Agrawal i = priv->nb_rx_queues; 3473e5a335dSHemant Agrawal fail: 3483e5a335dSHemant Agrawal i -= 1; 3493e5a335dSHemant Agrawal mc_q = priv->rx_vq[0]; 3503e5a335dSHemant Agrawal while (i >= 0) { 3513e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3523cf50ff5SHemant Agrawal dpaa2_free_dq_storage(dpaa2_q->q_storage); 3533e5a335dSHemant Agrawal rte_free(dpaa2_q->q_storage); 3543e5a335dSHemant Agrawal priv->rx_vq[i--] = NULL; 3553e5a335dSHemant Agrawal } 3563e5a335dSHemant Agrawal rte_free(mc_q); 3573e5a335dSHemant Agrawal return -1; 3583e5a335dSHemant Agrawal } 3593e5a335dSHemant Agrawal 3605d9a1e4dSHemant Agrawal static void 3615d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev) 3625d9a1e4dSHemant Agrawal { 3635d9a1e4dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 3645d9a1e4dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 3655d9a1e4dSHemant Agrawal int i; 3665d9a1e4dSHemant Agrawal 3675d9a1e4dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 3685d9a1e4dSHemant Agrawal 3695d9a1e4dSHemant Agrawal /* Queue allocation base */ 3705d9a1e4dSHemant Agrawal if (priv->rx_vq[0]) { 3715d9a1e4dSHemant Agrawal /* cleaning up queue storage */ 3725d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 3735d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3745d9a1e4dSHemant Agrawal if (dpaa2_q->q_storage) 3755d9a1e4dSHemant Agrawal rte_free(dpaa2_q->q_storage); 3765d9a1e4dSHemant Agrawal } 3775d9a1e4dSHemant Agrawal /* cleanup tx queue cscn */ 3785d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 3795d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 3805d9a1e4dSHemant Agrawal rte_free(dpaa2_q->cscn); 3815d9a1e4dSHemant Agrawal } 3825d9a1e4dSHemant Agrawal /*free memory for all queues (RX+TX) */ 3835d9a1e4dSHemant Agrawal rte_free(priv->rx_vq[0]); 3845d9a1e4dSHemant Agrawal priv->rx_vq[0] = NULL; 3855d9a1e4dSHemant Agrawal } 3865d9a1e4dSHemant Agrawal } 3875d9a1e4dSHemant Agrawal 3883e5a335dSHemant Agrawal static int 3893e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev) 3903e5a335dSHemant Agrawal { 39121ce788cSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 39221ce788cSHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 39321ce788cSHemant Agrawal struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 3940ebce612SSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 3950ebce612SSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 3960ebce612SSunil Kumar Kori int rx_l3_csum_offload = false; 3970ebce612SSunil Kumar Kori int rx_l4_csum_offload = false; 3980ebce612SSunil Kumar Kori int tx_l3_csum_offload = false; 3990ebce612SSunil Kumar Kori int tx_l4_csum_offload = false; 40089c2ea8fSHemant Agrawal int ret; 4013e5a335dSHemant Agrawal 4023e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 4033e5a335dSHemant Agrawal 4047bdf45f9SHemant Agrawal /* Rx offloads which are enabled by default */ 405175fe7d9SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 4067bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 4077bdf45f9SHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 4087bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 409175fe7d9SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 410175fe7d9SSunil Kumar Kori } 4110ebce612SSunil Kumar Kori 4127bdf45f9SHemant Agrawal /* Tx offloads which are enabled by default */ 413175fe7d9SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 4147bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 4157bdf45f9SHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 4167bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 417175fe7d9SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 418175fe7d9SSunil Kumar Kori } 4190ebce612SSunil Kumar Kori 4200ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 421e1640849SHemant Agrawal if (eth_conf->rxmode.max_rx_pkt_len <= DPAA2_MAX_RX_PKT_LEN) { 42244ea7355SAshish Jain ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, 4236f8be0fbSHemant Agrawal priv->token, eth_conf->rxmode.max_rx_pkt_len 4246f8be0fbSHemant Agrawal - RTE_ETHER_CRC_LEN); 425e1640849SHemant Agrawal if (ret) { 426a10a988aSShreyansh Jain DPAA2_PMD_ERR( 427a10a988aSShreyansh Jain "Unable to set mtu. check config"); 428e1640849SHemant Agrawal return ret; 429e1640849SHemant Agrawal } 4306f8be0fbSHemant Agrawal dev->data->mtu = 4316f8be0fbSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len - 4326f8be0fbSHemant Agrawal RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - 4336f8be0fbSHemant Agrawal VLAN_TAG_SIZE; 434e1640849SHemant Agrawal } else { 435e1640849SHemant Agrawal return -1; 436e1640849SHemant Agrawal } 437e1640849SHemant Agrawal } 438e1640849SHemant Agrawal 43989c2ea8fSHemant Agrawal if (eth_conf->rxmode.mq_mode == ETH_MQ_RX_RSS) { 44089c2ea8fSHemant Agrawal ret = dpaa2_setup_flow_dist(dev, 44189c2ea8fSHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf); 44289c2ea8fSHemant Agrawal if (ret) { 443a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set flow distribution." 444a10a988aSShreyansh Jain "Check queue config"); 44589c2ea8fSHemant Agrawal return ret; 44689c2ea8fSHemant Agrawal } 44789c2ea8fSHemant Agrawal } 448c5acbb5eSHemant Agrawal 4490ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM) 4500ebce612SSunil Kumar Kori rx_l3_csum_offload = true; 4510ebce612SSunil Kumar Kori 4520ebce612SSunil Kumar Kori if ((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) || 45326179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) || 45426179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_SCTP_CKSUM)) 4550ebce612SSunil Kumar Kori rx_l4_csum_offload = true; 45621ce788cSHemant Agrawal 45721ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4580ebce612SSunil Kumar Kori DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload); 45921ce788cSHemant Agrawal if (ret) { 460a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret); 46121ce788cSHemant Agrawal return ret; 46221ce788cSHemant Agrawal } 46321ce788cSHemant Agrawal 46421ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4650ebce612SSunil Kumar Kori DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload); 46621ce788cSHemant Agrawal if (ret) { 467a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret); 46821ce788cSHemant Agrawal return ret; 46921ce788cSHemant Agrawal } 47021ce788cSHemant Agrawal 47120196043SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) 47220196043SHemant Agrawal dpaa2_enable_ts = true; 47320196043SHemant Agrawal 4740ebce612SSunil Kumar Kori if (tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM) 4750ebce612SSunil Kumar Kori tx_l3_csum_offload = true; 4760ebce612SSunil Kumar Kori 4770ebce612SSunil Kumar Kori if ((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) || 4780ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) || 4790ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_SCTP_CKSUM)) 4800ebce612SSunil Kumar Kori tx_l4_csum_offload = true; 4810ebce612SSunil Kumar Kori 48221ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4830ebce612SSunil Kumar Kori DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload); 48421ce788cSHemant Agrawal if (ret) { 485a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret); 48621ce788cSHemant Agrawal return ret; 48721ce788cSHemant Agrawal } 48821ce788cSHemant Agrawal 48921ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4900ebce612SSunil Kumar Kori DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload); 49121ce788cSHemant Agrawal if (ret) { 492a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret); 49321ce788cSHemant Agrawal return ret; 49421ce788cSHemant Agrawal } 49521ce788cSHemant Agrawal 496ffb3389cSNipun Gupta /* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in 497ffb3389cSNipun Gupta * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC] 498ffb3389cSNipun Gupta * to 0 for LS2 in the hardware thus disabling data/annotation 499ffb3389cSNipun Gupta * stashing. For LX2 this is fixed in hardware and thus hash result and 500ffb3389cSNipun Gupta * parse results can be received in FD using this option. 501ffb3389cSNipun Gupta */ 502ffb3389cSNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) { 503ffb3389cSNipun Gupta ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 504ffb3389cSNipun Gupta DPNI_FLCTYPE_HASH, true); 505ffb3389cSNipun Gupta if (ret) { 506a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret); 507ffb3389cSNipun Gupta return ret; 508ffb3389cSNipun Gupta } 509ffb3389cSNipun Gupta } 510ffb3389cSNipun Gupta 51124f3c9a6SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 512c172f85eSHemant Agrawal dpaa2_vlan_offload_set(dev, ETH_VLAN_FILTER_MASK); 513c172f85eSHemant Agrawal 514c5acbb5eSHemant Agrawal /* update the current status */ 515c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 516c5acbb5eSHemant Agrawal 5173e5a335dSHemant Agrawal return 0; 5183e5a335dSHemant Agrawal } 5193e5a335dSHemant Agrawal 5203e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID, 5213e5a335dSHemant Agrawal * flow ID, destination configuration etc. 5223e5a335dSHemant Agrawal */ 5233e5a335dSHemant Agrawal static int 5243e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev, 5253e5a335dSHemant Agrawal uint16_t rx_queue_id, 52613b856acSHemant Agrawal uint16_t nb_rx_desc, 5273e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 5283e5a335dSHemant Agrawal const struct rte_eth_rxconf *rx_conf __rte_unused, 5293e5a335dSHemant Agrawal struct rte_mempool *mb_pool) 5303e5a335dSHemant Agrawal { 5313e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 5323e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 5333e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 5343e5a335dSHemant Agrawal struct dpni_queue cfg; 5353e5a335dSHemant Agrawal uint8_t options = 0; 5363e5a335dSHemant Agrawal uint8_t flow_id; 537bee61d86SHemant Agrawal uint32_t bpid; 53813b856acSHemant Agrawal int i, ret; 5393e5a335dSHemant Agrawal 5403e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5413e5a335dSHemant Agrawal 542a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p", 5433e5a335dSHemant Agrawal dev, rx_queue_id, mb_pool, rx_conf); 5443e5a335dSHemant Agrawal 545bee61d86SHemant Agrawal if (!priv->bp_list || priv->bp_list->mp != mb_pool) { 546bee61d86SHemant Agrawal bpid = mempool_to_bpid(mb_pool); 547bee61d86SHemant Agrawal ret = dpaa2_attach_bp_list(priv, 548bee61d86SHemant Agrawal rte_dpaa2_bpid_info[bpid].bp_list); 549bee61d86SHemant Agrawal if (ret) 550bee61d86SHemant Agrawal return ret; 551bee61d86SHemant Agrawal } 5523e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 5533e5a335dSHemant Agrawal dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */ 554109df460SShreyansh Jain dpaa2_q->bp_array = rte_dpaa2_bpid_info; 5553e5a335dSHemant Agrawal 556599017a2SHemant Agrawal /*Get the flow id from given VQ id*/ 55713b856acSHemant Agrawal flow_id = dpaa2_q->flow_id; 5583e5a335dSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 5593e5a335dSHemant Agrawal 5603e5a335dSHemant Agrawal options = options | DPNI_QUEUE_OPT_USER_CTX; 5615ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_q); 5623e5a335dSHemant Agrawal 56313b856acSHemant Agrawal /* check if a private cgr available. */ 56413b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 56513b856acSHemant Agrawal if (!priv->cgid_in_use[i]) { 56613b856acSHemant Agrawal priv->cgid_in_use[i] = 1; 56713b856acSHemant Agrawal break; 56813b856acSHemant Agrawal } 56913b856acSHemant Agrawal } 57013b856acSHemant Agrawal 57113b856acSHemant Agrawal if (i < priv->max_cgs) { 57213b856acSHemant Agrawal options |= DPNI_QUEUE_OPT_SET_CGID; 57313b856acSHemant Agrawal cfg.cgid = i; 57413b856acSHemant Agrawal dpaa2_q->cgid = cfg.cgid; 57513b856acSHemant Agrawal } else { 57613b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 57713b856acSHemant Agrawal } 57813b856acSHemant Agrawal 57937529eceSHemant Agrawal /*if ls2088 or rev2 device, enable the stashing */ 58030db823eSHemant Agrawal 581e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) { 58237529eceSHemant Agrawal options |= DPNI_QUEUE_OPT_FLC; 58337529eceSHemant Agrawal cfg.flc.stash_control = true; 58437529eceSHemant Agrawal cfg.flc.value &= 0xFFFFFFFFFFFFFFC0; 58537529eceSHemant Agrawal /* 00 00 00 - last 6 bit represent annotation, context stashing, 586e0ded73bSHemant Agrawal * data stashing setting 01 01 00 (0x14) 587e0ded73bSHemant Agrawal * (in following order ->DS AS CS) 588e0ded73bSHemant Agrawal * to enable 1 line data, 1 line annotation. 589e0ded73bSHemant Agrawal * For LX2, this setting should be 01 00 00 (0x10) 59037529eceSHemant Agrawal */ 591e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A) 592e0ded73bSHemant Agrawal cfg.flc.value |= 0x10; 593e0ded73bSHemant Agrawal else 59437529eceSHemant Agrawal cfg.flc.value |= 0x14; 59537529eceSHemant Agrawal } 5963e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX, 5973e5a335dSHemant Agrawal dpaa2_q->tc_index, flow_id, options, &cfg); 5983e5a335dSHemant Agrawal if (ret) { 599a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret); 6003e5a335dSHemant Agrawal return -1; 6013e5a335dSHemant Agrawal } 6023e5a335dSHemant Agrawal 60323d6a87eSHemant Agrawal if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) { 60423d6a87eSHemant Agrawal struct dpni_taildrop taildrop; 60523d6a87eSHemant Agrawal 60623d6a87eSHemant Agrawal taildrop.enable = 1; 60713b856acSHemant Agrawal 60813b856acSHemant Agrawal /* Private CGR will use tail drop length as nb_rx_desc. 60913b856acSHemant Agrawal * for rest cases we can use standard byte based tail drop. 61013b856acSHemant Agrawal * There is no HW restriction, but number of CGRs are limited, 61113b856acSHemant Agrawal * hence this restriction is placed. 61213b856acSHemant Agrawal */ 61313b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 61423d6a87eSHemant Agrawal /*enabling per rx queue congestion control */ 61513b856acSHemant Agrawal taildrop.threshold = nb_rx_desc; 61613b856acSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_FRAMES; 61713b856acSHemant Agrawal taildrop.oal = 0; 61813b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling CG Tail Drop on queue = %d", 61913b856acSHemant Agrawal rx_queue_id); 62013b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 62113b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, 62213b856acSHemant Agrawal DPNI_QUEUE_RX, 62313b856acSHemant Agrawal dpaa2_q->tc_index, 62413b856acSHemant Agrawal flow_id, &taildrop); 62513b856acSHemant Agrawal } else { 62613b856acSHemant Agrawal /*enabling per rx queue congestion control */ 62713b856acSHemant Agrawal taildrop.threshold = CONG_THRESHOLD_RX_BYTES_Q; 62823d6a87eSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_BYTES; 629d47f0292SHemant Agrawal taildrop.oal = CONG_RX_OAL; 63013b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling Byte based Drop on queue= %d", 63123d6a87eSHemant Agrawal rx_queue_id); 63223d6a87eSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 63323d6a87eSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 63413b856acSHemant Agrawal dpaa2_q->tc_index, flow_id, 63513b856acSHemant Agrawal &taildrop); 63613b856acSHemant Agrawal } 63713b856acSHemant Agrawal if (ret) { 63813b856acSHemant Agrawal DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 63913b856acSHemant Agrawal ret); 64013b856acSHemant Agrawal return -1; 64113b856acSHemant Agrawal } 64213b856acSHemant Agrawal } else { /* Disable tail Drop */ 64313b856acSHemant Agrawal struct dpni_taildrop taildrop = {0}; 64413b856acSHemant Agrawal DPAA2_PMD_INFO("Tail drop is disabled on queue"); 64513b856acSHemant Agrawal 64613b856acSHemant Agrawal taildrop.enable = 0; 64713b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 64813b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 64913b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, DPNI_QUEUE_RX, 65013b856acSHemant Agrawal dpaa2_q->tc_index, 65113b856acSHemant Agrawal flow_id, &taildrop); 65213b856acSHemant Agrawal } else { 65313b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 65413b856acSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 65523d6a87eSHemant Agrawal dpaa2_q->tc_index, flow_id, &taildrop); 65613b856acSHemant Agrawal } 65723d6a87eSHemant Agrawal if (ret) { 658a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 659a10a988aSShreyansh Jain ret); 66023d6a87eSHemant Agrawal return -1; 66123d6a87eSHemant Agrawal } 66223d6a87eSHemant Agrawal } 66323d6a87eSHemant Agrawal 6643e5a335dSHemant Agrawal dev->data->rx_queues[rx_queue_id] = dpaa2_q; 6653e5a335dSHemant Agrawal return 0; 6663e5a335dSHemant Agrawal } 6673e5a335dSHemant Agrawal 6683e5a335dSHemant Agrawal static int 6693e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev, 6703e5a335dSHemant Agrawal uint16_t tx_queue_id, 6713e5a335dSHemant Agrawal uint16_t nb_tx_desc __rte_unused, 6723e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 6733e5a335dSHemant Agrawal const struct rte_eth_txconf *tx_conf __rte_unused) 6743e5a335dSHemant Agrawal { 6753e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 6763e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *) 6773e5a335dSHemant Agrawal priv->tx_vq[tx_queue_id]; 6783e5a335dSHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 6793e5a335dSHemant Agrawal struct dpni_queue tx_conf_cfg; 6803e5a335dSHemant Agrawal struct dpni_queue tx_flow_cfg; 6813e5a335dSHemant Agrawal uint8_t options = 0, flow_id; 682*e26bf82eSSachin Saxena struct dpni_queue_id qid; 6833e5a335dSHemant Agrawal uint32_t tc_id; 6843e5a335dSHemant Agrawal int ret; 6853e5a335dSHemant Agrawal 6863e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6873e5a335dSHemant Agrawal 6883e5a335dSHemant Agrawal /* Return if queue already configured */ 689f9989673SAkhil Goyal if (dpaa2_q->flow_id != 0xffff) { 690f9989673SAkhil Goyal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 6913e5a335dSHemant Agrawal return 0; 692f9989673SAkhil Goyal } 6933e5a335dSHemant Agrawal 6943e5a335dSHemant Agrawal memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue)); 6953e5a335dSHemant Agrawal memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue)); 6963e5a335dSHemant Agrawal 697ef18dafeSHemant Agrawal tc_id = tx_queue_id; 698ef18dafeSHemant Agrawal flow_id = 0; 6993e5a335dSHemant Agrawal 7003e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX, 7013e5a335dSHemant Agrawal tc_id, flow_id, options, &tx_flow_cfg); 7023e5a335dSHemant Agrawal if (ret) { 703a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the tx flow: " 704a10a988aSShreyansh Jain "tc_id=%d, flow=%d err=%d", 705a10a988aSShreyansh Jain tc_id, flow_id, ret); 7063e5a335dSHemant Agrawal return -1; 7073e5a335dSHemant Agrawal } 7083e5a335dSHemant Agrawal 7093e5a335dSHemant Agrawal dpaa2_q->flow_id = flow_id; 7103e5a335dSHemant Agrawal 7113e5a335dSHemant Agrawal if (tx_queue_id == 0) { 7123e5a335dSHemant Agrawal /*Set tx-conf and error configuration*/ 7133e5a335dSHemant Agrawal ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 7143e5a335dSHemant Agrawal priv->token, 7153e5a335dSHemant Agrawal DPNI_CONF_DISABLE); 7163e5a335dSHemant Agrawal if (ret) { 717a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in set tx conf mode settings: " 718a10a988aSShreyansh Jain "err=%d", ret); 7193e5a335dSHemant Agrawal return -1; 7203e5a335dSHemant Agrawal } 7213e5a335dSHemant Agrawal } 7223e5a335dSHemant Agrawal dpaa2_q->tc_index = tc_id; 7233e5a335dSHemant Agrawal 724*e26bf82eSSachin Saxena ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 725*e26bf82eSSachin Saxena DPNI_QUEUE_TX, dpaa2_q->tc_index, 726*e26bf82eSSachin Saxena dpaa2_q->flow_id, &tx_flow_cfg, &qid); 727*e26bf82eSSachin Saxena if (ret) { 728*e26bf82eSSachin Saxena DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 729*e26bf82eSSachin Saxena return -1; 730*e26bf82eSSachin Saxena } 731*e26bf82eSSachin Saxena dpaa2_q->fqid = qid.fqid; 732*e26bf82eSSachin Saxena 733a0840963SHemant Agrawal if (!(priv->flags & DPAA2_TX_CGR_OFF)) { 73413b856acSHemant Agrawal struct dpni_congestion_notification_cfg cong_notif_cfg = {0}; 7357ae777d0SHemant Agrawal 73629dfa62fSHemant Agrawal cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES; 7377ae777d0SHemant Agrawal cong_notif_cfg.threshold_entry = CONG_ENTER_TX_THRESHOLD; 7387ae777d0SHemant Agrawal /* Notify that the queue is not congested when the data in 7397ae777d0SHemant Agrawal * the queue is below this thershold. 7407ae777d0SHemant Agrawal */ 7417ae777d0SHemant Agrawal cong_notif_cfg.threshold_exit = CONG_EXIT_TX_THRESHOLD; 7427ae777d0SHemant Agrawal cong_notif_cfg.message_ctx = 0; 743543dbfecSNipun Gupta cong_notif_cfg.message_iova = 744543dbfecSNipun Gupta (size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn); 7457ae777d0SHemant Agrawal cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE; 7467ae777d0SHemant Agrawal cong_notif_cfg.notification_mode = 7477ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_ENTER | 7487ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_EXIT | 7497ae777d0SHemant Agrawal DPNI_CONG_OPT_COHERENT_WRITE; 75055984a9bSShreyansh Jain cong_notif_cfg.cg_point = DPNI_CP_QUEUE; 7517ae777d0SHemant Agrawal 7527ae777d0SHemant Agrawal ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW, 7537ae777d0SHemant Agrawal priv->token, 7547ae777d0SHemant Agrawal DPNI_QUEUE_TX, 7557ae777d0SHemant Agrawal tc_id, 7567ae777d0SHemant Agrawal &cong_notif_cfg); 7577ae777d0SHemant Agrawal if (ret) { 758a10a988aSShreyansh Jain DPAA2_PMD_ERR( 759a10a988aSShreyansh Jain "Error in setting tx congestion notification: " 760a10a988aSShreyansh Jain "err=%d", ret); 7617ae777d0SHemant Agrawal return -ret; 7627ae777d0SHemant Agrawal } 7637ae777d0SHemant Agrawal } 76416c4a3c4SNipun Gupta dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf; 7653e5a335dSHemant Agrawal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 7663e5a335dSHemant Agrawal return 0; 7673e5a335dSHemant Agrawal } 7683e5a335dSHemant Agrawal 7693e5a335dSHemant Agrawal static void 7703e5a335dSHemant Agrawal dpaa2_dev_rx_queue_release(void *q __rte_unused) 7713e5a335dSHemant Agrawal { 77213b856acSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)q; 77313b856acSHemant Agrawal struct dpaa2_dev_priv *priv = dpaa2_q->eth_data->dev_private; 77413b856acSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 77513b856acSHemant Agrawal uint8_t options = 0; 77613b856acSHemant Agrawal int ret; 77713b856acSHemant Agrawal struct dpni_queue cfg; 77813b856acSHemant Agrawal 77913b856acSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 7803e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 78113b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 78213b856acSHemant Agrawal options = DPNI_QUEUE_OPT_CLEAR_CGID; 78313b856acSHemant Agrawal cfg.cgid = dpaa2_q->cgid; 78413b856acSHemant Agrawal 78513b856acSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 78613b856acSHemant Agrawal DPNI_QUEUE_RX, 78713b856acSHemant Agrawal dpaa2_q->tc_index, dpaa2_q->flow_id, 78813b856acSHemant Agrawal options, &cfg); 78913b856acSHemant Agrawal if (ret) 79013b856acSHemant Agrawal DPAA2_PMD_ERR("Unable to clear CGR from q=%u err=%d", 79113b856acSHemant Agrawal dpaa2_q->fqid, ret); 79213b856acSHemant Agrawal priv->cgid_in_use[dpaa2_q->cgid] = 0; 79313b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 79413b856acSHemant Agrawal } 7953e5a335dSHemant Agrawal } 7963e5a335dSHemant Agrawal 7973e5a335dSHemant Agrawal static void 7983e5a335dSHemant Agrawal dpaa2_dev_tx_queue_release(void *q __rte_unused) 7993e5a335dSHemant Agrawal { 8003e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 8013e5a335dSHemant Agrawal } 8023e5a335dSHemant Agrawal 803f40adb40SHemant Agrawal static uint32_t 804f40adb40SHemant Agrawal dpaa2_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 805f40adb40SHemant Agrawal { 806f40adb40SHemant Agrawal int32_t ret; 807f40adb40SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 808f40adb40SHemant Agrawal struct dpaa2_queue *dpaa2_q; 809f40adb40SHemant Agrawal struct qbman_swp *swp; 810f40adb40SHemant Agrawal struct qbman_fq_query_np_rslt state; 811f40adb40SHemant Agrawal uint32_t frame_cnt = 0; 812f40adb40SHemant Agrawal 813f40adb40SHemant Agrawal PMD_INIT_FUNC_TRACE(); 814f40adb40SHemant Agrawal 815f40adb40SHemant Agrawal if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 816f40adb40SHemant Agrawal ret = dpaa2_affine_qbman_swp(); 817f40adb40SHemant Agrawal if (ret) { 818a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in affining portal"); 819f40adb40SHemant Agrawal return -EINVAL; 820f40adb40SHemant Agrawal } 821f40adb40SHemant Agrawal } 822f40adb40SHemant Agrawal swp = DPAA2_PER_LCORE_PORTAL; 823f40adb40SHemant Agrawal 824f40adb40SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 825f40adb40SHemant Agrawal 826f40adb40SHemant Agrawal if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) { 827f40adb40SHemant Agrawal frame_cnt = qbman_fq_state_frame_count(&state); 828a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("RX frame count for q(%d) is %u", 829f40adb40SHemant Agrawal rx_queue_id, frame_cnt); 830f40adb40SHemant Agrawal } 831f40adb40SHemant Agrawal return frame_cnt; 832f40adb40SHemant Agrawal } 833f40adb40SHemant Agrawal 834a5fc38d4SHemant Agrawal static const uint32_t * 835a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev) 836a5fc38d4SHemant Agrawal { 837a5fc38d4SHemant Agrawal static const uint32_t ptypes[] = { 838a5fc38d4SHemant Agrawal /*todo -= add more types */ 839a5fc38d4SHemant Agrawal RTE_PTYPE_L2_ETHER, 840a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4, 841a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4_EXT, 842a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6, 843a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6_EXT, 844a5fc38d4SHemant Agrawal RTE_PTYPE_L4_TCP, 845a5fc38d4SHemant Agrawal RTE_PTYPE_L4_UDP, 846a5fc38d4SHemant Agrawal RTE_PTYPE_L4_SCTP, 847a5fc38d4SHemant Agrawal RTE_PTYPE_L4_ICMP, 848a5fc38d4SHemant Agrawal RTE_PTYPE_UNKNOWN 849a5fc38d4SHemant Agrawal }; 850a5fc38d4SHemant Agrawal 851a3a997f0SHemant Agrawal if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx || 85220191ab3SNipun Gupta dev->rx_pkt_burst == dpaa2_dev_rx || 853a3a997f0SHemant Agrawal dev->rx_pkt_burst == dpaa2_dev_loopback_rx) 854a5fc38d4SHemant Agrawal return ptypes; 855a5fc38d4SHemant Agrawal return NULL; 856a5fc38d4SHemant Agrawal } 857a5fc38d4SHemant Agrawal 858c5acbb5eSHemant Agrawal /** 859c5acbb5eSHemant Agrawal * Dpaa2 link Interrupt handler 860c5acbb5eSHemant Agrawal * 861c5acbb5eSHemant Agrawal * @param param 862c5acbb5eSHemant Agrawal * The address of parameter (struct rte_eth_dev *) regsitered before. 863c5acbb5eSHemant Agrawal * 864c5acbb5eSHemant Agrawal * @return 865c5acbb5eSHemant Agrawal * void 866c5acbb5eSHemant Agrawal */ 867c5acbb5eSHemant Agrawal static void 868c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param) 869c5acbb5eSHemant Agrawal { 870c5acbb5eSHemant Agrawal struct rte_eth_dev *dev = param; 871c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 872c5acbb5eSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 873c5acbb5eSHemant Agrawal int ret; 874c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 875c5acbb5eSHemant Agrawal unsigned int status = 0, clear = 0; 876c5acbb5eSHemant Agrawal 877c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 878c5acbb5eSHemant Agrawal 879c5acbb5eSHemant Agrawal if (dpni == NULL) { 880a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 881c5acbb5eSHemant Agrawal return; 882c5acbb5eSHemant Agrawal } 883c5acbb5eSHemant Agrawal 884c5acbb5eSHemant Agrawal ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token, 885c5acbb5eSHemant Agrawal irq_index, &status); 886c5acbb5eSHemant Agrawal if (unlikely(ret)) { 887a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't get irq status (err %d)", ret); 888c5acbb5eSHemant Agrawal clear = 0xffffffff; 889c5acbb5eSHemant Agrawal goto out; 890c5acbb5eSHemant Agrawal } 891c5acbb5eSHemant Agrawal 892c5acbb5eSHemant Agrawal if (status & DPNI_IRQ_EVENT_LINK_CHANGED) { 893c5acbb5eSHemant Agrawal clear = DPNI_IRQ_EVENT_LINK_CHANGED; 894c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 895c5acbb5eSHemant Agrawal /* calling all the apps registered for link status event */ 896c5acbb5eSHemant Agrawal _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, 897cebe3d7bSThomas Monjalon NULL); 898c5acbb5eSHemant Agrawal } 899c5acbb5eSHemant Agrawal out: 900c5acbb5eSHemant Agrawal ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token, 901c5acbb5eSHemant Agrawal irq_index, clear); 902c5acbb5eSHemant Agrawal if (unlikely(ret)) 903a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret); 904c5acbb5eSHemant Agrawal } 905c5acbb5eSHemant Agrawal 906c5acbb5eSHemant Agrawal static int 907c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable) 908c5acbb5eSHemant Agrawal { 909c5acbb5eSHemant Agrawal int err = 0; 910c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 911c5acbb5eSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 912c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 913c5acbb5eSHemant Agrawal unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED; 914c5acbb5eSHemant Agrawal 915c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 916c5acbb5eSHemant Agrawal 917c5acbb5eSHemant Agrawal err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token, 918c5acbb5eSHemant Agrawal irq_index, mask); 919c5acbb5eSHemant Agrawal if (err < 0) { 920a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err, 921c5acbb5eSHemant Agrawal strerror(-err)); 922c5acbb5eSHemant Agrawal return err; 923c5acbb5eSHemant Agrawal } 924c5acbb5eSHemant Agrawal 925c5acbb5eSHemant Agrawal err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token, 926c5acbb5eSHemant Agrawal irq_index, enable); 927c5acbb5eSHemant Agrawal if (err < 0) 928a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err, 929c5acbb5eSHemant Agrawal strerror(-err)); 930c5acbb5eSHemant Agrawal 931c5acbb5eSHemant Agrawal return err; 932c5acbb5eSHemant Agrawal } 933c5acbb5eSHemant Agrawal 9343e5a335dSHemant Agrawal static int 9353e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev) 9363e5a335dSHemant Agrawal { 937c5acbb5eSHemant Agrawal struct rte_device *rdev = dev->device; 938c5acbb5eSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 9393e5a335dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 9403e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = data->dev_private; 9413e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 9423e5a335dSHemant Agrawal struct dpni_queue cfg; 943ef18dafeSHemant Agrawal struct dpni_error_cfg err_cfg; 9443e5a335dSHemant Agrawal uint16_t qdid; 9453e5a335dSHemant Agrawal struct dpni_queue_id qid; 9463e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 9473e5a335dSHemant Agrawal int ret, i; 948c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle; 949c5acbb5eSHemant Agrawal 950c5acbb5eSHemant Agrawal dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device); 951c5acbb5eSHemant Agrawal intr_handle = &dpaa2_dev->intr_handle; 9523e5a335dSHemant Agrawal 9533e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 9543e5a335dSHemant Agrawal 9553e5a335dSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 9563e5a335dSHemant Agrawal if (ret) { 957a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d", 958a10a988aSShreyansh Jain priv->hw_id, ret); 9593e5a335dSHemant Agrawal return ret; 9603e5a335dSHemant Agrawal } 9613e5a335dSHemant Agrawal 962aa8c595aSHemant Agrawal /* Power up the phy. Needed to make the link go UP */ 963a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(dev); 964a1f3a12cSHemant Agrawal 9653e5a335dSHemant Agrawal ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token, 9663e5a335dSHemant Agrawal DPNI_QUEUE_TX, &qdid); 9673e5a335dSHemant Agrawal if (ret) { 968a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret); 9693e5a335dSHemant Agrawal return ret; 9703e5a335dSHemant Agrawal } 9713e5a335dSHemant Agrawal priv->qdid = qdid; 9723e5a335dSHemant Agrawal 9733e5a335dSHemant Agrawal for (i = 0; i < data->nb_rx_queues; i++) { 9743e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i]; 9753e5a335dSHemant Agrawal ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 9763e5a335dSHemant Agrawal DPNI_QUEUE_RX, dpaa2_q->tc_index, 9773e5a335dSHemant Agrawal dpaa2_q->flow_id, &cfg, &qid); 9783e5a335dSHemant Agrawal if (ret) { 979a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting flow information: " 980a10a988aSShreyansh Jain "err=%d", ret); 9813e5a335dSHemant Agrawal return ret; 9823e5a335dSHemant Agrawal } 9833e5a335dSHemant Agrawal dpaa2_q->fqid = qid.fqid; 9843e5a335dSHemant Agrawal } 9853e5a335dSHemant Agrawal 986ef18dafeSHemant Agrawal /*checksum errors, send them to normal path and set it in annotation */ 987ef18dafeSHemant Agrawal err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE; 98834356a5dSShreyansh Jain err_cfg.errors |= DPNI_ERROR_PHE; 989ef18dafeSHemant Agrawal 990ef18dafeSHemant Agrawal err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE; 991ef18dafeSHemant Agrawal err_cfg.set_frame_annotation = true; 992ef18dafeSHemant Agrawal 993ef18dafeSHemant Agrawal ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW, 994ef18dafeSHemant Agrawal priv->token, &err_cfg); 995ef18dafeSHemant Agrawal if (ret) { 996a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d", 997a10a988aSShreyansh Jain ret); 998ef18dafeSHemant Agrawal return ret; 999ef18dafeSHemant Agrawal } 1000ef18dafeSHemant Agrawal 1001c5acbb5eSHemant Agrawal /* if the interrupts were configured on this devices*/ 1002c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1003c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1004c5acbb5eSHemant Agrawal /* Registering LSC interrupt handler */ 1005c5acbb5eSHemant Agrawal rte_intr_callback_register(intr_handle, 1006c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1007c5acbb5eSHemant Agrawal (void *)dev); 1008c5acbb5eSHemant Agrawal 1009c5acbb5eSHemant Agrawal /* enable vfio intr/eventfd mapping 1010c5acbb5eSHemant Agrawal * Interrupt index 0 is required, so we can not use 1011c5acbb5eSHemant Agrawal * rte_intr_enable. 1012c5acbb5eSHemant Agrawal */ 1013c5acbb5eSHemant Agrawal rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX); 1014c5acbb5eSHemant Agrawal 1015c5acbb5eSHemant Agrawal /* enable dpni_irqs */ 1016c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 1); 1017c5acbb5eSHemant Agrawal } 1018c5acbb5eSHemant Agrawal 101916c4a3c4SNipun Gupta /* Change the tx burst function if ordered queues are used */ 102016c4a3c4SNipun Gupta if (priv->en_ordered) 102116c4a3c4SNipun Gupta dev->tx_pkt_burst = dpaa2_dev_tx_ordered; 102216c4a3c4SNipun Gupta 10233e5a335dSHemant Agrawal return 0; 10243e5a335dSHemant Agrawal } 10253e5a335dSHemant Agrawal 10263e5a335dSHemant Agrawal /** 10273e5a335dSHemant Agrawal * This routine disables all traffic on the adapter by issuing a 10283e5a335dSHemant Agrawal * global reset on the MAC. 10293e5a335dSHemant Agrawal */ 10303e5a335dSHemant Agrawal static void 10313e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev) 10323e5a335dSHemant Agrawal { 10333e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 10343e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 10353e5a335dSHemant Agrawal int ret; 1036c56c86ffSHemant Agrawal struct rte_eth_link link; 1037c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle = dev->intr_handle; 10383e5a335dSHemant Agrawal 10393e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 10403e5a335dSHemant Agrawal 1041c5acbb5eSHemant Agrawal /* reset interrupt callback */ 1042c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1043c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1044c5acbb5eSHemant Agrawal /*disable dpni irqs */ 1045c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 0); 1046c5acbb5eSHemant Agrawal 1047c5acbb5eSHemant Agrawal /* disable vfio intr before callback unregister */ 1048c5acbb5eSHemant Agrawal rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX); 1049c5acbb5eSHemant Agrawal 1050c5acbb5eSHemant Agrawal /* Unregistering LSC interrupt handler */ 1051c5acbb5eSHemant Agrawal rte_intr_callback_unregister(intr_handle, 1052c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1053c5acbb5eSHemant Agrawal (void *)dev); 1054c5acbb5eSHemant Agrawal } 1055c5acbb5eSHemant Agrawal 1056a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(dev); 1057a1f3a12cSHemant Agrawal 10583e5a335dSHemant Agrawal ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token); 10593e5a335dSHemant Agrawal if (ret) { 1060a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev", 10613e5a335dSHemant Agrawal ret, priv->hw_id); 10623e5a335dSHemant Agrawal return; 10633e5a335dSHemant Agrawal } 1064c56c86ffSHemant Agrawal 1065c56c86ffSHemant Agrawal /* clear the recorded link status */ 1066c56c86ffSHemant Agrawal memset(&link, 0, sizeof(link)); 10677e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 10683e5a335dSHemant Agrawal } 10693e5a335dSHemant Agrawal 10703e5a335dSHemant Agrawal static void 10713e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev) 10723e5a335dSHemant Agrawal { 10733e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 10743e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 10755d9a1e4dSHemant Agrawal int ret; 1076a1f3a12cSHemant Agrawal struct rte_eth_link link; 10773e5a335dSHemant Agrawal 10783e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 10793e5a335dSHemant Agrawal 10806a556bd6SHemant Agrawal dpaa2_flow_clean(dev); 10816a556bd6SHemant Agrawal 10823e5a335dSHemant Agrawal /* Clean the device first */ 10833e5a335dSHemant Agrawal ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token); 10843e5a335dSHemant Agrawal if (ret) { 1085a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret); 10863e5a335dSHemant Agrawal return; 10873e5a335dSHemant Agrawal } 1088a1f3a12cSHemant Agrawal 1089a1f3a12cSHemant Agrawal memset(&link, 0, sizeof(link)); 10907e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 10913e5a335dSHemant Agrawal } 10923e5a335dSHemant Agrawal 10939039c812SAndrew Rybchenko static int 1094c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable( 1095c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1096c0e5c69aSHemant Agrawal { 1097c0e5c69aSHemant Agrawal int ret; 1098c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1099c0e5c69aSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1100c0e5c69aSHemant Agrawal 1101c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1102c0e5c69aSHemant Agrawal 1103c0e5c69aSHemant Agrawal if (dpni == NULL) { 1104a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 11059039c812SAndrew Rybchenko return -ENODEV; 1106c0e5c69aSHemant Agrawal } 1107c0e5c69aSHemant Agrawal 1108c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 1109c0e5c69aSHemant Agrawal if (ret < 0) 1110a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret); 11115d5aeeedSHemant Agrawal 11125d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 11135d5aeeedSHemant Agrawal if (ret < 0) 1114a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret); 11159039c812SAndrew Rybchenko 11169039c812SAndrew Rybchenko return ret; 1117c0e5c69aSHemant Agrawal } 1118c0e5c69aSHemant Agrawal 11199039c812SAndrew Rybchenko static int 1120c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable( 1121c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1122c0e5c69aSHemant Agrawal { 1123c0e5c69aSHemant Agrawal int ret; 1124c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1125c0e5c69aSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1126c0e5c69aSHemant Agrawal 1127c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1128c0e5c69aSHemant Agrawal 1129c0e5c69aSHemant Agrawal if (dpni == NULL) { 1130a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 11319039c812SAndrew Rybchenko return -ENODEV; 1132c0e5c69aSHemant Agrawal } 1133c0e5c69aSHemant Agrawal 1134c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 1135c0e5c69aSHemant Agrawal if (ret < 0) 1136a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret); 11375d5aeeedSHemant Agrawal 11385d5aeeedSHemant Agrawal if (dev->data->all_multicast == 0) { 11395d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, 11405d5aeeedSHemant Agrawal priv->token, false); 11415d5aeeedSHemant Agrawal if (ret < 0) 1142a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable M promisc mode %d", 11435d5aeeedSHemant Agrawal ret); 11445d5aeeedSHemant Agrawal } 11459039c812SAndrew Rybchenko 11469039c812SAndrew Rybchenko return ret; 11475d5aeeedSHemant Agrawal } 11485d5aeeedSHemant Agrawal 1149ca041cd4SIvan Ilchenko static int 11505d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable( 11515d5aeeedSHemant Agrawal struct rte_eth_dev *dev) 11525d5aeeedSHemant Agrawal { 11535d5aeeedSHemant Agrawal int ret; 11545d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 11555d5aeeedSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 11565d5aeeedSHemant Agrawal 11575d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 11585d5aeeedSHemant Agrawal 11595d5aeeedSHemant Agrawal if (dpni == NULL) { 1160a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1161ca041cd4SIvan Ilchenko return -ENODEV; 11625d5aeeedSHemant Agrawal } 11635d5aeeedSHemant Agrawal 11645d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 11655d5aeeedSHemant Agrawal if (ret < 0) 1166a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret); 1167ca041cd4SIvan Ilchenko 1168ca041cd4SIvan Ilchenko return ret; 11695d5aeeedSHemant Agrawal } 11705d5aeeedSHemant Agrawal 1171ca041cd4SIvan Ilchenko static int 11725d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev) 11735d5aeeedSHemant Agrawal { 11745d5aeeedSHemant Agrawal int ret; 11755d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 11765d5aeeedSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 11775d5aeeedSHemant Agrawal 11785d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 11795d5aeeedSHemant Agrawal 11805d5aeeedSHemant Agrawal if (dpni == NULL) { 1181a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1182ca041cd4SIvan Ilchenko return -ENODEV; 11835d5aeeedSHemant Agrawal } 11845d5aeeedSHemant Agrawal 11855d5aeeedSHemant Agrawal /* must remain on for all promiscuous */ 11865d5aeeedSHemant Agrawal if (dev->data->promiscuous == 1) 1187ca041cd4SIvan Ilchenko return 0; 11885d5aeeedSHemant Agrawal 11895d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 11905d5aeeedSHemant Agrawal if (ret < 0) 1191a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret); 1192ca041cd4SIvan Ilchenko 1193ca041cd4SIvan Ilchenko return ret; 1194c0e5c69aSHemant Agrawal } 1195e31d4d21SHemant Agrawal 1196e31d4d21SHemant Agrawal static int 1197e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1198e31d4d21SHemant Agrawal { 1199e31d4d21SHemant Agrawal int ret; 1200e31d4d21SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1201e31d4d21SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 120235b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 120344ea7355SAshish Jain + VLAN_TAG_SIZE; 1204e31d4d21SHemant Agrawal 1205e31d4d21SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1206e31d4d21SHemant Agrawal 1207e31d4d21SHemant Agrawal if (dpni == NULL) { 1208a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1209e31d4d21SHemant Agrawal return -EINVAL; 1210e31d4d21SHemant Agrawal } 1211e31d4d21SHemant Agrawal 1212e31d4d21SHemant Agrawal /* check that mtu is within the allowed range */ 121335b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA2_MAX_RX_PKT_LEN) 1214e31d4d21SHemant Agrawal return -EINVAL; 1215e31d4d21SHemant Agrawal 121635b2d13fSOlivier Matz if (frame_size > RTE_ETHER_MAX_LEN) 12170ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 12180ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 1219e1640849SHemant Agrawal else 12200ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 12210ebce612SSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 1222e1640849SHemant Agrawal 122344ea7355SAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 122444ea7355SAshish Jain 1225e31d4d21SHemant Agrawal /* Set the Max Rx frame length as 'mtu' + 1226e31d4d21SHemant Agrawal * Maximum Ethernet header length 1227e31d4d21SHemant Agrawal */ 1228e31d4d21SHemant Agrawal ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 12296f8be0fbSHemant Agrawal frame_size - RTE_ETHER_CRC_LEN); 1230e31d4d21SHemant Agrawal if (ret) { 1231a10a988aSShreyansh Jain DPAA2_PMD_ERR("Setting the max frame length failed"); 1232e31d4d21SHemant Agrawal return -1; 1233e31d4d21SHemant Agrawal } 1234a10a988aSShreyansh Jain DPAA2_PMD_INFO("MTU configured for the device: %d", mtu); 1235e31d4d21SHemant Agrawal return 0; 1236e31d4d21SHemant Agrawal } 1237e31d4d21SHemant Agrawal 1238b4d97b7dSHemant Agrawal static int 1239b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev, 12406d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1241b4d97b7dSHemant Agrawal __rte_unused uint32_t index, 1242b4d97b7dSHemant Agrawal __rte_unused uint32_t pool) 1243b4d97b7dSHemant Agrawal { 1244b4d97b7dSHemant Agrawal int ret; 1245b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1246b4d97b7dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1247b4d97b7dSHemant Agrawal 1248b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1249b4d97b7dSHemant Agrawal 1250b4d97b7dSHemant Agrawal if (dpni == NULL) { 1251a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1252b4d97b7dSHemant Agrawal return -1; 1253b4d97b7dSHemant Agrawal } 1254b4d97b7dSHemant Agrawal 1255b4d97b7dSHemant Agrawal ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, 1256b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1257b4d97b7dSHemant Agrawal if (ret) 1258a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1259a10a988aSShreyansh Jain "error: Adding the MAC ADDR failed: err = %d", ret); 1260b4d97b7dSHemant Agrawal return 0; 1261b4d97b7dSHemant Agrawal } 1262b4d97b7dSHemant Agrawal 1263b4d97b7dSHemant Agrawal static void 1264b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev, 1265b4d97b7dSHemant Agrawal uint32_t index) 1266b4d97b7dSHemant Agrawal { 1267b4d97b7dSHemant Agrawal int ret; 1268b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1269b4d97b7dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1270b4d97b7dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 12716d13ea8eSOlivier Matz struct rte_ether_addr *macaddr; 1272b4d97b7dSHemant Agrawal 1273b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1274b4d97b7dSHemant Agrawal 1275b4d97b7dSHemant Agrawal macaddr = &data->mac_addrs[index]; 1276b4d97b7dSHemant Agrawal 1277b4d97b7dSHemant Agrawal if (dpni == NULL) { 1278a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1279b4d97b7dSHemant Agrawal return; 1280b4d97b7dSHemant Agrawal } 1281b4d97b7dSHemant Agrawal 1282b4d97b7dSHemant Agrawal ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW, 1283b4d97b7dSHemant Agrawal priv->token, macaddr->addr_bytes); 1284b4d97b7dSHemant Agrawal if (ret) 1285a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1286a10a988aSShreyansh Jain "error: Removing the MAC ADDR failed: err = %d", ret); 1287b4d97b7dSHemant Agrawal } 1288b4d97b7dSHemant Agrawal 1289caccf8b3SOlivier Matz static int 1290b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev, 12916d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1292b4d97b7dSHemant Agrawal { 1293b4d97b7dSHemant Agrawal int ret; 1294b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1295b4d97b7dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1296b4d97b7dSHemant Agrawal 1297b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1298b4d97b7dSHemant Agrawal 1299b4d97b7dSHemant Agrawal if (dpni == NULL) { 1300a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1301caccf8b3SOlivier Matz return -EINVAL; 1302b4d97b7dSHemant Agrawal } 1303b4d97b7dSHemant Agrawal 1304b4d97b7dSHemant Agrawal ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW, 1305b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1306b4d97b7dSHemant Agrawal 1307b4d97b7dSHemant Agrawal if (ret) 1308a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1309a10a988aSShreyansh Jain "error: Setting the MAC ADDR failed %d", ret); 1310caccf8b3SOlivier Matz 1311caccf8b3SOlivier Matz return ret; 1312b4d97b7dSHemant Agrawal } 1313a10a988aSShreyansh Jain 1314b0aa5459SHemant Agrawal static 1315d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev, 1316b0aa5459SHemant Agrawal struct rte_eth_stats *stats) 1317b0aa5459SHemant Agrawal { 1318b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1319b0aa5459SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1320b0aa5459SHemant Agrawal int32_t retcode; 1321b0aa5459SHemant Agrawal uint8_t page0 = 0, page1 = 1, page2 = 2; 1322b0aa5459SHemant Agrawal union dpni_statistics value; 1323e43f2521SShreyansh Jain int i; 1324e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq; 1325b0aa5459SHemant Agrawal 1326b0aa5459SHemant Agrawal memset(&value, 0, sizeof(union dpni_statistics)); 1327b0aa5459SHemant Agrawal 1328b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1329b0aa5459SHemant Agrawal 1330b0aa5459SHemant Agrawal if (!dpni) { 1331a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1332d5b0924bSMatan Azrad return -EINVAL; 1333b0aa5459SHemant Agrawal } 1334b0aa5459SHemant Agrawal 1335b0aa5459SHemant Agrawal if (!stats) { 1336a10a988aSShreyansh Jain DPAA2_PMD_ERR("stats is NULL"); 1337d5b0924bSMatan Azrad return -EINVAL; 1338b0aa5459SHemant Agrawal } 1339b0aa5459SHemant Agrawal 1340b0aa5459SHemant Agrawal /*Get Counters from page_0*/ 1341b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 134216bbc98aSShreyansh Jain page0, 0, &value); 1343b0aa5459SHemant Agrawal if (retcode) 1344b0aa5459SHemant Agrawal goto err; 1345b0aa5459SHemant Agrawal 1346b0aa5459SHemant Agrawal stats->ipackets = value.page_0.ingress_all_frames; 1347b0aa5459SHemant Agrawal stats->ibytes = value.page_0.ingress_all_bytes; 1348b0aa5459SHemant Agrawal 1349b0aa5459SHemant Agrawal /*Get Counters from page_1*/ 1350b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 135116bbc98aSShreyansh Jain page1, 0, &value); 1352b0aa5459SHemant Agrawal if (retcode) 1353b0aa5459SHemant Agrawal goto err; 1354b0aa5459SHemant Agrawal 1355b0aa5459SHemant Agrawal stats->opackets = value.page_1.egress_all_frames; 1356b0aa5459SHemant Agrawal stats->obytes = value.page_1.egress_all_bytes; 1357b0aa5459SHemant Agrawal 1358b0aa5459SHemant Agrawal /*Get Counters from page_2*/ 1359b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 136016bbc98aSShreyansh Jain page2, 0, &value); 1361b0aa5459SHemant Agrawal if (retcode) 1362b0aa5459SHemant Agrawal goto err; 1363b0aa5459SHemant Agrawal 1364b4d97b7dSHemant Agrawal /* Ingress drop frame count due to configured rules */ 1365b4d97b7dSHemant Agrawal stats->ierrors = value.page_2.ingress_filtered_frames; 1366b4d97b7dSHemant Agrawal /* Ingress drop frame count due to error */ 1367b4d97b7dSHemant Agrawal stats->ierrors += value.page_2.ingress_discarded_frames; 1368b4d97b7dSHemant Agrawal 1369b0aa5459SHemant Agrawal stats->oerrors = value.page_2.egress_discarded_frames; 1370b0aa5459SHemant Agrawal stats->imissed = value.page_2.ingress_nobuffer_discards; 1371b0aa5459SHemant Agrawal 1372e43f2521SShreyansh Jain /* Fill in per queue stats */ 1373e43f2521SShreyansh Jain for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) && 1374e43f2521SShreyansh Jain (i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) { 1375e43f2521SShreyansh Jain dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i]; 1376e43f2521SShreyansh Jain dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i]; 1377e43f2521SShreyansh Jain if (dpaa2_rxq) 1378e43f2521SShreyansh Jain stats->q_ipackets[i] = dpaa2_rxq->rx_pkts; 1379e43f2521SShreyansh Jain if (dpaa2_txq) 1380e43f2521SShreyansh Jain stats->q_opackets[i] = dpaa2_txq->tx_pkts; 1381e43f2521SShreyansh Jain 1382e43f2521SShreyansh Jain /* Byte counting is not implemented */ 1383e43f2521SShreyansh Jain stats->q_ibytes[i] = 0; 1384e43f2521SShreyansh Jain stats->q_obytes[i] = 0; 1385e43f2521SShreyansh Jain } 1386e43f2521SShreyansh Jain 1387d5b0924bSMatan Azrad return 0; 1388b0aa5459SHemant Agrawal 1389b0aa5459SHemant Agrawal err: 1390a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 1391d5b0924bSMatan Azrad return retcode; 1392b0aa5459SHemant Agrawal }; 1393b0aa5459SHemant Agrawal 13941d6329b2SHemant Agrawal static int 13951d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 13961d6329b2SHemant Agrawal unsigned int n) 13971d6329b2SHemant Agrawal { 13981d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 13991d6329b2SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 14001d6329b2SHemant Agrawal int32_t retcode; 1401c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 14021d6329b2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings); 14031d6329b2SHemant Agrawal 14041d6329b2SHemant Agrawal if (n < num) 14051d6329b2SHemant Agrawal return num; 14061d6329b2SHemant Agrawal 1407876b2c90SHemant Agrawal if (xstats == NULL) 1408876b2c90SHemant Agrawal return 0; 1409876b2c90SHemant Agrawal 14101d6329b2SHemant Agrawal /* Get Counters from page_0*/ 14111d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 14121d6329b2SHemant Agrawal 0, 0, &value[0]); 14131d6329b2SHemant Agrawal if (retcode) 14141d6329b2SHemant Agrawal goto err; 14151d6329b2SHemant Agrawal 14161d6329b2SHemant Agrawal /* Get Counters from page_1*/ 14171d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 14181d6329b2SHemant Agrawal 1, 0, &value[1]); 14191d6329b2SHemant Agrawal if (retcode) 14201d6329b2SHemant Agrawal goto err; 14211d6329b2SHemant Agrawal 14221d6329b2SHemant Agrawal /* Get Counters from page_2*/ 14231d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 14241d6329b2SHemant Agrawal 2, 0, &value[2]); 14251d6329b2SHemant Agrawal if (retcode) 14261d6329b2SHemant Agrawal goto err; 14271d6329b2SHemant Agrawal 1428c720c5f6SHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 1429c720c5f6SHemant Agrawal if (!priv->cgid_in_use[i]) { 1430c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1431c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, 1432c720c5f6SHemant Agrawal priv->token, 1433c720c5f6SHemant Agrawal 4, 0, &value[4]); 1434c720c5f6SHemant Agrawal if (retcode) 1435c720c5f6SHemant Agrawal goto err; 1436c720c5f6SHemant Agrawal break; 1437c720c5f6SHemant Agrawal } 1438c720c5f6SHemant Agrawal } 1439c720c5f6SHemant Agrawal 14401d6329b2SHemant Agrawal for (i = 0; i < num; i++) { 14411d6329b2SHemant Agrawal xstats[i].id = i; 14421d6329b2SHemant Agrawal xstats[i].value = value[dpaa2_xstats_strings[i].page_id]. 14431d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 14441d6329b2SHemant Agrawal } 14451d6329b2SHemant Agrawal return i; 14461d6329b2SHemant Agrawal err: 1447a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode); 14481d6329b2SHemant Agrawal return retcode; 14491d6329b2SHemant Agrawal } 14501d6329b2SHemant Agrawal 14511d6329b2SHemant Agrawal static int 14521d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 14531d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 1454876b2c90SHemant Agrawal unsigned int limit) 14551d6329b2SHemant Agrawal { 14561d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 14571d6329b2SHemant Agrawal 1458876b2c90SHemant Agrawal if (limit < stat_cnt) 1459876b2c90SHemant Agrawal return stat_cnt; 1460876b2c90SHemant Agrawal 14611d6329b2SHemant Agrawal if (xstats_names != NULL) 14621d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 1463f9acaf84SBruce Richardson strlcpy(xstats_names[i].name, 1464f9acaf84SBruce Richardson dpaa2_xstats_strings[i].name, 1465f9acaf84SBruce Richardson sizeof(xstats_names[i].name)); 14661d6329b2SHemant Agrawal 14671d6329b2SHemant Agrawal return stat_cnt; 14681d6329b2SHemant Agrawal } 14691d6329b2SHemant Agrawal 14701d6329b2SHemant Agrawal static int 14711d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 14721d6329b2SHemant Agrawal uint64_t *values, unsigned int n) 14731d6329b2SHemant Agrawal { 14741d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 14751d6329b2SHemant Agrawal uint64_t values_copy[stat_cnt]; 14761d6329b2SHemant Agrawal 14771d6329b2SHemant Agrawal if (!ids) { 14781d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 14791d6329b2SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 14801d6329b2SHemant Agrawal int32_t retcode; 1481c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 14821d6329b2SHemant Agrawal 14831d6329b2SHemant Agrawal if (n < stat_cnt) 14841d6329b2SHemant Agrawal return stat_cnt; 14851d6329b2SHemant Agrawal 14861d6329b2SHemant Agrawal if (!values) 14871d6329b2SHemant Agrawal return 0; 14881d6329b2SHemant Agrawal 14891d6329b2SHemant Agrawal /* Get Counters from page_0*/ 14901d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 14911d6329b2SHemant Agrawal 0, 0, &value[0]); 14921d6329b2SHemant Agrawal if (retcode) 14931d6329b2SHemant Agrawal return 0; 14941d6329b2SHemant Agrawal 14951d6329b2SHemant Agrawal /* Get Counters from page_1*/ 14961d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 14971d6329b2SHemant Agrawal 1, 0, &value[1]); 14981d6329b2SHemant Agrawal if (retcode) 14991d6329b2SHemant Agrawal return 0; 15001d6329b2SHemant Agrawal 15011d6329b2SHemant Agrawal /* Get Counters from page_2*/ 15021d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 15031d6329b2SHemant Agrawal 2, 0, &value[2]); 15041d6329b2SHemant Agrawal if (retcode) 15051d6329b2SHemant Agrawal return 0; 15061d6329b2SHemant Agrawal 1507c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1508c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 1509c720c5f6SHemant Agrawal 4, 0, &value[4]); 1510c720c5f6SHemant Agrawal if (retcode) 1511c720c5f6SHemant Agrawal return 0; 1512c720c5f6SHemant Agrawal 15131d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) { 15141d6329b2SHemant Agrawal values[i] = value[dpaa2_xstats_strings[i].page_id]. 15151d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 15161d6329b2SHemant Agrawal } 15171d6329b2SHemant Agrawal return stat_cnt; 15181d6329b2SHemant Agrawal } 15191d6329b2SHemant Agrawal 15201d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 15211d6329b2SHemant Agrawal 15221d6329b2SHemant Agrawal for (i = 0; i < n; i++) { 15231d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1524a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 15251d6329b2SHemant Agrawal return -1; 15261d6329b2SHemant Agrawal } 15271d6329b2SHemant Agrawal values[i] = values_copy[ids[i]]; 15281d6329b2SHemant Agrawal } 15291d6329b2SHemant Agrawal return n; 15301d6329b2SHemant Agrawal } 15311d6329b2SHemant Agrawal 15321d6329b2SHemant Agrawal static int 15331d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id( 15341d6329b2SHemant Agrawal struct rte_eth_dev *dev, 15351d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 15361d6329b2SHemant Agrawal const uint64_t *ids, 15371d6329b2SHemant Agrawal unsigned int limit) 15381d6329b2SHemant Agrawal { 15391d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 15401d6329b2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 15411d6329b2SHemant Agrawal 15421d6329b2SHemant Agrawal if (!ids) 15431d6329b2SHemant Agrawal return dpaa2_xstats_get_names(dev, xstats_names, limit); 15441d6329b2SHemant Agrawal 15451d6329b2SHemant Agrawal dpaa2_xstats_get_names(dev, xstats_names_copy, limit); 15461d6329b2SHemant Agrawal 15471d6329b2SHemant Agrawal for (i = 0; i < limit; i++) { 15481d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1549a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 15501d6329b2SHemant Agrawal return -1; 15511d6329b2SHemant Agrawal } 15521d6329b2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 15531d6329b2SHemant Agrawal } 15541d6329b2SHemant Agrawal return limit; 15551d6329b2SHemant Agrawal } 15561d6329b2SHemant Agrawal 15579970a9adSIgor Romanov static int 15581d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev) 1559b0aa5459SHemant Agrawal { 1560b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1561b0aa5459SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 15629970a9adSIgor Romanov int retcode; 1563e43f2521SShreyansh Jain int i; 1564e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_q; 1565b0aa5459SHemant Agrawal 1566b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1567b0aa5459SHemant Agrawal 1568b0aa5459SHemant Agrawal if (dpni == NULL) { 1569a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 15709970a9adSIgor Romanov return -EINVAL; 1571b0aa5459SHemant Agrawal } 1572b0aa5459SHemant Agrawal 1573b0aa5459SHemant Agrawal retcode = dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token); 1574b0aa5459SHemant Agrawal if (retcode) 1575b0aa5459SHemant Agrawal goto error; 1576b0aa5459SHemant Agrawal 1577e43f2521SShreyansh Jain /* Reset the per queue stats in dpaa2_queue structure */ 1578e43f2521SShreyansh Jain for (i = 0; i < priv->nb_rx_queues; i++) { 1579e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 1580e43f2521SShreyansh Jain if (dpaa2_q) 1581e43f2521SShreyansh Jain dpaa2_q->rx_pkts = 0; 1582e43f2521SShreyansh Jain } 1583e43f2521SShreyansh Jain 1584e43f2521SShreyansh Jain for (i = 0; i < priv->nb_tx_queues; i++) { 1585e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 1586e43f2521SShreyansh Jain if (dpaa2_q) 1587e43f2521SShreyansh Jain dpaa2_q->tx_pkts = 0; 1588e43f2521SShreyansh Jain } 1589e43f2521SShreyansh Jain 15909970a9adSIgor Romanov return 0; 1591b0aa5459SHemant Agrawal 1592b0aa5459SHemant Agrawal error: 1593a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 15949970a9adSIgor Romanov return retcode; 1595b0aa5459SHemant Agrawal }; 1596b0aa5459SHemant Agrawal 1597c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */ 1598c56c86ffSHemant Agrawal static int 1599c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev, 1600c56c86ffSHemant Agrawal int wait_to_complete __rte_unused) 1601c56c86ffSHemant Agrawal { 1602c56c86ffSHemant Agrawal int ret; 1603c56c86ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1604c56c86ffSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 16057e2eb5f0SStephen Hemminger struct rte_eth_link link; 1606c56c86ffSHemant Agrawal struct dpni_link_state state = {0}; 1607c56c86ffSHemant Agrawal 1608c56c86ffSHemant Agrawal if (dpni == NULL) { 1609a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1610c56c86ffSHemant Agrawal return 0; 1611c56c86ffSHemant Agrawal } 1612c56c86ffSHemant Agrawal 1613c56c86ffSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1614c56c86ffSHemant Agrawal if (ret < 0) { 161544e87c27SShreyansh Jain DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret); 1616c56c86ffSHemant Agrawal return -1; 1617c56c86ffSHemant Agrawal } 1618c56c86ffSHemant Agrawal 1619c56c86ffSHemant Agrawal memset(&link, 0, sizeof(struct rte_eth_link)); 1620c56c86ffSHemant Agrawal link.link_status = state.up; 1621c56c86ffSHemant Agrawal link.link_speed = state.rate; 1622c56c86ffSHemant Agrawal 1623c56c86ffSHemant Agrawal if (state.options & DPNI_LINK_OPT_HALF_DUPLEX) 1624c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_HALF_DUPLEX; 1625c56c86ffSHemant Agrawal else 1626c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_FULL_DUPLEX; 1627c56c86ffSHemant Agrawal 16287e2eb5f0SStephen Hemminger ret = rte_eth_linkstatus_set(dev, &link); 16297e2eb5f0SStephen Hemminger if (ret == -1) 1630a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("No change in status"); 1631c56c86ffSHemant Agrawal else 1632a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 16337e2eb5f0SStephen Hemminger link.link_status ? "Up" : "Down"); 16347e2eb5f0SStephen Hemminger 16357e2eb5f0SStephen Hemminger return ret; 1636c56c86ffSHemant Agrawal } 1637c56c86ffSHemant Agrawal 1638a1f3a12cSHemant Agrawal /** 1639a1f3a12cSHemant Agrawal * Toggle the DPNI to enable, if not already enabled. 1640a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1641a1f3a12cSHemant Agrawal */ 1642a1f3a12cSHemant Agrawal static int 1643a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev) 1644a1f3a12cSHemant Agrawal { 1645a1f3a12cSHemant Agrawal int ret = -EINVAL; 1646a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1647a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1648a1f3a12cSHemant Agrawal int en = 0; 1649aa8c595aSHemant Agrawal struct dpni_link_state state = {0}; 1650a1f3a12cSHemant Agrawal 1651a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 1652a1f3a12cSHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1653a1f3a12cSHemant Agrawal 1654a1f3a12cSHemant Agrawal if (dpni == NULL) { 1655a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1656a1f3a12cSHemant Agrawal return ret; 1657a1f3a12cSHemant Agrawal } 1658a1f3a12cSHemant Agrawal 1659a1f3a12cSHemant Agrawal /* Check if DPNI is currently enabled */ 1660a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en); 1661a1f3a12cSHemant Agrawal if (ret) { 1662a1f3a12cSHemant Agrawal /* Unable to obtain dpni status; Not continuing */ 1663a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1664a1f3a12cSHemant Agrawal return -EINVAL; 1665a1f3a12cSHemant Agrawal } 1666a1f3a12cSHemant Agrawal 1667a1f3a12cSHemant Agrawal /* Enable link if not already enabled */ 1668a1f3a12cSHemant Agrawal if (!en) { 1669a1f3a12cSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 1670a1f3a12cSHemant Agrawal if (ret) { 1671a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1672a1f3a12cSHemant Agrawal return -EINVAL; 1673a1f3a12cSHemant Agrawal } 1674a1f3a12cSHemant Agrawal } 1675aa8c595aSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1676aa8c595aSHemant Agrawal if (ret < 0) { 167744e87c27SShreyansh Jain DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret); 1678aa8c595aSHemant Agrawal return -1; 1679aa8c595aSHemant Agrawal } 1680aa8c595aSHemant Agrawal 1681a1f3a12cSHemant Agrawal /* changing tx burst function to start enqueues */ 1682a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dpaa2_dev_tx; 1683aa8c595aSHemant Agrawal dev->data->dev_link.link_status = state.up; 1684a1f3a12cSHemant Agrawal 1685aa8c595aSHemant Agrawal if (state.up) 1686a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id); 1687aa8c595aSHemant Agrawal else 1688a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id); 1689a1f3a12cSHemant Agrawal return ret; 1690a1f3a12cSHemant Agrawal } 1691a1f3a12cSHemant Agrawal 1692a1f3a12cSHemant Agrawal /** 1693a1f3a12cSHemant Agrawal * Toggle the DPNI to disable, if not already disabled. 1694a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1695a1f3a12cSHemant Agrawal */ 1696a1f3a12cSHemant Agrawal static int 1697a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev) 1698a1f3a12cSHemant Agrawal { 1699a1f3a12cSHemant Agrawal int ret = -EINVAL; 1700a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1701a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1702a1f3a12cSHemant Agrawal int dpni_enabled = 0; 1703a1f3a12cSHemant Agrawal int retries = 10; 1704a1f3a12cSHemant Agrawal 1705a1f3a12cSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1706a1f3a12cSHemant Agrawal 1707a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 1708a1f3a12cSHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1709a1f3a12cSHemant Agrawal 1710a1f3a12cSHemant Agrawal if (dpni == NULL) { 1711a10a988aSShreyansh Jain DPAA2_PMD_ERR("Device has not yet been configured"); 1712a1f3a12cSHemant Agrawal return ret; 1713a1f3a12cSHemant Agrawal } 1714a1f3a12cSHemant Agrawal 1715a1f3a12cSHemant Agrawal /*changing tx burst function to avoid any more enqueues */ 1716a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dummy_dev_tx; 1717a1f3a12cSHemant Agrawal 1718a1f3a12cSHemant Agrawal /* Loop while dpni_disable() attempts to drain the egress FQs 1719a1f3a12cSHemant Agrawal * and confirm them back to us. 1720a1f3a12cSHemant Agrawal */ 1721a1f3a12cSHemant Agrawal do { 1722a1f3a12cSHemant Agrawal ret = dpni_disable(dpni, 0, priv->token); 1723a1f3a12cSHemant Agrawal if (ret) { 1724a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni disable failed (%d)", ret); 1725a1f3a12cSHemant Agrawal return ret; 1726a1f3a12cSHemant Agrawal } 1727a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled); 1728a1f3a12cSHemant Agrawal if (ret) { 1729a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni enable check failed (%d)", ret); 1730a1f3a12cSHemant Agrawal return ret; 1731a1f3a12cSHemant Agrawal } 1732a1f3a12cSHemant Agrawal if (dpni_enabled) 1733a1f3a12cSHemant Agrawal /* Allow the MC some slack */ 1734a1f3a12cSHemant Agrawal rte_delay_us(100 * 1000); 1735a1f3a12cSHemant Agrawal } while (dpni_enabled && --retries); 1736a1f3a12cSHemant Agrawal 1737a1f3a12cSHemant Agrawal if (!retries) { 1738a10a988aSShreyansh Jain DPAA2_PMD_WARN("Retry count exceeded disabling dpni"); 1739a1f3a12cSHemant Agrawal /* todo- we may have to manually cleanup queues. 1740a1f3a12cSHemant Agrawal */ 1741a1f3a12cSHemant Agrawal } else { 1742a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link DOWN successful", 1743a1f3a12cSHemant Agrawal dev->data->port_id); 1744a1f3a12cSHemant Agrawal } 1745a1f3a12cSHemant Agrawal 1746a1f3a12cSHemant Agrawal dev->data->dev_link.link_status = 0; 1747a1f3a12cSHemant Agrawal 1748a1f3a12cSHemant Agrawal return ret; 1749a1f3a12cSHemant Agrawal } 1750a1f3a12cSHemant Agrawal 1751977d0006SHemant Agrawal static int 1752977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 1753977d0006SHemant Agrawal { 1754977d0006SHemant Agrawal int ret = -EINVAL; 1755977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 1756977d0006SHemant Agrawal struct fsl_mc_io *dpni; 1757977d0006SHemant Agrawal struct dpni_link_state state = {0}; 1758977d0006SHemant Agrawal 1759977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1760977d0006SHemant Agrawal 1761977d0006SHemant Agrawal priv = dev->data->dev_private; 1762977d0006SHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1763977d0006SHemant Agrawal 1764977d0006SHemant Agrawal if (dpni == NULL || fc_conf == NULL) { 1765a10a988aSShreyansh Jain DPAA2_PMD_ERR("device not configured"); 1766977d0006SHemant Agrawal return ret; 1767977d0006SHemant Agrawal } 1768977d0006SHemant Agrawal 1769977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1770977d0006SHemant Agrawal if (ret) { 1771a10a988aSShreyansh Jain DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret); 1772977d0006SHemant Agrawal return ret; 1773977d0006SHemant Agrawal } 1774977d0006SHemant Agrawal 1775977d0006SHemant Agrawal memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf)); 1776977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_PAUSE) { 1777977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE set 1778977d0006SHemant Agrawal * if ASYM_PAUSE not set, 1779977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 1780977d0006SHemant Agrawal * TX side flow control (send Pause frame) 1781977d0006SHemant Agrawal * if ASYM_PAUSE set, 1782977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 1783977d0006SHemant Agrawal * No TX side flow control (send Pause frame disabled) 1784977d0006SHemant Agrawal */ 1785977d0006SHemant Agrawal if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE)) 1786977d0006SHemant Agrawal fc_conf->mode = RTE_FC_FULL; 1787977d0006SHemant Agrawal else 1788977d0006SHemant Agrawal fc_conf->mode = RTE_FC_RX_PAUSE; 1789977d0006SHemant Agrawal } else { 1790977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE not set 1791977d0006SHemant Agrawal * if ASYM_PAUSE set, 1792977d0006SHemant Agrawal * TX side flow control (send Pause frame) 1793977d0006SHemant Agrawal * No RX side flow control (No action on pause frame rx) 1794977d0006SHemant Agrawal * if ASYM_PAUSE not set, 1795977d0006SHemant Agrawal * Flow control disabled 1796977d0006SHemant Agrawal */ 1797977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_ASYM_PAUSE) 1798977d0006SHemant Agrawal fc_conf->mode = RTE_FC_TX_PAUSE; 1799977d0006SHemant Agrawal else 1800977d0006SHemant Agrawal fc_conf->mode = RTE_FC_NONE; 1801977d0006SHemant Agrawal } 1802977d0006SHemant Agrawal 1803977d0006SHemant Agrawal return ret; 1804977d0006SHemant Agrawal } 1805977d0006SHemant Agrawal 1806977d0006SHemant Agrawal static int 1807977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 1808977d0006SHemant Agrawal { 1809977d0006SHemant Agrawal int ret = -EINVAL; 1810977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 1811977d0006SHemant Agrawal struct fsl_mc_io *dpni; 1812977d0006SHemant Agrawal struct dpni_link_state state = {0}; 1813977d0006SHemant Agrawal struct dpni_link_cfg cfg = {0}; 1814977d0006SHemant Agrawal 1815977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1816977d0006SHemant Agrawal 1817977d0006SHemant Agrawal priv = dev->data->dev_private; 1818977d0006SHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1819977d0006SHemant Agrawal 1820977d0006SHemant Agrawal if (dpni == NULL) { 1821a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1822977d0006SHemant Agrawal return ret; 1823977d0006SHemant Agrawal } 1824977d0006SHemant Agrawal 1825977d0006SHemant Agrawal /* It is necessary to obtain the current state before setting fc_conf 1826977d0006SHemant Agrawal * as MC would return error in case rate, autoneg or duplex values are 1827977d0006SHemant Agrawal * different. 1828977d0006SHemant Agrawal */ 1829977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1830977d0006SHemant Agrawal if (ret) { 1831a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret); 1832977d0006SHemant Agrawal return -1; 1833977d0006SHemant Agrawal } 1834977d0006SHemant Agrawal 1835977d0006SHemant Agrawal /* Disable link before setting configuration */ 1836977d0006SHemant Agrawal dpaa2_dev_set_link_down(dev); 1837977d0006SHemant Agrawal 1838977d0006SHemant Agrawal /* Based on fc_conf, update cfg */ 1839977d0006SHemant Agrawal cfg.rate = state.rate; 1840977d0006SHemant Agrawal cfg.options = state.options; 1841977d0006SHemant Agrawal 1842977d0006SHemant Agrawal /* update cfg with fc_conf */ 1843977d0006SHemant Agrawal switch (fc_conf->mode) { 1844977d0006SHemant Agrawal case RTE_FC_FULL: 1845977d0006SHemant Agrawal /* Full flow control; 1846977d0006SHemant Agrawal * OPT_PAUSE set, ASYM_PAUSE not set 1847977d0006SHemant Agrawal */ 1848977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 1849977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 1850f090a4c3SHemant Agrawal break; 1851977d0006SHemant Agrawal case RTE_FC_TX_PAUSE: 1852977d0006SHemant Agrawal /* Enable RX flow control 1853977d0006SHemant Agrawal * OPT_PAUSE not set; 1854977d0006SHemant Agrawal * ASYM_PAUSE set; 1855977d0006SHemant Agrawal */ 1856977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 1857977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 1858977d0006SHemant Agrawal break; 1859977d0006SHemant Agrawal case RTE_FC_RX_PAUSE: 1860977d0006SHemant Agrawal /* Enable TX Flow control 1861977d0006SHemant Agrawal * OPT_PAUSE set 1862977d0006SHemant Agrawal * ASYM_PAUSE set 1863977d0006SHemant Agrawal */ 1864977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 1865977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 1866977d0006SHemant Agrawal break; 1867977d0006SHemant Agrawal case RTE_FC_NONE: 1868977d0006SHemant Agrawal /* Disable Flow control 1869977d0006SHemant Agrawal * OPT_PAUSE not set 1870977d0006SHemant Agrawal * ASYM_PAUSE not set 1871977d0006SHemant Agrawal */ 1872977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 1873977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 1874977d0006SHemant Agrawal break; 1875977d0006SHemant Agrawal default: 1876a10a988aSShreyansh Jain DPAA2_PMD_ERR("Incorrect Flow control flag (%d)", 1877977d0006SHemant Agrawal fc_conf->mode); 1878977d0006SHemant Agrawal return -1; 1879977d0006SHemant Agrawal } 1880977d0006SHemant Agrawal 1881977d0006SHemant Agrawal ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg); 1882977d0006SHemant Agrawal if (ret) 1883a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)", 1884977d0006SHemant Agrawal ret); 1885977d0006SHemant Agrawal 1886977d0006SHemant Agrawal /* Enable link */ 1887977d0006SHemant Agrawal dpaa2_dev_set_link_up(dev); 1888977d0006SHemant Agrawal 1889977d0006SHemant Agrawal return ret; 1890977d0006SHemant Agrawal } 1891977d0006SHemant Agrawal 189263d5c3b0SHemant Agrawal static int 189363d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev, 189463d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 189563d5c3b0SHemant Agrawal { 189663d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 189763d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 189863d5c3b0SHemant Agrawal int ret; 189963d5c3b0SHemant Agrawal 190063d5c3b0SHemant Agrawal PMD_INIT_FUNC_TRACE(); 190163d5c3b0SHemant Agrawal 190263d5c3b0SHemant Agrawal if (rss_conf->rss_hf) { 190363d5c3b0SHemant Agrawal ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf); 190463d5c3b0SHemant Agrawal if (ret) { 1905a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set flow dist"); 190663d5c3b0SHemant Agrawal return ret; 190763d5c3b0SHemant Agrawal } 190863d5c3b0SHemant Agrawal } else { 190963d5c3b0SHemant Agrawal ret = dpaa2_remove_flow_dist(dev, 0); 191063d5c3b0SHemant Agrawal if (ret) { 1911a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to remove flow dist"); 191263d5c3b0SHemant Agrawal return ret; 191363d5c3b0SHemant Agrawal } 191463d5c3b0SHemant Agrawal } 191563d5c3b0SHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 191663d5c3b0SHemant Agrawal return 0; 191763d5c3b0SHemant Agrawal } 191863d5c3b0SHemant Agrawal 191963d5c3b0SHemant Agrawal static int 192063d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 192163d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 192263d5c3b0SHemant Agrawal { 192363d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 192463d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 192563d5c3b0SHemant Agrawal 192663d5c3b0SHemant Agrawal /* dpaa2 does not support rss_key, so length should be 0*/ 192763d5c3b0SHemant Agrawal rss_conf->rss_key_len = 0; 192863d5c3b0SHemant Agrawal rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 192963d5c3b0SHemant Agrawal return 0; 193063d5c3b0SHemant Agrawal } 193163d5c3b0SHemant Agrawal 1932b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev, 1933b677d4c6SNipun Gupta int eth_rx_queue_id, 1934b677d4c6SNipun Gupta uint16_t dpcon_id, 1935b677d4c6SNipun Gupta const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 1936b677d4c6SNipun Gupta { 1937b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 1938b677d4c6SNipun Gupta struct fsl_mc_io *dpni = (struct fsl_mc_io *)eth_priv->hw; 1939b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 1940b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 1941b677d4c6SNipun Gupta struct dpni_queue cfg; 1942b677d4c6SNipun Gupta uint8_t options; 1943b677d4c6SNipun Gupta int ret; 1944b677d4c6SNipun Gupta 1945b677d4c6SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL) 1946b677d4c6SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_parallel_event; 19472d378863SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) 19482d378863SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_atomic_event; 194916c4a3c4SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED) 195016c4a3c4SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_ordered_event; 1951b677d4c6SNipun Gupta else 1952b677d4c6SNipun Gupta return -EINVAL; 1953b677d4c6SNipun Gupta 1954b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 1955b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 1956b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_DPCON; 1957b677d4c6SNipun Gupta cfg.destination.id = dpcon_id; 1958b677d4c6SNipun Gupta cfg.destination.priority = queue_conf->ev.priority; 1959b677d4c6SNipun Gupta 19602d378863SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 19612d378863SNipun Gupta options |= DPNI_QUEUE_OPT_HOLD_ACTIVE; 19622d378863SNipun Gupta cfg.destination.hold_active = 1; 19632d378863SNipun Gupta } 19642d378863SNipun Gupta 196516c4a3c4SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED && 196616c4a3c4SNipun Gupta !eth_priv->en_ordered) { 196716c4a3c4SNipun Gupta struct opr_cfg ocfg; 196816c4a3c4SNipun Gupta 196916c4a3c4SNipun Gupta /* Restoration window size = 256 frames */ 197016c4a3c4SNipun Gupta ocfg.oprrws = 3; 197116c4a3c4SNipun Gupta /* Restoration window size = 512 frames for LX2 */ 197216c4a3c4SNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) 197316c4a3c4SNipun Gupta ocfg.oprrws = 4; 197416c4a3c4SNipun Gupta /* Auto advance NESN window enabled */ 197516c4a3c4SNipun Gupta ocfg.oa = 1; 197616c4a3c4SNipun Gupta /* Late arrival window size disabled */ 197716c4a3c4SNipun Gupta ocfg.olws = 0; 197816c4a3c4SNipun Gupta /* ORL resource exhaustaion advance NESN disabled */ 197916c4a3c4SNipun Gupta ocfg.oeane = 0; 198016c4a3c4SNipun Gupta /* Loose ordering enabled */ 198116c4a3c4SNipun Gupta ocfg.oloe = 1; 198216c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 1; 198316c4a3c4SNipun Gupta /* Strict ordering enabled if explicitly set */ 198416c4a3c4SNipun Gupta if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) { 198516c4a3c4SNipun Gupta ocfg.oloe = 0; 198616c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 0; 198716c4a3c4SNipun Gupta } 198816c4a3c4SNipun Gupta 198916c4a3c4SNipun Gupta ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token, 199016c4a3c4SNipun Gupta dpaa2_ethq->tc_index, flow_id, 199116c4a3c4SNipun Gupta OPR_OPT_CREATE, &ocfg); 199216c4a3c4SNipun Gupta if (ret) { 199316c4a3c4SNipun Gupta DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret); 199416c4a3c4SNipun Gupta return ret; 199516c4a3c4SNipun Gupta } 199616c4a3c4SNipun Gupta 199716c4a3c4SNipun Gupta eth_priv->en_ordered = 1; 199816c4a3c4SNipun Gupta } 199916c4a3c4SNipun Gupta 2000b677d4c6SNipun Gupta options |= DPNI_QUEUE_OPT_USER_CTX; 20015ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_ethq); 2002b677d4c6SNipun Gupta 2003b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2004b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2005b677d4c6SNipun Gupta if (ret) { 2006a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2007b677d4c6SNipun Gupta return ret; 2008b677d4c6SNipun Gupta } 2009b677d4c6SNipun Gupta 2010b677d4c6SNipun Gupta memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event)); 2011b677d4c6SNipun Gupta 2012b677d4c6SNipun Gupta return 0; 2013b677d4c6SNipun Gupta } 2014b677d4c6SNipun Gupta 2015b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev, 2016b677d4c6SNipun Gupta int eth_rx_queue_id) 2017b677d4c6SNipun Gupta { 2018b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 2019b677d4c6SNipun Gupta struct fsl_mc_io *dpni = (struct fsl_mc_io *)eth_priv->hw; 2020b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2021b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2022b677d4c6SNipun Gupta struct dpni_queue cfg; 2023b677d4c6SNipun Gupta uint8_t options; 2024b677d4c6SNipun Gupta int ret; 2025b677d4c6SNipun Gupta 2026b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2027b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2028b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_NONE; 2029b677d4c6SNipun Gupta 2030b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2031b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2032b677d4c6SNipun Gupta if (ret) 2033a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2034b677d4c6SNipun Gupta 2035b677d4c6SNipun Gupta return ret; 2036b677d4c6SNipun Gupta } 2037b677d4c6SNipun Gupta 2038fe2b986aSSunil Kumar Kori static inline int 2039fe2b986aSSunil Kumar Kori dpaa2_dev_verify_filter_ops(enum rte_filter_op filter_op) 2040fe2b986aSSunil Kumar Kori { 2041fe2b986aSSunil Kumar Kori unsigned int i; 2042fe2b986aSSunil Kumar Kori 2043fe2b986aSSunil Kumar Kori for (i = 0; i < RTE_DIM(dpaa2_supported_filter_ops); i++) { 2044fe2b986aSSunil Kumar Kori if (dpaa2_supported_filter_ops[i] == filter_op) 2045fe2b986aSSunil Kumar Kori return 0; 2046fe2b986aSSunil Kumar Kori } 2047fe2b986aSSunil Kumar Kori return -ENOTSUP; 2048fe2b986aSSunil Kumar Kori } 2049fe2b986aSSunil Kumar Kori 2050fe2b986aSSunil Kumar Kori static int 2051fe2b986aSSunil Kumar Kori dpaa2_dev_flow_ctrl(struct rte_eth_dev *dev, 2052fe2b986aSSunil Kumar Kori enum rte_filter_type filter_type, 2053fe2b986aSSunil Kumar Kori enum rte_filter_op filter_op, 2054fe2b986aSSunil Kumar Kori void *arg) 2055fe2b986aSSunil Kumar Kori { 2056fe2b986aSSunil Kumar Kori int ret = 0; 2057fe2b986aSSunil Kumar Kori 2058fe2b986aSSunil Kumar Kori if (!dev) 2059fe2b986aSSunil Kumar Kori return -ENODEV; 2060fe2b986aSSunil Kumar Kori 2061fe2b986aSSunil Kumar Kori switch (filter_type) { 2062fe2b986aSSunil Kumar Kori case RTE_ETH_FILTER_GENERIC: 2063fe2b986aSSunil Kumar Kori if (dpaa2_dev_verify_filter_ops(filter_op) < 0) { 2064fe2b986aSSunil Kumar Kori ret = -ENOTSUP; 2065fe2b986aSSunil Kumar Kori break; 2066fe2b986aSSunil Kumar Kori } 2067fe2b986aSSunil Kumar Kori *(const void **)arg = &dpaa2_flow_ops; 2068fe2b986aSSunil Kumar Kori dpaa2_filter_type |= filter_type; 2069fe2b986aSSunil Kumar Kori break; 2070fe2b986aSSunil Kumar Kori default: 2071fe2b986aSSunil Kumar Kori RTE_LOG(ERR, PMD, "Filter type (%d) not supported", 2072fe2b986aSSunil Kumar Kori filter_type); 2073fe2b986aSSunil Kumar Kori ret = -ENOTSUP; 2074fe2b986aSSunil Kumar Kori break; 2075fe2b986aSSunil Kumar Kori } 2076fe2b986aSSunil Kumar Kori return ret; 2077fe2b986aSSunil Kumar Kori } 2078fe2b986aSSunil Kumar Kori 20793e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = { 20803e5a335dSHemant Agrawal .dev_configure = dpaa2_eth_dev_configure, 20813e5a335dSHemant Agrawal .dev_start = dpaa2_dev_start, 20823e5a335dSHemant Agrawal .dev_stop = dpaa2_dev_stop, 20833e5a335dSHemant Agrawal .dev_close = dpaa2_dev_close, 2084c0e5c69aSHemant Agrawal .promiscuous_enable = dpaa2_dev_promiscuous_enable, 2085c0e5c69aSHemant Agrawal .promiscuous_disable = dpaa2_dev_promiscuous_disable, 20865d5aeeedSHemant Agrawal .allmulticast_enable = dpaa2_dev_allmulticast_enable, 20875d5aeeedSHemant Agrawal .allmulticast_disable = dpaa2_dev_allmulticast_disable, 2088a1f3a12cSHemant Agrawal .dev_set_link_up = dpaa2_dev_set_link_up, 2089a1f3a12cSHemant Agrawal .dev_set_link_down = dpaa2_dev_set_link_down, 2090c56c86ffSHemant Agrawal .link_update = dpaa2_dev_link_update, 2091b0aa5459SHemant Agrawal .stats_get = dpaa2_dev_stats_get, 20921d6329b2SHemant Agrawal .xstats_get = dpaa2_dev_xstats_get, 20931d6329b2SHemant Agrawal .xstats_get_by_id = dpaa2_xstats_get_by_id, 20941d6329b2SHemant Agrawal .xstats_get_names_by_id = dpaa2_xstats_get_names_by_id, 20951d6329b2SHemant Agrawal .xstats_get_names = dpaa2_xstats_get_names, 2096b0aa5459SHemant Agrawal .stats_reset = dpaa2_dev_stats_reset, 20971d6329b2SHemant Agrawal .xstats_reset = dpaa2_dev_stats_reset, 2098748eccb9SHemant Agrawal .fw_version_get = dpaa2_fw_version_get, 20993e5a335dSHemant Agrawal .dev_infos_get = dpaa2_dev_info_get, 2100a5fc38d4SHemant Agrawal .dev_supported_ptypes_get = dpaa2_supported_ptypes_get, 2101e31d4d21SHemant Agrawal .mtu_set = dpaa2_dev_mtu_set, 21023ce294f2SHemant Agrawal .vlan_filter_set = dpaa2_vlan_filter_set, 21033ce294f2SHemant Agrawal .vlan_offload_set = dpaa2_vlan_offload_set, 2104e59b75ffSHemant Agrawal .vlan_tpid_set = dpaa2_vlan_tpid_set, 21053e5a335dSHemant Agrawal .rx_queue_setup = dpaa2_dev_rx_queue_setup, 21063e5a335dSHemant Agrawal .rx_queue_release = dpaa2_dev_rx_queue_release, 21073e5a335dSHemant Agrawal .tx_queue_setup = dpaa2_dev_tx_queue_setup, 21083e5a335dSHemant Agrawal .tx_queue_release = dpaa2_dev_tx_queue_release, 2109f40adb40SHemant Agrawal .rx_queue_count = dpaa2_dev_rx_queue_count, 2110977d0006SHemant Agrawal .flow_ctrl_get = dpaa2_flow_ctrl_get, 2111977d0006SHemant Agrawal .flow_ctrl_set = dpaa2_flow_ctrl_set, 2112b4d97b7dSHemant Agrawal .mac_addr_add = dpaa2_dev_add_mac_addr, 2113b4d97b7dSHemant Agrawal .mac_addr_remove = dpaa2_dev_remove_mac_addr, 2114b4d97b7dSHemant Agrawal .mac_addr_set = dpaa2_dev_set_mac_addr, 211563d5c3b0SHemant Agrawal .rss_hash_update = dpaa2_dev_rss_hash_update, 211663d5c3b0SHemant Agrawal .rss_hash_conf_get = dpaa2_dev_rss_hash_conf_get, 2117fe2b986aSSunil Kumar Kori .filter_ctrl = dpaa2_dev_flow_ctrl, 21183e5a335dSHemant Agrawal }; 21193e5a335dSHemant Agrawal 2120c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or 2121c3e0a706SShreyansh Jain * one set by higher layers like MC (restool) etc. 2122c3e0a706SShreyansh Jain * Returns the table of MAC entries (multiple entries) 2123c3e0a706SShreyansh Jain */ 2124c3e0a706SShreyansh Jain static int 2125c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv, 21266d13ea8eSOlivier Matz struct rte_ether_addr *mac_entry) 2127c3e0a706SShreyansh Jain { 2128c3e0a706SShreyansh Jain int ret; 21296d13ea8eSOlivier Matz struct rte_ether_addr phy_mac, prime_mac; 213041c24ea2SShreyansh Jain 21316d13ea8eSOlivier Matz memset(&phy_mac, 0, sizeof(struct rte_ether_addr)); 21326d13ea8eSOlivier Matz memset(&prime_mac, 0, sizeof(struct rte_ether_addr)); 2133c3e0a706SShreyansh Jain 2134c3e0a706SShreyansh Jain /* Get the physical device MAC address */ 2135c3e0a706SShreyansh Jain ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2136c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2137c3e0a706SShreyansh Jain if (ret) { 2138c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret); 2139c3e0a706SShreyansh Jain goto cleanup; 2140c3e0a706SShreyansh Jain } 2141c3e0a706SShreyansh Jain 2142c3e0a706SShreyansh Jain ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2143c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2144c3e0a706SShreyansh Jain if (ret) { 2145c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret); 2146c3e0a706SShreyansh Jain goto cleanup; 2147c3e0a706SShreyansh Jain } 2148c3e0a706SShreyansh Jain 2149c3e0a706SShreyansh Jain /* Now that both MAC have been obtained, do: 2150c3e0a706SShreyansh Jain * if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy 2151c3e0a706SShreyansh Jain * and return phy 2152c3e0a706SShreyansh Jain * If empty_mac(phy), return prime. 2153c3e0a706SShreyansh Jain * if both are empty, create random MAC, set as prime and return 2154c3e0a706SShreyansh Jain */ 2155538da7a1SOlivier Matz if (!rte_is_zero_ether_addr(&phy_mac)) { 2156c3e0a706SShreyansh Jain /* If the addresses are not same, overwrite prime */ 2157538da7a1SOlivier Matz if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) { 2158c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2159c3e0a706SShreyansh Jain priv->token, 2160c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2161c3e0a706SShreyansh Jain if (ret) { 2162c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", 2163c3e0a706SShreyansh Jain ret); 2164c3e0a706SShreyansh Jain goto cleanup; 2165c3e0a706SShreyansh Jain } 21666d13ea8eSOlivier Matz memcpy(&prime_mac, &phy_mac, 21676d13ea8eSOlivier Matz sizeof(struct rte_ether_addr)); 2168c3e0a706SShreyansh Jain } 2169538da7a1SOlivier Matz } else if (rte_is_zero_ether_addr(&prime_mac)) { 2170c3e0a706SShreyansh Jain /* In case phys and prime, both are zero, create random MAC */ 2171538da7a1SOlivier Matz rte_eth_random_addr(prime_mac.addr_bytes); 2172c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2173c3e0a706SShreyansh Jain priv->token, 2174c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2175c3e0a706SShreyansh Jain if (ret) { 2176c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret); 2177c3e0a706SShreyansh Jain goto cleanup; 2178c3e0a706SShreyansh Jain } 2179c3e0a706SShreyansh Jain } 2180c3e0a706SShreyansh Jain 2181c3e0a706SShreyansh Jain /* prime_mac the final MAC address */ 21826d13ea8eSOlivier Matz memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr)); 2183c3e0a706SShreyansh Jain return 0; 2184c3e0a706SShreyansh Jain 2185c3e0a706SShreyansh Jain cleanup: 2186c3e0a706SShreyansh Jain return -1; 2187c3e0a706SShreyansh Jain } 2188c3e0a706SShreyansh Jain 2189c147eae0SHemant Agrawal static int 2190a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value, 2191a3a997f0SHemant Agrawal __rte_unused void *opaque) 2192a3a997f0SHemant Agrawal { 2193a3a997f0SHemant Agrawal if (strcmp(value, "1")) 2194a3a997f0SHemant Agrawal return -1; 2195a3a997f0SHemant Agrawal 2196a3a997f0SHemant Agrawal return 0; 2197a3a997f0SHemant Agrawal } 2198a3a997f0SHemant Agrawal 2199a3a997f0SHemant Agrawal static int 2200a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key) 2201a3a997f0SHemant Agrawal { 2202a3a997f0SHemant Agrawal struct rte_kvargs *kvlist; 2203a3a997f0SHemant Agrawal 2204a3a997f0SHemant Agrawal if (!devargs) 2205a3a997f0SHemant Agrawal return 0; 2206a3a997f0SHemant Agrawal 2207a3a997f0SHemant Agrawal kvlist = rte_kvargs_parse(devargs->args, NULL); 2208a3a997f0SHemant Agrawal if (!kvlist) 2209a3a997f0SHemant Agrawal return 0; 2210a3a997f0SHemant Agrawal 2211a3a997f0SHemant Agrawal if (!rte_kvargs_count(kvlist, key)) { 2212a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2213a3a997f0SHemant Agrawal return 0; 2214a3a997f0SHemant Agrawal } 2215a3a997f0SHemant Agrawal 2216a3a997f0SHemant Agrawal if (rte_kvargs_process(kvlist, key, 2217a3a997f0SHemant Agrawal check_devargs_handler, NULL) < 0) { 2218a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2219a3a997f0SHemant Agrawal return 0; 2220a3a997f0SHemant Agrawal } 2221a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2222a3a997f0SHemant Agrawal 2223a3a997f0SHemant Agrawal return 1; 2224a3a997f0SHemant Agrawal } 2225a3a997f0SHemant Agrawal 2226a3a997f0SHemant Agrawal static int 2227c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev) 2228c147eae0SHemant Agrawal { 22293e5a335dSHemant Agrawal struct rte_device *dev = eth_dev->device; 22303e5a335dSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 22313e5a335dSHemant Agrawal struct fsl_mc_io *dpni_dev; 22323e5a335dSHemant Agrawal struct dpni_attr attr; 22333e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 2234bee61d86SHemant Agrawal struct dpni_buffer_layout layout; 2235fe2b986aSSunil Kumar Kori int ret, hw_id, i; 22363e5a335dSHemant Agrawal 2237d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2238d401ead1SHemant Agrawal 2239c147eae0SHemant Agrawal /* For secondary processes, the primary has done all the work */ 2240e7b187dbSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2241e7b187dbSShreyansh Jain /* In case of secondary, only burst and ops API need to be 2242e7b187dbSShreyansh Jain * plugged. 2243e7b187dbSShreyansh Jain */ 2244e7b187dbSShreyansh Jain eth_dev->dev_ops = &dpaa2_ethdev_ops; 2245a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) 2246a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 224720191ab3SNipun Gupta else if (dpaa2_get_devargs(dev->devargs, 224820191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE)) 224920191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2250a3a997f0SHemant Agrawal else 2251e7b187dbSShreyansh Jain eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2252e7b187dbSShreyansh Jain eth_dev->tx_pkt_burst = dpaa2_dev_tx; 2253c147eae0SHemant Agrawal return 0; 2254e7b187dbSShreyansh Jain } 2255c147eae0SHemant Agrawal 22563e5a335dSHemant Agrawal dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device); 22573e5a335dSHemant Agrawal 22583e5a335dSHemant Agrawal hw_id = dpaa2_dev->object_id; 22593e5a335dSHemant Agrawal 2260d4984046SHemant Agrawal dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0); 22613e5a335dSHemant Agrawal if (!dpni_dev) { 2262a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for dpni device"); 22633e5a335dSHemant Agrawal return -1; 22643e5a335dSHemant Agrawal } 22653e5a335dSHemant Agrawal 22663e5a335dSHemant Agrawal dpni_dev->regs = rte_mcp_ptr_list[0]; 22673e5a335dSHemant Agrawal ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token); 22683e5a335dSHemant Agrawal if (ret) { 2269a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2270a10a988aSShreyansh Jain "Failure in opening dpni@%d with err code %d", 2271d4984046SHemant Agrawal hw_id, ret); 2272d4984046SHemant Agrawal rte_free(dpni_dev); 22733e5a335dSHemant Agrawal return -1; 22743e5a335dSHemant Agrawal } 22753e5a335dSHemant Agrawal 22763e5a335dSHemant Agrawal /* Clean the device first */ 22773e5a335dSHemant Agrawal ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token); 22783e5a335dSHemant Agrawal if (ret) { 2279a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d", 2280d4984046SHemant Agrawal hw_id, ret); 2281d4984046SHemant Agrawal goto init_err; 22823e5a335dSHemant Agrawal } 22833e5a335dSHemant Agrawal 22843e5a335dSHemant Agrawal ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr); 22853e5a335dSHemant Agrawal if (ret) { 2286a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2287a10a988aSShreyansh Jain "Failure in get dpni@%d attribute, err code %d", 2288d4984046SHemant Agrawal hw_id, ret); 2289d4984046SHemant Agrawal goto init_err; 22903e5a335dSHemant Agrawal } 22913e5a335dSHemant Agrawal 229216bbc98aSShreyansh Jain priv->num_rx_tc = attr.num_rx_tcs; 229313b856acSHemant Agrawal /* only if the custom CG is enabled */ 229413b856acSHemant Agrawal if (attr.options & DPNI_OPT_CUSTOM_CG) 229513b856acSHemant Agrawal priv->max_cgs = attr.num_cgs; 229613b856acSHemant Agrawal else 229713b856acSHemant Agrawal priv->max_cgs = 0; 229813b856acSHemant Agrawal 229913b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) 230013b856acSHemant Agrawal priv->cgid_in_use[i] = 0; 230189c2ea8fSHemant Agrawal 2302fe2b986aSSunil Kumar Kori for (i = 0; i < attr.num_rx_tcs; i++) 2303fe2b986aSSunil Kumar Kori priv->nb_rx_queues += attr.num_queues; 230489c2ea8fSHemant Agrawal 230516bbc98aSShreyansh Jain /* Using number of TX queues as number of TX TCs */ 230616bbc98aSShreyansh Jain priv->nb_tx_queues = attr.num_tx_tcs; 2307ef18dafeSHemant Agrawal 230813b856acSHemant Agrawal DPAA2_PMD_DEBUG("RX-TC= %d, rx_queues= %d, tx_queues=%d, max_cgs=%d", 2309a10a988aSShreyansh Jain priv->num_rx_tc, priv->nb_rx_queues, 231013b856acSHemant Agrawal priv->nb_tx_queues, priv->max_cgs); 23113e5a335dSHemant Agrawal 23123e5a335dSHemant Agrawal priv->hw = dpni_dev; 23133e5a335dSHemant Agrawal priv->hw_id = hw_id; 231433fad432SHemant Agrawal priv->options = attr.options; 231533fad432SHemant Agrawal priv->max_mac_filters = attr.mac_filter_entries; 231633fad432SHemant Agrawal priv->max_vlan_filters = attr.vlan_filter_entries; 23173e5a335dSHemant Agrawal priv->flags = 0; 23183e5a335dSHemant Agrawal 23193e5a335dSHemant Agrawal /* Allocate memory for hardware structure for queues */ 23203e5a335dSHemant Agrawal ret = dpaa2_alloc_rx_tx_queues(eth_dev); 23213e5a335dSHemant Agrawal if (ret) { 2322a10a988aSShreyansh Jain DPAA2_PMD_ERR("Queue allocation Failed"); 2323d4984046SHemant Agrawal goto init_err; 23243e5a335dSHemant Agrawal } 23253e5a335dSHemant Agrawal 2326c3e0a706SShreyansh Jain /* Allocate memory for storing MAC addresses. 2327c3e0a706SShreyansh Jain * Table of mac_filter_entries size is allocated so that RTE ether lib 2328c3e0a706SShreyansh Jain * can add MAC entries when rte_eth_dev_mac_addr_add is called. 2329c3e0a706SShreyansh Jain */ 233033fad432SHemant Agrawal eth_dev->data->mac_addrs = rte_zmalloc("dpni", 233135b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0); 233233fad432SHemant Agrawal if (eth_dev->data->mac_addrs == NULL) { 2333a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2334d4984046SHemant Agrawal "Failed to allocate %d bytes needed to store MAC addresses", 233535b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries); 2336d4984046SHemant Agrawal ret = -ENOMEM; 2337d4984046SHemant Agrawal goto init_err; 233833fad432SHemant Agrawal } 233933fad432SHemant Agrawal 2340c3e0a706SShreyansh Jain ret = populate_mac_addr(dpni_dev, priv, ð_dev->data->mac_addrs[0]); 234133fad432SHemant Agrawal if (ret) { 2342c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to fetch MAC Address for device"); 2343c3e0a706SShreyansh Jain rte_free(eth_dev->data->mac_addrs); 2344c3e0a706SShreyansh Jain eth_dev->data->mac_addrs = NULL; 2345d4984046SHemant Agrawal goto init_err; 234633fad432SHemant Agrawal } 234733fad432SHemant Agrawal 2348bee61d86SHemant Agrawal /* ... tx buffer layout ... */ 2349bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 2350bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2351bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2352bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2353bee61d86SHemant Agrawal DPNI_QUEUE_TX, &layout); 2354bee61d86SHemant Agrawal if (ret) { 2355a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret); 2356d4984046SHemant Agrawal goto init_err; 2357bee61d86SHemant Agrawal } 2358bee61d86SHemant Agrawal 2359bee61d86SHemant Agrawal /* ... tx-conf and error buffer layout ... */ 2360bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 2361bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2362bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2363bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2364bee61d86SHemant Agrawal DPNI_QUEUE_TX_CONFIRM, &layout); 2365bee61d86SHemant Agrawal if (ret) { 2366a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout", 2367d4984046SHemant Agrawal ret); 2368d4984046SHemant Agrawal goto init_err; 2369bee61d86SHemant Agrawal } 2370bee61d86SHemant Agrawal 23713e5a335dSHemant Agrawal eth_dev->dev_ops = &dpaa2_ethdev_ops; 2372c147eae0SHemant Agrawal 2373a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) { 2374a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2375a3a997f0SHemant Agrawal DPAA2_PMD_INFO("Loopback mode"); 237620191ab3SNipun Gupta } else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) { 237720191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 237820191ab3SNipun Gupta DPAA2_PMD_INFO("No Prefetch mode"); 2379a3a997f0SHemant Agrawal } else { 23805c6942fdSHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2381a3a997f0SHemant Agrawal } 2382cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = dpaa2_dev_tx; 23831261cd68SHemant Agrawal 2384fe2b986aSSunil Kumar Kori /*Init fields w.r.t. classficaition*/ 2385fe2b986aSSunil Kumar Kori memset(&priv->extract.qos_key_cfg, 0, sizeof(struct dpkg_profile_cfg)); 2386fe2b986aSSunil Kumar Kori priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64); 2387fe2b986aSSunil Kumar Kori if (!priv->extract.qos_extract_param) { 2388fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow " 2389fe2b986aSSunil Kumar Kori " classificaiton ", ret); 2390fe2b986aSSunil Kumar Kori goto init_err; 2391fe2b986aSSunil Kumar Kori } 2392fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 2393fe2b986aSSunil Kumar Kori memset(&priv->extract.fs_key_cfg[i], 0, 2394fe2b986aSSunil Kumar Kori sizeof(struct dpkg_profile_cfg)); 2395fe2b986aSSunil Kumar Kori priv->extract.fs_extract_param[i] = 2396fe2b986aSSunil Kumar Kori (size_t)rte_malloc(NULL, 256, 64); 2397fe2b986aSSunil Kumar Kori if (!priv->extract.fs_extract_param[i]) { 2398fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton", 2399fe2b986aSSunil Kumar Kori ret); 2400fe2b986aSSunil Kumar Kori goto init_err; 2401fe2b986aSSunil Kumar Kori } 2402fe2b986aSSunil Kumar Kori } 2403fe2b986aSSunil Kumar Kori 24046f8be0fbSHemant Agrawal ret = dpni_set_max_frame_length(dpni_dev, CMD_PRI_LOW, priv->token, 24056f8be0fbSHemant Agrawal RTE_ETHER_MAX_LEN - RTE_ETHER_CRC_LEN 24066f8be0fbSHemant Agrawal + VLAN_TAG_SIZE); 24076f8be0fbSHemant Agrawal if (ret) { 24086f8be0fbSHemant Agrawal DPAA2_PMD_ERR("Unable to set mtu. check config"); 24096f8be0fbSHemant Agrawal goto init_err; 24106f8be0fbSHemant Agrawal } 24116f8be0fbSHemant Agrawal 2412627b6770SHemant Agrawal RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name); 2413c147eae0SHemant Agrawal return 0; 2414d4984046SHemant Agrawal init_err: 2415d4984046SHemant Agrawal dpaa2_dev_uninit(eth_dev); 2416d4984046SHemant Agrawal return ret; 2417c147eae0SHemant Agrawal } 2418c147eae0SHemant Agrawal 2419c147eae0SHemant Agrawal static int 24203e5a335dSHemant Agrawal dpaa2_dev_uninit(struct rte_eth_dev *eth_dev) 2421c147eae0SHemant Agrawal { 24223e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 24233e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 2424fe2b986aSSunil Kumar Kori int i, ret; 24253e5a335dSHemant Agrawal 2426d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2427d401ead1SHemant Agrawal 2428c147eae0SHemant Agrawal if (rte_eal_process_type() != RTE_PROC_PRIMARY) 2429e729ec76SHemant Agrawal return 0; 2430c147eae0SHemant Agrawal 24313e5a335dSHemant Agrawal if (!dpni) { 2432a10a988aSShreyansh Jain DPAA2_PMD_WARN("Already closed or not started"); 24333e5a335dSHemant Agrawal return -1; 24343e5a335dSHemant Agrawal } 24353e5a335dSHemant Agrawal 24363e5a335dSHemant Agrawal dpaa2_dev_close(eth_dev); 24373e5a335dSHemant Agrawal 24385d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(eth_dev); 24393e5a335dSHemant Agrawal 24403e5a335dSHemant Agrawal /* Close the device at underlying layer*/ 24413e5a335dSHemant Agrawal ret = dpni_close(dpni, CMD_PRI_LOW, priv->token); 24423e5a335dSHemant Agrawal if (ret) { 2443a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2444a10a988aSShreyansh Jain "Failure closing dpni device with err code %d", 2445d4984046SHemant Agrawal ret); 24463e5a335dSHemant Agrawal } 24473e5a335dSHemant Agrawal 24483e5a335dSHemant Agrawal /* Free the allocated memory for ethernet private data and dpni*/ 24493e5a335dSHemant Agrawal priv->hw = NULL; 2450d4984046SHemant Agrawal rte_free(dpni); 24513e5a335dSHemant Agrawal 2452fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 2453fe2b986aSSunil Kumar Kori if (priv->extract.fs_extract_param[i]) 2454fe2b986aSSunil Kumar Kori rte_free((void *)(size_t)priv->extract.fs_extract_param[i]); 2455fe2b986aSSunil Kumar Kori } 2456fe2b986aSSunil Kumar Kori 2457fe2b986aSSunil Kumar Kori if (priv->extract.qos_extract_param) 2458fe2b986aSSunil Kumar Kori rte_free((void *)(size_t)priv->extract.qos_extract_param); 2459fe2b986aSSunil Kumar Kori 24603e5a335dSHemant Agrawal eth_dev->dev_ops = NULL; 2461cd9935ceSHemant Agrawal eth_dev->rx_pkt_burst = NULL; 2462cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = NULL; 24633e5a335dSHemant Agrawal 2464a10a988aSShreyansh Jain DPAA2_PMD_INFO("%s: netdev deleted", eth_dev->data->name); 2465c147eae0SHemant Agrawal return 0; 2466c147eae0SHemant Agrawal } 2467c147eae0SHemant Agrawal 2468c147eae0SHemant Agrawal static int 246955fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv, 2470c147eae0SHemant Agrawal struct rte_dpaa2_device *dpaa2_dev) 2471c147eae0SHemant Agrawal { 2472c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 2473c147eae0SHemant Agrawal int diag; 2474c147eae0SHemant Agrawal 2475f4435e38SHemant Agrawal if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) > 2476f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 2477f4435e38SHemant Agrawal DPAA2_PMD_ERR( 2478f4435e38SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)", 2479f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM, 2480f4435e38SHemant Agrawal DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE); 2481f4435e38SHemant Agrawal 2482f4435e38SHemant Agrawal return -1; 2483f4435e38SHemant Agrawal } 2484f4435e38SHemant Agrawal 2485c147eae0SHemant Agrawal if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2486e729ec76SHemant Agrawal eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name); 2487e729ec76SHemant Agrawal if (!eth_dev) 2488e729ec76SHemant Agrawal return -ENODEV; 2489c147eae0SHemant Agrawal eth_dev->data->dev_private = rte_zmalloc( 2490c147eae0SHemant Agrawal "ethdev private structure", 2491c147eae0SHemant Agrawal sizeof(struct dpaa2_dev_priv), 2492c147eae0SHemant Agrawal RTE_CACHE_LINE_SIZE); 2493c147eae0SHemant Agrawal if (eth_dev->data->dev_private == NULL) { 2494a10a988aSShreyansh Jain DPAA2_PMD_CRIT( 2495a10a988aSShreyansh Jain "Unable to allocate memory for private data"); 2496c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2497c147eae0SHemant Agrawal return -ENOMEM; 2498c147eae0SHemant Agrawal } 2499e729ec76SHemant Agrawal } else { 2500e729ec76SHemant Agrawal eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name); 2501e729ec76SHemant Agrawal if (!eth_dev) 2502e729ec76SHemant Agrawal return -ENODEV; 2503c147eae0SHemant Agrawal } 2504e729ec76SHemant Agrawal 2505c147eae0SHemant Agrawal eth_dev->device = &dpaa2_dev->device; 250655fd2703SHemant Agrawal 2507c147eae0SHemant Agrawal dpaa2_dev->eth_dev = eth_dev; 2508c147eae0SHemant Agrawal eth_dev->data->rx_mbuf_alloc_failed = 0; 2509c147eae0SHemant Agrawal 251092b7e33eSHemant Agrawal if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC) 251192b7e33eSHemant Agrawal eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 251292b7e33eSHemant Agrawal 2513c147eae0SHemant Agrawal /* Invoke PMD device initialization function */ 2514c147eae0SHemant Agrawal diag = dpaa2_dev_init(eth_dev); 2515fbe90cddSThomas Monjalon if (diag == 0) { 2516fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2517c147eae0SHemant Agrawal return 0; 2518fbe90cddSThomas Monjalon } 2519c147eae0SHemant Agrawal 2520c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2521c147eae0SHemant Agrawal return diag; 2522c147eae0SHemant Agrawal } 2523c147eae0SHemant Agrawal 2524c147eae0SHemant Agrawal static int 2525c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev) 2526c147eae0SHemant Agrawal { 2527c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 2528c147eae0SHemant Agrawal 2529c147eae0SHemant Agrawal eth_dev = dpaa2_dev->eth_dev; 2530c147eae0SHemant Agrawal dpaa2_dev_uninit(eth_dev); 2531c147eae0SHemant Agrawal 2532c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2533c147eae0SHemant Agrawal 2534c147eae0SHemant Agrawal return 0; 2535c147eae0SHemant Agrawal } 2536c147eae0SHemant Agrawal 2537c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = { 253892b7e33eSHemant Agrawal .drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA, 2539bad555dfSShreyansh Jain .drv_type = DPAA2_ETH, 2540c147eae0SHemant Agrawal .probe = rte_dpaa2_probe, 2541c147eae0SHemant Agrawal .remove = rte_dpaa2_remove, 2542c147eae0SHemant Agrawal }; 2543c147eae0SHemant Agrawal 2544c147eae0SHemant Agrawal RTE_PMD_REGISTER_DPAA2(net_dpaa2, rte_dpaa2_pmd); 2545a3a997f0SHemant Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_dpaa2, 254620191ab3SNipun Gupta DRIVER_LOOPBACK_MODE "=<int> " 254720191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE "=<int>"); 2548f8e99896SThomas Monjalon RTE_INIT(dpaa2_pmd_init_log) 2549a10a988aSShreyansh Jain { 2550a10a988aSShreyansh Jain dpaa2_logtype_pmd = rte_log_register("pmd.net.dpaa2"); 2551a10a988aSShreyansh Jain if (dpaa2_logtype_pmd >= 0) 2552a10a988aSShreyansh Jain rte_log_set_level(dpaa2_logtype_pmd, RTE_LOG_NOTICE); 2553a10a988aSShreyansh Jain } 2554