1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause 2c147eae0SHemant Agrawal * 3c147eae0SHemant Agrawal * Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved. 45f176728SJun Yang * Copyright 2016-2020 NXP 5c147eae0SHemant Agrawal * 6c147eae0SHemant Agrawal */ 7c147eae0SHemant Agrawal 8c147eae0SHemant Agrawal #include <time.h> 9c147eae0SHemant Agrawal #include <net/if.h> 10c147eae0SHemant Agrawal 11c147eae0SHemant Agrawal #include <rte_mbuf.h> 12ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 13c147eae0SHemant Agrawal #include <rte_malloc.h> 14c147eae0SHemant Agrawal #include <rte_memcpy.h> 15c147eae0SHemant Agrawal #include <rte_string_fns.h> 16c147eae0SHemant Agrawal #include <rte_cycles.h> 17c147eae0SHemant Agrawal #include <rte_kvargs.h> 18c147eae0SHemant Agrawal #include <rte_dev.h> 19c147eae0SHemant Agrawal #include <rte_fslmc.h> 20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h> 21c147eae0SHemant Agrawal 22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h" 23c147eae0SHemant Agrawal #include <fslmc_vfio.h> 243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h> 25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h> 263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h> 27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h> 28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h" 2972ec7a67SSunil Kumar Kori #include "dpaa2_sparser.h" 30f40adb40SHemant Agrawal #include <fsl_qbman_debug.h> 31c147eae0SHemant Agrawal 32c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback" 3320191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch" 34a3a997f0SHemant Agrawal 35175fe7d9SSunil Kumar Kori /* Supported Rx offloads */ 36175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 3726179a66SHemant Agrawal DEV_RX_OFFLOAD_CHECKSUM | 3826179a66SHemant Agrawal DEV_RX_OFFLOAD_SCTP_CKSUM | 39175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 4026179a66SHemant Agrawal DEV_RX_OFFLOAD_OUTER_UDP_CKSUM | 4126179a66SHemant Agrawal DEV_RX_OFFLOAD_VLAN_STRIP | 42175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER | 4320196043SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 4420196043SHemant Agrawal DEV_RX_OFFLOAD_TIMESTAMP; 45175fe7d9SSunil Kumar Kori 46175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 47175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 488b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_RSS_HASH | 49175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 50175fe7d9SSunil Kumar Kori 51175fe7d9SSunil Kumar Kori /* Supported Tx offloads */ 52175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup = 53175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_VLAN_INSERT | 54175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 55175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 56175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 57175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 5826179a66SHemant Agrawal DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 5926179a66SHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 6026179a66SHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 61175fe7d9SSunil Kumar Kori 62175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 63175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 6426179a66SHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 65175fe7d9SSunil Kumar Kori 66c1870f65SAkhil Goyal /* enable timestamp in mbuf */ 67724f79dfSHemant Agrawal bool dpaa2_enable_ts[RTE_MAX_ETHPORTS]; 68c1870f65SAkhil Goyal 691d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off { 701d6329b2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 711d6329b2SHemant Agrawal uint8_t page_id; /* dpni statistics page id */ 721d6329b2SHemant Agrawal uint8_t stats_id; /* stats id in the given page */ 731d6329b2SHemant Agrawal }; 741d6329b2SHemant Agrawal 751d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = { 761d6329b2SHemant Agrawal {"ingress_multicast_frames", 0, 2}, 771d6329b2SHemant Agrawal {"ingress_multicast_bytes", 0, 3}, 781d6329b2SHemant Agrawal {"ingress_broadcast_frames", 0, 4}, 791d6329b2SHemant Agrawal {"ingress_broadcast_bytes", 0, 5}, 801d6329b2SHemant Agrawal {"egress_multicast_frames", 1, 2}, 811d6329b2SHemant Agrawal {"egress_multicast_bytes", 1, 3}, 821d6329b2SHemant Agrawal {"egress_broadcast_frames", 1, 4}, 831d6329b2SHemant Agrawal {"egress_broadcast_bytes", 1, 5}, 841d6329b2SHemant Agrawal {"ingress_filtered_frames", 2, 0}, 851d6329b2SHemant Agrawal {"ingress_discarded_frames", 2, 1}, 861d6329b2SHemant Agrawal {"ingress_nobuffer_discards", 2, 2}, 871d6329b2SHemant Agrawal {"egress_discarded_frames", 2, 3}, 881d6329b2SHemant Agrawal {"egress_confirmed_frames", 2, 4}, 89c720c5f6SHemant Agrawal {"cgr_reject_frames", 4, 0}, 90c720c5f6SHemant Agrawal {"cgr_reject_bytes", 4, 1}, 911d6329b2SHemant Agrawal }; 921d6329b2SHemant Agrawal 93fe2b986aSSunil Kumar Kori static const enum rte_filter_op dpaa2_supported_filter_ops[] = { 94fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_ADD, 95fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_DELETE, 96fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_UPDATE, 97fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_FLUSH, 98fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_GET 99fe2b986aSSunil Kumar Kori }; 100fe2b986aSSunil Kumar Kori 101c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd; 102d4984046SHemant Agrawal static int dpaa2_dev_uninit(struct rte_eth_dev *eth_dev); 103c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev, 104c5acbb5eSHemant Agrawal int wait_to_complete); 105a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev); 106a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev); 107e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 108c147eae0SHemant Agrawal 1093ce294f2SHemant Agrawal static int 1103ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on) 1113ce294f2SHemant Agrawal { 1123ce294f2SHemant Agrawal int ret; 1133ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 11481c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 1153ce294f2SHemant Agrawal 1163ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1173ce294f2SHemant Agrawal 1183ce294f2SHemant Agrawal if (dpni == NULL) { 119a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1203ce294f2SHemant Agrawal return -1; 1213ce294f2SHemant Agrawal } 1223ce294f2SHemant Agrawal 1233ce294f2SHemant Agrawal if (on) 12496f7bfe8SSachin Saxena ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, priv->token, 12596f7bfe8SSachin Saxena vlan_id, 0, 0, 0); 1263ce294f2SHemant Agrawal else 1273ce294f2SHemant Agrawal ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW, 1283ce294f2SHemant Agrawal priv->token, vlan_id); 1293ce294f2SHemant Agrawal 1303ce294f2SHemant Agrawal if (ret < 0) 131a10a988aSShreyansh Jain DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d", 1323ce294f2SHemant Agrawal ret, vlan_id, priv->hw_id); 1333ce294f2SHemant Agrawal 1343ce294f2SHemant Agrawal return ret; 1353ce294f2SHemant Agrawal } 1363ce294f2SHemant Agrawal 137289ba0c0SDavid Harton static int 1383ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask) 1393ce294f2SHemant Agrawal { 1403ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 14181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 14250ce3e7aSWei Hu (Xavier) int ret = 0; 1433ce294f2SHemant Agrawal 1443ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1453ce294f2SHemant Agrawal 1463ce294f2SHemant Agrawal if (mask & ETH_VLAN_FILTER_MASK) { 147c172f85eSHemant Agrawal /* VLAN Filter not avaialble */ 148c172f85eSHemant Agrawal if (!priv->max_vlan_filters) { 149a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN filter not available"); 15050ce3e7aSWei Hu (Xavier) return -ENOTSUP; 151c172f85eSHemant Agrawal } 152c172f85eSHemant Agrawal 1530ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1540ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER) 1553ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1563ce294f2SHemant Agrawal priv->token, true); 1573ce294f2SHemant Agrawal else 1583ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1593ce294f2SHemant Agrawal priv->token, false); 1603ce294f2SHemant Agrawal if (ret < 0) 161a10a988aSShreyansh Jain DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret); 1623ce294f2SHemant Agrawal } 163289ba0c0SDavid Harton 16450ce3e7aSWei Hu (Xavier) return ret; 1653ce294f2SHemant Agrawal } 1663ce294f2SHemant Agrawal 167748eccb9SHemant Agrawal static int 168e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev, 169e59b75ffSHemant Agrawal enum rte_vlan_type vlan_type __rte_unused, 170e59b75ffSHemant Agrawal uint16_t tpid) 171e59b75ffSHemant Agrawal { 172e59b75ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 17381c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 174e59b75ffSHemant Agrawal int ret = -ENOTSUP; 175e59b75ffSHemant Agrawal 176e59b75ffSHemant Agrawal PMD_INIT_FUNC_TRACE(); 177e59b75ffSHemant Agrawal 178e59b75ffSHemant Agrawal /* nothing to be done for standard vlan tpids */ 179e59b75ffSHemant Agrawal if (tpid == 0x8100 || tpid == 0x88A8) 180e59b75ffSHemant Agrawal return 0; 181e59b75ffSHemant Agrawal 182e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 183e59b75ffSHemant Agrawal priv->token, tpid); 184e59b75ffSHemant Agrawal if (ret < 0) 185e59b75ffSHemant Agrawal DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret); 186e59b75ffSHemant Agrawal /* if already configured tpids, remove them first */ 187e59b75ffSHemant Agrawal if (ret == -EBUSY) { 188e59b75ffSHemant Agrawal struct dpni_custom_tpid_cfg tpid_list = {0}; 189e59b75ffSHemant Agrawal 190e59b75ffSHemant Agrawal ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW, 191e59b75ffSHemant Agrawal priv->token, &tpid_list); 192e59b75ffSHemant Agrawal if (ret < 0) 193e59b75ffSHemant Agrawal goto fail; 194e59b75ffSHemant Agrawal ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW, 195e59b75ffSHemant Agrawal priv->token, tpid_list.tpid1); 196e59b75ffSHemant Agrawal if (ret < 0) 197e59b75ffSHemant Agrawal goto fail; 198e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 199e59b75ffSHemant Agrawal priv->token, tpid); 200e59b75ffSHemant Agrawal } 201e59b75ffSHemant Agrawal fail: 202e59b75ffSHemant Agrawal return ret; 203e59b75ffSHemant Agrawal } 204e59b75ffSHemant Agrawal 205e59b75ffSHemant Agrawal static int 206748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev, 207748eccb9SHemant Agrawal char *fw_version, 208748eccb9SHemant Agrawal size_t fw_size) 209748eccb9SHemant Agrawal { 210748eccb9SHemant Agrawal int ret; 21181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 212748eccb9SHemant Agrawal struct mc_soc_version mc_plat_info = {0}; 213748eccb9SHemant Agrawal struct mc_version mc_ver_info = {0}; 214748eccb9SHemant Agrawal 215748eccb9SHemant Agrawal PMD_INIT_FUNC_TRACE(); 216748eccb9SHemant Agrawal 217748eccb9SHemant Agrawal if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info)) 218a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_soc_version failed"); 219748eccb9SHemant Agrawal 220748eccb9SHemant Agrawal if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info)) 221a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_version failed"); 222748eccb9SHemant Agrawal 223748eccb9SHemant Agrawal ret = snprintf(fw_version, fw_size, 224748eccb9SHemant Agrawal "%x-%d.%d.%d", 225748eccb9SHemant Agrawal mc_plat_info.svr, 226748eccb9SHemant Agrawal mc_ver_info.major, 227748eccb9SHemant Agrawal mc_ver_info.minor, 228748eccb9SHemant Agrawal mc_ver_info.revision); 229748eccb9SHemant Agrawal 230748eccb9SHemant Agrawal ret += 1; /* add the size of '\0' */ 231748eccb9SHemant Agrawal if (fw_size < (uint32_t)ret) 232748eccb9SHemant Agrawal return ret; 233748eccb9SHemant Agrawal else 234748eccb9SHemant Agrawal return 0; 235748eccb9SHemant Agrawal } 236748eccb9SHemant Agrawal 237bdad90d1SIvan Ilchenko static int 2383e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info) 2393e5a335dSHemant Agrawal { 2403e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2413e5a335dSHemant Agrawal 2423e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2433e5a335dSHemant Agrawal 2443e5a335dSHemant Agrawal dev_info->if_index = priv->hw_id; 2453e5a335dSHemant Agrawal 24633fad432SHemant Agrawal dev_info->max_mac_addrs = priv->max_mac_filters; 247bee61d86SHemant Agrawal dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN; 248bee61d86SHemant Agrawal dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE; 2493e5a335dSHemant Agrawal dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues; 2503e5a335dSHemant Agrawal dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues; 251175fe7d9SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 252175fe7d9SSunil Kumar Kori dev_rx_offloads_nodis; 253175fe7d9SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 254175fe7d9SSunil Kumar Kori dev_tx_offloads_nodis; 2553e5a335dSHemant Agrawal dev_info->speed_capa = ETH_LINK_SPEED_1G | 2563e5a335dSHemant Agrawal ETH_LINK_SPEED_2_5G | 2573e5a335dSHemant Agrawal ETH_LINK_SPEED_10G; 258762b275fSHemant Agrawal 259762b275fSHemant Agrawal dev_info->max_hash_mac_addrs = 0; 260762b275fSHemant Agrawal dev_info->max_vfs = 0; 261762b275fSHemant Agrawal dev_info->max_vmdq_pools = ETH_16_POOLS; 262762b275fSHemant Agrawal dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL; 263bdad90d1SIvan Ilchenko 264e35ead33SHemant Agrawal dev_info->default_rxportconf.burst_size = dpaa2_dqrr_size; 265e35ead33SHemant Agrawal /* same is rx size for best perf */ 266e35ead33SHemant Agrawal dev_info->default_txportconf.burst_size = dpaa2_dqrr_size; 267e35ead33SHemant Agrawal 268e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1; 269e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1; 270e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CONG_ENTER_TX_THRESHOLD; 271e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = DPAA2_RX_DEFAULT_NBDESC; 272e35ead33SHemant Agrawal 2737e2c3f14SHemant Agrawal if (dpaa2_svr_family == SVR_LX2160A) { 2747e2c3f14SHemant Agrawal dev_info->speed_capa |= ETH_LINK_SPEED_25G | 2757e2c3f14SHemant Agrawal ETH_LINK_SPEED_40G | 2767e2c3f14SHemant Agrawal ETH_LINK_SPEED_50G | 2777e2c3f14SHemant Agrawal ETH_LINK_SPEED_100G; 2787e2c3f14SHemant Agrawal } 2797e2c3f14SHemant Agrawal 280bdad90d1SIvan Ilchenko return 0; 2813e5a335dSHemant Agrawal } 2823e5a335dSHemant Agrawal 2833e5a335dSHemant Agrawal static int 284ddbc2b66SApeksha Gupta dpaa2_dev_rx_burst_mode_get(struct rte_eth_dev *dev, 285ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 286ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 287ddbc2b66SApeksha Gupta { 288ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 289ddbc2b66SApeksha Gupta int ret = -EINVAL; 290ddbc2b66SApeksha Gupta unsigned int i; 291ddbc2b66SApeksha Gupta const struct burst_info { 292ddbc2b66SApeksha Gupta uint64_t flags; 293ddbc2b66SApeksha Gupta const char *output; 294ddbc2b66SApeksha Gupta } rx_offload_map[] = { 295ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_CHECKSUM, " Checksum,"}, 296ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 297ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 298ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_UDP_CKSUM, " Outer UDP csum,"}, 299ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_VLAN_STRIP, " VLAN strip,"}, 300ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_VLAN_FILTER, " VLAN filter,"}, 301ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"}, 302ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_TIMESTAMP, " Timestamp,"}, 303ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_RSS_HASH, " RSS,"}, 304ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_SCATTER, " Scattered,"} 305ddbc2b66SApeksha Gupta }; 306ddbc2b66SApeksha Gupta 307ddbc2b66SApeksha Gupta /* Update Rx offload info */ 308ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) { 309ddbc2b66SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) { 310ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 311ddbc2b66SApeksha Gupta rx_offload_map[i].output); 312ddbc2b66SApeksha Gupta ret = 0; 313ddbc2b66SApeksha Gupta break; 314ddbc2b66SApeksha Gupta } 315ddbc2b66SApeksha Gupta } 316ddbc2b66SApeksha Gupta return ret; 317ddbc2b66SApeksha Gupta } 318ddbc2b66SApeksha Gupta 319ddbc2b66SApeksha Gupta static int 320ddbc2b66SApeksha Gupta dpaa2_dev_tx_burst_mode_get(struct rte_eth_dev *dev, 321ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 322ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 323ddbc2b66SApeksha Gupta { 324ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 325ddbc2b66SApeksha Gupta int ret = -EINVAL; 326ddbc2b66SApeksha Gupta unsigned int i; 327ddbc2b66SApeksha Gupta const struct burst_info { 328ddbc2b66SApeksha Gupta uint64_t flags; 329ddbc2b66SApeksha Gupta const char *output; 330ddbc2b66SApeksha Gupta } tx_offload_map[] = { 331ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_VLAN_INSERT, " VLAN Insert,"}, 332ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 333ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 334ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 335ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 336ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 337ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"}, 338ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"}, 339ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"} 340ddbc2b66SApeksha Gupta }; 341ddbc2b66SApeksha Gupta 342ddbc2b66SApeksha Gupta /* Update Tx offload info */ 343ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) { 344ddbc2b66SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) { 345ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 346ddbc2b66SApeksha Gupta tx_offload_map[i].output); 347ddbc2b66SApeksha Gupta ret = 0; 348ddbc2b66SApeksha Gupta break; 349ddbc2b66SApeksha Gupta } 350ddbc2b66SApeksha Gupta } 351ddbc2b66SApeksha Gupta return ret; 352ddbc2b66SApeksha Gupta } 353ddbc2b66SApeksha Gupta 354ddbc2b66SApeksha Gupta static int 3553e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev) 3563e5a335dSHemant Agrawal { 3573e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 3583e5a335dSHemant Agrawal uint16_t dist_idx; 3593e5a335dSHemant Agrawal uint32_t vq_id; 3602d5f7f52SAshish Jain uint8_t num_rxqueue_per_tc; 3613e5a335dSHemant Agrawal struct dpaa2_queue *mc_q, *mcq; 3623e5a335dSHemant Agrawal uint32_t tot_queues; 3633e5a335dSHemant Agrawal int i; 3643e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 3653e5a335dSHemant Agrawal 3663e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 3673e5a335dSHemant Agrawal 3682d5f7f52SAshish Jain num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc); 3699ceacab7SPriyanka Jain if (priv->tx_conf_en) 3709ceacab7SPriyanka Jain tot_queues = priv->nb_rx_queues + 2 * priv->nb_tx_queues; 3719ceacab7SPriyanka Jain else 3723e5a335dSHemant Agrawal tot_queues = priv->nb_rx_queues + priv->nb_tx_queues; 3733e5a335dSHemant Agrawal mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues, 3743e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3753e5a335dSHemant Agrawal if (!mc_q) { 376a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues"); 3773e5a335dSHemant Agrawal return -1; 3783e5a335dSHemant Agrawal } 3793e5a335dSHemant Agrawal 3803e5a335dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 38185ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3823e5a335dSHemant Agrawal priv->rx_vq[i] = mc_q++; 3833e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3843e5a335dSHemant Agrawal dpaa2_q->q_storage = rte_malloc("dq_storage", 3853e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t), 3863e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3873e5a335dSHemant Agrawal if (!dpaa2_q->q_storage) 3883e5a335dSHemant Agrawal goto fail; 3893e5a335dSHemant Agrawal 3903e5a335dSHemant Agrawal memset(dpaa2_q->q_storage, 0, 3913e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t)); 3923cf50ff5SHemant Agrawal if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 3933cf50ff5SHemant Agrawal goto fail; 3943e5a335dSHemant Agrawal } 3953e5a335dSHemant Agrawal 3963e5a335dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 39785ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3987ae777d0SHemant Agrawal mc_q->flow_id = 0xffff; 3993e5a335dSHemant Agrawal priv->tx_vq[i] = mc_q++; 4007ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4017ae777d0SHemant Agrawal dpaa2_q->cscn = rte_malloc(NULL, 4027ae777d0SHemant Agrawal sizeof(struct qbman_result), 16); 4037ae777d0SHemant Agrawal if (!dpaa2_q->cscn) 4047ae777d0SHemant Agrawal goto fail_tx; 4053e5a335dSHemant Agrawal } 4063e5a335dSHemant Agrawal 4079ceacab7SPriyanka Jain if (priv->tx_conf_en) { 4089ceacab7SPriyanka Jain /*Setup tx confirmation queues*/ 4099ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 4109ceacab7SPriyanka Jain mc_q->eth_data = dev->data; 4119ceacab7SPriyanka Jain mc_q->tc_index = i; 4129ceacab7SPriyanka Jain mc_q->flow_id = 0; 4139ceacab7SPriyanka Jain priv->tx_conf_vq[i] = mc_q++; 4149ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4159ceacab7SPriyanka Jain dpaa2_q->q_storage = 4169ceacab7SPriyanka Jain rte_malloc("dq_storage", 4179ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t), 4189ceacab7SPriyanka Jain RTE_CACHE_LINE_SIZE); 4199ceacab7SPriyanka Jain if (!dpaa2_q->q_storage) 4209ceacab7SPriyanka Jain goto fail_tx_conf; 4219ceacab7SPriyanka Jain 4229ceacab7SPriyanka Jain memset(dpaa2_q->q_storage, 0, 4239ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t)); 4249ceacab7SPriyanka Jain if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 4259ceacab7SPriyanka Jain goto fail_tx_conf; 4269ceacab7SPriyanka Jain } 4279ceacab7SPriyanka Jain } 4289ceacab7SPriyanka Jain 4293e5a335dSHemant Agrawal vq_id = 0; 430599017a2SHemant Agrawal for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) { 4313e5a335dSHemant Agrawal mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id]; 4322d5f7f52SAshish Jain mcq->tc_index = dist_idx / num_rxqueue_per_tc; 4332d5f7f52SAshish Jain mcq->flow_id = dist_idx % num_rxqueue_per_tc; 4343e5a335dSHemant Agrawal vq_id++; 4353e5a335dSHemant Agrawal } 4363e5a335dSHemant Agrawal 4373e5a335dSHemant Agrawal return 0; 4389ceacab7SPriyanka Jain fail_tx_conf: 4399ceacab7SPriyanka Jain i -= 1; 4409ceacab7SPriyanka Jain while (i >= 0) { 4419ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4429ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 4439ceacab7SPriyanka Jain priv->tx_conf_vq[i--] = NULL; 4449ceacab7SPriyanka Jain } 4459ceacab7SPriyanka Jain i = priv->nb_tx_queues; 4467ae777d0SHemant Agrawal fail_tx: 4477ae777d0SHemant Agrawal i -= 1; 4487ae777d0SHemant Agrawal while (i >= 0) { 4497ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4507ae777d0SHemant Agrawal rte_free(dpaa2_q->cscn); 4517ae777d0SHemant Agrawal priv->tx_vq[i--] = NULL; 4527ae777d0SHemant Agrawal } 4537ae777d0SHemant Agrawal i = priv->nb_rx_queues; 4543e5a335dSHemant Agrawal fail: 4553e5a335dSHemant Agrawal i -= 1; 4563e5a335dSHemant Agrawal mc_q = priv->rx_vq[0]; 4573e5a335dSHemant Agrawal while (i >= 0) { 4583e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 4593cf50ff5SHemant Agrawal dpaa2_free_dq_storage(dpaa2_q->q_storage); 4603e5a335dSHemant Agrawal rte_free(dpaa2_q->q_storage); 4613e5a335dSHemant Agrawal priv->rx_vq[i--] = NULL; 4623e5a335dSHemant Agrawal } 4633e5a335dSHemant Agrawal rte_free(mc_q); 4643e5a335dSHemant Agrawal return -1; 4653e5a335dSHemant Agrawal } 4663e5a335dSHemant Agrawal 4675d9a1e4dSHemant Agrawal static void 4685d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev) 4695d9a1e4dSHemant Agrawal { 4705d9a1e4dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 4715d9a1e4dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 4725d9a1e4dSHemant Agrawal int i; 4735d9a1e4dSHemant Agrawal 4745d9a1e4dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 4755d9a1e4dSHemant Agrawal 4765d9a1e4dSHemant Agrawal /* Queue allocation base */ 4775d9a1e4dSHemant Agrawal if (priv->rx_vq[0]) { 4785d9a1e4dSHemant Agrawal /* cleaning up queue storage */ 4795d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 4805d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 4815d9a1e4dSHemant Agrawal if (dpaa2_q->q_storage) 4825d9a1e4dSHemant Agrawal rte_free(dpaa2_q->q_storage); 4835d9a1e4dSHemant Agrawal } 4845d9a1e4dSHemant Agrawal /* cleanup tx queue cscn */ 4855d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 4865d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4875d9a1e4dSHemant Agrawal rte_free(dpaa2_q->cscn); 4885d9a1e4dSHemant Agrawal } 4899ceacab7SPriyanka Jain if (priv->tx_conf_en) { 4909ceacab7SPriyanka Jain /* cleanup tx conf queue storage */ 4919ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 4929ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *) 4939ceacab7SPriyanka Jain priv->tx_conf_vq[i]; 4949ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 4959ceacab7SPriyanka Jain } 4969ceacab7SPriyanka Jain } 4975d9a1e4dSHemant Agrawal /*free memory for all queues (RX+TX) */ 4985d9a1e4dSHemant Agrawal rte_free(priv->rx_vq[0]); 4995d9a1e4dSHemant Agrawal priv->rx_vq[0] = NULL; 5005d9a1e4dSHemant Agrawal } 5015d9a1e4dSHemant Agrawal } 5025d9a1e4dSHemant Agrawal 5033e5a335dSHemant Agrawal static int 5043e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev) 5053e5a335dSHemant Agrawal { 50621ce788cSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 50781c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 50821ce788cSHemant Agrawal struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 5090ebce612SSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 5100ebce612SSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 5110ebce612SSunil Kumar Kori int rx_l3_csum_offload = false; 5120ebce612SSunil Kumar Kori int rx_l4_csum_offload = false; 5130ebce612SSunil Kumar Kori int tx_l3_csum_offload = false; 5140ebce612SSunil Kumar Kori int tx_l4_csum_offload = false; 515271f5aeeSJun Yang int ret, tc_index; 5163e5a335dSHemant Agrawal 5173e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5183e5a335dSHemant Agrawal 5197bdf45f9SHemant Agrawal /* Rx offloads which are enabled by default */ 520175fe7d9SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 5217bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5227bdf45f9SHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 5237bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 524175fe7d9SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 525175fe7d9SSunil Kumar Kori } 5260ebce612SSunil Kumar Kori 5277bdf45f9SHemant Agrawal /* Tx offloads which are enabled by default */ 528175fe7d9SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 5297bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5307bdf45f9SHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 5317bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 532175fe7d9SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 533175fe7d9SSunil Kumar Kori } 5340ebce612SSunil Kumar Kori 5350ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 536e1640849SHemant Agrawal if (eth_conf->rxmode.max_rx_pkt_len <= DPAA2_MAX_RX_PKT_LEN) { 53744ea7355SAshish Jain ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, 5386f8be0fbSHemant Agrawal priv->token, eth_conf->rxmode.max_rx_pkt_len 5396f8be0fbSHemant Agrawal - RTE_ETHER_CRC_LEN); 540e1640849SHemant Agrawal if (ret) { 541a10a988aSShreyansh Jain DPAA2_PMD_ERR( 542a10a988aSShreyansh Jain "Unable to set mtu. check config"); 543e1640849SHemant Agrawal return ret; 544e1640849SHemant Agrawal } 5456f8be0fbSHemant Agrawal dev->data->mtu = 5466f8be0fbSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len - 5476f8be0fbSHemant Agrawal RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - 5486f8be0fbSHemant Agrawal VLAN_TAG_SIZE; 549e1640849SHemant Agrawal } else { 550e1640849SHemant Agrawal return -1; 551e1640849SHemant Agrawal } 552e1640849SHemant Agrawal } 553e1640849SHemant Agrawal 55489c2ea8fSHemant Agrawal if (eth_conf->rxmode.mq_mode == ETH_MQ_RX_RSS) { 555271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 55689c2ea8fSHemant Agrawal ret = dpaa2_setup_flow_dist(dev, 557271f5aeeSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf, 558271f5aeeSJun Yang tc_index); 55989c2ea8fSHemant Agrawal if (ret) { 560271f5aeeSJun Yang DPAA2_PMD_ERR( 561271f5aeeSJun Yang "Unable to set flow distribution on tc%d." 562271f5aeeSJun Yang "Check queue config", tc_index); 56389c2ea8fSHemant Agrawal return ret; 56489c2ea8fSHemant Agrawal } 56589c2ea8fSHemant Agrawal } 566271f5aeeSJun Yang } 567c5acbb5eSHemant Agrawal 5680ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM) 5690ebce612SSunil Kumar Kori rx_l3_csum_offload = true; 5700ebce612SSunil Kumar Kori 5710ebce612SSunil Kumar Kori if ((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) || 57226179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) || 57326179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_SCTP_CKSUM)) 5740ebce612SSunil Kumar Kori rx_l4_csum_offload = true; 57521ce788cSHemant Agrawal 57621ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 5770ebce612SSunil Kumar Kori DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload); 57821ce788cSHemant Agrawal if (ret) { 579a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret); 58021ce788cSHemant Agrawal return ret; 58121ce788cSHemant Agrawal } 58221ce788cSHemant Agrawal 58321ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 5840ebce612SSunil Kumar Kori DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload); 58521ce788cSHemant Agrawal if (ret) { 586a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret); 58721ce788cSHemant Agrawal return ret; 58821ce788cSHemant Agrawal } 58921ce788cSHemant Agrawal 5907eaf1323SGagandeep Singh #if !defined(RTE_LIBRTE_IEEE1588) 59120196043SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) 5927eaf1323SGagandeep Singh #endif 593724f79dfSHemant Agrawal dpaa2_enable_ts[dev->data->port_id] = true; 59420196043SHemant Agrawal 5950ebce612SSunil Kumar Kori if (tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM) 5960ebce612SSunil Kumar Kori tx_l3_csum_offload = true; 5970ebce612SSunil Kumar Kori 5980ebce612SSunil Kumar Kori if ((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) || 5990ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) || 6000ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_SCTP_CKSUM)) 6010ebce612SSunil Kumar Kori tx_l4_csum_offload = true; 6020ebce612SSunil Kumar Kori 60321ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6040ebce612SSunil Kumar Kori DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload); 60521ce788cSHemant Agrawal if (ret) { 606a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret); 60721ce788cSHemant Agrawal return ret; 60821ce788cSHemant Agrawal } 60921ce788cSHemant Agrawal 61021ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6110ebce612SSunil Kumar Kori DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload); 61221ce788cSHemant Agrawal if (ret) { 613a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret); 61421ce788cSHemant Agrawal return ret; 61521ce788cSHemant Agrawal } 61621ce788cSHemant Agrawal 617ffb3389cSNipun Gupta /* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in 618ffb3389cSNipun Gupta * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC] 619ffb3389cSNipun Gupta * to 0 for LS2 in the hardware thus disabling data/annotation 620ffb3389cSNipun Gupta * stashing. For LX2 this is fixed in hardware and thus hash result and 621ffb3389cSNipun Gupta * parse results can be received in FD using this option. 622ffb3389cSNipun Gupta */ 623ffb3389cSNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) { 624ffb3389cSNipun Gupta ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 625ffb3389cSNipun Gupta DPNI_FLCTYPE_HASH, true); 626ffb3389cSNipun Gupta if (ret) { 627a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret); 628ffb3389cSNipun Gupta return ret; 629ffb3389cSNipun Gupta } 630ffb3389cSNipun Gupta } 631ffb3389cSNipun Gupta 63224f3c9a6SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 633c172f85eSHemant Agrawal dpaa2_vlan_offload_set(dev, ETH_VLAN_FILTER_MASK); 634c172f85eSHemant Agrawal 6353e5a335dSHemant Agrawal return 0; 6363e5a335dSHemant Agrawal } 6373e5a335dSHemant Agrawal 6383e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID, 6393e5a335dSHemant Agrawal * flow ID, destination configuration etc. 6403e5a335dSHemant Agrawal */ 6413e5a335dSHemant Agrawal static int 6423e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev, 6433e5a335dSHemant Agrawal uint16_t rx_queue_id, 64413b856acSHemant Agrawal uint16_t nb_rx_desc, 6453e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 646*988a7c38SHemant Agrawal const struct rte_eth_rxconf *rx_conf, 6473e5a335dSHemant Agrawal struct rte_mempool *mb_pool) 6483e5a335dSHemant Agrawal { 6493e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 65081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 6513e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 6523e5a335dSHemant Agrawal struct dpni_queue cfg; 6533e5a335dSHemant Agrawal uint8_t options = 0; 6543e5a335dSHemant Agrawal uint8_t flow_id; 655bee61d86SHemant Agrawal uint32_t bpid; 65613b856acSHemant Agrawal int i, ret; 6573e5a335dSHemant Agrawal 6583e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6593e5a335dSHemant Agrawal 660a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p", 6613e5a335dSHemant Agrawal dev, rx_queue_id, mb_pool, rx_conf); 6623e5a335dSHemant Agrawal 663*988a7c38SHemant Agrawal /* Rx deferred start is not supported */ 664*988a7c38SHemant Agrawal if (rx_conf->rx_deferred_start) { 665*988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Rx deferred start not supported", 666*988a7c38SHemant Agrawal (void *)dev); 667*988a7c38SHemant Agrawal return -EINVAL; 668*988a7c38SHemant Agrawal } 669*988a7c38SHemant Agrawal 670bee61d86SHemant Agrawal if (!priv->bp_list || priv->bp_list->mp != mb_pool) { 671bee61d86SHemant Agrawal bpid = mempool_to_bpid(mb_pool); 672bee61d86SHemant Agrawal ret = dpaa2_attach_bp_list(priv, 673bee61d86SHemant Agrawal rte_dpaa2_bpid_info[bpid].bp_list); 674bee61d86SHemant Agrawal if (ret) 675bee61d86SHemant Agrawal return ret; 676bee61d86SHemant Agrawal } 6773e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 6783e5a335dSHemant Agrawal dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */ 679109df460SShreyansh Jain dpaa2_q->bp_array = rte_dpaa2_bpid_info; 6803e5a335dSHemant Agrawal 681599017a2SHemant Agrawal /*Get the flow id from given VQ id*/ 68213b856acSHemant Agrawal flow_id = dpaa2_q->flow_id; 6833e5a335dSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 6843e5a335dSHemant Agrawal 6853e5a335dSHemant Agrawal options = options | DPNI_QUEUE_OPT_USER_CTX; 6865ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_q); 6873e5a335dSHemant Agrawal 68813b856acSHemant Agrawal /* check if a private cgr available. */ 68913b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 69013b856acSHemant Agrawal if (!priv->cgid_in_use[i]) { 69113b856acSHemant Agrawal priv->cgid_in_use[i] = 1; 69213b856acSHemant Agrawal break; 69313b856acSHemant Agrawal } 69413b856acSHemant Agrawal } 69513b856acSHemant Agrawal 69613b856acSHemant Agrawal if (i < priv->max_cgs) { 69713b856acSHemant Agrawal options |= DPNI_QUEUE_OPT_SET_CGID; 69813b856acSHemant Agrawal cfg.cgid = i; 69913b856acSHemant Agrawal dpaa2_q->cgid = cfg.cgid; 70013b856acSHemant Agrawal } else { 70113b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 70213b856acSHemant Agrawal } 70313b856acSHemant Agrawal 70437529eceSHemant Agrawal /*if ls2088 or rev2 device, enable the stashing */ 70530db823eSHemant Agrawal 706e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) { 70737529eceSHemant Agrawal options |= DPNI_QUEUE_OPT_FLC; 70837529eceSHemant Agrawal cfg.flc.stash_control = true; 70937529eceSHemant Agrawal cfg.flc.value &= 0xFFFFFFFFFFFFFFC0; 71037529eceSHemant Agrawal /* 00 00 00 - last 6 bit represent annotation, context stashing, 711e0ded73bSHemant Agrawal * data stashing setting 01 01 00 (0x14) 712e0ded73bSHemant Agrawal * (in following order ->DS AS CS) 713e0ded73bSHemant Agrawal * to enable 1 line data, 1 line annotation. 714e0ded73bSHemant Agrawal * For LX2, this setting should be 01 00 00 (0x10) 71537529eceSHemant Agrawal */ 716e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A) 717e0ded73bSHemant Agrawal cfg.flc.value |= 0x10; 718e0ded73bSHemant Agrawal else 71937529eceSHemant Agrawal cfg.flc.value |= 0x14; 72037529eceSHemant Agrawal } 7213e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX, 7223e5a335dSHemant Agrawal dpaa2_q->tc_index, flow_id, options, &cfg); 7233e5a335dSHemant Agrawal if (ret) { 724a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret); 7253e5a335dSHemant Agrawal return -1; 7263e5a335dSHemant Agrawal } 7273e5a335dSHemant Agrawal 72823d6a87eSHemant Agrawal if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) { 72923d6a87eSHemant Agrawal struct dpni_taildrop taildrop; 73023d6a87eSHemant Agrawal 73123d6a87eSHemant Agrawal taildrop.enable = 1; 73213b856acSHemant Agrawal 73313b856acSHemant Agrawal /* Private CGR will use tail drop length as nb_rx_desc. 73413b856acSHemant Agrawal * for rest cases we can use standard byte based tail drop. 73513b856acSHemant Agrawal * There is no HW restriction, but number of CGRs are limited, 73613b856acSHemant Agrawal * hence this restriction is placed. 73713b856acSHemant Agrawal */ 73813b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 73923d6a87eSHemant Agrawal /*enabling per rx queue congestion control */ 74013b856acSHemant Agrawal taildrop.threshold = nb_rx_desc; 74113b856acSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_FRAMES; 74213b856acSHemant Agrawal taildrop.oal = 0; 74313b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling CG Tail Drop on queue = %d", 74413b856acSHemant Agrawal rx_queue_id); 74513b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 74613b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, 74713b856acSHemant Agrawal DPNI_QUEUE_RX, 74813b856acSHemant Agrawal dpaa2_q->tc_index, 7497a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 75013b856acSHemant Agrawal } else { 75113b856acSHemant Agrawal /*enabling per rx queue congestion control */ 75213b856acSHemant Agrawal taildrop.threshold = CONG_THRESHOLD_RX_BYTES_Q; 75323d6a87eSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_BYTES; 754d47f0292SHemant Agrawal taildrop.oal = CONG_RX_OAL; 75513b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling Byte based Drop on queue= %d", 75623d6a87eSHemant Agrawal rx_queue_id); 75723d6a87eSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 75823d6a87eSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 75913b856acSHemant Agrawal dpaa2_q->tc_index, flow_id, 76013b856acSHemant Agrawal &taildrop); 76113b856acSHemant Agrawal } 76213b856acSHemant Agrawal if (ret) { 76313b856acSHemant Agrawal DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 76413b856acSHemant Agrawal ret); 76513b856acSHemant Agrawal return -1; 76613b856acSHemant Agrawal } 76713b856acSHemant Agrawal } else { /* Disable tail Drop */ 76813b856acSHemant Agrawal struct dpni_taildrop taildrop = {0}; 76913b856acSHemant Agrawal DPAA2_PMD_INFO("Tail drop is disabled on queue"); 77013b856acSHemant Agrawal 77113b856acSHemant Agrawal taildrop.enable = 0; 77213b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 77313b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 77413b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, DPNI_QUEUE_RX, 77513b856acSHemant Agrawal dpaa2_q->tc_index, 7767a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 77713b856acSHemant Agrawal } else { 77813b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 77913b856acSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 78023d6a87eSHemant Agrawal dpaa2_q->tc_index, flow_id, &taildrop); 78113b856acSHemant Agrawal } 78223d6a87eSHemant Agrawal if (ret) { 783a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 784a10a988aSShreyansh Jain ret); 78523d6a87eSHemant Agrawal return -1; 78623d6a87eSHemant Agrawal } 78723d6a87eSHemant Agrawal } 78823d6a87eSHemant Agrawal 7893e5a335dSHemant Agrawal dev->data->rx_queues[rx_queue_id] = dpaa2_q; 7903e5a335dSHemant Agrawal return 0; 7913e5a335dSHemant Agrawal } 7923e5a335dSHemant Agrawal 7933e5a335dSHemant Agrawal static int 7943e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev, 7953e5a335dSHemant Agrawal uint16_t tx_queue_id, 7963e5a335dSHemant Agrawal uint16_t nb_tx_desc __rte_unused, 7973e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 798*988a7c38SHemant Agrawal const struct rte_eth_txconf *tx_conf) 7993e5a335dSHemant Agrawal { 8003e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 8013e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *) 8023e5a335dSHemant Agrawal priv->tx_vq[tx_queue_id]; 8039ceacab7SPriyanka Jain struct dpaa2_queue *dpaa2_tx_conf_q = (struct dpaa2_queue *) 8049ceacab7SPriyanka Jain priv->tx_conf_vq[tx_queue_id]; 80581c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 8063e5a335dSHemant Agrawal struct dpni_queue tx_conf_cfg; 8073e5a335dSHemant Agrawal struct dpni_queue tx_flow_cfg; 8083e5a335dSHemant Agrawal uint8_t options = 0, flow_id; 809e26bf82eSSachin Saxena struct dpni_queue_id qid; 8103e5a335dSHemant Agrawal uint32_t tc_id; 8113e5a335dSHemant Agrawal int ret; 8123e5a335dSHemant Agrawal 8133e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 8143e5a335dSHemant Agrawal 815*988a7c38SHemant Agrawal /* Tx deferred start is not supported */ 816*988a7c38SHemant Agrawal if (tx_conf->tx_deferred_start) { 817*988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Tx deferred start not supported", 818*988a7c38SHemant Agrawal (void *)dev); 819*988a7c38SHemant Agrawal return -EINVAL; 820*988a7c38SHemant Agrawal } 821*988a7c38SHemant Agrawal 8223e5a335dSHemant Agrawal /* Return if queue already configured */ 823f9989673SAkhil Goyal if (dpaa2_q->flow_id != 0xffff) { 824f9989673SAkhil Goyal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 8253e5a335dSHemant Agrawal return 0; 826f9989673SAkhil Goyal } 8273e5a335dSHemant Agrawal 8283e5a335dSHemant Agrawal memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue)); 8293e5a335dSHemant Agrawal memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue)); 8303e5a335dSHemant Agrawal 831ef18dafeSHemant Agrawal tc_id = tx_queue_id; 832ef18dafeSHemant Agrawal flow_id = 0; 8333e5a335dSHemant Agrawal 8343e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX, 8353e5a335dSHemant Agrawal tc_id, flow_id, options, &tx_flow_cfg); 8363e5a335dSHemant Agrawal if (ret) { 837a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the tx flow: " 838a10a988aSShreyansh Jain "tc_id=%d, flow=%d err=%d", 839a10a988aSShreyansh Jain tc_id, flow_id, ret); 8403e5a335dSHemant Agrawal return -1; 8413e5a335dSHemant Agrawal } 8423e5a335dSHemant Agrawal 8433e5a335dSHemant Agrawal dpaa2_q->flow_id = flow_id; 8443e5a335dSHemant Agrawal 8453e5a335dSHemant Agrawal if (tx_queue_id == 0) { 8463e5a335dSHemant Agrawal /*Set tx-conf and error configuration*/ 8479ceacab7SPriyanka Jain if (priv->tx_conf_en) 8489ceacab7SPriyanka Jain ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8499ceacab7SPriyanka Jain priv->token, 8509ceacab7SPriyanka Jain DPNI_CONF_AFFINE); 8519ceacab7SPriyanka Jain else 8523e5a335dSHemant Agrawal ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8533e5a335dSHemant Agrawal priv->token, 8543e5a335dSHemant Agrawal DPNI_CONF_DISABLE); 8553e5a335dSHemant Agrawal if (ret) { 856a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in set tx conf mode settings: " 857a10a988aSShreyansh Jain "err=%d", ret); 8583e5a335dSHemant Agrawal return -1; 8593e5a335dSHemant Agrawal } 8603e5a335dSHemant Agrawal } 8613e5a335dSHemant Agrawal dpaa2_q->tc_index = tc_id; 8623e5a335dSHemant Agrawal 863e26bf82eSSachin Saxena ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 864e26bf82eSSachin Saxena DPNI_QUEUE_TX, dpaa2_q->tc_index, 865e26bf82eSSachin Saxena dpaa2_q->flow_id, &tx_flow_cfg, &qid); 866e26bf82eSSachin Saxena if (ret) { 867e26bf82eSSachin Saxena DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 868e26bf82eSSachin Saxena return -1; 869e26bf82eSSachin Saxena } 870e26bf82eSSachin Saxena dpaa2_q->fqid = qid.fqid; 871e26bf82eSSachin Saxena 872a0840963SHemant Agrawal if (!(priv->flags & DPAA2_TX_CGR_OFF)) { 87313b856acSHemant Agrawal struct dpni_congestion_notification_cfg cong_notif_cfg = {0}; 8747ae777d0SHemant Agrawal 87529dfa62fSHemant Agrawal cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES; 8767ae777d0SHemant Agrawal cong_notif_cfg.threshold_entry = CONG_ENTER_TX_THRESHOLD; 8777ae777d0SHemant Agrawal /* Notify that the queue is not congested when the data in 8787ae777d0SHemant Agrawal * the queue is below this thershold. 8797ae777d0SHemant Agrawal */ 8807ae777d0SHemant Agrawal cong_notif_cfg.threshold_exit = CONG_EXIT_TX_THRESHOLD; 8817ae777d0SHemant Agrawal cong_notif_cfg.message_ctx = 0; 882543dbfecSNipun Gupta cong_notif_cfg.message_iova = 883543dbfecSNipun Gupta (size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn); 8847ae777d0SHemant Agrawal cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE; 8857ae777d0SHemant Agrawal cong_notif_cfg.notification_mode = 8867ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_ENTER | 8877ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_EXIT | 8887ae777d0SHemant Agrawal DPNI_CONG_OPT_COHERENT_WRITE; 88955984a9bSShreyansh Jain cong_notif_cfg.cg_point = DPNI_CP_QUEUE; 8907ae777d0SHemant Agrawal 8917ae777d0SHemant Agrawal ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW, 8927ae777d0SHemant Agrawal priv->token, 8937ae777d0SHemant Agrawal DPNI_QUEUE_TX, 8947ae777d0SHemant Agrawal tc_id, 8957ae777d0SHemant Agrawal &cong_notif_cfg); 8967ae777d0SHemant Agrawal if (ret) { 897a10a988aSShreyansh Jain DPAA2_PMD_ERR( 898a10a988aSShreyansh Jain "Error in setting tx congestion notification: " 899a10a988aSShreyansh Jain "err=%d", ret); 9007ae777d0SHemant Agrawal return -ret; 9017ae777d0SHemant Agrawal } 9027ae777d0SHemant Agrawal } 90316c4a3c4SNipun Gupta dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf; 9043e5a335dSHemant Agrawal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 9059ceacab7SPriyanka Jain 9069ceacab7SPriyanka Jain if (priv->tx_conf_en) { 9079ceacab7SPriyanka Jain dpaa2_q->tx_conf_queue = dpaa2_tx_conf_q; 9089ceacab7SPriyanka Jain options = options | DPNI_QUEUE_OPT_USER_CTX; 9099ceacab7SPriyanka Jain tx_conf_cfg.user_context = (size_t)(dpaa2_q); 9109ceacab7SPriyanka Jain ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 9119ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9129ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, options, &tx_conf_cfg); 9139ceacab7SPriyanka Jain if (ret) { 9149ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in setting the tx conf flow: " 9159ceacab7SPriyanka Jain "tc_index=%d, flow=%d err=%d", 9169ceacab7SPriyanka Jain dpaa2_tx_conf_q->tc_index, 9179ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, ret); 9189ceacab7SPriyanka Jain return -1; 9199ceacab7SPriyanka Jain } 9209ceacab7SPriyanka Jain 9219ceacab7SPriyanka Jain ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 9229ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9239ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, &tx_conf_cfg, &qid); 9249ceacab7SPriyanka Jain if (ret) { 9259ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 9269ceacab7SPriyanka Jain return -1; 9279ceacab7SPriyanka Jain } 9289ceacab7SPriyanka Jain dpaa2_tx_conf_q->fqid = qid.fqid; 9299ceacab7SPriyanka Jain } 9303e5a335dSHemant Agrawal return 0; 9313e5a335dSHemant Agrawal } 9323e5a335dSHemant Agrawal 9333e5a335dSHemant Agrawal static void 9343e5a335dSHemant Agrawal dpaa2_dev_rx_queue_release(void *q __rte_unused) 9353e5a335dSHemant Agrawal { 93613b856acSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)q; 93713b856acSHemant Agrawal struct dpaa2_dev_priv *priv = dpaa2_q->eth_data->dev_private; 93881c42c84SShreyansh Jain struct fsl_mc_io *dpni = 93981c42c84SShreyansh Jain (struct fsl_mc_io *)priv->eth_dev->process_private; 94013b856acSHemant Agrawal uint8_t options = 0; 94113b856acSHemant Agrawal int ret; 94213b856acSHemant Agrawal struct dpni_queue cfg; 94313b856acSHemant Agrawal 94413b856acSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 9453e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 94613b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 94713b856acSHemant Agrawal options = DPNI_QUEUE_OPT_CLEAR_CGID; 94813b856acSHemant Agrawal cfg.cgid = dpaa2_q->cgid; 94913b856acSHemant Agrawal 95013b856acSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 95113b856acSHemant Agrawal DPNI_QUEUE_RX, 95213b856acSHemant Agrawal dpaa2_q->tc_index, dpaa2_q->flow_id, 95313b856acSHemant Agrawal options, &cfg); 95413b856acSHemant Agrawal if (ret) 95513b856acSHemant Agrawal DPAA2_PMD_ERR("Unable to clear CGR from q=%u err=%d", 95613b856acSHemant Agrawal dpaa2_q->fqid, ret); 95713b856acSHemant Agrawal priv->cgid_in_use[dpaa2_q->cgid] = 0; 95813b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 95913b856acSHemant Agrawal } 9603e5a335dSHemant Agrawal } 9613e5a335dSHemant Agrawal 9623e5a335dSHemant Agrawal static void 9633e5a335dSHemant Agrawal dpaa2_dev_tx_queue_release(void *q __rte_unused) 9643e5a335dSHemant Agrawal { 9653e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 9663e5a335dSHemant Agrawal } 9673e5a335dSHemant Agrawal 968f40adb40SHemant Agrawal static uint32_t 969f40adb40SHemant Agrawal dpaa2_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 970f40adb40SHemant Agrawal { 971f40adb40SHemant Agrawal int32_t ret; 972f40adb40SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 973f40adb40SHemant Agrawal struct dpaa2_queue *dpaa2_q; 974f40adb40SHemant Agrawal struct qbman_swp *swp; 975f40adb40SHemant Agrawal struct qbman_fq_query_np_rslt state; 976f40adb40SHemant Agrawal uint32_t frame_cnt = 0; 977f40adb40SHemant Agrawal 978f40adb40SHemant Agrawal if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 979f40adb40SHemant Agrawal ret = dpaa2_affine_qbman_swp(); 980f40adb40SHemant Agrawal if (ret) { 981d527f5d9SNipun Gupta DPAA2_PMD_ERR( 982d527f5d9SNipun Gupta "Failed to allocate IO portal, tid: %d\n", 983d527f5d9SNipun Gupta rte_gettid()); 984f40adb40SHemant Agrawal return -EINVAL; 985f40adb40SHemant Agrawal } 986f40adb40SHemant Agrawal } 987f40adb40SHemant Agrawal swp = DPAA2_PER_LCORE_PORTAL; 988f40adb40SHemant Agrawal 989f40adb40SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 990f40adb40SHemant Agrawal 991f40adb40SHemant Agrawal if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) { 992f40adb40SHemant Agrawal frame_cnt = qbman_fq_state_frame_count(&state); 99346dca1d5SHemant Agrawal DPAA2_PMD_DP_DEBUG("RX frame count for q(%d) is %u", 994f40adb40SHemant Agrawal rx_queue_id, frame_cnt); 995f40adb40SHemant Agrawal } 996f40adb40SHemant Agrawal return frame_cnt; 997f40adb40SHemant Agrawal } 998f40adb40SHemant Agrawal 999a5fc38d4SHemant Agrawal static const uint32_t * 1000a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev) 1001a5fc38d4SHemant Agrawal { 1002a5fc38d4SHemant Agrawal static const uint32_t ptypes[] = { 1003a5fc38d4SHemant Agrawal /*todo -= add more types */ 1004a5fc38d4SHemant Agrawal RTE_PTYPE_L2_ETHER, 1005a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4, 1006a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4_EXT, 1007a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6, 1008a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6_EXT, 1009a5fc38d4SHemant Agrawal RTE_PTYPE_L4_TCP, 1010a5fc38d4SHemant Agrawal RTE_PTYPE_L4_UDP, 1011a5fc38d4SHemant Agrawal RTE_PTYPE_L4_SCTP, 1012a5fc38d4SHemant Agrawal RTE_PTYPE_L4_ICMP, 1013a5fc38d4SHemant Agrawal RTE_PTYPE_UNKNOWN 1014a5fc38d4SHemant Agrawal }; 1015a5fc38d4SHemant Agrawal 1016a3a997f0SHemant Agrawal if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx || 101720191ab3SNipun Gupta dev->rx_pkt_burst == dpaa2_dev_rx || 1018a3a997f0SHemant Agrawal dev->rx_pkt_burst == dpaa2_dev_loopback_rx) 1019a5fc38d4SHemant Agrawal return ptypes; 1020a5fc38d4SHemant Agrawal return NULL; 1021a5fc38d4SHemant Agrawal } 1022a5fc38d4SHemant Agrawal 1023c5acbb5eSHemant Agrawal /** 1024c5acbb5eSHemant Agrawal * Dpaa2 link Interrupt handler 1025c5acbb5eSHemant Agrawal * 1026c5acbb5eSHemant Agrawal * @param param 1027c5acbb5eSHemant Agrawal * The address of parameter (struct rte_eth_dev *) regsitered before. 1028c5acbb5eSHemant Agrawal * 1029c5acbb5eSHemant Agrawal * @return 1030c5acbb5eSHemant Agrawal * void 1031c5acbb5eSHemant Agrawal */ 1032c5acbb5eSHemant Agrawal static void 1033c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param) 1034c5acbb5eSHemant Agrawal { 1035c5acbb5eSHemant Agrawal struct rte_eth_dev *dev = param; 1036c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 103781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1038c5acbb5eSHemant Agrawal int ret; 1039c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1040c5acbb5eSHemant Agrawal unsigned int status = 0, clear = 0; 1041c5acbb5eSHemant Agrawal 1042c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1043c5acbb5eSHemant Agrawal 1044c5acbb5eSHemant Agrawal if (dpni == NULL) { 1045a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1046c5acbb5eSHemant Agrawal return; 1047c5acbb5eSHemant Agrawal } 1048c5acbb5eSHemant Agrawal 1049c5acbb5eSHemant Agrawal ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token, 1050c5acbb5eSHemant Agrawal irq_index, &status); 1051c5acbb5eSHemant Agrawal if (unlikely(ret)) { 1052a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't get irq status (err %d)", ret); 1053c5acbb5eSHemant Agrawal clear = 0xffffffff; 1054c5acbb5eSHemant Agrawal goto out; 1055c5acbb5eSHemant Agrawal } 1056c5acbb5eSHemant Agrawal 1057c5acbb5eSHemant Agrawal if (status & DPNI_IRQ_EVENT_LINK_CHANGED) { 1058c5acbb5eSHemant Agrawal clear = DPNI_IRQ_EVENT_LINK_CHANGED; 1059c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 1060c5acbb5eSHemant Agrawal /* calling all the apps registered for link status event */ 1061c5acbb5eSHemant Agrawal _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, 1062cebe3d7bSThomas Monjalon NULL); 1063c5acbb5eSHemant Agrawal } 1064c5acbb5eSHemant Agrawal out: 1065c5acbb5eSHemant Agrawal ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token, 1066c5acbb5eSHemant Agrawal irq_index, clear); 1067c5acbb5eSHemant Agrawal if (unlikely(ret)) 1068a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret); 1069c5acbb5eSHemant Agrawal } 1070c5acbb5eSHemant Agrawal 1071c5acbb5eSHemant Agrawal static int 1072c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable) 1073c5acbb5eSHemant Agrawal { 1074c5acbb5eSHemant Agrawal int err = 0; 1075c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 107681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1077c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1078c5acbb5eSHemant Agrawal unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED; 1079c5acbb5eSHemant Agrawal 1080c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1081c5acbb5eSHemant Agrawal 1082c5acbb5eSHemant Agrawal err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token, 1083c5acbb5eSHemant Agrawal irq_index, mask); 1084c5acbb5eSHemant Agrawal if (err < 0) { 1085a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err, 1086c5acbb5eSHemant Agrawal strerror(-err)); 1087c5acbb5eSHemant Agrawal return err; 1088c5acbb5eSHemant Agrawal } 1089c5acbb5eSHemant Agrawal 1090c5acbb5eSHemant Agrawal err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token, 1091c5acbb5eSHemant Agrawal irq_index, enable); 1092c5acbb5eSHemant Agrawal if (err < 0) 1093a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err, 1094c5acbb5eSHemant Agrawal strerror(-err)); 1095c5acbb5eSHemant Agrawal 1096c5acbb5eSHemant Agrawal return err; 1097c5acbb5eSHemant Agrawal } 1098c5acbb5eSHemant Agrawal 10993e5a335dSHemant Agrawal static int 11003e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev) 11013e5a335dSHemant Agrawal { 1102c5acbb5eSHemant Agrawal struct rte_device *rdev = dev->device; 1103c5acbb5eSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 11043e5a335dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 11053e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = data->dev_private; 110681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 11073e5a335dSHemant Agrawal struct dpni_queue cfg; 1108ef18dafeSHemant Agrawal struct dpni_error_cfg err_cfg; 11093e5a335dSHemant Agrawal uint16_t qdid; 11103e5a335dSHemant Agrawal struct dpni_queue_id qid; 11113e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 11123e5a335dSHemant Agrawal int ret, i; 1113c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle; 1114c5acbb5eSHemant Agrawal 1115c5acbb5eSHemant Agrawal dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device); 1116c5acbb5eSHemant Agrawal intr_handle = &dpaa2_dev->intr_handle; 11173e5a335dSHemant Agrawal 11183e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 11193e5a335dSHemant Agrawal 11203e5a335dSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 11213e5a335dSHemant Agrawal if (ret) { 1122a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d", 1123a10a988aSShreyansh Jain priv->hw_id, ret); 11243e5a335dSHemant Agrawal return ret; 11253e5a335dSHemant Agrawal } 11263e5a335dSHemant Agrawal 1127aa8c595aSHemant Agrawal /* Power up the phy. Needed to make the link go UP */ 1128a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(dev); 1129a1f3a12cSHemant Agrawal 11303e5a335dSHemant Agrawal ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token, 11313e5a335dSHemant Agrawal DPNI_QUEUE_TX, &qdid); 11323e5a335dSHemant Agrawal if (ret) { 1133a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret); 11343e5a335dSHemant Agrawal return ret; 11353e5a335dSHemant Agrawal } 11363e5a335dSHemant Agrawal priv->qdid = qdid; 11373e5a335dSHemant Agrawal 11383e5a335dSHemant Agrawal for (i = 0; i < data->nb_rx_queues; i++) { 11393e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i]; 11403e5a335dSHemant Agrawal ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11413e5a335dSHemant Agrawal DPNI_QUEUE_RX, dpaa2_q->tc_index, 11423e5a335dSHemant Agrawal dpaa2_q->flow_id, &cfg, &qid); 11433e5a335dSHemant Agrawal if (ret) { 1144a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting flow information: " 1145a10a988aSShreyansh Jain "err=%d", ret); 11463e5a335dSHemant Agrawal return ret; 11473e5a335dSHemant Agrawal } 11483e5a335dSHemant Agrawal dpaa2_q->fqid = qid.fqid; 11493e5a335dSHemant Agrawal } 11503e5a335dSHemant Agrawal 1151ef18dafeSHemant Agrawal /*checksum errors, send them to normal path and set it in annotation */ 1152ef18dafeSHemant Agrawal err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE; 115334356a5dSShreyansh Jain err_cfg.errors |= DPNI_ERROR_PHE; 1154ef18dafeSHemant Agrawal 1155ef18dafeSHemant Agrawal err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE; 1156ef18dafeSHemant Agrawal err_cfg.set_frame_annotation = true; 1157ef18dafeSHemant Agrawal 1158ef18dafeSHemant Agrawal ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW, 1159ef18dafeSHemant Agrawal priv->token, &err_cfg); 1160ef18dafeSHemant Agrawal if (ret) { 1161a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d", 1162a10a988aSShreyansh Jain ret); 1163ef18dafeSHemant Agrawal return ret; 1164ef18dafeSHemant Agrawal } 1165ef18dafeSHemant Agrawal 1166c5acbb5eSHemant Agrawal /* if the interrupts were configured on this devices*/ 1167c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1168c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1169c5acbb5eSHemant Agrawal /* Registering LSC interrupt handler */ 1170c5acbb5eSHemant Agrawal rte_intr_callback_register(intr_handle, 1171c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1172c5acbb5eSHemant Agrawal (void *)dev); 1173c5acbb5eSHemant Agrawal 1174c5acbb5eSHemant Agrawal /* enable vfio intr/eventfd mapping 1175c5acbb5eSHemant Agrawal * Interrupt index 0 is required, so we can not use 1176c5acbb5eSHemant Agrawal * rte_intr_enable. 1177c5acbb5eSHemant Agrawal */ 1178c5acbb5eSHemant Agrawal rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX); 1179c5acbb5eSHemant Agrawal 1180c5acbb5eSHemant Agrawal /* enable dpni_irqs */ 1181c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 1); 1182c5acbb5eSHemant Agrawal } 1183c5acbb5eSHemant Agrawal 118416c4a3c4SNipun Gupta /* Change the tx burst function if ordered queues are used */ 118516c4a3c4SNipun Gupta if (priv->en_ordered) 118616c4a3c4SNipun Gupta dev->tx_pkt_burst = dpaa2_dev_tx_ordered; 118716c4a3c4SNipun Gupta 11883e5a335dSHemant Agrawal return 0; 11893e5a335dSHemant Agrawal } 11903e5a335dSHemant Agrawal 11913e5a335dSHemant Agrawal /** 11923e5a335dSHemant Agrawal * This routine disables all traffic on the adapter by issuing a 11933e5a335dSHemant Agrawal * global reset on the MAC. 11943e5a335dSHemant Agrawal */ 11953e5a335dSHemant Agrawal static void 11963e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev) 11973e5a335dSHemant Agrawal { 11983e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 119981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 12003e5a335dSHemant Agrawal int ret; 1201c56c86ffSHemant Agrawal struct rte_eth_link link; 1202c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle = dev->intr_handle; 12033e5a335dSHemant Agrawal 12043e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 12053e5a335dSHemant Agrawal 1206c5acbb5eSHemant Agrawal /* reset interrupt callback */ 1207c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1208c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1209c5acbb5eSHemant Agrawal /*disable dpni irqs */ 1210c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 0); 1211c5acbb5eSHemant Agrawal 1212c5acbb5eSHemant Agrawal /* disable vfio intr before callback unregister */ 1213c5acbb5eSHemant Agrawal rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX); 1214c5acbb5eSHemant Agrawal 1215c5acbb5eSHemant Agrawal /* Unregistering LSC interrupt handler */ 1216c5acbb5eSHemant Agrawal rte_intr_callback_unregister(intr_handle, 1217c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1218c5acbb5eSHemant Agrawal (void *)dev); 1219c5acbb5eSHemant Agrawal } 1220c5acbb5eSHemant Agrawal 1221a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(dev); 1222a1f3a12cSHemant Agrawal 12233e5a335dSHemant Agrawal ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token); 12243e5a335dSHemant Agrawal if (ret) { 1225a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev", 12263e5a335dSHemant Agrawal ret, priv->hw_id); 12273e5a335dSHemant Agrawal return; 12283e5a335dSHemant Agrawal } 1229c56c86ffSHemant Agrawal 1230c56c86ffSHemant Agrawal /* clear the recorded link status */ 1231c56c86ffSHemant Agrawal memset(&link, 0, sizeof(link)); 12327e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 12333e5a335dSHemant Agrawal } 12343e5a335dSHemant Agrawal 12353e5a335dSHemant Agrawal static void 12363e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev) 12373e5a335dSHemant Agrawal { 12383e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 123981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 12405d9a1e4dSHemant Agrawal int ret; 1241a1f3a12cSHemant Agrawal struct rte_eth_link link; 12423e5a335dSHemant Agrawal 12433e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 12443e5a335dSHemant Agrawal 12456a556bd6SHemant Agrawal dpaa2_flow_clean(dev); 12466a556bd6SHemant Agrawal 12473e5a335dSHemant Agrawal /* Clean the device first */ 12483e5a335dSHemant Agrawal ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token); 12493e5a335dSHemant Agrawal if (ret) { 1250a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret); 12513e5a335dSHemant Agrawal return; 12523e5a335dSHemant Agrawal } 1253a1f3a12cSHemant Agrawal 1254a1f3a12cSHemant Agrawal memset(&link, 0, sizeof(link)); 12557e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 12563e5a335dSHemant Agrawal } 12573e5a335dSHemant Agrawal 12589039c812SAndrew Rybchenko static int 1259c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable( 1260c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1261c0e5c69aSHemant Agrawal { 1262c0e5c69aSHemant Agrawal int ret; 1263c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 126481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1265c0e5c69aSHemant Agrawal 1266c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1267c0e5c69aSHemant Agrawal 1268c0e5c69aSHemant Agrawal if (dpni == NULL) { 1269a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 12709039c812SAndrew Rybchenko return -ENODEV; 1271c0e5c69aSHemant Agrawal } 1272c0e5c69aSHemant Agrawal 1273c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 1274c0e5c69aSHemant Agrawal if (ret < 0) 1275a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret); 12765d5aeeedSHemant Agrawal 12775d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 12785d5aeeedSHemant Agrawal if (ret < 0) 1279a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret); 12809039c812SAndrew Rybchenko 12819039c812SAndrew Rybchenko return ret; 1282c0e5c69aSHemant Agrawal } 1283c0e5c69aSHemant Agrawal 12849039c812SAndrew Rybchenko static int 1285c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable( 1286c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1287c0e5c69aSHemant Agrawal { 1288c0e5c69aSHemant Agrawal int ret; 1289c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 129081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1291c0e5c69aSHemant Agrawal 1292c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1293c0e5c69aSHemant Agrawal 1294c0e5c69aSHemant Agrawal if (dpni == NULL) { 1295a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 12969039c812SAndrew Rybchenko return -ENODEV; 1297c0e5c69aSHemant Agrawal } 1298c0e5c69aSHemant Agrawal 1299c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 1300c0e5c69aSHemant Agrawal if (ret < 0) 1301a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret); 13025d5aeeedSHemant Agrawal 13035d5aeeedSHemant Agrawal if (dev->data->all_multicast == 0) { 13045d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, 13055d5aeeedSHemant Agrawal priv->token, false); 13065d5aeeedSHemant Agrawal if (ret < 0) 1307a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable M promisc mode %d", 13085d5aeeedSHemant Agrawal ret); 13095d5aeeedSHemant Agrawal } 13109039c812SAndrew Rybchenko 13119039c812SAndrew Rybchenko return ret; 13125d5aeeedSHemant Agrawal } 13135d5aeeedSHemant Agrawal 1314ca041cd4SIvan Ilchenko static int 13155d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable( 13165d5aeeedSHemant Agrawal struct rte_eth_dev *dev) 13175d5aeeedSHemant Agrawal { 13185d5aeeedSHemant Agrawal int ret; 13195d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 132081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 13215d5aeeedSHemant Agrawal 13225d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 13235d5aeeedSHemant Agrawal 13245d5aeeedSHemant Agrawal if (dpni == NULL) { 1325a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1326ca041cd4SIvan Ilchenko return -ENODEV; 13275d5aeeedSHemant Agrawal } 13285d5aeeedSHemant Agrawal 13295d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 13305d5aeeedSHemant Agrawal if (ret < 0) 1331a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret); 1332ca041cd4SIvan Ilchenko 1333ca041cd4SIvan Ilchenko return ret; 13345d5aeeedSHemant Agrawal } 13355d5aeeedSHemant Agrawal 1336ca041cd4SIvan Ilchenko static int 13375d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev) 13385d5aeeedSHemant Agrawal { 13395d5aeeedSHemant Agrawal int ret; 13405d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 134181c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 13425d5aeeedSHemant Agrawal 13435d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 13445d5aeeedSHemant Agrawal 13455d5aeeedSHemant Agrawal if (dpni == NULL) { 1346a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1347ca041cd4SIvan Ilchenko return -ENODEV; 13485d5aeeedSHemant Agrawal } 13495d5aeeedSHemant Agrawal 13505d5aeeedSHemant Agrawal /* must remain on for all promiscuous */ 13515d5aeeedSHemant Agrawal if (dev->data->promiscuous == 1) 1352ca041cd4SIvan Ilchenko return 0; 13535d5aeeedSHemant Agrawal 13545d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 13555d5aeeedSHemant Agrawal if (ret < 0) 1356a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret); 1357ca041cd4SIvan Ilchenko 1358ca041cd4SIvan Ilchenko return ret; 1359c0e5c69aSHemant Agrawal } 1360e31d4d21SHemant Agrawal 1361e31d4d21SHemant Agrawal static int 1362e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1363e31d4d21SHemant Agrawal { 1364e31d4d21SHemant Agrawal int ret; 1365e31d4d21SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 136681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 136735b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 136844ea7355SAshish Jain + VLAN_TAG_SIZE; 1369e31d4d21SHemant Agrawal 1370e31d4d21SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1371e31d4d21SHemant Agrawal 1372e31d4d21SHemant Agrawal if (dpni == NULL) { 1373a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1374e31d4d21SHemant Agrawal return -EINVAL; 1375e31d4d21SHemant Agrawal } 1376e31d4d21SHemant Agrawal 1377e31d4d21SHemant Agrawal /* check that mtu is within the allowed range */ 137835b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA2_MAX_RX_PKT_LEN) 1379e31d4d21SHemant Agrawal return -EINVAL; 1380e31d4d21SHemant Agrawal 138135b2d13fSOlivier Matz if (frame_size > RTE_ETHER_MAX_LEN) 13820d20cda8SSachin Saxena dev->data->dev_conf.rxmode.offloads |= 13830ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 1384e1640849SHemant Agrawal else 13850ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 13860ebce612SSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 1387e1640849SHemant Agrawal 138844ea7355SAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 138944ea7355SAshish Jain 1390e31d4d21SHemant Agrawal /* Set the Max Rx frame length as 'mtu' + 1391e31d4d21SHemant Agrawal * Maximum Ethernet header length 1392e31d4d21SHemant Agrawal */ 1393e31d4d21SHemant Agrawal ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 13946f8be0fbSHemant Agrawal frame_size - RTE_ETHER_CRC_LEN); 1395e31d4d21SHemant Agrawal if (ret) { 1396a10a988aSShreyansh Jain DPAA2_PMD_ERR("Setting the max frame length failed"); 1397e31d4d21SHemant Agrawal return -1; 1398e31d4d21SHemant Agrawal } 1399a10a988aSShreyansh Jain DPAA2_PMD_INFO("MTU configured for the device: %d", mtu); 1400e31d4d21SHemant Agrawal return 0; 1401e31d4d21SHemant Agrawal } 1402e31d4d21SHemant Agrawal 1403b4d97b7dSHemant Agrawal static int 1404b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev, 14056d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1406b4d97b7dSHemant Agrawal __rte_unused uint32_t index, 1407b4d97b7dSHemant Agrawal __rte_unused uint32_t pool) 1408b4d97b7dSHemant Agrawal { 1409b4d97b7dSHemant Agrawal int ret; 1410b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 141181c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1412b4d97b7dSHemant Agrawal 1413b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1414b4d97b7dSHemant Agrawal 1415b4d97b7dSHemant Agrawal if (dpni == NULL) { 1416a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1417b4d97b7dSHemant Agrawal return -1; 1418b4d97b7dSHemant Agrawal } 1419b4d97b7dSHemant Agrawal 142096f7bfe8SSachin Saxena ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, priv->token, 142196f7bfe8SSachin Saxena addr->addr_bytes, 0, 0, 0); 1422b4d97b7dSHemant Agrawal if (ret) 1423a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1424a10a988aSShreyansh Jain "error: Adding the MAC ADDR failed: err = %d", ret); 1425b4d97b7dSHemant Agrawal return 0; 1426b4d97b7dSHemant Agrawal } 1427b4d97b7dSHemant Agrawal 1428b4d97b7dSHemant Agrawal static void 1429b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev, 1430b4d97b7dSHemant Agrawal uint32_t index) 1431b4d97b7dSHemant Agrawal { 1432b4d97b7dSHemant Agrawal int ret; 1433b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 143481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1435b4d97b7dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 14366d13ea8eSOlivier Matz struct rte_ether_addr *macaddr; 1437b4d97b7dSHemant Agrawal 1438b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1439b4d97b7dSHemant Agrawal 1440b4d97b7dSHemant Agrawal macaddr = &data->mac_addrs[index]; 1441b4d97b7dSHemant Agrawal 1442b4d97b7dSHemant Agrawal if (dpni == NULL) { 1443a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1444b4d97b7dSHemant Agrawal return; 1445b4d97b7dSHemant Agrawal } 1446b4d97b7dSHemant Agrawal 1447b4d97b7dSHemant Agrawal ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW, 1448b4d97b7dSHemant Agrawal priv->token, macaddr->addr_bytes); 1449b4d97b7dSHemant Agrawal if (ret) 1450a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1451a10a988aSShreyansh Jain "error: Removing the MAC ADDR failed: err = %d", ret); 1452b4d97b7dSHemant Agrawal } 1453b4d97b7dSHemant Agrawal 1454caccf8b3SOlivier Matz static int 1455b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev, 14566d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1457b4d97b7dSHemant Agrawal { 1458b4d97b7dSHemant Agrawal int ret; 1459b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 146081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1461b4d97b7dSHemant Agrawal 1462b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1463b4d97b7dSHemant Agrawal 1464b4d97b7dSHemant Agrawal if (dpni == NULL) { 1465a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1466caccf8b3SOlivier Matz return -EINVAL; 1467b4d97b7dSHemant Agrawal } 1468b4d97b7dSHemant Agrawal 1469b4d97b7dSHemant Agrawal ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW, 1470b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1471b4d97b7dSHemant Agrawal 1472b4d97b7dSHemant Agrawal if (ret) 1473a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1474a10a988aSShreyansh Jain "error: Setting the MAC ADDR failed %d", ret); 1475caccf8b3SOlivier Matz 1476caccf8b3SOlivier Matz return ret; 1477b4d97b7dSHemant Agrawal } 1478a10a988aSShreyansh Jain 1479b0aa5459SHemant Agrawal static 1480d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev, 1481b0aa5459SHemant Agrawal struct rte_eth_stats *stats) 1482b0aa5459SHemant Agrawal { 1483b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 148481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1485b0aa5459SHemant Agrawal int32_t retcode; 1486b0aa5459SHemant Agrawal uint8_t page0 = 0, page1 = 1, page2 = 2; 1487b0aa5459SHemant Agrawal union dpni_statistics value; 1488e43f2521SShreyansh Jain int i; 1489e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq; 1490b0aa5459SHemant Agrawal 1491b0aa5459SHemant Agrawal memset(&value, 0, sizeof(union dpni_statistics)); 1492b0aa5459SHemant Agrawal 1493b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1494b0aa5459SHemant Agrawal 1495b0aa5459SHemant Agrawal if (!dpni) { 1496a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1497d5b0924bSMatan Azrad return -EINVAL; 1498b0aa5459SHemant Agrawal } 1499b0aa5459SHemant Agrawal 1500b0aa5459SHemant Agrawal if (!stats) { 1501a10a988aSShreyansh Jain DPAA2_PMD_ERR("stats is NULL"); 1502d5b0924bSMatan Azrad return -EINVAL; 1503b0aa5459SHemant Agrawal } 1504b0aa5459SHemant Agrawal 1505b0aa5459SHemant Agrawal /*Get Counters from page_0*/ 1506b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 150716bbc98aSShreyansh Jain page0, 0, &value); 1508b0aa5459SHemant Agrawal if (retcode) 1509b0aa5459SHemant Agrawal goto err; 1510b0aa5459SHemant Agrawal 1511b0aa5459SHemant Agrawal stats->ipackets = value.page_0.ingress_all_frames; 1512b0aa5459SHemant Agrawal stats->ibytes = value.page_0.ingress_all_bytes; 1513b0aa5459SHemant Agrawal 1514b0aa5459SHemant Agrawal /*Get Counters from page_1*/ 1515b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 151616bbc98aSShreyansh Jain page1, 0, &value); 1517b0aa5459SHemant Agrawal if (retcode) 1518b0aa5459SHemant Agrawal goto err; 1519b0aa5459SHemant Agrawal 1520b0aa5459SHemant Agrawal stats->opackets = value.page_1.egress_all_frames; 1521b0aa5459SHemant Agrawal stats->obytes = value.page_1.egress_all_bytes; 1522b0aa5459SHemant Agrawal 1523b0aa5459SHemant Agrawal /*Get Counters from page_2*/ 1524b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 152516bbc98aSShreyansh Jain page2, 0, &value); 1526b0aa5459SHemant Agrawal if (retcode) 1527b0aa5459SHemant Agrawal goto err; 1528b0aa5459SHemant Agrawal 1529b4d97b7dSHemant Agrawal /* Ingress drop frame count due to configured rules */ 1530b4d97b7dSHemant Agrawal stats->ierrors = value.page_2.ingress_filtered_frames; 1531b4d97b7dSHemant Agrawal /* Ingress drop frame count due to error */ 1532b4d97b7dSHemant Agrawal stats->ierrors += value.page_2.ingress_discarded_frames; 1533b4d97b7dSHemant Agrawal 1534b0aa5459SHemant Agrawal stats->oerrors = value.page_2.egress_discarded_frames; 1535b0aa5459SHemant Agrawal stats->imissed = value.page_2.ingress_nobuffer_discards; 1536b0aa5459SHemant Agrawal 1537e43f2521SShreyansh Jain /* Fill in per queue stats */ 1538e43f2521SShreyansh Jain for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) && 1539e43f2521SShreyansh Jain (i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) { 1540e43f2521SShreyansh Jain dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i]; 1541e43f2521SShreyansh Jain dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i]; 1542e43f2521SShreyansh Jain if (dpaa2_rxq) 1543e43f2521SShreyansh Jain stats->q_ipackets[i] = dpaa2_rxq->rx_pkts; 1544e43f2521SShreyansh Jain if (dpaa2_txq) 1545e43f2521SShreyansh Jain stats->q_opackets[i] = dpaa2_txq->tx_pkts; 1546e43f2521SShreyansh Jain 1547e43f2521SShreyansh Jain /* Byte counting is not implemented */ 1548e43f2521SShreyansh Jain stats->q_ibytes[i] = 0; 1549e43f2521SShreyansh Jain stats->q_obytes[i] = 0; 1550e43f2521SShreyansh Jain } 1551e43f2521SShreyansh Jain 1552d5b0924bSMatan Azrad return 0; 1553b0aa5459SHemant Agrawal 1554b0aa5459SHemant Agrawal err: 1555a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 1556d5b0924bSMatan Azrad return retcode; 1557b0aa5459SHemant Agrawal }; 1558b0aa5459SHemant Agrawal 15591d6329b2SHemant Agrawal static int 15601d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 15611d6329b2SHemant Agrawal unsigned int n) 15621d6329b2SHemant Agrawal { 15631d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 156481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 15651d6329b2SHemant Agrawal int32_t retcode; 1566c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 15671d6329b2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings); 15681d6329b2SHemant Agrawal 15691d6329b2SHemant Agrawal if (n < num) 15701d6329b2SHemant Agrawal return num; 15711d6329b2SHemant Agrawal 1572876b2c90SHemant Agrawal if (xstats == NULL) 1573876b2c90SHemant Agrawal return 0; 1574876b2c90SHemant Agrawal 15751d6329b2SHemant Agrawal /* Get Counters from page_0*/ 15761d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 15771d6329b2SHemant Agrawal 0, 0, &value[0]); 15781d6329b2SHemant Agrawal if (retcode) 15791d6329b2SHemant Agrawal goto err; 15801d6329b2SHemant Agrawal 15811d6329b2SHemant Agrawal /* Get Counters from page_1*/ 15821d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 15831d6329b2SHemant Agrawal 1, 0, &value[1]); 15841d6329b2SHemant Agrawal if (retcode) 15851d6329b2SHemant Agrawal goto err; 15861d6329b2SHemant Agrawal 15871d6329b2SHemant Agrawal /* Get Counters from page_2*/ 15881d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 15891d6329b2SHemant Agrawal 2, 0, &value[2]); 15901d6329b2SHemant Agrawal if (retcode) 15911d6329b2SHemant Agrawal goto err; 15921d6329b2SHemant Agrawal 1593c720c5f6SHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 1594c720c5f6SHemant Agrawal if (!priv->cgid_in_use[i]) { 1595c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1596c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, 1597c720c5f6SHemant Agrawal priv->token, 1598c720c5f6SHemant Agrawal 4, 0, &value[4]); 1599c720c5f6SHemant Agrawal if (retcode) 1600c720c5f6SHemant Agrawal goto err; 1601c720c5f6SHemant Agrawal break; 1602c720c5f6SHemant Agrawal } 1603c720c5f6SHemant Agrawal } 1604c720c5f6SHemant Agrawal 16051d6329b2SHemant Agrawal for (i = 0; i < num; i++) { 16061d6329b2SHemant Agrawal xstats[i].id = i; 16071d6329b2SHemant Agrawal xstats[i].value = value[dpaa2_xstats_strings[i].page_id]. 16081d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 16091d6329b2SHemant Agrawal } 16101d6329b2SHemant Agrawal return i; 16111d6329b2SHemant Agrawal err: 1612a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode); 16131d6329b2SHemant Agrawal return retcode; 16141d6329b2SHemant Agrawal } 16151d6329b2SHemant Agrawal 16161d6329b2SHemant Agrawal static int 16171d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 16181d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 1619876b2c90SHemant Agrawal unsigned int limit) 16201d6329b2SHemant Agrawal { 16211d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 16221d6329b2SHemant Agrawal 1623876b2c90SHemant Agrawal if (limit < stat_cnt) 1624876b2c90SHemant Agrawal return stat_cnt; 1625876b2c90SHemant Agrawal 16261d6329b2SHemant Agrawal if (xstats_names != NULL) 16271d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 1628f9acaf84SBruce Richardson strlcpy(xstats_names[i].name, 1629f9acaf84SBruce Richardson dpaa2_xstats_strings[i].name, 1630f9acaf84SBruce Richardson sizeof(xstats_names[i].name)); 16311d6329b2SHemant Agrawal 16321d6329b2SHemant Agrawal return stat_cnt; 16331d6329b2SHemant Agrawal } 16341d6329b2SHemant Agrawal 16351d6329b2SHemant Agrawal static int 16361d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 16371d6329b2SHemant Agrawal uint64_t *values, unsigned int n) 16381d6329b2SHemant Agrawal { 16391d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 16401d6329b2SHemant Agrawal uint64_t values_copy[stat_cnt]; 16411d6329b2SHemant Agrawal 16421d6329b2SHemant Agrawal if (!ids) { 16431d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 164481c42c84SShreyansh Jain struct fsl_mc_io *dpni = 164581c42c84SShreyansh Jain (struct fsl_mc_io *)dev->process_private; 16461d6329b2SHemant Agrawal int32_t retcode; 1647c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 16481d6329b2SHemant Agrawal 16491d6329b2SHemant Agrawal if (n < stat_cnt) 16501d6329b2SHemant Agrawal return stat_cnt; 16511d6329b2SHemant Agrawal 16521d6329b2SHemant Agrawal if (!values) 16531d6329b2SHemant Agrawal return 0; 16541d6329b2SHemant Agrawal 16551d6329b2SHemant Agrawal /* Get Counters from page_0*/ 16561d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16571d6329b2SHemant Agrawal 0, 0, &value[0]); 16581d6329b2SHemant Agrawal if (retcode) 16591d6329b2SHemant Agrawal return 0; 16601d6329b2SHemant Agrawal 16611d6329b2SHemant Agrawal /* Get Counters from page_1*/ 16621d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16631d6329b2SHemant Agrawal 1, 0, &value[1]); 16641d6329b2SHemant Agrawal if (retcode) 16651d6329b2SHemant Agrawal return 0; 16661d6329b2SHemant Agrawal 16671d6329b2SHemant Agrawal /* Get Counters from page_2*/ 16681d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16691d6329b2SHemant Agrawal 2, 0, &value[2]); 16701d6329b2SHemant Agrawal if (retcode) 16711d6329b2SHemant Agrawal return 0; 16721d6329b2SHemant Agrawal 1673c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1674c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 1675c720c5f6SHemant Agrawal 4, 0, &value[4]); 1676c720c5f6SHemant Agrawal if (retcode) 1677c720c5f6SHemant Agrawal return 0; 1678c720c5f6SHemant Agrawal 16791d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) { 16801d6329b2SHemant Agrawal values[i] = value[dpaa2_xstats_strings[i].page_id]. 16811d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 16821d6329b2SHemant Agrawal } 16831d6329b2SHemant Agrawal return stat_cnt; 16841d6329b2SHemant Agrawal } 16851d6329b2SHemant Agrawal 16861d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 16871d6329b2SHemant Agrawal 16881d6329b2SHemant Agrawal for (i = 0; i < n; i++) { 16891d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1690a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 16911d6329b2SHemant Agrawal return -1; 16921d6329b2SHemant Agrawal } 16931d6329b2SHemant Agrawal values[i] = values_copy[ids[i]]; 16941d6329b2SHemant Agrawal } 16951d6329b2SHemant Agrawal return n; 16961d6329b2SHemant Agrawal } 16971d6329b2SHemant Agrawal 16981d6329b2SHemant Agrawal static int 16991d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id( 17001d6329b2SHemant Agrawal struct rte_eth_dev *dev, 17011d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 17021d6329b2SHemant Agrawal const uint64_t *ids, 17031d6329b2SHemant Agrawal unsigned int limit) 17041d6329b2SHemant Agrawal { 17051d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17061d6329b2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 17071d6329b2SHemant Agrawal 17081d6329b2SHemant Agrawal if (!ids) 17091d6329b2SHemant Agrawal return dpaa2_xstats_get_names(dev, xstats_names, limit); 17101d6329b2SHemant Agrawal 17111d6329b2SHemant Agrawal dpaa2_xstats_get_names(dev, xstats_names_copy, limit); 17121d6329b2SHemant Agrawal 17131d6329b2SHemant Agrawal for (i = 0; i < limit; i++) { 17141d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1715a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 17161d6329b2SHemant Agrawal return -1; 17171d6329b2SHemant Agrawal } 17181d6329b2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 17191d6329b2SHemant Agrawal } 17201d6329b2SHemant Agrawal return limit; 17211d6329b2SHemant Agrawal } 17221d6329b2SHemant Agrawal 17239970a9adSIgor Romanov static int 17241d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev) 1725b0aa5459SHemant Agrawal { 1726b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 172781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 17289970a9adSIgor Romanov int retcode; 1729e43f2521SShreyansh Jain int i; 1730e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_q; 1731b0aa5459SHemant Agrawal 1732b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1733b0aa5459SHemant Agrawal 1734b0aa5459SHemant Agrawal if (dpni == NULL) { 1735a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 17369970a9adSIgor Romanov return -EINVAL; 1737b0aa5459SHemant Agrawal } 1738b0aa5459SHemant Agrawal 1739b0aa5459SHemant Agrawal retcode = dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token); 1740b0aa5459SHemant Agrawal if (retcode) 1741b0aa5459SHemant Agrawal goto error; 1742b0aa5459SHemant Agrawal 1743e43f2521SShreyansh Jain /* Reset the per queue stats in dpaa2_queue structure */ 1744e43f2521SShreyansh Jain for (i = 0; i < priv->nb_rx_queues; i++) { 1745e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 1746e43f2521SShreyansh Jain if (dpaa2_q) 1747e43f2521SShreyansh Jain dpaa2_q->rx_pkts = 0; 1748e43f2521SShreyansh Jain } 1749e43f2521SShreyansh Jain 1750e43f2521SShreyansh Jain for (i = 0; i < priv->nb_tx_queues; i++) { 1751e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 1752e43f2521SShreyansh Jain if (dpaa2_q) 1753e43f2521SShreyansh Jain dpaa2_q->tx_pkts = 0; 1754e43f2521SShreyansh Jain } 1755e43f2521SShreyansh Jain 17569970a9adSIgor Romanov return 0; 1757b0aa5459SHemant Agrawal 1758b0aa5459SHemant Agrawal error: 1759a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 17609970a9adSIgor Romanov return retcode; 1761b0aa5459SHemant Agrawal }; 1762b0aa5459SHemant Agrawal 1763c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */ 1764c56c86ffSHemant Agrawal static int 1765c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev, 1766c56c86ffSHemant Agrawal int wait_to_complete __rte_unused) 1767c56c86ffSHemant Agrawal { 1768c56c86ffSHemant Agrawal int ret; 1769c56c86ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 177081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 17717e2eb5f0SStephen Hemminger struct rte_eth_link link; 1772c56c86ffSHemant Agrawal struct dpni_link_state state = {0}; 1773c56c86ffSHemant Agrawal 1774c56c86ffSHemant Agrawal if (dpni == NULL) { 1775a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1776c56c86ffSHemant Agrawal return 0; 1777c56c86ffSHemant Agrawal } 1778c56c86ffSHemant Agrawal 1779c56c86ffSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1780c56c86ffSHemant Agrawal if (ret < 0) { 178144e87c27SShreyansh Jain DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret); 1782c56c86ffSHemant Agrawal return -1; 1783c56c86ffSHemant Agrawal } 1784c56c86ffSHemant Agrawal 1785c56c86ffSHemant Agrawal memset(&link, 0, sizeof(struct rte_eth_link)); 1786c56c86ffSHemant Agrawal link.link_status = state.up; 1787c56c86ffSHemant Agrawal link.link_speed = state.rate; 1788c56c86ffSHemant Agrawal 1789c56c86ffSHemant Agrawal if (state.options & DPNI_LINK_OPT_HALF_DUPLEX) 1790c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_HALF_DUPLEX; 1791c56c86ffSHemant Agrawal else 1792c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_FULL_DUPLEX; 1793c56c86ffSHemant Agrawal 17947e2eb5f0SStephen Hemminger ret = rte_eth_linkstatus_set(dev, &link); 17957e2eb5f0SStephen Hemminger if (ret == -1) 1796a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("No change in status"); 1797c56c86ffSHemant Agrawal else 1798a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 17997e2eb5f0SStephen Hemminger link.link_status ? "Up" : "Down"); 18007e2eb5f0SStephen Hemminger 18017e2eb5f0SStephen Hemminger return ret; 1802c56c86ffSHemant Agrawal } 1803c56c86ffSHemant Agrawal 1804a1f3a12cSHemant Agrawal /** 1805a1f3a12cSHemant Agrawal * Toggle the DPNI to enable, if not already enabled. 1806a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1807a1f3a12cSHemant Agrawal */ 1808a1f3a12cSHemant Agrawal static int 1809a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev) 1810a1f3a12cSHemant Agrawal { 1811a1f3a12cSHemant Agrawal int ret = -EINVAL; 1812a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1813a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1814a1f3a12cSHemant Agrawal int en = 0; 1815aa8c595aSHemant Agrawal struct dpni_link_state state = {0}; 1816a1f3a12cSHemant Agrawal 1817a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 181881c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1819a1f3a12cSHemant Agrawal 1820a1f3a12cSHemant Agrawal if (dpni == NULL) { 1821a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1822a1f3a12cSHemant Agrawal return ret; 1823a1f3a12cSHemant Agrawal } 1824a1f3a12cSHemant Agrawal 1825a1f3a12cSHemant Agrawal /* Check if DPNI is currently enabled */ 1826a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en); 1827a1f3a12cSHemant Agrawal if (ret) { 1828a1f3a12cSHemant Agrawal /* Unable to obtain dpni status; Not continuing */ 1829a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1830a1f3a12cSHemant Agrawal return -EINVAL; 1831a1f3a12cSHemant Agrawal } 1832a1f3a12cSHemant Agrawal 1833a1f3a12cSHemant Agrawal /* Enable link if not already enabled */ 1834a1f3a12cSHemant Agrawal if (!en) { 1835a1f3a12cSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 1836a1f3a12cSHemant Agrawal if (ret) { 1837a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1838a1f3a12cSHemant Agrawal return -EINVAL; 1839a1f3a12cSHemant Agrawal } 1840a1f3a12cSHemant Agrawal } 1841aa8c595aSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1842aa8c595aSHemant Agrawal if (ret < 0) { 184344e87c27SShreyansh Jain DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret); 1844aa8c595aSHemant Agrawal return -1; 1845aa8c595aSHemant Agrawal } 1846aa8c595aSHemant Agrawal 1847a1f3a12cSHemant Agrawal /* changing tx burst function to start enqueues */ 1848a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dpaa2_dev_tx; 1849aa8c595aSHemant Agrawal dev->data->dev_link.link_status = state.up; 18507e6ecac2SRohit Raj dev->data->dev_link.link_speed = state.rate; 1851a1f3a12cSHemant Agrawal 1852aa8c595aSHemant Agrawal if (state.up) 1853a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id); 1854aa8c595aSHemant Agrawal else 1855a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id); 1856a1f3a12cSHemant Agrawal return ret; 1857a1f3a12cSHemant Agrawal } 1858a1f3a12cSHemant Agrawal 1859a1f3a12cSHemant Agrawal /** 1860a1f3a12cSHemant Agrawal * Toggle the DPNI to disable, if not already disabled. 1861a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1862a1f3a12cSHemant Agrawal */ 1863a1f3a12cSHemant Agrawal static int 1864a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev) 1865a1f3a12cSHemant Agrawal { 1866a1f3a12cSHemant Agrawal int ret = -EINVAL; 1867a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1868a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1869a1f3a12cSHemant Agrawal int dpni_enabled = 0; 1870a1f3a12cSHemant Agrawal int retries = 10; 1871a1f3a12cSHemant Agrawal 1872a1f3a12cSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1873a1f3a12cSHemant Agrawal 1874a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 187581c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1876a1f3a12cSHemant Agrawal 1877a1f3a12cSHemant Agrawal if (dpni == NULL) { 1878a10a988aSShreyansh Jain DPAA2_PMD_ERR("Device has not yet been configured"); 1879a1f3a12cSHemant Agrawal return ret; 1880a1f3a12cSHemant Agrawal } 1881a1f3a12cSHemant Agrawal 1882a1f3a12cSHemant Agrawal /*changing tx burst function to avoid any more enqueues */ 1883a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dummy_dev_tx; 1884a1f3a12cSHemant Agrawal 1885a1f3a12cSHemant Agrawal /* Loop while dpni_disable() attempts to drain the egress FQs 1886a1f3a12cSHemant Agrawal * and confirm them back to us. 1887a1f3a12cSHemant Agrawal */ 1888a1f3a12cSHemant Agrawal do { 1889a1f3a12cSHemant Agrawal ret = dpni_disable(dpni, 0, priv->token); 1890a1f3a12cSHemant Agrawal if (ret) { 1891a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni disable failed (%d)", ret); 1892a1f3a12cSHemant Agrawal return ret; 1893a1f3a12cSHemant Agrawal } 1894a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled); 1895a1f3a12cSHemant Agrawal if (ret) { 1896a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni enable check failed (%d)", ret); 1897a1f3a12cSHemant Agrawal return ret; 1898a1f3a12cSHemant Agrawal } 1899a1f3a12cSHemant Agrawal if (dpni_enabled) 1900a1f3a12cSHemant Agrawal /* Allow the MC some slack */ 1901a1f3a12cSHemant Agrawal rte_delay_us(100 * 1000); 1902a1f3a12cSHemant Agrawal } while (dpni_enabled && --retries); 1903a1f3a12cSHemant Agrawal 1904a1f3a12cSHemant Agrawal if (!retries) { 1905a10a988aSShreyansh Jain DPAA2_PMD_WARN("Retry count exceeded disabling dpni"); 1906a1f3a12cSHemant Agrawal /* todo- we may have to manually cleanup queues. 1907a1f3a12cSHemant Agrawal */ 1908a1f3a12cSHemant Agrawal } else { 1909a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link DOWN successful", 1910a1f3a12cSHemant Agrawal dev->data->port_id); 1911a1f3a12cSHemant Agrawal } 1912a1f3a12cSHemant Agrawal 1913a1f3a12cSHemant Agrawal dev->data->dev_link.link_status = 0; 1914a1f3a12cSHemant Agrawal 1915a1f3a12cSHemant Agrawal return ret; 1916a1f3a12cSHemant Agrawal } 1917a1f3a12cSHemant Agrawal 1918977d0006SHemant Agrawal static int 1919977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 1920977d0006SHemant Agrawal { 1921977d0006SHemant Agrawal int ret = -EINVAL; 1922977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 1923977d0006SHemant Agrawal struct fsl_mc_io *dpni; 1924977d0006SHemant Agrawal struct dpni_link_state state = {0}; 1925977d0006SHemant Agrawal 1926977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1927977d0006SHemant Agrawal 1928977d0006SHemant Agrawal priv = dev->data->dev_private; 192981c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1930977d0006SHemant Agrawal 1931977d0006SHemant Agrawal if (dpni == NULL || fc_conf == NULL) { 1932a10a988aSShreyansh Jain DPAA2_PMD_ERR("device not configured"); 1933977d0006SHemant Agrawal return ret; 1934977d0006SHemant Agrawal } 1935977d0006SHemant Agrawal 1936977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1937977d0006SHemant Agrawal if (ret) { 1938a10a988aSShreyansh Jain DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret); 1939977d0006SHemant Agrawal return ret; 1940977d0006SHemant Agrawal } 1941977d0006SHemant Agrawal 1942977d0006SHemant Agrawal memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf)); 1943977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_PAUSE) { 1944977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE set 1945977d0006SHemant Agrawal * if ASYM_PAUSE not set, 1946977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 1947977d0006SHemant Agrawal * TX side flow control (send Pause frame) 1948977d0006SHemant Agrawal * if ASYM_PAUSE set, 1949977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 1950977d0006SHemant Agrawal * No TX side flow control (send Pause frame disabled) 1951977d0006SHemant Agrawal */ 1952977d0006SHemant Agrawal if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE)) 1953977d0006SHemant Agrawal fc_conf->mode = RTE_FC_FULL; 1954977d0006SHemant Agrawal else 1955977d0006SHemant Agrawal fc_conf->mode = RTE_FC_RX_PAUSE; 1956977d0006SHemant Agrawal } else { 1957977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE not set 1958977d0006SHemant Agrawal * if ASYM_PAUSE set, 1959977d0006SHemant Agrawal * TX side flow control (send Pause frame) 1960977d0006SHemant Agrawal * No RX side flow control (No action on pause frame rx) 1961977d0006SHemant Agrawal * if ASYM_PAUSE not set, 1962977d0006SHemant Agrawal * Flow control disabled 1963977d0006SHemant Agrawal */ 1964977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_ASYM_PAUSE) 1965977d0006SHemant Agrawal fc_conf->mode = RTE_FC_TX_PAUSE; 1966977d0006SHemant Agrawal else 1967977d0006SHemant Agrawal fc_conf->mode = RTE_FC_NONE; 1968977d0006SHemant Agrawal } 1969977d0006SHemant Agrawal 1970977d0006SHemant Agrawal return ret; 1971977d0006SHemant Agrawal } 1972977d0006SHemant Agrawal 1973977d0006SHemant Agrawal static int 1974977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 1975977d0006SHemant Agrawal { 1976977d0006SHemant Agrawal int ret = -EINVAL; 1977977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 1978977d0006SHemant Agrawal struct fsl_mc_io *dpni; 1979977d0006SHemant Agrawal struct dpni_link_state state = {0}; 1980977d0006SHemant Agrawal struct dpni_link_cfg cfg = {0}; 1981977d0006SHemant Agrawal 1982977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1983977d0006SHemant Agrawal 1984977d0006SHemant Agrawal priv = dev->data->dev_private; 198581c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1986977d0006SHemant Agrawal 1987977d0006SHemant Agrawal if (dpni == NULL) { 1988a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1989977d0006SHemant Agrawal return ret; 1990977d0006SHemant Agrawal } 1991977d0006SHemant Agrawal 1992977d0006SHemant Agrawal /* It is necessary to obtain the current state before setting fc_conf 1993977d0006SHemant Agrawal * as MC would return error in case rate, autoneg or duplex values are 1994977d0006SHemant Agrawal * different. 1995977d0006SHemant Agrawal */ 1996977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1997977d0006SHemant Agrawal if (ret) { 1998a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret); 1999977d0006SHemant Agrawal return -1; 2000977d0006SHemant Agrawal } 2001977d0006SHemant Agrawal 2002977d0006SHemant Agrawal /* Disable link before setting configuration */ 2003977d0006SHemant Agrawal dpaa2_dev_set_link_down(dev); 2004977d0006SHemant Agrawal 2005977d0006SHemant Agrawal /* Based on fc_conf, update cfg */ 2006977d0006SHemant Agrawal cfg.rate = state.rate; 2007977d0006SHemant Agrawal cfg.options = state.options; 2008977d0006SHemant Agrawal 2009977d0006SHemant Agrawal /* update cfg with fc_conf */ 2010977d0006SHemant Agrawal switch (fc_conf->mode) { 2011977d0006SHemant Agrawal case RTE_FC_FULL: 2012977d0006SHemant Agrawal /* Full flow control; 2013977d0006SHemant Agrawal * OPT_PAUSE set, ASYM_PAUSE not set 2014977d0006SHemant Agrawal */ 2015977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2016977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2017f090a4c3SHemant Agrawal break; 2018977d0006SHemant Agrawal case RTE_FC_TX_PAUSE: 2019977d0006SHemant Agrawal /* Enable RX flow control 2020977d0006SHemant Agrawal * OPT_PAUSE not set; 2021977d0006SHemant Agrawal * ASYM_PAUSE set; 2022977d0006SHemant Agrawal */ 2023977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2024977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2025977d0006SHemant Agrawal break; 2026977d0006SHemant Agrawal case RTE_FC_RX_PAUSE: 2027977d0006SHemant Agrawal /* Enable TX Flow control 2028977d0006SHemant Agrawal * OPT_PAUSE set 2029977d0006SHemant Agrawal * ASYM_PAUSE set 2030977d0006SHemant Agrawal */ 2031977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2032977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2033977d0006SHemant Agrawal break; 2034977d0006SHemant Agrawal case RTE_FC_NONE: 2035977d0006SHemant Agrawal /* Disable Flow control 2036977d0006SHemant Agrawal * OPT_PAUSE not set 2037977d0006SHemant Agrawal * ASYM_PAUSE not set 2038977d0006SHemant Agrawal */ 2039977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2040977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2041977d0006SHemant Agrawal break; 2042977d0006SHemant Agrawal default: 2043a10a988aSShreyansh Jain DPAA2_PMD_ERR("Incorrect Flow control flag (%d)", 2044977d0006SHemant Agrawal fc_conf->mode); 2045977d0006SHemant Agrawal return -1; 2046977d0006SHemant Agrawal } 2047977d0006SHemant Agrawal 2048977d0006SHemant Agrawal ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg); 2049977d0006SHemant Agrawal if (ret) 2050a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)", 2051977d0006SHemant Agrawal ret); 2052977d0006SHemant Agrawal 2053977d0006SHemant Agrawal /* Enable link */ 2054977d0006SHemant Agrawal dpaa2_dev_set_link_up(dev); 2055977d0006SHemant Agrawal 2056977d0006SHemant Agrawal return ret; 2057977d0006SHemant Agrawal } 2058977d0006SHemant Agrawal 205963d5c3b0SHemant Agrawal static int 206063d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev, 206163d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 206263d5c3b0SHemant Agrawal { 206363d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 2064271f5aeeSJun Yang struct dpaa2_dev_priv *priv = data->dev_private; 206563d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 2066271f5aeeSJun Yang int ret, tc_index; 206763d5c3b0SHemant Agrawal 206863d5c3b0SHemant Agrawal PMD_INIT_FUNC_TRACE(); 206963d5c3b0SHemant Agrawal 207063d5c3b0SHemant Agrawal if (rss_conf->rss_hf) { 2071271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2072271f5aeeSJun Yang ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf, 2073271f5aeeSJun Yang tc_index); 207463d5c3b0SHemant Agrawal if (ret) { 2075271f5aeeSJun Yang DPAA2_PMD_ERR("Unable to set flow dist on tc%d", 2076271f5aeeSJun Yang tc_index); 207763d5c3b0SHemant Agrawal return ret; 207863d5c3b0SHemant Agrawal } 2079271f5aeeSJun Yang } 208063d5c3b0SHemant Agrawal } else { 2081271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2082271f5aeeSJun Yang ret = dpaa2_remove_flow_dist(dev, tc_index); 208363d5c3b0SHemant Agrawal if (ret) { 2084271f5aeeSJun Yang DPAA2_PMD_ERR( 2085271f5aeeSJun Yang "Unable to remove flow dist on tc%d", 2086271f5aeeSJun Yang tc_index); 208763d5c3b0SHemant Agrawal return ret; 208863d5c3b0SHemant Agrawal } 208963d5c3b0SHemant Agrawal } 2090271f5aeeSJun Yang } 209163d5c3b0SHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 209263d5c3b0SHemant Agrawal return 0; 209363d5c3b0SHemant Agrawal } 209463d5c3b0SHemant Agrawal 209563d5c3b0SHemant Agrawal static int 209663d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 209763d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 209863d5c3b0SHemant Agrawal { 209963d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 210063d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 210163d5c3b0SHemant Agrawal 210263d5c3b0SHemant Agrawal /* dpaa2 does not support rss_key, so length should be 0*/ 210363d5c3b0SHemant Agrawal rss_conf->rss_key_len = 0; 210463d5c3b0SHemant Agrawal rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 210563d5c3b0SHemant Agrawal return 0; 210663d5c3b0SHemant Agrawal } 210763d5c3b0SHemant Agrawal 2108b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev, 2109b677d4c6SNipun Gupta int eth_rx_queue_id, 21103835cc22SNipun Gupta struct dpaa2_dpcon_dev *dpcon, 2111b677d4c6SNipun Gupta const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 2112b677d4c6SNipun Gupta { 2113b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 211481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2115b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2116b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2117b677d4c6SNipun Gupta struct dpni_queue cfg; 21183835cc22SNipun Gupta uint8_t options, priority; 2119b677d4c6SNipun Gupta int ret; 2120b677d4c6SNipun Gupta 2121b677d4c6SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL) 2122b677d4c6SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_parallel_event; 21232d378863SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) 21242d378863SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_atomic_event; 212516c4a3c4SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED) 212616c4a3c4SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_ordered_event; 2127b677d4c6SNipun Gupta else 2128b677d4c6SNipun Gupta return -EINVAL; 2129b677d4c6SNipun Gupta 21303835cc22SNipun Gupta priority = (RTE_EVENT_DEV_PRIORITY_LOWEST / queue_conf->ev.priority) * 21313835cc22SNipun Gupta (dpcon->num_priorities - 1); 21323835cc22SNipun Gupta 2133b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2134b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2135b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_DPCON; 21363835cc22SNipun Gupta cfg.destination.id = dpcon->dpcon_id; 21373835cc22SNipun Gupta cfg.destination.priority = priority; 2138b677d4c6SNipun Gupta 21392d378863SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 21402d378863SNipun Gupta options |= DPNI_QUEUE_OPT_HOLD_ACTIVE; 21412d378863SNipun Gupta cfg.destination.hold_active = 1; 21422d378863SNipun Gupta } 21432d378863SNipun Gupta 214416c4a3c4SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED && 214516c4a3c4SNipun Gupta !eth_priv->en_ordered) { 214616c4a3c4SNipun Gupta struct opr_cfg ocfg; 214716c4a3c4SNipun Gupta 214816c4a3c4SNipun Gupta /* Restoration window size = 256 frames */ 214916c4a3c4SNipun Gupta ocfg.oprrws = 3; 215016c4a3c4SNipun Gupta /* Restoration window size = 512 frames for LX2 */ 215116c4a3c4SNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) 215216c4a3c4SNipun Gupta ocfg.oprrws = 4; 215316c4a3c4SNipun Gupta /* Auto advance NESN window enabled */ 215416c4a3c4SNipun Gupta ocfg.oa = 1; 215516c4a3c4SNipun Gupta /* Late arrival window size disabled */ 215616c4a3c4SNipun Gupta ocfg.olws = 0; 215716c4a3c4SNipun Gupta /* ORL resource exhaustaion advance NESN disabled */ 215816c4a3c4SNipun Gupta ocfg.oeane = 0; 215916c4a3c4SNipun Gupta /* Loose ordering enabled */ 216016c4a3c4SNipun Gupta ocfg.oloe = 1; 216116c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 1; 216216c4a3c4SNipun Gupta /* Strict ordering enabled if explicitly set */ 216316c4a3c4SNipun Gupta if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) { 216416c4a3c4SNipun Gupta ocfg.oloe = 0; 216516c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 0; 216616c4a3c4SNipun Gupta } 216716c4a3c4SNipun Gupta 216816c4a3c4SNipun Gupta ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token, 216916c4a3c4SNipun Gupta dpaa2_ethq->tc_index, flow_id, 217016c4a3c4SNipun Gupta OPR_OPT_CREATE, &ocfg); 217116c4a3c4SNipun Gupta if (ret) { 217216c4a3c4SNipun Gupta DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret); 217316c4a3c4SNipun Gupta return ret; 217416c4a3c4SNipun Gupta } 217516c4a3c4SNipun Gupta 217616c4a3c4SNipun Gupta eth_priv->en_ordered = 1; 217716c4a3c4SNipun Gupta } 217816c4a3c4SNipun Gupta 2179b677d4c6SNipun Gupta options |= DPNI_QUEUE_OPT_USER_CTX; 21805ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_ethq); 2181b677d4c6SNipun Gupta 2182b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2183b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2184b677d4c6SNipun Gupta if (ret) { 2185a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2186b677d4c6SNipun Gupta return ret; 2187b677d4c6SNipun Gupta } 2188b677d4c6SNipun Gupta 2189b677d4c6SNipun Gupta memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event)); 2190b677d4c6SNipun Gupta 2191b677d4c6SNipun Gupta return 0; 2192b677d4c6SNipun Gupta } 2193b677d4c6SNipun Gupta 2194b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev, 2195b677d4c6SNipun Gupta int eth_rx_queue_id) 2196b677d4c6SNipun Gupta { 2197b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 219881c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2199b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2200b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2201b677d4c6SNipun Gupta struct dpni_queue cfg; 2202b677d4c6SNipun Gupta uint8_t options; 2203b677d4c6SNipun Gupta int ret; 2204b677d4c6SNipun Gupta 2205b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2206b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2207b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_NONE; 2208b677d4c6SNipun Gupta 2209b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2210b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2211b677d4c6SNipun Gupta if (ret) 2212a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2213b677d4c6SNipun Gupta 2214b677d4c6SNipun Gupta return ret; 2215b677d4c6SNipun Gupta } 2216b677d4c6SNipun Gupta 2217fe2b986aSSunil Kumar Kori static inline int 2218fe2b986aSSunil Kumar Kori dpaa2_dev_verify_filter_ops(enum rte_filter_op filter_op) 2219fe2b986aSSunil Kumar Kori { 2220fe2b986aSSunil Kumar Kori unsigned int i; 2221fe2b986aSSunil Kumar Kori 2222fe2b986aSSunil Kumar Kori for (i = 0; i < RTE_DIM(dpaa2_supported_filter_ops); i++) { 2223fe2b986aSSunil Kumar Kori if (dpaa2_supported_filter_ops[i] == filter_op) 2224fe2b986aSSunil Kumar Kori return 0; 2225fe2b986aSSunil Kumar Kori } 2226fe2b986aSSunil Kumar Kori return -ENOTSUP; 2227fe2b986aSSunil Kumar Kori } 2228fe2b986aSSunil Kumar Kori 2229fe2b986aSSunil Kumar Kori static int 2230fe2b986aSSunil Kumar Kori dpaa2_dev_flow_ctrl(struct rte_eth_dev *dev, 2231fe2b986aSSunil Kumar Kori enum rte_filter_type filter_type, 2232fe2b986aSSunil Kumar Kori enum rte_filter_op filter_op, 2233fe2b986aSSunil Kumar Kori void *arg) 2234fe2b986aSSunil Kumar Kori { 2235fe2b986aSSunil Kumar Kori int ret = 0; 2236fe2b986aSSunil Kumar Kori 2237fe2b986aSSunil Kumar Kori if (!dev) 2238fe2b986aSSunil Kumar Kori return -ENODEV; 2239fe2b986aSSunil Kumar Kori 2240fe2b986aSSunil Kumar Kori switch (filter_type) { 2241fe2b986aSSunil Kumar Kori case RTE_ETH_FILTER_GENERIC: 2242fe2b986aSSunil Kumar Kori if (dpaa2_dev_verify_filter_ops(filter_op) < 0) { 2243fe2b986aSSunil Kumar Kori ret = -ENOTSUP; 2244fe2b986aSSunil Kumar Kori break; 2245fe2b986aSSunil Kumar Kori } 2246fe2b986aSSunil Kumar Kori *(const void **)arg = &dpaa2_flow_ops; 2247fe2b986aSSunil Kumar Kori dpaa2_filter_type |= filter_type; 2248fe2b986aSSunil Kumar Kori break; 2249fe2b986aSSunil Kumar Kori default: 2250fe2b986aSSunil Kumar Kori RTE_LOG(ERR, PMD, "Filter type (%d) not supported", 2251fe2b986aSSunil Kumar Kori filter_type); 2252fe2b986aSSunil Kumar Kori ret = -ENOTSUP; 2253fe2b986aSSunil Kumar Kori break; 2254fe2b986aSSunil Kumar Kori } 2255fe2b986aSSunil Kumar Kori return ret; 2256fe2b986aSSunil Kumar Kori } 2257fe2b986aSSunil Kumar Kori 22583e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = { 22593e5a335dSHemant Agrawal .dev_configure = dpaa2_eth_dev_configure, 22603e5a335dSHemant Agrawal .dev_start = dpaa2_dev_start, 22613e5a335dSHemant Agrawal .dev_stop = dpaa2_dev_stop, 22623e5a335dSHemant Agrawal .dev_close = dpaa2_dev_close, 2263c0e5c69aSHemant Agrawal .promiscuous_enable = dpaa2_dev_promiscuous_enable, 2264c0e5c69aSHemant Agrawal .promiscuous_disable = dpaa2_dev_promiscuous_disable, 22655d5aeeedSHemant Agrawal .allmulticast_enable = dpaa2_dev_allmulticast_enable, 22665d5aeeedSHemant Agrawal .allmulticast_disable = dpaa2_dev_allmulticast_disable, 2267a1f3a12cSHemant Agrawal .dev_set_link_up = dpaa2_dev_set_link_up, 2268a1f3a12cSHemant Agrawal .dev_set_link_down = dpaa2_dev_set_link_down, 2269c56c86ffSHemant Agrawal .link_update = dpaa2_dev_link_update, 2270b0aa5459SHemant Agrawal .stats_get = dpaa2_dev_stats_get, 22711d6329b2SHemant Agrawal .xstats_get = dpaa2_dev_xstats_get, 22721d6329b2SHemant Agrawal .xstats_get_by_id = dpaa2_xstats_get_by_id, 22731d6329b2SHemant Agrawal .xstats_get_names_by_id = dpaa2_xstats_get_names_by_id, 22741d6329b2SHemant Agrawal .xstats_get_names = dpaa2_xstats_get_names, 2275b0aa5459SHemant Agrawal .stats_reset = dpaa2_dev_stats_reset, 22761d6329b2SHemant Agrawal .xstats_reset = dpaa2_dev_stats_reset, 2277748eccb9SHemant Agrawal .fw_version_get = dpaa2_fw_version_get, 22783e5a335dSHemant Agrawal .dev_infos_get = dpaa2_dev_info_get, 2279a5fc38d4SHemant Agrawal .dev_supported_ptypes_get = dpaa2_supported_ptypes_get, 2280e31d4d21SHemant Agrawal .mtu_set = dpaa2_dev_mtu_set, 22813ce294f2SHemant Agrawal .vlan_filter_set = dpaa2_vlan_filter_set, 22823ce294f2SHemant Agrawal .vlan_offload_set = dpaa2_vlan_offload_set, 2283e59b75ffSHemant Agrawal .vlan_tpid_set = dpaa2_vlan_tpid_set, 22843e5a335dSHemant Agrawal .rx_queue_setup = dpaa2_dev_rx_queue_setup, 22853e5a335dSHemant Agrawal .rx_queue_release = dpaa2_dev_rx_queue_release, 22863e5a335dSHemant Agrawal .tx_queue_setup = dpaa2_dev_tx_queue_setup, 22873e5a335dSHemant Agrawal .tx_queue_release = dpaa2_dev_tx_queue_release, 2288ddbc2b66SApeksha Gupta .rx_burst_mode_get = dpaa2_dev_rx_burst_mode_get, 2289ddbc2b66SApeksha Gupta .tx_burst_mode_get = dpaa2_dev_tx_burst_mode_get, 2290f40adb40SHemant Agrawal .rx_queue_count = dpaa2_dev_rx_queue_count, 2291977d0006SHemant Agrawal .flow_ctrl_get = dpaa2_flow_ctrl_get, 2292977d0006SHemant Agrawal .flow_ctrl_set = dpaa2_flow_ctrl_set, 2293b4d97b7dSHemant Agrawal .mac_addr_add = dpaa2_dev_add_mac_addr, 2294b4d97b7dSHemant Agrawal .mac_addr_remove = dpaa2_dev_remove_mac_addr, 2295b4d97b7dSHemant Agrawal .mac_addr_set = dpaa2_dev_set_mac_addr, 229663d5c3b0SHemant Agrawal .rss_hash_update = dpaa2_dev_rss_hash_update, 229763d5c3b0SHemant Agrawal .rss_hash_conf_get = dpaa2_dev_rss_hash_conf_get, 2298fe2b986aSSunil Kumar Kori .filter_ctrl = dpaa2_dev_flow_ctrl, 2299bc767866SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 2300bc767866SPriyanka Jain .timesync_enable = dpaa2_timesync_enable, 2301bc767866SPriyanka Jain .timesync_disable = dpaa2_timesync_disable, 2302bc767866SPriyanka Jain .timesync_read_time = dpaa2_timesync_read_time, 2303bc767866SPriyanka Jain .timesync_write_time = dpaa2_timesync_write_time, 2304bc767866SPriyanka Jain .timesync_adjust_time = dpaa2_timesync_adjust_time, 2305bc767866SPriyanka Jain .timesync_read_rx_timestamp = dpaa2_timesync_read_rx_timestamp, 2306bc767866SPriyanka Jain .timesync_read_tx_timestamp = dpaa2_timesync_read_tx_timestamp, 2307bc767866SPriyanka Jain #endif 23083e5a335dSHemant Agrawal }; 23093e5a335dSHemant Agrawal 2310c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or 2311c3e0a706SShreyansh Jain * one set by higher layers like MC (restool) etc. 2312c3e0a706SShreyansh Jain * Returns the table of MAC entries (multiple entries) 2313c3e0a706SShreyansh Jain */ 2314c3e0a706SShreyansh Jain static int 2315c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv, 23166d13ea8eSOlivier Matz struct rte_ether_addr *mac_entry) 2317c3e0a706SShreyansh Jain { 2318c3e0a706SShreyansh Jain int ret; 23196d13ea8eSOlivier Matz struct rte_ether_addr phy_mac, prime_mac; 232041c24ea2SShreyansh Jain 23216d13ea8eSOlivier Matz memset(&phy_mac, 0, sizeof(struct rte_ether_addr)); 23226d13ea8eSOlivier Matz memset(&prime_mac, 0, sizeof(struct rte_ether_addr)); 2323c3e0a706SShreyansh Jain 2324c3e0a706SShreyansh Jain /* Get the physical device MAC address */ 2325c3e0a706SShreyansh Jain ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2326c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2327c3e0a706SShreyansh Jain if (ret) { 2328c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret); 2329c3e0a706SShreyansh Jain goto cleanup; 2330c3e0a706SShreyansh Jain } 2331c3e0a706SShreyansh Jain 2332c3e0a706SShreyansh Jain ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2333c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2334c3e0a706SShreyansh Jain if (ret) { 2335c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret); 2336c3e0a706SShreyansh Jain goto cleanup; 2337c3e0a706SShreyansh Jain } 2338c3e0a706SShreyansh Jain 2339c3e0a706SShreyansh Jain /* Now that both MAC have been obtained, do: 2340c3e0a706SShreyansh Jain * if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy 2341c3e0a706SShreyansh Jain * and return phy 2342c3e0a706SShreyansh Jain * If empty_mac(phy), return prime. 2343c3e0a706SShreyansh Jain * if both are empty, create random MAC, set as prime and return 2344c3e0a706SShreyansh Jain */ 2345538da7a1SOlivier Matz if (!rte_is_zero_ether_addr(&phy_mac)) { 2346c3e0a706SShreyansh Jain /* If the addresses are not same, overwrite prime */ 2347538da7a1SOlivier Matz if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) { 2348c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2349c3e0a706SShreyansh Jain priv->token, 2350c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2351c3e0a706SShreyansh Jain if (ret) { 2352c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", 2353c3e0a706SShreyansh Jain ret); 2354c3e0a706SShreyansh Jain goto cleanup; 2355c3e0a706SShreyansh Jain } 23566d13ea8eSOlivier Matz memcpy(&prime_mac, &phy_mac, 23576d13ea8eSOlivier Matz sizeof(struct rte_ether_addr)); 2358c3e0a706SShreyansh Jain } 2359538da7a1SOlivier Matz } else if (rte_is_zero_ether_addr(&prime_mac)) { 2360c3e0a706SShreyansh Jain /* In case phys and prime, both are zero, create random MAC */ 2361538da7a1SOlivier Matz rte_eth_random_addr(prime_mac.addr_bytes); 2362c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2363c3e0a706SShreyansh Jain priv->token, 2364c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2365c3e0a706SShreyansh Jain if (ret) { 2366c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret); 2367c3e0a706SShreyansh Jain goto cleanup; 2368c3e0a706SShreyansh Jain } 2369c3e0a706SShreyansh Jain } 2370c3e0a706SShreyansh Jain 2371c3e0a706SShreyansh Jain /* prime_mac the final MAC address */ 23726d13ea8eSOlivier Matz memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr)); 2373c3e0a706SShreyansh Jain return 0; 2374c3e0a706SShreyansh Jain 2375c3e0a706SShreyansh Jain cleanup: 2376c3e0a706SShreyansh Jain return -1; 2377c3e0a706SShreyansh Jain } 2378c3e0a706SShreyansh Jain 2379c147eae0SHemant Agrawal static int 2380a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value, 2381a3a997f0SHemant Agrawal __rte_unused void *opaque) 2382a3a997f0SHemant Agrawal { 2383a3a997f0SHemant Agrawal if (strcmp(value, "1")) 2384a3a997f0SHemant Agrawal return -1; 2385a3a997f0SHemant Agrawal 2386a3a997f0SHemant Agrawal return 0; 2387a3a997f0SHemant Agrawal } 2388a3a997f0SHemant Agrawal 2389a3a997f0SHemant Agrawal static int 2390a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key) 2391a3a997f0SHemant Agrawal { 2392a3a997f0SHemant Agrawal struct rte_kvargs *kvlist; 2393a3a997f0SHemant Agrawal 2394a3a997f0SHemant Agrawal if (!devargs) 2395a3a997f0SHemant Agrawal return 0; 2396a3a997f0SHemant Agrawal 2397a3a997f0SHemant Agrawal kvlist = rte_kvargs_parse(devargs->args, NULL); 2398a3a997f0SHemant Agrawal if (!kvlist) 2399a3a997f0SHemant Agrawal return 0; 2400a3a997f0SHemant Agrawal 2401a3a997f0SHemant Agrawal if (!rte_kvargs_count(kvlist, key)) { 2402a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2403a3a997f0SHemant Agrawal return 0; 2404a3a997f0SHemant Agrawal } 2405a3a997f0SHemant Agrawal 2406a3a997f0SHemant Agrawal if (rte_kvargs_process(kvlist, key, 2407a3a997f0SHemant Agrawal check_devargs_handler, NULL) < 0) { 2408a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2409a3a997f0SHemant Agrawal return 0; 2410a3a997f0SHemant Agrawal } 2411a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2412a3a997f0SHemant Agrawal 2413a3a997f0SHemant Agrawal return 1; 2414a3a997f0SHemant Agrawal } 2415a3a997f0SHemant Agrawal 2416a3a997f0SHemant Agrawal static int 2417c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev) 2418c147eae0SHemant Agrawal { 24193e5a335dSHemant Agrawal struct rte_device *dev = eth_dev->device; 24203e5a335dSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 24213e5a335dSHemant Agrawal struct fsl_mc_io *dpni_dev; 24223e5a335dSHemant Agrawal struct dpni_attr attr; 24233e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 2424bee61d86SHemant Agrawal struct dpni_buffer_layout layout; 2425fe2b986aSSunil Kumar Kori int ret, hw_id, i; 24263e5a335dSHemant Agrawal 2427d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2428d401ead1SHemant Agrawal 242981c42c84SShreyansh Jain dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0); 243081c42c84SShreyansh Jain if (!dpni_dev) { 243181c42c84SShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for dpni device"); 243281c42c84SShreyansh Jain return -1; 243381c42c84SShreyansh Jain } 2434a6a5f4b4SHemant Agrawal dpni_dev->regs = dpaa2_get_mcp_ptr(MC_PORTAL_INDEX); 243581c42c84SShreyansh Jain eth_dev->process_private = (void *)dpni_dev; 243681c42c84SShreyansh Jain 2437c147eae0SHemant Agrawal /* For secondary processes, the primary has done all the work */ 2438e7b187dbSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2439e7b187dbSShreyansh Jain /* In case of secondary, only burst and ops API need to be 2440e7b187dbSShreyansh Jain * plugged. 2441e7b187dbSShreyansh Jain */ 2442e7b187dbSShreyansh Jain eth_dev->dev_ops = &dpaa2_ethdev_ops; 2443a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) 2444a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 244520191ab3SNipun Gupta else if (dpaa2_get_devargs(dev->devargs, 244620191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE)) 244720191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2448a3a997f0SHemant Agrawal else 2449e7b187dbSShreyansh Jain eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2450e7b187dbSShreyansh Jain eth_dev->tx_pkt_burst = dpaa2_dev_tx; 2451c147eae0SHemant Agrawal return 0; 2452e7b187dbSShreyansh Jain } 2453c147eae0SHemant Agrawal 24543e5a335dSHemant Agrawal dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device); 24553e5a335dSHemant Agrawal 24563e5a335dSHemant Agrawal hw_id = dpaa2_dev->object_id; 24573e5a335dSHemant Agrawal ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token); 24583e5a335dSHemant Agrawal if (ret) { 2459a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2460a10a988aSShreyansh Jain "Failure in opening dpni@%d with err code %d", 2461d4984046SHemant Agrawal hw_id, ret); 2462d4984046SHemant Agrawal rte_free(dpni_dev); 24633e5a335dSHemant Agrawal return -1; 24643e5a335dSHemant Agrawal } 24653e5a335dSHemant Agrawal 24663e5a335dSHemant Agrawal /* Clean the device first */ 24673e5a335dSHemant Agrawal ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token); 24683e5a335dSHemant Agrawal if (ret) { 2469a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d", 2470d4984046SHemant Agrawal hw_id, ret); 2471d4984046SHemant Agrawal goto init_err; 24723e5a335dSHemant Agrawal } 24733e5a335dSHemant Agrawal 24743e5a335dSHemant Agrawal ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr); 24753e5a335dSHemant Agrawal if (ret) { 2476a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2477a10a988aSShreyansh Jain "Failure in get dpni@%d attribute, err code %d", 2478d4984046SHemant Agrawal hw_id, ret); 2479d4984046SHemant Agrawal goto init_err; 24803e5a335dSHemant Agrawal } 24813e5a335dSHemant Agrawal 248216bbc98aSShreyansh Jain priv->num_rx_tc = attr.num_rx_tcs; 24834ce58f8aSJun Yang priv->qos_entries = attr.qos_entries; 24844ce58f8aSJun Yang priv->fs_entries = attr.fs_entries; 24854ce58f8aSJun Yang priv->dist_queues = attr.num_queues; 24864ce58f8aSJun Yang 248713b856acSHemant Agrawal /* only if the custom CG is enabled */ 248813b856acSHemant Agrawal if (attr.options & DPNI_OPT_CUSTOM_CG) 248913b856acSHemant Agrawal priv->max_cgs = attr.num_cgs; 249013b856acSHemant Agrawal else 249113b856acSHemant Agrawal priv->max_cgs = 0; 249213b856acSHemant Agrawal 249313b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) 249413b856acSHemant Agrawal priv->cgid_in_use[i] = 0; 249589c2ea8fSHemant Agrawal 2496fe2b986aSSunil Kumar Kori for (i = 0; i < attr.num_rx_tcs; i++) 2497fe2b986aSSunil Kumar Kori priv->nb_rx_queues += attr.num_queues; 249889c2ea8fSHemant Agrawal 249916bbc98aSShreyansh Jain /* Using number of TX queues as number of TX TCs */ 250016bbc98aSShreyansh Jain priv->nb_tx_queues = attr.num_tx_tcs; 2501ef18dafeSHemant Agrawal 250213b856acSHemant Agrawal DPAA2_PMD_DEBUG("RX-TC= %d, rx_queues= %d, tx_queues=%d, max_cgs=%d", 2503a10a988aSShreyansh Jain priv->num_rx_tc, priv->nb_rx_queues, 250413b856acSHemant Agrawal priv->nb_tx_queues, priv->max_cgs); 25053e5a335dSHemant Agrawal 25063e5a335dSHemant Agrawal priv->hw = dpni_dev; 25073e5a335dSHemant Agrawal priv->hw_id = hw_id; 250833fad432SHemant Agrawal priv->options = attr.options; 250933fad432SHemant Agrawal priv->max_mac_filters = attr.mac_filter_entries; 251033fad432SHemant Agrawal priv->max_vlan_filters = attr.vlan_filter_entries; 25113e5a335dSHemant Agrawal priv->flags = 0; 2512e806bf87SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 2513e806bf87SPriyanka Jain priv->tx_conf_en = 1; 2514e806bf87SPriyanka Jain #else 2515e806bf87SPriyanka Jain priv->tx_conf_en = 0; 2516e806bf87SPriyanka Jain #endif 25173e5a335dSHemant Agrawal 25183e5a335dSHemant Agrawal /* Allocate memory for hardware structure for queues */ 25193e5a335dSHemant Agrawal ret = dpaa2_alloc_rx_tx_queues(eth_dev); 25203e5a335dSHemant Agrawal if (ret) { 2521a10a988aSShreyansh Jain DPAA2_PMD_ERR("Queue allocation Failed"); 2522d4984046SHemant Agrawal goto init_err; 25233e5a335dSHemant Agrawal } 25243e5a335dSHemant Agrawal 2525c3e0a706SShreyansh Jain /* Allocate memory for storing MAC addresses. 2526c3e0a706SShreyansh Jain * Table of mac_filter_entries size is allocated so that RTE ether lib 2527c3e0a706SShreyansh Jain * can add MAC entries when rte_eth_dev_mac_addr_add is called. 2528c3e0a706SShreyansh Jain */ 252933fad432SHemant Agrawal eth_dev->data->mac_addrs = rte_zmalloc("dpni", 253035b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0); 253133fad432SHemant Agrawal if (eth_dev->data->mac_addrs == NULL) { 2532a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2533d4984046SHemant Agrawal "Failed to allocate %d bytes needed to store MAC addresses", 253435b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries); 2535d4984046SHemant Agrawal ret = -ENOMEM; 2536d4984046SHemant Agrawal goto init_err; 253733fad432SHemant Agrawal } 253833fad432SHemant Agrawal 2539c3e0a706SShreyansh Jain ret = populate_mac_addr(dpni_dev, priv, ð_dev->data->mac_addrs[0]); 254033fad432SHemant Agrawal if (ret) { 2541c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to fetch MAC Address for device"); 2542c3e0a706SShreyansh Jain rte_free(eth_dev->data->mac_addrs); 2543c3e0a706SShreyansh Jain eth_dev->data->mac_addrs = NULL; 2544d4984046SHemant Agrawal goto init_err; 254533fad432SHemant Agrawal } 254633fad432SHemant Agrawal 2547bee61d86SHemant Agrawal /* ... tx buffer layout ... */ 2548bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 25499ceacab7SPriyanka Jain if (priv->tx_conf_en) { 25509ceacab7SPriyanka Jain layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS | 25519ceacab7SPriyanka Jain DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 25529ceacab7SPriyanka Jain layout.pass_timestamp = true; 25539ceacab7SPriyanka Jain } else { 2554bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 25559ceacab7SPriyanka Jain } 2556bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2557bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2558bee61d86SHemant Agrawal DPNI_QUEUE_TX, &layout); 2559bee61d86SHemant Agrawal if (ret) { 2560a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret); 2561d4984046SHemant Agrawal goto init_err; 2562bee61d86SHemant Agrawal } 2563bee61d86SHemant Agrawal 2564bee61d86SHemant Agrawal /* ... tx-conf and error buffer layout ... */ 2565bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 25669ceacab7SPriyanka Jain if (priv->tx_conf_en) { 25679ceacab7SPriyanka Jain layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS | 25689ceacab7SPriyanka Jain DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 25699ceacab7SPriyanka Jain layout.pass_timestamp = true; 25709ceacab7SPriyanka Jain } else { 2571bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 25729ceacab7SPriyanka Jain } 2573bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2574bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2575bee61d86SHemant Agrawal DPNI_QUEUE_TX_CONFIRM, &layout); 2576bee61d86SHemant Agrawal if (ret) { 2577a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout", 2578d4984046SHemant Agrawal ret); 2579d4984046SHemant Agrawal goto init_err; 2580bee61d86SHemant Agrawal } 2581bee61d86SHemant Agrawal 25823e5a335dSHemant Agrawal eth_dev->dev_ops = &dpaa2_ethdev_ops; 2583c147eae0SHemant Agrawal 2584a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) { 2585a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2586a3a997f0SHemant Agrawal DPAA2_PMD_INFO("Loopback mode"); 258720191ab3SNipun Gupta } else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) { 258820191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 258920191ab3SNipun Gupta DPAA2_PMD_INFO("No Prefetch mode"); 2590a3a997f0SHemant Agrawal } else { 25915c6942fdSHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2592a3a997f0SHemant Agrawal } 2593cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = dpaa2_dev_tx; 25941261cd68SHemant Agrawal 2595fe2b986aSSunil Kumar Kori /*Init fields w.r.t. classficaition*/ 25965f176728SJun Yang memset(&priv->extract.qos_key_extract, 0, 25975f176728SJun Yang sizeof(struct dpaa2_key_extract)); 2598fe2b986aSSunil Kumar Kori priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64); 2599fe2b986aSSunil Kumar Kori if (!priv->extract.qos_extract_param) { 2600fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow " 2601fe2b986aSSunil Kumar Kori " classificaiton ", ret); 2602fe2b986aSSunil Kumar Kori goto init_err; 2603fe2b986aSSunil Kumar Kori } 26045f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_src_offset = 26055f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26065f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_dst_offset = 26075f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26085f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_src_offset = 26095f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26105f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_dst_offset = 26115f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26125f176728SJun Yang 2613fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 26145f176728SJun Yang memset(&priv->extract.tc_key_extract[i], 0, 26155f176728SJun Yang sizeof(struct dpaa2_key_extract)); 26165f176728SJun Yang priv->extract.tc_extract_param[i] = 2617fe2b986aSSunil Kumar Kori (size_t)rte_malloc(NULL, 256, 64); 26185f176728SJun Yang if (!priv->extract.tc_extract_param[i]) { 2619fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton", 2620fe2b986aSSunil Kumar Kori ret); 2621fe2b986aSSunil Kumar Kori goto init_err; 2622fe2b986aSSunil Kumar Kori } 26235f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_src_offset = 26245f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26255f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_dst_offset = 26265f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26275f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_src_offset = 26285f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 26295f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_dst_offset = 26305f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 2631fe2b986aSSunil Kumar Kori } 2632fe2b986aSSunil Kumar Kori 26336f8be0fbSHemant Agrawal ret = dpni_set_max_frame_length(dpni_dev, CMD_PRI_LOW, priv->token, 26346f8be0fbSHemant Agrawal RTE_ETHER_MAX_LEN - RTE_ETHER_CRC_LEN 26356f8be0fbSHemant Agrawal + VLAN_TAG_SIZE); 26366f8be0fbSHemant Agrawal if (ret) { 26376f8be0fbSHemant Agrawal DPAA2_PMD_ERR("Unable to set mtu. check config"); 26386f8be0fbSHemant Agrawal goto init_err; 26396f8be0fbSHemant Agrawal } 26406f8be0fbSHemant Agrawal 264172ec7a67SSunil Kumar Kori /*TODO To enable soft parser support DPAA2 driver needs to integrate 264272ec7a67SSunil Kumar Kori * with external entity to receive byte code for software sequence 264372ec7a67SSunil Kumar Kori * and same will be offload to the H/W using MC interface. 264472ec7a67SSunil Kumar Kori * Currently it is assumed that DPAA2 driver has byte code by some 264572ec7a67SSunil Kumar Kori * mean and same if offloaded to H/W. 264672ec7a67SSunil Kumar Kori */ 264772ec7a67SSunil Kumar Kori if (getenv("DPAA2_ENABLE_SOFT_PARSER")) { 264872ec7a67SSunil Kumar Kori WRIOP_SS_INITIALIZER(priv); 264972ec7a67SSunil Kumar Kori ret = dpaa2_eth_load_wriop_soft_parser(priv, DPNI_SS_INGRESS); 265072ec7a67SSunil Kumar Kori if (ret < 0) { 265172ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in loading softparser\n", 265272ec7a67SSunil Kumar Kori ret); 265372ec7a67SSunil Kumar Kori return ret; 265472ec7a67SSunil Kumar Kori } 265572ec7a67SSunil Kumar Kori 265672ec7a67SSunil Kumar Kori ret = dpaa2_eth_enable_wriop_soft_parser(priv, 265772ec7a67SSunil Kumar Kori DPNI_SS_INGRESS); 265872ec7a67SSunil Kumar Kori if (ret < 0) { 265972ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in enabling softparser\n", 266072ec7a67SSunil Kumar Kori ret); 266172ec7a67SSunil Kumar Kori return ret; 266272ec7a67SSunil Kumar Kori } 266372ec7a67SSunil Kumar Kori } 2664627b6770SHemant Agrawal RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name); 2665c147eae0SHemant Agrawal return 0; 2666d4984046SHemant Agrawal init_err: 2667d4984046SHemant Agrawal dpaa2_dev_uninit(eth_dev); 2668d4984046SHemant Agrawal return ret; 2669c147eae0SHemant Agrawal } 2670c147eae0SHemant Agrawal 2671c147eae0SHemant Agrawal static int 26723e5a335dSHemant Agrawal dpaa2_dev_uninit(struct rte_eth_dev *eth_dev) 2673c147eae0SHemant Agrawal { 26743e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 267581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)eth_dev->process_private; 2676fe2b986aSSunil Kumar Kori int i, ret; 26773e5a335dSHemant Agrawal 2678d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2679d401ead1SHemant Agrawal 2680c147eae0SHemant Agrawal if (rte_eal_process_type() != RTE_PROC_PRIMARY) 2681e729ec76SHemant Agrawal return 0; 2682c147eae0SHemant Agrawal 26833e5a335dSHemant Agrawal if (!dpni) { 2684a10a988aSShreyansh Jain DPAA2_PMD_WARN("Already closed or not started"); 26853e5a335dSHemant Agrawal return -1; 26863e5a335dSHemant Agrawal } 26873e5a335dSHemant Agrawal 26883e5a335dSHemant Agrawal dpaa2_dev_close(eth_dev); 26893e5a335dSHemant Agrawal 26905d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(eth_dev); 26913e5a335dSHemant Agrawal 26923e5a335dSHemant Agrawal /* Close the device at underlying layer*/ 26933e5a335dSHemant Agrawal ret = dpni_close(dpni, CMD_PRI_LOW, priv->token); 26943e5a335dSHemant Agrawal if (ret) { 2695a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2696a10a988aSShreyansh Jain "Failure closing dpni device with err code %d", 2697d4984046SHemant Agrawal ret); 26983e5a335dSHemant Agrawal } 26993e5a335dSHemant Agrawal 27003e5a335dSHemant Agrawal /* Free the allocated memory for ethernet private data and dpni*/ 27013e5a335dSHemant Agrawal priv->hw = NULL; 270281c42c84SShreyansh Jain eth_dev->process_private = NULL; 2703d4984046SHemant Agrawal rte_free(dpni); 27043e5a335dSHemant Agrawal 2705926c1279SJun Yang for (i = 0; i < MAX_TCS; i++) 2706926c1279SJun Yang rte_free((void *)(size_t)priv->extract.tc_extract_param[i]); 2707fe2b986aSSunil Kumar Kori 2708fe2b986aSSunil Kumar Kori if (priv->extract.qos_extract_param) 2709fe2b986aSSunil Kumar Kori rte_free((void *)(size_t)priv->extract.qos_extract_param); 2710fe2b986aSSunil Kumar Kori 27113e5a335dSHemant Agrawal eth_dev->dev_ops = NULL; 2712cd9935ceSHemant Agrawal eth_dev->rx_pkt_burst = NULL; 2713cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = NULL; 27143e5a335dSHemant Agrawal 2715a10a988aSShreyansh Jain DPAA2_PMD_INFO("%s: netdev deleted", eth_dev->data->name); 2716c147eae0SHemant Agrawal return 0; 2717c147eae0SHemant Agrawal } 2718c147eae0SHemant Agrawal 2719c147eae0SHemant Agrawal static int 272055fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv, 2721c147eae0SHemant Agrawal struct rte_dpaa2_device *dpaa2_dev) 2722c147eae0SHemant Agrawal { 2723c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 272481c42c84SShreyansh Jain struct dpaa2_dev_priv *dev_priv; 2725c147eae0SHemant Agrawal int diag; 2726c147eae0SHemant Agrawal 2727f4435e38SHemant Agrawal if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) > 2728f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 2729f4435e38SHemant Agrawal DPAA2_PMD_ERR( 2730f4435e38SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)", 2731f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM, 2732f4435e38SHemant Agrawal DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE); 2733f4435e38SHemant Agrawal 2734f4435e38SHemant Agrawal return -1; 2735f4435e38SHemant Agrawal } 2736f4435e38SHemant Agrawal 2737c147eae0SHemant Agrawal if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2738e729ec76SHemant Agrawal eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name); 2739e729ec76SHemant Agrawal if (!eth_dev) 2740e729ec76SHemant Agrawal return -ENODEV; 274181c42c84SShreyansh Jain dev_priv = rte_zmalloc("ethdev private structure", 2742c147eae0SHemant Agrawal sizeof(struct dpaa2_dev_priv), 2743c147eae0SHemant Agrawal RTE_CACHE_LINE_SIZE); 274481c42c84SShreyansh Jain if (dev_priv == NULL) { 2745a10a988aSShreyansh Jain DPAA2_PMD_CRIT( 2746a10a988aSShreyansh Jain "Unable to allocate memory for private data"); 2747c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2748c147eae0SHemant Agrawal return -ENOMEM; 2749c147eae0SHemant Agrawal } 275081c42c84SShreyansh Jain eth_dev->data->dev_private = (void *)dev_priv; 275181c42c84SShreyansh Jain /* Store a pointer to eth_dev in dev_private */ 275281c42c84SShreyansh Jain dev_priv->eth_dev = eth_dev; 275381c42c84SShreyansh Jain dev_priv->tx_conf_en = 0; 2754e729ec76SHemant Agrawal } else { 2755e729ec76SHemant Agrawal eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name); 275681c42c84SShreyansh Jain if (!eth_dev) { 275781c42c84SShreyansh Jain DPAA2_PMD_DEBUG("returning enodev"); 2758e729ec76SHemant Agrawal return -ENODEV; 2759c147eae0SHemant Agrawal } 276081c42c84SShreyansh Jain } 2761e729ec76SHemant Agrawal 2762c147eae0SHemant Agrawal eth_dev->device = &dpaa2_dev->device; 276355fd2703SHemant Agrawal 2764c147eae0SHemant Agrawal dpaa2_dev->eth_dev = eth_dev; 2765c147eae0SHemant Agrawal eth_dev->data->rx_mbuf_alloc_failed = 0; 2766c147eae0SHemant Agrawal 276792b7e33eSHemant Agrawal if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC) 276892b7e33eSHemant Agrawal eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 276992b7e33eSHemant Agrawal 2770c147eae0SHemant Agrawal /* Invoke PMD device initialization function */ 2771c147eae0SHemant Agrawal diag = dpaa2_dev_init(eth_dev); 2772fbe90cddSThomas Monjalon if (diag == 0) { 2773fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2774c147eae0SHemant Agrawal return 0; 2775fbe90cddSThomas Monjalon } 2776c147eae0SHemant Agrawal 2777c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2778c147eae0SHemant Agrawal return diag; 2779c147eae0SHemant Agrawal } 2780c147eae0SHemant Agrawal 2781c147eae0SHemant Agrawal static int 2782c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev) 2783c147eae0SHemant Agrawal { 2784c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 2785c147eae0SHemant Agrawal 2786c147eae0SHemant Agrawal eth_dev = dpaa2_dev->eth_dev; 2787c147eae0SHemant Agrawal dpaa2_dev_uninit(eth_dev); 2788c147eae0SHemant Agrawal 2789c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2790c147eae0SHemant Agrawal 2791c147eae0SHemant Agrawal return 0; 2792c147eae0SHemant Agrawal } 2793c147eae0SHemant Agrawal 2794c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = { 279592b7e33eSHemant Agrawal .drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA, 2796bad555dfSShreyansh Jain .drv_type = DPAA2_ETH, 2797c147eae0SHemant Agrawal .probe = rte_dpaa2_probe, 2798c147eae0SHemant Agrawal .remove = rte_dpaa2_remove, 2799c147eae0SHemant Agrawal }; 2800c147eae0SHemant Agrawal 2801c147eae0SHemant Agrawal RTE_PMD_REGISTER_DPAA2(net_dpaa2, rte_dpaa2_pmd); 2802a3a997f0SHemant Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_dpaa2, 280320191ab3SNipun Gupta DRIVER_LOOPBACK_MODE "=<int> " 280420191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE "=<int>"); 28059c99878aSJerin Jacob RTE_LOG_REGISTER(dpaa2_logtype_pmd, pmd.net.dpaa2, NOTICE); 2806