1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause 2c147eae0SHemant Agrawal * 3c147eae0SHemant Agrawal * Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved. 4ac624068SGagandeep Singh * Copyright 2016-2021 NXP 5c147eae0SHemant Agrawal * 6c147eae0SHemant Agrawal */ 7c147eae0SHemant Agrawal 8c147eae0SHemant Agrawal #include <time.h> 9c147eae0SHemant Agrawal #include <net/if.h> 10c147eae0SHemant Agrawal 11c147eae0SHemant Agrawal #include <rte_mbuf.h> 12df96fd0dSBruce Richardson #include <ethdev_driver.h> 13c147eae0SHemant Agrawal #include <rte_malloc.h> 14c147eae0SHemant Agrawal #include <rte_memcpy.h> 15c147eae0SHemant Agrawal #include <rte_string_fns.h> 16c147eae0SHemant Agrawal #include <rte_cycles.h> 17c147eae0SHemant Agrawal #include <rte_kvargs.h> 18c147eae0SHemant Agrawal #include <rte_dev.h> 19c147eae0SHemant Agrawal #include <rte_fslmc.h> 20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h> 21c147eae0SHemant Agrawal 22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h" 23c147eae0SHemant Agrawal #include <fslmc_vfio.h> 243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h> 25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h> 263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h> 27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h> 28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h" 2972ec7a67SSunil Kumar Kori #include "dpaa2_sparser.h" 30f40adb40SHemant Agrawal #include <fsl_qbman_debug.h> 31c147eae0SHemant Agrawal 32c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback" 3320191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch" 348d21c563SHemant Agrawal #define DRIVER_TX_CONF "drv_tx_conf" 354690a611SNipun Gupta #define DRIVER_ERROR_QUEUE "drv_err_queue" 36eadcfd95SRohit Raj #define CHECK_INTERVAL 100 /* 100ms */ 37eadcfd95SRohit Raj #define MAX_REPEAT_TIME 90 /* 9s (90 * 100ms) in total */ 38a3a997f0SHemant Agrawal 39175fe7d9SSunil Kumar Kori /* Supported Rx offloads */ 40175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 4126179a66SHemant Agrawal DEV_RX_OFFLOAD_CHECKSUM | 4226179a66SHemant Agrawal DEV_RX_OFFLOAD_SCTP_CKSUM | 43175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 4426179a66SHemant Agrawal DEV_RX_OFFLOAD_OUTER_UDP_CKSUM | 4526179a66SHemant Agrawal DEV_RX_OFFLOAD_VLAN_STRIP | 46175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER | 4720196043SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 4820196043SHemant Agrawal DEV_RX_OFFLOAD_TIMESTAMP; 49175fe7d9SSunil Kumar Kori 50175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 51175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 528b945a7fSPavan Nikhilesh DEV_RX_OFFLOAD_RSS_HASH | 53175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 54175fe7d9SSunil Kumar Kori 55175fe7d9SSunil Kumar Kori /* Supported Tx offloads */ 56175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup = 57175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_VLAN_INSERT | 58175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 59175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 60175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 61175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 6226179a66SHemant Agrawal DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 6326179a66SHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 6426179a66SHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 65175fe7d9SSunil Kumar Kori 66175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 67175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 6826179a66SHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 69175fe7d9SSunil Kumar Kori 70c1870f65SAkhil Goyal /* enable timestamp in mbuf */ 71724f79dfSHemant Agrawal bool dpaa2_enable_ts[RTE_MAX_ETHPORTS]; 7261c41e2eSThomas Monjalon uint64_t dpaa2_timestamp_rx_dynflag; 7361c41e2eSThomas Monjalon int dpaa2_timestamp_dynfield_offset = -1; 74c1870f65SAkhil Goyal 754690a611SNipun Gupta /* Enable error queue */ 764690a611SNipun Gupta bool dpaa2_enable_err_queue; 774690a611SNipun Gupta 781d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off { 791d6329b2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 801d6329b2SHemant Agrawal uint8_t page_id; /* dpni statistics page id */ 811d6329b2SHemant Agrawal uint8_t stats_id; /* stats id in the given page */ 821d6329b2SHemant Agrawal }; 831d6329b2SHemant Agrawal 841d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = { 851d6329b2SHemant Agrawal {"ingress_multicast_frames", 0, 2}, 861d6329b2SHemant Agrawal {"ingress_multicast_bytes", 0, 3}, 871d6329b2SHemant Agrawal {"ingress_broadcast_frames", 0, 4}, 881d6329b2SHemant Agrawal {"ingress_broadcast_bytes", 0, 5}, 891d6329b2SHemant Agrawal {"egress_multicast_frames", 1, 2}, 901d6329b2SHemant Agrawal {"egress_multicast_bytes", 1, 3}, 911d6329b2SHemant Agrawal {"egress_broadcast_frames", 1, 4}, 921d6329b2SHemant Agrawal {"egress_broadcast_bytes", 1, 5}, 931d6329b2SHemant Agrawal {"ingress_filtered_frames", 2, 0}, 941d6329b2SHemant Agrawal {"ingress_discarded_frames", 2, 1}, 951d6329b2SHemant Agrawal {"ingress_nobuffer_discards", 2, 2}, 961d6329b2SHemant Agrawal {"egress_discarded_frames", 2, 3}, 971d6329b2SHemant Agrawal {"egress_confirmed_frames", 2, 4}, 98c720c5f6SHemant Agrawal {"cgr_reject_frames", 4, 0}, 99c720c5f6SHemant Agrawal {"cgr_reject_bytes", 4, 1}, 1001d6329b2SHemant Agrawal }; 1011d6329b2SHemant Agrawal 102c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd; 103c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev, 104c5acbb5eSHemant Agrawal int wait_to_complete); 105a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev); 106a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev); 107e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 108c147eae0SHemant Agrawal 1093ce294f2SHemant Agrawal static int 1103ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on) 1113ce294f2SHemant Agrawal { 1123ce294f2SHemant Agrawal int ret; 1133ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 11481c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 1153ce294f2SHemant Agrawal 1163ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1173ce294f2SHemant Agrawal 1183ce294f2SHemant Agrawal if (dpni == NULL) { 119a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1203ce294f2SHemant Agrawal return -1; 1213ce294f2SHemant Agrawal } 1223ce294f2SHemant Agrawal 1233ce294f2SHemant Agrawal if (on) 12496f7bfe8SSachin Saxena ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, priv->token, 12596f7bfe8SSachin Saxena vlan_id, 0, 0, 0); 1263ce294f2SHemant Agrawal else 1273ce294f2SHemant Agrawal ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW, 1283ce294f2SHemant Agrawal priv->token, vlan_id); 1293ce294f2SHemant Agrawal 1303ce294f2SHemant Agrawal if (ret < 0) 131a10a988aSShreyansh Jain DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d", 1323ce294f2SHemant Agrawal ret, vlan_id, priv->hw_id); 1333ce294f2SHemant Agrawal 1343ce294f2SHemant Agrawal return ret; 1353ce294f2SHemant Agrawal } 1363ce294f2SHemant Agrawal 137289ba0c0SDavid Harton static int 1383ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask) 1393ce294f2SHemant Agrawal { 1403ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 14181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 14250ce3e7aSWei Hu (Xavier) int ret = 0; 1433ce294f2SHemant Agrawal 1443ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1453ce294f2SHemant Agrawal 1463ce294f2SHemant Agrawal if (mask & ETH_VLAN_FILTER_MASK) { 147c172f85eSHemant Agrawal /* VLAN Filter not avaialble */ 148c172f85eSHemant Agrawal if (!priv->max_vlan_filters) { 149a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN filter not available"); 15050ce3e7aSWei Hu (Xavier) return -ENOTSUP; 151c172f85eSHemant Agrawal } 152c172f85eSHemant Agrawal 1530ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1540ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER) 1553ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1563ce294f2SHemant Agrawal priv->token, true); 1573ce294f2SHemant Agrawal else 1583ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1593ce294f2SHemant Agrawal priv->token, false); 1603ce294f2SHemant Agrawal if (ret < 0) 161a10a988aSShreyansh Jain DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret); 1623ce294f2SHemant Agrawal } 163289ba0c0SDavid Harton 16450ce3e7aSWei Hu (Xavier) return ret; 1653ce294f2SHemant Agrawal } 1663ce294f2SHemant Agrawal 167748eccb9SHemant Agrawal static int 168e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev, 169e59b75ffSHemant Agrawal enum rte_vlan_type vlan_type __rte_unused, 170e59b75ffSHemant Agrawal uint16_t tpid) 171e59b75ffSHemant Agrawal { 172e59b75ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 17381c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 174e59b75ffSHemant Agrawal int ret = -ENOTSUP; 175e59b75ffSHemant Agrawal 176e59b75ffSHemant Agrawal PMD_INIT_FUNC_TRACE(); 177e59b75ffSHemant Agrawal 178e59b75ffSHemant Agrawal /* nothing to be done for standard vlan tpids */ 179e59b75ffSHemant Agrawal if (tpid == 0x8100 || tpid == 0x88A8) 180e59b75ffSHemant Agrawal return 0; 181e59b75ffSHemant Agrawal 182e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 183e59b75ffSHemant Agrawal priv->token, tpid); 184e59b75ffSHemant Agrawal if (ret < 0) 185e59b75ffSHemant Agrawal DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret); 186e59b75ffSHemant Agrawal /* if already configured tpids, remove them first */ 187e59b75ffSHemant Agrawal if (ret == -EBUSY) { 188e59b75ffSHemant Agrawal struct dpni_custom_tpid_cfg tpid_list = {0}; 189e59b75ffSHemant Agrawal 190e59b75ffSHemant Agrawal ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW, 191e59b75ffSHemant Agrawal priv->token, &tpid_list); 192e59b75ffSHemant Agrawal if (ret < 0) 193e59b75ffSHemant Agrawal goto fail; 194e59b75ffSHemant Agrawal ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW, 195e59b75ffSHemant Agrawal priv->token, tpid_list.tpid1); 196e59b75ffSHemant Agrawal if (ret < 0) 197e59b75ffSHemant Agrawal goto fail; 198e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 199e59b75ffSHemant Agrawal priv->token, tpid); 200e59b75ffSHemant Agrawal } 201e59b75ffSHemant Agrawal fail: 202e59b75ffSHemant Agrawal return ret; 203e59b75ffSHemant Agrawal } 204e59b75ffSHemant Agrawal 205e59b75ffSHemant Agrawal static int 206748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev, 207748eccb9SHemant Agrawal char *fw_version, 208748eccb9SHemant Agrawal size_t fw_size) 209748eccb9SHemant Agrawal { 210748eccb9SHemant Agrawal int ret; 21181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 212748eccb9SHemant Agrawal struct mc_soc_version mc_plat_info = {0}; 213748eccb9SHemant Agrawal struct mc_version mc_ver_info = {0}; 214748eccb9SHemant Agrawal 215748eccb9SHemant Agrawal PMD_INIT_FUNC_TRACE(); 216748eccb9SHemant Agrawal 217748eccb9SHemant Agrawal if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info)) 218a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_soc_version failed"); 219748eccb9SHemant Agrawal 220748eccb9SHemant Agrawal if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info)) 221a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_version failed"); 222748eccb9SHemant Agrawal 223748eccb9SHemant Agrawal ret = snprintf(fw_version, fw_size, 224748eccb9SHemant Agrawal "%x-%d.%d.%d", 225748eccb9SHemant Agrawal mc_plat_info.svr, 226748eccb9SHemant Agrawal mc_ver_info.major, 227748eccb9SHemant Agrawal mc_ver_info.minor, 228748eccb9SHemant Agrawal mc_ver_info.revision); 229d345d6c9SFerruh Yigit if (ret < 0) 230d345d6c9SFerruh Yigit return -EINVAL; 231748eccb9SHemant Agrawal 232748eccb9SHemant Agrawal ret += 1; /* add the size of '\0' */ 233d345d6c9SFerruh Yigit if (fw_size < (size_t)ret) 234748eccb9SHemant Agrawal return ret; 235748eccb9SHemant Agrawal else 236748eccb9SHemant Agrawal return 0; 237748eccb9SHemant Agrawal } 238748eccb9SHemant Agrawal 239bdad90d1SIvan Ilchenko static int 2403e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info) 2413e5a335dSHemant Agrawal { 2423e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2433e5a335dSHemant Agrawal 2443e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2453e5a335dSHemant Agrawal 24633fad432SHemant Agrawal dev_info->max_mac_addrs = priv->max_mac_filters; 247bee61d86SHemant Agrawal dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN; 248bee61d86SHemant Agrawal dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE; 2493e5a335dSHemant Agrawal dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues; 2503e5a335dSHemant Agrawal dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues; 251175fe7d9SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 252175fe7d9SSunil Kumar Kori dev_rx_offloads_nodis; 253175fe7d9SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 254175fe7d9SSunil Kumar Kori dev_tx_offloads_nodis; 2553e5a335dSHemant Agrawal dev_info->speed_capa = ETH_LINK_SPEED_1G | 2563e5a335dSHemant Agrawal ETH_LINK_SPEED_2_5G | 2573e5a335dSHemant Agrawal ETH_LINK_SPEED_10G; 258762b275fSHemant Agrawal 259762b275fSHemant Agrawal dev_info->max_hash_mac_addrs = 0; 260762b275fSHemant Agrawal dev_info->max_vfs = 0; 261762b275fSHemant Agrawal dev_info->max_vmdq_pools = ETH_16_POOLS; 262762b275fSHemant Agrawal dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL; 263bdad90d1SIvan Ilchenko 264e35ead33SHemant Agrawal dev_info->default_rxportconf.burst_size = dpaa2_dqrr_size; 265e35ead33SHemant Agrawal /* same is rx size for best perf */ 266e35ead33SHemant Agrawal dev_info->default_txportconf.burst_size = dpaa2_dqrr_size; 267e35ead33SHemant Agrawal 268e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1; 269e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1; 270e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CONG_ENTER_TX_THRESHOLD; 271e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = DPAA2_RX_DEFAULT_NBDESC; 272e35ead33SHemant Agrawal 2737e2c3f14SHemant Agrawal if (dpaa2_svr_family == SVR_LX2160A) { 2747e2c3f14SHemant Agrawal dev_info->speed_capa |= ETH_LINK_SPEED_25G | 2757e2c3f14SHemant Agrawal ETH_LINK_SPEED_40G | 2767e2c3f14SHemant Agrawal ETH_LINK_SPEED_50G | 2777e2c3f14SHemant Agrawal ETH_LINK_SPEED_100G; 2787e2c3f14SHemant Agrawal } 2797e2c3f14SHemant Agrawal 280bdad90d1SIvan Ilchenko return 0; 2813e5a335dSHemant Agrawal } 2823e5a335dSHemant Agrawal 2833e5a335dSHemant Agrawal static int 284ddbc2b66SApeksha Gupta dpaa2_dev_rx_burst_mode_get(struct rte_eth_dev *dev, 285ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 286ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 287ddbc2b66SApeksha Gupta { 288ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 289ddbc2b66SApeksha Gupta int ret = -EINVAL; 290ddbc2b66SApeksha Gupta unsigned int i; 291ddbc2b66SApeksha Gupta const struct burst_info { 292ddbc2b66SApeksha Gupta uint64_t flags; 293ddbc2b66SApeksha Gupta const char *output; 294ddbc2b66SApeksha Gupta } rx_offload_map[] = { 295ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_CHECKSUM, " Checksum,"}, 296ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 297ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 298ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_OUTER_UDP_CKSUM, " Outer UDP csum,"}, 299ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_VLAN_STRIP, " VLAN strip,"}, 300ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_VLAN_FILTER, " VLAN filter,"}, 301ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_JUMBO_FRAME, " Jumbo frame,"}, 302ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_TIMESTAMP, " Timestamp,"}, 303ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_RSS_HASH, " RSS,"}, 304ddbc2b66SApeksha Gupta {DEV_RX_OFFLOAD_SCATTER, " Scattered,"} 305ddbc2b66SApeksha Gupta }; 306ddbc2b66SApeksha Gupta 307ddbc2b66SApeksha Gupta /* Update Rx offload info */ 308ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) { 309ddbc2b66SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) { 310ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 311ddbc2b66SApeksha Gupta rx_offload_map[i].output); 312ddbc2b66SApeksha Gupta ret = 0; 313ddbc2b66SApeksha Gupta break; 314ddbc2b66SApeksha Gupta } 315ddbc2b66SApeksha Gupta } 316ddbc2b66SApeksha Gupta return ret; 317ddbc2b66SApeksha Gupta } 318ddbc2b66SApeksha Gupta 319ddbc2b66SApeksha Gupta static int 320ddbc2b66SApeksha Gupta dpaa2_dev_tx_burst_mode_get(struct rte_eth_dev *dev, 321ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 322ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 323ddbc2b66SApeksha Gupta { 324ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 325ddbc2b66SApeksha Gupta int ret = -EINVAL; 326ddbc2b66SApeksha Gupta unsigned int i; 327ddbc2b66SApeksha Gupta const struct burst_info { 328ddbc2b66SApeksha Gupta uint64_t flags; 329ddbc2b66SApeksha Gupta const char *output; 330ddbc2b66SApeksha Gupta } tx_offload_map[] = { 331ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_VLAN_INSERT, " VLAN Insert,"}, 332ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 333ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 334ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 335ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 336ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 337ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"}, 338ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"}, 339ddbc2b66SApeksha Gupta {DEV_TX_OFFLOAD_MULTI_SEGS, " Scattered,"} 340ddbc2b66SApeksha Gupta }; 341ddbc2b66SApeksha Gupta 342ddbc2b66SApeksha Gupta /* Update Tx offload info */ 343ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) { 344ddbc2b66SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) { 345ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 346ddbc2b66SApeksha Gupta tx_offload_map[i].output); 347ddbc2b66SApeksha Gupta ret = 0; 348ddbc2b66SApeksha Gupta break; 349ddbc2b66SApeksha Gupta } 350ddbc2b66SApeksha Gupta } 351ddbc2b66SApeksha Gupta return ret; 352ddbc2b66SApeksha Gupta } 353ddbc2b66SApeksha Gupta 354ddbc2b66SApeksha Gupta static int 3553e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev) 3563e5a335dSHemant Agrawal { 3573e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 3583e5a335dSHemant Agrawal uint16_t dist_idx; 3593e5a335dSHemant Agrawal uint32_t vq_id; 3602d5f7f52SAshish Jain uint8_t num_rxqueue_per_tc; 3613e5a335dSHemant Agrawal struct dpaa2_queue *mc_q, *mcq; 3623e5a335dSHemant Agrawal uint32_t tot_queues; 3633e5a335dSHemant Agrawal int i; 3643e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 3653e5a335dSHemant Agrawal 3663e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 3673e5a335dSHemant Agrawal 3682d5f7f52SAshish Jain num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc); 3698d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) 3709ceacab7SPriyanka Jain tot_queues = priv->nb_rx_queues + 2 * priv->nb_tx_queues; 3719ceacab7SPriyanka Jain else 3723e5a335dSHemant Agrawal tot_queues = priv->nb_rx_queues + priv->nb_tx_queues; 3733e5a335dSHemant Agrawal mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues, 3743e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3753e5a335dSHemant Agrawal if (!mc_q) { 376a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues"); 3773e5a335dSHemant Agrawal return -1; 3783e5a335dSHemant Agrawal } 3793e5a335dSHemant Agrawal 3803e5a335dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 38185ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3823e5a335dSHemant Agrawal priv->rx_vq[i] = mc_q++; 3833e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3843e5a335dSHemant Agrawal dpaa2_q->q_storage = rte_malloc("dq_storage", 3853e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t), 3863e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3873e5a335dSHemant Agrawal if (!dpaa2_q->q_storage) 3883e5a335dSHemant Agrawal goto fail; 3893e5a335dSHemant Agrawal 3903e5a335dSHemant Agrawal memset(dpaa2_q->q_storage, 0, 3913e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t)); 3923cf50ff5SHemant Agrawal if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 3933cf50ff5SHemant Agrawal goto fail; 3943e5a335dSHemant Agrawal } 3953e5a335dSHemant Agrawal 3964690a611SNipun Gupta if (dpaa2_enable_err_queue) { 3974690a611SNipun Gupta priv->rx_err_vq = rte_zmalloc("dpni_rx_err", 3984690a611SNipun Gupta sizeof(struct dpaa2_queue), 0); 3994690a611SNipun Gupta 4004690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 4014690a611SNipun Gupta dpaa2_q->q_storage = rte_malloc("err_dq_storage", 4024690a611SNipun Gupta sizeof(struct queue_storage_info_t) * 4034690a611SNipun Gupta RTE_MAX_LCORE, 4044690a611SNipun Gupta RTE_CACHE_LINE_SIZE); 4054690a611SNipun Gupta if (!dpaa2_q->q_storage) 4064690a611SNipun Gupta goto fail; 4074690a611SNipun Gupta 4084690a611SNipun Gupta memset(dpaa2_q->q_storage, 0, 4094690a611SNipun Gupta sizeof(struct queue_storage_info_t)); 4104690a611SNipun Gupta for (i = 0; i < RTE_MAX_LCORE; i++) 4114690a611SNipun Gupta if (dpaa2_alloc_dq_storage(&dpaa2_q->q_storage[i])) 4124690a611SNipun Gupta goto fail; 4134690a611SNipun Gupta } 4144690a611SNipun Gupta 4153e5a335dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 41685ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 4177ae777d0SHemant Agrawal mc_q->flow_id = 0xffff; 4183e5a335dSHemant Agrawal priv->tx_vq[i] = mc_q++; 4197ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4207ae777d0SHemant Agrawal dpaa2_q->cscn = rte_malloc(NULL, 4217ae777d0SHemant Agrawal sizeof(struct qbman_result), 16); 4227ae777d0SHemant Agrawal if (!dpaa2_q->cscn) 4237ae777d0SHemant Agrawal goto fail_tx; 4243e5a335dSHemant Agrawal } 4253e5a335dSHemant Agrawal 4268d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 4279ceacab7SPriyanka Jain /*Setup tx confirmation queues*/ 4289ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 4299ceacab7SPriyanka Jain mc_q->eth_data = dev->data; 4309ceacab7SPriyanka Jain mc_q->tc_index = i; 4319ceacab7SPriyanka Jain mc_q->flow_id = 0; 4329ceacab7SPriyanka Jain priv->tx_conf_vq[i] = mc_q++; 4339ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4349ceacab7SPriyanka Jain dpaa2_q->q_storage = 4359ceacab7SPriyanka Jain rte_malloc("dq_storage", 4369ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t), 4379ceacab7SPriyanka Jain RTE_CACHE_LINE_SIZE); 4389ceacab7SPriyanka Jain if (!dpaa2_q->q_storage) 4399ceacab7SPriyanka Jain goto fail_tx_conf; 4409ceacab7SPriyanka Jain 4419ceacab7SPriyanka Jain memset(dpaa2_q->q_storage, 0, 4429ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t)); 4439ceacab7SPriyanka Jain if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 4449ceacab7SPriyanka Jain goto fail_tx_conf; 4459ceacab7SPriyanka Jain } 4469ceacab7SPriyanka Jain } 4479ceacab7SPriyanka Jain 4483e5a335dSHemant Agrawal vq_id = 0; 449599017a2SHemant Agrawal for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) { 4503e5a335dSHemant Agrawal mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id]; 4512d5f7f52SAshish Jain mcq->tc_index = dist_idx / num_rxqueue_per_tc; 4522d5f7f52SAshish Jain mcq->flow_id = dist_idx % num_rxqueue_per_tc; 4533e5a335dSHemant Agrawal vq_id++; 4543e5a335dSHemant Agrawal } 4553e5a335dSHemant Agrawal 4563e5a335dSHemant Agrawal return 0; 4579ceacab7SPriyanka Jain fail_tx_conf: 4589ceacab7SPriyanka Jain i -= 1; 4599ceacab7SPriyanka Jain while (i >= 0) { 4609ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4619ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 4629ceacab7SPriyanka Jain priv->tx_conf_vq[i--] = NULL; 4639ceacab7SPriyanka Jain } 4649ceacab7SPriyanka Jain i = priv->nb_tx_queues; 4657ae777d0SHemant Agrawal fail_tx: 4667ae777d0SHemant Agrawal i -= 1; 4677ae777d0SHemant Agrawal while (i >= 0) { 4687ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4697ae777d0SHemant Agrawal rte_free(dpaa2_q->cscn); 4707ae777d0SHemant Agrawal priv->tx_vq[i--] = NULL; 4717ae777d0SHemant Agrawal } 4727ae777d0SHemant Agrawal i = priv->nb_rx_queues; 4733e5a335dSHemant Agrawal fail: 4743e5a335dSHemant Agrawal i -= 1; 4753e5a335dSHemant Agrawal mc_q = priv->rx_vq[0]; 4763e5a335dSHemant Agrawal while (i >= 0) { 4773e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 4783cf50ff5SHemant Agrawal dpaa2_free_dq_storage(dpaa2_q->q_storage); 4793e5a335dSHemant Agrawal rte_free(dpaa2_q->q_storage); 4803e5a335dSHemant Agrawal priv->rx_vq[i--] = NULL; 4813e5a335dSHemant Agrawal } 4824690a611SNipun Gupta 4834690a611SNipun Gupta if (dpaa2_enable_err_queue) { 4844690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 4854690a611SNipun Gupta if (dpaa2_q->q_storage) 4864690a611SNipun Gupta dpaa2_free_dq_storage(dpaa2_q->q_storage); 4874690a611SNipun Gupta rte_free(dpaa2_q->q_storage); 4884690a611SNipun Gupta } 4894690a611SNipun Gupta 4903e5a335dSHemant Agrawal rte_free(mc_q); 4913e5a335dSHemant Agrawal return -1; 4923e5a335dSHemant Agrawal } 4933e5a335dSHemant Agrawal 4945d9a1e4dSHemant Agrawal static void 4955d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev) 4965d9a1e4dSHemant Agrawal { 4975d9a1e4dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 4985d9a1e4dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 4995d9a1e4dSHemant Agrawal int i; 5005d9a1e4dSHemant Agrawal 5015d9a1e4dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5025d9a1e4dSHemant Agrawal 5035d9a1e4dSHemant Agrawal /* Queue allocation base */ 5045d9a1e4dSHemant Agrawal if (priv->rx_vq[0]) { 5055d9a1e4dSHemant Agrawal /* cleaning up queue storage */ 5065d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 5075d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 5085d9a1e4dSHemant Agrawal if (dpaa2_q->q_storage) 5095d9a1e4dSHemant Agrawal rte_free(dpaa2_q->q_storage); 5105d9a1e4dSHemant Agrawal } 5115d9a1e4dSHemant Agrawal /* cleanup tx queue cscn */ 5125d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 5135d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 5145d9a1e4dSHemant Agrawal rte_free(dpaa2_q->cscn); 5155d9a1e4dSHemant Agrawal } 5168d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 5179ceacab7SPriyanka Jain /* cleanup tx conf queue storage */ 5189ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 5199ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *) 5209ceacab7SPriyanka Jain priv->tx_conf_vq[i]; 5219ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 5229ceacab7SPriyanka Jain } 5239ceacab7SPriyanka Jain } 5245d9a1e4dSHemant Agrawal /*free memory for all queues (RX+TX) */ 5255d9a1e4dSHemant Agrawal rte_free(priv->rx_vq[0]); 5265d9a1e4dSHemant Agrawal priv->rx_vq[0] = NULL; 5275d9a1e4dSHemant Agrawal } 5285d9a1e4dSHemant Agrawal } 5295d9a1e4dSHemant Agrawal 5303e5a335dSHemant Agrawal static int 5313e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev) 5323e5a335dSHemant Agrawal { 53321ce788cSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 53481c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 53521ce788cSHemant Agrawal struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 5360ebce612SSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 5370ebce612SSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 5380ebce612SSunil Kumar Kori int rx_l3_csum_offload = false; 5390ebce612SSunil Kumar Kori int rx_l4_csum_offload = false; 5400ebce612SSunil Kumar Kori int tx_l3_csum_offload = false; 5410ebce612SSunil Kumar Kori int tx_l4_csum_offload = false; 542271f5aeeSJun Yang int ret, tc_index; 5433e5a335dSHemant Agrawal 5443e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5453e5a335dSHemant Agrawal 5467bdf45f9SHemant Agrawal /* Rx offloads which are enabled by default */ 547175fe7d9SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 5487bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5497bdf45f9SHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 5507bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 551175fe7d9SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 552175fe7d9SSunil Kumar Kori } 5530ebce612SSunil Kumar Kori 5547bdf45f9SHemant Agrawal /* Tx offloads which are enabled by default */ 555175fe7d9SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 5567bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5577bdf45f9SHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 5587bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 559175fe7d9SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 560175fe7d9SSunil Kumar Kori } 5610ebce612SSunil Kumar Kori 5620ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 563e1640849SHemant Agrawal if (eth_conf->rxmode.max_rx_pkt_len <= DPAA2_MAX_RX_PKT_LEN) { 56444ea7355SAshish Jain ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, 5656f8be0fbSHemant Agrawal priv->token, eth_conf->rxmode.max_rx_pkt_len 5666f8be0fbSHemant Agrawal - RTE_ETHER_CRC_LEN); 567e1640849SHemant Agrawal if (ret) { 568a10a988aSShreyansh Jain DPAA2_PMD_ERR( 569a10a988aSShreyansh Jain "Unable to set mtu. check config"); 570e1640849SHemant Agrawal return ret; 571e1640849SHemant Agrawal } 5726f8be0fbSHemant Agrawal dev->data->mtu = 5736f8be0fbSHemant Agrawal dev->data->dev_conf.rxmode.max_rx_pkt_len - 5746f8be0fbSHemant Agrawal RTE_ETHER_HDR_LEN - RTE_ETHER_CRC_LEN - 5756f8be0fbSHemant Agrawal VLAN_TAG_SIZE; 576*79ef9825SHemant Agrawal DPAA2_PMD_INFO("MTU configured for the device: %d", 577*79ef9825SHemant Agrawal dev->data->mtu); 578e1640849SHemant Agrawal } else { 579e1640849SHemant Agrawal return -1; 580e1640849SHemant Agrawal } 581e1640849SHemant Agrawal } 582e1640849SHemant Agrawal 58389c2ea8fSHemant Agrawal if (eth_conf->rxmode.mq_mode == ETH_MQ_RX_RSS) { 584271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 58589c2ea8fSHemant Agrawal ret = dpaa2_setup_flow_dist(dev, 586271f5aeeSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf, 587271f5aeeSJun Yang tc_index); 58889c2ea8fSHemant Agrawal if (ret) { 589271f5aeeSJun Yang DPAA2_PMD_ERR( 590271f5aeeSJun Yang "Unable to set flow distribution on tc%d." 591271f5aeeSJun Yang "Check queue config", tc_index); 59289c2ea8fSHemant Agrawal return ret; 59389c2ea8fSHemant Agrawal } 59489c2ea8fSHemant Agrawal } 595271f5aeeSJun Yang } 596c5acbb5eSHemant Agrawal 5970ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM) 5980ebce612SSunil Kumar Kori rx_l3_csum_offload = true; 5990ebce612SSunil Kumar Kori 6000ebce612SSunil Kumar Kori if ((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) || 60126179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) || 60226179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_SCTP_CKSUM)) 6030ebce612SSunil Kumar Kori rx_l4_csum_offload = true; 60421ce788cSHemant Agrawal 60521ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6060ebce612SSunil Kumar Kori DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload); 60721ce788cSHemant Agrawal if (ret) { 608a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret); 60921ce788cSHemant Agrawal return ret; 61021ce788cSHemant Agrawal } 61121ce788cSHemant Agrawal 61221ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6130ebce612SSunil Kumar Kori DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload); 61421ce788cSHemant Agrawal if (ret) { 615a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret); 61621ce788cSHemant Agrawal return ret; 61721ce788cSHemant Agrawal } 61821ce788cSHemant Agrawal 6197eaf1323SGagandeep Singh #if !defined(RTE_LIBRTE_IEEE1588) 62020196043SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) 6217eaf1323SGagandeep Singh #endif 62261c41e2eSThomas Monjalon { 62361c41e2eSThomas Monjalon ret = rte_mbuf_dyn_rx_timestamp_register( 62461c41e2eSThomas Monjalon &dpaa2_timestamp_dynfield_offset, 62561c41e2eSThomas Monjalon &dpaa2_timestamp_rx_dynflag); 62661c41e2eSThomas Monjalon if (ret != 0) { 62761c41e2eSThomas Monjalon DPAA2_PMD_ERR("Error to register timestamp field/flag"); 62861c41e2eSThomas Monjalon return -rte_errno; 62961c41e2eSThomas Monjalon } 630724f79dfSHemant Agrawal dpaa2_enable_ts[dev->data->port_id] = true; 63161c41e2eSThomas Monjalon } 63220196043SHemant Agrawal 6330ebce612SSunil Kumar Kori if (tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM) 6340ebce612SSunil Kumar Kori tx_l3_csum_offload = true; 6350ebce612SSunil Kumar Kori 6360ebce612SSunil Kumar Kori if ((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) || 6370ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) || 6380ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_SCTP_CKSUM)) 6390ebce612SSunil Kumar Kori tx_l4_csum_offload = true; 6400ebce612SSunil Kumar Kori 64121ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6420ebce612SSunil Kumar Kori DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload); 64321ce788cSHemant Agrawal if (ret) { 644a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret); 64521ce788cSHemant Agrawal return ret; 64621ce788cSHemant Agrawal } 64721ce788cSHemant Agrawal 64821ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6490ebce612SSunil Kumar Kori DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload); 65021ce788cSHemant Agrawal if (ret) { 651a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret); 65221ce788cSHemant Agrawal return ret; 65321ce788cSHemant Agrawal } 65421ce788cSHemant Agrawal 655ffb3389cSNipun Gupta /* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in 656ffb3389cSNipun Gupta * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC] 657ffb3389cSNipun Gupta * to 0 for LS2 in the hardware thus disabling data/annotation 658ffb3389cSNipun Gupta * stashing. For LX2 this is fixed in hardware and thus hash result and 659ffb3389cSNipun Gupta * parse results can be received in FD using this option. 660ffb3389cSNipun Gupta */ 661ffb3389cSNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) { 662ffb3389cSNipun Gupta ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 663ffb3389cSNipun Gupta DPNI_FLCTYPE_HASH, true); 664ffb3389cSNipun Gupta if (ret) { 665a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret); 666ffb3389cSNipun Gupta return ret; 667ffb3389cSNipun Gupta } 668ffb3389cSNipun Gupta } 669ffb3389cSNipun Gupta 67024f3c9a6SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 671c172f85eSHemant Agrawal dpaa2_vlan_offload_set(dev, ETH_VLAN_FILTER_MASK); 672c172f85eSHemant Agrawal 673ac624068SGagandeep Singh dpaa2_tm_init(dev); 674ac624068SGagandeep Singh 6753e5a335dSHemant Agrawal return 0; 6763e5a335dSHemant Agrawal } 6773e5a335dSHemant Agrawal 6783e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID, 6793e5a335dSHemant Agrawal * flow ID, destination configuration etc. 6803e5a335dSHemant Agrawal */ 6813e5a335dSHemant Agrawal static int 6823e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev, 6833e5a335dSHemant Agrawal uint16_t rx_queue_id, 68413b856acSHemant Agrawal uint16_t nb_rx_desc, 6853e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 686988a7c38SHemant Agrawal const struct rte_eth_rxconf *rx_conf, 6873e5a335dSHemant Agrawal struct rte_mempool *mb_pool) 6883e5a335dSHemant Agrawal { 6893e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 69081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 6913e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 6923e5a335dSHemant Agrawal struct dpni_queue cfg; 6933e5a335dSHemant Agrawal uint8_t options = 0; 6943e5a335dSHemant Agrawal uint8_t flow_id; 695bee61d86SHemant Agrawal uint32_t bpid; 69613b856acSHemant Agrawal int i, ret; 6973e5a335dSHemant Agrawal 6983e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6993e5a335dSHemant Agrawal 700a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p", 7013e5a335dSHemant Agrawal dev, rx_queue_id, mb_pool, rx_conf); 7023e5a335dSHemant Agrawal 703988a7c38SHemant Agrawal /* Rx deferred start is not supported */ 704988a7c38SHemant Agrawal if (rx_conf->rx_deferred_start) { 705988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Rx deferred start not supported", 706988a7c38SHemant Agrawal (void *)dev); 707988a7c38SHemant Agrawal return -EINVAL; 708988a7c38SHemant Agrawal } 709988a7c38SHemant Agrawal 710bee61d86SHemant Agrawal if (!priv->bp_list || priv->bp_list->mp != mb_pool) { 711bee61d86SHemant Agrawal bpid = mempool_to_bpid(mb_pool); 712bee61d86SHemant Agrawal ret = dpaa2_attach_bp_list(priv, 713bee61d86SHemant Agrawal rte_dpaa2_bpid_info[bpid].bp_list); 714bee61d86SHemant Agrawal if (ret) 715bee61d86SHemant Agrawal return ret; 716bee61d86SHemant Agrawal } 7173e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 7183e5a335dSHemant Agrawal dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */ 719109df460SShreyansh Jain dpaa2_q->bp_array = rte_dpaa2_bpid_info; 720de1d70f0SHemant Agrawal dpaa2_q->nb_desc = UINT16_MAX; 721de1d70f0SHemant Agrawal dpaa2_q->offloads = rx_conf->offloads; 7223e5a335dSHemant Agrawal 723599017a2SHemant Agrawal /*Get the flow id from given VQ id*/ 72413b856acSHemant Agrawal flow_id = dpaa2_q->flow_id; 7253e5a335dSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 7263e5a335dSHemant Agrawal 7273e5a335dSHemant Agrawal options = options | DPNI_QUEUE_OPT_USER_CTX; 7285ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_q); 7293e5a335dSHemant Agrawal 73013b856acSHemant Agrawal /* check if a private cgr available. */ 73113b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 73213b856acSHemant Agrawal if (!priv->cgid_in_use[i]) { 73313b856acSHemant Agrawal priv->cgid_in_use[i] = 1; 73413b856acSHemant Agrawal break; 73513b856acSHemant Agrawal } 73613b856acSHemant Agrawal } 73713b856acSHemant Agrawal 73813b856acSHemant Agrawal if (i < priv->max_cgs) { 73913b856acSHemant Agrawal options |= DPNI_QUEUE_OPT_SET_CGID; 74013b856acSHemant Agrawal cfg.cgid = i; 74113b856acSHemant Agrawal dpaa2_q->cgid = cfg.cgid; 74213b856acSHemant Agrawal } else { 74313b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 74413b856acSHemant Agrawal } 74513b856acSHemant Agrawal 74637529eceSHemant Agrawal /*if ls2088 or rev2 device, enable the stashing */ 74730db823eSHemant Agrawal 748e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) { 74937529eceSHemant Agrawal options |= DPNI_QUEUE_OPT_FLC; 75037529eceSHemant Agrawal cfg.flc.stash_control = true; 75137529eceSHemant Agrawal cfg.flc.value &= 0xFFFFFFFFFFFFFFC0; 75237529eceSHemant Agrawal /* 00 00 00 - last 6 bit represent annotation, context stashing, 753e0ded73bSHemant Agrawal * data stashing setting 01 01 00 (0x14) 754e0ded73bSHemant Agrawal * (in following order ->DS AS CS) 755e0ded73bSHemant Agrawal * to enable 1 line data, 1 line annotation. 756e0ded73bSHemant Agrawal * For LX2, this setting should be 01 00 00 (0x10) 75737529eceSHemant Agrawal */ 758e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A) 759e0ded73bSHemant Agrawal cfg.flc.value |= 0x10; 760e0ded73bSHemant Agrawal else 76137529eceSHemant Agrawal cfg.flc.value |= 0x14; 76237529eceSHemant Agrawal } 7633e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX, 7643e5a335dSHemant Agrawal dpaa2_q->tc_index, flow_id, options, &cfg); 7653e5a335dSHemant Agrawal if (ret) { 766a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret); 7673e5a335dSHemant Agrawal return -1; 7683e5a335dSHemant Agrawal } 7693e5a335dSHemant Agrawal 77023d6a87eSHemant Agrawal if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) { 77123d6a87eSHemant Agrawal struct dpni_taildrop taildrop; 77223d6a87eSHemant Agrawal 77323d6a87eSHemant Agrawal taildrop.enable = 1; 774de1d70f0SHemant Agrawal dpaa2_q->nb_desc = nb_rx_desc; 77513b856acSHemant Agrawal /* Private CGR will use tail drop length as nb_rx_desc. 77613b856acSHemant Agrawal * for rest cases we can use standard byte based tail drop. 77713b856acSHemant Agrawal * There is no HW restriction, but number of CGRs are limited, 77813b856acSHemant Agrawal * hence this restriction is placed. 77913b856acSHemant Agrawal */ 78013b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 78123d6a87eSHemant Agrawal /*enabling per rx queue congestion control */ 78213b856acSHemant Agrawal taildrop.threshold = nb_rx_desc; 78313b856acSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_FRAMES; 78413b856acSHemant Agrawal taildrop.oal = 0; 78513b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling CG Tail Drop on queue = %d", 78613b856acSHemant Agrawal rx_queue_id); 78713b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 78813b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, 78913b856acSHemant Agrawal DPNI_QUEUE_RX, 79013b856acSHemant Agrawal dpaa2_q->tc_index, 7917a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 79213b856acSHemant Agrawal } else { 79313b856acSHemant Agrawal /*enabling per rx queue congestion control */ 79413b856acSHemant Agrawal taildrop.threshold = CONG_THRESHOLD_RX_BYTES_Q; 79523d6a87eSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_BYTES; 796d47f0292SHemant Agrawal taildrop.oal = CONG_RX_OAL; 79713b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling Byte based Drop on queue= %d", 79823d6a87eSHemant Agrawal rx_queue_id); 79923d6a87eSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 80023d6a87eSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 80113b856acSHemant Agrawal dpaa2_q->tc_index, flow_id, 80213b856acSHemant Agrawal &taildrop); 80313b856acSHemant Agrawal } 80413b856acSHemant Agrawal if (ret) { 80513b856acSHemant Agrawal DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 80613b856acSHemant Agrawal ret); 80713b856acSHemant Agrawal return -1; 80813b856acSHemant Agrawal } 80913b856acSHemant Agrawal } else { /* Disable tail Drop */ 81013b856acSHemant Agrawal struct dpni_taildrop taildrop = {0}; 81113b856acSHemant Agrawal DPAA2_PMD_INFO("Tail drop is disabled on queue"); 81213b856acSHemant Agrawal 81313b856acSHemant Agrawal taildrop.enable = 0; 81413b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 81513b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 81613b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, DPNI_QUEUE_RX, 81713b856acSHemant Agrawal dpaa2_q->tc_index, 8187a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 81913b856acSHemant Agrawal } else { 82013b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 82113b856acSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 82223d6a87eSHemant Agrawal dpaa2_q->tc_index, flow_id, &taildrop); 82313b856acSHemant Agrawal } 82423d6a87eSHemant Agrawal if (ret) { 825a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 826a10a988aSShreyansh Jain ret); 82723d6a87eSHemant Agrawal return -1; 82823d6a87eSHemant Agrawal } 82923d6a87eSHemant Agrawal } 83023d6a87eSHemant Agrawal 8313e5a335dSHemant Agrawal dev->data->rx_queues[rx_queue_id] = dpaa2_q; 8323e5a335dSHemant Agrawal return 0; 8333e5a335dSHemant Agrawal } 8343e5a335dSHemant Agrawal 8353e5a335dSHemant Agrawal static int 8363e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev, 8373e5a335dSHemant Agrawal uint16_t tx_queue_id, 838b5869095SHemant Agrawal uint16_t nb_tx_desc, 8393e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 840988a7c38SHemant Agrawal const struct rte_eth_txconf *tx_conf) 8413e5a335dSHemant Agrawal { 8423e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 8433e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *) 8443e5a335dSHemant Agrawal priv->tx_vq[tx_queue_id]; 8459ceacab7SPriyanka Jain struct dpaa2_queue *dpaa2_tx_conf_q = (struct dpaa2_queue *) 8469ceacab7SPriyanka Jain priv->tx_conf_vq[tx_queue_id]; 84781c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 8483e5a335dSHemant Agrawal struct dpni_queue tx_conf_cfg; 8493e5a335dSHemant Agrawal struct dpni_queue tx_flow_cfg; 8503e5a335dSHemant Agrawal uint8_t options = 0, flow_id; 851e26bf82eSSachin Saxena struct dpni_queue_id qid; 8523e5a335dSHemant Agrawal uint32_t tc_id; 8533e5a335dSHemant Agrawal int ret; 8543e5a335dSHemant Agrawal 8553e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 8563e5a335dSHemant Agrawal 857988a7c38SHemant Agrawal /* Tx deferred start is not supported */ 858988a7c38SHemant Agrawal if (tx_conf->tx_deferred_start) { 859988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Tx deferred start not supported", 860988a7c38SHemant Agrawal (void *)dev); 861988a7c38SHemant Agrawal return -EINVAL; 862988a7c38SHemant Agrawal } 863988a7c38SHemant Agrawal 864de1d70f0SHemant Agrawal dpaa2_q->nb_desc = UINT16_MAX; 865de1d70f0SHemant Agrawal dpaa2_q->offloads = tx_conf->offloads; 866de1d70f0SHemant Agrawal 8673e5a335dSHemant Agrawal /* Return if queue already configured */ 868f9989673SAkhil Goyal if (dpaa2_q->flow_id != 0xffff) { 869f9989673SAkhil Goyal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 8703e5a335dSHemant Agrawal return 0; 871f9989673SAkhil Goyal } 8723e5a335dSHemant Agrawal 8733e5a335dSHemant Agrawal memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue)); 8743e5a335dSHemant Agrawal memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue)); 8753e5a335dSHemant Agrawal 876ef18dafeSHemant Agrawal tc_id = tx_queue_id; 877ef18dafeSHemant Agrawal flow_id = 0; 8783e5a335dSHemant Agrawal 8793e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX, 8803e5a335dSHemant Agrawal tc_id, flow_id, options, &tx_flow_cfg); 8813e5a335dSHemant Agrawal if (ret) { 882a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the tx flow: " 883a10a988aSShreyansh Jain "tc_id=%d, flow=%d err=%d", 884a10a988aSShreyansh Jain tc_id, flow_id, ret); 8853e5a335dSHemant Agrawal return -1; 8863e5a335dSHemant Agrawal } 8873e5a335dSHemant Agrawal 8883e5a335dSHemant Agrawal dpaa2_q->flow_id = flow_id; 8893e5a335dSHemant Agrawal 8903e5a335dSHemant Agrawal if (tx_queue_id == 0) { 8913e5a335dSHemant Agrawal /*Set tx-conf and error configuration*/ 8928d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) 8939ceacab7SPriyanka Jain ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8949ceacab7SPriyanka Jain priv->token, 8959ceacab7SPriyanka Jain DPNI_CONF_AFFINE); 8969ceacab7SPriyanka Jain else 8973e5a335dSHemant Agrawal ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8983e5a335dSHemant Agrawal priv->token, 8993e5a335dSHemant Agrawal DPNI_CONF_DISABLE); 9003e5a335dSHemant Agrawal if (ret) { 901a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in set tx conf mode settings: " 902a10a988aSShreyansh Jain "err=%d", ret); 9033e5a335dSHemant Agrawal return -1; 9043e5a335dSHemant Agrawal } 9053e5a335dSHemant Agrawal } 9063e5a335dSHemant Agrawal dpaa2_q->tc_index = tc_id; 9073e5a335dSHemant Agrawal 908e26bf82eSSachin Saxena ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 909e26bf82eSSachin Saxena DPNI_QUEUE_TX, dpaa2_q->tc_index, 910e26bf82eSSachin Saxena dpaa2_q->flow_id, &tx_flow_cfg, &qid); 911e26bf82eSSachin Saxena if (ret) { 912e26bf82eSSachin Saxena DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 913e26bf82eSSachin Saxena return -1; 914e26bf82eSSachin Saxena } 915e26bf82eSSachin Saxena dpaa2_q->fqid = qid.fqid; 916e26bf82eSSachin Saxena 917a0840963SHemant Agrawal if (!(priv->flags & DPAA2_TX_CGR_OFF)) { 91813b856acSHemant Agrawal struct dpni_congestion_notification_cfg cong_notif_cfg = {0}; 9197ae777d0SHemant Agrawal 920de1d70f0SHemant Agrawal dpaa2_q->nb_desc = nb_tx_desc; 921de1d70f0SHemant Agrawal 92229dfa62fSHemant Agrawal cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES; 923b5869095SHemant Agrawal cong_notif_cfg.threshold_entry = nb_tx_desc; 9247ae777d0SHemant Agrawal /* Notify that the queue is not congested when the data in 92538a0ac75SHemant Agrawal * the queue is below this thershold.(90% of value) 9267ae777d0SHemant Agrawal */ 92738a0ac75SHemant Agrawal cong_notif_cfg.threshold_exit = (nb_tx_desc * 9) / 10; 9287ae777d0SHemant Agrawal cong_notif_cfg.message_ctx = 0; 929543dbfecSNipun Gupta cong_notif_cfg.message_iova = 930543dbfecSNipun Gupta (size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn); 9317ae777d0SHemant Agrawal cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE; 9327ae777d0SHemant Agrawal cong_notif_cfg.notification_mode = 9337ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_ENTER | 9347ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_EXIT | 9357ae777d0SHemant Agrawal DPNI_CONG_OPT_COHERENT_WRITE; 93655984a9bSShreyansh Jain cong_notif_cfg.cg_point = DPNI_CP_QUEUE; 9377ae777d0SHemant Agrawal 9387ae777d0SHemant Agrawal ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW, 9397ae777d0SHemant Agrawal priv->token, 9407ae777d0SHemant Agrawal DPNI_QUEUE_TX, 9417ae777d0SHemant Agrawal tc_id, 9427ae777d0SHemant Agrawal &cong_notif_cfg); 9437ae777d0SHemant Agrawal if (ret) { 944a10a988aSShreyansh Jain DPAA2_PMD_ERR( 945a10a988aSShreyansh Jain "Error in setting tx congestion notification: " 946a10a988aSShreyansh Jain "err=%d", ret); 9477ae777d0SHemant Agrawal return -ret; 9487ae777d0SHemant Agrawal } 9497ae777d0SHemant Agrawal } 95016c4a3c4SNipun Gupta dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf; 9513e5a335dSHemant Agrawal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 9529ceacab7SPriyanka Jain 9538d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 9549ceacab7SPriyanka Jain dpaa2_q->tx_conf_queue = dpaa2_tx_conf_q; 9559ceacab7SPriyanka Jain options = options | DPNI_QUEUE_OPT_USER_CTX; 9569ceacab7SPriyanka Jain tx_conf_cfg.user_context = (size_t)(dpaa2_q); 9579ceacab7SPriyanka Jain ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 9589ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9599ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, options, &tx_conf_cfg); 9609ceacab7SPriyanka Jain if (ret) { 9619ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in setting the tx conf flow: " 9629ceacab7SPriyanka Jain "tc_index=%d, flow=%d err=%d", 9639ceacab7SPriyanka Jain dpaa2_tx_conf_q->tc_index, 9649ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, ret); 9659ceacab7SPriyanka Jain return -1; 9669ceacab7SPriyanka Jain } 9679ceacab7SPriyanka Jain 9689ceacab7SPriyanka Jain ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 9699ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9709ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, &tx_conf_cfg, &qid); 9719ceacab7SPriyanka Jain if (ret) { 9729ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 9739ceacab7SPriyanka Jain return -1; 9749ceacab7SPriyanka Jain } 9759ceacab7SPriyanka Jain dpaa2_tx_conf_q->fqid = qid.fqid; 9769ceacab7SPriyanka Jain } 9773e5a335dSHemant Agrawal return 0; 9783e5a335dSHemant Agrawal } 9793e5a335dSHemant Agrawal 9803e5a335dSHemant Agrawal static void 9813e5a335dSHemant Agrawal dpaa2_dev_rx_queue_release(void *q __rte_unused) 9823e5a335dSHemant Agrawal { 98313b856acSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *)q; 98413b856acSHemant Agrawal struct dpaa2_dev_priv *priv = dpaa2_q->eth_data->dev_private; 98581c42c84SShreyansh Jain struct fsl_mc_io *dpni = 98681c42c84SShreyansh Jain (struct fsl_mc_io *)priv->eth_dev->process_private; 98713b856acSHemant Agrawal uint8_t options = 0; 98813b856acSHemant Agrawal int ret; 98913b856acSHemant Agrawal struct dpni_queue cfg; 99013b856acSHemant Agrawal 99113b856acSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 9923e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 99313b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 99413b856acSHemant Agrawal options = DPNI_QUEUE_OPT_CLEAR_CGID; 99513b856acSHemant Agrawal cfg.cgid = dpaa2_q->cgid; 99613b856acSHemant Agrawal 99713b856acSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 99813b856acSHemant Agrawal DPNI_QUEUE_RX, 99913b856acSHemant Agrawal dpaa2_q->tc_index, dpaa2_q->flow_id, 100013b856acSHemant Agrawal options, &cfg); 100113b856acSHemant Agrawal if (ret) 100213b856acSHemant Agrawal DPAA2_PMD_ERR("Unable to clear CGR from q=%u err=%d", 100313b856acSHemant Agrawal dpaa2_q->fqid, ret); 100413b856acSHemant Agrawal priv->cgid_in_use[dpaa2_q->cgid] = 0; 100513b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 100613b856acSHemant Agrawal } 10073e5a335dSHemant Agrawal } 10083e5a335dSHemant Agrawal 10093e5a335dSHemant Agrawal static void 10103e5a335dSHemant Agrawal dpaa2_dev_tx_queue_release(void *q __rte_unused) 10113e5a335dSHemant Agrawal { 10123e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 10133e5a335dSHemant Agrawal } 10143e5a335dSHemant Agrawal 1015f40adb40SHemant Agrawal static uint32_t 1016f40adb40SHemant Agrawal dpaa2_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 1017f40adb40SHemant Agrawal { 1018f40adb40SHemant Agrawal int32_t ret; 1019f40adb40SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1020f40adb40SHemant Agrawal struct dpaa2_queue *dpaa2_q; 1021f40adb40SHemant Agrawal struct qbman_swp *swp; 1022f40adb40SHemant Agrawal struct qbman_fq_query_np_rslt state; 1023f40adb40SHemant Agrawal uint32_t frame_cnt = 0; 1024f40adb40SHemant Agrawal 1025f40adb40SHemant Agrawal if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 1026f40adb40SHemant Agrawal ret = dpaa2_affine_qbman_swp(); 1027f40adb40SHemant Agrawal if (ret) { 1028d527f5d9SNipun Gupta DPAA2_PMD_ERR( 1029d527f5d9SNipun Gupta "Failed to allocate IO portal, tid: %d\n", 1030d527f5d9SNipun Gupta rte_gettid()); 1031f40adb40SHemant Agrawal return -EINVAL; 1032f40adb40SHemant Agrawal } 1033f40adb40SHemant Agrawal } 1034f40adb40SHemant Agrawal swp = DPAA2_PER_LCORE_PORTAL; 1035f40adb40SHemant Agrawal 1036f40adb40SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 1037f40adb40SHemant Agrawal 1038f40adb40SHemant Agrawal if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) { 1039f40adb40SHemant Agrawal frame_cnt = qbman_fq_state_frame_count(&state); 104046dca1d5SHemant Agrawal DPAA2_PMD_DP_DEBUG("RX frame count for q(%d) is %u", 1041f40adb40SHemant Agrawal rx_queue_id, frame_cnt); 1042f40adb40SHemant Agrawal } 1043f40adb40SHemant Agrawal return frame_cnt; 1044f40adb40SHemant Agrawal } 1045f40adb40SHemant Agrawal 1046a5fc38d4SHemant Agrawal static const uint32_t * 1047a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev) 1048a5fc38d4SHemant Agrawal { 1049a5fc38d4SHemant Agrawal static const uint32_t ptypes[] = { 1050a5fc38d4SHemant Agrawal /*todo -= add more types */ 1051a5fc38d4SHemant Agrawal RTE_PTYPE_L2_ETHER, 1052a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4, 1053a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4_EXT, 1054a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6, 1055a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6_EXT, 1056a5fc38d4SHemant Agrawal RTE_PTYPE_L4_TCP, 1057a5fc38d4SHemant Agrawal RTE_PTYPE_L4_UDP, 1058a5fc38d4SHemant Agrawal RTE_PTYPE_L4_SCTP, 1059a5fc38d4SHemant Agrawal RTE_PTYPE_L4_ICMP, 1060a5fc38d4SHemant Agrawal RTE_PTYPE_UNKNOWN 1061a5fc38d4SHemant Agrawal }; 1062a5fc38d4SHemant Agrawal 1063a3a997f0SHemant Agrawal if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx || 106420191ab3SNipun Gupta dev->rx_pkt_burst == dpaa2_dev_rx || 1065a3a997f0SHemant Agrawal dev->rx_pkt_burst == dpaa2_dev_loopback_rx) 1066a5fc38d4SHemant Agrawal return ptypes; 1067a5fc38d4SHemant Agrawal return NULL; 1068a5fc38d4SHemant Agrawal } 1069a5fc38d4SHemant Agrawal 1070c5acbb5eSHemant Agrawal /** 1071c5acbb5eSHemant Agrawal * Dpaa2 link Interrupt handler 1072c5acbb5eSHemant Agrawal * 1073c5acbb5eSHemant Agrawal * @param param 1074c5acbb5eSHemant Agrawal * The address of parameter (struct rte_eth_dev *) regsitered before. 1075c5acbb5eSHemant Agrawal * 1076c5acbb5eSHemant Agrawal * @return 1077c5acbb5eSHemant Agrawal * void 1078c5acbb5eSHemant Agrawal */ 1079c5acbb5eSHemant Agrawal static void 1080c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param) 1081c5acbb5eSHemant Agrawal { 1082c5acbb5eSHemant Agrawal struct rte_eth_dev *dev = param; 1083c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 108481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1085c5acbb5eSHemant Agrawal int ret; 1086c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1087c5acbb5eSHemant Agrawal unsigned int status = 0, clear = 0; 1088c5acbb5eSHemant Agrawal 1089c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1090c5acbb5eSHemant Agrawal 1091c5acbb5eSHemant Agrawal if (dpni == NULL) { 1092a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1093c5acbb5eSHemant Agrawal return; 1094c5acbb5eSHemant Agrawal } 1095c5acbb5eSHemant Agrawal 1096c5acbb5eSHemant Agrawal ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token, 1097c5acbb5eSHemant Agrawal irq_index, &status); 1098c5acbb5eSHemant Agrawal if (unlikely(ret)) { 1099a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't get irq status (err %d)", ret); 1100c5acbb5eSHemant Agrawal clear = 0xffffffff; 1101c5acbb5eSHemant Agrawal goto out; 1102c5acbb5eSHemant Agrawal } 1103c5acbb5eSHemant Agrawal 1104c5acbb5eSHemant Agrawal if (status & DPNI_IRQ_EVENT_LINK_CHANGED) { 1105c5acbb5eSHemant Agrawal clear = DPNI_IRQ_EVENT_LINK_CHANGED; 1106c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 1107c5acbb5eSHemant Agrawal /* calling all the apps registered for link status event */ 11085723fbedSFerruh Yigit rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL); 1109c5acbb5eSHemant Agrawal } 1110c5acbb5eSHemant Agrawal out: 1111c5acbb5eSHemant Agrawal ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token, 1112c5acbb5eSHemant Agrawal irq_index, clear); 1113c5acbb5eSHemant Agrawal if (unlikely(ret)) 1114a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret); 1115c5acbb5eSHemant Agrawal } 1116c5acbb5eSHemant Agrawal 1117c5acbb5eSHemant Agrawal static int 1118c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable) 1119c5acbb5eSHemant Agrawal { 1120c5acbb5eSHemant Agrawal int err = 0; 1121c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 112281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1123c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1124c5acbb5eSHemant Agrawal unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED; 1125c5acbb5eSHemant Agrawal 1126c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1127c5acbb5eSHemant Agrawal 1128c5acbb5eSHemant Agrawal err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token, 1129c5acbb5eSHemant Agrawal irq_index, mask); 1130c5acbb5eSHemant Agrawal if (err < 0) { 1131a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err, 1132c5acbb5eSHemant Agrawal strerror(-err)); 1133c5acbb5eSHemant Agrawal return err; 1134c5acbb5eSHemant Agrawal } 1135c5acbb5eSHemant Agrawal 1136c5acbb5eSHemant Agrawal err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token, 1137c5acbb5eSHemant Agrawal irq_index, enable); 1138c5acbb5eSHemant Agrawal if (err < 0) 1139a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err, 1140c5acbb5eSHemant Agrawal strerror(-err)); 1141c5acbb5eSHemant Agrawal 1142c5acbb5eSHemant Agrawal return err; 1143c5acbb5eSHemant Agrawal } 1144c5acbb5eSHemant Agrawal 11453e5a335dSHemant Agrawal static int 11463e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev) 11473e5a335dSHemant Agrawal { 1148c5acbb5eSHemant Agrawal struct rte_device *rdev = dev->device; 1149c5acbb5eSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 11503e5a335dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 11513e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = data->dev_private; 115281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 11533e5a335dSHemant Agrawal struct dpni_queue cfg; 1154ef18dafeSHemant Agrawal struct dpni_error_cfg err_cfg; 11553e5a335dSHemant Agrawal uint16_t qdid; 11563e5a335dSHemant Agrawal struct dpni_queue_id qid; 11573e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 11583e5a335dSHemant Agrawal int ret, i; 1159c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle; 1160c5acbb5eSHemant Agrawal 1161c5acbb5eSHemant Agrawal dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device); 1162c5acbb5eSHemant Agrawal intr_handle = &dpaa2_dev->intr_handle; 11633e5a335dSHemant Agrawal 11643e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 11653e5a335dSHemant Agrawal 11663e5a335dSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 11673e5a335dSHemant Agrawal if (ret) { 1168a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d", 1169a10a988aSShreyansh Jain priv->hw_id, ret); 11703e5a335dSHemant Agrawal return ret; 11713e5a335dSHemant Agrawal } 11723e5a335dSHemant Agrawal 1173aa8c595aSHemant Agrawal /* Power up the phy. Needed to make the link go UP */ 1174a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(dev); 1175a1f3a12cSHemant Agrawal 11763e5a335dSHemant Agrawal ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token, 11773e5a335dSHemant Agrawal DPNI_QUEUE_TX, &qdid); 11783e5a335dSHemant Agrawal if (ret) { 1179a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret); 11803e5a335dSHemant Agrawal return ret; 11813e5a335dSHemant Agrawal } 11823e5a335dSHemant Agrawal priv->qdid = qdid; 11833e5a335dSHemant Agrawal 11843e5a335dSHemant Agrawal for (i = 0; i < data->nb_rx_queues; i++) { 11853e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i]; 11863e5a335dSHemant Agrawal ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11873e5a335dSHemant Agrawal DPNI_QUEUE_RX, dpaa2_q->tc_index, 11883e5a335dSHemant Agrawal dpaa2_q->flow_id, &cfg, &qid); 11893e5a335dSHemant Agrawal if (ret) { 1190a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting flow information: " 1191a10a988aSShreyansh Jain "err=%d", ret); 11923e5a335dSHemant Agrawal return ret; 11933e5a335dSHemant Agrawal } 11943e5a335dSHemant Agrawal dpaa2_q->fqid = qid.fqid; 11953e5a335dSHemant Agrawal } 11963e5a335dSHemant Agrawal 11974690a611SNipun Gupta if (dpaa2_enable_err_queue) { 11984690a611SNipun Gupta ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11994690a611SNipun Gupta DPNI_QUEUE_RX_ERR, 0, 0, &cfg, &qid); 12004690a611SNipun Gupta if (ret) { 12014690a611SNipun Gupta DPAA2_PMD_ERR("Error getting rx err flow information: err=%d", 12024690a611SNipun Gupta ret); 12034690a611SNipun Gupta return ret; 12044690a611SNipun Gupta } 12054690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 12064690a611SNipun Gupta dpaa2_q->fqid = qid.fqid; 12074690a611SNipun Gupta dpaa2_q->eth_data = dev->data; 12084690a611SNipun Gupta 12094690a611SNipun Gupta err_cfg.errors = DPNI_ERROR_DISC; 12104690a611SNipun Gupta err_cfg.error_action = DPNI_ERROR_ACTION_SEND_TO_ERROR_QUEUE; 12114690a611SNipun Gupta } else { 12124690a611SNipun Gupta /* checksum errors, send them to normal path 12134690a611SNipun Gupta * and set it in annotation 12144690a611SNipun Gupta */ 1215ef18dafeSHemant Agrawal err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE; 12164690a611SNipun Gupta 12174690a611SNipun Gupta /* if packet with parse error are not to be dropped */ 121834356a5dSShreyansh Jain err_cfg.errors |= DPNI_ERROR_PHE; 1219ef18dafeSHemant Agrawal 1220ef18dafeSHemant Agrawal err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE; 12214690a611SNipun Gupta } 1222ef18dafeSHemant Agrawal err_cfg.set_frame_annotation = true; 1223ef18dafeSHemant Agrawal 1224ef18dafeSHemant Agrawal ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW, 1225ef18dafeSHemant Agrawal priv->token, &err_cfg); 1226ef18dafeSHemant Agrawal if (ret) { 1227a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d", 1228a10a988aSShreyansh Jain ret); 1229ef18dafeSHemant Agrawal return ret; 1230ef18dafeSHemant Agrawal } 1231ef18dafeSHemant Agrawal 1232c5acbb5eSHemant Agrawal /* if the interrupts were configured on this devices*/ 1233c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1234c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1235c5acbb5eSHemant Agrawal /* Registering LSC interrupt handler */ 1236c5acbb5eSHemant Agrawal rte_intr_callback_register(intr_handle, 1237c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1238c5acbb5eSHemant Agrawal (void *)dev); 1239c5acbb5eSHemant Agrawal 1240c5acbb5eSHemant Agrawal /* enable vfio intr/eventfd mapping 1241c5acbb5eSHemant Agrawal * Interrupt index 0 is required, so we can not use 1242c5acbb5eSHemant Agrawal * rte_intr_enable. 1243c5acbb5eSHemant Agrawal */ 1244c5acbb5eSHemant Agrawal rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX); 1245c5acbb5eSHemant Agrawal 1246c5acbb5eSHemant Agrawal /* enable dpni_irqs */ 1247c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 1); 1248c5acbb5eSHemant Agrawal } 1249c5acbb5eSHemant Agrawal 125016c4a3c4SNipun Gupta /* Change the tx burst function if ordered queues are used */ 125116c4a3c4SNipun Gupta if (priv->en_ordered) 125216c4a3c4SNipun Gupta dev->tx_pkt_burst = dpaa2_dev_tx_ordered; 125316c4a3c4SNipun Gupta 12543e5a335dSHemant Agrawal return 0; 12553e5a335dSHemant Agrawal } 12563e5a335dSHemant Agrawal 12573e5a335dSHemant Agrawal /** 12583e5a335dSHemant Agrawal * This routine disables all traffic on the adapter by issuing a 12593e5a335dSHemant Agrawal * global reset on the MAC. 12603e5a335dSHemant Agrawal */ 126162024eb8SIvan Ilchenko static int 12623e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev) 12633e5a335dSHemant Agrawal { 12643e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 126581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 12663e5a335dSHemant Agrawal int ret; 1267c56c86ffSHemant Agrawal struct rte_eth_link link; 1268c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle = dev->intr_handle; 12693e5a335dSHemant Agrawal 12703e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 12713e5a335dSHemant Agrawal 1272c5acbb5eSHemant Agrawal /* reset interrupt callback */ 1273c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 1274c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 1275c5acbb5eSHemant Agrawal /*disable dpni irqs */ 1276c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 0); 1277c5acbb5eSHemant Agrawal 1278c5acbb5eSHemant Agrawal /* disable vfio intr before callback unregister */ 1279c5acbb5eSHemant Agrawal rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX); 1280c5acbb5eSHemant Agrawal 1281c5acbb5eSHemant Agrawal /* Unregistering LSC interrupt handler */ 1282c5acbb5eSHemant Agrawal rte_intr_callback_unregister(intr_handle, 1283c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1284c5acbb5eSHemant Agrawal (void *)dev); 1285c5acbb5eSHemant Agrawal } 1286c5acbb5eSHemant Agrawal 1287a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(dev); 1288a1f3a12cSHemant Agrawal 12893e5a335dSHemant Agrawal ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token); 12903e5a335dSHemant Agrawal if (ret) { 1291a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev", 12923e5a335dSHemant Agrawal ret, priv->hw_id); 129362024eb8SIvan Ilchenko return ret; 12943e5a335dSHemant Agrawal } 1295c56c86ffSHemant Agrawal 1296c56c86ffSHemant Agrawal /* clear the recorded link status */ 1297c56c86ffSHemant Agrawal memset(&link, 0, sizeof(link)); 12987e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 129962024eb8SIvan Ilchenko 130062024eb8SIvan Ilchenko return 0; 13013e5a335dSHemant Agrawal } 13023e5a335dSHemant Agrawal 1303b142387bSThomas Monjalon static int 13043e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev) 13053e5a335dSHemant Agrawal { 13063e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 130781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 13085964d36aSSachin Saxena int i, ret; 1309a1f3a12cSHemant Agrawal struct rte_eth_link link; 13103e5a335dSHemant Agrawal 13113e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 13123e5a335dSHemant Agrawal 13135964d36aSSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 13145964d36aSSachin Saxena return 0; 13156a556bd6SHemant Agrawal 13165964d36aSSachin Saxena if (!dpni) { 13175964d36aSSachin Saxena DPAA2_PMD_WARN("Already closed or not started"); 13185964d36aSSachin Saxena return -1; 13195964d36aSSachin Saxena } 13205964d36aSSachin Saxena 1321ac624068SGagandeep Singh dpaa2_tm_deinit(dev); 13225964d36aSSachin Saxena dpaa2_flow_clean(dev); 13233e5a335dSHemant Agrawal /* Clean the device first */ 13243e5a335dSHemant Agrawal ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token); 13253e5a335dSHemant Agrawal if (ret) { 1326a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret); 1327b142387bSThomas Monjalon return -1; 13283e5a335dSHemant Agrawal } 1329a1f3a12cSHemant Agrawal 1330a1f3a12cSHemant Agrawal memset(&link, 0, sizeof(link)); 13317e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 1332b142387bSThomas Monjalon 13335964d36aSSachin Saxena /* Free private queues memory */ 13345964d36aSSachin Saxena dpaa2_free_rx_tx_queues(dev); 13355964d36aSSachin Saxena /* Close the device at underlying layer*/ 13365964d36aSSachin Saxena ret = dpni_close(dpni, CMD_PRI_LOW, priv->token); 13375964d36aSSachin Saxena if (ret) { 13385964d36aSSachin Saxena DPAA2_PMD_ERR("Failure closing dpni device with err code %d", 13395964d36aSSachin Saxena ret); 13405964d36aSSachin Saxena } 13415964d36aSSachin Saxena 13425964d36aSSachin Saxena /* Free the allocated memory for ethernet private data and dpni*/ 13435964d36aSSachin Saxena priv->hw = NULL; 13445964d36aSSachin Saxena dev->process_private = NULL; 13455964d36aSSachin Saxena rte_free(dpni); 13465964d36aSSachin Saxena 13475964d36aSSachin Saxena for (i = 0; i < MAX_TCS; i++) 13485964d36aSSachin Saxena rte_free((void *)(size_t)priv->extract.tc_extract_param[i]); 13495964d36aSSachin Saxena 13505964d36aSSachin Saxena if (priv->extract.qos_extract_param) 13515964d36aSSachin Saxena rte_free((void *)(size_t)priv->extract.qos_extract_param); 13525964d36aSSachin Saxena 13535964d36aSSachin Saxena DPAA2_PMD_INFO("%s: netdev deleted", dev->data->name); 1354b142387bSThomas Monjalon return 0; 13553e5a335dSHemant Agrawal } 13563e5a335dSHemant Agrawal 13579039c812SAndrew Rybchenko static int 1358c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable( 1359c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1360c0e5c69aSHemant Agrawal { 1361c0e5c69aSHemant Agrawal int ret; 1362c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 136381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1364c0e5c69aSHemant Agrawal 1365c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1366c0e5c69aSHemant Agrawal 1367c0e5c69aSHemant Agrawal if (dpni == NULL) { 1368a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 13699039c812SAndrew Rybchenko return -ENODEV; 1370c0e5c69aSHemant Agrawal } 1371c0e5c69aSHemant Agrawal 1372c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 1373c0e5c69aSHemant Agrawal if (ret < 0) 1374a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret); 13755d5aeeedSHemant Agrawal 13765d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 13775d5aeeedSHemant Agrawal if (ret < 0) 1378a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret); 13799039c812SAndrew Rybchenko 13809039c812SAndrew Rybchenko return ret; 1381c0e5c69aSHemant Agrawal } 1382c0e5c69aSHemant Agrawal 13839039c812SAndrew Rybchenko static int 1384c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable( 1385c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1386c0e5c69aSHemant Agrawal { 1387c0e5c69aSHemant Agrawal int ret; 1388c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 138981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1390c0e5c69aSHemant Agrawal 1391c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1392c0e5c69aSHemant Agrawal 1393c0e5c69aSHemant Agrawal if (dpni == NULL) { 1394a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 13959039c812SAndrew Rybchenko return -ENODEV; 1396c0e5c69aSHemant Agrawal } 1397c0e5c69aSHemant Agrawal 1398c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 1399c0e5c69aSHemant Agrawal if (ret < 0) 1400a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret); 14015d5aeeedSHemant Agrawal 14025d5aeeedSHemant Agrawal if (dev->data->all_multicast == 0) { 14035d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, 14045d5aeeedSHemant Agrawal priv->token, false); 14055d5aeeedSHemant Agrawal if (ret < 0) 1406a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable M promisc mode %d", 14075d5aeeedSHemant Agrawal ret); 14085d5aeeedSHemant Agrawal } 14099039c812SAndrew Rybchenko 14109039c812SAndrew Rybchenko return ret; 14115d5aeeedSHemant Agrawal } 14125d5aeeedSHemant Agrawal 1413ca041cd4SIvan Ilchenko static int 14145d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable( 14155d5aeeedSHemant Agrawal struct rte_eth_dev *dev) 14165d5aeeedSHemant Agrawal { 14175d5aeeedSHemant Agrawal int ret; 14185d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 141981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 14205d5aeeedSHemant Agrawal 14215d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 14225d5aeeedSHemant Agrawal 14235d5aeeedSHemant Agrawal if (dpni == NULL) { 1424a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1425ca041cd4SIvan Ilchenko return -ENODEV; 14265d5aeeedSHemant Agrawal } 14275d5aeeedSHemant Agrawal 14285d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 14295d5aeeedSHemant Agrawal if (ret < 0) 1430a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret); 1431ca041cd4SIvan Ilchenko 1432ca041cd4SIvan Ilchenko return ret; 14335d5aeeedSHemant Agrawal } 14345d5aeeedSHemant Agrawal 1435ca041cd4SIvan Ilchenko static int 14365d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev) 14375d5aeeedSHemant Agrawal { 14385d5aeeedSHemant Agrawal int ret; 14395d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 144081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 14415d5aeeedSHemant Agrawal 14425d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 14435d5aeeedSHemant Agrawal 14445d5aeeedSHemant Agrawal if (dpni == NULL) { 1445a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1446ca041cd4SIvan Ilchenko return -ENODEV; 14475d5aeeedSHemant Agrawal } 14485d5aeeedSHemant Agrawal 14495d5aeeedSHemant Agrawal /* must remain on for all promiscuous */ 14505d5aeeedSHemant Agrawal if (dev->data->promiscuous == 1) 1451ca041cd4SIvan Ilchenko return 0; 14525d5aeeedSHemant Agrawal 14535d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 14545d5aeeedSHemant Agrawal if (ret < 0) 1455a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret); 1456ca041cd4SIvan Ilchenko 1457ca041cd4SIvan Ilchenko return ret; 1458c0e5c69aSHemant Agrawal } 1459e31d4d21SHemant Agrawal 1460e31d4d21SHemant Agrawal static int 1461e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1462e31d4d21SHemant Agrawal { 1463e31d4d21SHemant Agrawal int ret; 1464e31d4d21SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 146581c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 146635b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 146744ea7355SAshish Jain + VLAN_TAG_SIZE; 1468e31d4d21SHemant Agrawal 1469e31d4d21SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1470e31d4d21SHemant Agrawal 1471e31d4d21SHemant Agrawal if (dpni == NULL) { 1472a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1473e31d4d21SHemant Agrawal return -EINVAL; 1474e31d4d21SHemant Agrawal } 1475e31d4d21SHemant Agrawal 1476e31d4d21SHemant Agrawal /* check that mtu is within the allowed range */ 147735b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA2_MAX_RX_PKT_LEN) 1478e31d4d21SHemant Agrawal return -EINVAL; 1479e31d4d21SHemant Agrawal 1480043b5715SSteve Yang if (frame_size > DPAA2_ETH_MAX_LEN) 14810d20cda8SSachin Saxena dev->data->dev_conf.rxmode.offloads |= 14820ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 1483e1640849SHemant Agrawal else 14840ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 14850ebce612SSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 1486e1640849SHemant Agrawal 148744ea7355SAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 148844ea7355SAshish Jain 1489e31d4d21SHemant Agrawal /* Set the Max Rx frame length as 'mtu' + 1490e31d4d21SHemant Agrawal * Maximum Ethernet header length 1491e31d4d21SHemant Agrawal */ 1492e31d4d21SHemant Agrawal ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 14936f8be0fbSHemant Agrawal frame_size - RTE_ETHER_CRC_LEN); 1494e31d4d21SHemant Agrawal if (ret) { 1495a10a988aSShreyansh Jain DPAA2_PMD_ERR("Setting the max frame length failed"); 1496e31d4d21SHemant Agrawal return -1; 1497e31d4d21SHemant Agrawal } 1498a10a988aSShreyansh Jain DPAA2_PMD_INFO("MTU configured for the device: %d", mtu); 1499e31d4d21SHemant Agrawal return 0; 1500e31d4d21SHemant Agrawal } 1501e31d4d21SHemant Agrawal 1502b4d97b7dSHemant Agrawal static int 1503b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev, 15046d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1505b4d97b7dSHemant Agrawal __rte_unused uint32_t index, 1506b4d97b7dSHemant Agrawal __rte_unused uint32_t pool) 1507b4d97b7dSHemant Agrawal { 1508b4d97b7dSHemant Agrawal int ret; 1509b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 151081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1511b4d97b7dSHemant Agrawal 1512b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1513b4d97b7dSHemant Agrawal 1514b4d97b7dSHemant Agrawal if (dpni == NULL) { 1515a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1516b4d97b7dSHemant Agrawal return -1; 1517b4d97b7dSHemant Agrawal } 1518b4d97b7dSHemant Agrawal 151996f7bfe8SSachin Saxena ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, priv->token, 152096f7bfe8SSachin Saxena addr->addr_bytes, 0, 0, 0); 1521b4d97b7dSHemant Agrawal if (ret) 1522a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1523a10a988aSShreyansh Jain "error: Adding the MAC ADDR failed: err = %d", ret); 1524b4d97b7dSHemant Agrawal return 0; 1525b4d97b7dSHemant Agrawal } 1526b4d97b7dSHemant Agrawal 1527b4d97b7dSHemant Agrawal static void 1528b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev, 1529b4d97b7dSHemant Agrawal uint32_t index) 1530b4d97b7dSHemant Agrawal { 1531b4d97b7dSHemant Agrawal int ret; 1532b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 153381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1534b4d97b7dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 15356d13ea8eSOlivier Matz struct rte_ether_addr *macaddr; 1536b4d97b7dSHemant Agrawal 1537b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1538b4d97b7dSHemant Agrawal 1539b4d97b7dSHemant Agrawal macaddr = &data->mac_addrs[index]; 1540b4d97b7dSHemant Agrawal 1541b4d97b7dSHemant Agrawal if (dpni == NULL) { 1542a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1543b4d97b7dSHemant Agrawal return; 1544b4d97b7dSHemant Agrawal } 1545b4d97b7dSHemant Agrawal 1546b4d97b7dSHemant Agrawal ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW, 1547b4d97b7dSHemant Agrawal priv->token, macaddr->addr_bytes); 1548b4d97b7dSHemant Agrawal if (ret) 1549a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1550a10a988aSShreyansh Jain "error: Removing the MAC ADDR failed: err = %d", ret); 1551b4d97b7dSHemant Agrawal } 1552b4d97b7dSHemant Agrawal 1553caccf8b3SOlivier Matz static int 1554b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev, 15556d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1556b4d97b7dSHemant Agrawal { 1557b4d97b7dSHemant Agrawal int ret; 1558b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 155981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1560b4d97b7dSHemant Agrawal 1561b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1562b4d97b7dSHemant Agrawal 1563b4d97b7dSHemant Agrawal if (dpni == NULL) { 1564a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1565caccf8b3SOlivier Matz return -EINVAL; 1566b4d97b7dSHemant Agrawal } 1567b4d97b7dSHemant Agrawal 1568b4d97b7dSHemant Agrawal ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW, 1569b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1570b4d97b7dSHemant Agrawal 1571b4d97b7dSHemant Agrawal if (ret) 1572a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1573a10a988aSShreyansh Jain "error: Setting the MAC ADDR failed %d", ret); 1574caccf8b3SOlivier Matz 1575caccf8b3SOlivier Matz return ret; 1576b4d97b7dSHemant Agrawal } 1577a10a988aSShreyansh Jain 1578b0aa5459SHemant Agrawal static 1579d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev, 1580b0aa5459SHemant Agrawal struct rte_eth_stats *stats) 1581b0aa5459SHemant Agrawal { 1582b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 158381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1584b0aa5459SHemant Agrawal int32_t retcode; 1585b0aa5459SHemant Agrawal uint8_t page0 = 0, page1 = 1, page2 = 2; 1586b0aa5459SHemant Agrawal union dpni_statistics value; 1587e43f2521SShreyansh Jain int i; 1588e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq; 1589b0aa5459SHemant Agrawal 1590b0aa5459SHemant Agrawal memset(&value, 0, sizeof(union dpni_statistics)); 1591b0aa5459SHemant Agrawal 1592b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1593b0aa5459SHemant Agrawal 1594b0aa5459SHemant Agrawal if (!dpni) { 1595a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1596d5b0924bSMatan Azrad return -EINVAL; 1597b0aa5459SHemant Agrawal } 1598b0aa5459SHemant Agrawal 1599b0aa5459SHemant Agrawal if (!stats) { 1600a10a988aSShreyansh Jain DPAA2_PMD_ERR("stats is NULL"); 1601d5b0924bSMatan Azrad return -EINVAL; 1602b0aa5459SHemant Agrawal } 1603b0aa5459SHemant Agrawal 1604b0aa5459SHemant Agrawal /*Get Counters from page_0*/ 1605b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 160616bbc98aSShreyansh Jain page0, 0, &value); 1607b0aa5459SHemant Agrawal if (retcode) 1608b0aa5459SHemant Agrawal goto err; 1609b0aa5459SHemant Agrawal 1610b0aa5459SHemant Agrawal stats->ipackets = value.page_0.ingress_all_frames; 1611b0aa5459SHemant Agrawal stats->ibytes = value.page_0.ingress_all_bytes; 1612b0aa5459SHemant Agrawal 1613b0aa5459SHemant Agrawal /*Get Counters from page_1*/ 1614b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 161516bbc98aSShreyansh Jain page1, 0, &value); 1616b0aa5459SHemant Agrawal if (retcode) 1617b0aa5459SHemant Agrawal goto err; 1618b0aa5459SHemant Agrawal 1619b0aa5459SHemant Agrawal stats->opackets = value.page_1.egress_all_frames; 1620b0aa5459SHemant Agrawal stats->obytes = value.page_1.egress_all_bytes; 1621b0aa5459SHemant Agrawal 1622b0aa5459SHemant Agrawal /*Get Counters from page_2*/ 1623b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 162416bbc98aSShreyansh Jain page2, 0, &value); 1625b0aa5459SHemant Agrawal if (retcode) 1626b0aa5459SHemant Agrawal goto err; 1627b0aa5459SHemant Agrawal 1628b4d97b7dSHemant Agrawal /* Ingress drop frame count due to configured rules */ 1629b4d97b7dSHemant Agrawal stats->ierrors = value.page_2.ingress_filtered_frames; 1630b4d97b7dSHemant Agrawal /* Ingress drop frame count due to error */ 1631b4d97b7dSHemant Agrawal stats->ierrors += value.page_2.ingress_discarded_frames; 1632b4d97b7dSHemant Agrawal 1633b0aa5459SHemant Agrawal stats->oerrors = value.page_2.egress_discarded_frames; 1634b0aa5459SHemant Agrawal stats->imissed = value.page_2.ingress_nobuffer_discards; 1635b0aa5459SHemant Agrawal 1636e43f2521SShreyansh Jain /* Fill in per queue stats */ 1637e43f2521SShreyansh Jain for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) && 1638e43f2521SShreyansh Jain (i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) { 1639e43f2521SShreyansh Jain dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i]; 1640e43f2521SShreyansh Jain dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i]; 1641e43f2521SShreyansh Jain if (dpaa2_rxq) 1642e43f2521SShreyansh Jain stats->q_ipackets[i] = dpaa2_rxq->rx_pkts; 1643e43f2521SShreyansh Jain if (dpaa2_txq) 1644e43f2521SShreyansh Jain stats->q_opackets[i] = dpaa2_txq->tx_pkts; 1645e43f2521SShreyansh Jain 1646e43f2521SShreyansh Jain /* Byte counting is not implemented */ 1647e43f2521SShreyansh Jain stats->q_ibytes[i] = 0; 1648e43f2521SShreyansh Jain stats->q_obytes[i] = 0; 1649e43f2521SShreyansh Jain } 1650e43f2521SShreyansh Jain 1651d5b0924bSMatan Azrad return 0; 1652b0aa5459SHemant Agrawal 1653b0aa5459SHemant Agrawal err: 1654a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 1655d5b0924bSMatan Azrad return retcode; 1656b0aa5459SHemant Agrawal }; 1657b0aa5459SHemant Agrawal 16581d6329b2SHemant Agrawal static int 16591d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 16601d6329b2SHemant Agrawal unsigned int n) 16611d6329b2SHemant Agrawal { 16621d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 166381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 16641d6329b2SHemant Agrawal int32_t retcode; 1665c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 16661d6329b2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings); 16671d6329b2SHemant Agrawal 16681d6329b2SHemant Agrawal if (n < num) 16691d6329b2SHemant Agrawal return num; 16701d6329b2SHemant Agrawal 1671876b2c90SHemant Agrawal if (xstats == NULL) 1672876b2c90SHemant Agrawal return 0; 1673876b2c90SHemant Agrawal 16741d6329b2SHemant Agrawal /* Get Counters from page_0*/ 16751d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16761d6329b2SHemant Agrawal 0, 0, &value[0]); 16771d6329b2SHemant Agrawal if (retcode) 16781d6329b2SHemant Agrawal goto err; 16791d6329b2SHemant Agrawal 16801d6329b2SHemant Agrawal /* Get Counters from page_1*/ 16811d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16821d6329b2SHemant Agrawal 1, 0, &value[1]); 16831d6329b2SHemant Agrawal if (retcode) 16841d6329b2SHemant Agrawal goto err; 16851d6329b2SHemant Agrawal 16861d6329b2SHemant Agrawal /* Get Counters from page_2*/ 16871d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16881d6329b2SHemant Agrawal 2, 0, &value[2]); 16891d6329b2SHemant Agrawal if (retcode) 16901d6329b2SHemant Agrawal goto err; 16911d6329b2SHemant Agrawal 1692c720c5f6SHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 1693c720c5f6SHemant Agrawal if (!priv->cgid_in_use[i]) { 1694c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1695c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, 1696c720c5f6SHemant Agrawal priv->token, 1697c720c5f6SHemant Agrawal 4, 0, &value[4]); 1698c720c5f6SHemant Agrawal if (retcode) 1699c720c5f6SHemant Agrawal goto err; 1700c720c5f6SHemant Agrawal break; 1701c720c5f6SHemant Agrawal } 1702c720c5f6SHemant Agrawal } 1703c720c5f6SHemant Agrawal 17041d6329b2SHemant Agrawal for (i = 0; i < num; i++) { 17051d6329b2SHemant Agrawal xstats[i].id = i; 17061d6329b2SHemant Agrawal xstats[i].value = value[dpaa2_xstats_strings[i].page_id]. 17071d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 17081d6329b2SHemant Agrawal } 17091d6329b2SHemant Agrawal return i; 17101d6329b2SHemant Agrawal err: 1711a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode); 17121d6329b2SHemant Agrawal return retcode; 17131d6329b2SHemant Agrawal } 17141d6329b2SHemant Agrawal 17151d6329b2SHemant Agrawal static int 17161d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 17171d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 1718876b2c90SHemant Agrawal unsigned int limit) 17191d6329b2SHemant Agrawal { 17201d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17211d6329b2SHemant Agrawal 1722876b2c90SHemant Agrawal if (limit < stat_cnt) 1723876b2c90SHemant Agrawal return stat_cnt; 1724876b2c90SHemant Agrawal 17251d6329b2SHemant Agrawal if (xstats_names != NULL) 17261d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 1727f9acaf84SBruce Richardson strlcpy(xstats_names[i].name, 1728f9acaf84SBruce Richardson dpaa2_xstats_strings[i].name, 1729f9acaf84SBruce Richardson sizeof(xstats_names[i].name)); 17301d6329b2SHemant Agrawal 17311d6329b2SHemant Agrawal return stat_cnt; 17321d6329b2SHemant Agrawal } 17331d6329b2SHemant Agrawal 17341d6329b2SHemant Agrawal static int 17351d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 17361d6329b2SHemant Agrawal uint64_t *values, unsigned int n) 17371d6329b2SHemant Agrawal { 17381d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17391d6329b2SHemant Agrawal uint64_t values_copy[stat_cnt]; 17401d6329b2SHemant Agrawal 17411d6329b2SHemant Agrawal if (!ids) { 17421d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 174381c42c84SShreyansh Jain struct fsl_mc_io *dpni = 174481c42c84SShreyansh Jain (struct fsl_mc_io *)dev->process_private; 17451d6329b2SHemant Agrawal int32_t retcode; 1746c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 17471d6329b2SHemant Agrawal 17481d6329b2SHemant Agrawal if (n < stat_cnt) 17491d6329b2SHemant Agrawal return stat_cnt; 17501d6329b2SHemant Agrawal 17511d6329b2SHemant Agrawal if (!values) 17521d6329b2SHemant Agrawal return 0; 17531d6329b2SHemant Agrawal 17541d6329b2SHemant Agrawal /* Get Counters from page_0*/ 17551d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17561d6329b2SHemant Agrawal 0, 0, &value[0]); 17571d6329b2SHemant Agrawal if (retcode) 17581d6329b2SHemant Agrawal return 0; 17591d6329b2SHemant Agrawal 17601d6329b2SHemant Agrawal /* Get Counters from page_1*/ 17611d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17621d6329b2SHemant Agrawal 1, 0, &value[1]); 17631d6329b2SHemant Agrawal if (retcode) 17641d6329b2SHemant Agrawal return 0; 17651d6329b2SHemant Agrawal 17661d6329b2SHemant Agrawal /* Get Counters from page_2*/ 17671d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17681d6329b2SHemant Agrawal 2, 0, &value[2]); 17691d6329b2SHemant Agrawal if (retcode) 17701d6329b2SHemant Agrawal return 0; 17711d6329b2SHemant Agrawal 1772c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1773c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 1774c720c5f6SHemant Agrawal 4, 0, &value[4]); 1775c720c5f6SHemant Agrawal if (retcode) 1776c720c5f6SHemant Agrawal return 0; 1777c720c5f6SHemant Agrawal 17781d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) { 17791d6329b2SHemant Agrawal values[i] = value[dpaa2_xstats_strings[i].page_id]. 17801d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 17811d6329b2SHemant Agrawal } 17821d6329b2SHemant Agrawal return stat_cnt; 17831d6329b2SHemant Agrawal } 17841d6329b2SHemant Agrawal 17851d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 17861d6329b2SHemant Agrawal 17871d6329b2SHemant Agrawal for (i = 0; i < n; i++) { 17881d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1789a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 17901d6329b2SHemant Agrawal return -1; 17911d6329b2SHemant Agrawal } 17921d6329b2SHemant Agrawal values[i] = values_copy[ids[i]]; 17931d6329b2SHemant Agrawal } 17941d6329b2SHemant Agrawal return n; 17951d6329b2SHemant Agrawal } 17961d6329b2SHemant Agrawal 17971d6329b2SHemant Agrawal static int 17981d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id( 17991d6329b2SHemant Agrawal struct rte_eth_dev *dev, 18001d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 18011d6329b2SHemant Agrawal const uint64_t *ids, 18021d6329b2SHemant Agrawal unsigned int limit) 18031d6329b2SHemant Agrawal { 18041d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 18051d6329b2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 18061d6329b2SHemant Agrawal 18071d6329b2SHemant Agrawal if (!ids) 18081d6329b2SHemant Agrawal return dpaa2_xstats_get_names(dev, xstats_names, limit); 18091d6329b2SHemant Agrawal 18101d6329b2SHemant Agrawal dpaa2_xstats_get_names(dev, xstats_names_copy, limit); 18111d6329b2SHemant Agrawal 18121d6329b2SHemant Agrawal for (i = 0; i < limit; i++) { 18131d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1814a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 18151d6329b2SHemant Agrawal return -1; 18161d6329b2SHemant Agrawal } 18171d6329b2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 18181d6329b2SHemant Agrawal } 18191d6329b2SHemant Agrawal return limit; 18201d6329b2SHemant Agrawal } 18211d6329b2SHemant Agrawal 18229970a9adSIgor Romanov static int 18231d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev) 1824b0aa5459SHemant Agrawal { 1825b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 182681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 18279970a9adSIgor Romanov int retcode; 1828e43f2521SShreyansh Jain int i; 1829e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_q; 1830b0aa5459SHemant Agrawal 1831b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1832b0aa5459SHemant Agrawal 1833b0aa5459SHemant Agrawal if (dpni == NULL) { 1834a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 18359970a9adSIgor Romanov return -EINVAL; 1836b0aa5459SHemant Agrawal } 1837b0aa5459SHemant Agrawal 1838b0aa5459SHemant Agrawal retcode = dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token); 1839b0aa5459SHemant Agrawal if (retcode) 1840b0aa5459SHemant Agrawal goto error; 1841b0aa5459SHemant Agrawal 1842e43f2521SShreyansh Jain /* Reset the per queue stats in dpaa2_queue structure */ 1843e43f2521SShreyansh Jain for (i = 0; i < priv->nb_rx_queues; i++) { 1844e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 1845e43f2521SShreyansh Jain if (dpaa2_q) 1846e43f2521SShreyansh Jain dpaa2_q->rx_pkts = 0; 1847e43f2521SShreyansh Jain } 1848e43f2521SShreyansh Jain 1849e43f2521SShreyansh Jain for (i = 0; i < priv->nb_tx_queues; i++) { 1850e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 1851e43f2521SShreyansh Jain if (dpaa2_q) 1852e43f2521SShreyansh Jain dpaa2_q->tx_pkts = 0; 1853e43f2521SShreyansh Jain } 1854e43f2521SShreyansh Jain 18559970a9adSIgor Romanov return 0; 1856b0aa5459SHemant Agrawal 1857b0aa5459SHemant Agrawal error: 1858a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 18599970a9adSIgor Romanov return retcode; 1860b0aa5459SHemant Agrawal }; 1861b0aa5459SHemant Agrawal 1862c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */ 1863c56c86ffSHemant Agrawal static int 1864c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev, 1865eadcfd95SRohit Raj int wait_to_complete) 1866c56c86ffSHemant Agrawal { 1867c56c86ffSHemant Agrawal int ret; 1868c56c86ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 186981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 18707e2eb5f0SStephen Hemminger struct rte_eth_link link; 1871c56c86ffSHemant Agrawal struct dpni_link_state state = {0}; 1872eadcfd95SRohit Raj uint8_t count; 1873c56c86ffSHemant Agrawal 1874c56c86ffSHemant Agrawal if (dpni == NULL) { 1875a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1876c56c86ffSHemant Agrawal return 0; 1877c56c86ffSHemant Agrawal } 1878c56c86ffSHemant Agrawal 1879eadcfd95SRohit Raj for (count = 0; count <= MAX_REPEAT_TIME; count++) { 1880eadcfd95SRohit Raj ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, 1881eadcfd95SRohit Raj &state); 1882c56c86ffSHemant Agrawal if (ret < 0) { 188344e87c27SShreyansh Jain DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret); 1884c56c86ffSHemant Agrawal return -1; 1885c56c86ffSHemant Agrawal } 1886eadcfd95SRohit Raj if (state.up == ETH_LINK_DOWN && 1887eadcfd95SRohit Raj wait_to_complete) 1888eadcfd95SRohit Raj rte_delay_ms(CHECK_INTERVAL); 1889eadcfd95SRohit Raj else 1890eadcfd95SRohit Raj break; 1891eadcfd95SRohit Raj } 1892c56c86ffSHemant Agrawal 1893c56c86ffSHemant Agrawal memset(&link, 0, sizeof(struct rte_eth_link)); 1894c56c86ffSHemant Agrawal link.link_status = state.up; 1895c56c86ffSHemant Agrawal link.link_speed = state.rate; 1896c56c86ffSHemant Agrawal 1897c56c86ffSHemant Agrawal if (state.options & DPNI_LINK_OPT_HALF_DUPLEX) 1898c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_HALF_DUPLEX; 1899c56c86ffSHemant Agrawal else 1900c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_FULL_DUPLEX; 1901c56c86ffSHemant Agrawal 19027e2eb5f0SStephen Hemminger ret = rte_eth_linkstatus_set(dev, &link); 19037e2eb5f0SStephen Hemminger if (ret == -1) 1904a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("No change in status"); 1905c56c86ffSHemant Agrawal else 1906a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 19077e2eb5f0SStephen Hemminger link.link_status ? "Up" : "Down"); 19087e2eb5f0SStephen Hemminger 19097e2eb5f0SStephen Hemminger return ret; 1910c56c86ffSHemant Agrawal } 1911c56c86ffSHemant Agrawal 1912a1f3a12cSHemant Agrawal /** 1913a1f3a12cSHemant Agrawal * Toggle the DPNI to enable, if not already enabled. 1914a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1915a1f3a12cSHemant Agrawal */ 1916a1f3a12cSHemant Agrawal static int 1917a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev) 1918a1f3a12cSHemant Agrawal { 1919a1f3a12cSHemant Agrawal int ret = -EINVAL; 1920a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1921a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1922a1f3a12cSHemant Agrawal int en = 0; 1923aa8c595aSHemant Agrawal struct dpni_link_state state = {0}; 1924a1f3a12cSHemant Agrawal 1925a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 192681c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1927a1f3a12cSHemant Agrawal 1928a1f3a12cSHemant Agrawal if (dpni == NULL) { 1929a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1930a1f3a12cSHemant Agrawal return ret; 1931a1f3a12cSHemant Agrawal } 1932a1f3a12cSHemant Agrawal 1933a1f3a12cSHemant Agrawal /* Check if DPNI is currently enabled */ 1934a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en); 1935a1f3a12cSHemant Agrawal if (ret) { 1936a1f3a12cSHemant Agrawal /* Unable to obtain dpni status; Not continuing */ 1937a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1938a1f3a12cSHemant Agrawal return -EINVAL; 1939a1f3a12cSHemant Agrawal } 1940a1f3a12cSHemant Agrawal 1941a1f3a12cSHemant Agrawal /* Enable link if not already enabled */ 1942a1f3a12cSHemant Agrawal if (!en) { 1943a1f3a12cSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 1944a1f3a12cSHemant Agrawal if (ret) { 1945a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1946a1f3a12cSHemant Agrawal return -EINVAL; 1947a1f3a12cSHemant Agrawal } 1948a1f3a12cSHemant Agrawal } 1949aa8c595aSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1950aa8c595aSHemant Agrawal if (ret < 0) { 195144e87c27SShreyansh Jain DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret); 1952aa8c595aSHemant Agrawal return -1; 1953aa8c595aSHemant Agrawal } 1954aa8c595aSHemant Agrawal 1955a1f3a12cSHemant Agrawal /* changing tx burst function to start enqueues */ 1956a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dpaa2_dev_tx; 1957aa8c595aSHemant Agrawal dev->data->dev_link.link_status = state.up; 19587e6ecac2SRohit Raj dev->data->dev_link.link_speed = state.rate; 1959a1f3a12cSHemant Agrawal 1960aa8c595aSHemant Agrawal if (state.up) 1961a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id); 1962aa8c595aSHemant Agrawal else 1963a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id); 1964a1f3a12cSHemant Agrawal return ret; 1965a1f3a12cSHemant Agrawal } 1966a1f3a12cSHemant Agrawal 1967a1f3a12cSHemant Agrawal /** 1968a1f3a12cSHemant Agrawal * Toggle the DPNI to disable, if not already disabled. 1969a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1970a1f3a12cSHemant Agrawal */ 1971a1f3a12cSHemant Agrawal static int 1972a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev) 1973a1f3a12cSHemant Agrawal { 1974a1f3a12cSHemant Agrawal int ret = -EINVAL; 1975a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1976a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1977a1f3a12cSHemant Agrawal int dpni_enabled = 0; 1978a1f3a12cSHemant Agrawal int retries = 10; 1979a1f3a12cSHemant Agrawal 1980a1f3a12cSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1981a1f3a12cSHemant Agrawal 1982a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 198381c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1984a1f3a12cSHemant Agrawal 1985a1f3a12cSHemant Agrawal if (dpni == NULL) { 1986a10a988aSShreyansh Jain DPAA2_PMD_ERR("Device has not yet been configured"); 1987a1f3a12cSHemant Agrawal return ret; 1988a1f3a12cSHemant Agrawal } 1989a1f3a12cSHemant Agrawal 1990a1f3a12cSHemant Agrawal /*changing tx burst function to avoid any more enqueues */ 1991a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dummy_dev_tx; 1992a1f3a12cSHemant Agrawal 1993a1f3a12cSHemant Agrawal /* Loop while dpni_disable() attempts to drain the egress FQs 1994a1f3a12cSHemant Agrawal * and confirm them back to us. 1995a1f3a12cSHemant Agrawal */ 1996a1f3a12cSHemant Agrawal do { 1997a1f3a12cSHemant Agrawal ret = dpni_disable(dpni, 0, priv->token); 1998a1f3a12cSHemant Agrawal if (ret) { 1999a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni disable failed (%d)", ret); 2000a1f3a12cSHemant Agrawal return ret; 2001a1f3a12cSHemant Agrawal } 2002a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled); 2003a1f3a12cSHemant Agrawal if (ret) { 2004a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni enable check failed (%d)", ret); 2005a1f3a12cSHemant Agrawal return ret; 2006a1f3a12cSHemant Agrawal } 2007a1f3a12cSHemant Agrawal if (dpni_enabled) 2008a1f3a12cSHemant Agrawal /* Allow the MC some slack */ 2009a1f3a12cSHemant Agrawal rte_delay_us(100 * 1000); 2010a1f3a12cSHemant Agrawal } while (dpni_enabled && --retries); 2011a1f3a12cSHemant Agrawal 2012a1f3a12cSHemant Agrawal if (!retries) { 2013a10a988aSShreyansh Jain DPAA2_PMD_WARN("Retry count exceeded disabling dpni"); 2014a1f3a12cSHemant Agrawal /* todo- we may have to manually cleanup queues. 2015a1f3a12cSHemant Agrawal */ 2016a1f3a12cSHemant Agrawal } else { 2017a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link DOWN successful", 2018a1f3a12cSHemant Agrawal dev->data->port_id); 2019a1f3a12cSHemant Agrawal } 2020a1f3a12cSHemant Agrawal 2021a1f3a12cSHemant Agrawal dev->data->dev_link.link_status = 0; 2022a1f3a12cSHemant Agrawal 2023a1f3a12cSHemant Agrawal return ret; 2024a1f3a12cSHemant Agrawal } 2025a1f3a12cSHemant Agrawal 2026977d0006SHemant Agrawal static int 2027977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 2028977d0006SHemant Agrawal { 2029977d0006SHemant Agrawal int ret = -EINVAL; 2030977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 2031977d0006SHemant Agrawal struct fsl_mc_io *dpni; 2032977d0006SHemant Agrawal struct dpni_link_state state = {0}; 2033977d0006SHemant Agrawal 2034977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2035977d0006SHemant Agrawal 2036977d0006SHemant Agrawal priv = dev->data->dev_private; 203781c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 2038977d0006SHemant Agrawal 2039977d0006SHemant Agrawal if (dpni == NULL || fc_conf == NULL) { 2040a10a988aSShreyansh Jain DPAA2_PMD_ERR("device not configured"); 2041977d0006SHemant Agrawal return ret; 2042977d0006SHemant Agrawal } 2043977d0006SHemant Agrawal 2044977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 2045977d0006SHemant Agrawal if (ret) { 2046a10a988aSShreyansh Jain DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret); 2047977d0006SHemant Agrawal return ret; 2048977d0006SHemant Agrawal } 2049977d0006SHemant Agrawal 2050977d0006SHemant Agrawal memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf)); 2051977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_PAUSE) { 2052977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE set 2053977d0006SHemant Agrawal * if ASYM_PAUSE not set, 2054977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 2055977d0006SHemant Agrawal * TX side flow control (send Pause frame) 2056977d0006SHemant Agrawal * if ASYM_PAUSE set, 2057977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 2058977d0006SHemant Agrawal * No TX side flow control (send Pause frame disabled) 2059977d0006SHemant Agrawal */ 2060977d0006SHemant Agrawal if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE)) 2061977d0006SHemant Agrawal fc_conf->mode = RTE_FC_FULL; 2062977d0006SHemant Agrawal else 2063977d0006SHemant Agrawal fc_conf->mode = RTE_FC_RX_PAUSE; 2064977d0006SHemant Agrawal } else { 2065977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE not set 2066977d0006SHemant Agrawal * if ASYM_PAUSE set, 2067977d0006SHemant Agrawal * TX side flow control (send Pause frame) 2068977d0006SHemant Agrawal * No RX side flow control (No action on pause frame rx) 2069977d0006SHemant Agrawal * if ASYM_PAUSE not set, 2070977d0006SHemant Agrawal * Flow control disabled 2071977d0006SHemant Agrawal */ 2072977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_ASYM_PAUSE) 2073977d0006SHemant Agrawal fc_conf->mode = RTE_FC_TX_PAUSE; 2074977d0006SHemant Agrawal else 2075977d0006SHemant Agrawal fc_conf->mode = RTE_FC_NONE; 2076977d0006SHemant Agrawal } 2077977d0006SHemant Agrawal 2078977d0006SHemant Agrawal return ret; 2079977d0006SHemant Agrawal } 2080977d0006SHemant Agrawal 2081977d0006SHemant Agrawal static int 2082977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 2083977d0006SHemant Agrawal { 2084977d0006SHemant Agrawal int ret = -EINVAL; 2085977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 2086977d0006SHemant Agrawal struct fsl_mc_io *dpni; 2087977d0006SHemant Agrawal struct dpni_link_state state = {0}; 2088977d0006SHemant Agrawal struct dpni_link_cfg cfg = {0}; 2089977d0006SHemant Agrawal 2090977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2091977d0006SHemant Agrawal 2092977d0006SHemant Agrawal priv = dev->data->dev_private; 209381c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 2094977d0006SHemant Agrawal 2095977d0006SHemant Agrawal if (dpni == NULL) { 2096a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 2097977d0006SHemant Agrawal return ret; 2098977d0006SHemant Agrawal } 2099977d0006SHemant Agrawal 2100977d0006SHemant Agrawal /* It is necessary to obtain the current state before setting fc_conf 2101977d0006SHemant Agrawal * as MC would return error in case rate, autoneg or duplex values are 2102977d0006SHemant Agrawal * different. 2103977d0006SHemant Agrawal */ 2104977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 2105977d0006SHemant Agrawal if (ret) { 2106a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret); 2107977d0006SHemant Agrawal return -1; 2108977d0006SHemant Agrawal } 2109977d0006SHemant Agrawal 2110977d0006SHemant Agrawal /* Disable link before setting configuration */ 2111977d0006SHemant Agrawal dpaa2_dev_set_link_down(dev); 2112977d0006SHemant Agrawal 2113977d0006SHemant Agrawal /* Based on fc_conf, update cfg */ 2114977d0006SHemant Agrawal cfg.rate = state.rate; 2115977d0006SHemant Agrawal cfg.options = state.options; 2116977d0006SHemant Agrawal 2117977d0006SHemant Agrawal /* update cfg with fc_conf */ 2118977d0006SHemant Agrawal switch (fc_conf->mode) { 2119977d0006SHemant Agrawal case RTE_FC_FULL: 2120977d0006SHemant Agrawal /* Full flow control; 2121977d0006SHemant Agrawal * OPT_PAUSE set, ASYM_PAUSE not set 2122977d0006SHemant Agrawal */ 2123977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2124977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2125f090a4c3SHemant Agrawal break; 2126977d0006SHemant Agrawal case RTE_FC_TX_PAUSE: 2127977d0006SHemant Agrawal /* Enable RX flow control 2128977d0006SHemant Agrawal * OPT_PAUSE not set; 2129977d0006SHemant Agrawal * ASYM_PAUSE set; 2130977d0006SHemant Agrawal */ 2131977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2132977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2133977d0006SHemant Agrawal break; 2134977d0006SHemant Agrawal case RTE_FC_RX_PAUSE: 2135977d0006SHemant Agrawal /* Enable TX Flow control 2136977d0006SHemant Agrawal * OPT_PAUSE set 2137977d0006SHemant Agrawal * ASYM_PAUSE set 2138977d0006SHemant Agrawal */ 2139977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2140977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2141977d0006SHemant Agrawal break; 2142977d0006SHemant Agrawal case RTE_FC_NONE: 2143977d0006SHemant Agrawal /* Disable Flow control 2144977d0006SHemant Agrawal * OPT_PAUSE not set 2145977d0006SHemant Agrawal * ASYM_PAUSE not set 2146977d0006SHemant Agrawal */ 2147977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2148977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2149977d0006SHemant Agrawal break; 2150977d0006SHemant Agrawal default: 2151a10a988aSShreyansh Jain DPAA2_PMD_ERR("Incorrect Flow control flag (%d)", 2152977d0006SHemant Agrawal fc_conf->mode); 2153977d0006SHemant Agrawal return -1; 2154977d0006SHemant Agrawal } 2155977d0006SHemant Agrawal 2156977d0006SHemant Agrawal ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg); 2157977d0006SHemant Agrawal if (ret) 2158a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)", 2159977d0006SHemant Agrawal ret); 2160977d0006SHemant Agrawal 2161977d0006SHemant Agrawal /* Enable link */ 2162977d0006SHemant Agrawal dpaa2_dev_set_link_up(dev); 2163977d0006SHemant Agrawal 2164977d0006SHemant Agrawal return ret; 2165977d0006SHemant Agrawal } 2166977d0006SHemant Agrawal 216763d5c3b0SHemant Agrawal static int 216863d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev, 216963d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 217063d5c3b0SHemant Agrawal { 217163d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 2172271f5aeeSJun Yang struct dpaa2_dev_priv *priv = data->dev_private; 217363d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 2174271f5aeeSJun Yang int ret, tc_index; 217563d5c3b0SHemant Agrawal 217663d5c3b0SHemant Agrawal PMD_INIT_FUNC_TRACE(); 217763d5c3b0SHemant Agrawal 217863d5c3b0SHemant Agrawal if (rss_conf->rss_hf) { 2179271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2180271f5aeeSJun Yang ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf, 2181271f5aeeSJun Yang tc_index); 218263d5c3b0SHemant Agrawal if (ret) { 2183271f5aeeSJun Yang DPAA2_PMD_ERR("Unable to set flow dist on tc%d", 2184271f5aeeSJun Yang tc_index); 218563d5c3b0SHemant Agrawal return ret; 218663d5c3b0SHemant Agrawal } 2187271f5aeeSJun Yang } 218863d5c3b0SHemant Agrawal } else { 2189271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2190271f5aeeSJun Yang ret = dpaa2_remove_flow_dist(dev, tc_index); 219163d5c3b0SHemant Agrawal if (ret) { 2192271f5aeeSJun Yang DPAA2_PMD_ERR( 2193271f5aeeSJun Yang "Unable to remove flow dist on tc%d", 2194271f5aeeSJun Yang tc_index); 219563d5c3b0SHemant Agrawal return ret; 219663d5c3b0SHemant Agrawal } 219763d5c3b0SHemant Agrawal } 2198271f5aeeSJun Yang } 219963d5c3b0SHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 220063d5c3b0SHemant Agrawal return 0; 220163d5c3b0SHemant Agrawal } 220263d5c3b0SHemant Agrawal 220363d5c3b0SHemant Agrawal static int 220463d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 220563d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 220663d5c3b0SHemant Agrawal { 220763d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 220863d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 220963d5c3b0SHemant Agrawal 221063d5c3b0SHemant Agrawal /* dpaa2 does not support rss_key, so length should be 0*/ 221163d5c3b0SHemant Agrawal rss_conf->rss_key_len = 0; 221263d5c3b0SHemant Agrawal rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 221363d5c3b0SHemant Agrawal return 0; 221463d5c3b0SHemant Agrawal } 221563d5c3b0SHemant Agrawal 2216b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev, 2217b677d4c6SNipun Gupta int eth_rx_queue_id, 22183835cc22SNipun Gupta struct dpaa2_dpcon_dev *dpcon, 2219b677d4c6SNipun Gupta const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 2220b677d4c6SNipun Gupta { 2221b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 222281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2223b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2224b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2225b677d4c6SNipun Gupta struct dpni_queue cfg; 22263835cc22SNipun Gupta uint8_t options, priority; 2227b677d4c6SNipun Gupta int ret; 2228b677d4c6SNipun Gupta 2229b677d4c6SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL) 2230b677d4c6SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_parallel_event; 22312d378863SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) 22322d378863SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_atomic_event; 223316c4a3c4SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED) 223416c4a3c4SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_ordered_event; 2235b677d4c6SNipun Gupta else 2236b677d4c6SNipun Gupta return -EINVAL; 2237b677d4c6SNipun Gupta 22383835cc22SNipun Gupta priority = (RTE_EVENT_DEV_PRIORITY_LOWEST / queue_conf->ev.priority) * 22393835cc22SNipun Gupta (dpcon->num_priorities - 1); 22403835cc22SNipun Gupta 2241b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2242b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2243b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_DPCON; 22443835cc22SNipun Gupta cfg.destination.id = dpcon->dpcon_id; 22453835cc22SNipun Gupta cfg.destination.priority = priority; 2246b677d4c6SNipun Gupta 22472d378863SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 22482d378863SNipun Gupta options |= DPNI_QUEUE_OPT_HOLD_ACTIVE; 22492d378863SNipun Gupta cfg.destination.hold_active = 1; 22502d378863SNipun Gupta } 22512d378863SNipun Gupta 225216c4a3c4SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED && 225316c4a3c4SNipun Gupta !eth_priv->en_ordered) { 225416c4a3c4SNipun Gupta struct opr_cfg ocfg; 225516c4a3c4SNipun Gupta 225616c4a3c4SNipun Gupta /* Restoration window size = 256 frames */ 225716c4a3c4SNipun Gupta ocfg.oprrws = 3; 225816c4a3c4SNipun Gupta /* Restoration window size = 512 frames for LX2 */ 225916c4a3c4SNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) 226016c4a3c4SNipun Gupta ocfg.oprrws = 4; 226116c4a3c4SNipun Gupta /* Auto advance NESN window enabled */ 226216c4a3c4SNipun Gupta ocfg.oa = 1; 226316c4a3c4SNipun Gupta /* Late arrival window size disabled */ 226416c4a3c4SNipun Gupta ocfg.olws = 0; 226516c4a3c4SNipun Gupta /* ORL resource exhaustaion advance NESN disabled */ 226616c4a3c4SNipun Gupta ocfg.oeane = 0; 226716c4a3c4SNipun Gupta /* Loose ordering enabled */ 226816c4a3c4SNipun Gupta ocfg.oloe = 1; 226916c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 1; 227016c4a3c4SNipun Gupta /* Strict ordering enabled if explicitly set */ 227116c4a3c4SNipun Gupta if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) { 227216c4a3c4SNipun Gupta ocfg.oloe = 0; 227316c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 0; 227416c4a3c4SNipun Gupta } 227516c4a3c4SNipun Gupta 227616c4a3c4SNipun Gupta ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token, 227716c4a3c4SNipun Gupta dpaa2_ethq->tc_index, flow_id, 22782cb2abf3SHemant Agrawal OPR_OPT_CREATE, &ocfg, 0); 227916c4a3c4SNipun Gupta if (ret) { 228016c4a3c4SNipun Gupta DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret); 228116c4a3c4SNipun Gupta return ret; 228216c4a3c4SNipun Gupta } 228316c4a3c4SNipun Gupta 228416c4a3c4SNipun Gupta eth_priv->en_ordered = 1; 228516c4a3c4SNipun Gupta } 228616c4a3c4SNipun Gupta 2287b677d4c6SNipun Gupta options |= DPNI_QUEUE_OPT_USER_CTX; 22885ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_ethq); 2289b677d4c6SNipun Gupta 2290b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2291b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2292b677d4c6SNipun Gupta if (ret) { 2293a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2294b677d4c6SNipun Gupta return ret; 2295b677d4c6SNipun Gupta } 2296b677d4c6SNipun Gupta 2297b677d4c6SNipun Gupta memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event)); 2298b677d4c6SNipun Gupta 2299b677d4c6SNipun Gupta return 0; 2300b677d4c6SNipun Gupta } 2301b677d4c6SNipun Gupta 2302b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev, 2303b677d4c6SNipun Gupta int eth_rx_queue_id) 2304b677d4c6SNipun Gupta { 2305b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 230681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2307b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2308b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2309b677d4c6SNipun Gupta struct dpni_queue cfg; 2310b677d4c6SNipun Gupta uint8_t options; 2311b677d4c6SNipun Gupta int ret; 2312b677d4c6SNipun Gupta 2313b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2314b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2315b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_NONE; 2316b677d4c6SNipun Gupta 2317b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2318b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2319b677d4c6SNipun Gupta if (ret) 2320a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2321b677d4c6SNipun Gupta 2322b677d4c6SNipun Gupta return ret; 2323b677d4c6SNipun Gupta } 2324b677d4c6SNipun Gupta 2325fe2b986aSSunil Kumar Kori static int 2326fb7ad441SThomas Monjalon dpaa2_dev_flow_ops_get(struct rte_eth_dev *dev, 2327fb7ad441SThomas Monjalon const struct rte_flow_ops **ops) 2328fe2b986aSSunil Kumar Kori { 2329fe2b986aSSunil Kumar Kori if (!dev) 2330fe2b986aSSunil Kumar Kori return -ENODEV; 2331fe2b986aSSunil Kumar Kori 2332fb7ad441SThomas Monjalon *ops = &dpaa2_flow_ops; 2333fb7ad441SThomas Monjalon return 0; 2334fe2b986aSSunil Kumar Kori } 2335fe2b986aSSunil Kumar Kori 2336de1d70f0SHemant Agrawal static void 2337de1d70f0SHemant Agrawal dpaa2_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 2338de1d70f0SHemant Agrawal struct rte_eth_rxq_info *qinfo) 2339de1d70f0SHemant Agrawal { 2340de1d70f0SHemant Agrawal struct dpaa2_queue *rxq; 2341731fa400SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2342731fa400SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2343731fa400SHemant Agrawal uint16_t max_frame_length; 2344de1d70f0SHemant Agrawal 2345de1d70f0SHemant Agrawal rxq = (struct dpaa2_queue *)dev->data->rx_queues[queue_id]; 2346de1d70f0SHemant Agrawal 2347de1d70f0SHemant Agrawal qinfo->mp = rxq->mb_pool; 2348de1d70f0SHemant Agrawal qinfo->scattered_rx = dev->data->scattered_rx; 2349de1d70f0SHemant Agrawal qinfo->nb_desc = rxq->nb_desc; 2350731fa400SHemant Agrawal if (dpni_get_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 2351731fa400SHemant Agrawal &max_frame_length) == 0) 2352731fa400SHemant Agrawal qinfo->rx_buf_size = max_frame_length; 2353de1d70f0SHemant Agrawal 2354de1d70f0SHemant Agrawal qinfo->conf.rx_free_thresh = 1; 2355de1d70f0SHemant Agrawal qinfo->conf.rx_drop_en = 1; 2356de1d70f0SHemant Agrawal qinfo->conf.rx_deferred_start = 0; 2357de1d70f0SHemant Agrawal qinfo->conf.offloads = rxq->offloads; 2358de1d70f0SHemant Agrawal } 2359de1d70f0SHemant Agrawal 2360de1d70f0SHemant Agrawal static void 2361de1d70f0SHemant Agrawal dpaa2_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 2362de1d70f0SHemant Agrawal struct rte_eth_txq_info *qinfo) 2363de1d70f0SHemant Agrawal { 2364de1d70f0SHemant Agrawal struct dpaa2_queue *txq; 2365de1d70f0SHemant Agrawal 2366de1d70f0SHemant Agrawal txq = dev->data->tx_queues[queue_id]; 2367de1d70f0SHemant Agrawal 2368de1d70f0SHemant Agrawal qinfo->nb_desc = txq->nb_desc; 2369de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.pthresh = 0; 2370de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.hthresh = 0; 2371de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.wthresh = 0; 2372de1d70f0SHemant Agrawal 2373de1d70f0SHemant Agrawal qinfo->conf.tx_free_thresh = 0; 2374de1d70f0SHemant Agrawal qinfo->conf.tx_rs_thresh = 0; 2375de1d70f0SHemant Agrawal qinfo->conf.offloads = txq->offloads; 2376de1d70f0SHemant Agrawal qinfo->conf.tx_deferred_start = 0; 2377de1d70f0SHemant Agrawal } 2378de1d70f0SHemant Agrawal 2379ac624068SGagandeep Singh static int 2380ac624068SGagandeep Singh dpaa2_tm_ops_get(struct rte_eth_dev *dev __rte_unused, void *ops) 2381ac624068SGagandeep Singh { 2382ac624068SGagandeep Singh *(const void **)ops = &dpaa2_tm_ops; 2383ac624068SGagandeep Singh 2384ac624068SGagandeep Singh return 0; 2385ac624068SGagandeep Singh } 2386ac624068SGagandeep Singh 2387a5b375edSNipun Gupta void 2388a5b375edSNipun Gupta rte_pmd_dpaa2_thread_init(void) 2389a5b375edSNipun Gupta { 2390a5b375edSNipun Gupta int ret; 2391a5b375edSNipun Gupta 2392a5b375edSNipun Gupta if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 2393a5b375edSNipun Gupta ret = dpaa2_affine_qbman_swp(); 2394a5b375edSNipun Gupta if (ret) { 2395a5b375edSNipun Gupta DPAA2_PMD_ERR( 2396a5b375edSNipun Gupta "Failed to allocate IO portal, tid: %d\n", 2397a5b375edSNipun Gupta rte_gettid()); 2398a5b375edSNipun Gupta return; 2399a5b375edSNipun Gupta } 2400a5b375edSNipun Gupta } 2401a5b375edSNipun Gupta } 2402a5b375edSNipun Gupta 24033e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = { 24043e5a335dSHemant Agrawal .dev_configure = dpaa2_eth_dev_configure, 24053e5a335dSHemant Agrawal .dev_start = dpaa2_dev_start, 24063e5a335dSHemant Agrawal .dev_stop = dpaa2_dev_stop, 24073e5a335dSHemant Agrawal .dev_close = dpaa2_dev_close, 2408c0e5c69aSHemant Agrawal .promiscuous_enable = dpaa2_dev_promiscuous_enable, 2409c0e5c69aSHemant Agrawal .promiscuous_disable = dpaa2_dev_promiscuous_disable, 24105d5aeeedSHemant Agrawal .allmulticast_enable = dpaa2_dev_allmulticast_enable, 24115d5aeeedSHemant Agrawal .allmulticast_disable = dpaa2_dev_allmulticast_disable, 2412a1f3a12cSHemant Agrawal .dev_set_link_up = dpaa2_dev_set_link_up, 2413a1f3a12cSHemant Agrawal .dev_set_link_down = dpaa2_dev_set_link_down, 2414c56c86ffSHemant Agrawal .link_update = dpaa2_dev_link_update, 2415b0aa5459SHemant Agrawal .stats_get = dpaa2_dev_stats_get, 24161d6329b2SHemant Agrawal .xstats_get = dpaa2_dev_xstats_get, 24171d6329b2SHemant Agrawal .xstats_get_by_id = dpaa2_xstats_get_by_id, 24181d6329b2SHemant Agrawal .xstats_get_names_by_id = dpaa2_xstats_get_names_by_id, 24191d6329b2SHemant Agrawal .xstats_get_names = dpaa2_xstats_get_names, 2420b0aa5459SHemant Agrawal .stats_reset = dpaa2_dev_stats_reset, 24211d6329b2SHemant Agrawal .xstats_reset = dpaa2_dev_stats_reset, 2422748eccb9SHemant Agrawal .fw_version_get = dpaa2_fw_version_get, 24233e5a335dSHemant Agrawal .dev_infos_get = dpaa2_dev_info_get, 2424a5fc38d4SHemant Agrawal .dev_supported_ptypes_get = dpaa2_supported_ptypes_get, 2425e31d4d21SHemant Agrawal .mtu_set = dpaa2_dev_mtu_set, 24263ce294f2SHemant Agrawal .vlan_filter_set = dpaa2_vlan_filter_set, 24273ce294f2SHemant Agrawal .vlan_offload_set = dpaa2_vlan_offload_set, 2428e59b75ffSHemant Agrawal .vlan_tpid_set = dpaa2_vlan_tpid_set, 24293e5a335dSHemant Agrawal .rx_queue_setup = dpaa2_dev_rx_queue_setup, 24303e5a335dSHemant Agrawal .rx_queue_release = dpaa2_dev_rx_queue_release, 24313e5a335dSHemant Agrawal .tx_queue_setup = dpaa2_dev_tx_queue_setup, 24323e5a335dSHemant Agrawal .tx_queue_release = dpaa2_dev_tx_queue_release, 2433ddbc2b66SApeksha Gupta .rx_burst_mode_get = dpaa2_dev_rx_burst_mode_get, 2434ddbc2b66SApeksha Gupta .tx_burst_mode_get = dpaa2_dev_tx_burst_mode_get, 2435977d0006SHemant Agrawal .flow_ctrl_get = dpaa2_flow_ctrl_get, 2436977d0006SHemant Agrawal .flow_ctrl_set = dpaa2_flow_ctrl_set, 2437b4d97b7dSHemant Agrawal .mac_addr_add = dpaa2_dev_add_mac_addr, 2438b4d97b7dSHemant Agrawal .mac_addr_remove = dpaa2_dev_remove_mac_addr, 2439b4d97b7dSHemant Agrawal .mac_addr_set = dpaa2_dev_set_mac_addr, 244063d5c3b0SHemant Agrawal .rss_hash_update = dpaa2_dev_rss_hash_update, 244163d5c3b0SHemant Agrawal .rss_hash_conf_get = dpaa2_dev_rss_hash_conf_get, 2442fb7ad441SThomas Monjalon .flow_ops_get = dpaa2_dev_flow_ops_get, 2443de1d70f0SHemant Agrawal .rxq_info_get = dpaa2_rxq_info_get, 2444de1d70f0SHemant Agrawal .txq_info_get = dpaa2_txq_info_get, 2445ac624068SGagandeep Singh .tm_ops_get = dpaa2_tm_ops_get, 2446bc767866SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 2447bc767866SPriyanka Jain .timesync_enable = dpaa2_timesync_enable, 2448bc767866SPriyanka Jain .timesync_disable = dpaa2_timesync_disable, 2449bc767866SPriyanka Jain .timesync_read_time = dpaa2_timesync_read_time, 2450bc767866SPriyanka Jain .timesync_write_time = dpaa2_timesync_write_time, 2451bc767866SPriyanka Jain .timesync_adjust_time = dpaa2_timesync_adjust_time, 2452bc767866SPriyanka Jain .timesync_read_rx_timestamp = dpaa2_timesync_read_rx_timestamp, 2453bc767866SPriyanka Jain .timesync_read_tx_timestamp = dpaa2_timesync_read_tx_timestamp, 2454bc767866SPriyanka Jain #endif 24553e5a335dSHemant Agrawal }; 24563e5a335dSHemant Agrawal 2457c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or 2458c3e0a706SShreyansh Jain * one set by higher layers like MC (restool) etc. 2459c3e0a706SShreyansh Jain * Returns the table of MAC entries (multiple entries) 2460c3e0a706SShreyansh Jain */ 2461c3e0a706SShreyansh Jain static int 2462c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv, 24636d13ea8eSOlivier Matz struct rte_ether_addr *mac_entry) 2464c3e0a706SShreyansh Jain { 2465c3e0a706SShreyansh Jain int ret; 24666d13ea8eSOlivier Matz struct rte_ether_addr phy_mac, prime_mac; 246741c24ea2SShreyansh Jain 24686d13ea8eSOlivier Matz memset(&phy_mac, 0, sizeof(struct rte_ether_addr)); 24696d13ea8eSOlivier Matz memset(&prime_mac, 0, sizeof(struct rte_ether_addr)); 2470c3e0a706SShreyansh Jain 2471c3e0a706SShreyansh Jain /* Get the physical device MAC address */ 2472c3e0a706SShreyansh Jain ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2473c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2474c3e0a706SShreyansh Jain if (ret) { 2475c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret); 2476c3e0a706SShreyansh Jain goto cleanup; 2477c3e0a706SShreyansh Jain } 2478c3e0a706SShreyansh Jain 2479c3e0a706SShreyansh Jain ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2480c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2481c3e0a706SShreyansh Jain if (ret) { 2482c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret); 2483c3e0a706SShreyansh Jain goto cleanup; 2484c3e0a706SShreyansh Jain } 2485c3e0a706SShreyansh Jain 2486c3e0a706SShreyansh Jain /* Now that both MAC have been obtained, do: 2487c3e0a706SShreyansh Jain * if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy 2488c3e0a706SShreyansh Jain * and return phy 2489c3e0a706SShreyansh Jain * If empty_mac(phy), return prime. 2490c3e0a706SShreyansh Jain * if both are empty, create random MAC, set as prime and return 2491c3e0a706SShreyansh Jain */ 2492538da7a1SOlivier Matz if (!rte_is_zero_ether_addr(&phy_mac)) { 2493c3e0a706SShreyansh Jain /* If the addresses are not same, overwrite prime */ 2494538da7a1SOlivier Matz if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) { 2495c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2496c3e0a706SShreyansh Jain priv->token, 2497c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2498c3e0a706SShreyansh Jain if (ret) { 2499c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", 2500c3e0a706SShreyansh Jain ret); 2501c3e0a706SShreyansh Jain goto cleanup; 2502c3e0a706SShreyansh Jain } 25036d13ea8eSOlivier Matz memcpy(&prime_mac, &phy_mac, 25046d13ea8eSOlivier Matz sizeof(struct rte_ether_addr)); 2505c3e0a706SShreyansh Jain } 2506538da7a1SOlivier Matz } else if (rte_is_zero_ether_addr(&prime_mac)) { 2507c3e0a706SShreyansh Jain /* In case phys and prime, both are zero, create random MAC */ 2508538da7a1SOlivier Matz rte_eth_random_addr(prime_mac.addr_bytes); 2509c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2510c3e0a706SShreyansh Jain priv->token, 2511c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2512c3e0a706SShreyansh Jain if (ret) { 2513c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret); 2514c3e0a706SShreyansh Jain goto cleanup; 2515c3e0a706SShreyansh Jain } 2516c3e0a706SShreyansh Jain } 2517c3e0a706SShreyansh Jain 2518c3e0a706SShreyansh Jain /* prime_mac the final MAC address */ 25196d13ea8eSOlivier Matz memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr)); 2520c3e0a706SShreyansh Jain return 0; 2521c3e0a706SShreyansh Jain 2522c3e0a706SShreyansh Jain cleanup: 2523c3e0a706SShreyansh Jain return -1; 2524c3e0a706SShreyansh Jain } 2525c3e0a706SShreyansh Jain 2526c147eae0SHemant Agrawal static int 2527a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value, 2528a3a997f0SHemant Agrawal __rte_unused void *opaque) 2529a3a997f0SHemant Agrawal { 2530a3a997f0SHemant Agrawal if (strcmp(value, "1")) 2531a3a997f0SHemant Agrawal return -1; 2532a3a997f0SHemant Agrawal 2533a3a997f0SHemant Agrawal return 0; 2534a3a997f0SHemant Agrawal } 2535a3a997f0SHemant Agrawal 2536a3a997f0SHemant Agrawal static int 2537a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key) 2538a3a997f0SHemant Agrawal { 2539a3a997f0SHemant Agrawal struct rte_kvargs *kvlist; 2540a3a997f0SHemant Agrawal 2541a3a997f0SHemant Agrawal if (!devargs) 2542a3a997f0SHemant Agrawal return 0; 2543a3a997f0SHemant Agrawal 2544a3a997f0SHemant Agrawal kvlist = rte_kvargs_parse(devargs->args, NULL); 2545a3a997f0SHemant Agrawal if (!kvlist) 2546a3a997f0SHemant Agrawal return 0; 2547a3a997f0SHemant Agrawal 2548a3a997f0SHemant Agrawal if (!rte_kvargs_count(kvlist, key)) { 2549a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2550a3a997f0SHemant Agrawal return 0; 2551a3a997f0SHemant Agrawal } 2552a3a997f0SHemant Agrawal 2553a3a997f0SHemant Agrawal if (rte_kvargs_process(kvlist, key, 2554a3a997f0SHemant Agrawal check_devargs_handler, NULL) < 0) { 2555a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2556a3a997f0SHemant Agrawal return 0; 2557a3a997f0SHemant Agrawal } 2558a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2559a3a997f0SHemant Agrawal 2560a3a997f0SHemant Agrawal return 1; 2561a3a997f0SHemant Agrawal } 2562a3a997f0SHemant Agrawal 2563a3a997f0SHemant Agrawal static int 2564c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev) 2565c147eae0SHemant Agrawal { 25663e5a335dSHemant Agrawal struct rte_device *dev = eth_dev->device; 25673e5a335dSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 25683e5a335dSHemant Agrawal struct fsl_mc_io *dpni_dev; 25693e5a335dSHemant Agrawal struct dpni_attr attr; 25703e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 2571bee61d86SHemant Agrawal struct dpni_buffer_layout layout; 2572fe2b986aSSunil Kumar Kori int ret, hw_id, i; 25733e5a335dSHemant Agrawal 2574d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2575d401ead1SHemant Agrawal 257681c42c84SShreyansh Jain dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0); 257781c42c84SShreyansh Jain if (!dpni_dev) { 257881c42c84SShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for dpni device"); 257981c42c84SShreyansh Jain return -1; 258081c42c84SShreyansh Jain } 2581a6a5f4b4SHemant Agrawal dpni_dev->regs = dpaa2_get_mcp_ptr(MC_PORTAL_INDEX); 258281c42c84SShreyansh Jain eth_dev->process_private = (void *)dpni_dev; 258381c42c84SShreyansh Jain 2584c147eae0SHemant Agrawal /* For secondary processes, the primary has done all the work */ 2585e7b187dbSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2586e7b187dbSShreyansh Jain /* In case of secondary, only burst and ops API need to be 2587e7b187dbSShreyansh Jain * plugged. 2588e7b187dbSShreyansh Jain */ 2589e7b187dbSShreyansh Jain eth_dev->dev_ops = &dpaa2_ethdev_ops; 2590cbfc6111SFerruh Yigit eth_dev->rx_queue_count = dpaa2_dev_rx_queue_count; 2591a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) 2592a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 259320191ab3SNipun Gupta else if (dpaa2_get_devargs(dev->devargs, 259420191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE)) 259520191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2596a3a997f0SHemant Agrawal else 2597e7b187dbSShreyansh Jain eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2598e7b187dbSShreyansh Jain eth_dev->tx_pkt_burst = dpaa2_dev_tx; 2599c147eae0SHemant Agrawal return 0; 2600e7b187dbSShreyansh Jain } 2601c147eae0SHemant Agrawal 26023e5a335dSHemant Agrawal dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device); 26033e5a335dSHemant Agrawal 26043e5a335dSHemant Agrawal hw_id = dpaa2_dev->object_id; 26053e5a335dSHemant Agrawal ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token); 26063e5a335dSHemant Agrawal if (ret) { 2607a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2608a10a988aSShreyansh Jain "Failure in opening dpni@%d with err code %d", 2609d4984046SHemant Agrawal hw_id, ret); 2610d4984046SHemant Agrawal rte_free(dpni_dev); 26113e5a335dSHemant Agrawal return -1; 26123e5a335dSHemant Agrawal } 26133e5a335dSHemant Agrawal 26143e5a335dSHemant Agrawal /* Clean the device first */ 26153e5a335dSHemant Agrawal ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token); 26163e5a335dSHemant Agrawal if (ret) { 2617a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d", 2618d4984046SHemant Agrawal hw_id, ret); 2619d4984046SHemant Agrawal goto init_err; 26203e5a335dSHemant Agrawal } 26213e5a335dSHemant Agrawal 26223e5a335dSHemant Agrawal ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr); 26233e5a335dSHemant Agrawal if (ret) { 2624a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2625a10a988aSShreyansh Jain "Failure in get dpni@%d attribute, err code %d", 2626d4984046SHemant Agrawal hw_id, ret); 2627d4984046SHemant Agrawal goto init_err; 26283e5a335dSHemant Agrawal } 26293e5a335dSHemant Agrawal 263016bbc98aSShreyansh Jain priv->num_rx_tc = attr.num_rx_tcs; 26314ce58f8aSJun Yang priv->qos_entries = attr.qos_entries; 26324ce58f8aSJun Yang priv->fs_entries = attr.fs_entries; 26334ce58f8aSJun Yang priv->dist_queues = attr.num_queues; 26344ce58f8aSJun Yang 263513b856acSHemant Agrawal /* only if the custom CG is enabled */ 263613b856acSHemant Agrawal if (attr.options & DPNI_OPT_CUSTOM_CG) 263713b856acSHemant Agrawal priv->max_cgs = attr.num_cgs; 263813b856acSHemant Agrawal else 263913b856acSHemant Agrawal priv->max_cgs = 0; 264013b856acSHemant Agrawal 264113b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) 264213b856acSHemant Agrawal priv->cgid_in_use[i] = 0; 264389c2ea8fSHemant Agrawal 2644fe2b986aSSunil Kumar Kori for (i = 0; i < attr.num_rx_tcs; i++) 2645fe2b986aSSunil Kumar Kori priv->nb_rx_queues += attr.num_queues; 264689c2ea8fSHemant Agrawal 264716bbc98aSShreyansh Jain /* Using number of TX queues as number of TX TCs */ 264816bbc98aSShreyansh Jain priv->nb_tx_queues = attr.num_tx_tcs; 2649ef18dafeSHemant Agrawal 265013b856acSHemant Agrawal DPAA2_PMD_DEBUG("RX-TC= %d, rx_queues= %d, tx_queues=%d, max_cgs=%d", 2651a10a988aSShreyansh Jain priv->num_rx_tc, priv->nb_rx_queues, 265213b856acSHemant Agrawal priv->nb_tx_queues, priv->max_cgs); 26533e5a335dSHemant Agrawal 26543e5a335dSHemant Agrawal priv->hw = dpni_dev; 26553e5a335dSHemant Agrawal priv->hw_id = hw_id; 265633fad432SHemant Agrawal priv->options = attr.options; 265733fad432SHemant Agrawal priv->max_mac_filters = attr.mac_filter_entries; 265833fad432SHemant Agrawal priv->max_vlan_filters = attr.vlan_filter_entries; 26593e5a335dSHemant Agrawal priv->flags = 0; 2660e806bf87SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 26618d21c563SHemant Agrawal printf("DPDK IEEE1588 is enabled\n"); 26628d21c563SHemant Agrawal priv->flags |= DPAA2_TX_CONF_ENABLE; 2663e806bf87SPriyanka Jain #endif 26648d21c563SHemant Agrawal /* Used with ``fslmc:dpni.1,drv_tx_conf=1`` */ 26658d21c563SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_TX_CONF)) { 26668d21c563SHemant Agrawal priv->flags |= DPAA2_TX_CONF_ENABLE; 26678d21c563SHemant Agrawal DPAA2_PMD_INFO("TX_CONF Enabled"); 26688d21c563SHemant Agrawal } 26693e5a335dSHemant Agrawal 26704690a611SNipun Gupta if (dpaa2_get_devargs(dev->devargs, DRIVER_ERROR_QUEUE)) { 26714690a611SNipun Gupta dpaa2_enable_err_queue = 1; 26724690a611SNipun Gupta DPAA2_PMD_INFO("Enable error queue"); 26734690a611SNipun Gupta } 26744690a611SNipun Gupta 26753e5a335dSHemant Agrawal /* Allocate memory for hardware structure for queues */ 26763e5a335dSHemant Agrawal ret = dpaa2_alloc_rx_tx_queues(eth_dev); 26773e5a335dSHemant Agrawal if (ret) { 2678a10a988aSShreyansh Jain DPAA2_PMD_ERR("Queue allocation Failed"); 2679d4984046SHemant Agrawal goto init_err; 26803e5a335dSHemant Agrawal } 26813e5a335dSHemant Agrawal 2682c3e0a706SShreyansh Jain /* Allocate memory for storing MAC addresses. 2683c3e0a706SShreyansh Jain * Table of mac_filter_entries size is allocated so that RTE ether lib 2684c3e0a706SShreyansh Jain * can add MAC entries when rte_eth_dev_mac_addr_add is called. 2685c3e0a706SShreyansh Jain */ 268633fad432SHemant Agrawal eth_dev->data->mac_addrs = rte_zmalloc("dpni", 268735b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0); 268833fad432SHemant Agrawal if (eth_dev->data->mac_addrs == NULL) { 2689a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2690d4984046SHemant Agrawal "Failed to allocate %d bytes needed to store MAC addresses", 269135b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries); 2692d4984046SHemant Agrawal ret = -ENOMEM; 2693d4984046SHemant Agrawal goto init_err; 269433fad432SHemant Agrawal } 269533fad432SHemant Agrawal 2696c3e0a706SShreyansh Jain ret = populate_mac_addr(dpni_dev, priv, ð_dev->data->mac_addrs[0]); 269733fad432SHemant Agrawal if (ret) { 2698c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to fetch MAC Address for device"); 2699c3e0a706SShreyansh Jain rte_free(eth_dev->data->mac_addrs); 2700c3e0a706SShreyansh Jain eth_dev->data->mac_addrs = NULL; 2701d4984046SHemant Agrawal goto init_err; 270233fad432SHemant Agrawal } 270333fad432SHemant Agrawal 2704bee61d86SHemant Agrawal /* ... tx buffer layout ... */ 2705bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 27068d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 27079ceacab7SPriyanka Jain layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS | 27089ceacab7SPriyanka Jain DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 27099ceacab7SPriyanka Jain layout.pass_timestamp = true; 27109ceacab7SPriyanka Jain } else { 2711bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 27129ceacab7SPriyanka Jain } 2713bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2714bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2715bee61d86SHemant Agrawal DPNI_QUEUE_TX, &layout); 2716bee61d86SHemant Agrawal if (ret) { 2717a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret); 2718d4984046SHemant Agrawal goto init_err; 2719bee61d86SHemant Agrawal } 2720bee61d86SHemant Agrawal 2721bee61d86SHemant Agrawal /* ... tx-conf and error buffer layout ... */ 2722bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 27238d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 27248d21c563SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 27259ceacab7SPriyanka Jain layout.pass_timestamp = true; 27269ceacab7SPriyanka Jain } 27278d21c563SHemant Agrawal layout.options |= DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2728bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2729bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2730bee61d86SHemant Agrawal DPNI_QUEUE_TX_CONFIRM, &layout); 2731bee61d86SHemant Agrawal if (ret) { 2732a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout", 2733d4984046SHemant Agrawal ret); 2734d4984046SHemant Agrawal goto init_err; 2735bee61d86SHemant Agrawal } 2736bee61d86SHemant Agrawal 27373e5a335dSHemant Agrawal eth_dev->dev_ops = &dpaa2_ethdev_ops; 2738c147eae0SHemant Agrawal 2739a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) { 2740a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2741a3a997f0SHemant Agrawal DPAA2_PMD_INFO("Loopback mode"); 274220191ab3SNipun Gupta } else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) { 274320191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 274420191ab3SNipun Gupta DPAA2_PMD_INFO("No Prefetch mode"); 2745a3a997f0SHemant Agrawal } else { 27465c6942fdSHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2747a3a997f0SHemant Agrawal } 2748cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = dpaa2_dev_tx; 27491261cd68SHemant Agrawal 2750fe2b986aSSunil Kumar Kori /*Init fields w.r.t. classficaition*/ 27515f176728SJun Yang memset(&priv->extract.qos_key_extract, 0, 27525f176728SJun Yang sizeof(struct dpaa2_key_extract)); 2753fe2b986aSSunil Kumar Kori priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64); 2754fe2b986aSSunil Kumar Kori if (!priv->extract.qos_extract_param) { 2755fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow " 2756fe2b986aSSunil Kumar Kori " classificaiton ", ret); 2757fe2b986aSSunil Kumar Kori goto init_err; 2758fe2b986aSSunil Kumar Kori } 27595f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_src_offset = 27605f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27615f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_dst_offset = 27625f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27635f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_src_offset = 27645f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27655f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_dst_offset = 27665f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27675f176728SJun Yang 2768fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 27695f176728SJun Yang memset(&priv->extract.tc_key_extract[i], 0, 27705f176728SJun Yang sizeof(struct dpaa2_key_extract)); 27715f176728SJun Yang priv->extract.tc_extract_param[i] = 2772fe2b986aSSunil Kumar Kori (size_t)rte_malloc(NULL, 256, 64); 27735f176728SJun Yang if (!priv->extract.tc_extract_param[i]) { 2774fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton", 2775fe2b986aSSunil Kumar Kori ret); 2776fe2b986aSSunil Kumar Kori goto init_err; 2777fe2b986aSSunil Kumar Kori } 27785f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_src_offset = 27795f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27805f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_dst_offset = 27815f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27825f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_src_offset = 27835f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27845f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_dst_offset = 27855f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 2786fe2b986aSSunil Kumar Kori } 2787fe2b986aSSunil Kumar Kori 27886f8be0fbSHemant Agrawal ret = dpni_set_max_frame_length(dpni_dev, CMD_PRI_LOW, priv->token, 27896f8be0fbSHemant Agrawal RTE_ETHER_MAX_LEN - RTE_ETHER_CRC_LEN 27906f8be0fbSHemant Agrawal + VLAN_TAG_SIZE); 27916f8be0fbSHemant Agrawal if (ret) { 27926f8be0fbSHemant Agrawal DPAA2_PMD_ERR("Unable to set mtu. check config"); 27936f8be0fbSHemant Agrawal goto init_err; 27946f8be0fbSHemant Agrawal } 27956f8be0fbSHemant Agrawal 279672ec7a67SSunil Kumar Kori /*TODO To enable soft parser support DPAA2 driver needs to integrate 279772ec7a67SSunil Kumar Kori * with external entity to receive byte code for software sequence 279872ec7a67SSunil Kumar Kori * and same will be offload to the H/W using MC interface. 279972ec7a67SSunil Kumar Kori * Currently it is assumed that DPAA2 driver has byte code by some 280072ec7a67SSunil Kumar Kori * mean and same if offloaded to H/W. 280172ec7a67SSunil Kumar Kori */ 280272ec7a67SSunil Kumar Kori if (getenv("DPAA2_ENABLE_SOFT_PARSER")) { 280372ec7a67SSunil Kumar Kori WRIOP_SS_INITIALIZER(priv); 280472ec7a67SSunil Kumar Kori ret = dpaa2_eth_load_wriop_soft_parser(priv, DPNI_SS_INGRESS); 280572ec7a67SSunil Kumar Kori if (ret < 0) { 280672ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in loading softparser\n", 280772ec7a67SSunil Kumar Kori ret); 280872ec7a67SSunil Kumar Kori return ret; 280972ec7a67SSunil Kumar Kori } 281072ec7a67SSunil Kumar Kori 281172ec7a67SSunil Kumar Kori ret = dpaa2_eth_enable_wriop_soft_parser(priv, 281272ec7a67SSunil Kumar Kori DPNI_SS_INGRESS); 281372ec7a67SSunil Kumar Kori if (ret < 0) { 281472ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in enabling softparser\n", 281572ec7a67SSunil Kumar Kori ret); 281672ec7a67SSunil Kumar Kori return ret; 281772ec7a67SSunil Kumar Kori } 281872ec7a67SSunil Kumar Kori } 2819627b6770SHemant Agrawal RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name); 2820c147eae0SHemant Agrawal return 0; 2821d4984046SHemant Agrawal init_err: 28223e5a335dSHemant Agrawal dpaa2_dev_close(eth_dev); 28233e5a335dSHemant Agrawal 28245964d36aSSachin Saxena return ret; 2825c147eae0SHemant Agrawal } 2826c147eae0SHemant Agrawal 2827028d1dfdSJun Yang int dpaa2_dev_is_dpaa2(struct rte_eth_dev *dev) 2828028d1dfdSJun Yang { 2829028d1dfdSJun Yang return dev->device->driver == &rte_dpaa2_pmd.driver; 2830028d1dfdSJun Yang } 2831028d1dfdSJun Yang 2832c147eae0SHemant Agrawal static int 283355fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv, 2834c147eae0SHemant Agrawal struct rte_dpaa2_device *dpaa2_dev) 2835c147eae0SHemant Agrawal { 2836c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 283781c42c84SShreyansh Jain struct dpaa2_dev_priv *dev_priv; 2838c147eae0SHemant Agrawal int diag; 2839c147eae0SHemant Agrawal 2840f4435e38SHemant Agrawal if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) > 2841f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 2842f4435e38SHemant Agrawal DPAA2_PMD_ERR( 2843f4435e38SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)", 2844f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM, 2845f4435e38SHemant Agrawal DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE); 2846f4435e38SHemant Agrawal 2847f4435e38SHemant Agrawal return -1; 2848f4435e38SHemant Agrawal } 2849f4435e38SHemant Agrawal 2850c147eae0SHemant Agrawal if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2851e729ec76SHemant Agrawal eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name); 2852e729ec76SHemant Agrawal if (!eth_dev) 2853e729ec76SHemant Agrawal return -ENODEV; 285481c42c84SShreyansh Jain dev_priv = rte_zmalloc("ethdev private structure", 2855c147eae0SHemant Agrawal sizeof(struct dpaa2_dev_priv), 2856c147eae0SHemant Agrawal RTE_CACHE_LINE_SIZE); 285781c42c84SShreyansh Jain if (dev_priv == NULL) { 2858a10a988aSShreyansh Jain DPAA2_PMD_CRIT( 2859a10a988aSShreyansh Jain "Unable to allocate memory for private data"); 2860c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2861c147eae0SHemant Agrawal return -ENOMEM; 2862c147eae0SHemant Agrawal } 286381c42c84SShreyansh Jain eth_dev->data->dev_private = (void *)dev_priv; 286481c42c84SShreyansh Jain /* Store a pointer to eth_dev in dev_private */ 286581c42c84SShreyansh Jain dev_priv->eth_dev = eth_dev; 2866e729ec76SHemant Agrawal } else { 2867e729ec76SHemant Agrawal eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name); 286881c42c84SShreyansh Jain if (!eth_dev) { 286981c42c84SShreyansh Jain DPAA2_PMD_DEBUG("returning enodev"); 2870e729ec76SHemant Agrawal return -ENODEV; 2871c147eae0SHemant Agrawal } 287281c42c84SShreyansh Jain } 2873e729ec76SHemant Agrawal 2874c147eae0SHemant Agrawal eth_dev->device = &dpaa2_dev->device; 287555fd2703SHemant Agrawal 2876c147eae0SHemant Agrawal dpaa2_dev->eth_dev = eth_dev; 2877c147eae0SHemant Agrawal eth_dev->data->rx_mbuf_alloc_failed = 0; 2878c147eae0SHemant Agrawal 287992b7e33eSHemant Agrawal if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC) 288092b7e33eSHemant Agrawal eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 288192b7e33eSHemant Agrawal 2882f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 2883f30e69b4SFerruh Yigit 2884c147eae0SHemant Agrawal /* Invoke PMD device initialization function */ 2885c147eae0SHemant Agrawal diag = dpaa2_dev_init(eth_dev); 2886fbe90cddSThomas Monjalon if (diag == 0) { 2887fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2888c147eae0SHemant Agrawal return 0; 2889fbe90cddSThomas Monjalon } 2890c147eae0SHemant Agrawal 2891c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2892c147eae0SHemant Agrawal return diag; 2893c147eae0SHemant Agrawal } 2894c147eae0SHemant Agrawal 2895c147eae0SHemant Agrawal static int 2896c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev) 2897c147eae0SHemant Agrawal { 2898c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 28995964d36aSSachin Saxena int ret; 2900c147eae0SHemant Agrawal 2901c147eae0SHemant Agrawal eth_dev = dpaa2_dev->eth_dev; 29025964d36aSSachin Saxena dpaa2_dev_close(eth_dev); 29035964d36aSSachin Saxena ret = rte_eth_dev_release_port(eth_dev); 2904c147eae0SHemant Agrawal 29055964d36aSSachin Saxena return ret; 2906c147eae0SHemant Agrawal } 2907c147eae0SHemant Agrawal 2908c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = { 290992b7e33eSHemant Agrawal .drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA, 2910bad555dfSShreyansh Jain .drv_type = DPAA2_ETH, 2911c147eae0SHemant Agrawal .probe = rte_dpaa2_probe, 2912c147eae0SHemant Agrawal .remove = rte_dpaa2_remove, 2913c147eae0SHemant Agrawal }; 2914c147eae0SHemant Agrawal 29154ed8a733SVanshika Shukla RTE_PMD_REGISTER_DPAA2(NET_DPAA2_PMD_DRIVER_NAME, rte_dpaa2_pmd); 29164ed8a733SVanshika Shukla RTE_PMD_REGISTER_PARAM_STRING(NET_DPAA2_PMD_DRIVER_NAME, 291720191ab3SNipun Gupta DRIVER_LOOPBACK_MODE "=<int> " 29188d21c563SHemant Agrawal DRIVER_NO_PREFETCH_MODE "=<int>" 29194690a611SNipun Gupta DRIVER_TX_CONF "=<int>" 29204690a611SNipun Gupta DRIVER_ERROR_QUEUE "=<int>"); 2921eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(dpaa2_logtype_pmd, NOTICE); 2922