1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause 2c147eae0SHemant Agrawal * 3c147eae0SHemant Agrawal * Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved. 4ac624068SGagandeep Singh * Copyright 2016-2021 NXP 5c147eae0SHemant Agrawal * 6c147eae0SHemant Agrawal */ 7c147eae0SHemant Agrawal 8c147eae0SHemant Agrawal #include <time.h> 9c147eae0SHemant Agrawal #include <net/if.h> 10c147eae0SHemant Agrawal 11c147eae0SHemant Agrawal #include <rte_mbuf.h> 12df96fd0dSBruce Richardson #include <ethdev_driver.h> 13c147eae0SHemant Agrawal #include <rte_malloc.h> 14c147eae0SHemant Agrawal #include <rte_memcpy.h> 15c147eae0SHemant Agrawal #include <rte_string_fns.h> 16c147eae0SHemant Agrawal #include <rte_cycles.h> 17c147eae0SHemant Agrawal #include <rte_kvargs.h> 18c147eae0SHemant Agrawal #include <rte_dev.h> 19c147eae0SHemant Agrawal #include <rte_fslmc.h> 20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h> 21c147eae0SHemant Agrawal 22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h" 23c147eae0SHemant Agrawal #include <fslmc_vfio.h> 243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h> 25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h> 263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h> 27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h> 28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h" 2972ec7a67SSunil Kumar Kori #include "dpaa2_sparser.h" 30f40adb40SHemant Agrawal #include <fsl_qbman_debug.h> 31c147eae0SHemant Agrawal 32c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback" 3320191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch" 348d21c563SHemant Agrawal #define DRIVER_TX_CONF "drv_tx_conf" 354690a611SNipun Gupta #define DRIVER_ERROR_QUEUE "drv_err_queue" 36eadcfd95SRohit Raj #define CHECK_INTERVAL 100 /* 100ms */ 37eadcfd95SRohit Raj #define MAX_REPEAT_TIME 90 /* 9s (90 * 100ms) in total */ 38a3a997f0SHemant Agrawal 39175fe7d9SSunil Kumar Kori /* Supported Rx offloads */ 40175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 41295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_CHECKSUM | 42295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_SCTP_CKSUM | 43295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM | 44295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_OUTER_UDP_CKSUM | 45295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_VLAN_STRIP | 46295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_VLAN_FILTER | 47295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_TIMESTAMP; 48175fe7d9SSunil Kumar Kori 49175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 50175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 51295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_RSS_HASH | 52295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_SCATTER; 53175fe7d9SSunil Kumar Kori 54175fe7d9SSunil Kumar Kori /* Supported Tx offloads */ 55175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup = 56295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_VLAN_INSERT | 57295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_IPV4_CKSUM | 58295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_UDP_CKSUM | 59295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_TCP_CKSUM | 60295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_SCTP_CKSUM | 61295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM | 62295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_MT_LOCKFREE | 63295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE; 64175fe7d9SSunil Kumar Kori 65175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 66175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 67295968d1SFerruh Yigit RTE_ETH_TX_OFFLOAD_MULTI_SEGS; 68175fe7d9SSunil Kumar Kori 69c1870f65SAkhil Goyal /* enable timestamp in mbuf */ 70724f79dfSHemant Agrawal bool dpaa2_enable_ts[RTE_MAX_ETHPORTS]; 7161c41e2eSThomas Monjalon uint64_t dpaa2_timestamp_rx_dynflag; 7261c41e2eSThomas Monjalon int dpaa2_timestamp_dynfield_offset = -1; 73c1870f65SAkhil Goyal 744690a611SNipun Gupta /* Enable error queue */ 754690a611SNipun Gupta bool dpaa2_enable_err_queue; 764690a611SNipun Gupta 771d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off { 781d6329b2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 791d6329b2SHemant Agrawal uint8_t page_id; /* dpni statistics page id */ 801d6329b2SHemant Agrawal uint8_t stats_id; /* stats id in the given page */ 811d6329b2SHemant Agrawal }; 821d6329b2SHemant Agrawal 831d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = { 841d6329b2SHemant Agrawal {"ingress_multicast_frames", 0, 2}, 851d6329b2SHemant Agrawal {"ingress_multicast_bytes", 0, 3}, 861d6329b2SHemant Agrawal {"ingress_broadcast_frames", 0, 4}, 871d6329b2SHemant Agrawal {"ingress_broadcast_bytes", 0, 5}, 881d6329b2SHemant Agrawal {"egress_multicast_frames", 1, 2}, 891d6329b2SHemant Agrawal {"egress_multicast_bytes", 1, 3}, 901d6329b2SHemant Agrawal {"egress_broadcast_frames", 1, 4}, 911d6329b2SHemant Agrawal {"egress_broadcast_bytes", 1, 5}, 921d6329b2SHemant Agrawal {"ingress_filtered_frames", 2, 0}, 931d6329b2SHemant Agrawal {"ingress_discarded_frames", 2, 1}, 941d6329b2SHemant Agrawal {"ingress_nobuffer_discards", 2, 2}, 951d6329b2SHemant Agrawal {"egress_discarded_frames", 2, 3}, 961d6329b2SHemant Agrawal {"egress_confirmed_frames", 2, 4}, 97c720c5f6SHemant Agrawal {"cgr_reject_frames", 4, 0}, 98c720c5f6SHemant Agrawal {"cgr_reject_bytes", 4, 1}, 991d6329b2SHemant Agrawal }; 1001d6329b2SHemant Agrawal 101c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd; 102c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev, 103c5acbb5eSHemant Agrawal int wait_to_complete); 104a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev); 105a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev); 106e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 107c147eae0SHemant Agrawal 1083ce294f2SHemant Agrawal static int 1093ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on) 1103ce294f2SHemant Agrawal { 1113ce294f2SHemant Agrawal int ret; 1123ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 11381c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 1143ce294f2SHemant Agrawal 1153ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1163ce294f2SHemant Agrawal 1173ce294f2SHemant Agrawal if (dpni == NULL) { 118a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1193ce294f2SHemant Agrawal return -1; 1203ce294f2SHemant Agrawal } 1213ce294f2SHemant Agrawal 1223ce294f2SHemant Agrawal if (on) 12396f7bfe8SSachin Saxena ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, priv->token, 12496f7bfe8SSachin Saxena vlan_id, 0, 0, 0); 1253ce294f2SHemant Agrawal else 1263ce294f2SHemant Agrawal ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW, 1273ce294f2SHemant Agrawal priv->token, vlan_id); 1283ce294f2SHemant Agrawal 1293ce294f2SHemant Agrawal if (ret < 0) 130a10a988aSShreyansh Jain DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d", 1313ce294f2SHemant Agrawal ret, vlan_id, priv->hw_id); 1323ce294f2SHemant Agrawal 1333ce294f2SHemant Agrawal return ret; 1343ce294f2SHemant Agrawal } 1353ce294f2SHemant Agrawal 136289ba0c0SDavid Harton static int 1373ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask) 1383ce294f2SHemant Agrawal { 1393ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 14081c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 14150ce3e7aSWei Hu (Xavier) int ret = 0; 1423ce294f2SHemant Agrawal 1433ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1443ce294f2SHemant Agrawal 145295968d1SFerruh Yigit if (mask & RTE_ETH_VLAN_FILTER_MASK) { 146c172f85eSHemant Agrawal /* VLAN Filter not avaialble */ 147c172f85eSHemant Agrawal if (!priv->max_vlan_filters) { 148a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN filter not available"); 14950ce3e7aSWei Hu (Xavier) return -ENOTSUP; 150c172f85eSHemant Agrawal } 151c172f85eSHemant Agrawal 1520ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 153295968d1SFerruh Yigit RTE_ETH_RX_OFFLOAD_VLAN_FILTER) 1543ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1553ce294f2SHemant Agrawal priv->token, true); 1563ce294f2SHemant Agrawal else 1573ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1583ce294f2SHemant Agrawal priv->token, false); 1593ce294f2SHemant Agrawal if (ret < 0) 160a10a988aSShreyansh Jain DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret); 1613ce294f2SHemant Agrawal } 162289ba0c0SDavid Harton 16350ce3e7aSWei Hu (Xavier) return ret; 1643ce294f2SHemant Agrawal } 1653ce294f2SHemant Agrawal 166748eccb9SHemant Agrawal static int 167e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev, 168e59b75ffSHemant Agrawal enum rte_vlan_type vlan_type __rte_unused, 169e59b75ffSHemant Agrawal uint16_t tpid) 170e59b75ffSHemant Agrawal { 171e59b75ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 17281c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 173e59b75ffSHemant Agrawal int ret = -ENOTSUP; 174e59b75ffSHemant Agrawal 175e59b75ffSHemant Agrawal PMD_INIT_FUNC_TRACE(); 176e59b75ffSHemant Agrawal 177e59b75ffSHemant Agrawal /* nothing to be done for standard vlan tpids */ 178e59b75ffSHemant Agrawal if (tpid == 0x8100 || tpid == 0x88A8) 179e59b75ffSHemant Agrawal return 0; 180e59b75ffSHemant Agrawal 181e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 182e59b75ffSHemant Agrawal priv->token, tpid); 183e59b75ffSHemant Agrawal if (ret < 0) 184e59b75ffSHemant Agrawal DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret); 185e59b75ffSHemant Agrawal /* if already configured tpids, remove them first */ 186e59b75ffSHemant Agrawal if (ret == -EBUSY) { 187e59b75ffSHemant Agrawal struct dpni_custom_tpid_cfg tpid_list = {0}; 188e59b75ffSHemant Agrawal 189e59b75ffSHemant Agrawal ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW, 190e59b75ffSHemant Agrawal priv->token, &tpid_list); 191e59b75ffSHemant Agrawal if (ret < 0) 192e59b75ffSHemant Agrawal goto fail; 193e59b75ffSHemant Agrawal ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW, 194e59b75ffSHemant Agrawal priv->token, tpid_list.tpid1); 195e59b75ffSHemant Agrawal if (ret < 0) 196e59b75ffSHemant Agrawal goto fail; 197e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 198e59b75ffSHemant Agrawal priv->token, tpid); 199e59b75ffSHemant Agrawal } 200e59b75ffSHemant Agrawal fail: 201e59b75ffSHemant Agrawal return ret; 202e59b75ffSHemant Agrawal } 203e59b75ffSHemant Agrawal 204e59b75ffSHemant Agrawal static int 205748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev, 206748eccb9SHemant Agrawal char *fw_version, 207748eccb9SHemant Agrawal size_t fw_size) 208748eccb9SHemant Agrawal { 209748eccb9SHemant Agrawal int ret; 21081c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 211748eccb9SHemant Agrawal struct mc_soc_version mc_plat_info = {0}; 212748eccb9SHemant Agrawal struct mc_version mc_ver_info = {0}; 213748eccb9SHemant Agrawal 214748eccb9SHemant Agrawal PMD_INIT_FUNC_TRACE(); 215748eccb9SHemant Agrawal 216748eccb9SHemant Agrawal if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info)) 217a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_soc_version failed"); 218748eccb9SHemant Agrawal 219748eccb9SHemant Agrawal if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info)) 220a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_version failed"); 221748eccb9SHemant Agrawal 222748eccb9SHemant Agrawal ret = snprintf(fw_version, fw_size, 223748eccb9SHemant Agrawal "%x-%d.%d.%d", 224748eccb9SHemant Agrawal mc_plat_info.svr, 225748eccb9SHemant Agrawal mc_ver_info.major, 226748eccb9SHemant Agrawal mc_ver_info.minor, 227748eccb9SHemant Agrawal mc_ver_info.revision); 228d345d6c9SFerruh Yigit if (ret < 0) 229d345d6c9SFerruh Yigit return -EINVAL; 230748eccb9SHemant Agrawal 231748eccb9SHemant Agrawal ret += 1; /* add the size of '\0' */ 232d345d6c9SFerruh Yigit if (fw_size < (size_t)ret) 233748eccb9SHemant Agrawal return ret; 234748eccb9SHemant Agrawal else 235748eccb9SHemant Agrawal return 0; 236748eccb9SHemant Agrawal } 237748eccb9SHemant Agrawal 238bdad90d1SIvan Ilchenko static int 2393e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info) 2403e5a335dSHemant Agrawal { 2413e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2423e5a335dSHemant Agrawal 2433e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2443e5a335dSHemant Agrawal 24533fad432SHemant Agrawal dev_info->max_mac_addrs = priv->max_mac_filters; 246bee61d86SHemant Agrawal dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN; 247bee61d86SHemant Agrawal dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE; 2483e5a335dSHemant Agrawal dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues; 2493e5a335dSHemant Agrawal dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues; 250175fe7d9SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 251175fe7d9SSunil Kumar Kori dev_rx_offloads_nodis; 252175fe7d9SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 253175fe7d9SSunil Kumar Kori dev_tx_offloads_nodis; 254295968d1SFerruh Yigit dev_info->speed_capa = RTE_ETH_LINK_SPEED_1G | 255295968d1SFerruh Yigit RTE_ETH_LINK_SPEED_2_5G | 256295968d1SFerruh Yigit RTE_ETH_LINK_SPEED_10G; 257*2fe6f1b7SDmitry Kozlyuk dev_info->dev_capa &= ~RTE_ETH_DEV_CAPA_FLOW_RULE_KEEP; 258762b275fSHemant Agrawal 259762b275fSHemant Agrawal dev_info->max_hash_mac_addrs = 0; 260762b275fSHemant Agrawal dev_info->max_vfs = 0; 261295968d1SFerruh Yigit dev_info->max_vmdq_pools = RTE_ETH_16_POOLS; 262762b275fSHemant Agrawal dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL; 263bdad90d1SIvan Ilchenko 264e35ead33SHemant Agrawal dev_info->default_rxportconf.burst_size = dpaa2_dqrr_size; 265e35ead33SHemant Agrawal /* same is rx size for best perf */ 266e35ead33SHemant Agrawal dev_info->default_txportconf.burst_size = dpaa2_dqrr_size; 267e35ead33SHemant Agrawal 268e35ead33SHemant Agrawal dev_info->default_rxportconf.nb_queues = 1; 269e35ead33SHemant Agrawal dev_info->default_txportconf.nb_queues = 1; 270e35ead33SHemant Agrawal dev_info->default_txportconf.ring_size = CONG_ENTER_TX_THRESHOLD; 271e35ead33SHemant Agrawal dev_info->default_rxportconf.ring_size = DPAA2_RX_DEFAULT_NBDESC; 272e35ead33SHemant Agrawal 2737e2c3f14SHemant Agrawal if (dpaa2_svr_family == SVR_LX2160A) { 274295968d1SFerruh Yigit dev_info->speed_capa |= RTE_ETH_LINK_SPEED_25G | 275295968d1SFerruh Yigit RTE_ETH_LINK_SPEED_40G | 276295968d1SFerruh Yigit RTE_ETH_LINK_SPEED_50G | 277295968d1SFerruh Yigit RTE_ETH_LINK_SPEED_100G; 2787e2c3f14SHemant Agrawal } 2797e2c3f14SHemant Agrawal 280bdad90d1SIvan Ilchenko return 0; 2813e5a335dSHemant Agrawal } 2823e5a335dSHemant Agrawal 2833e5a335dSHemant Agrawal static int 284ddbc2b66SApeksha Gupta dpaa2_dev_rx_burst_mode_get(struct rte_eth_dev *dev, 285ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 286ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 287ddbc2b66SApeksha Gupta { 288ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 289ddbc2b66SApeksha Gupta int ret = -EINVAL; 290ddbc2b66SApeksha Gupta unsigned int i; 291ddbc2b66SApeksha Gupta const struct burst_info { 292ddbc2b66SApeksha Gupta uint64_t flags; 293ddbc2b66SApeksha Gupta const char *output; 294ddbc2b66SApeksha Gupta } rx_offload_map[] = { 295295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_CHECKSUM, " Checksum,"}, 296295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 297295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 298295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_OUTER_UDP_CKSUM, " Outer UDP csum,"}, 299295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_VLAN_STRIP, " VLAN strip,"}, 300295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_VLAN_FILTER, " VLAN filter,"}, 301295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_TIMESTAMP, " Timestamp,"}, 302295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_RSS_HASH, " RSS,"}, 303295968d1SFerruh Yigit {RTE_ETH_RX_OFFLOAD_SCATTER, " Scattered,"} 304ddbc2b66SApeksha Gupta }; 305ddbc2b66SApeksha Gupta 306ddbc2b66SApeksha Gupta /* Update Rx offload info */ 307ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(rx_offload_map); i++) { 308ddbc2b66SApeksha Gupta if (eth_conf->rxmode.offloads & rx_offload_map[i].flags) { 309ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 310ddbc2b66SApeksha Gupta rx_offload_map[i].output); 311ddbc2b66SApeksha Gupta ret = 0; 312ddbc2b66SApeksha Gupta break; 313ddbc2b66SApeksha Gupta } 314ddbc2b66SApeksha Gupta } 315ddbc2b66SApeksha Gupta return ret; 316ddbc2b66SApeksha Gupta } 317ddbc2b66SApeksha Gupta 318ddbc2b66SApeksha Gupta static int 319ddbc2b66SApeksha Gupta dpaa2_dev_tx_burst_mode_get(struct rte_eth_dev *dev, 320ddbc2b66SApeksha Gupta __rte_unused uint16_t queue_id, 321ddbc2b66SApeksha Gupta struct rte_eth_burst_mode *mode) 322ddbc2b66SApeksha Gupta { 323ddbc2b66SApeksha Gupta struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 324ddbc2b66SApeksha Gupta int ret = -EINVAL; 325ddbc2b66SApeksha Gupta unsigned int i; 326ddbc2b66SApeksha Gupta const struct burst_info { 327ddbc2b66SApeksha Gupta uint64_t flags; 328ddbc2b66SApeksha Gupta const char *output; 329ddbc2b66SApeksha Gupta } tx_offload_map[] = { 330295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_VLAN_INSERT, " VLAN Insert,"}, 331295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_IPV4_CKSUM, " IPV4 csum,"}, 332295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_UDP_CKSUM, " UDP csum,"}, 333295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_TCP_CKSUM, " TCP csum,"}, 334295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_SCTP_CKSUM, " SCTP csum,"}, 335295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_OUTER_IPV4_CKSUM, " Outer IPV4 csum,"}, 336295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_MT_LOCKFREE, " MT lockfree,"}, 337295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_MBUF_FAST_FREE, " MBUF free disable,"}, 338295968d1SFerruh Yigit {RTE_ETH_TX_OFFLOAD_MULTI_SEGS, " Scattered,"} 339ddbc2b66SApeksha Gupta }; 340ddbc2b66SApeksha Gupta 341ddbc2b66SApeksha Gupta /* Update Tx offload info */ 342ddbc2b66SApeksha Gupta for (i = 0; i < RTE_DIM(tx_offload_map); i++) { 343ddbc2b66SApeksha Gupta if (eth_conf->txmode.offloads & tx_offload_map[i].flags) { 344ddbc2b66SApeksha Gupta snprintf(mode->info, sizeof(mode->info), "%s", 345ddbc2b66SApeksha Gupta tx_offload_map[i].output); 346ddbc2b66SApeksha Gupta ret = 0; 347ddbc2b66SApeksha Gupta break; 348ddbc2b66SApeksha Gupta } 349ddbc2b66SApeksha Gupta } 350ddbc2b66SApeksha Gupta return ret; 351ddbc2b66SApeksha Gupta } 352ddbc2b66SApeksha Gupta 353ddbc2b66SApeksha Gupta static int 3543e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev) 3553e5a335dSHemant Agrawal { 3563e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 3573e5a335dSHemant Agrawal uint16_t dist_idx; 3583e5a335dSHemant Agrawal uint32_t vq_id; 3592d5f7f52SAshish Jain uint8_t num_rxqueue_per_tc; 3603e5a335dSHemant Agrawal struct dpaa2_queue *mc_q, *mcq; 3613e5a335dSHemant Agrawal uint32_t tot_queues; 3623e5a335dSHemant Agrawal int i; 3633e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 3643e5a335dSHemant Agrawal 3653e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 3663e5a335dSHemant Agrawal 3672d5f7f52SAshish Jain num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc); 3688d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) 3699ceacab7SPriyanka Jain tot_queues = priv->nb_rx_queues + 2 * priv->nb_tx_queues; 3709ceacab7SPriyanka Jain else 3713e5a335dSHemant Agrawal tot_queues = priv->nb_rx_queues + priv->nb_tx_queues; 3723e5a335dSHemant Agrawal mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues, 3733e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3743e5a335dSHemant Agrawal if (!mc_q) { 375a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues"); 3763e5a335dSHemant Agrawal return -1; 3773e5a335dSHemant Agrawal } 3783e5a335dSHemant Agrawal 3793e5a335dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 38085ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3813e5a335dSHemant Agrawal priv->rx_vq[i] = mc_q++; 3823e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3833e5a335dSHemant Agrawal dpaa2_q->q_storage = rte_malloc("dq_storage", 3843e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t), 3853e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3863e5a335dSHemant Agrawal if (!dpaa2_q->q_storage) 3873e5a335dSHemant Agrawal goto fail; 3883e5a335dSHemant Agrawal 3893e5a335dSHemant Agrawal memset(dpaa2_q->q_storage, 0, 3903e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t)); 3913cf50ff5SHemant Agrawal if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 3923cf50ff5SHemant Agrawal goto fail; 3933e5a335dSHemant Agrawal } 3943e5a335dSHemant Agrawal 3954690a611SNipun Gupta if (dpaa2_enable_err_queue) { 3964690a611SNipun Gupta priv->rx_err_vq = rte_zmalloc("dpni_rx_err", 3974690a611SNipun Gupta sizeof(struct dpaa2_queue), 0); 3984690a611SNipun Gupta 3994690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 4004690a611SNipun Gupta dpaa2_q->q_storage = rte_malloc("err_dq_storage", 4014690a611SNipun Gupta sizeof(struct queue_storage_info_t) * 4024690a611SNipun Gupta RTE_MAX_LCORE, 4034690a611SNipun Gupta RTE_CACHE_LINE_SIZE); 4044690a611SNipun Gupta if (!dpaa2_q->q_storage) 4054690a611SNipun Gupta goto fail; 4064690a611SNipun Gupta 4074690a611SNipun Gupta memset(dpaa2_q->q_storage, 0, 4084690a611SNipun Gupta sizeof(struct queue_storage_info_t)); 4094690a611SNipun Gupta for (i = 0; i < RTE_MAX_LCORE; i++) 4104690a611SNipun Gupta if (dpaa2_alloc_dq_storage(&dpaa2_q->q_storage[i])) 4114690a611SNipun Gupta goto fail; 4124690a611SNipun Gupta } 4134690a611SNipun Gupta 4143e5a335dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 41585ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 4167ae777d0SHemant Agrawal mc_q->flow_id = 0xffff; 4173e5a335dSHemant Agrawal priv->tx_vq[i] = mc_q++; 4187ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4197ae777d0SHemant Agrawal dpaa2_q->cscn = rte_malloc(NULL, 4207ae777d0SHemant Agrawal sizeof(struct qbman_result), 16); 4217ae777d0SHemant Agrawal if (!dpaa2_q->cscn) 4227ae777d0SHemant Agrawal goto fail_tx; 4233e5a335dSHemant Agrawal } 4243e5a335dSHemant Agrawal 4258d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 4269ceacab7SPriyanka Jain /*Setup tx confirmation queues*/ 4279ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 4289ceacab7SPriyanka Jain mc_q->eth_data = dev->data; 4299ceacab7SPriyanka Jain mc_q->tc_index = i; 4309ceacab7SPriyanka Jain mc_q->flow_id = 0; 4319ceacab7SPriyanka Jain priv->tx_conf_vq[i] = mc_q++; 4329ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4339ceacab7SPriyanka Jain dpaa2_q->q_storage = 4349ceacab7SPriyanka Jain rte_malloc("dq_storage", 4359ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t), 4369ceacab7SPriyanka Jain RTE_CACHE_LINE_SIZE); 4379ceacab7SPriyanka Jain if (!dpaa2_q->q_storage) 4389ceacab7SPriyanka Jain goto fail_tx_conf; 4399ceacab7SPriyanka Jain 4409ceacab7SPriyanka Jain memset(dpaa2_q->q_storage, 0, 4419ceacab7SPriyanka Jain sizeof(struct queue_storage_info_t)); 4429ceacab7SPriyanka Jain if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 4439ceacab7SPriyanka Jain goto fail_tx_conf; 4449ceacab7SPriyanka Jain } 4459ceacab7SPriyanka Jain } 4469ceacab7SPriyanka Jain 4473e5a335dSHemant Agrawal vq_id = 0; 448599017a2SHemant Agrawal for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) { 4493e5a335dSHemant Agrawal mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id]; 4502d5f7f52SAshish Jain mcq->tc_index = dist_idx / num_rxqueue_per_tc; 4512d5f7f52SAshish Jain mcq->flow_id = dist_idx % num_rxqueue_per_tc; 4523e5a335dSHemant Agrawal vq_id++; 4533e5a335dSHemant Agrawal } 4543e5a335dSHemant Agrawal 4553e5a335dSHemant Agrawal return 0; 4569ceacab7SPriyanka Jain fail_tx_conf: 4579ceacab7SPriyanka Jain i -= 1; 4589ceacab7SPriyanka Jain while (i >= 0) { 4599ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_conf_vq[i]; 4609ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 4619ceacab7SPriyanka Jain priv->tx_conf_vq[i--] = NULL; 4629ceacab7SPriyanka Jain } 4639ceacab7SPriyanka Jain i = priv->nb_tx_queues; 4647ae777d0SHemant Agrawal fail_tx: 4657ae777d0SHemant Agrawal i -= 1; 4667ae777d0SHemant Agrawal while (i >= 0) { 4677ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 4687ae777d0SHemant Agrawal rte_free(dpaa2_q->cscn); 4697ae777d0SHemant Agrawal priv->tx_vq[i--] = NULL; 4707ae777d0SHemant Agrawal } 4717ae777d0SHemant Agrawal i = priv->nb_rx_queues; 4723e5a335dSHemant Agrawal fail: 4733e5a335dSHemant Agrawal i -= 1; 4743e5a335dSHemant Agrawal mc_q = priv->rx_vq[0]; 4753e5a335dSHemant Agrawal while (i >= 0) { 4763e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 4773cf50ff5SHemant Agrawal dpaa2_free_dq_storage(dpaa2_q->q_storage); 4783e5a335dSHemant Agrawal rte_free(dpaa2_q->q_storage); 4793e5a335dSHemant Agrawal priv->rx_vq[i--] = NULL; 4803e5a335dSHemant Agrawal } 4814690a611SNipun Gupta 4824690a611SNipun Gupta if (dpaa2_enable_err_queue) { 4834690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 4844690a611SNipun Gupta if (dpaa2_q->q_storage) 4854690a611SNipun Gupta dpaa2_free_dq_storage(dpaa2_q->q_storage); 4864690a611SNipun Gupta rte_free(dpaa2_q->q_storage); 4874690a611SNipun Gupta } 4884690a611SNipun Gupta 4893e5a335dSHemant Agrawal rte_free(mc_q); 4903e5a335dSHemant Agrawal return -1; 4913e5a335dSHemant Agrawal } 4923e5a335dSHemant Agrawal 4935d9a1e4dSHemant Agrawal static void 4945d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev) 4955d9a1e4dSHemant Agrawal { 4965d9a1e4dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 4975d9a1e4dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 4985d9a1e4dSHemant Agrawal int i; 4995d9a1e4dSHemant Agrawal 5005d9a1e4dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5015d9a1e4dSHemant Agrawal 5025d9a1e4dSHemant Agrawal /* Queue allocation base */ 5035d9a1e4dSHemant Agrawal if (priv->rx_vq[0]) { 5045d9a1e4dSHemant Agrawal /* cleaning up queue storage */ 5055d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 5065d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 5075d9a1e4dSHemant Agrawal if (dpaa2_q->q_storage) 5085d9a1e4dSHemant Agrawal rte_free(dpaa2_q->q_storage); 5095d9a1e4dSHemant Agrawal } 5105d9a1e4dSHemant Agrawal /* cleanup tx queue cscn */ 5115d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 5125d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 5135d9a1e4dSHemant Agrawal rte_free(dpaa2_q->cscn); 5145d9a1e4dSHemant Agrawal } 5158d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 5169ceacab7SPriyanka Jain /* cleanup tx conf queue storage */ 5179ceacab7SPriyanka Jain for (i = 0; i < priv->nb_tx_queues; i++) { 5189ceacab7SPriyanka Jain dpaa2_q = (struct dpaa2_queue *) 5199ceacab7SPriyanka Jain priv->tx_conf_vq[i]; 5209ceacab7SPriyanka Jain rte_free(dpaa2_q->q_storage); 5219ceacab7SPriyanka Jain } 5229ceacab7SPriyanka Jain } 5235d9a1e4dSHemant Agrawal /*free memory for all queues (RX+TX) */ 5245d9a1e4dSHemant Agrawal rte_free(priv->rx_vq[0]); 5255d9a1e4dSHemant Agrawal priv->rx_vq[0] = NULL; 5265d9a1e4dSHemant Agrawal } 5275d9a1e4dSHemant Agrawal } 5285d9a1e4dSHemant Agrawal 5293e5a335dSHemant Agrawal static int 5303e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev) 5313e5a335dSHemant Agrawal { 53221ce788cSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 53381c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 53421ce788cSHemant Agrawal struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 5350ebce612SSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 5360ebce612SSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 5370ebce612SSunil Kumar Kori int rx_l3_csum_offload = false; 5380ebce612SSunil Kumar Kori int rx_l4_csum_offload = false; 5390ebce612SSunil Kumar Kori int tx_l3_csum_offload = false; 5400ebce612SSunil Kumar Kori int tx_l4_csum_offload = false; 541271f5aeeSJun Yang int ret, tc_index; 5421bb4a528SFerruh Yigit uint32_t max_rx_pktlen; 5433e5a335dSHemant Agrawal 5443e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5453e5a335dSHemant Agrawal 5467bdf45f9SHemant Agrawal /* Rx offloads which are enabled by default */ 547175fe7d9SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 5487bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5497bdf45f9SHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 5507bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 551175fe7d9SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 552175fe7d9SSunil Kumar Kori } 5530ebce612SSunil Kumar Kori 5547bdf45f9SHemant Agrawal /* Tx offloads which are enabled by default */ 555175fe7d9SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 5567bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 5577bdf45f9SHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 5587bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 559175fe7d9SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 560175fe7d9SSunil Kumar Kori } 5610ebce612SSunil Kumar Kori 5621bb4a528SFerruh Yigit max_rx_pktlen = eth_conf->rxmode.mtu + RTE_ETHER_HDR_LEN + 5631bb4a528SFerruh Yigit RTE_ETHER_CRC_LEN + VLAN_TAG_SIZE; 5641bb4a528SFerruh Yigit if (max_rx_pktlen <= DPAA2_MAX_RX_PKT_LEN) { 56544ea7355SAshish Jain ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, 5661bb4a528SFerruh Yigit priv->token, max_rx_pktlen - RTE_ETHER_CRC_LEN); 5671bb4a528SFerruh Yigit if (ret != 0) { 5681bb4a528SFerruh Yigit DPAA2_PMD_ERR("Unable to set mtu. check config"); 569e1640849SHemant Agrawal return ret; 570e1640849SHemant Agrawal } 57179ef9825SHemant Agrawal DPAA2_PMD_INFO("MTU configured for the device: %d", 57279ef9825SHemant Agrawal dev->data->mtu); 573e1640849SHemant Agrawal } else { 574e1640849SHemant Agrawal return -1; 575e1640849SHemant Agrawal } 576e1640849SHemant Agrawal 577295968d1SFerruh Yigit if (eth_conf->rxmode.mq_mode == RTE_ETH_MQ_RX_RSS) { 578271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 57989c2ea8fSHemant Agrawal ret = dpaa2_setup_flow_dist(dev, 580271f5aeeSJun Yang eth_conf->rx_adv_conf.rss_conf.rss_hf, 581271f5aeeSJun Yang tc_index); 58289c2ea8fSHemant Agrawal if (ret) { 583271f5aeeSJun Yang DPAA2_PMD_ERR( 584271f5aeeSJun Yang "Unable to set flow distribution on tc%d." 585271f5aeeSJun Yang "Check queue config", tc_index); 58689c2ea8fSHemant Agrawal return ret; 58789c2ea8fSHemant Agrawal } 58889c2ea8fSHemant Agrawal } 589271f5aeeSJun Yang } 590c5acbb5eSHemant Agrawal 591295968d1SFerruh Yigit if (rx_offloads & RTE_ETH_RX_OFFLOAD_IPV4_CKSUM) 5920ebce612SSunil Kumar Kori rx_l3_csum_offload = true; 5930ebce612SSunil Kumar Kori 594295968d1SFerruh Yigit if ((rx_offloads & RTE_ETH_RX_OFFLOAD_UDP_CKSUM) || 595295968d1SFerruh Yigit (rx_offloads & RTE_ETH_RX_OFFLOAD_TCP_CKSUM) || 596295968d1SFerruh Yigit (rx_offloads & RTE_ETH_RX_OFFLOAD_SCTP_CKSUM)) 5970ebce612SSunil Kumar Kori rx_l4_csum_offload = true; 59821ce788cSHemant Agrawal 59921ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6000ebce612SSunil Kumar Kori DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload); 60121ce788cSHemant Agrawal if (ret) { 602a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret); 60321ce788cSHemant Agrawal return ret; 60421ce788cSHemant Agrawal } 60521ce788cSHemant Agrawal 60621ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6070ebce612SSunil Kumar Kori DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload); 60821ce788cSHemant Agrawal if (ret) { 609a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret); 61021ce788cSHemant Agrawal return ret; 61121ce788cSHemant Agrawal } 61221ce788cSHemant Agrawal 6137eaf1323SGagandeep Singh #if !defined(RTE_LIBRTE_IEEE1588) 614295968d1SFerruh Yigit if (rx_offloads & RTE_ETH_RX_OFFLOAD_TIMESTAMP) 6157eaf1323SGagandeep Singh #endif 61661c41e2eSThomas Monjalon { 61761c41e2eSThomas Monjalon ret = rte_mbuf_dyn_rx_timestamp_register( 61861c41e2eSThomas Monjalon &dpaa2_timestamp_dynfield_offset, 61961c41e2eSThomas Monjalon &dpaa2_timestamp_rx_dynflag); 62061c41e2eSThomas Monjalon if (ret != 0) { 62161c41e2eSThomas Monjalon DPAA2_PMD_ERR("Error to register timestamp field/flag"); 62261c41e2eSThomas Monjalon return -rte_errno; 62361c41e2eSThomas Monjalon } 624724f79dfSHemant Agrawal dpaa2_enable_ts[dev->data->port_id] = true; 62561c41e2eSThomas Monjalon } 62620196043SHemant Agrawal 627295968d1SFerruh Yigit if (tx_offloads & RTE_ETH_TX_OFFLOAD_IPV4_CKSUM) 6280ebce612SSunil Kumar Kori tx_l3_csum_offload = true; 6290ebce612SSunil Kumar Kori 630295968d1SFerruh Yigit if ((tx_offloads & RTE_ETH_TX_OFFLOAD_UDP_CKSUM) || 631295968d1SFerruh Yigit (tx_offloads & RTE_ETH_TX_OFFLOAD_TCP_CKSUM) || 632295968d1SFerruh Yigit (tx_offloads & RTE_ETH_TX_OFFLOAD_SCTP_CKSUM)) 6330ebce612SSunil Kumar Kori tx_l4_csum_offload = true; 6340ebce612SSunil Kumar Kori 63521ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6360ebce612SSunil Kumar Kori DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload); 63721ce788cSHemant Agrawal if (ret) { 638a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret); 63921ce788cSHemant Agrawal return ret; 64021ce788cSHemant Agrawal } 64121ce788cSHemant Agrawal 64221ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 6430ebce612SSunil Kumar Kori DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload); 64421ce788cSHemant Agrawal if (ret) { 645a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret); 64621ce788cSHemant Agrawal return ret; 64721ce788cSHemant Agrawal } 64821ce788cSHemant Agrawal 649ffb3389cSNipun Gupta /* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in 650ffb3389cSNipun Gupta * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC] 651ffb3389cSNipun Gupta * to 0 for LS2 in the hardware thus disabling data/annotation 652ffb3389cSNipun Gupta * stashing. For LX2 this is fixed in hardware and thus hash result and 653ffb3389cSNipun Gupta * parse results can be received in FD using this option. 654ffb3389cSNipun Gupta */ 655ffb3389cSNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) { 656ffb3389cSNipun Gupta ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 657ffb3389cSNipun Gupta DPNI_FLCTYPE_HASH, true); 658ffb3389cSNipun Gupta if (ret) { 659a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret); 660ffb3389cSNipun Gupta return ret; 661ffb3389cSNipun Gupta } 662ffb3389cSNipun Gupta } 663ffb3389cSNipun Gupta 664295968d1SFerruh Yigit if (rx_offloads & RTE_ETH_RX_OFFLOAD_VLAN_FILTER) 665295968d1SFerruh Yigit dpaa2_vlan_offload_set(dev, RTE_ETH_VLAN_FILTER_MASK); 666c172f85eSHemant Agrawal 667ac624068SGagandeep Singh dpaa2_tm_init(dev); 668ac624068SGagandeep Singh 6693e5a335dSHemant Agrawal return 0; 6703e5a335dSHemant Agrawal } 6713e5a335dSHemant Agrawal 6723e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID, 6733e5a335dSHemant Agrawal * flow ID, destination configuration etc. 6743e5a335dSHemant Agrawal */ 6753e5a335dSHemant Agrawal static int 6763e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev, 6773e5a335dSHemant Agrawal uint16_t rx_queue_id, 67813b856acSHemant Agrawal uint16_t nb_rx_desc, 6793e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 680988a7c38SHemant Agrawal const struct rte_eth_rxconf *rx_conf, 6813e5a335dSHemant Agrawal struct rte_mempool *mb_pool) 6823e5a335dSHemant Agrawal { 6833e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 68481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 6853e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 6863e5a335dSHemant Agrawal struct dpni_queue cfg; 6873e5a335dSHemant Agrawal uint8_t options = 0; 6883e5a335dSHemant Agrawal uint8_t flow_id; 689bee61d86SHemant Agrawal uint32_t bpid; 69013b856acSHemant Agrawal int i, ret; 6913e5a335dSHemant Agrawal 6923e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6933e5a335dSHemant Agrawal 694a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p", 6953e5a335dSHemant Agrawal dev, rx_queue_id, mb_pool, rx_conf); 6963e5a335dSHemant Agrawal 697988a7c38SHemant Agrawal /* Rx deferred start is not supported */ 698988a7c38SHemant Agrawal if (rx_conf->rx_deferred_start) { 699988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Rx deferred start not supported", 700988a7c38SHemant Agrawal (void *)dev); 701988a7c38SHemant Agrawal return -EINVAL; 702988a7c38SHemant Agrawal } 703988a7c38SHemant Agrawal 704bee61d86SHemant Agrawal if (!priv->bp_list || priv->bp_list->mp != mb_pool) { 705bee61d86SHemant Agrawal bpid = mempool_to_bpid(mb_pool); 706bee61d86SHemant Agrawal ret = dpaa2_attach_bp_list(priv, 707bee61d86SHemant Agrawal rte_dpaa2_bpid_info[bpid].bp_list); 708bee61d86SHemant Agrawal if (ret) 709bee61d86SHemant Agrawal return ret; 710bee61d86SHemant Agrawal } 7113e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 7123e5a335dSHemant Agrawal dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */ 713109df460SShreyansh Jain dpaa2_q->bp_array = rte_dpaa2_bpid_info; 714de1d70f0SHemant Agrawal dpaa2_q->nb_desc = UINT16_MAX; 715de1d70f0SHemant Agrawal dpaa2_q->offloads = rx_conf->offloads; 7163e5a335dSHemant Agrawal 717599017a2SHemant Agrawal /*Get the flow id from given VQ id*/ 71813b856acSHemant Agrawal flow_id = dpaa2_q->flow_id; 7193e5a335dSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 7203e5a335dSHemant Agrawal 7213e5a335dSHemant Agrawal options = options | DPNI_QUEUE_OPT_USER_CTX; 7225ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_q); 7233e5a335dSHemant Agrawal 72413b856acSHemant Agrawal /* check if a private cgr available. */ 72513b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 72613b856acSHemant Agrawal if (!priv->cgid_in_use[i]) { 72713b856acSHemant Agrawal priv->cgid_in_use[i] = 1; 72813b856acSHemant Agrawal break; 72913b856acSHemant Agrawal } 73013b856acSHemant Agrawal } 73113b856acSHemant Agrawal 73213b856acSHemant Agrawal if (i < priv->max_cgs) { 73313b856acSHemant Agrawal options |= DPNI_QUEUE_OPT_SET_CGID; 73413b856acSHemant Agrawal cfg.cgid = i; 73513b856acSHemant Agrawal dpaa2_q->cgid = cfg.cgid; 73613b856acSHemant Agrawal } else { 73713b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 73813b856acSHemant Agrawal } 73913b856acSHemant Agrawal 74037529eceSHemant Agrawal /*if ls2088 or rev2 device, enable the stashing */ 74130db823eSHemant Agrawal 742e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) { 74337529eceSHemant Agrawal options |= DPNI_QUEUE_OPT_FLC; 74437529eceSHemant Agrawal cfg.flc.stash_control = true; 74537529eceSHemant Agrawal cfg.flc.value &= 0xFFFFFFFFFFFFFFC0; 74637529eceSHemant Agrawal /* 00 00 00 - last 6 bit represent annotation, context stashing, 747e0ded73bSHemant Agrawal * data stashing setting 01 01 00 (0x14) 748e0ded73bSHemant Agrawal * (in following order ->DS AS CS) 749e0ded73bSHemant Agrawal * to enable 1 line data, 1 line annotation. 750e0ded73bSHemant Agrawal * For LX2, this setting should be 01 00 00 (0x10) 75137529eceSHemant Agrawal */ 752e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A) 753e0ded73bSHemant Agrawal cfg.flc.value |= 0x10; 754e0ded73bSHemant Agrawal else 75537529eceSHemant Agrawal cfg.flc.value |= 0x14; 75637529eceSHemant Agrawal } 7573e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX, 7583e5a335dSHemant Agrawal dpaa2_q->tc_index, flow_id, options, &cfg); 7593e5a335dSHemant Agrawal if (ret) { 760a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret); 7613e5a335dSHemant Agrawal return -1; 7623e5a335dSHemant Agrawal } 7633e5a335dSHemant Agrawal 76423d6a87eSHemant Agrawal if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) { 76523d6a87eSHemant Agrawal struct dpni_taildrop taildrop; 76623d6a87eSHemant Agrawal 76723d6a87eSHemant Agrawal taildrop.enable = 1; 768de1d70f0SHemant Agrawal dpaa2_q->nb_desc = nb_rx_desc; 76913b856acSHemant Agrawal /* Private CGR will use tail drop length as nb_rx_desc. 77013b856acSHemant Agrawal * for rest cases we can use standard byte based tail drop. 77113b856acSHemant Agrawal * There is no HW restriction, but number of CGRs are limited, 77213b856acSHemant Agrawal * hence this restriction is placed. 77313b856acSHemant Agrawal */ 77413b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 77523d6a87eSHemant Agrawal /*enabling per rx queue congestion control */ 77613b856acSHemant Agrawal taildrop.threshold = nb_rx_desc; 77713b856acSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_FRAMES; 77813b856acSHemant Agrawal taildrop.oal = 0; 77913b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling CG Tail Drop on queue = %d", 78013b856acSHemant Agrawal rx_queue_id); 78113b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 78213b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, 78313b856acSHemant Agrawal DPNI_QUEUE_RX, 78413b856acSHemant Agrawal dpaa2_q->tc_index, 7857a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 78613b856acSHemant Agrawal } else { 78713b856acSHemant Agrawal /*enabling per rx queue congestion control */ 78813b856acSHemant Agrawal taildrop.threshold = CONG_THRESHOLD_RX_BYTES_Q; 78923d6a87eSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_BYTES; 790d47f0292SHemant Agrawal taildrop.oal = CONG_RX_OAL; 79113b856acSHemant Agrawal DPAA2_PMD_DEBUG("Enabling Byte based Drop on queue= %d", 79223d6a87eSHemant Agrawal rx_queue_id); 79323d6a87eSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 79423d6a87eSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 79513b856acSHemant Agrawal dpaa2_q->tc_index, flow_id, 79613b856acSHemant Agrawal &taildrop); 79713b856acSHemant Agrawal } 79813b856acSHemant Agrawal if (ret) { 79913b856acSHemant Agrawal DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 80013b856acSHemant Agrawal ret); 80113b856acSHemant Agrawal return -1; 80213b856acSHemant Agrawal } 80313b856acSHemant Agrawal } else { /* Disable tail Drop */ 80413b856acSHemant Agrawal struct dpni_taildrop taildrop = {0}; 80513b856acSHemant Agrawal DPAA2_PMD_INFO("Tail drop is disabled on queue"); 80613b856acSHemant Agrawal 80713b856acSHemant Agrawal taildrop.enable = 0; 80813b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 80913b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 81013b856acSHemant Agrawal DPNI_CP_CONGESTION_GROUP, DPNI_QUEUE_RX, 81113b856acSHemant Agrawal dpaa2_q->tc_index, 8127a3a9d56SJun Yang dpaa2_q->cgid, &taildrop); 81313b856acSHemant Agrawal } else { 81413b856acSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 81513b856acSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 81623d6a87eSHemant Agrawal dpaa2_q->tc_index, flow_id, &taildrop); 81713b856acSHemant Agrawal } 81823d6a87eSHemant Agrawal if (ret) { 819a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 820a10a988aSShreyansh Jain ret); 82123d6a87eSHemant Agrawal return -1; 82223d6a87eSHemant Agrawal } 82323d6a87eSHemant Agrawal } 82423d6a87eSHemant Agrawal 8253e5a335dSHemant Agrawal dev->data->rx_queues[rx_queue_id] = dpaa2_q; 8263e5a335dSHemant Agrawal return 0; 8273e5a335dSHemant Agrawal } 8283e5a335dSHemant Agrawal 8293e5a335dSHemant Agrawal static int 8303e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev, 8313e5a335dSHemant Agrawal uint16_t tx_queue_id, 832b5869095SHemant Agrawal uint16_t nb_tx_desc, 8333e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 834988a7c38SHemant Agrawal const struct rte_eth_txconf *tx_conf) 8353e5a335dSHemant Agrawal { 8363e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 8373e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *) 8383e5a335dSHemant Agrawal priv->tx_vq[tx_queue_id]; 8399ceacab7SPriyanka Jain struct dpaa2_queue *dpaa2_tx_conf_q = (struct dpaa2_queue *) 8409ceacab7SPriyanka Jain priv->tx_conf_vq[tx_queue_id]; 84181c42c84SShreyansh Jain struct fsl_mc_io *dpni = dev->process_private; 8423e5a335dSHemant Agrawal struct dpni_queue tx_conf_cfg; 8433e5a335dSHemant Agrawal struct dpni_queue tx_flow_cfg; 8443e5a335dSHemant Agrawal uint8_t options = 0, flow_id; 845e26bf82eSSachin Saxena struct dpni_queue_id qid; 8463e5a335dSHemant Agrawal uint32_t tc_id; 8473e5a335dSHemant Agrawal int ret; 8483e5a335dSHemant Agrawal 8493e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 8503e5a335dSHemant Agrawal 851988a7c38SHemant Agrawal /* Tx deferred start is not supported */ 852988a7c38SHemant Agrawal if (tx_conf->tx_deferred_start) { 853988a7c38SHemant Agrawal DPAA2_PMD_ERR("%p:Tx deferred start not supported", 854988a7c38SHemant Agrawal (void *)dev); 855988a7c38SHemant Agrawal return -EINVAL; 856988a7c38SHemant Agrawal } 857988a7c38SHemant Agrawal 858de1d70f0SHemant Agrawal dpaa2_q->nb_desc = UINT16_MAX; 859de1d70f0SHemant Agrawal dpaa2_q->offloads = tx_conf->offloads; 860de1d70f0SHemant Agrawal 8613e5a335dSHemant Agrawal /* Return if queue already configured */ 862f9989673SAkhil Goyal if (dpaa2_q->flow_id != 0xffff) { 863f9989673SAkhil Goyal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 8643e5a335dSHemant Agrawal return 0; 865f9989673SAkhil Goyal } 8663e5a335dSHemant Agrawal 8673e5a335dSHemant Agrawal memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue)); 8683e5a335dSHemant Agrawal memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue)); 8693e5a335dSHemant Agrawal 870ef18dafeSHemant Agrawal tc_id = tx_queue_id; 871ef18dafeSHemant Agrawal flow_id = 0; 8723e5a335dSHemant Agrawal 8733e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX, 8743e5a335dSHemant Agrawal tc_id, flow_id, options, &tx_flow_cfg); 8753e5a335dSHemant Agrawal if (ret) { 876a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the tx flow: " 877a10a988aSShreyansh Jain "tc_id=%d, flow=%d err=%d", 878a10a988aSShreyansh Jain tc_id, flow_id, ret); 8793e5a335dSHemant Agrawal return -1; 8803e5a335dSHemant Agrawal } 8813e5a335dSHemant Agrawal 8823e5a335dSHemant Agrawal dpaa2_q->flow_id = flow_id; 8833e5a335dSHemant Agrawal 8843e5a335dSHemant Agrawal if (tx_queue_id == 0) { 8853e5a335dSHemant Agrawal /*Set tx-conf and error configuration*/ 8868d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) 8879ceacab7SPriyanka Jain ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8889ceacab7SPriyanka Jain priv->token, 8899ceacab7SPriyanka Jain DPNI_CONF_AFFINE); 8909ceacab7SPriyanka Jain else 8913e5a335dSHemant Agrawal ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 8923e5a335dSHemant Agrawal priv->token, 8933e5a335dSHemant Agrawal DPNI_CONF_DISABLE); 8943e5a335dSHemant Agrawal if (ret) { 895a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in set tx conf mode settings: " 896a10a988aSShreyansh Jain "err=%d", ret); 8973e5a335dSHemant Agrawal return -1; 8983e5a335dSHemant Agrawal } 8993e5a335dSHemant Agrawal } 9003e5a335dSHemant Agrawal dpaa2_q->tc_index = tc_id; 9013e5a335dSHemant Agrawal 902e26bf82eSSachin Saxena ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 903e26bf82eSSachin Saxena DPNI_QUEUE_TX, dpaa2_q->tc_index, 904e26bf82eSSachin Saxena dpaa2_q->flow_id, &tx_flow_cfg, &qid); 905e26bf82eSSachin Saxena if (ret) { 906e26bf82eSSachin Saxena DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 907e26bf82eSSachin Saxena return -1; 908e26bf82eSSachin Saxena } 909e26bf82eSSachin Saxena dpaa2_q->fqid = qid.fqid; 910e26bf82eSSachin Saxena 911a0840963SHemant Agrawal if (!(priv->flags & DPAA2_TX_CGR_OFF)) { 91213b856acSHemant Agrawal struct dpni_congestion_notification_cfg cong_notif_cfg = {0}; 9137ae777d0SHemant Agrawal 914de1d70f0SHemant Agrawal dpaa2_q->nb_desc = nb_tx_desc; 915de1d70f0SHemant Agrawal 91629dfa62fSHemant Agrawal cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES; 917b5869095SHemant Agrawal cong_notif_cfg.threshold_entry = nb_tx_desc; 9187ae777d0SHemant Agrawal /* Notify that the queue is not congested when the data in 91938a0ac75SHemant Agrawal * the queue is below this thershold.(90% of value) 9207ae777d0SHemant Agrawal */ 92138a0ac75SHemant Agrawal cong_notif_cfg.threshold_exit = (nb_tx_desc * 9) / 10; 9227ae777d0SHemant Agrawal cong_notif_cfg.message_ctx = 0; 923543dbfecSNipun Gupta cong_notif_cfg.message_iova = 924543dbfecSNipun Gupta (size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn); 9257ae777d0SHemant Agrawal cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE; 9267ae777d0SHemant Agrawal cong_notif_cfg.notification_mode = 9277ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_ENTER | 9287ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_EXIT | 9297ae777d0SHemant Agrawal DPNI_CONG_OPT_COHERENT_WRITE; 93055984a9bSShreyansh Jain cong_notif_cfg.cg_point = DPNI_CP_QUEUE; 9317ae777d0SHemant Agrawal 9327ae777d0SHemant Agrawal ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW, 9337ae777d0SHemant Agrawal priv->token, 9347ae777d0SHemant Agrawal DPNI_QUEUE_TX, 9357ae777d0SHemant Agrawal tc_id, 9367ae777d0SHemant Agrawal &cong_notif_cfg); 9377ae777d0SHemant Agrawal if (ret) { 938a10a988aSShreyansh Jain DPAA2_PMD_ERR( 939a10a988aSShreyansh Jain "Error in setting tx congestion notification: " 940a10a988aSShreyansh Jain "err=%d", ret); 9417ae777d0SHemant Agrawal return -ret; 9427ae777d0SHemant Agrawal } 9437ae777d0SHemant Agrawal } 94416c4a3c4SNipun Gupta dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf; 9453e5a335dSHemant Agrawal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 9469ceacab7SPriyanka Jain 9478d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 9489ceacab7SPriyanka Jain dpaa2_q->tx_conf_queue = dpaa2_tx_conf_q; 9499ceacab7SPriyanka Jain options = options | DPNI_QUEUE_OPT_USER_CTX; 9509ceacab7SPriyanka Jain tx_conf_cfg.user_context = (size_t)(dpaa2_q); 9519ceacab7SPriyanka Jain ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 9529ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9539ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, options, &tx_conf_cfg); 9549ceacab7SPriyanka Jain if (ret) { 9559ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in setting the tx conf flow: " 9569ceacab7SPriyanka Jain "tc_index=%d, flow=%d err=%d", 9579ceacab7SPriyanka Jain dpaa2_tx_conf_q->tc_index, 9589ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, ret); 9599ceacab7SPriyanka Jain return -1; 9609ceacab7SPriyanka Jain } 9619ceacab7SPriyanka Jain 9629ceacab7SPriyanka Jain ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 9639ceacab7SPriyanka Jain DPNI_QUEUE_TX_CONFIRM, dpaa2_tx_conf_q->tc_index, 9649ceacab7SPriyanka Jain dpaa2_tx_conf_q->flow_id, &tx_conf_cfg, &qid); 9659ceacab7SPriyanka Jain if (ret) { 9669ceacab7SPriyanka Jain DPAA2_PMD_ERR("Error in getting LFQID err=%d", ret); 9679ceacab7SPriyanka Jain return -1; 9689ceacab7SPriyanka Jain } 9699ceacab7SPriyanka Jain dpaa2_tx_conf_q->fqid = qid.fqid; 9709ceacab7SPriyanka Jain } 9713e5a335dSHemant Agrawal return 0; 9723e5a335dSHemant Agrawal } 9733e5a335dSHemant Agrawal 9743e5a335dSHemant Agrawal static void 9757483341aSXueming Li dpaa2_dev_rx_queue_release(struct rte_eth_dev *dev, uint16_t rx_queue_id) 9763e5a335dSHemant Agrawal { 9777483341aSXueming Li struct dpaa2_queue *dpaa2_q = dev->data->rx_queues[rx_queue_id]; 97813b856acSHemant Agrawal struct dpaa2_dev_priv *priv = dpaa2_q->eth_data->dev_private; 97981c42c84SShreyansh Jain struct fsl_mc_io *dpni = 98081c42c84SShreyansh Jain (struct fsl_mc_io *)priv->eth_dev->process_private; 98113b856acSHemant Agrawal uint8_t options = 0; 98213b856acSHemant Agrawal int ret; 98313b856acSHemant Agrawal struct dpni_queue cfg; 98413b856acSHemant Agrawal 98513b856acSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 9863e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 98713b856acSHemant Agrawal if (dpaa2_q->cgid != 0xff) { 98813b856acSHemant Agrawal options = DPNI_QUEUE_OPT_CLEAR_CGID; 98913b856acSHemant Agrawal cfg.cgid = dpaa2_q->cgid; 99013b856acSHemant Agrawal 99113b856acSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, 99213b856acSHemant Agrawal DPNI_QUEUE_RX, 99313b856acSHemant Agrawal dpaa2_q->tc_index, dpaa2_q->flow_id, 99413b856acSHemant Agrawal options, &cfg); 99513b856acSHemant Agrawal if (ret) 99613b856acSHemant Agrawal DPAA2_PMD_ERR("Unable to clear CGR from q=%u err=%d", 99713b856acSHemant Agrawal dpaa2_q->fqid, ret); 99813b856acSHemant Agrawal priv->cgid_in_use[dpaa2_q->cgid] = 0; 99913b856acSHemant Agrawal dpaa2_q->cgid = 0xff; 100013b856acSHemant Agrawal } 10013e5a335dSHemant Agrawal } 10023e5a335dSHemant Agrawal 1003f40adb40SHemant Agrawal static uint32_t 10048d7d4fcdSKonstantin Ananyev dpaa2_dev_rx_queue_count(void *rx_queue) 1005f40adb40SHemant Agrawal { 1006f40adb40SHemant Agrawal int32_t ret; 1007f40adb40SHemant Agrawal struct dpaa2_queue *dpaa2_q; 1008f40adb40SHemant Agrawal struct qbman_swp *swp; 1009f40adb40SHemant Agrawal struct qbman_fq_query_np_rslt state; 1010f40adb40SHemant Agrawal uint32_t frame_cnt = 0; 1011f40adb40SHemant Agrawal 1012f40adb40SHemant Agrawal if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 1013f40adb40SHemant Agrawal ret = dpaa2_affine_qbman_swp(); 1014f40adb40SHemant Agrawal if (ret) { 1015d527f5d9SNipun Gupta DPAA2_PMD_ERR( 1016d527f5d9SNipun Gupta "Failed to allocate IO portal, tid: %d\n", 1017d527f5d9SNipun Gupta rte_gettid()); 1018f40adb40SHemant Agrawal return -EINVAL; 1019f40adb40SHemant Agrawal } 1020f40adb40SHemant Agrawal } 1021f40adb40SHemant Agrawal swp = DPAA2_PER_LCORE_PORTAL; 1022f40adb40SHemant Agrawal 10238d7d4fcdSKonstantin Ananyev dpaa2_q = rx_queue; 1024f40adb40SHemant Agrawal 1025f40adb40SHemant Agrawal if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) { 1026f40adb40SHemant Agrawal frame_cnt = qbman_fq_state_frame_count(&state); 10278d7d4fcdSKonstantin Ananyev DPAA2_PMD_DP_DEBUG("RX frame count for q(%p) is %u", 10288d7d4fcdSKonstantin Ananyev rx_queue, frame_cnt); 1029f40adb40SHemant Agrawal } 1030f40adb40SHemant Agrawal return frame_cnt; 1031f40adb40SHemant Agrawal } 1032f40adb40SHemant Agrawal 1033a5fc38d4SHemant Agrawal static const uint32_t * 1034a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev) 1035a5fc38d4SHemant Agrawal { 1036a5fc38d4SHemant Agrawal static const uint32_t ptypes[] = { 1037a5fc38d4SHemant Agrawal /*todo -= add more types */ 1038a5fc38d4SHemant Agrawal RTE_PTYPE_L2_ETHER, 1039a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4, 1040a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4_EXT, 1041a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6, 1042a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6_EXT, 1043a5fc38d4SHemant Agrawal RTE_PTYPE_L4_TCP, 1044a5fc38d4SHemant Agrawal RTE_PTYPE_L4_UDP, 1045a5fc38d4SHemant Agrawal RTE_PTYPE_L4_SCTP, 1046a5fc38d4SHemant Agrawal RTE_PTYPE_L4_ICMP, 1047a5fc38d4SHemant Agrawal RTE_PTYPE_UNKNOWN 1048a5fc38d4SHemant Agrawal }; 1049a5fc38d4SHemant Agrawal 1050a3a997f0SHemant Agrawal if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx || 105120191ab3SNipun Gupta dev->rx_pkt_burst == dpaa2_dev_rx || 1052a3a997f0SHemant Agrawal dev->rx_pkt_burst == dpaa2_dev_loopback_rx) 1053a5fc38d4SHemant Agrawal return ptypes; 1054a5fc38d4SHemant Agrawal return NULL; 1055a5fc38d4SHemant Agrawal } 1056a5fc38d4SHemant Agrawal 1057c5acbb5eSHemant Agrawal /** 1058c5acbb5eSHemant Agrawal * Dpaa2 link Interrupt handler 1059c5acbb5eSHemant Agrawal * 1060c5acbb5eSHemant Agrawal * @param param 1061c5acbb5eSHemant Agrawal * The address of parameter (struct rte_eth_dev *) regsitered before. 1062c5acbb5eSHemant Agrawal * 1063c5acbb5eSHemant Agrawal * @return 1064c5acbb5eSHemant Agrawal * void 1065c5acbb5eSHemant Agrawal */ 1066c5acbb5eSHemant Agrawal static void 1067c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param) 1068c5acbb5eSHemant Agrawal { 1069c5acbb5eSHemant Agrawal struct rte_eth_dev *dev = param; 1070c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 107181c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1072c5acbb5eSHemant Agrawal int ret; 1073c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1074c5acbb5eSHemant Agrawal unsigned int status = 0, clear = 0; 1075c5acbb5eSHemant Agrawal 1076c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1077c5acbb5eSHemant Agrawal 1078c5acbb5eSHemant Agrawal if (dpni == NULL) { 1079a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1080c5acbb5eSHemant Agrawal return; 1081c5acbb5eSHemant Agrawal } 1082c5acbb5eSHemant Agrawal 1083c5acbb5eSHemant Agrawal ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token, 1084c5acbb5eSHemant Agrawal irq_index, &status); 1085c5acbb5eSHemant Agrawal if (unlikely(ret)) { 1086a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't get irq status (err %d)", ret); 1087c5acbb5eSHemant Agrawal clear = 0xffffffff; 1088c5acbb5eSHemant Agrawal goto out; 1089c5acbb5eSHemant Agrawal } 1090c5acbb5eSHemant Agrawal 1091c5acbb5eSHemant Agrawal if (status & DPNI_IRQ_EVENT_LINK_CHANGED) { 1092c5acbb5eSHemant Agrawal clear = DPNI_IRQ_EVENT_LINK_CHANGED; 1093c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 1094c5acbb5eSHemant Agrawal /* calling all the apps registered for link status event */ 10955723fbedSFerruh Yigit rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, NULL); 1096c5acbb5eSHemant Agrawal } 1097c5acbb5eSHemant Agrawal out: 1098c5acbb5eSHemant Agrawal ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token, 1099c5acbb5eSHemant Agrawal irq_index, clear); 1100c5acbb5eSHemant Agrawal if (unlikely(ret)) 1101a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret); 1102c5acbb5eSHemant Agrawal } 1103c5acbb5eSHemant Agrawal 1104c5acbb5eSHemant Agrawal static int 1105c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable) 1106c5acbb5eSHemant Agrawal { 1107c5acbb5eSHemant Agrawal int err = 0; 1108c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 110981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1110c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 1111c5acbb5eSHemant Agrawal unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED; 1112c5acbb5eSHemant Agrawal 1113c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1114c5acbb5eSHemant Agrawal 1115c5acbb5eSHemant Agrawal err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token, 1116c5acbb5eSHemant Agrawal irq_index, mask); 1117c5acbb5eSHemant Agrawal if (err < 0) { 1118a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err, 1119c5acbb5eSHemant Agrawal strerror(-err)); 1120c5acbb5eSHemant Agrawal return err; 1121c5acbb5eSHemant Agrawal } 1122c5acbb5eSHemant Agrawal 1123c5acbb5eSHemant Agrawal err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token, 1124c5acbb5eSHemant Agrawal irq_index, enable); 1125c5acbb5eSHemant Agrawal if (err < 0) 1126a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err, 1127c5acbb5eSHemant Agrawal strerror(-err)); 1128c5acbb5eSHemant Agrawal 1129c5acbb5eSHemant Agrawal return err; 1130c5acbb5eSHemant Agrawal } 1131c5acbb5eSHemant Agrawal 11323e5a335dSHemant Agrawal static int 11333e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev) 11343e5a335dSHemant Agrawal { 1135c5acbb5eSHemant Agrawal struct rte_device *rdev = dev->device; 1136c5acbb5eSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 11373e5a335dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 11383e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = data->dev_private; 113981c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 11403e5a335dSHemant Agrawal struct dpni_queue cfg; 1141ef18dafeSHemant Agrawal struct dpni_error_cfg err_cfg; 11423e5a335dSHemant Agrawal uint16_t qdid; 11433e5a335dSHemant Agrawal struct dpni_queue_id qid; 11443e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 11453e5a335dSHemant Agrawal int ret, i; 1146c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle; 1147c5acbb5eSHemant Agrawal 1148c5acbb5eSHemant Agrawal dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device); 1149d61138d4SHarman Kalra intr_handle = dpaa2_dev->intr_handle; 11503e5a335dSHemant Agrawal 11513e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 11523e5a335dSHemant Agrawal 11533e5a335dSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 11543e5a335dSHemant Agrawal if (ret) { 1155a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d", 1156a10a988aSShreyansh Jain priv->hw_id, ret); 11573e5a335dSHemant Agrawal return ret; 11583e5a335dSHemant Agrawal } 11593e5a335dSHemant Agrawal 1160aa8c595aSHemant Agrawal /* Power up the phy. Needed to make the link go UP */ 1161a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(dev); 1162a1f3a12cSHemant Agrawal 11633e5a335dSHemant Agrawal ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token, 11643e5a335dSHemant Agrawal DPNI_QUEUE_TX, &qdid); 11653e5a335dSHemant Agrawal if (ret) { 1166a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret); 11673e5a335dSHemant Agrawal return ret; 11683e5a335dSHemant Agrawal } 11693e5a335dSHemant Agrawal priv->qdid = qdid; 11703e5a335dSHemant Agrawal 11713e5a335dSHemant Agrawal for (i = 0; i < data->nb_rx_queues; i++) { 11723e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i]; 11733e5a335dSHemant Agrawal ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11743e5a335dSHemant Agrawal DPNI_QUEUE_RX, dpaa2_q->tc_index, 11753e5a335dSHemant Agrawal dpaa2_q->flow_id, &cfg, &qid); 11763e5a335dSHemant Agrawal if (ret) { 1177a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting flow information: " 1178a10a988aSShreyansh Jain "err=%d", ret); 11793e5a335dSHemant Agrawal return ret; 11803e5a335dSHemant Agrawal } 11813e5a335dSHemant Agrawal dpaa2_q->fqid = qid.fqid; 11823e5a335dSHemant Agrawal } 11833e5a335dSHemant Agrawal 11844690a611SNipun Gupta if (dpaa2_enable_err_queue) { 11854690a611SNipun Gupta ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 11864690a611SNipun Gupta DPNI_QUEUE_RX_ERR, 0, 0, &cfg, &qid); 11874690a611SNipun Gupta if (ret) { 11884690a611SNipun Gupta DPAA2_PMD_ERR("Error getting rx err flow information: err=%d", 11894690a611SNipun Gupta ret); 11904690a611SNipun Gupta return ret; 11914690a611SNipun Gupta } 11924690a611SNipun Gupta dpaa2_q = (struct dpaa2_queue *)priv->rx_err_vq; 11934690a611SNipun Gupta dpaa2_q->fqid = qid.fqid; 11944690a611SNipun Gupta dpaa2_q->eth_data = dev->data; 11954690a611SNipun Gupta 11964690a611SNipun Gupta err_cfg.errors = DPNI_ERROR_DISC; 11974690a611SNipun Gupta err_cfg.error_action = DPNI_ERROR_ACTION_SEND_TO_ERROR_QUEUE; 11984690a611SNipun Gupta } else { 11994690a611SNipun Gupta /* checksum errors, send them to normal path 12004690a611SNipun Gupta * and set it in annotation 12014690a611SNipun Gupta */ 1202ef18dafeSHemant Agrawal err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE; 12034690a611SNipun Gupta 12044690a611SNipun Gupta /* if packet with parse error are not to be dropped */ 120534356a5dSShreyansh Jain err_cfg.errors |= DPNI_ERROR_PHE; 1206ef18dafeSHemant Agrawal 1207ef18dafeSHemant Agrawal err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE; 12084690a611SNipun Gupta } 1209ef18dafeSHemant Agrawal err_cfg.set_frame_annotation = true; 1210ef18dafeSHemant Agrawal 1211ef18dafeSHemant Agrawal ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW, 1212ef18dafeSHemant Agrawal priv->token, &err_cfg); 1213ef18dafeSHemant Agrawal if (ret) { 1214a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d", 1215a10a988aSShreyansh Jain ret); 1216ef18dafeSHemant Agrawal return ret; 1217ef18dafeSHemant Agrawal } 1218ef18dafeSHemant Agrawal 1219c5acbb5eSHemant Agrawal /* if the interrupts were configured on this devices*/ 1220d61138d4SHarman Kalra if (intr_handle && rte_intr_fd_get(intr_handle) && 1221d61138d4SHarman Kalra dev->data->dev_conf.intr_conf.lsc != 0) { 1222c5acbb5eSHemant Agrawal /* Registering LSC interrupt handler */ 1223c5acbb5eSHemant Agrawal rte_intr_callback_register(intr_handle, 1224c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1225c5acbb5eSHemant Agrawal (void *)dev); 1226c5acbb5eSHemant Agrawal 1227c5acbb5eSHemant Agrawal /* enable vfio intr/eventfd mapping 1228c5acbb5eSHemant Agrawal * Interrupt index 0 is required, so we can not use 1229c5acbb5eSHemant Agrawal * rte_intr_enable. 1230c5acbb5eSHemant Agrawal */ 1231c5acbb5eSHemant Agrawal rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX); 1232c5acbb5eSHemant Agrawal 1233c5acbb5eSHemant Agrawal /* enable dpni_irqs */ 1234c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 1); 1235c5acbb5eSHemant Agrawal } 1236c5acbb5eSHemant Agrawal 123716c4a3c4SNipun Gupta /* Change the tx burst function if ordered queues are used */ 123816c4a3c4SNipun Gupta if (priv->en_ordered) 123916c4a3c4SNipun Gupta dev->tx_pkt_burst = dpaa2_dev_tx_ordered; 124016c4a3c4SNipun Gupta 12413e5a335dSHemant Agrawal return 0; 12423e5a335dSHemant Agrawal } 12433e5a335dSHemant Agrawal 12443e5a335dSHemant Agrawal /** 12453e5a335dSHemant Agrawal * This routine disables all traffic on the adapter by issuing a 12463e5a335dSHemant Agrawal * global reset on the MAC. 12473e5a335dSHemant Agrawal */ 124862024eb8SIvan Ilchenko static int 12493e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev) 12503e5a335dSHemant Agrawal { 12513e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 125281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 12533e5a335dSHemant Agrawal int ret; 1254c56c86ffSHemant Agrawal struct rte_eth_link link; 1255c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle = dev->intr_handle; 12563e5a335dSHemant Agrawal 12573e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 12583e5a335dSHemant Agrawal 1259c5acbb5eSHemant Agrawal /* reset interrupt callback */ 1260d61138d4SHarman Kalra if (intr_handle && rte_intr_fd_get(intr_handle) && 1261d61138d4SHarman Kalra dev->data->dev_conf.intr_conf.lsc != 0) { 1262c5acbb5eSHemant Agrawal /*disable dpni irqs */ 1263c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 0); 1264c5acbb5eSHemant Agrawal 1265c5acbb5eSHemant Agrawal /* disable vfio intr before callback unregister */ 1266c5acbb5eSHemant Agrawal rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX); 1267c5acbb5eSHemant Agrawal 1268c5acbb5eSHemant Agrawal /* Unregistering LSC interrupt handler */ 1269c5acbb5eSHemant Agrawal rte_intr_callback_unregister(intr_handle, 1270c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 1271c5acbb5eSHemant Agrawal (void *)dev); 1272c5acbb5eSHemant Agrawal } 1273c5acbb5eSHemant Agrawal 1274a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(dev); 1275a1f3a12cSHemant Agrawal 12763e5a335dSHemant Agrawal ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token); 12773e5a335dSHemant Agrawal if (ret) { 1278a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev", 12793e5a335dSHemant Agrawal ret, priv->hw_id); 128062024eb8SIvan Ilchenko return ret; 12813e5a335dSHemant Agrawal } 1282c56c86ffSHemant Agrawal 1283c56c86ffSHemant Agrawal /* clear the recorded link status */ 1284c56c86ffSHemant Agrawal memset(&link, 0, sizeof(link)); 12857e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 128662024eb8SIvan Ilchenko 128762024eb8SIvan Ilchenko return 0; 12883e5a335dSHemant Agrawal } 12893e5a335dSHemant Agrawal 1290b142387bSThomas Monjalon static int 12913e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev) 12923e5a335dSHemant Agrawal { 12933e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 129481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 12955964d36aSSachin Saxena int i, ret; 1296a1f3a12cSHemant Agrawal struct rte_eth_link link; 12973e5a335dSHemant Agrawal 12983e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 12993e5a335dSHemant Agrawal 13005964d36aSSachin Saxena if (rte_eal_process_type() != RTE_PROC_PRIMARY) 13015964d36aSSachin Saxena return 0; 13026a556bd6SHemant Agrawal 13035964d36aSSachin Saxena if (!dpni) { 13045964d36aSSachin Saxena DPAA2_PMD_WARN("Already closed or not started"); 13055964d36aSSachin Saxena return -1; 13065964d36aSSachin Saxena } 13075964d36aSSachin Saxena 1308ac624068SGagandeep Singh dpaa2_tm_deinit(dev); 13095964d36aSSachin Saxena dpaa2_flow_clean(dev); 13103e5a335dSHemant Agrawal /* Clean the device first */ 13113e5a335dSHemant Agrawal ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token); 13123e5a335dSHemant Agrawal if (ret) { 1313a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret); 1314b142387bSThomas Monjalon return -1; 13153e5a335dSHemant Agrawal } 1316a1f3a12cSHemant Agrawal 1317a1f3a12cSHemant Agrawal memset(&link, 0, sizeof(link)); 13187e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 1319b142387bSThomas Monjalon 13205964d36aSSachin Saxena /* Free private queues memory */ 13215964d36aSSachin Saxena dpaa2_free_rx_tx_queues(dev); 13225964d36aSSachin Saxena /* Close the device at underlying layer*/ 13235964d36aSSachin Saxena ret = dpni_close(dpni, CMD_PRI_LOW, priv->token); 13245964d36aSSachin Saxena if (ret) { 13255964d36aSSachin Saxena DPAA2_PMD_ERR("Failure closing dpni device with err code %d", 13265964d36aSSachin Saxena ret); 13275964d36aSSachin Saxena } 13285964d36aSSachin Saxena 13295964d36aSSachin Saxena /* Free the allocated memory for ethernet private data and dpni*/ 13305964d36aSSachin Saxena priv->hw = NULL; 13315964d36aSSachin Saxena dev->process_private = NULL; 13325964d36aSSachin Saxena rte_free(dpni); 13335964d36aSSachin Saxena 13345964d36aSSachin Saxena for (i = 0; i < MAX_TCS; i++) 13355964d36aSSachin Saxena rte_free((void *)(size_t)priv->extract.tc_extract_param[i]); 13365964d36aSSachin Saxena 13375964d36aSSachin Saxena if (priv->extract.qos_extract_param) 13385964d36aSSachin Saxena rte_free((void *)(size_t)priv->extract.qos_extract_param); 13395964d36aSSachin Saxena 13405964d36aSSachin Saxena DPAA2_PMD_INFO("%s: netdev deleted", dev->data->name); 1341b142387bSThomas Monjalon return 0; 13423e5a335dSHemant Agrawal } 13433e5a335dSHemant Agrawal 13449039c812SAndrew Rybchenko static int 1345c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable( 1346c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1347c0e5c69aSHemant Agrawal { 1348c0e5c69aSHemant Agrawal int ret; 1349c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 135081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1351c0e5c69aSHemant Agrawal 1352c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1353c0e5c69aSHemant Agrawal 1354c0e5c69aSHemant Agrawal if (dpni == NULL) { 1355a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 13569039c812SAndrew Rybchenko return -ENODEV; 1357c0e5c69aSHemant Agrawal } 1358c0e5c69aSHemant Agrawal 1359c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 1360c0e5c69aSHemant Agrawal if (ret < 0) 1361a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret); 13625d5aeeedSHemant Agrawal 13635d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 13645d5aeeedSHemant Agrawal if (ret < 0) 1365a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret); 13669039c812SAndrew Rybchenko 13679039c812SAndrew Rybchenko return ret; 1368c0e5c69aSHemant Agrawal } 1369c0e5c69aSHemant Agrawal 13709039c812SAndrew Rybchenko static int 1371c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable( 1372c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1373c0e5c69aSHemant Agrawal { 1374c0e5c69aSHemant Agrawal int ret; 1375c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 137681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1377c0e5c69aSHemant Agrawal 1378c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1379c0e5c69aSHemant Agrawal 1380c0e5c69aSHemant Agrawal if (dpni == NULL) { 1381a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 13829039c812SAndrew Rybchenko return -ENODEV; 1383c0e5c69aSHemant Agrawal } 1384c0e5c69aSHemant Agrawal 1385c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 1386c0e5c69aSHemant Agrawal if (ret < 0) 1387a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret); 13885d5aeeedSHemant Agrawal 13895d5aeeedSHemant Agrawal if (dev->data->all_multicast == 0) { 13905d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, 13915d5aeeedSHemant Agrawal priv->token, false); 13925d5aeeedSHemant Agrawal if (ret < 0) 1393a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable M promisc mode %d", 13945d5aeeedSHemant Agrawal ret); 13955d5aeeedSHemant Agrawal } 13969039c812SAndrew Rybchenko 13979039c812SAndrew Rybchenko return ret; 13985d5aeeedSHemant Agrawal } 13995d5aeeedSHemant Agrawal 1400ca041cd4SIvan Ilchenko static int 14015d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable( 14025d5aeeedSHemant Agrawal struct rte_eth_dev *dev) 14035d5aeeedSHemant Agrawal { 14045d5aeeedSHemant Agrawal int ret; 14055d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 140681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 14075d5aeeedSHemant Agrawal 14085d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 14095d5aeeedSHemant Agrawal 14105d5aeeedSHemant Agrawal if (dpni == NULL) { 1411a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1412ca041cd4SIvan Ilchenko return -ENODEV; 14135d5aeeedSHemant Agrawal } 14145d5aeeedSHemant Agrawal 14155d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 14165d5aeeedSHemant Agrawal if (ret < 0) 1417a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret); 1418ca041cd4SIvan Ilchenko 1419ca041cd4SIvan Ilchenko return ret; 14205d5aeeedSHemant Agrawal } 14215d5aeeedSHemant Agrawal 1422ca041cd4SIvan Ilchenko static int 14235d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev) 14245d5aeeedSHemant Agrawal { 14255d5aeeedSHemant Agrawal int ret; 14265d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 142781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 14285d5aeeedSHemant Agrawal 14295d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 14305d5aeeedSHemant Agrawal 14315d5aeeedSHemant Agrawal if (dpni == NULL) { 1432a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1433ca041cd4SIvan Ilchenko return -ENODEV; 14345d5aeeedSHemant Agrawal } 14355d5aeeedSHemant Agrawal 14365d5aeeedSHemant Agrawal /* must remain on for all promiscuous */ 14375d5aeeedSHemant Agrawal if (dev->data->promiscuous == 1) 1438ca041cd4SIvan Ilchenko return 0; 14395d5aeeedSHemant Agrawal 14405d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 14415d5aeeedSHemant Agrawal if (ret < 0) 1442a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret); 1443ca041cd4SIvan Ilchenko 1444ca041cd4SIvan Ilchenko return ret; 1445c0e5c69aSHemant Agrawal } 1446e31d4d21SHemant Agrawal 1447e31d4d21SHemant Agrawal static int 1448e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1449e31d4d21SHemant Agrawal { 1450e31d4d21SHemant Agrawal int ret; 1451e31d4d21SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 145281c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 145335b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 145444ea7355SAshish Jain + VLAN_TAG_SIZE; 1455e31d4d21SHemant Agrawal 1456e31d4d21SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1457e31d4d21SHemant Agrawal 1458e31d4d21SHemant Agrawal if (dpni == NULL) { 1459a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1460e31d4d21SHemant Agrawal return -EINVAL; 1461e31d4d21SHemant Agrawal } 1462e31d4d21SHemant Agrawal 1463e31d4d21SHemant Agrawal /* Set the Max Rx frame length as 'mtu' + 1464e31d4d21SHemant Agrawal * Maximum Ethernet header length 1465e31d4d21SHemant Agrawal */ 1466e31d4d21SHemant Agrawal ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 14676f8be0fbSHemant Agrawal frame_size - RTE_ETHER_CRC_LEN); 1468e31d4d21SHemant Agrawal if (ret) { 1469a10a988aSShreyansh Jain DPAA2_PMD_ERR("Setting the max frame length failed"); 1470e31d4d21SHemant Agrawal return -1; 1471e31d4d21SHemant Agrawal } 1472a10a988aSShreyansh Jain DPAA2_PMD_INFO("MTU configured for the device: %d", mtu); 1473e31d4d21SHemant Agrawal return 0; 1474e31d4d21SHemant Agrawal } 1475e31d4d21SHemant Agrawal 1476b4d97b7dSHemant Agrawal static int 1477b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev, 14786d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1479b4d97b7dSHemant Agrawal __rte_unused uint32_t index, 1480b4d97b7dSHemant Agrawal __rte_unused uint32_t pool) 1481b4d97b7dSHemant Agrawal { 1482b4d97b7dSHemant Agrawal int ret; 1483b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 148481c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1485b4d97b7dSHemant Agrawal 1486b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1487b4d97b7dSHemant Agrawal 1488b4d97b7dSHemant Agrawal if (dpni == NULL) { 1489a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1490b4d97b7dSHemant Agrawal return -1; 1491b4d97b7dSHemant Agrawal } 1492b4d97b7dSHemant Agrawal 149396f7bfe8SSachin Saxena ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, priv->token, 149496f7bfe8SSachin Saxena addr->addr_bytes, 0, 0, 0); 1495b4d97b7dSHemant Agrawal if (ret) 1496a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1497a10a988aSShreyansh Jain "error: Adding the MAC ADDR failed: err = %d", ret); 1498b4d97b7dSHemant Agrawal return 0; 1499b4d97b7dSHemant Agrawal } 1500b4d97b7dSHemant Agrawal 1501b4d97b7dSHemant Agrawal static void 1502b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev, 1503b4d97b7dSHemant Agrawal uint32_t index) 1504b4d97b7dSHemant Agrawal { 1505b4d97b7dSHemant Agrawal int ret; 1506b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 150781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1508b4d97b7dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 15096d13ea8eSOlivier Matz struct rte_ether_addr *macaddr; 1510b4d97b7dSHemant Agrawal 1511b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1512b4d97b7dSHemant Agrawal 1513b4d97b7dSHemant Agrawal macaddr = &data->mac_addrs[index]; 1514b4d97b7dSHemant Agrawal 1515b4d97b7dSHemant Agrawal if (dpni == NULL) { 1516a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1517b4d97b7dSHemant Agrawal return; 1518b4d97b7dSHemant Agrawal } 1519b4d97b7dSHemant Agrawal 1520b4d97b7dSHemant Agrawal ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW, 1521b4d97b7dSHemant Agrawal priv->token, macaddr->addr_bytes); 1522b4d97b7dSHemant Agrawal if (ret) 1523a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1524a10a988aSShreyansh Jain "error: Removing the MAC ADDR failed: err = %d", ret); 1525b4d97b7dSHemant Agrawal } 1526b4d97b7dSHemant Agrawal 1527caccf8b3SOlivier Matz static int 1528b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev, 15296d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1530b4d97b7dSHemant Agrawal { 1531b4d97b7dSHemant Agrawal int ret; 1532b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 153381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1534b4d97b7dSHemant Agrawal 1535b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1536b4d97b7dSHemant Agrawal 1537b4d97b7dSHemant Agrawal if (dpni == NULL) { 1538a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1539caccf8b3SOlivier Matz return -EINVAL; 1540b4d97b7dSHemant Agrawal } 1541b4d97b7dSHemant Agrawal 1542b4d97b7dSHemant Agrawal ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW, 1543b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1544b4d97b7dSHemant Agrawal 1545b4d97b7dSHemant Agrawal if (ret) 1546a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1547a10a988aSShreyansh Jain "error: Setting the MAC ADDR failed %d", ret); 1548caccf8b3SOlivier Matz 1549caccf8b3SOlivier Matz return ret; 1550b4d97b7dSHemant Agrawal } 1551a10a988aSShreyansh Jain 1552b0aa5459SHemant Agrawal static 1553d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev, 1554b0aa5459SHemant Agrawal struct rte_eth_stats *stats) 1555b0aa5459SHemant Agrawal { 1556b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 155781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 1558b0aa5459SHemant Agrawal int32_t retcode; 1559b0aa5459SHemant Agrawal uint8_t page0 = 0, page1 = 1, page2 = 2; 1560b0aa5459SHemant Agrawal union dpni_statistics value; 1561e43f2521SShreyansh Jain int i; 1562e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq; 1563b0aa5459SHemant Agrawal 1564b0aa5459SHemant Agrawal memset(&value, 0, sizeof(union dpni_statistics)); 1565b0aa5459SHemant Agrawal 1566b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1567b0aa5459SHemant Agrawal 1568b0aa5459SHemant Agrawal if (!dpni) { 1569a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1570d5b0924bSMatan Azrad return -EINVAL; 1571b0aa5459SHemant Agrawal } 1572b0aa5459SHemant Agrawal 1573b0aa5459SHemant Agrawal if (!stats) { 1574a10a988aSShreyansh Jain DPAA2_PMD_ERR("stats is NULL"); 1575d5b0924bSMatan Azrad return -EINVAL; 1576b0aa5459SHemant Agrawal } 1577b0aa5459SHemant Agrawal 1578b0aa5459SHemant Agrawal /*Get Counters from page_0*/ 1579b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 158016bbc98aSShreyansh Jain page0, 0, &value); 1581b0aa5459SHemant Agrawal if (retcode) 1582b0aa5459SHemant Agrawal goto err; 1583b0aa5459SHemant Agrawal 1584b0aa5459SHemant Agrawal stats->ipackets = value.page_0.ingress_all_frames; 1585b0aa5459SHemant Agrawal stats->ibytes = value.page_0.ingress_all_bytes; 1586b0aa5459SHemant Agrawal 1587b0aa5459SHemant Agrawal /*Get Counters from page_1*/ 1588b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 158916bbc98aSShreyansh Jain page1, 0, &value); 1590b0aa5459SHemant Agrawal if (retcode) 1591b0aa5459SHemant Agrawal goto err; 1592b0aa5459SHemant Agrawal 1593b0aa5459SHemant Agrawal stats->opackets = value.page_1.egress_all_frames; 1594b0aa5459SHemant Agrawal stats->obytes = value.page_1.egress_all_bytes; 1595b0aa5459SHemant Agrawal 1596b0aa5459SHemant Agrawal /*Get Counters from page_2*/ 1597b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 159816bbc98aSShreyansh Jain page2, 0, &value); 1599b0aa5459SHemant Agrawal if (retcode) 1600b0aa5459SHemant Agrawal goto err; 1601b0aa5459SHemant Agrawal 1602b4d97b7dSHemant Agrawal /* Ingress drop frame count due to configured rules */ 1603b4d97b7dSHemant Agrawal stats->ierrors = value.page_2.ingress_filtered_frames; 1604b4d97b7dSHemant Agrawal /* Ingress drop frame count due to error */ 1605b4d97b7dSHemant Agrawal stats->ierrors += value.page_2.ingress_discarded_frames; 1606b4d97b7dSHemant Agrawal 1607b0aa5459SHemant Agrawal stats->oerrors = value.page_2.egress_discarded_frames; 1608b0aa5459SHemant Agrawal stats->imissed = value.page_2.ingress_nobuffer_discards; 1609b0aa5459SHemant Agrawal 1610e43f2521SShreyansh Jain /* Fill in per queue stats */ 1611e43f2521SShreyansh Jain for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) && 1612e43f2521SShreyansh Jain (i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) { 1613e43f2521SShreyansh Jain dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i]; 1614e43f2521SShreyansh Jain dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i]; 1615e43f2521SShreyansh Jain if (dpaa2_rxq) 1616e43f2521SShreyansh Jain stats->q_ipackets[i] = dpaa2_rxq->rx_pkts; 1617e43f2521SShreyansh Jain if (dpaa2_txq) 1618e43f2521SShreyansh Jain stats->q_opackets[i] = dpaa2_txq->tx_pkts; 1619e43f2521SShreyansh Jain 1620e43f2521SShreyansh Jain /* Byte counting is not implemented */ 1621e43f2521SShreyansh Jain stats->q_ibytes[i] = 0; 1622e43f2521SShreyansh Jain stats->q_obytes[i] = 0; 1623e43f2521SShreyansh Jain } 1624e43f2521SShreyansh Jain 1625d5b0924bSMatan Azrad return 0; 1626b0aa5459SHemant Agrawal 1627b0aa5459SHemant Agrawal err: 1628a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 1629d5b0924bSMatan Azrad return retcode; 1630b0aa5459SHemant Agrawal }; 1631b0aa5459SHemant Agrawal 16321d6329b2SHemant Agrawal static int 16331d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 16341d6329b2SHemant Agrawal unsigned int n) 16351d6329b2SHemant Agrawal { 16361d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 163781c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 16381d6329b2SHemant Agrawal int32_t retcode; 1639c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 16401d6329b2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings); 16411d6329b2SHemant Agrawal 16421d6329b2SHemant Agrawal if (n < num) 16431d6329b2SHemant Agrawal return num; 16441d6329b2SHemant Agrawal 1645876b2c90SHemant Agrawal if (xstats == NULL) 1646876b2c90SHemant Agrawal return 0; 1647876b2c90SHemant Agrawal 16481d6329b2SHemant Agrawal /* Get Counters from page_0*/ 16491d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16501d6329b2SHemant Agrawal 0, 0, &value[0]); 16511d6329b2SHemant Agrawal if (retcode) 16521d6329b2SHemant Agrawal goto err; 16531d6329b2SHemant Agrawal 16541d6329b2SHemant Agrawal /* Get Counters from page_1*/ 16551d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16561d6329b2SHemant Agrawal 1, 0, &value[1]); 16571d6329b2SHemant Agrawal if (retcode) 16581d6329b2SHemant Agrawal goto err; 16591d6329b2SHemant Agrawal 16601d6329b2SHemant Agrawal /* Get Counters from page_2*/ 16611d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 16621d6329b2SHemant Agrawal 2, 0, &value[2]); 16631d6329b2SHemant Agrawal if (retcode) 16641d6329b2SHemant Agrawal goto err; 16651d6329b2SHemant Agrawal 1666c720c5f6SHemant Agrawal for (i = 0; i < priv->max_cgs; i++) { 1667c720c5f6SHemant Agrawal if (!priv->cgid_in_use[i]) { 1668c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1669c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, 1670c720c5f6SHemant Agrawal priv->token, 1671c720c5f6SHemant Agrawal 4, 0, &value[4]); 1672c720c5f6SHemant Agrawal if (retcode) 1673c720c5f6SHemant Agrawal goto err; 1674c720c5f6SHemant Agrawal break; 1675c720c5f6SHemant Agrawal } 1676c720c5f6SHemant Agrawal } 1677c720c5f6SHemant Agrawal 16781d6329b2SHemant Agrawal for (i = 0; i < num; i++) { 16791d6329b2SHemant Agrawal xstats[i].id = i; 16801d6329b2SHemant Agrawal xstats[i].value = value[dpaa2_xstats_strings[i].page_id]. 16811d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 16821d6329b2SHemant Agrawal } 16831d6329b2SHemant Agrawal return i; 16841d6329b2SHemant Agrawal err: 1685a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode); 16861d6329b2SHemant Agrawal return retcode; 16871d6329b2SHemant Agrawal } 16881d6329b2SHemant Agrawal 16891d6329b2SHemant Agrawal static int 16901d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 16911d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 1692876b2c90SHemant Agrawal unsigned int limit) 16931d6329b2SHemant Agrawal { 16941d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 16951d6329b2SHemant Agrawal 1696876b2c90SHemant Agrawal if (limit < stat_cnt) 1697876b2c90SHemant Agrawal return stat_cnt; 1698876b2c90SHemant Agrawal 16991d6329b2SHemant Agrawal if (xstats_names != NULL) 17001d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 1701f9acaf84SBruce Richardson strlcpy(xstats_names[i].name, 1702f9acaf84SBruce Richardson dpaa2_xstats_strings[i].name, 1703f9acaf84SBruce Richardson sizeof(xstats_names[i].name)); 17041d6329b2SHemant Agrawal 17051d6329b2SHemant Agrawal return stat_cnt; 17061d6329b2SHemant Agrawal } 17071d6329b2SHemant Agrawal 17081d6329b2SHemant Agrawal static int 17091d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 17101d6329b2SHemant Agrawal uint64_t *values, unsigned int n) 17111d6329b2SHemant Agrawal { 17121d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17131d6329b2SHemant Agrawal uint64_t values_copy[stat_cnt]; 17141d6329b2SHemant Agrawal 17151d6329b2SHemant Agrawal if (!ids) { 17161d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 171781c42c84SShreyansh Jain struct fsl_mc_io *dpni = 171881c42c84SShreyansh Jain (struct fsl_mc_io *)dev->process_private; 17191d6329b2SHemant Agrawal int32_t retcode; 1720c720c5f6SHemant Agrawal union dpni_statistics value[5] = {}; 17211d6329b2SHemant Agrawal 17221d6329b2SHemant Agrawal if (n < stat_cnt) 17231d6329b2SHemant Agrawal return stat_cnt; 17241d6329b2SHemant Agrawal 17251d6329b2SHemant Agrawal if (!values) 17261d6329b2SHemant Agrawal return 0; 17271d6329b2SHemant Agrawal 17281d6329b2SHemant Agrawal /* Get Counters from page_0*/ 17291d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17301d6329b2SHemant Agrawal 0, 0, &value[0]); 17311d6329b2SHemant Agrawal if (retcode) 17321d6329b2SHemant Agrawal return 0; 17331d6329b2SHemant Agrawal 17341d6329b2SHemant Agrawal /* Get Counters from page_1*/ 17351d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17361d6329b2SHemant Agrawal 1, 0, &value[1]); 17371d6329b2SHemant Agrawal if (retcode) 17381d6329b2SHemant Agrawal return 0; 17391d6329b2SHemant Agrawal 17401d6329b2SHemant Agrawal /* Get Counters from page_2*/ 17411d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 17421d6329b2SHemant Agrawal 2, 0, &value[2]); 17431d6329b2SHemant Agrawal if (retcode) 17441d6329b2SHemant Agrawal return 0; 17451d6329b2SHemant Agrawal 1746c720c5f6SHemant Agrawal /* Get Counters from page_4*/ 1747c720c5f6SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 1748c720c5f6SHemant Agrawal 4, 0, &value[4]); 1749c720c5f6SHemant Agrawal if (retcode) 1750c720c5f6SHemant Agrawal return 0; 1751c720c5f6SHemant Agrawal 17521d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) { 17531d6329b2SHemant Agrawal values[i] = value[dpaa2_xstats_strings[i].page_id]. 17541d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 17551d6329b2SHemant Agrawal } 17561d6329b2SHemant Agrawal return stat_cnt; 17571d6329b2SHemant Agrawal } 17581d6329b2SHemant Agrawal 17591d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 17601d6329b2SHemant Agrawal 17611d6329b2SHemant Agrawal for (i = 0; i < n; i++) { 17621d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1763a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 17641d6329b2SHemant Agrawal return -1; 17651d6329b2SHemant Agrawal } 17661d6329b2SHemant Agrawal values[i] = values_copy[ids[i]]; 17671d6329b2SHemant Agrawal } 17681d6329b2SHemant Agrawal return n; 17691d6329b2SHemant Agrawal } 17701d6329b2SHemant Agrawal 17711d6329b2SHemant Agrawal static int 17721d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id( 17731d6329b2SHemant Agrawal struct rte_eth_dev *dev, 17741d6329b2SHemant Agrawal const uint64_t *ids, 17758c9f976fSAndrew Rybchenko struct rte_eth_xstat_name *xstats_names, 17761d6329b2SHemant Agrawal unsigned int limit) 17771d6329b2SHemant Agrawal { 17781d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 17791d6329b2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 17801d6329b2SHemant Agrawal 17811d6329b2SHemant Agrawal if (!ids) 17821d6329b2SHemant Agrawal return dpaa2_xstats_get_names(dev, xstats_names, limit); 17831d6329b2SHemant Agrawal 17841d6329b2SHemant Agrawal dpaa2_xstats_get_names(dev, xstats_names_copy, limit); 17851d6329b2SHemant Agrawal 17861d6329b2SHemant Agrawal for (i = 0; i < limit; i++) { 17871d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1788a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 17891d6329b2SHemant Agrawal return -1; 17901d6329b2SHemant Agrawal } 17911d6329b2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 17921d6329b2SHemant Agrawal } 17931d6329b2SHemant Agrawal return limit; 17941d6329b2SHemant Agrawal } 17951d6329b2SHemant Agrawal 17969970a9adSIgor Romanov static int 17971d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev) 1798b0aa5459SHemant Agrawal { 1799b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 180081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 18019970a9adSIgor Romanov int retcode; 1802e43f2521SShreyansh Jain int i; 1803e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_q; 1804b0aa5459SHemant Agrawal 1805b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1806b0aa5459SHemant Agrawal 1807b0aa5459SHemant Agrawal if (dpni == NULL) { 1808a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 18099970a9adSIgor Romanov return -EINVAL; 1810b0aa5459SHemant Agrawal } 1811b0aa5459SHemant Agrawal 1812b0aa5459SHemant Agrawal retcode = dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token); 1813b0aa5459SHemant Agrawal if (retcode) 1814b0aa5459SHemant Agrawal goto error; 1815b0aa5459SHemant Agrawal 1816e43f2521SShreyansh Jain /* Reset the per queue stats in dpaa2_queue structure */ 1817e43f2521SShreyansh Jain for (i = 0; i < priv->nb_rx_queues; i++) { 1818e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 1819e43f2521SShreyansh Jain if (dpaa2_q) 1820e43f2521SShreyansh Jain dpaa2_q->rx_pkts = 0; 1821e43f2521SShreyansh Jain } 1822e43f2521SShreyansh Jain 1823e43f2521SShreyansh Jain for (i = 0; i < priv->nb_tx_queues; i++) { 1824e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 1825e43f2521SShreyansh Jain if (dpaa2_q) 1826e43f2521SShreyansh Jain dpaa2_q->tx_pkts = 0; 1827e43f2521SShreyansh Jain } 1828e43f2521SShreyansh Jain 18299970a9adSIgor Romanov return 0; 1830b0aa5459SHemant Agrawal 1831b0aa5459SHemant Agrawal error: 1832a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 18339970a9adSIgor Romanov return retcode; 1834b0aa5459SHemant Agrawal }; 1835b0aa5459SHemant Agrawal 1836c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */ 1837c56c86ffSHemant Agrawal static int 1838c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev, 1839eadcfd95SRohit Raj int wait_to_complete) 1840c56c86ffSHemant Agrawal { 1841c56c86ffSHemant Agrawal int ret; 1842c56c86ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 184381c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 18447e2eb5f0SStephen Hemminger struct rte_eth_link link; 1845c56c86ffSHemant Agrawal struct dpni_link_state state = {0}; 1846eadcfd95SRohit Raj uint8_t count; 1847c56c86ffSHemant Agrawal 1848c56c86ffSHemant Agrawal if (dpni == NULL) { 1849a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1850c56c86ffSHemant Agrawal return 0; 1851c56c86ffSHemant Agrawal } 1852c56c86ffSHemant Agrawal 1853eadcfd95SRohit Raj for (count = 0; count <= MAX_REPEAT_TIME; count++) { 1854eadcfd95SRohit Raj ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, 1855eadcfd95SRohit Raj &state); 1856c56c86ffSHemant Agrawal if (ret < 0) { 185744e87c27SShreyansh Jain DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret); 1858c56c86ffSHemant Agrawal return -1; 1859c56c86ffSHemant Agrawal } 1860295968d1SFerruh Yigit if (state.up == RTE_ETH_LINK_DOWN && 1861eadcfd95SRohit Raj wait_to_complete) 1862eadcfd95SRohit Raj rte_delay_ms(CHECK_INTERVAL); 1863eadcfd95SRohit Raj else 1864eadcfd95SRohit Raj break; 1865eadcfd95SRohit Raj } 1866c56c86ffSHemant Agrawal 1867c56c86ffSHemant Agrawal memset(&link, 0, sizeof(struct rte_eth_link)); 1868c56c86ffSHemant Agrawal link.link_status = state.up; 1869c56c86ffSHemant Agrawal link.link_speed = state.rate; 1870c56c86ffSHemant Agrawal 1871c56c86ffSHemant Agrawal if (state.options & DPNI_LINK_OPT_HALF_DUPLEX) 1872295968d1SFerruh Yigit link.link_duplex = RTE_ETH_LINK_HALF_DUPLEX; 1873c56c86ffSHemant Agrawal else 1874295968d1SFerruh Yigit link.link_duplex = RTE_ETH_LINK_FULL_DUPLEX; 1875c56c86ffSHemant Agrawal 18767e2eb5f0SStephen Hemminger ret = rte_eth_linkstatus_set(dev, &link); 18777e2eb5f0SStephen Hemminger if (ret == -1) 1878a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("No change in status"); 1879c56c86ffSHemant Agrawal else 1880a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 18817e2eb5f0SStephen Hemminger link.link_status ? "Up" : "Down"); 18827e2eb5f0SStephen Hemminger 18837e2eb5f0SStephen Hemminger return ret; 1884c56c86ffSHemant Agrawal } 1885c56c86ffSHemant Agrawal 1886a1f3a12cSHemant Agrawal /** 1887a1f3a12cSHemant Agrawal * Toggle the DPNI to enable, if not already enabled. 1888a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1889a1f3a12cSHemant Agrawal */ 1890a1f3a12cSHemant Agrawal static int 1891a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev) 1892a1f3a12cSHemant Agrawal { 1893a1f3a12cSHemant Agrawal int ret = -EINVAL; 1894a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1895a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1896a1f3a12cSHemant Agrawal int en = 0; 1897aa8c595aSHemant Agrawal struct dpni_link_state state = {0}; 1898a1f3a12cSHemant Agrawal 1899a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 190081c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1901a1f3a12cSHemant Agrawal 1902a1f3a12cSHemant Agrawal if (dpni == NULL) { 1903a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1904a1f3a12cSHemant Agrawal return ret; 1905a1f3a12cSHemant Agrawal } 1906a1f3a12cSHemant Agrawal 1907a1f3a12cSHemant Agrawal /* Check if DPNI is currently enabled */ 1908a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en); 1909a1f3a12cSHemant Agrawal if (ret) { 1910a1f3a12cSHemant Agrawal /* Unable to obtain dpni status; Not continuing */ 1911a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1912a1f3a12cSHemant Agrawal return -EINVAL; 1913a1f3a12cSHemant Agrawal } 1914a1f3a12cSHemant Agrawal 1915a1f3a12cSHemant Agrawal /* Enable link if not already enabled */ 1916a1f3a12cSHemant Agrawal if (!en) { 1917a1f3a12cSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 1918a1f3a12cSHemant Agrawal if (ret) { 1919a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1920a1f3a12cSHemant Agrawal return -EINVAL; 1921a1f3a12cSHemant Agrawal } 1922a1f3a12cSHemant Agrawal } 1923aa8c595aSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1924aa8c595aSHemant Agrawal if (ret < 0) { 192544e87c27SShreyansh Jain DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret); 1926aa8c595aSHemant Agrawal return -1; 1927aa8c595aSHemant Agrawal } 1928aa8c595aSHemant Agrawal 1929a1f3a12cSHemant Agrawal /* changing tx burst function to start enqueues */ 1930a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dpaa2_dev_tx; 1931aa8c595aSHemant Agrawal dev->data->dev_link.link_status = state.up; 19327e6ecac2SRohit Raj dev->data->dev_link.link_speed = state.rate; 1933a1f3a12cSHemant Agrawal 1934aa8c595aSHemant Agrawal if (state.up) 1935a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id); 1936aa8c595aSHemant Agrawal else 1937a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id); 1938a1f3a12cSHemant Agrawal return ret; 1939a1f3a12cSHemant Agrawal } 1940a1f3a12cSHemant Agrawal 1941a1f3a12cSHemant Agrawal /** 1942a1f3a12cSHemant Agrawal * Toggle the DPNI to disable, if not already disabled. 1943a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1944a1f3a12cSHemant Agrawal */ 1945a1f3a12cSHemant Agrawal static int 1946a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev) 1947a1f3a12cSHemant Agrawal { 1948a1f3a12cSHemant Agrawal int ret = -EINVAL; 1949a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1950a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1951a1f3a12cSHemant Agrawal int dpni_enabled = 0; 1952a1f3a12cSHemant Agrawal int retries = 10; 1953a1f3a12cSHemant Agrawal 1954a1f3a12cSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1955a1f3a12cSHemant Agrawal 1956a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 195781c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 1958a1f3a12cSHemant Agrawal 1959a1f3a12cSHemant Agrawal if (dpni == NULL) { 1960a10a988aSShreyansh Jain DPAA2_PMD_ERR("Device has not yet been configured"); 1961a1f3a12cSHemant Agrawal return ret; 1962a1f3a12cSHemant Agrawal } 1963a1f3a12cSHemant Agrawal 1964a1f3a12cSHemant Agrawal /*changing tx burst function to avoid any more enqueues */ 1965a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dummy_dev_tx; 1966a1f3a12cSHemant Agrawal 1967a1f3a12cSHemant Agrawal /* Loop while dpni_disable() attempts to drain the egress FQs 1968a1f3a12cSHemant Agrawal * and confirm them back to us. 1969a1f3a12cSHemant Agrawal */ 1970a1f3a12cSHemant Agrawal do { 1971a1f3a12cSHemant Agrawal ret = dpni_disable(dpni, 0, priv->token); 1972a1f3a12cSHemant Agrawal if (ret) { 1973a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni disable failed (%d)", ret); 1974a1f3a12cSHemant Agrawal return ret; 1975a1f3a12cSHemant Agrawal } 1976a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled); 1977a1f3a12cSHemant Agrawal if (ret) { 1978a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni enable check failed (%d)", ret); 1979a1f3a12cSHemant Agrawal return ret; 1980a1f3a12cSHemant Agrawal } 1981a1f3a12cSHemant Agrawal if (dpni_enabled) 1982a1f3a12cSHemant Agrawal /* Allow the MC some slack */ 1983a1f3a12cSHemant Agrawal rte_delay_us(100 * 1000); 1984a1f3a12cSHemant Agrawal } while (dpni_enabled && --retries); 1985a1f3a12cSHemant Agrawal 1986a1f3a12cSHemant Agrawal if (!retries) { 1987a10a988aSShreyansh Jain DPAA2_PMD_WARN("Retry count exceeded disabling dpni"); 1988a1f3a12cSHemant Agrawal /* todo- we may have to manually cleanup queues. 1989a1f3a12cSHemant Agrawal */ 1990a1f3a12cSHemant Agrawal } else { 1991a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link DOWN successful", 1992a1f3a12cSHemant Agrawal dev->data->port_id); 1993a1f3a12cSHemant Agrawal } 1994a1f3a12cSHemant Agrawal 1995a1f3a12cSHemant Agrawal dev->data->dev_link.link_status = 0; 1996a1f3a12cSHemant Agrawal 1997a1f3a12cSHemant Agrawal return ret; 1998a1f3a12cSHemant Agrawal } 1999a1f3a12cSHemant Agrawal 2000977d0006SHemant Agrawal static int 2001977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 2002977d0006SHemant Agrawal { 2003977d0006SHemant Agrawal int ret = -EINVAL; 2004977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 2005977d0006SHemant Agrawal struct fsl_mc_io *dpni; 2006977d0006SHemant Agrawal struct dpni_link_state state = {0}; 2007977d0006SHemant Agrawal 2008977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2009977d0006SHemant Agrawal 2010977d0006SHemant Agrawal priv = dev->data->dev_private; 201181c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 2012977d0006SHemant Agrawal 2013977d0006SHemant Agrawal if (dpni == NULL || fc_conf == NULL) { 2014a10a988aSShreyansh Jain DPAA2_PMD_ERR("device not configured"); 2015977d0006SHemant Agrawal return ret; 2016977d0006SHemant Agrawal } 2017977d0006SHemant Agrawal 2018977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 2019977d0006SHemant Agrawal if (ret) { 2020a10a988aSShreyansh Jain DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret); 2021977d0006SHemant Agrawal return ret; 2022977d0006SHemant Agrawal } 2023977d0006SHemant Agrawal 2024977d0006SHemant Agrawal memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf)); 2025977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_PAUSE) { 2026977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE set 2027977d0006SHemant Agrawal * if ASYM_PAUSE not set, 2028977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 2029977d0006SHemant Agrawal * TX side flow control (send Pause frame) 2030977d0006SHemant Agrawal * if ASYM_PAUSE set, 2031977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 2032977d0006SHemant Agrawal * No TX side flow control (send Pause frame disabled) 2033977d0006SHemant Agrawal */ 2034977d0006SHemant Agrawal if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE)) 2035295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_FULL; 2036977d0006SHemant Agrawal else 2037295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_RX_PAUSE; 2038977d0006SHemant Agrawal } else { 2039977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE not set 2040977d0006SHemant Agrawal * if ASYM_PAUSE set, 2041977d0006SHemant Agrawal * TX side flow control (send Pause frame) 2042977d0006SHemant Agrawal * No RX side flow control (No action on pause frame rx) 2043977d0006SHemant Agrawal * if ASYM_PAUSE not set, 2044977d0006SHemant Agrawal * Flow control disabled 2045977d0006SHemant Agrawal */ 2046977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_ASYM_PAUSE) 2047295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_TX_PAUSE; 2048977d0006SHemant Agrawal else 2049295968d1SFerruh Yigit fc_conf->mode = RTE_ETH_FC_NONE; 2050977d0006SHemant Agrawal } 2051977d0006SHemant Agrawal 2052977d0006SHemant Agrawal return ret; 2053977d0006SHemant Agrawal } 2054977d0006SHemant Agrawal 2055977d0006SHemant Agrawal static int 2056977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 2057977d0006SHemant Agrawal { 2058977d0006SHemant Agrawal int ret = -EINVAL; 2059977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 2060977d0006SHemant Agrawal struct fsl_mc_io *dpni; 2061977d0006SHemant Agrawal struct dpni_link_state state = {0}; 2062977d0006SHemant Agrawal struct dpni_link_cfg cfg = {0}; 2063977d0006SHemant Agrawal 2064977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2065977d0006SHemant Agrawal 2066977d0006SHemant Agrawal priv = dev->data->dev_private; 206781c42c84SShreyansh Jain dpni = (struct fsl_mc_io *)dev->process_private; 2068977d0006SHemant Agrawal 2069977d0006SHemant Agrawal if (dpni == NULL) { 2070a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 2071977d0006SHemant Agrawal return ret; 2072977d0006SHemant Agrawal } 2073977d0006SHemant Agrawal 2074977d0006SHemant Agrawal /* It is necessary to obtain the current state before setting fc_conf 2075977d0006SHemant Agrawal * as MC would return error in case rate, autoneg or duplex values are 2076977d0006SHemant Agrawal * different. 2077977d0006SHemant Agrawal */ 2078977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 2079977d0006SHemant Agrawal if (ret) { 2080a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret); 2081977d0006SHemant Agrawal return -1; 2082977d0006SHemant Agrawal } 2083977d0006SHemant Agrawal 2084977d0006SHemant Agrawal /* Disable link before setting configuration */ 2085977d0006SHemant Agrawal dpaa2_dev_set_link_down(dev); 2086977d0006SHemant Agrawal 2087977d0006SHemant Agrawal /* Based on fc_conf, update cfg */ 2088977d0006SHemant Agrawal cfg.rate = state.rate; 2089977d0006SHemant Agrawal cfg.options = state.options; 2090977d0006SHemant Agrawal 2091977d0006SHemant Agrawal /* update cfg with fc_conf */ 2092977d0006SHemant Agrawal switch (fc_conf->mode) { 2093295968d1SFerruh Yigit case RTE_ETH_FC_FULL: 2094977d0006SHemant Agrawal /* Full flow control; 2095977d0006SHemant Agrawal * OPT_PAUSE set, ASYM_PAUSE not set 2096977d0006SHemant Agrawal */ 2097977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2098977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2099f090a4c3SHemant Agrawal break; 2100295968d1SFerruh Yigit case RTE_ETH_FC_TX_PAUSE: 2101977d0006SHemant Agrawal /* Enable RX flow control 2102977d0006SHemant Agrawal * OPT_PAUSE not set; 2103977d0006SHemant Agrawal * ASYM_PAUSE set; 2104977d0006SHemant Agrawal */ 2105977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2106977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2107977d0006SHemant Agrawal break; 2108295968d1SFerruh Yigit case RTE_ETH_FC_RX_PAUSE: 2109977d0006SHemant Agrawal /* Enable TX Flow control 2110977d0006SHemant Agrawal * OPT_PAUSE set 2111977d0006SHemant Agrawal * ASYM_PAUSE set 2112977d0006SHemant Agrawal */ 2113977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 2114977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 2115977d0006SHemant Agrawal break; 2116295968d1SFerruh Yigit case RTE_ETH_FC_NONE: 2117977d0006SHemant Agrawal /* Disable Flow control 2118977d0006SHemant Agrawal * OPT_PAUSE not set 2119977d0006SHemant Agrawal * ASYM_PAUSE not set 2120977d0006SHemant Agrawal */ 2121977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 2122977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 2123977d0006SHemant Agrawal break; 2124977d0006SHemant Agrawal default: 2125a10a988aSShreyansh Jain DPAA2_PMD_ERR("Incorrect Flow control flag (%d)", 2126977d0006SHemant Agrawal fc_conf->mode); 2127977d0006SHemant Agrawal return -1; 2128977d0006SHemant Agrawal } 2129977d0006SHemant Agrawal 2130977d0006SHemant Agrawal ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg); 2131977d0006SHemant Agrawal if (ret) 2132a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)", 2133977d0006SHemant Agrawal ret); 2134977d0006SHemant Agrawal 2135977d0006SHemant Agrawal /* Enable link */ 2136977d0006SHemant Agrawal dpaa2_dev_set_link_up(dev); 2137977d0006SHemant Agrawal 2138977d0006SHemant Agrawal return ret; 2139977d0006SHemant Agrawal } 2140977d0006SHemant Agrawal 214163d5c3b0SHemant Agrawal static int 214263d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev, 214363d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 214463d5c3b0SHemant Agrawal { 214563d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 2146271f5aeeSJun Yang struct dpaa2_dev_priv *priv = data->dev_private; 214763d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 2148271f5aeeSJun Yang int ret, tc_index; 214963d5c3b0SHemant Agrawal 215063d5c3b0SHemant Agrawal PMD_INIT_FUNC_TRACE(); 215163d5c3b0SHemant Agrawal 215263d5c3b0SHemant Agrawal if (rss_conf->rss_hf) { 2153271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2154271f5aeeSJun Yang ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf, 2155271f5aeeSJun Yang tc_index); 215663d5c3b0SHemant Agrawal if (ret) { 2157271f5aeeSJun Yang DPAA2_PMD_ERR("Unable to set flow dist on tc%d", 2158271f5aeeSJun Yang tc_index); 215963d5c3b0SHemant Agrawal return ret; 216063d5c3b0SHemant Agrawal } 2161271f5aeeSJun Yang } 216263d5c3b0SHemant Agrawal } else { 2163271f5aeeSJun Yang for (tc_index = 0; tc_index < priv->num_rx_tc; tc_index++) { 2164271f5aeeSJun Yang ret = dpaa2_remove_flow_dist(dev, tc_index); 216563d5c3b0SHemant Agrawal if (ret) { 2166271f5aeeSJun Yang DPAA2_PMD_ERR( 2167271f5aeeSJun Yang "Unable to remove flow dist on tc%d", 2168271f5aeeSJun Yang tc_index); 216963d5c3b0SHemant Agrawal return ret; 217063d5c3b0SHemant Agrawal } 217163d5c3b0SHemant Agrawal } 2172271f5aeeSJun Yang } 217363d5c3b0SHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 217463d5c3b0SHemant Agrawal return 0; 217563d5c3b0SHemant Agrawal } 217663d5c3b0SHemant Agrawal 217763d5c3b0SHemant Agrawal static int 217863d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 217963d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 218063d5c3b0SHemant Agrawal { 218163d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 218263d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 218363d5c3b0SHemant Agrawal 218463d5c3b0SHemant Agrawal /* dpaa2 does not support rss_key, so length should be 0*/ 218563d5c3b0SHemant Agrawal rss_conf->rss_key_len = 0; 218663d5c3b0SHemant Agrawal rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 218763d5c3b0SHemant Agrawal return 0; 218863d5c3b0SHemant Agrawal } 218963d5c3b0SHemant Agrawal 2190b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev, 2191b677d4c6SNipun Gupta int eth_rx_queue_id, 21923835cc22SNipun Gupta struct dpaa2_dpcon_dev *dpcon, 2193b677d4c6SNipun Gupta const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 2194b677d4c6SNipun Gupta { 2195b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 219681c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2197b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2198b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2199b677d4c6SNipun Gupta struct dpni_queue cfg; 22003835cc22SNipun Gupta uint8_t options, priority; 2201b677d4c6SNipun Gupta int ret; 2202b677d4c6SNipun Gupta 2203b677d4c6SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL) 2204b677d4c6SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_parallel_event; 22052d378863SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) 22062d378863SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_atomic_event; 220716c4a3c4SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED) 220816c4a3c4SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_ordered_event; 2209b677d4c6SNipun Gupta else 2210b677d4c6SNipun Gupta return -EINVAL; 2211b677d4c6SNipun Gupta 22123835cc22SNipun Gupta priority = (RTE_EVENT_DEV_PRIORITY_LOWEST / queue_conf->ev.priority) * 22133835cc22SNipun Gupta (dpcon->num_priorities - 1); 22143835cc22SNipun Gupta 2215b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2216b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2217b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_DPCON; 22183835cc22SNipun Gupta cfg.destination.id = dpcon->dpcon_id; 22193835cc22SNipun Gupta cfg.destination.priority = priority; 2220b677d4c6SNipun Gupta 22212d378863SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 22222d378863SNipun Gupta options |= DPNI_QUEUE_OPT_HOLD_ACTIVE; 22232d378863SNipun Gupta cfg.destination.hold_active = 1; 22242d378863SNipun Gupta } 22252d378863SNipun Gupta 222616c4a3c4SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED && 222716c4a3c4SNipun Gupta !eth_priv->en_ordered) { 222816c4a3c4SNipun Gupta struct opr_cfg ocfg; 222916c4a3c4SNipun Gupta 223016c4a3c4SNipun Gupta /* Restoration window size = 256 frames */ 223116c4a3c4SNipun Gupta ocfg.oprrws = 3; 223216c4a3c4SNipun Gupta /* Restoration window size = 512 frames for LX2 */ 223316c4a3c4SNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) 223416c4a3c4SNipun Gupta ocfg.oprrws = 4; 223516c4a3c4SNipun Gupta /* Auto advance NESN window enabled */ 223616c4a3c4SNipun Gupta ocfg.oa = 1; 223716c4a3c4SNipun Gupta /* Late arrival window size disabled */ 223816c4a3c4SNipun Gupta ocfg.olws = 0; 223916c4a3c4SNipun Gupta /* ORL resource exhaustaion advance NESN disabled */ 224016c4a3c4SNipun Gupta ocfg.oeane = 0; 224116c4a3c4SNipun Gupta /* Loose ordering enabled */ 224216c4a3c4SNipun Gupta ocfg.oloe = 1; 224316c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 1; 224416c4a3c4SNipun Gupta /* Strict ordering enabled if explicitly set */ 224516c4a3c4SNipun Gupta if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) { 224616c4a3c4SNipun Gupta ocfg.oloe = 0; 224716c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 0; 224816c4a3c4SNipun Gupta } 224916c4a3c4SNipun Gupta 225016c4a3c4SNipun Gupta ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token, 225116c4a3c4SNipun Gupta dpaa2_ethq->tc_index, flow_id, 22522cb2abf3SHemant Agrawal OPR_OPT_CREATE, &ocfg, 0); 225316c4a3c4SNipun Gupta if (ret) { 225416c4a3c4SNipun Gupta DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret); 225516c4a3c4SNipun Gupta return ret; 225616c4a3c4SNipun Gupta } 225716c4a3c4SNipun Gupta 225816c4a3c4SNipun Gupta eth_priv->en_ordered = 1; 225916c4a3c4SNipun Gupta } 226016c4a3c4SNipun Gupta 2261b677d4c6SNipun Gupta options |= DPNI_QUEUE_OPT_USER_CTX; 22625ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_ethq); 2263b677d4c6SNipun Gupta 2264b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2265b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2266b677d4c6SNipun Gupta if (ret) { 2267a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2268b677d4c6SNipun Gupta return ret; 2269b677d4c6SNipun Gupta } 2270b677d4c6SNipun Gupta 2271b677d4c6SNipun Gupta memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event)); 2272b677d4c6SNipun Gupta 2273b677d4c6SNipun Gupta return 0; 2274b677d4c6SNipun Gupta } 2275b677d4c6SNipun Gupta 2276b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev, 2277b677d4c6SNipun Gupta int eth_rx_queue_id) 2278b677d4c6SNipun Gupta { 2279b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 228081c42c84SShreyansh Jain struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2281b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 2282b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 2283b677d4c6SNipun Gupta struct dpni_queue cfg; 2284b677d4c6SNipun Gupta uint8_t options; 2285b677d4c6SNipun Gupta int ret; 2286b677d4c6SNipun Gupta 2287b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 2288b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 2289b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_NONE; 2290b677d4c6SNipun Gupta 2291b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 2292b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 2293b677d4c6SNipun Gupta if (ret) 2294a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 2295b677d4c6SNipun Gupta 2296b677d4c6SNipun Gupta return ret; 2297b677d4c6SNipun Gupta } 2298b677d4c6SNipun Gupta 2299fe2b986aSSunil Kumar Kori static int 2300fb7ad441SThomas Monjalon dpaa2_dev_flow_ops_get(struct rte_eth_dev *dev, 2301fb7ad441SThomas Monjalon const struct rte_flow_ops **ops) 2302fe2b986aSSunil Kumar Kori { 2303fe2b986aSSunil Kumar Kori if (!dev) 2304fe2b986aSSunil Kumar Kori return -ENODEV; 2305fe2b986aSSunil Kumar Kori 2306fb7ad441SThomas Monjalon *ops = &dpaa2_flow_ops; 2307fb7ad441SThomas Monjalon return 0; 2308fe2b986aSSunil Kumar Kori } 2309fe2b986aSSunil Kumar Kori 2310de1d70f0SHemant Agrawal static void 2311de1d70f0SHemant Agrawal dpaa2_rxq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 2312de1d70f0SHemant Agrawal struct rte_eth_rxq_info *qinfo) 2313de1d70f0SHemant Agrawal { 2314de1d70f0SHemant Agrawal struct dpaa2_queue *rxq; 2315731fa400SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2316731fa400SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)dev->process_private; 2317731fa400SHemant Agrawal uint16_t max_frame_length; 2318de1d70f0SHemant Agrawal 2319de1d70f0SHemant Agrawal rxq = (struct dpaa2_queue *)dev->data->rx_queues[queue_id]; 2320de1d70f0SHemant Agrawal 2321de1d70f0SHemant Agrawal qinfo->mp = rxq->mb_pool; 2322de1d70f0SHemant Agrawal qinfo->scattered_rx = dev->data->scattered_rx; 2323de1d70f0SHemant Agrawal qinfo->nb_desc = rxq->nb_desc; 2324731fa400SHemant Agrawal if (dpni_get_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 2325731fa400SHemant Agrawal &max_frame_length) == 0) 2326731fa400SHemant Agrawal qinfo->rx_buf_size = max_frame_length; 2327de1d70f0SHemant Agrawal 2328de1d70f0SHemant Agrawal qinfo->conf.rx_free_thresh = 1; 2329de1d70f0SHemant Agrawal qinfo->conf.rx_drop_en = 1; 2330de1d70f0SHemant Agrawal qinfo->conf.rx_deferred_start = 0; 2331de1d70f0SHemant Agrawal qinfo->conf.offloads = rxq->offloads; 2332de1d70f0SHemant Agrawal } 2333de1d70f0SHemant Agrawal 2334de1d70f0SHemant Agrawal static void 2335de1d70f0SHemant Agrawal dpaa2_txq_info_get(struct rte_eth_dev *dev, uint16_t queue_id, 2336de1d70f0SHemant Agrawal struct rte_eth_txq_info *qinfo) 2337de1d70f0SHemant Agrawal { 2338de1d70f0SHemant Agrawal struct dpaa2_queue *txq; 2339de1d70f0SHemant Agrawal 2340de1d70f0SHemant Agrawal txq = dev->data->tx_queues[queue_id]; 2341de1d70f0SHemant Agrawal 2342de1d70f0SHemant Agrawal qinfo->nb_desc = txq->nb_desc; 2343de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.pthresh = 0; 2344de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.hthresh = 0; 2345de1d70f0SHemant Agrawal qinfo->conf.tx_thresh.wthresh = 0; 2346de1d70f0SHemant Agrawal 2347de1d70f0SHemant Agrawal qinfo->conf.tx_free_thresh = 0; 2348de1d70f0SHemant Agrawal qinfo->conf.tx_rs_thresh = 0; 2349de1d70f0SHemant Agrawal qinfo->conf.offloads = txq->offloads; 2350de1d70f0SHemant Agrawal qinfo->conf.tx_deferred_start = 0; 2351de1d70f0SHemant Agrawal } 2352de1d70f0SHemant Agrawal 2353ac624068SGagandeep Singh static int 2354ac624068SGagandeep Singh dpaa2_tm_ops_get(struct rte_eth_dev *dev __rte_unused, void *ops) 2355ac624068SGagandeep Singh { 2356ac624068SGagandeep Singh *(const void **)ops = &dpaa2_tm_ops; 2357ac624068SGagandeep Singh 2358ac624068SGagandeep Singh return 0; 2359ac624068SGagandeep Singh } 2360ac624068SGagandeep Singh 2361a5b375edSNipun Gupta void 2362a5b375edSNipun Gupta rte_pmd_dpaa2_thread_init(void) 2363a5b375edSNipun Gupta { 2364a5b375edSNipun Gupta int ret; 2365a5b375edSNipun Gupta 2366a5b375edSNipun Gupta if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 2367a5b375edSNipun Gupta ret = dpaa2_affine_qbman_swp(); 2368a5b375edSNipun Gupta if (ret) { 2369a5b375edSNipun Gupta DPAA2_PMD_ERR( 2370a5b375edSNipun Gupta "Failed to allocate IO portal, tid: %d\n", 2371a5b375edSNipun Gupta rte_gettid()); 2372a5b375edSNipun Gupta return; 2373a5b375edSNipun Gupta } 2374a5b375edSNipun Gupta } 2375a5b375edSNipun Gupta } 2376a5b375edSNipun Gupta 23773e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = { 23783e5a335dSHemant Agrawal .dev_configure = dpaa2_eth_dev_configure, 23793e5a335dSHemant Agrawal .dev_start = dpaa2_dev_start, 23803e5a335dSHemant Agrawal .dev_stop = dpaa2_dev_stop, 23813e5a335dSHemant Agrawal .dev_close = dpaa2_dev_close, 2382c0e5c69aSHemant Agrawal .promiscuous_enable = dpaa2_dev_promiscuous_enable, 2383c0e5c69aSHemant Agrawal .promiscuous_disable = dpaa2_dev_promiscuous_disable, 23845d5aeeedSHemant Agrawal .allmulticast_enable = dpaa2_dev_allmulticast_enable, 23855d5aeeedSHemant Agrawal .allmulticast_disable = dpaa2_dev_allmulticast_disable, 2386a1f3a12cSHemant Agrawal .dev_set_link_up = dpaa2_dev_set_link_up, 2387a1f3a12cSHemant Agrawal .dev_set_link_down = dpaa2_dev_set_link_down, 2388c56c86ffSHemant Agrawal .link_update = dpaa2_dev_link_update, 2389b0aa5459SHemant Agrawal .stats_get = dpaa2_dev_stats_get, 23901d6329b2SHemant Agrawal .xstats_get = dpaa2_dev_xstats_get, 23911d6329b2SHemant Agrawal .xstats_get_by_id = dpaa2_xstats_get_by_id, 23921d6329b2SHemant Agrawal .xstats_get_names_by_id = dpaa2_xstats_get_names_by_id, 23931d6329b2SHemant Agrawal .xstats_get_names = dpaa2_xstats_get_names, 2394b0aa5459SHemant Agrawal .stats_reset = dpaa2_dev_stats_reset, 23951d6329b2SHemant Agrawal .xstats_reset = dpaa2_dev_stats_reset, 2396748eccb9SHemant Agrawal .fw_version_get = dpaa2_fw_version_get, 23973e5a335dSHemant Agrawal .dev_infos_get = dpaa2_dev_info_get, 2398a5fc38d4SHemant Agrawal .dev_supported_ptypes_get = dpaa2_supported_ptypes_get, 2399e31d4d21SHemant Agrawal .mtu_set = dpaa2_dev_mtu_set, 24003ce294f2SHemant Agrawal .vlan_filter_set = dpaa2_vlan_filter_set, 24013ce294f2SHemant Agrawal .vlan_offload_set = dpaa2_vlan_offload_set, 2402e59b75ffSHemant Agrawal .vlan_tpid_set = dpaa2_vlan_tpid_set, 24033e5a335dSHemant Agrawal .rx_queue_setup = dpaa2_dev_rx_queue_setup, 24043e5a335dSHemant Agrawal .rx_queue_release = dpaa2_dev_rx_queue_release, 24053e5a335dSHemant Agrawal .tx_queue_setup = dpaa2_dev_tx_queue_setup, 2406ddbc2b66SApeksha Gupta .rx_burst_mode_get = dpaa2_dev_rx_burst_mode_get, 2407ddbc2b66SApeksha Gupta .tx_burst_mode_get = dpaa2_dev_tx_burst_mode_get, 2408977d0006SHemant Agrawal .flow_ctrl_get = dpaa2_flow_ctrl_get, 2409977d0006SHemant Agrawal .flow_ctrl_set = dpaa2_flow_ctrl_set, 2410b4d97b7dSHemant Agrawal .mac_addr_add = dpaa2_dev_add_mac_addr, 2411b4d97b7dSHemant Agrawal .mac_addr_remove = dpaa2_dev_remove_mac_addr, 2412b4d97b7dSHemant Agrawal .mac_addr_set = dpaa2_dev_set_mac_addr, 241363d5c3b0SHemant Agrawal .rss_hash_update = dpaa2_dev_rss_hash_update, 241463d5c3b0SHemant Agrawal .rss_hash_conf_get = dpaa2_dev_rss_hash_conf_get, 2415fb7ad441SThomas Monjalon .flow_ops_get = dpaa2_dev_flow_ops_get, 2416de1d70f0SHemant Agrawal .rxq_info_get = dpaa2_rxq_info_get, 2417de1d70f0SHemant Agrawal .txq_info_get = dpaa2_txq_info_get, 2418ac624068SGagandeep Singh .tm_ops_get = dpaa2_tm_ops_get, 2419bc767866SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 2420bc767866SPriyanka Jain .timesync_enable = dpaa2_timesync_enable, 2421bc767866SPriyanka Jain .timesync_disable = dpaa2_timesync_disable, 2422bc767866SPriyanka Jain .timesync_read_time = dpaa2_timesync_read_time, 2423bc767866SPriyanka Jain .timesync_write_time = dpaa2_timesync_write_time, 2424bc767866SPriyanka Jain .timesync_adjust_time = dpaa2_timesync_adjust_time, 2425bc767866SPriyanka Jain .timesync_read_rx_timestamp = dpaa2_timesync_read_rx_timestamp, 2426bc767866SPriyanka Jain .timesync_read_tx_timestamp = dpaa2_timesync_read_tx_timestamp, 2427bc767866SPriyanka Jain #endif 24283e5a335dSHemant Agrawal }; 24293e5a335dSHemant Agrawal 2430c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or 2431c3e0a706SShreyansh Jain * one set by higher layers like MC (restool) etc. 2432c3e0a706SShreyansh Jain * Returns the table of MAC entries (multiple entries) 2433c3e0a706SShreyansh Jain */ 2434c3e0a706SShreyansh Jain static int 2435c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv, 24366d13ea8eSOlivier Matz struct rte_ether_addr *mac_entry) 2437c3e0a706SShreyansh Jain { 2438c3e0a706SShreyansh Jain int ret; 24396d13ea8eSOlivier Matz struct rte_ether_addr phy_mac, prime_mac; 244041c24ea2SShreyansh Jain 24416d13ea8eSOlivier Matz memset(&phy_mac, 0, sizeof(struct rte_ether_addr)); 24426d13ea8eSOlivier Matz memset(&prime_mac, 0, sizeof(struct rte_ether_addr)); 2443c3e0a706SShreyansh Jain 2444c3e0a706SShreyansh Jain /* Get the physical device MAC address */ 2445c3e0a706SShreyansh Jain ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2446c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2447c3e0a706SShreyansh Jain if (ret) { 2448c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret); 2449c3e0a706SShreyansh Jain goto cleanup; 2450c3e0a706SShreyansh Jain } 2451c3e0a706SShreyansh Jain 2452c3e0a706SShreyansh Jain ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2453c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2454c3e0a706SShreyansh Jain if (ret) { 2455c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret); 2456c3e0a706SShreyansh Jain goto cleanup; 2457c3e0a706SShreyansh Jain } 2458c3e0a706SShreyansh Jain 2459c3e0a706SShreyansh Jain /* Now that both MAC have been obtained, do: 2460c3e0a706SShreyansh Jain * if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy 2461c3e0a706SShreyansh Jain * and return phy 2462c3e0a706SShreyansh Jain * If empty_mac(phy), return prime. 2463c3e0a706SShreyansh Jain * if both are empty, create random MAC, set as prime and return 2464c3e0a706SShreyansh Jain */ 2465538da7a1SOlivier Matz if (!rte_is_zero_ether_addr(&phy_mac)) { 2466c3e0a706SShreyansh Jain /* If the addresses are not same, overwrite prime */ 2467538da7a1SOlivier Matz if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) { 2468c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2469c3e0a706SShreyansh Jain priv->token, 2470c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2471c3e0a706SShreyansh Jain if (ret) { 2472c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", 2473c3e0a706SShreyansh Jain ret); 2474c3e0a706SShreyansh Jain goto cleanup; 2475c3e0a706SShreyansh Jain } 24766d13ea8eSOlivier Matz memcpy(&prime_mac, &phy_mac, 24776d13ea8eSOlivier Matz sizeof(struct rte_ether_addr)); 2478c3e0a706SShreyansh Jain } 2479538da7a1SOlivier Matz } else if (rte_is_zero_ether_addr(&prime_mac)) { 2480c3e0a706SShreyansh Jain /* In case phys and prime, both are zero, create random MAC */ 2481538da7a1SOlivier Matz rte_eth_random_addr(prime_mac.addr_bytes); 2482c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2483c3e0a706SShreyansh Jain priv->token, 2484c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2485c3e0a706SShreyansh Jain if (ret) { 2486c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret); 2487c3e0a706SShreyansh Jain goto cleanup; 2488c3e0a706SShreyansh Jain } 2489c3e0a706SShreyansh Jain } 2490c3e0a706SShreyansh Jain 2491c3e0a706SShreyansh Jain /* prime_mac the final MAC address */ 24926d13ea8eSOlivier Matz memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr)); 2493c3e0a706SShreyansh Jain return 0; 2494c3e0a706SShreyansh Jain 2495c3e0a706SShreyansh Jain cleanup: 2496c3e0a706SShreyansh Jain return -1; 2497c3e0a706SShreyansh Jain } 2498c3e0a706SShreyansh Jain 2499c147eae0SHemant Agrawal static int 2500a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value, 2501a3a997f0SHemant Agrawal __rte_unused void *opaque) 2502a3a997f0SHemant Agrawal { 2503a3a997f0SHemant Agrawal if (strcmp(value, "1")) 2504a3a997f0SHemant Agrawal return -1; 2505a3a997f0SHemant Agrawal 2506a3a997f0SHemant Agrawal return 0; 2507a3a997f0SHemant Agrawal } 2508a3a997f0SHemant Agrawal 2509a3a997f0SHemant Agrawal static int 2510a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key) 2511a3a997f0SHemant Agrawal { 2512a3a997f0SHemant Agrawal struct rte_kvargs *kvlist; 2513a3a997f0SHemant Agrawal 2514a3a997f0SHemant Agrawal if (!devargs) 2515a3a997f0SHemant Agrawal return 0; 2516a3a997f0SHemant Agrawal 2517a3a997f0SHemant Agrawal kvlist = rte_kvargs_parse(devargs->args, NULL); 2518a3a997f0SHemant Agrawal if (!kvlist) 2519a3a997f0SHemant Agrawal return 0; 2520a3a997f0SHemant Agrawal 2521a3a997f0SHemant Agrawal if (!rte_kvargs_count(kvlist, key)) { 2522a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2523a3a997f0SHemant Agrawal return 0; 2524a3a997f0SHemant Agrawal } 2525a3a997f0SHemant Agrawal 2526a3a997f0SHemant Agrawal if (rte_kvargs_process(kvlist, key, 2527a3a997f0SHemant Agrawal check_devargs_handler, NULL) < 0) { 2528a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2529a3a997f0SHemant Agrawal return 0; 2530a3a997f0SHemant Agrawal } 2531a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2532a3a997f0SHemant Agrawal 2533a3a997f0SHemant Agrawal return 1; 2534a3a997f0SHemant Agrawal } 2535a3a997f0SHemant Agrawal 2536a3a997f0SHemant Agrawal static int 2537c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev) 2538c147eae0SHemant Agrawal { 25393e5a335dSHemant Agrawal struct rte_device *dev = eth_dev->device; 25403e5a335dSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 25413e5a335dSHemant Agrawal struct fsl_mc_io *dpni_dev; 25423e5a335dSHemant Agrawal struct dpni_attr attr; 25433e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 2544bee61d86SHemant Agrawal struct dpni_buffer_layout layout; 2545fe2b986aSSunil Kumar Kori int ret, hw_id, i; 25463e5a335dSHemant Agrawal 2547d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2548d401ead1SHemant Agrawal 254981c42c84SShreyansh Jain dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0); 255081c42c84SShreyansh Jain if (!dpni_dev) { 255181c42c84SShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for dpni device"); 255281c42c84SShreyansh Jain return -1; 255381c42c84SShreyansh Jain } 2554a6a5f4b4SHemant Agrawal dpni_dev->regs = dpaa2_get_mcp_ptr(MC_PORTAL_INDEX); 255581c42c84SShreyansh Jain eth_dev->process_private = (void *)dpni_dev; 255681c42c84SShreyansh Jain 2557c147eae0SHemant Agrawal /* For secondary processes, the primary has done all the work */ 2558e7b187dbSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2559e7b187dbSShreyansh Jain /* In case of secondary, only burst and ops API need to be 2560e7b187dbSShreyansh Jain * plugged. 2561e7b187dbSShreyansh Jain */ 2562e7b187dbSShreyansh Jain eth_dev->dev_ops = &dpaa2_ethdev_ops; 2563cbfc6111SFerruh Yigit eth_dev->rx_queue_count = dpaa2_dev_rx_queue_count; 2564a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) 2565a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 256620191ab3SNipun Gupta else if (dpaa2_get_devargs(dev->devargs, 256720191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE)) 256820191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2569a3a997f0SHemant Agrawal else 2570e7b187dbSShreyansh Jain eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2571e7b187dbSShreyansh Jain eth_dev->tx_pkt_burst = dpaa2_dev_tx; 2572c147eae0SHemant Agrawal return 0; 2573e7b187dbSShreyansh Jain } 2574c147eae0SHemant Agrawal 25753e5a335dSHemant Agrawal dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device); 25763e5a335dSHemant Agrawal 25773e5a335dSHemant Agrawal hw_id = dpaa2_dev->object_id; 25783e5a335dSHemant Agrawal ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token); 25793e5a335dSHemant Agrawal if (ret) { 2580a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2581a10a988aSShreyansh Jain "Failure in opening dpni@%d with err code %d", 2582d4984046SHemant Agrawal hw_id, ret); 2583d4984046SHemant Agrawal rte_free(dpni_dev); 25843e5a335dSHemant Agrawal return -1; 25853e5a335dSHemant Agrawal } 25863e5a335dSHemant Agrawal 25873e5a335dSHemant Agrawal /* Clean the device first */ 25883e5a335dSHemant Agrawal ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token); 25893e5a335dSHemant Agrawal if (ret) { 2590a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d", 2591d4984046SHemant Agrawal hw_id, ret); 2592d4984046SHemant Agrawal goto init_err; 25933e5a335dSHemant Agrawal } 25943e5a335dSHemant Agrawal 25953e5a335dSHemant Agrawal ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr); 25963e5a335dSHemant Agrawal if (ret) { 2597a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2598a10a988aSShreyansh Jain "Failure in get dpni@%d attribute, err code %d", 2599d4984046SHemant Agrawal hw_id, ret); 2600d4984046SHemant Agrawal goto init_err; 26013e5a335dSHemant Agrawal } 26023e5a335dSHemant Agrawal 260316bbc98aSShreyansh Jain priv->num_rx_tc = attr.num_rx_tcs; 26044ce58f8aSJun Yang priv->qos_entries = attr.qos_entries; 26054ce58f8aSJun Yang priv->fs_entries = attr.fs_entries; 26064ce58f8aSJun Yang priv->dist_queues = attr.num_queues; 26074ce58f8aSJun Yang 260813b856acSHemant Agrawal /* only if the custom CG is enabled */ 260913b856acSHemant Agrawal if (attr.options & DPNI_OPT_CUSTOM_CG) 261013b856acSHemant Agrawal priv->max_cgs = attr.num_cgs; 261113b856acSHemant Agrawal else 261213b856acSHemant Agrawal priv->max_cgs = 0; 261313b856acSHemant Agrawal 261413b856acSHemant Agrawal for (i = 0; i < priv->max_cgs; i++) 261513b856acSHemant Agrawal priv->cgid_in_use[i] = 0; 261689c2ea8fSHemant Agrawal 2617fe2b986aSSunil Kumar Kori for (i = 0; i < attr.num_rx_tcs; i++) 2618fe2b986aSSunil Kumar Kori priv->nb_rx_queues += attr.num_queues; 261989c2ea8fSHemant Agrawal 262016bbc98aSShreyansh Jain /* Using number of TX queues as number of TX TCs */ 262116bbc98aSShreyansh Jain priv->nb_tx_queues = attr.num_tx_tcs; 2622ef18dafeSHemant Agrawal 262313b856acSHemant Agrawal DPAA2_PMD_DEBUG("RX-TC= %d, rx_queues= %d, tx_queues=%d, max_cgs=%d", 2624a10a988aSShreyansh Jain priv->num_rx_tc, priv->nb_rx_queues, 262513b856acSHemant Agrawal priv->nb_tx_queues, priv->max_cgs); 26263e5a335dSHemant Agrawal 26273e5a335dSHemant Agrawal priv->hw = dpni_dev; 26283e5a335dSHemant Agrawal priv->hw_id = hw_id; 262933fad432SHemant Agrawal priv->options = attr.options; 263033fad432SHemant Agrawal priv->max_mac_filters = attr.mac_filter_entries; 263133fad432SHemant Agrawal priv->max_vlan_filters = attr.vlan_filter_entries; 26323e5a335dSHemant Agrawal priv->flags = 0; 2633e806bf87SPriyanka Jain #if defined(RTE_LIBRTE_IEEE1588) 26348d21c563SHemant Agrawal printf("DPDK IEEE1588 is enabled\n"); 26358d21c563SHemant Agrawal priv->flags |= DPAA2_TX_CONF_ENABLE; 2636e806bf87SPriyanka Jain #endif 26378d21c563SHemant Agrawal /* Used with ``fslmc:dpni.1,drv_tx_conf=1`` */ 26388d21c563SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_TX_CONF)) { 26398d21c563SHemant Agrawal priv->flags |= DPAA2_TX_CONF_ENABLE; 26408d21c563SHemant Agrawal DPAA2_PMD_INFO("TX_CONF Enabled"); 26418d21c563SHemant Agrawal } 26423e5a335dSHemant Agrawal 26434690a611SNipun Gupta if (dpaa2_get_devargs(dev->devargs, DRIVER_ERROR_QUEUE)) { 26444690a611SNipun Gupta dpaa2_enable_err_queue = 1; 26454690a611SNipun Gupta DPAA2_PMD_INFO("Enable error queue"); 26464690a611SNipun Gupta } 26474690a611SNipun Gupta 26483e5a335dSHemant Agrawal /* Allocate memory for hardware structure for queues */ 26493e5a335dSHemant Agrawal ret = dpaa2_alloc_rx_tx_queues(eth_dev); 26503e5a335dSHemant Agrawal if (ret) { 2651a10a988aSShreyansh Jain DPAA2_PMD_ERR("Queue allocation Failed"); 2652d4984046SHemant Agrawal goto init_err; 26533e5a335dSHemant Agrawal } 26543e5a335dSHemant Agrawal 2655c3e0a706SShreyansh Jain /* Allocate memory for storing MAC addresses. 2656c3e0a706SShreyansh Jain * Table of mac_filter_entries size is allocated so that RTE ether lib 2657c3e0a706SShreyansh Jain * can add MAC entries when rte_eth_dev_mac_addr_add is called. 2658c3e0a706SShreyansh Jain */ 265933fad432SHemant Agrawal eth_dev->data->mac_addrs = rte_zmalloc("dpni", 266035b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0); 266133fad432SHemant Agrawal if (eth_dev->data->mac_addrs == NULL) { 2662a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2663d4984046SHemant Agrawal "Failed to allocate %d bytes needed to store MAC addresses", 266435b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries); 2665d4984046SHemant Agrawal ret = -ENOMEM; 2666d4984046SHemant Agrawal goto init_err; 266733fad432SHemant Agrawal } 266833fad432SHemant Agrawal 2669c3e0a706SShreyansh Jain ret = populate_mac_addr(dpni_dev, priv, ð_dev->data->mac_addrs[0]); 267033fad432SHemant Agrawal if (ret) { 2671c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to fetch MAC Address for device"); 2672c3e0a706SShreyansh Jain rte_free(eth_dev->data->mac_addrs); 2673c3e0a706SShreyansh Jain eth_dev->data->mac_addrs = NULL; 2674d4984046SHemant Agrawal goto init_err; 267533fad432SHemant Agrawal } 267633fad432SHemant Agrawal 2677bee61d86SHemant Agrawal /* ... tx buffer layout ... */ 2678bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 26798d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 26809ceacab7SPriyanka Jain layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS | 26819ceacab7SPriyanka Jain DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 26829ceacab7SPriyanka Jain layout.pass_timestamp = true; 26839ceacab7SPriyanka Jain } else { 2684bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 26859ceacab7SPriyanka Jain } 2686bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2687bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2688bee61d86SHemant Agrawal DPNI_QUEUE_TX, &layout); 2689bee61d86SHemant Agrawal if (ret) { 2690a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret); 2691d4984046SHemant Agrawal goto init_err; 2692bee61d86SHemant Agrawal } 2693bee61d86SHemant Agrawal 2694bee61d86SHemant Agrawal /* ... tx-conf and error buffer layout ... */ 2695bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 26968d21c563SHemant Agrawal if (priv->flags & DPAA2_TX_CONF_ENABLE) { 26978d21c563SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_TIMESTAMP; 26989ceacab7SPriyanka Jain layout.pass_timestamp = true; 26999ceacab7SPriyanka Jain } 27008d21c563SHemant Agrawal layout.options |= DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2701bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2702bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2703bee61d86SHemant Agrawal DPNI_QUEUE_TX_CONFIRM, &layout); 2704bee61d86SHemant Agrawal if (ret) { 2705a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout", 2706d4984046SHemant Agrawal ret); 2707d4984046SHemant Agrawal goto init_err; 2708bee61d86SHemant Agrawal } 2709bee61d86SHemant Agrawal 27103e5a335dSHemant Agrawal eth_dev->dev_ops = &dpaa2_ethdev_ops; 2711c147eae0SHemant Agrawal 2712a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) { 2713a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2714a3a997f0SHemant Agrawal DPAA2_PMD_INFO("Loopback mode"); 271520191ab3SNipun Gupta } else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) { 271620191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 271720191ab3SNipun Gupta DPAA2_PMD_INFO("No Prefetch mode"); 2718a3a997f0SHemant Agrawal } else { 27195c6942fdSHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2720a3a997f0SHemant Agrawal } 2721cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = dpaa2_dev_tx; 27221261cd68SHemant Agrawal 2723fe2b986aSSunil Kumar Kori /*Init fields w.r.t. classficaition*/ 27245f176728SJun Yang memset(&priv->extract.qos_key_extract, 0, 27255f176728SJun Yang sizeof(struct dpaa2_key_extract)); 2726fe2b986aSSunil Kumar Kori priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64); 2727fe2b986aSSunil Kumar Kori if (!priv->extract.qos_extract_param) { 2728fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow " 2729fe2b986aSSunil Kumar Kori " classificaiton ", ret); 2730fe2b986aSSunil Kumar Kori goto init_err; 2731fe2b986aSSunil Kumar Kori } 27325f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_src_offset = 27335f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27345f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv4_dst_offset = 27355f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27365f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_src_offset = 27375f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27385f176728SJun Yang priv->extract.qos_key_extract.key_info.ipv6_dst_offset = 27395f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27405f176728SJun Yang 2741fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 27425f176728SJun Yang memset(&priv->extract.tc_key_extract[i], 0, 27435f176728SJun Yang sizeof(struct dpaa2_key_extract)); 27445f176728SJun Yang priv->extract.tc_extract_param[i] = 2745fe2b986aSSunil Kumar Kori (size_t)rte_malloc(NULL, 256, 64); 27465f176728SJun Yang if (!priv->extract.tc_extract_param[i]) { 2747fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton", 2748fe2b986aSSunil Kumar Kori ret); 2749fe2b986aSSunil Kumar Kori goto init_err; 2750fe2b986aSSunil Kumar Kori } 27515f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_src_offset = 27525f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27535f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv4_dst_offset = 27545f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27555f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_src_offset = 27565f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 27575f176728SJun Yang priv->extract.tc_key_extract[i].key_info.ipv6_dst_offset = 27585f176728SJun Yang IP_ADDRESS_OFFSET_INVALID; 2759fe2b986aSSunil Kumar Kori } 2760fe2b986aSSunil Kumar Kori 27616f8be0fbSHemant Agrawal ret = dpni_set_max_frame_length(dpni_dev, CMD_PRI_LOW, priv->token, 27626f8be0fbSHemant Agrawal RTE_ETHER_MAX_LEN - RTE_ETHER_CRC_LEN 27636f8be0fbSHemant Agrawal + VLAN_TAG_SIZE); 27646f8be0fbSHemant Agrawal if (ret) { 27656f8be0fbSHemant Agrawal DPAA2_PMD_ERR("Unable to set mtu. check config"); 27666f8be0fbSHemant Agrawal goto init_err; 27676f8be0fbSHemant Agrawal } 27686f8be0fbSHemant Agrawal 276972ec7a67SSunil Kumar Kori /*TODO To enable soft parser support DPAA2 driver needs to integrate 277072ec7a67SSunil Kumar Kori * with external entity to receive byte code for software sequence 277172ec7a67SSunil Kumar Kori * and same will be offload to the H/W using MC interface. 277272ec7a67SSunil Kumar Kori * Currently it is assumed that DPAA2 driver has byte code by some 277372ec7a67SSunil Kumar Kori * mean and same if offloaded to H/W. 277472ec7a67SSunil Kumar Kori */ 277572ec7a67SSunil Kumar Kori if (getenv("DPAA2_ENABLE_SOFT_PARSER")) { 277672ec7a67SSunil Kumar Kori WRIOP_SS_INITIALIZER(priv); 277772ec7a67SSunil Kumar Kori ret = dpaa2_eth_load_wriop_soft_parser(priv, DPNI_SS_INGRESS); 277872ec7a67SSunil Kumar Kori if (ret < 0) { 277972ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in loading softparser\n", 278072ec7a67SSunil Kumar Kori ret); 278172ec7a67SSunil Kumar Kori return ret; 278272ec7a67SSunil Kumar Kori } 278372ec7a67SSunil Kumar Kori 278472ec7a67SSunil Kumar Kori ret = dpaa2_eth_enable_wriop_soft_parser(priv, 278572ec7a67SSunil Kumar Kori DPNI_SS_INGRESS); 278672ec7a67SSunil Kumar Kori if (ret < 0) { 278772ec7a67SSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in enabling softparser\n", 278872ec7a67SSunil Kumar Kori ret); 278972ec7a67SSunil Kumar Kori return ret; 279072ec7a67SSunil Kumar Kori } 279172ec7a67SSunil Kumar Kori } 2792627b6770SHemant Agrawal RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name); 2793c147eae0SHemant Agrawal return 0; 2794d4984046SHemant Agrawal init_err: 27953e5a335dSHemant Agrawal dpaa2_dev_close(eth_dev); 27963e5a335dSHemant Agrawal 27975964d36aSSachin Saxena return ret; 2798c147eae0SHemant Agrawal } 2799c147eae0SHemant Agrawal 2800028d1dfdSJun Yang int dpaa2_dev_is_dpaa2(struct rte_eth_dev *dev) 2801028d1dfdSJun Yang { 2802028d1dfdSJun Yang return dev->device->driver == &rte_dpaa2_pmd.driver; 2803028d1dfdSJun Yang } 2804028d1dfdSJun Yang 2805c147eae0SHemant Agrawal static int 280655fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv, 2807c147eae0SHemant Agrawal struct rte_dpaa2_device *dpaa2_dev) 2808c147eae0SHemant Agrawal { 2809c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 281081c42c84SShreyansh Jain struct dpaa2_dev_priv *dev_priv; 2811c147eae0SHemant Agrawal int diag; 2812c147eae0SHemant Agrawal 2813f4435e38SHemant Agrawal if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) > 2814f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 2815f4435e38SHemant Agrawal DPAA2_PMD_ERR( 2816f4435e38SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)", 2817f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM, 2818f4435e38SHemant Agrawal DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE); 2819f4435e38SHemant Agrawal 2820f4435e38SHemant Agrawal return -1; 2821f4435e38SHemant Agrawal } 2822f4435e38SHemant Agrawal 2823c147eae0SHemant Agrawal if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2824e729ec76SHemant Agrawal eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name); 2825e729ec76SHemant Agrawal if (!eth_dev) 2826e729ec76SHemant Agrawal return -ENODEV; 282781c42c84SShreyansh Jain dev_priv = rte_zmalloc("ethdev private structure", 2828c147eae0SHemant Agrawal sizeof(struct dpaa2_dev_priv), 2829c147eae0SHemant Agrawal RTE_CACHE_LINE_SIZE); 283081c42c84SShreyansh Jain if (dev_priv == NULL) { 2831a10a988aSShreyansh Jain DPAA2_PMD_CRIT( 2832a10a988aSShreyansh Jain "Unable to allocate memory for private data"); 2833c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2834c147eae0SHemant Agrawal return -ENOMEM; 2835c147eae0SHemant Agrawal } 283681c42c84SShreyansh Jain eth_dev->data->dev_private = (void *)dev_priv; 283781c42c84SShreyansh Jain /* Store a pointer to eth_dev in dev_private */ 283881c42c84SShreyansh Jain dev_priv->eth_dev = eth_dev; 2839e729ec76SHemant Agrawal } else { 2840e729ec76SHemant Agrawal eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name); 284181c42c84SShreyansh Jain if (!eth_dev) { 284281c42c84SShreyansh Jain DPAA2_PMD_DEBUG("returning enodev"); 2843e729ec76SHemant Agrawal return -ENODEV; 2844c147eae0SHemant Agrawal } 284581c42c84SShreyansh Jain } 2846e729ec76SHemant Agrawal 2847c147eae0SHemant Agrawal eth_dev->device = &dpaa2_dev->device; 284855fd2703SHemant Agrawal 2849c147eae0SHemant Agrawal dpaa2_dev->eth_dev = eth_dev; 2850c147eae0SHemant Agrawal eth_dev->data->rx_mbuf_alloc_failed = 0; 2851c147eae0SHemant Agrawal 285292b7e33eSHemant Agrawal if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC) 285392b7e33eSHemant Agrawal eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 285492b7e33eSHemant Agrawal 2855f30e69b4SFerruh Yigit eth_dev->data->dev_flags |= RTE_ETH_DEV_AUTOFILL_QUEUE_XSTATS; 2856f30e69b4SFerruh Yigit 2857c147eae0SHemant Agrawal /* Invoke PMD device initialization function */ 2858c147eae0SHemant Agrawal diag = dpaa2_dev_init(eth_dev); 2859fbe90cddSThomas Monjalon if (diag == 0) { 2860fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2861c147eae0SHemant Agrawal return 0; 2862fbe90cddSThomas Monjalon } 2863c147eae0SHemant Agrawal 2864c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2865c147eae0SHemant Agrawal return diag; 2866c147eae0SHemant Agrawal } 2867c147eae0SHemant Agrawal 2868c147eae0SHemant Agrawal static int 2869c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev) 2870c147eae0SHemant Agrawal { 2871c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 28725964d36aSSachin Saxena int ret; 2873c147eae0SHemant Agrawal 2874c147eae0SHemant Agrawal eth_dev = dpaa2_dev->eth_dev; 28755964d36aSSachin Saxena dpaa2_dev_close(eth_dev); 28765964d36aSSachin Saxena ret = rte_eth_dev_release_port(eth_dev); 2877c147eae0SHemant Agrawal 28785964d36aSSachin Saxena return ret; 2879c147eae0SHemant Agrawal } 2880c147eae0SHemant Agrawal 2881c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = { 288292b7e33eSHemant Agrawal .drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA, 2883bad555dfSShreyansh Jain .drv_type = DPAA2_ETH, 2884c147eae0SHemant Agrawal .probe = rte_dpaa2_probe, 2885c147eae0SHemant Agrawal .remove = rte_dpaa2_remove, 2886c147eae0SHemant Agrawal }; 2887c147eae0SHemant Agrawal 28884ed8a733SVanshika Shukla RTE_PMD_REGISTER_DPAA2(NET_DPAA2_PMD_DRIVER_NAME, rte_dpaa2_pmd); 28894ed8a733SVanshika Shukla RTE_PMD_REGISTER_PARAM_STRING(NET_DPAA2_PMD_DRIVER_NAME, 289020191ab3SNipun Gupta DRIVER_LOOPBACK_MODE "=<int> " 28918d21c563SHemant Agrawal DRIVER_NO_PREFETCH_MODE "=<int>" 28924690a611SNipun Gupta DRIVER_TX_CONF "=<int>" 28934690a611SNipun Gupta DRIVER_ERROR_QUEUE "=<int>"); 2894eeded204SDavid Marchand RTE_LOG_REGISTER_DEFAULT(dpaa2_logtype_pmd, NOTICE); 2895