1131a75b6SHemant Agrawal /* * SPDX-License-Identifier: BSD-3-Clause 2c147eae0SHemant Agrawal * 3c147eae0SHemant Agrawal * Copyright (c) 2016 Freescale Semiconductor, Inc. All rights reserved. 4131a75b6SHemant Agrawal * Copyright 2016 NXP 5c147eae0SHemant Agrawal * 6c147eae0SHemant Agrawal */ 7c147eae0SHemant Agrawal 8c147eae0SHemant Agrawal #include <time.h> 9c147eae0SHemant Agrawal #include <net/if.h> 10c147eae0SHemant Agrawal 11c147eae0SHemant Agrawal #include <rte_mbuf.h> 12ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 13c147eae0SHemant Agrawal #include <rte_malloc.h> 14c147eae0SHemant Agrawal #include <rte_memcpy.h> 15c147eae0SHemant Agrawal #include <rte_string_fns.h> 16c147eae0SHemant Agrawal #include <rte_cycles.h> 17c147eae0SHemant Agrawal #include <rte_kvargs.h> 18c147eae0SHemant Agrawal #include <rte_dev.h> 19c147eae0SHemant Agrawal #include <rte_fslmc.h> 20fe2b986aSSunil Kumar Kori #include <rte_flow_driver.h> 21c147eae0SHemant Agrawal 22a10a988aSShreyansh Jain #include "dpaa2_pmd_logs.h" 23c147eae0SHemant Agrawal #include <fslmc_vfio.h> 243e5a335dSHemant Agrawal #include <dpaa2_hw_pvt.h> 25bee61d86SHemant Agrawal #include <dpaa2_hw_mempool.h> 263cf50ff5SHemant Agrawal #include <dpaa2_hw_dpio.h> 27748eccb9SHemant Agrawal #include <mc/fsl_dpmng.h> 28c147eae0SHemant Agrawal #include "dpaa2_ethdev.h" 29f40adb40SHemant Agrawal #include <fsl_qbman_debug.h> 30c147eae0SHemant Agrawal 31c7ec1ba8SHemant Agrawal #define DRIVER_LOOPBACK_MODE "drv_loopback" 32*20191ab3SNipun Gupta #define DRIVER_NO_PREFETCH_MODE "drv_no_prefetch" 33a3a997f0SHemant Agrawal 34175fe7d9SSunil Kumar Kori /* Supported Rx offloads */ 35175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_sup = 3626179a66SHemant Agrawal DEV_RX_OFFLOAD_CHECKSUM | 3726179a66SHemant Agrawal DEV_RX_OFFLOAD_SCTP_CKSUM | 38175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_OUTER_IPV4_CKSUM | 3926179a66SHemant Agrawal DEV_RX_OFFLOAD_OUTER_UDP_CKSUM | 4026179a66SHemant Agrawal DEV_RX_OFFLOAD_VLAN_STRIP | 41175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER | 4220196043SHemant Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME | 4320196043SHemant Agrawal DEV_RX_OFFLOAD_TIMESTAMP; 44175fe7d9SSunil Kumar Kori 45175fe7d9SSunil Kumar Kori /* Rx offloads which cannot be disabled */ 46175fe7d9SSunil Kumar Kori static uint64_t dev_rx_offloads_nodis = 47175fe7d9SSunil Kumar Kori DEV_RX_OFFLOAD_SCATTER; 48175fe7d9SSunil Kumar Kori 49175fe7d9SSunil Kumar Kori /* Supported Tx offloads */ 50175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_sup = 51175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_VLAN_INSERT | 52175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_IPV4_CKSUM | 53175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_UDP_CKSUM | 54175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_TCP_CKSUM | 55175fe7d9SSunil Kumar Kori DEV_TX_OFFLOAD_SCTP_CKSUM | 5626179a66SHemant Agrawal DEV_TX_OFFLOAD_OUTER_IPV4_CKSUM | 5726179a66SHemant Agrawal DEV_TX_OFFLOAD_MT_LOCKFREE | 5826179a66SHemant Agrawal DEV_TX_OFFLOAD_MBUF_FAST_FREE; 59175fe7d9SSunil Kumar Kori 60175fe7d9SSunil Kumar Kori /* Tx offloads which cannot be disabled */ 61175fe7d9SSunil Kumar Kori static uint64_t dev_tx_offloads_nodis = 6226179a66SHemant Agrawal DEV_TX_OFFLOAD_MULTI_SEGS; 63175fe7d9SSunil Kumar Kori 64c1870f65SAkhil Goyal /* enable timestamp in mbuf */ 65c1870f65SAkhil Goyal enum pmd_dpaa2_ts dpaa2_enable_ts; 66c1870f65SAkhil Goyal 671d6329b2SHemant Agrawal struct rte_dpaa2_xstats_name_off { 681d6329b2SHemant Agrawal char name[RTE_ETH_XSTATS_NAME_SIZE]; 691d6329b2SHemant Agrawal uint8_t page_id; /* dpni statistics page id */ 701d6329b2SHemant Agrawal uint8_t stats_id; /* stats id in the given page */ 711d6329b2SHemant Agrawal }; 721d6329b2SHemant Agrawal 731d6329b2SHemant Agrawal static const struct rte_dpaa2_xstats_name_off dpaa2_xstats_strings[] = { 741d6329b2SHemant Agrawal {"ingress_multicast_frames", 0, 2}, 751d6329b2SHemant Agrawal {"ingress_multicast_bytes", 0, 3}, 761d6329b2SHemant Agrawal {"ingress_broadcast_frames", 0, 4}, 771d6329b2SHemant Agrawal {"ingress_broadcast_bytes", 0, 5}, 781d6329b2SHemant Agrawal {"egress_multicast_frames", 1, 2}, 791d6329b2SHemant Agrawal {"egress_multicast_bytes", 1, 3}, 801d6329b2SHemant Agrawal {"egress_broadcast_frames", 1, 4}, 811d6329b2SHemant Agrawal {"egress_broadcast_bytes", 1, 5}, 821d6329b2SHemant Agrawal {"ingress_filtered_frames", 2, 0}, 831d6329b2SHemant Agrawal {"ingress_discarded_frames", 2, 1}, 841d6329b2SHemant Agrawal {"ingress_nobuffer_discards", 2, 2}, 851d6329b2SHemant Agrawal {"egress_discarded_frames", 2, 3}, 861d6329b2SHemant Agrawal {"egress_confirmed_frames", 2, 4}, 871d6329b2SHemant Agrawal }; 881d6329b2SHemant Agrawal 89fe2b986aSSunil Kumar Kori static const enum rte_filter_op dpaa2_supported_filter_ops[] = { 90fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_ADD, 91fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_DELETE, 92fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_UPDATE, 93fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_FLUSH, 94fe2b986aSSunil Kumar Kori RTE_ETH_FILTER_GET 95fe2b986aSSunil Kumar Kori }; 96fe2b986aSSunil Kumar Kori 97c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd; 98d4984046SHemant Agrawal static int dpaa2_dev_uninit(struct rte_eth_dev *eth_dev); 99c5acbb5eSHemant Agrawal static int dpaa2_dev_link_update(struct rte_eth_dev *dev, 100c5acbb5eSHemant Agrawal int wait_to_complete); 101a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_up(struct rte_eth_dev *dev); 102a1f3a12cSHemant Agrawal static int dpaa2_dev_set_link_down(struct rte_eth_dev *dev); 103e1640849SHemant Agrawal static int dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu); 104c147eae0SHemant Agrawal 105a10a988aSShreyansh Jain int dpaa2_logtype_pmd; 106a10a988aSShreyansh Jain 107cfe3aeb1SDavid Marchand void 108c1870f65SAkhil Goyal rte_pmd_dpaa2_set_timestamp(enum pmd_dpaa2_ts enable) 109c1870f65SAkhil Goyal { 110c1870f65SAkhil Goyal dpaa2_enable_ts = enable; 111c1870f65SAkhil Goyal } 112c1870f65SAkhil Goyal 1133ce294f2SHemant Agrawal static int 1143ce294f2SHemant Agrawal dpaa2_vlan_filter_set(struct rte_eth_dev *dev, uint16_t vlan_id, int on) 1153ce294f2SHemant Agrawal { 1163ce294f2SHemant Agrawal int ret; 1173ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1183ce294f2SHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 1193ce294f2SHemant Agrawal 1203ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1213ce294f2SHemant Agrawal 1223ce294f2SHemant Agrawal if (dpni == NULL) { 123a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1243ce294f2SHemant Agrawal return -1; 1253ce294f2SHemant Agrawal } 1263ce294f2SHemant Agrawal 1273ce294f2SHemant Agrawal if (on) 1283ce294f2SHemant Agrawal ret = dpni_add_vlan_id(dpni, CMD_PRI_LOW, 1293ce294f2SHemant Agrawal priv->token, vlan_id); 1303ce294f2SHemant Agrawal else 1313ce294f2SHemant Agrawal ret = dpni_remove_vlan_id(dpni, CMD_PRI_LOW, 1323ce294f2SHemant Agrawal priv->token, vlan_id); 1333ce294f2SHemant Agrawal 1343ce294f2SHemant Agrawal if (ret < 0) 135a10a988aSShreyansh Jain DPAA2_PMD_ERR("ret = %d Unable to add/rem vlan %d hwid =%d", 1363ce294f2SHemant Agrawal ret, vlan_id, priv->hw_id); 1373ce294f2SHemant Agrawal 1383ce294f2SHemant Agrawal return ret; 1393ce294f2SHemant Agrawal } 1403ce294f2SHemant Agrawal 141289ba0c0SDavid Harton static int 1423ce294f2SHemant Agrawal dpaa2_vlan_offload_set(struct rte_eth_dev *dev, int mask) 1433ce294f2SHemant Agrawal { 1443ce294f2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1453ce294f2SHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 1463ce294f2SHemant Agrawal int ret; 1473ce294f2SHemant Agrawal 1483ce294f2SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1493ce294f2SHemant Agrawal 1503ce294f2SHemant Agrawal if (mask & ETH_VLAN_FILTER_MASK) { 151c172f85eSHemant Agrawal /* VLAN Filter not avaialble */ 152c172f85eSHemant Agrawal if (!priv->max_vlan_filters) { 153a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN filter not available"); 154c172f85eSHemant Agrawal goto next_mask; 155c172f85eSHemant Agrawal } 156c172f85eSHemant Agrawal 1570ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1580ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_FILTER) 1593ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1603ce294f2SHemant Agrawal priv->token, true); 1613ce294f2SHemant Agrawal else 1623ce294f2SHemant Agrawal ret = dpni_enable_vlan_filter(dpni, CMD_PRI_LOW, 1633ce294f2SHemant Agrawal priv->token, false); 1643ce294f2SHemant Agrawal if (ret < 0) 165a10a988aSShreyansh Jain DPAA2_PMD_INFO("Unable to set vlan filter = %d", ret); 1663ce294f2SHemant Agrawal } 167c172f85eSHemant Agrawal next_mask: 168acb95928SHemant Agrawal if (mask & ETH_VLAN_EXTEND_MASK) { 1690ebce612SSunil Kumar Kori if (dev->data->dev_conf.rxmode.offloads & 1700ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_VLAN_EXTEND) 171a10a988aSShreyansh Jain DPAA2_PMD_INFO("VLAN extend offload not supported"); 172acb95928SHemant Agrawal } 173289ba0c0SDavid Harton 174289ba0c0SDavid Harton return 0; 1753ce294f2SHemant Agrawal } 1763ce294f2SHemant Agrawal 177748eccb9SHemant Agrawal static int 178e59b75ffSHemant Agrawal dpaa2_vlan_tpid_set(struct rte_eth_dev *dev, 179e59b75ffSHemant Agrawal enum rte_vlan_type vlan_type __rte_unused, 180e59b75ffSHemant Agrawal uint16_t tpid) 181e59b75ffSHemant Agrawal { 182e59b75ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 183e59b75ffSHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 184e59b75ffSHemant Agrawal int ret = -ENOTSUP; 185e59b75ffSHemant Agrawal 186e59b75ffSHemant Agrawal PMD_INIT_FUNC_TRACE(); 187e59b75ffSHemant Agrawal 188e59b75ffSHemant Agrawal /* nothing to be done for standard vlan tpids */ 189e59b75ffSHemant Agrawal if (tpid == 0x8100 || tpid == 0x88A8) 190e59b75ffSHemant Agrawal return 0; 191e59b75ffSHemant Agrawal 192e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 193e59b75ffSHemant Agrawal priv->token, tpid); 194e59b75ffSHemant Agrawal if (ret < 0) 195e59b75ffSHemant Agrawal DPAA2_PMD_INFO("Unable to set vlan tpid = %d", ret); 196e59b75ffSHemant Agrawal /* if already configured tpids, remove them first */ 197e59b75ffSHemant Agrawal if (ret == -EBUSY) { 198e59b75ffSHemant Agrawal struct dpni_custom_tpid_cfg tpid_list = {0}; 199e59b75ffSHemant Agrawal 200e59b75ffSHemant Agrawal ret = dpni_get_custom_tpid(dpni, CMD_PRI_LOW, 201e59b75ffSHemant Agrawal priv->token, &tpid_list); 202e59b75ffSHemant Agrawal if (ret < 0) 203e59b75ffSHemant Agrawal goto fail; 204e59b75ffSHemant Agrawal ret = dpni_remove_custom_tpid(dpni, CMD_PRI_LOW, 205e59b75ffSHemant Agrawal priv->token, tpid_list.tpid1); 206e59b75ffSHemant Agrawal if (ret < 0) 207e59b75ffSHemant Agrawal goto fail; 208e59b75ffSHemant Agrawal ret = dpni_add_custom_tpid(dpni, CMD_PRI_LOW, 209e59b75ffSHemant Agrawal priv->token, tpid); 210e59b75ffSHemant Agrawal } 211e59b75ffSHemant Agrawal fail: 212e59b75ffSHemant Agrawal return ret; 213e59b75ffSHemant Agrawal } 214e59b75ffSHemant Agrawal 215e59b75ffSHemant Agrawal static int 216748eccb9SHemant Agrawal dpaa2_fw_version_get(struct rte_eth_dev *dev, 217748eccb9SHemant Agrawal char *fw_version, 218748eccb9SHemant Agrawal size_t fw_size) 219748eccb9SHemant Agrawal { 220748eccb9SHemant Agrawal int ret; 221748eccb9SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 222748eccb9SHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 223748eccb9SHemant Agrawal struct mc_soc_version mc_plat_info = {0}; 224748eccb9SHemant Agrawal struct mc_version mc_ver_info = {0}; 225748eccb9SHemant Agrawal 226748eccb9SHemant Agrawal PMD_INIT_FUNC_TRACE(); 227748eccb9SHemant Agrawal 228748eccb9SHemant Agrawal if (mc_get_soc_version(dpni, CMD_PRI_LOW, &mc_plat_info)) 229a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_soc_version failed"); 230748eccb9SHemant Agrawal 231748eccb9SHemant Agrawal if (mc_get_version(dpni, CMD_PRI_LOW, &mc_ver_info)) 232a10a988aSShreyansh Jain DPAA2_PMD_WARN("\tmc_get_version failed"); 233748eccb9SHemant Agrawal 234748eccb9SHemant Agrawal ret = snprintf(fw_version, fw_size, 235748eccb9SHemant Agrawal "%x-%d.%d.%d", 236748eccb9SHemant Agrawal mc_plat_info.svr, 237748eccb9SHemant Agrawal mc_ver_info.major, 238748eccb9SHemant Agrawal mc_ver_info.minor, 239748eccb9SHemant Agrawal mc_ver_info.revision); 240748eccb9SHemant Agrawal 241748eccb9SHemant Agrawal ret += 1; /* add the size of '\0' */ 242748eccb9SHemant Agrawal if (fw_size < (uint32_t)ret) 243748eccb9SHemant Agrawal return ret; 244748eccb9SHemant Agrawal else 245748eccb9SHemant Agrawal return 0; 246748eccb9SHemant Agrawal } 247748eccb9SHemant Agrawal 248bdad90d1SIvan Ilchenko static int 2493e5a335dSHemant Agrawal dpaa2_dev_info_get(struct rte_eth_dev *dev, struct rte_eth_dev_info *dev_info) 2503e5a335dSHemant Agrawal { 2513e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2523e5a335dSHemant Agrawal 2533e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2543e5a335dSHemant Agrawal 2553e5a335dSHemant Agrawal dev_info->if_index = priv->hw_id; 2563e5a335dSHemant Agrawal 25733fad432SHemant Agrawal dev_info->max_mac_addrs = priv->max_mac_filters; 258bee61d86SHemant Agrawal dev_info->max_rx_pktlen = DPAA2_MAX_RX_PKT_LEN; 259bee61d86SHemant Agrawal dev_info->min_rx_bufsize = DPAA2_MIN_RX_BUF_SIZE; 2603e5a335dSHemant Agrawal dev_info->max_rx_queues = (uint16_t)priv->nb_rx_queues; 2613e5a335dSHemant Agrawal dev_info->max_tx_queues = (uint16_t)priv->nb_tx_queues; 262175fe7d9SSunil Kumar Kori dev_info->rx_offload_capa = dev_rx_offloads_sup | 263175fe7d9SSunil Kumar Kori dev_rx_offloads_nodis; 264175fe7d9SSunil Kumar Kori dev_info->tx_offload_capa = dev_tx_offloads_sup | 265175fe7d9SSunil Kumar Kori dev_tx_offloads_nodis; 2663e5a335dSHemant Agrawal dev_info->speed_capa = ETH_LINK_SPEED_1G | 2673e5a335dSHemant Agrawal ETH_LINK_SPEED_2_5G | 2683e5a335dSHemant Agrawal ETH_LINK_SPEED_10G; 269762b275fSHemant Agrawal 270762b275fSHemant Agrawal dev_info->max_hash_mac_addrs = 0; 271762b275fSHemant Agrawal dev_info->max_vfs = 0; 272762b275fSHemant Agrawal dev_info->max_vmdq_pools = ETH_16_POOLS; 273762b275fSHemant Agrawal dev_info->flow_type_rss_offloads = DPAA2_RSS_OFFLOAD_ALL; 274bdad90d1SIvan Ilchenko 275bdad90d1SIvan Ilchenko return 0; 2763e5a335dSHemant Agrawal } 2773e5a335dSHemant Agrawal 2783e5a335dSHemant Agrawal static int 2793e5a335dSHemant Agrawal dpaa2_alloc_rx_tx_queues(struct rte_eth_dev *dev) 2803e5a335dSHemant Agrawal { 2813e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 2823e5a335dSHemant Agrawal uint16_t dist_idx; 2833e5a335dSHemant Agrawal uint32_t vq_id; 2842d5f7f52SAshish Jain uint8_t num_rxqueue_per_tc; 2853e5a335dSHemant Agrawal struct dpaa2_queue *mc_q, *mcq; 2863e5a335dSHemant Agrawal uint32_t tot_queues; 2873e5a335dSHemant Agrawal int i; 2883e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 2893e5a335dSHemant Agrawal 2903e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 2913e5a335dSHemant Agrawal 2922d5f7f52SAshish Jain num_rxqueue_per_tc = (priv->nb_rx_queues / priv->num_rx_tc); 2933e5a335dSHemant Agrawal tot_queues = priv->nb_rx_queues + priv->nb_tx_queues; 2943e5a335dSHemant Agrawal mc_q = rte_malloc(NULL, sizeof(struct dpaa2_queue) * tot_queues, 2953e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 2963e5a335dSHemant Agrawal if (!mc_q) { 297a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for rx/tx queues"); 2983e5a335dSHemant Agrawal return -1; 2993e5a335dSHemant Agrawal } 3003e5a335dSHemant Agrawal 3013e5a335dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 30285ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3033e5a335dSHemant Agrawal priv->rx_vq[i] = mc_q++; 3043e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3053e5a335dSHemant Agrawal dpaa2_q->q_storage = rte_malloc("dq_storage", 3063e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t), 3073e5a335dSHemant Agrawal RTE_CACHE_LINE_SIZE); 3083e5a335dSHemant Agrawal if (!dpaa2_q->q_storage) 3093e5a335dSHemant Agrawal goto fail; 3103e5a335dSHemant Agrawal 3113e5a335dSHemant Agrawal memset(dpaa2_q->q_storage, 0, 3123e5a335dSHemant Agrawal sizeof(struct queue_storage_info_t)); 3133cf50ff5SHemant Agrawal if (dpaa2_alloc_dq_storage(dpaa2_q->q_storage)) 3143cf50ff5SHemant Agrawal goto fail; 3153e5a335dSHemant Agrawal } 3163e5a335dSHemant Agrawal 3173e5a335dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 31885ee5ddaSShreyansh Jain mc_q->eth_data = dev->data; 3197ae777d0SHemant Agrawal mc_q->flow_id = 0xffff; 3203e5a335dSHemant Agrawal priv->tx_vq[i] = mc_q++; 3217ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 3227ae777d0SHemant Agrawal dpaa2_q->cscn = rte_malloc(NULL, 3237ae777d0SHemant Agrawal sizeof(struct qbman_result), 16); 3247ae777d0SHemant Agrawal if (!dpaa2_q->cscn) 3257ae777d0SHemant Agrawal goto fail_tx; 3263e5a335dSHemant Agrawal } 3273e5a335dSHemant Agrawal 3283e5a335dSHemant Agrawal vq_id = 0; 329599017a2SHemant Agrawal for (dist_idx = 0; dist_idx < priv->nb_rx_queues; dist_idx++) { 3303e5a335dSHemant Agrawal mcq = (struct dpaa2_queue *)priv->rx_vq[vq_id]; 3312d5f7f52SAshish Jain mcq->tc_index = dist_idx / num_rxqueue_per_tc; 3322d5f7f52SAshish Jain mcq->flow_id = dist_idx % num_rxqueue_per_tc; 3333e5a335dSHemant Agrawal vq_id++; 3343e5a335dSHemant Agrawal } 3353e5a335dSHemant Agrawal 3363e5a335dSHemant Agrawal return 0; 3377ae777d0SHemant Agrawal fail_tx: 3387ae777d0SHemant Agrawal i -= 1; 3397ae777d0SHemant Agrawal while (i >= 0) { 3407ae777d0SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 3417ae777d0SHemant Agrawal rte_free(dpaa2_q->cscn); 3427ae777d0SHemant Agrawal priv->tx_vq[i--] = NULL; 3437ae777d0SHemant Agrawal } 3447ae777d0SHemant Agrawal i = priv->nb_rx_queues; 3453e5a335dSHemant Agrawal fail: 3463e5a335dSHemant Agrawal i -= 1; 3473e5a335dSHemant Agrawal mc_q = priv->rx_vq[0]; 3483e5a335dSHemant Agrawal while (i >= 0) { 3493e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3503cf50ff5SHemant Agrawal dpaa2_free_dq_storage(dpaa2_q->q_storage); 3513e5a335dSHemant Agrawal rte_free(dpaa2_q->q_storage); 3523e5a335dSHemant Agrawal priv->rx_vq[i--] = NULL; 3533e5a335dSHemant Agrawal } 3543e5a335dSHemant Agrawal rte_free(mc_q); 3553e5a335dSHemant Agrawal return -1; 3563e5a335dSHemant Agrawal } 3573e5a335dSHemant Agrawal 3585d9a1e4dSHemant Agrawal static void 3595d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(struct rte_eth_dev *dev) 3605d9a1e4dSHemant Agrawal { 3615d9a1e4dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 3625d9a1e4dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 3635d9a1e4dSHemant Agrawal int i; 3645d9a1e4dSHemant Agrawal 3655d9a1e4dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 3665d9a1e4dSHemant Agrawal 3675d9a1e4dSHemant Agrawal /* Queue allocation base */ 3685d9a1e4dSHemant Agrawal if (priv->rx_vq[0]) { 3695d9a1e4dSHemant Agrawal /* cleaning up queue storage */ 3705d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_rx_queues; i++) { 3715d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 3725d9a1e4dSHemant Agrawal if (dpaa2_q->q_storage) 3735d9a1e4dSHemant Agrawal rte_free(dpaa2_q->q_storage); 3745d9a1e4dSHemant Agrawal } 3755d9a1e4dSHemant Agrawal /* cleanup tx queue cscn */ 3765d9a1e4dSHemant Agrawal for (i = 0; i < priv->nb_tx_queues; i++) { 3775d9a1e4dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 3785d9a1e4dSHemant Agrawal rte_free(dpaa2_q->cscn); 3795d9a1e4dSHemant Agrawal } 3805d9a1e4dSHemant Agrawal /*free memory for all queues (RX+TX) */ 3815d9a1e4dSHemant Agrawal rte_free(priv->rx_vq[0]); 3825d9a1e4dSHemant Agrawal priv->rx_vq[0] = NULL; 3835d9a1e4dSHemant Agrawal } 3845d9a1e4dSHemant Agrawal } 3855d9a1e4dSHemant Agrawal 3863e5a335dSHemant Agrawal static int 3873e5a335dSHemant Agrawal dpaa2_eth_dev_configure(struct rte_eth_dev *dev) 3883e5a335dSHemant Agrawal { 38921ce788cSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 39021ce788cSHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 39121ce788cSHemant Agrawal struct rte_eth_conf *eth_conf = &dev->data->dev_conf; 3920ebce612SSunil Kumar Kori uint64_t rx_offloads = eth_conf->rxmode.offloads; 3930ebce612SSunil Kumar Kori uint64_t tx_offloads = eth_conf->txmode.offloads; 3940ebce612SSunil Kumar Kori int rx_l3_csum_offload = false; 3950ebce612SSunil Kumar Kori int rx_l4_csum_offload = false; 3960ebce612SSunil Kumar Kori int tx_l3_csum_offload = false; 3970ebce612SSunil Kumar Kori int tx_l4_csum_offload = false; 39889c2ea8fSHemant Agrawal int ret; 3993e5a335dSHemant Agrawal 4003e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 4013e5a335dSHemant Agrawal 4027bdf45f9SHemant Agrawal /* Rx offloads which are enabled by default */ 403175fe7d9SSunil Kumar Kori if (dev_rx_offloads_nodis & ~rx_offloads) { 4047bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 4057bdf45f9SHemant Agrawal "Some of rx offloads enabled by default - requested 0x%" PRIx64 4067bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 407175fe7d9SSunil Kumar Kori rx_offloads, dev_rx_offloads_nodis); 408175fe7d9SSunil Kumar Kori } 4090ebce612SSunil Kumar Kori 4107bdf45f9SHemant Agrawal /* Tx offloads which are enabled by default */ 411175fe7d9SSunil Kumar Kori if (dev_tx_offloads_nodis & ~tx_offloads) { 4127bdf45f9SHemant Agrawal DPAA2_PMD_INFO( 4137bdf45f9SHemant Agrawal "Some of tx offloads enabled by default - requested 0x%" PRIx64 4147bdf45f9SHemant Agrawal " fixed are 0x%" PRIx64, 415175fe7d9SSunil Kumar Kori tx_offloads, dev_tx_offloads_nodis); 416175fe7d9SSunil Kumar Kori } 4170ebce612SSunil Kumar Kori 4180ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_JUMBO_FRAME) { 419e1640849SHemant Agrawal if (eth_conf->rxmode.max_rx_pkt_len <= DPAA2_MAX_RX_PKT_LEN) { 42044ea7355SAshish Jain ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, 42144ea7355SAshish Jain priv->token, eth_conf->rxmode.max_rx_pkt_len); 422e1640849SHemant Agrawal if (ret) { 423a10a988aSShreyansh Jain DPAA2_PMD_ERR( 424a10a988aSShreyansh Jain "Unable to set mtu. check config"); 425e1640849SHemant Agrawal return ret; 426e1640849SHemant Agrawal } 427e1640849SHemant Agrawal } else { 428e1640849SHemant Agrawal return -1; 429e1640849SHemant Agrawal } 430e1640849SHemant Agrawal } 431e1640849SHemant Agrawal 43289c2ea8fSHemant Agrawal if (eth_conf->rxmode.mq_mode == ETH_MQ_RX_RSS) { 43389c2ea8fSHemant Agrawal ret = dpaa2_setup_flow_dist(dev, 43489c2ea8fSHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf); 43589c2ea8fSHemant Agrawal if (ret) { 436a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set flow distribution." 437a10a988aSShreyansh Jain "Check queue config"); 43889c2ea8fSHemant Agrawal return ret; 43989c2ea8fSHemant Agrawal } 44089c2ea8fSHemant Agrawal } 441c5acbb5eSHemant Agrawal 4420ebce612SSunil Kumar Kori if (rx_offloads & DEV_RX_OFFLOAD_IPV4_CKSUM) 4430ebce612SSunil Kumar Kori rx_l3_csum_offload = true; 4440ebce612SSunil Kumar Kori 4450ebce612SSunil Kumar Kori if ((rx_offloads & DEV_RX_OFFLOAD_UDP_CKSUM) || 44626179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_TCP_CKSUM) || 44726179a66SHemant Agrawal (rx_offloads & DEV_RX_OFFLOAD_SCTP_CKSUM)) 4480ebce612SSunil Kumar Kori rx_l4_csum_offload = true; 44921ce788cSHemant Agrawal 45021ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4510ebce612SSunil Kumar Kori DPNI_OFF_RX_L3_CSUM, rx_l3_csum_offload); 45221ce788cSHemant Agrawal if (ret) { 453a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set RX l3 csum:Error = %d", ret); 45421ce788cSHemant Agrawal return ret; 45521ce788cSHemant Agrawal } 45621ce788cSHemant Agrawal 45721ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4580ebce612SSunil Kumar Kori DPNI_OFF_RX_L4_CSUM, rx_l4_csum_offload); 45921ce788cSHemant Agrawal if (ret) { 460a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get RX l4 csum:Error = %d", ret); 46121ce788cSHemant Agrawal return ret; 46221ce788cSHemant Agrawal } 46321ce788cSHemant Agrawal 46420196043SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_TIMESTAMP) 46520196043SHemant Agrawal dpaa2_enable_ts = true; 46620196043SHemant Agrawal 4670ebce612SSunil Kumar Kori if (tx_offloads & DEV_TX_OFFLOAD_IPV4_CKSUM) 4680ebce612SSunil Kumar Kori tx_l3_csum_offload = true; 4690ebce612SSunil Kumar Kori 4700ebce612SSunil Kumar Kori if ((tx_offloads & DEV_TX_OFFLOAD_UDP_CKSUM) || 4710ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_TCP_CKSUM) || 4720ebce612SSunil Kumar Kori (tx_offloads & DEV_TX_OFFLOAD_SCTP_CKSUM)) 4730ebce612SSunil Kumar Kori tx_l4_csum_offload = true; 4740ebce612SSunil Kumar Kori 47521ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4760ebce612SSunil Kumar Kori DPNI_OFF_TX_L3_CSUM, tx_l3_csum_offload); 47721ce788cSHemant Agrawal if (ret) { 478a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to set TX l3 csum:Error = %d", ret); 47921ce788cSHemant Agrawal return ret; 48021ce788cSHemant Agrawal } 48121ce788cSHemant Agrawal 48221ce788cSHemant Agrawal ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 4830ebce612SSunil Kumar Kori DPNI_OFF_TX_L4_CSUM, tx_l4_csum_offload); 48421ce788cSHemant Agrawal if (ret) { 485a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to get TX l4 csum:Error = %d", ret); 48621ce788cSHemant Agrawal return ret; 48721ce788cSHemant Agrawal } 48821ce788cSHemant Agrawal 489ffb3389cSNipun Gupta /* Enabling hash results in FD requires setting DPNI_FLCTYPE_HASH in 490ffb3389cSNipun Gupta * dpni_set_offload API. Setting this FLCTYPE for DPNI sets the FD[SC] 491ffb3389cSNipun Gupta * to 0 for LS2 in the hardware thus disabling data/annotation 492ffb3389cSNipun Gupta * stashing. For LX2 this is fixed in hardware and thus hash result and 493ffb3389cSNipun Gupta * parse results can be received in FD using this option. 494ffb3389cSNipun Gupta */ 495ffb3389cSNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) { 496ffb3389cSNipun Gupta ret = dpni_set_offload(dpni, CMD_PRI_LOW, priv->token, 497ffb3389cSNipun Gupta DPNI_FLCTYPE_HASH, true); 498ffb3389cSNipun Gupta if (ret) { 499a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error setting FLCTYPE: Err = %d", ret); 500ffb3389cSNipun Gupta return ret; 501ffb3389cSNipun Gupta } 502ffb3389cSNipun Gupta } 503ffb3389cSNipun Gupta 50424f3c9a6SHemant Agrawal if (rx_offloads & DEV_RX_OFFLOAD_VLAN_FILTER) 505c172f85eSHemant Agrawal dpaa2_vlan_offload_set(dev, ETH_VLAN_FILTER_MASK); 506c172f85eSHemant Agrawal 507c5acbb5eSHemant Agrawal /* update the current status */ 508c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 509c5acbb5eSHemant Agrawal 5103e5a335dSHemant Agrawal return 0; 5113e5a335dSHemant Agrawal } 5123e5a335dSHemant Agrawal 5133e5a335dSHemant Agrawal /* Function to setup RX flow information. It contains traffic class ID, 5143e5a335dSHemant Agrawal * flow ID, destination configuration etc. 5153e5a335dSHemant Agrawal */ 5163e5a335dSHemant Agrawal static int 5173e5a335dSHemant Agrawal dpaa2_dev_rx_queue_setup(struct rte_eth_dev *dev, 5183e5a335dSHemant Agrawal uint16_t rx_queue_id, 5193e5a335dSHemant Agrawal uint16_t nb_rx_desc __rte_unused, 5203e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 5213e5a335dSHemant Agrawal const struct rte_eth_rxconf *rx_conf __rte_unused, 5223e5a335dSHemant Agrawal struct rte_mempool *mb_pool) 5233e5a335dSHemant Agrawal { 5243e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 5253e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 5263e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 5273e5a335dSHemant Agrawal struct dpni_queue cfg; 5283e5a335dSHemant Agrawal uint8_t options = 0; 5293e5a335dSHemant Agrawal uint8_t flow_id; 530bee61d86SHemant Agrawal uint32_t bpid; 5313e5a335dSHemant Agrawal int ret; 5323e5a335dSHemant Agrawal 5333e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 5343e5a335dSHemant Agrawal 535a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("dev =%p, queue =%d, pool = %p, conf =%p", 5363e5a335dSHemant Agrawal dev, rx_queue_id, mb_pool, rx_conf); 5373e5a335dSHemant Agrawal 538bee61d86SHemant Agrawal if (!priv->bp_list || priv->bp_list->mp != mb_pool) { 539bee61d86SHemant Agrawal bpid = mempool_to_bpid(mb_pool); 540bee61d86SHemant Agrawal ret = dpaa2_attach_bp_list(priv, 541bee61d86SHemant Agrawal rte_dpaa2_bpid_info[bpid].bp_list); 542bee61d86SHemant Agrawal if (ret) 543bee61d86SHemant Agrawal return ret; 544bee61d86SHemant Agrawal } 5453e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 5463e5a335dSHemant Agrawal dpaa2_q->mb_pool = mb_pool; /**< mbuf pool to populate RX ring. */ 547109df460SShreyansh Jain dpaa2_q->bp_array = rte_dpaa2_bpid_info; 5483e5a335dSHemant Agrawal 549599017a2SHemant Agrawal /*Get the flow id from given VQ id*/ 550599017a2SHemant Agrawal flow_id = rx_queue_id % priv->nb_rx_queues; 5513e5a335dSHemant Agrawal memset(&cfg, 0, sizeof(struct dpni_queue)); 5523e5a335dSHemant Agrawal 5533e5a335dSHemant Agrawal options = options | DPNI_QUEUE_OPT_USER_CTX; 5545ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_q); 5553e5a335dSHemant Agrawal 55637529eceSHemant Agrawal /*if ls2088 or rev2 device, enable the stashing */ 55730db823eSHemant Agrawal 558e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) != SVR_LS2080A) { 55937529eceSHemant Agrawal options |= DPNI_QUEUE_OPT_FLC; 56037529eceSHemant Agrawal cfg.flc.stash_control = true; 56137529eceSHemant Agrawal cfg.flc.value &= 0xFFFFFFFFFFFFFFC0; 56237529eceSHemant Agrawal /* 00 00 00 - last 6 bit represent annotation, context stashing, 563e0ded73bSHemant Agrawal * data stashing setting 01 01 00 (0x14) 564e0ded73bSHemant Agrawal * (in following order ->DS AS CS) 565e0ded73bSHemant Agrawal * to enable 1 line data, 1 line annotation. 566e0ded73bSHemant Agrawal * For LX2, this setting should be 01 00 00 (0x10) 56737529eceSHemant Agrawal */ 568e0ded73bSHemant Agrawal if ((dpaa2_svr_family & 0xffff0000) == SVR_LX2160A) 569e0ded73bSHemant Agrawal cfg.flc.value |= 0x10; 570e0ded73bSHemant Agrawal else 57137529eceSHemant Agrawal cfg.flc.value |= 0x14; 57237529eceSHemant Agrawal } 5733e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_RX, 5743e5a335dSHemant Agrawal dpaa2_q->tc_index, flow_id, options, &cfg); 5753e5a335dSHemant Agrawal if (ret) { 576a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the rx flow: = %d", ret); 5773e5a335dSHemant Agrawal return -1; 5783e5a335dSHemant Agrawal } 5793e5a335dSHemant Agrawal 58023d6a87eSHemant Agrawal if (!(priv->flags & DPAA2_RX_TAILDROP_OFF)) { 58123d6a87eSHemant Agrawal struct dpni_taildrop taildrop; 58223d6a87eSHemant Agrawal 58323d6a87eSHemant Agrawal taildrop.enable = 1; 58423d6a87eSHemant Agrawal /*enabling per rx queue congestion control */ 58523d6a87eSHemant Agrawal taildrop.threshold = CONG_THRESHOLD_RX_Q; 58623d6a87eSHemant Agrawal taildrop.units = DPNI_CONGESTION_UNIT_BYTES; 587d47f0292SHemant Agrawal taildrop.oal = CONG_RX_OAL; 588a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("Enabling Early Drop on queue = %d", 58923d6a87eSHemant Agrawal rx_queue_id); 59023d6a87eSHemant Agrawal ret = dpni_set_taildrop(dpni, CMD_PRI_LOW, priv->token, 59123d6a87eSHemant Agrawal DPNI_CP_QUEUE, DPNI_QUEUE_RX, 59223d6a87eSHemant Agrawal dpaa2_q->tc_index, flow_id, &taildrop); 59323d6a87eSHemant Agrawal if (ret) { 594a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting taildrop. err=(%d)", 595a10a988aSShreyansh Jain ret); 59623d6a87eSHemant Agrawal return -1; 59723d6a87eSHemant Agrawal } 59823d6a87eSHemant Agrawal } 59923d6a87eSHemant Agrawal 6003e5a335dSHemant Agrawal dev->data->rx_queues[rx_queue_id] = dpaa2_q; 6013e5a335dSHemant Agrawal return 0; 6023e5a335dSHemant Agrawal } 6033e5a335dSHemant Agrawal 6043e5a335dSHemant Agrawal static int 6053e5a335dSHemant Agrawal dpaa2_dev_tx_queue_setup(struct rte_eth_dev *dev, 6063e5a335dSHemant Agrawal uint16_t tx_queue_id, 6073e5a335dSHemant Agrawal uint16_t nb_tx_desc __rte_unused, 6083e5a335dSHemant Agrawal unsigned int socket_id __rte_unused, 6093e5a335dSHemant Agrawal const struct rte_eth_txconf *tx_conf __rte_unused) 6103e5a335dSHemant Agrawal { 6113e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 6123e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q = (struct dpaa2_queue *) 6133e5a335dSHemant Agrawal priv->tx_vq[tx_queue_id]; 6143e5a335dSHemant Agrawal struct fsl_mc_io *dpni = priv->hw; 6153e5a335dSHemant Agrawal struct dpni_queue tx_conf_cfg; 6163e5a335dSHemant Agrawal struct dpni_queue tx_flow_cfg; 6173e5a335dSHemant Agrawal uint8_t options = 0, flow_id; 6183e5a335dSHemant Agrawal uint32_t tc_id; 6193e5a335dSHemant Agrawal int ret; 6203e5a335dSHemant Agrawal 6213e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6223e5a335dSHemant Agrawal 6233e5a335dSHemant Agrawal /* Return if queue already configured */ 624f9989673SAkhil Goyal if (dpaa2_q->flow_id != 0xffff) { 625f9989673SAkhil Goyal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 6263e5a335dSHemant Agrawal return 0; 627f9989673SAkhil Goyal } 6283e5a335dSHemant Agrawal 6293e5a335dSHemant Agrawal memset(&tx_conf_cfg, 0, sizeof(struct dpni_queue)); 6303e5a335dSHemant Agrawal memset(&tx_flow_cfg, 0, sizeof(struct dpni_queue)); 6313e5a335dSHemant Agrawal 632ef18dafeSHemant Agrawal tc_id = tx_queue_id; 633ef18dafeSHemant Agrawal flow_id = 0; 6343e5a335dSHemant Agrawal 6353e5a335dSHemant Agrawal ret = dpni_set_queue(dpni, CMD_PRI_LOW, priv->token, DPNI_QUEUE_TX, 6363e5a335dSHemant Agrawal tc_id, flow_id, options, &tx_flow_cfg); 6373e5a335dSHemant Agrawal if (ret) { 638a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in setting the tx flow: " 639a10a988aSShreyansh Jain "tc_id=%d, flow=%d err=%d", 640a10a988aSShreyansh Jain tc_id, flow_id, ret); 6413e5a335dSHemant Agrawal return -1; 6423e5a335dSHemant Agrawal } 6433e5a335dSHemant Agrawal 6443e5a335dSHemant Agrawal dpaa2_q->flow_id = flow_id; 6453e5a335dSHemant Agrawal 6463e5a335dSHemant Agrawal if (tx_queue_id == 0) { 6473e5a335dSHemant Agrawal /*Set tx-conf and error configuration*/ 6483e5a335dSHemant Agrawal ret = dpni_set_tx_confirmation_mode(dpni, CMD_PRI_LOW, 6493e5a335dSHemant Agrawal priv->token, 6503e5a335dSHemant Agrawal DPNI_CONF_DISABLE); 6513e5a335dSHemant Agrawal if (ret) { 652a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in set tx conf mode settings: " 653a10a988aSShreyansh Jain "err=%d", ret); 6543e5a335dSHemant Agrawal return -1; 6553e5a335dSHemant Agrawal } 6563e5a335dSHemant Agrawal } 6573e5a335dSHemant Agrawal dpaa2_q->tc_index = tc_id; 6583e5a335dSHemant Agrawal 659a0840963SHemant Agrawal if (!(priv->flags & DPAA2_TX_CGR_OFF)) { 6607ae777d0SHemant Agrawal struct dpni_congestion_notification_cfg cong_notif_cfg; 6617ae777d0SHemant Agrawal 66229dfa62fSHemant Agrawal cong_notif_cfg.units = DPNI_CONGESTION_UNIT_FRAMES; 6637ae777d0SHemant Agrawal cong_notif_cfg.threshold_entry = CONG_ENTER_TX_THRESHOLD; 6647ae777d0SHemant Agrawal /* Notify that the queue is not congested when the data in 6657ae777d0SHemant Agrawal * the queue is below this thershold. 6667ae777d0SHemant Agrawal */ 6677ae777d0SHemant Agrawal cong_notif_cfg.threshold_exit = CONG_EXIT_TX_THRESHOLD; 6687ae777d0SHemant Agrawal cong_notif_cfg.message_ctx = 0; 669543dbfecSNipun Gupta cong_notif_cfg.message_iova = 670543dbfecSNipun Gupta (size_t)DPAA2_VADDR_TO_IOVA(dpaa2_q->cscn); 6717ae777d0SHemant Agrawal cong_notif_cfg.dest_cfg.dest_type = DPNI_DEST_NONE; 6727ae777d0SHemant Agrawal cong_notif_cfg.notification_mode = 6737ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_ENTER | 6747ae777d0SHemant Agrawal DPNI_CONG_OPT_WRITE_MEM_ON_EXIT | 6757ae777d0SHemant Agrawal DPNI_CONG_OPT_COHERENT_WRITE; 67655984a9bSShreyansh Jain cong_notif_cfg.cg_point = DPNI_CP_QUEUE; 6777ae777d0SHemant Agrawal 6787ae777d0SHemant Agrawal ret = dpni_set_congestion_notification(dpni, CMD_PRI_LOW, 6797ae777d0SHemant Agrawal priv->token, 6807ae777d0SHemant Agrawal DPNI_QUEUE_TX, 6817ae777d0SHemant Agrawal tc_id, 6827ae777d0SHemant Agrawal &cong_notif_cfg); 6837ae777d0SHemant Agrawal if (ret) { 684a10a988aSShreyansh Jain DPAA2_PMD_ERR( 685a10a988aSShreyansh Jain "Error in setting tx congestion notification: " 686a10a988aSShreyansh Jain "err=%d", ret); 6877ae777d0SHemant Agrawal return -ret; 6887ae777d0SHemant Agrawal } 6897ae777d0SHemant Agrawal } 69016c4a3c4SNipun Gupta dpaa2_q->cb_eqresp_free = dpaa2_dev_free_eqresp_buf; 6913e5a335dSHemant Agrawal dev->data->tx_queues[tx_queue_id] = dpaa2_q; 6923e5a335dSHemant Agrawal return 0; 6933e5a335dSHemant Agrawal } 6943e5a335dSHemant Agrawal 6953e5a335dSHemant Agrawal static void 6963e5a335dSHemant Agrawal dpaa2_dev_rx_queue_release(void *q __rte_unused) 6973e5a335dSHemant Agrawal { 6983e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 6993e5a335dSHemant Agrawal } 7003e5a335dSHemant Agrawal 7013e5a335dSHemant Agrawal static void 7023e5a335dSHemant Agrawal dpaa2_dev_tx_queue_release(void *q __rte_unused) 7033e5a335dSHemant Agrawal { 7043e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 7053e5a335dSHemant Agrawal } 7063e5a335dSHemant Agrawal 707f40adb40SHemant Agrawal static uint32_t 708f40adb40SHemant Agrawal dpaa2_dev_rx_queue_count(struct rte_eth_dev *dev, uint16_t rx_queue_id) 709f40adb40SHemant Agrawal { 710f40adb40SHemant Agrawal int32_t ret; 711f40adb40SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 712f40adb40SHemant Agrawal struct dpaa2_queue *dpaa2_q; 713f40adb40SHemant Agrawal struct qbman_swp *swp; 714f40adb40SHemant Agrawal struct qbman_fq_query_np_rslt state; 715f40adb40SHemant Agrawal uint32_t frame_cnt = 0; 716f40adb40SHemant Agrawal 717f40adb40SHemant Agrawal PMD_INIT_FUNC_TRACE(); 718f40adb40SHemant Agrawal 719f40adb40SHemant Agrawal if (unlikely(!DPAA2_PER_LCORE_DPIO)) { 720f40adb40SHemant Agrawal ret = dpaa2_affine_qbman_swp(); 721f40adb40SHemant Agrawal if (ret) { 722a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in affining portal"); 723f40adb40SHemant Agrawal return -EINVAL; 724f40adb40SHemant Agrawal } 725f40adb40SHemant Agrawal } 726f40adb40SHemant Agrawal swp = DPAA2_PER_LCORE_PORTAL; 727f40adb40SHemant Agrawal 728f40adb40SHemant Agrawal dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[rx_queue_id]; 729f40adb40SHemant Agrawal 730f40adb40SHemant Agrawal if (qbman_fq_query_state(swp, dpaa2_q->fqid, &state) == 0) { 731f40adb40SHemant Agrawal frame_cnt = qbman_fq_state_frame_count(&state); 732a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("RX frame count for q(%d) is %u", 733f40adb40SHemant Agrawal rx_queue_id, frame_cnt); 734f40adb40SHemant Agrawal } 735f40adb40SHemant Agrawal return frame_cnt; 736f40adb40SHemant Agrawal } 737f40adb40SHemant Agrawal 738a5fc38d4SHemant Agrawal static const uint32_t * 739a5fc38d4SHemant Agrawal dpaa2_supported_ptypes_get(struct rte_eth_dev *dev) 740a5fc38d4SHemant Agrawal { 741a5fc38d4SHemant Agrawal static const uint32_t ptypes[] = { 742a5fc38d4SHemant Agrawal /*todo -= add more types */ 743a5fc38d4SHemant Agrawal RTE_PTYPE_L2_ETHER, 744a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4, 745a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV4_EXT, 746a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6, 747a5fc38d4SHemant Agrawal RTE_PTYPE_L3_IPV6_EXT, 748a5fc38d4SHemant Agrawal RTE_PTYPE_L4_TCP, 749a5fc38d4SHemant Agrawal RTE_PTYPE_L4_UDP, 750a5fc38d4SHemant Agrawal RTE_PTYPE_L4_SCTP, 751a5fc38d4SHemant Agrawal RTE_PTYPE_L4_ICMP, 752a5fc38d4SHemant Agrawal RTE_PTYPE_UNKNOWN 753a5fc38d4SHemant Agrawal }; 754a5fc38d4SHemant Agrawal 755a3a997f0SHemant Agrawal if (dev->rx_pkt_burst == dpaa2_dev_prefetch_rx || 756*20191ab3SNipun Gupta dev->rx_pkt_burst == dpaa2_dev_rx || 757a3a997f0SHemant Agrawal dev->rx_pkt_burst == dpaa2_dev_loopback_rx) 758a5fc38d4SHemant Agrawal return ptypes; 759a5fc38d4SHemant Agrawal return NULL; 760a5fc38d4SHemant Agrawal } 761a5fc38d4SHemant Agrawal 762c5acbb5eSHemant Agrawal /** 763c5acbb5eSHemant Agrawal * Dpaa2 link Interrupt handler 764c5acbb5eSHemant Agrawal * 765c5acbb5eSHemant Agrawal * @param param 766c5acbb5eSHemant Agrawal * The address of parameter (struct rte_eth_dev *) regsitered before. 767c5acbb5eSHemant Agrawal * 768c5acbb5eSHemant Agrawal * @return 769c5acbb5eSHemant Agrawal * void 770c5acbb5eSHemant Agrawal */ 771c5acbb5eSHemant Agrawal static void 772c5acbb5eSHemant Agrawal dpaa2_interrupt_handler(void *param) 773c5acbb5eSHemant Agrawal { 774c5acbb5eSHemant Agrawal struct rte_eth_dev *dev = param; 775c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 776c5acbb5eSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 777c5acbb5eSHemant Agrawal int ret; 778c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 779c5acbb5eSHemant Agrawal unsigned int status = 0, clear = 0; 780c5acbb5eSHemant Agrawal 781c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 782c5acbb5eSHemant Agrawal 783c5acbb5eSHemant Agrawal if (dpni == NULL) { 784a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 785c5acbb5eSHemant Agrawal return; 786c5acbb5eSHemant Agrawal } 787c5acbb5eSHemant Agrawal 788c5acbb5eSHemant Agrawal ret = dpni_get_irq_status(dpni, CMD_PRI_LOW, priv->token, 789c5acbb5eSHemant Agrawal irq_index, &status); 790c5acbb5eSHemant Agrawal if (unlikely(ret)) { 791a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't get irq status (err %d)", ret); 792c5acbb5eSHemant Agrawal clear = 0xffffffff; 793c5acbb5eSHemant Agrawal goto out; 794c5acbb5eSHemant Agrawal } 795c5acbb5eSHemant Agrawal 796c5acbb5eSHemant Agrawal if (status & DPNI_IRQ_EVENT_LINK_CHANGED) { 797c5acbb5eSHemant Agrawal clear = DPNI_IRQ_EVENT_LINK_CHANGED; 798c5acbb5eSHemant Agrawal dpaa2_dev_link_update(dev, 0); 799c5acbb5eSHemant Agrawal /* calling all the apps registered for link status event */ 800c5acbb5eSHemant Agrawal _rte_eth_dev_callback_process(dev, RTE_ETH_EVENT_INTR_LSC, 801cebe3d7bSThomas Monjalon NULL); 802c5acbb5eSHemant Agrawal } 803c5acbb5eSHemant Agrawal out: 804c5acbb5eSHemant Agrawal ret = dpni_clear_irq_status(dpni, CMD_PRI_LOW, priv->token, 805c5acbb5eSHemant Agrawal irq_index, clear); 806c5acbb5eSHemant Agrawal if (unlikely(ret)) 807a10a988aSShreyansh Jain DPAA2_PMD_ERR("Can't clear irq status (err %d)", ret); 808c5acbb5eSHemant Agrawal } 809c5acbb5eSHemant Agrawal 810c5acbb5eSHemant Agrawal static int 811c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(struct rte_eth_dev *dev, int enable) 812c5acbb5eSHemant Agrawal { 813c5acbb5eSHemant Agrawal int err = 0; 814c5acbb5eSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 815c5acbb5eSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 816c5acbb5eSHemant Agrawal int irq_index = DPNI_IRQ_INDEX; 817c5acbb5eSHemant Agrawal unsigned int mask = DPNI_IRQ_EVENT_LINK_CHANGED; 818c5acbb5eSHemant Agrawal 819c5acbb5eSHemant Agrawal PMD_INIT_FUNC_TRACE(); 820c5acbb5eSHemant Agrawal 821c5acbb5eSHemant Agrawal err = dpni_set_irq_mask(dpni, CMD_PRI_LOW, priv->token, 822c5acbb5eSHemant Agrawal irq_index, mask); 823c5acbb5eSHemant Agrawal if (err < 0) { 824a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_mask():%d (%s)", err, 825c5acbb5eSHemant Agrawal strerror(-err)); 826c5acbb5eSHemant Agrawal return err; 827c5acbb5eSHemant Agrawal } 828c5acbb5eSHemant Agrawal 829c5acbb5eSHemant Agrawal err = dpni_set_irq_enable(dpni, CMD_PRI_LOW, priv->token, 830c5acbb5eSHemant Agrawal irq_index, enable); 831c5acbb5eSHemant Agrawal if (err < 0) 832a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error: dpni_set_irq_enable():%d (%s)", err, 833c5acbb5eSHemant Agrawal strerror(-err)); 834c5acbb5eSHemant Agrawal 835c5acbb5eSHemant Agrawal return err; 836c5acbb5eSHemant Agrawal } 837c5acbb5eSHemant Agrawal 8383e5a335dSHemant Agrawal static int 8393e5a335dSHemant Agrawal dpaa2_dev_start(struct rte_eth_dev *dev) 8403e5a335dSHemant Agrawal { 841c5acbb5eSHemant Agrawal struct rte_device *rdev = dev->device; 842c5acbb5eSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 8433e5a335dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 8443e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = data->dev_private; 8453e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 8463e5a335dSHemant Agrawal struct dpni_queue cfg; 847ef18dafeSHemant Agrawal struct dpni_error_cfg err_cfg; 8483e5a335dSHemant Agrawal uint16_t qdid; 8493e5a335dSHemant Agrawal struct dpni_queue_id qid; 8503e5a335dSHemant Agrawal struct dpaa2_queue *dpaa2_q; 8513e5a335dSHemant Agrawal int ret, i; 852c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle; 853c5acbb5eSHemant Agrawal 854c5acbb5eSHemant Agrawal dpaa2_dev = container_of(rdev, struct rte_dpaa2_device, device); 855c5acbb5eSHemant Agrawal intr_handle = &dpaa2_dev->intr_handle; 8563e5a335dSHemant Agrawal 8573e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 8583e5a335dSHemant Agrawal 8593e5a335dSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 8603e5a335dSHemant Agrawal if (ret) { 861a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure in enabling dpni %d device: err=%d", 862a10a988aSShreyansh Jain priv->hw_id, ret); 8633e5a335dSHemant Agrawal return ret; 8643e5a335dSHemant Agrawal } 8653e5a335dSHemant Agrawal 866aa8c595aSHemant Agrawal /* Power up the phy. Needed to make the link go UP */ 867a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(dev); 868a1f3a12cSHemant Agrawal 8693e5a335dSHemant Agrawal ret = dpni_get_qdid(dpni, CMD_PRI_LOW, priv->token, 8703e5a335dSHemant Agrawal DPNI_QUEUE_TX, &qdid); 8713e5a335dSHemant Agrawal if (ret) { 872a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting qdid: err=%d", ret); 8733e5a335dSHemant Agrawal return ret; 8743e5a335dSHemant Agrawal } 8753e5a335dSHemant Agrawal priv->qdid = qdid; 8763e5a335dSHemant Agrawal 8773e5a335dSHemant Agrawal for (i = 0; i < data->nb_rx_queues; i++) { 8783e5a335dSHemant Agrawal dpaa2_q = (struct dpaa2_queue *)data->rx_queues[i]; 8793e5a335dSHemant Agrawal ret = dpni_get_queue(dpni, CMD_PRI_LOW, priv->token, 8803e5a335dSHemant Agrawal DPNI_QUEUE_RX, dpaa2_q->tc_index, 8813e5a335dSHemant Agrawal dpaa2_q->flow_id, &cfg, &qid); 8823e5a335dSHemant Agrawal if (ret) { 883a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in getting flow information: " 884a10a988aSShreyansh Jain "err=%d", ret); 8853e5a335dSHemant Agrawal return ret; 8863e5a335dSHemant Agrawal } 8873e5a335dSHemant Agrawal dpaa2_q->fqid = qid.fqid; 8883e5a335dSHemant Agrawal } 8893e5a335dSHemant Agrawal 890ef18dafeSHemant Agrawal /*checksum errors, send them to normal path and set it in annotation */ 891ef18dafeSHemant Agrawal err_cfg.errors = DPNI_ERROR_L3CE | DPNI_ERROR_L4CE; 89234356a5dSShreyansh Jain err_cfg.errors |= DPNI_ERROR_PHE; 893ef18dafeSHemant Agrawal 894ef18dafeSHemant Agrawal err_cfg.error_action = DPNI_ERROR_ACTION_CONTINUE; 895ef18dafeSHemant Agrawal err_cfg.set_frame_annotation = true; 896ef18dafeSHemant Agrawal 897ef18dafeSHemant Agrawal ret = dpni_set_errors_behavior(dpni, CMD_PRI_LOW, 898ef18dafeSHemant Agrawal priv->token, &err_cfg); 899ef18dafeSHemant Agrawal if (ret) { 900a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error to dpni_set_errors_behavior: code = %d", 901a10a988aSShreyansh Jain ret); 902ef18dafeSHemant Agrawal return ret; 903ef18dafeSHemant Agrawal } 904ef18dafeSHemant Agrawal 905c5acbb5eSHemant Agrawal /* if the interrupts were configured on this devices*/ 906c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 907c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 908c5acbb5eSHemant Agrawal /* Registering LSC interrupt handler */ 909c5acbb5eSHemant Agrawal rte_intr_callback_register(intr_handle, 910c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 911c5acbb5eSHemant Agrawal (void *)dev); 912c5acbb5eSHemant Agrawal 913c5acbb5eSHemant Agrawal /* enable vfio intr/eventfd mapping 914c5acbb5eSHemant Agrawal * Interrupt index 0 is required, so we can not use 915c5acbb5eSHemant Agrawal * rte_intr_enable. 916c5acbb5eSHemant Agrawal */ 917c5acbb5eSHemant Agrawal rte_dpaa2_intr_enable(intr_handle, DPNI_IRQ_INDEX); 918c5acbb5eSHemant Agrawal 919c5acbb5eSHemant Agrawal /* enable dpni_irqs */ 920c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 1); 921c5acbb5eSHemant Agrawal } 922c5acbb5eSHemant Agrawal 92316c4a3c4SNipun Gupta /* Change the tx burst function if ordered queues are used */ 92416c4a3c4SNipun Gupta if (priv->en_ordered) 92516c4a3c4SNipun Gupta dev->tx_pkt_burst = dpaa2_dev_tx_ordered; 92616c4a3c4SNipun Gupta 9273e5a335dSHemant Agrawal return 0; 9283e5a335dSHemant Agrawal } 9293e5a335dSHemant Agrawal 9303e5a335dSHemant Agrawal /** 9313e5a335dSHemant Agrawal * This routine disables all traffic on the adapter by issuing a 9323e5a335dSHemant Agrawal * global reset on the MAC. 9333e5a335dSHemant Agrawal */ 9343e5a335dSHemant Agrawal static void 9353e5a335dSHemant Agrawal dpaa2_dev_stop(struct rte_eth_dev *dev) 9363e5a335dSHemant Agrawal { 9373e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 9383e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 9393e5a335dSHemant Agrawal int ret; 940c56c86ffSHemant Agrawal struct rte_eth_link link; 941c5acbb5eSHemant Agrawal struct rte_intr_handle *intr_handle = dev->intr_handle; 9423e5a335dSHemant Agrawal 9433e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 9443e5a335dSHemant Agrawal 945c5acbb5eSHemant Agrawal /* reset interrupt callback */ 946c5acbb5eSHemant Agrawal if (intr_handle && (intr_handle->fd) && 947c5acbb5eSHemant Agrawal (dev->data->dev_conf.intr_conf.lsc != 0)) { 948c5acbb5eSHemant Agrawal /*disable dpni irqs */ 949c5acbb5eSHemant Agrawal dpaa2_eth_setup_irqs(dev, 0); 950c5acbb5eSHemant Agrawal 951c5acbb5eSHemant Agrawal /* disable vfio intr before callback unregister */ 952c5acbb5eSHemant Agrawal rte_dpaa2_intr_disable(intr_handle, DPNI_IRQ_INDEX); 953c5acbb5eSHemant Agrawal 954c5acbb5eSHemant Agrawal /* Unregistering LSC interrupt handler */ 955c5acbb5eSHemant Agrawal rte_intr_callback_unregister(intr_handle, 956c5acbb5eSHemant Agrawal dpaa2_interrupt_handler, 957c5acbb5eSHemant Agrawal (void *)dev); 958c5acbb5eSHemant Agrawal } 959c5acbb5eSHemant Agrawal 960a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(dev); 961a1f3a12cSHemant Agrawal 9623e5a335dSHemant Agrawal ret = dpni_disable(dpni, CMD_PRI_LOW, priv->token); 9633e5a335dSHemant Agrawal if (ret) { 964a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure (ret %d) in disabling dpni %d dev", 9653e5a335dSHemant Agrawal ret, priv->hw_id); 9663e5a335dSHemant Agrawal return; 9673e5a335dSHemant Agrawal } 968c56c86ffSHemant Agrawal 969c56c86ffSHemant Agrawal /* clear the recorded link status */ 970c56c86ffSHemant Agrawal memset(&link, 0, sizeof(link)); 9717e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 9723e5a335dSHemant Agrawal } 9733e5a335dSHemant Agrawal 9743e5a335dSHemant Agrawal static void 9753e5a335dSHemant Agrawal dpaa2_dev_close(struct rte_eth_dev *dev) 9763e5a335dSHemant Agrawal { 9773e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 9783e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 9795d9a1e4dSHemant Agrawal int ret; 980a1f3a12cSHemant Agrawal struct rte_eth_link link; 9813e5a335dSHemant Agrawal 9823e5a335dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 9833e5a335dSHemant Agrawal 9846a556bd6SHemant Agrawal dpaa2_flow_clean(dev); 9856a556bd6SHemant Agrawal 9863e5a335dSHemant Agrawal /* Clean the device first */ 9873e5a335dSHemant Agrawal ret = dpni_reset(dpni, CMD_PRI_LOW, priv->token); 9883e5a335dSHemant Agrawal if (ret) { 989a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni device: err=%d", ret); 9903e5a335dSHemant Agrawal return; 9913e5a335dSHemant Agrawal } 992a1f3a12cSHemant Agrawal 993a1f3a12cSHemant Agrawal memset(&link, 0, sizeof(link)); 9947e2eb5f0SStephen Hemminger rte_eth_linkstatus_set(dev, &link); 9953e5a335dSHemant Agrawal } 9963e5a335dSHemant Agrawal 9979039c812SAndrew Rybchenko static int 998c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_enable( 999c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1000c0e5c69aSHemant Agrawal { 1001c0e5c69aSHemant Agrawal int ret; 1002c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1003c0e5c69aSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1004c0e5c69aSHemant Agrawal 1005c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1006c0e5c69aSHemant Agrawal 1007c0e5c69aSHemant Agrawal if (dpni == NULL) { 1008a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 10099039c812SAndrew Rybchenko return -ENODEV; 1010c0e5c69aSHemant Agrawal } 1011c0e5c69aSHemant Agrawal 1012c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 1013c0e5c69aSHemant Agrawal if (ret < 0) 1014a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable U promisc mode %d", ret); 10155d5aeeedSHemant Agrawal 10165d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 10175d5aeeedSHemant Agrawal if (ret < 0) 1018a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable M promisc mode %d", ret); 10199039c812SAndrew Rybchenko 10209039c812SAndrew Rybchenko return ret; 1021c0e5c69aSHemant Agrawal } 1022c0e5c69aSHemant Agrawal 10239039c812SAndrew Rybchenko static int 1024c0e5c69aSHemant Agrawal dpaa2_dev_promiscuous_disable( 1025c0e5c69aSHemant Agrawal struct rte_eth_dev *dev) 1026c0e5c69aSHemant Agrawal { 1027c0e5c69aSHemant Agrawal int ret; 1028c0e5c69aSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1029c0e5c69aSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1030c0e5c69aSHemant Agrawal 1031c0e5c69aSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1032c0e5c69aSHemant Agrawal 1033c0e5c69aSHemant Agrawal if (dpni == NULL) { 1034a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 10359039c812SAndrew Rybchenko return -ENODEV; 1036c0e5c69aSHemant Agrawal } 1037c0e5c69aSHemant Agrawal 1038c0e5c69aSHemant Agrawal ret = dpni_set_unicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 1039c0e5c69aSHemant Agrawal if (ret < 0) 1040a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable U promisc mode %d", ret); 10415d5aeeedSHemant Agrawal 10425d5aeeedSHemant Agrawal if (dev->data->all_multicast == 0) { 10435d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, 10445d5aeeedSHemant Agrawal priv->token, false); 10455d5aeeedSHemant Agrawal if (ret < 0) 1046a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable M promisc mode %d", 10475d5aeeedSHemant Agrawal ret); 10485d5aeeedSHemant Agrawal } 10499039c812SAndrew Rybchenko 10509039c812SAndrew Rybchenko return ret; 10515d5aeeedSHemant Agrawal } 10525d5aeeedSHemant Agrawal 1053ca041cd4SIvan Ilchenko static int 10545d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_enable( 10555d5aeeedSHemant Agrawal struct rte_eth_dev *dev) 10565d5aeeedSHemant Agrawal { 10575d5aeeedSHemant Agrawal int ret; 10585d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 10595d5aeeedSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 10605d5aeeedSHemant Agrawal 10615d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 10625d5aeeedSHemant Agrawal 10635d5aeeedSHemant Agrawal if (dpni == NULL) { 1064a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1065ca041cd4SIvan Ilchenko return -ENODEV; 10665d5aeeedSHemant Agrawal } 10675d5aeeedSHemant Agrawal 10685d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, true); 10695d5aeeedSHemant Agrawal if (ret < 0) 1070a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to enable multicast mode %d", ret); 1071ca041cd4SIvan Ilchenko 1072ca041cd4SIvan Ilchenko return ret; 10735d5aeeedSHemant Agrawal } 10745d5aeeedSHemant Agrawal 1075ca041cd4SIvan Ilchenko static int 10765d5aeeedSHemant Agrawal dpaa2_dev_allmulticast_disable(struct rte_eth_dev *dev) 10775d5aeeedSHemant Agrawal { 10785d5aeeedSHemant Agrawal int ret; 10795d5aeeedSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 10805d5aeeedSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 10815d5aeeedSHemant Agrawal 10825d5aeeedSHemant Agrawal PMD_INIT_FUNC_TRACE(); 10835d5aeeedSHemant Agrawal 10845d5aeeedSHemant Agrawal if (dpni == NULL) { 1085a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1086ca041cd4SIvan Ilchenko return -ENODEV; 10875d5aeeedSHemant Agrawal } 10885d5aeeedSHemant Agrawal 10895d5aeeedSHemant Agrawal /* must remain on for all promiscuous */ 10905d5aeeedSHemant Agrawal if (dev->data->promiscuous == 1) 1091ca041cd4SIvan Ilchenko return 0; 10925d5aeeedSHemant Agrawal 10935d5aeeedSHemant Agrawal ret = dpni_set_multicast_promisc(dpni, CMD_PRI_LOW, priv->token, false); 10945d5aeeedSHemant Agrawal if (ret < 0) 1095a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to disable multicast mode %d", ret); 1096ca041cd4SIvan Ilchenko 1097ca041cd4SIvan Ilchenko return ret; 1098c0e5c69aSHemant Agrawal } 1099e31d4d21SHemant Agrawal 1100e31d4d21SHemant Agrawal static int 1101e31d4d21SHemant Agrawal dpaa2_dev_mtu_set(struct rte_eth_dev *dev, uint16_t mtu) 1102e31d4d21SHemant Agrawal { 1103e31d4d21SHemant Agrawal int ret; 1104e31d4d21SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1105e31d4d21SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 110635b2d13fSOlivier Matz uint32_t frame_size = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN 110744ea7355SAshish Jain + VLAN_TAG_SIZE; 1108e31d4d21SHemant Agrawal 1109e31d4d21SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1110e31d4d21SHemant Agrawal 1111e31d4d21SHemant Agrawal if (dpni == NULL) { 1112a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1113e31d4d21SHemant Agrawal return -EINVAL; 1114e31d4d21SHemant Agrawal } 1115e31d4d21SHemant Agrawal 1116e31d4d21SHemant Agrawal /* check that mtu is within the allowed range */ 111735b2d13fSOlivier Matz if (mtu < RTE_ETHER_MIN_MTU || frame_size > DPAA2_MAX_RX_PKT_LEN) 1118e31d4d21SHemant Agrawal return -EINVAL; 1119e31d4d21SHemant Agrawal 112035b2d13fSOlivier Matz if (frame_size > RTE_ETHER_MAX_LEN) 11210ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 11220ebce612SSunil Kumar Kori DEV_RX_OFFLOAD_JUMBO_FRAME; 1123e1640849SHemant Agrawal else 11240ebce612SSunil Kumar Kori dev->data->dev_conf.rxmode.offloads &= 11250ebce612SSunil Kumar Kori ~DEV_RX_OFFLOAD_JUMBO_FRAME; 1126e1640849SHemant Agrawal 112744ea7355SAshish Jain dev->data->dev_conf.rxmode.max_rx_pkt_len = frame_size; 112844ea7355SAshish Jain 1129e31d4d21SHemant Agrawal /* Set the Max Rx frame length as 'mtu' + 1130e31d4d21SHemant Agrawal * Maximum Ethernet header length 1131e31d4d21SHemant Agrawal */ 1132e31d4d21SHemant Agrawal ret = dpni_set_max_frame_length(dpni, CMD_PRI_LOW, priv->token, 113344ea7355SAshish Jain frame_size); 1134e31d4d21SHemant Agrawal if (ret) { 1135a10a988aSShreyansh Jain DPAA2_PMD_ERR("Setting the max frame length failed"); 1136e31d4d21SHemant Agrawal return -1; 1137e31d4d21SHemant Agrawal } 1138a10a988aSShreyansh Jain DPAA2_PMD_INFO("MTU configured for the device: %d", mtu); 1139e31d4d21SHemant Agrawal return 0; 1140e31d4d21SHemant Agrawal } 1141e31d4d21SHemant Agrawal 1142b4d97b7dSHemant Agrawal static int 1143b4d97b7dSHemant Agrawal dpaa2_dev_add_mac_addr(struct rte_eth_dev *dev, 11446d13ea8eSOlivier Matz struct rte_ether_addr *addr, 1145b4d97b7dSHemant Agrawal __rte_unused uint32_t index, 1146b4d97b7dSHemant Agrawal __rte_unused uint32_t pool) 1147b4d97b7dSHemant Agrawal { 1148b4d97b7dSHemant Agrawal int ret; 1149b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1150b4d97b7dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1151b4d97b7dSHemant Agrawal 1152b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1153b4d97b7dSHemant Agrawal 1154b4d97b7dSHemant Agrawal if (dpni == NULL) { 1155a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1156b4d97b7dSHemant Agrawal return -1; 1157b4d97b7dSHemant Agrawal } 1158b4d97b7dSHemant Agrawal 1159b4d97b7dSHemant Agrawal ret = dpni_add_mac_addr(dpni, CMD_PRI_LOW, 1160b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1161b4d97b7dSHemant Agrawal if (ret) 1162a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1163a10a988aSShreyansh Jain "error: Adding the MAC ADDR failed: err = %d", ret); 1164b4d97b7dSHemant Agrawal return 0; 1165b4d97b7dSHemant Agrawal } 1166b4d97b7dSHemant Agrawal 1167b4d97b7dSHemant Agrawal static void 1168b4d97b7dSHemant Agrawal dpaa2_dev_remove_mac_addr(struct rte_eth_dev *dev, 1169b4d97b7dSHemant Agrawal uint32_t index) 1170b4d97b7dSHemant Agrawal { 1171b4d97b7dSHemant Agrawal int ret; 1172b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1173b4d97b7dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1174b4d97b7dSHemant Agrawal struct rte_eth_dev_data *data = dev->data; 11756d13ea8eSOlivier Matz struct rte_ether_addr *macaddr; 1176b4d97b7dSHemant Agrawal 1177b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1178b4d97b7dSHemant Agrawal 1179b4d97b7dSHemant Agrawal macaddr = &data->mac_addrs[index]; 1180b4d97b7dSHemant Agrawal 1181b4d97b7dSHemant Agrawal if (dpni == NULL) { 1182a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1183b4d97b7dSHemant Agrawal return; 1184b4d97b7dSHemant Agrawal } 1185b4d97b7dSHemant Agrawal 1186b4d97b7dSHemant Agrawal ret = dpni_remove_mac_addr(dpni, CMD_PRI_LOW, 1187b4d97b7dSHemant Agrawal priv->token, macaddr->addr_bytes); 1188b4d97b7dSHemant Agrawal if (ret) 1189a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1190a10a988aSShreyansh Jain "error: Removing the MAC ADDR failed: err = %d", ret); 1191b4d97b7dSHemant Agrawal } 1192b4d97b7dSHemant Agrawal 1193caccf8b3SOlivier Matz static int 1194b4d97b7dSHemant Agrawal dpaa2_dev_set_mac_addr(struct rte_eth_dev *dev, 11956d13ea8eSOlivier Matz struct rte_ether_addr *addr) 1196b4d97b7dSHemant Agrawal { 1197b4d97b7dSHemant Agrawal int ret; 1198b4d97b7dSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1199b4d97b7dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1200b4d97b7dSHemant Agrawal 1201b4d97b7dSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1202b4d97b7dSHemant Agrawal 1203b4d97b7dSHemant Agrawal if (dpni == NULL) { 1204a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1205caccf8b3SOlivier Matz return -EINVAL; 1206b4d97b7dSHemant Agrawal } 1207b4d97b7dSHemant Agrawal 1208b4d97b7dSHemant Agrawal ret = dpni_set_primary_mac_addr(dpni, CMD_PRI_LOW, 1209b4d97b7dSHemant Agrawal priv->token, addr->addr_bytes); 1210b4d97b7dSHemant Agrawal 1211b4d97b7dSHemant Agrawal if (ret) 1212a10a988aSShreyansh Jain DPAA2_PMD_ERR( 1213a10a988aSShreyansh Jain "error: Setting the MAC ADDR failed %d", ret); 1214caccf8b3SOlivier Matz 1215caccf8b3SOlivier Matz return ret; 1216b4d97b7dSHemant Agrawal } 1217a10a988aSShreyansh Jain 1218b0aa5459SHemant Agrawal static 1219d5b0924bSMatan Azrad int dpaa2_dev_stats_get(struct rte_eth_dev *dev, 1220b0aa5459SHemant Agrawal struct rte_eth_stats *stats) 1221b0aa5459SHemant Agrawal { 1222b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1223b0aa5459SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 1224b0aa5459SHemant Agrawal int32_t retcode; 1225b0aa5459SHemant Agrawal uint8_t page0 = 0, page1 = 1, page2 = 2; 1226b0aa5459SHemant Agrawal union dpni_statistics value; 1227e43f2521SShreyansh Jain int i; 1228e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_rxq, *dpaa2_txq; 1229b0aa5459SHemant Agrawal 1230b0aa5459SHemant Agrawal memset(&value, 0, sizeof(union dpni_statistics)); 1231b0aa5459SHemant Agrawal 1232b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1233b0aa5459SHemant Agrawal 1234b0aa5459SHemant Agrawal if (!dpni) { 1235a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1236d5b0924bSMatan Azrad return -EINVAL; 1237b0aa5459SHemant Agrawal } 1238b0aa5459SHemant Agrawal 1239b0aa5459SHemant Agrawal if (!stats) { 1240a10a988aSShreyansh Jain DPAA2_PMD_ERR("stats is NULL"); 1241d5b0924bSMatan Azrad return -EINVAL; 1242b0aa5459SHemant Agrawal } 1243b0aa5459SHemant Agrawal 1244b0aa5459SHemant Agrawal /*Get Counters from page_0*/ 1245b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 124616bbc98aSShreyansh Jain page0, 0, &value); 1247b0aa5459SHemant Agrawal if (retcode) 1248b0aa5459SHemant Agrawal goto err; 1249b0aa5459SHemant Agrawal 1250b0aa5459SHemant Agrawal stats->ipackets = value.page_0.ingress_all_frames; 1251b0aa5459SHemant Agrawal stats->ibytes = value.page_0.ingress_all_bytes; 1252b0aa5459SHemant Agrawal 1253b0aa5459SHemant Agrawal /*Get Counters from page_1*/ 1254b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 125516bbc98aSShreyansh Jain page1, 0, &value); 1256b0aa5459SHemant Agrawal if (retcode) 1257b0aa5459SHemant Agrawal goto err; 1258b0aa5459SHemant Agrawal 1259b0aa5459SHemant Agrawal stats->opackets = value.page_1.egress_all_frames; 1260b0aa5459SHemant Agrawal stats->obytes = value.page_1.egress_all_bytes; 1261b0aa5459SHemant Agrawal 1262b0aa5459SHemant Agrawal /*Get Counters from page_2*/ 1263b0aa5459SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 126416bbc98aSShreyansh Jain page2, 0, &value); 1265b0aa5459SHemant Agrawal if (retcode) 1266b0aa5459SHemant Agrawal goto err; 1267b0aa5459SHemant Agrawal 1268b4d97b7dSHemant Agrawal /* Ingress drop frame count due to configured rules */ 1269b4d97b7dSHemant Agrawal stats->ierrors = value.page_2.ingress_filtered_frames; 1270b4d97b7dSHemant Agrawal /* Ingress drop frame count due to error */ 1271b4d97b7dSHemant Agrawal stats->ierrors += value.page_2.ingress_discarded_frames; 1272b4d97b7dSHemant Agrawal 1273b0aa5459SHemant Agrawal stats->oerrors = value.page_2.egress_discarded_frames; 1274b0aa5459SHemant Agrawal stats->imissed = value.page_2.ingress_nobuffer_discards; 1275b0aa5459SHemant Agrawal 1276e43f2521SShreyansh Jain /* Fill in per queue stats */ 1277e43f2521SShreyansh Jain for (i = 0; (i < RTE_ETHDEV_QUEUE_STAT_CNTRS) && 1278e43f2521SShreyansh Jain (i < priv->nb_rx_queues || i < priv->nb_tx_queues); ++i) { 1279e43f2521SShreyansh Jain dpaa2_rxq = (struct dpaa2_queue *)priv->rx_vq[i]; 1280e43f2521SShreyansh Jain dpaa2_txq = (struct dpaa2_queue *)priv->tx_vq[i]; 1281e43f2521SShreyansh Jain if (dpaa2_rxq) 1282e43f2521SShreyansh Jain stats->q_ipackets[i] = dpaa2_rxq->rx_pkts; 1283e43f2521SShreyansh Jain if (dpaa2_txq) 1284e43f2521SShreyansh Jain stats->q_opackets[i] = dpaa2_txq->tx_pkts; 1285e43f2521SShreyansh Jain 1286e43f2521SShreyansh Jain /* Byte counting is not implemented */ 1287e43f2521SShreyansh Jain stats->q_ibytes[i] = 0; 1288e43f2521SShreyansh Jain stats->q_obytes[i] = 0; 1289e43f2521SShreyansh Jain } 1290e43f2521SShreyansh Jain 1291d5b0924bSMatan Azrad return 0; 1292b0aa5459SHemant Agrawal 1293b0aa5459SHemant Agrawal err: 1294a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 1295d5b0924bSMatan Azrad return retcode; 1296b0aa5459SHemant Agrawal }; 1297b0aa5459SHemant Agrawal 12981d6329b2SHemant Agrawal static int 12991d6329b2SHemant Agrawal dpaa2_dev_xstats_get(struct rte_eth_dev *dev, struct rte_eth_xstat *xstats, 13001d6329b2SHemant Agrawal unsigned int n) 13011d6329b2SHemant Agrawal { 13021d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 13031d6329b2SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 13041d6329b2SHemant Agrawal int32_t retcode; 13051d6329b2SHemant Agrawal union dpni_statistics value[3] = {}; 13061d6329b2SHemant Agrawal unsigned int i = 0, num = RTE_DIM(dpaa2_xstats_strings); 13071d6329b2SHemant Agrawal 13081d6329b2SHemant Agrawal if (n < num) 13091d6329b2SHemant Agrawal return num; 13101d6329b2SHemant Agrawal 1311876b2c90SHemant Agrawal if (xstats == NULL) 1312876b2c90SHemant Agrawal return 0; 1313876b2c90SHemant Agrawal 13141d6329b2SHemant Agrawal /* Get Counters from page_0*/ 13151d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 13161d6329b2SHemant Agrawal 0, 0, &value[0]); 13171d6329b2SHemant Agrawal if (retcode) 13181d6329b2SHemant Agrawal goto err; 13191d6329b2SHemant Agrawal 13201d6329b2SHemant Agrawal /* Get Counters from page_1*/ 13211d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 13221d6329b2SHemant Agrawal 1, 0, &value[1]); 13231d6329b2SHemant Agrawal if (retcode) 13241d6329b2SHemant Agrawal goto err; 13251d6329b2SHemant Agrawal 13261d6329b2SHemant Agrawal /* Get Counters from page_2*/ 13271d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 13281d6329b2SHemant Agrawal 2, 0, &value[2]); 13291d6329b2SHemant Agrawal if (retcode) 13301d6329b2SHemant Agrawal goto err; 13311d6329b2SHemant Agrawal 13321d6329b2SHemant Agrawal for (i = 0; i < num; i++) { 13331d6329b2SHemant Agrawal xstats[i].id = i; 13341d6329b2SHemant Agrawal xstats[i].value = value[dpaa2_xstats_strings[i].page_id]. 13351d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 13361d6329b2SHemant Agrawal } 13371d6329b2SHemant Agrawal return i; 13381d6329b2SHemant Agrawal err: 1339a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in obtaining extended stats (%d)", retcode); 13401d6329b2SHemant Agrawal return retcode; 13411d6329b2SHemant Agrawal } 13421d6329b2SHemant Agrawal 13431d6329b2SHemant Agrawal static int 13441d6329b2SHemant Agrawal dpaa2_xstats_get_names(__rte_unused struct rte_eth_dev *dev, 13451d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 1346876b2c90SHemant Agrawal unsigned int limit) 13471d6329b2SHemant Agrawal { 13481d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 13491d6329b2SHemant Agrawal 1350876b2c90SHemant Agrawal if (limit < stat_cnt) 1351876b2c90SHemant Agrawal return stat_cnt; 1352876b2c90SHemant Agrawal 13531d6329b2SHemant Agrawal if (xstats_names != NULL) 13541d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) 1355f9acaf84SBruce Richardson strlcpy(xstats_names[i].name, 1356f9acaf84SBruce Richardson dpaa2_xstats_strings[i].name, 1357f9acaf84SBruce Richardson sizeof(xstats_names[i].name)); 13581d6329b2SHemant Agrawal 13591d6329b2SHemant Agrawal return stat_cnt; 13601d6329b2SHemant Agrawal } 13611d6329b2SHemant Agrawal 13621d6329b2SHemant Agrawal static int 13631d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(struct rte_eth_dev *dev, const uint64_t *ids, 13641d6329b2SHemant Agrawal uint64_t *values, unsigned int n) 13651d6329b2SHemant Agrawal { 13661d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 13671d6329b2SHemant Agrawal uint64_t values_copy[stat_cnt]; 13681d6329b2SHemant Agrawal 13691d6329b2SHemant Agrawal if (!ids) { 13701d6329b2SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 13711d6329b2SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 13721d6329b2SHemant Agrawal int32_t retcode; 13731d6329b2SHemant Agrawal union dpni_statistics value[3] = {}; 13741d6329b2SHemant Agrawal 13751d6329b2SHemant Agrawal if (n < stat_cnt) 13761d6329b2SHemant Agrawal return stat_cnt; 13771d6329b2SHemant Agrawal 13781d6329b2SHemant Agrawal if (!values) 13791d6329b2SHemant Agrawal return 0; 13801d6329b2SHemant Agrawal 13811d6329b2SHemant Agrawal /* Get Counters from page_0*/ 13821d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 13831d6329b2SHemant Agrawal 0, 0, &value[0]); 13841d6329b2SHemant Agrawal if (retcode) 13851d6329b2SHemant Agrawal return 0; 13861d6329b2SHemant Agrawal 13871d6329b2SHemant Agrawal /* Get Counters from page_1*/ 13881d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 13891d6329b2SHemant Agrawal 1, 0, &value[1]); 13901d6329b2SHemant Agrawal if (retcode) 13911d6329b2SHemant Agrawal return 0; 13921d6329b2SHemant Agrawal 13931d6329b2SHemant Agrawal /* Get Counters from page_2*/ 13941d6329b2SHemant Agrawal retcode = dpni_get_statistics(dpni, CMD_PRI_LOW, priv->token, 13951d6329b2SHemant Agrawal 2, 0, &value[2]); 13961d6329b2SHemant Agrawal if (retcode) 13971d6329b2SHemant Agrawal return 0; 13981d6329b2SHemant Agrawal 13991d6329b2SHemant Agrawal for (i = 0; i < stat_cnt; i++) { 14001d6329b2SHemant Agrawal values[i] = value[dpaa2_xstats_strings[i].page_id]. 14011d6329b2SHemant Agrawal raw.counter[dpaa2_xstats_strings[i].stats_id]; 14021d6329b2SHemant Agrawal } 14031d6329b2SHemant Agrawal return stat_cnt; 14041d6329b2SHemant Agrawal } 14051d6329b2SHemant Agrawal 14061d6329b2SHemant Agrawal dpaa2_xstats_get_by_id(dev, NULL, values_copy, stat_cnt); 14071d6329b2SHemant Agrawal 14081d6329b2SHemant Agrawal for (i = 0; i < n; i++) { 14091d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1410a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 14111d6329b2SHemant Agrawal return -1; 14121d6329b2SHemant Agrawal } 14131d6329b2SHemant Agrawal values[i] = values_copy[ids[i]]; 14141d6329b2SHemant Agrawal } 14151d6329b2SHemant Agrawal return n; 14161d6329b2SHemant Agrawal } 14171d6329b2SHemant Agrawal 14181d6329b2SHemant Agrawal static int 14191d6329b2SHemant Agrawal dpaa2_xstats_get_names_by_id( 14201d6329b2SHemant Agrawal struct rte_eth_dev *dev, 14211d6329b2SHemant Agrawal struct rte_eth_xstat_name *xstats_names, 14221d6329b2SHemant Agrawal const uint64_t *ids, 14231d6329b2SHemant Agrawal unsigned int limit) 14241d6329b2SHemant Agrawal { 14251d6329b2SHemant Agrawal unsigned int i, stat_cnt = RTE_DIM(dpaa2_xstats_strings); 14261d6329b2SHemant Agrawal struct rte_eth_xstat_name xstats_names_copy[stat_cnt]; 14271d6329b2SHemant Agrawal 14281d6329b2SHemant Agrawal if (!ids) 14291d6329b2SHemant Agrawal return dpaa2_xstats_get_names(dev, xstats_names, limit); 14301d6329b2SHemant Agrawal 14311d6329b2SHemant Agrawal dpaa2_xstats_get_names(dev, xstats_names_copy, limit); 14321d6329b2SHemant Agrawal 14331d6329b2SHemant Agrawal for (i = 0; i < limit; i++) { 14341d6329b2SHemant Agrawal if (ids[i] >= stat_cnt) { 1435a10a988aSShreyansh Jain DPAA2_PMD_ERR("xstats id value isn't valid"); 14361d6329b2SHemant Agrawal return -1; 14371d6329b2SHemant Agrawal } 14381d6329b2SHemant Agrawal strcpy(xstats_names[i].name, xstats_names_copy[ids[i]].name); 14391d6329b2SHemant Agrawal } 14401d6329b2SHemant Agrawal return limit; 14411d6329b2SHemant Agrawal } 14421d6329b2SHemant Agrawal 14439970a9adSIgor Romanov static int 14441d6329b2SHemant Agrawal dpaa2_dev_stats_reset(struct rte_eth_dev *dev) 1445b0aa5459SHemant Agrawal { 1446b0aa5459SHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1447b0aa5459SHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 14489970a9adSIgor Romanov int retcode; 1449e43f2521SShreyansh Jain int i; 1450e43f2521SShreyansh Jain struct dpaa2_queue *dpaa2_q; 1451b0aa5459SHemant Agrawal 1452b0aa5459SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1453b0aa5459SHemant Agrawal 1454b0aa5459SHemant Agrawal if (dpni == NULL) { 1455a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 14569970a9adSIgor Romanov return -EINVAL; 1457b0aa5459SHemant Agrawal } 1458b0aa5459SHemant Agrawal 1459b0aa5459SHemant Agrawal retcode = dpni_reset_statistics(dpni, CMD_PRI_LOW, priv->token); 1460b0aa5459SHemant Agrawal if (retcode) 1461b0aa5459SHemant Agrawal goto error; 1462b0aa5459SHemant Agrawal 1463e43f2521SShreyansh Jain /* Reset the per queue stats in dpaa2_queue structure */ 1464e43f2521SShreyansh Jain for (i = 0; i < priv->nb_rx_queues; i++) { 1465e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->rx_vq[i]; 1466e43f2521SShreyansh Jain if (dpaa2_q) 1467e43f2521SShreyansh Jain dpaa2_q->rx_pkts = 0; 1468e43f2521SShreyansh Jain } 1469e43f2521SShreyansh Jain 1470e43f2521SShreyansh Jain for (i = 0; i < priv->nb_tx_queues; i++) { 1471e43f2521SShreyansh Jain dpaa2_q = (struct dpaa2_queue *)priv->tx_vq[i]; 1472e43f2521SShreyansh Jain if (dpaa2_q) 1473e43f2521SShreyansh Jain dpaa2_q->tx_pkts = 0; 1474e43f2521SShreyansh Jain } 1475e43f2521SShreyansh Jain 14769970a9adSIgor Romanov return 0; 1477b0aa5459SHemant Agrawal 1478b0aa5459SHemant Agrawal error: 1479a10a988aSShreyansh Jain DPAA2_PMD_ERR("Operation not completed:Error Code = %d", retcode); 14809970a9adSIgor Romanov return retcode; 1481b0aa5459SHemant Agrawal }; 1482b0aa5459SHemant Agrawal 1483c56c86ffSHemant Agrawal /* return 0 means link status changed, -1 means not changed */ 1484c56c86ffSHemant Agrawal static int 1485c56c86ffSHemant Agrawal dpaa2_dev_link_update(struct rte_eth_dev *dev, 1486c56c86ffSHemant Agrawal int wait_to_complete __rte_unused) 1487c56c86ffSHemant Agrawal { 1488c56c86ffSHemant Agrawal int ret; 1489c56c86ffSHemant Agrawal struct dpaa2_dev_priv *priv = dev->data->dev_private; 1490c56c86ffSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 14917e2eb5f0SStephen Hemminger struct rte_eth_link link; 1492c56c86ffSHemant Agrawal struct dpni_link_state state = {0}; 1493c56c86ffSHemant Agrawal 1494c56c86ffSHemant Agrawal if (dpni == NULL) { 1495a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1496c56c86ffSHemant Agrawal return 0; 1497c56c86ffSHemant Agrawal } 1498c56c86ffSHemant Agrawal 1499c56c86ffSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1500c56c86ffSHemant Agrawal if (ret < 0) { 150144e87c27SShreyansh Jain DPAA2_PMD_DEBUG("error: dpni_get_link_state %d", ret); 1502c56c86ffSHemant Agrawal return -1; 1503c56c86ffSHemant Agrawal } 1504c56c86ffSHemant Agrawal 1505c56c86ffSHemant Agrawal memset(&link, 0, sizeof(struct rte_eth_link)); 1506c56c86ffSHemant Agrawal link.link_status = state.up; 1507c56c86ffSHemant Agrawal link.link_speed = state.rate; 1508c56c86ffSHemant Agrawal 1509c56c86ffSHemant Agrawal if (state.options & DPNI_LINK_OPT_HALF_DUPLEX) 1510c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_HALF_DUPLEX; 1511c56c86ffSHemant Agrawal else 1512c56c86ffSHemant Agrawal link.link_duplex = ETH_LINK_FULL_DUPLEX; 1513c56c86ffSHemant Agrawal 15147e2eb5f0SStephen Hemminger ret = rte_eth_linkstatus_set(dev, &link); 15157e2eb5f0SStephen Hemminger if (ret == -1) 1516a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("No change in status"); 1517c56c86ffSHemant Agrawal else 1518a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is %s\n", dev->data->port_id, 15197e2eb5f0SStephen Hemminger link.link_status ? "Up" : "Down"); 15207e2eb5f0SStephen Hemminger 15217e2eb5f0SStephen Hemminger return ret; 1522c56c86ffSHemant Agrawal } 1523c56c86ffSHemant Agrawal 1524a1f3a12cSHemant Agrawal /** 1525a1f3a12cSHemant Agrawal * Toggle the DPNI to enable, if not already enabled. 1526a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1527a1f3a12cSHemant Agrawal */ 1528a1f3a12cSHemant Agrawal static int 1529a1f3a12cSHemant Agrawal dpaa2_dev_set_link_up(struct rte_eth_dev *dev) 1530a1f3a12cSHemant Agrawal { 1531a1f3a12cSHemant Agrawal int ret = -EINVAL; 1532a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1533a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1534a1f3a12cSHemant Agrawal int en = 0; 1535aa8c595aSHemant Agrawal struct dpni_link_state state = {0}; 1536a1f3a12cSHemant Agrawal 1537a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 1538a1f3a12cSHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1539a1f3a12cSHemant Agrawal 1540a1f3a12cSHemant Agrawal if (dpni == NULL) { 1541a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1542a1f3a12cSHemant Agrawal return ret; 1543a1f3a12cSHemant Agrawal } 1544a1f3a12cSHemant Agrawal 1545a1f3a12cSHemant Agrawal /* Check if DPNI is currently enabled */ 1546a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, CMD_PRI_LOW, priv->token, &en); 1547a1f3a12cSHemant Agrawal if (ret) { 1548a1f3a12cSHemant Agrawal /* Unable to obtain dpni status; Not continuing */ 1549a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1550a1f3a12cSHemant Agrawal return -EINVAL; 1551a1f3a12cSHemant Agrawal } 1552a1f3a12cSHemant Agrawal 1553a1f3a12cSHemant Agrawal /* Enable link if not already enabled */ 1554a1f3a12cSHemant Agrawal if (!en) { 1555a1f3a12cSHemant Agrawal ret = dpni_enable(dpni, CMD_PRI_LOW, priv->token); 1556a1f3a12cSHemant Agrawal if (ret) { 1557a10a988aSShreyansh Jain DPAA2_PMD_ERR("Interface Link UP failed (%d)", ret); 1558a1f3a12cSHemant Agrawal return -EINVAL; 1559a1f3a12cSHemant Agrawal } 1560a1f3a12cSHemant Agrawal } 1561aa8c595aSHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1562aa8c595aSHemant Agrawal if (ret < 0) { 156344e87c27SShreyansh Jain DPAA2_PMD_DEBUG("Unable to get link state (%d)", ret); 1564aa8c595aSHemant Agrawal return -1; 1565aa8c595aSHemant Agrawal } 1566aa8c595aSHemant Agrawal 1567a1f3a12cSHemant Agrawal /* changing tx burst function to start enqueues */ 1568a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dpaa2_dev_tx; 1569aa8c595aSHemant Agrawal dev->data->dev_link.link_status = state.up; 1570a1f3a12cSHemant Agrawal 1571aa8c595aSHemant Agrawal if (state.up) 1572a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Up", dev->data->port_id); 1573aa8c595aSHemant Agrawal else 1574a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link is Down", dev->data->port_id); 1575a1f3a12cSHemant Agrawal return ret; 1576a1f3a12cSHemant Agrawal } 1577a1f3a12cSHemant Agrawal 1578a1f3a12cSHemant Agrawal /** 1579a1f3a12cSHemant Agrawal * Toggle the DPNI to disable, if not already disabled. 1580a1f3a12cSHemant Agrawal * This is not strictly PHY up/down - it is more of logical toggling. 1581a1f3a12cSHemant Agrawal */ 1582a1f3a12cSHemant Agrawal static int 1583a1f3a12cSHemant Agrawal dpaa2_dev_set_link_down(struct rte_eth_dev *dev) 1584a1f3a12cSHemant Agrawal { 1585a1f3a12cSHemant Agrawal int ret = -EINVAL; 1586a1f3a12cSHemant Agrawal struct dpaa2_dev_priv *priv; 1587a1f3a12cSHemant Agrawal struct fsl_mc_io *dpni; 1588a1f3a12cSHemant Agrawal int dpni_enabled = 0; 1589a1f3a12cSHemant Agrawal int retries = 10; 1590a1f3a12cSHemant Agrawal 1591a1f3a12cSHemant Agrawal PMD_INIT_FUNC_TRACE(); 1592a1f3a12cSHemant Agrawal 1593a1f3a12cSHemant Agrawal priv = dev->data->dev_private; 1594a1f3a12cSHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1595a1f3a12cSHemant Agrawal 1596a1f3a12cSHemant Agrawal if (dpni == NULL) { 1597a10a988aSShreyansh Jain DPAA2_PMD_ERR("Device has not yet been configured"); 1598a1f3a12cSHemant Agrawal return ret; 1599a1f3a12cSHemant Agrawal } 1600a1f3a12cSHemant Agrawal 1601a1f3a12cSHemant Agrawal /*changing tx burst function to avoid any more enqueues */ 1602a1f3a12cSHemant Agrawal dev->tx_pkt_burst = dummy_dev_tx; 1603a1f3a12cSHemant Agrawal 1604a1f3a12cSHemant Agrawal /* Loop while dpni_disable() attempts to drain the egress FQs 1605a1f3a12cSHemant Agrawal * and confirm them back to us. 1606a1f3a12cSHemant Agrawal */ 1607a1f3a12cSHemant Agrawal do { 1608a1f3a12cSHemant Agrawal ret = dpni_disable(dpni, 0, priv->token); 1609a1f3a12cSHemant Agrawal if (ret) { 1610a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni disable failed (%d)", ret); 1611a1f3a12cSHemant Agrawal return ret; 1612a1f3a12cSHemant Agrawal } 1613a1f3a12cSHemant Agrawal ret = dpni_is_enabled(dpni, 0, priv->token, &dpni_enabled); 1614a1f3a12cSHemant Agrawal if (ret) { 1615a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni enable check failed (%d)", ret); 1616a1f3a12cSHemant Agrawal return ret; 1617a1f3a12cSHemant Agrawal } 1618a1f3a12cSHemant Agrawal if (dpni_enabled) 1619a1f3a12cSHemant Agrawal /* Allow the MC some slack */ 1620a1f3a12cSHemant Agrawal rte_delay_us(100 * 1000); 1621a1f3a12cSHemant Agrawal } while (dpni_enabled && --retries); 1622a1f3a12cSHemant Agrawal 1623a1f3a12cSHemant Agrawal if (!retries) { 1624a10a988aSShreyansh Jain DPAA2_PMD_WARN("Retry count exceeded disabling dpni"); 1625a1f3a12cSHemant Agrawal /* todo- we may have to manually cleanup queues. 1626a1f3a12cSHemant Agrawal */ 1627a1f3a12cSHemant Agrawal } else { 1628a10a988aSShreyansh Jain DPAA2_PMD_INFO("Port %d Link DOWN successful", 1629a1f3a12cSHemant Agrawal dev->data->port_id); 1630a1f3a12cSHemant Agrawal } 1631a1f3a12cSHemant Agrawal 1632a1f3a12cSHemant Agrawal dev->data->dev_link.link_status = 0; 1633a1f3a12cSHemant Agrawal 1634a1f3a12cSHemant Agrawal return ret; 1635a1f3a12cSHemant Agrawal } 1636a1f3a12cSHemant Agrawal 1637977d0006SHemant Agrawal static int 1638977d0006SHemant Agrawal dpaa2_flow_ctrl_get(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 1639977d0006SHemant Agrawal { 1640977d0006SHemant Agrawal int ret = -EINVAL; 1641977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 1642977d0006SHemant Agrawal struct fsl_mc_io *dpni; 1643977d0006SHemant Agrawal struct dpni_link_state state = {0}; 1644977d0006SHemant Agrawal 1645977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1646977d0006SHemant Agrawal 1647977d0006SHemant Agrawal priv = dev->data->dev_private; 1648977d0006SHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1649977d0006SHemant Agrawal 1650977d0006SHemant Agrawal if (dpni == NULL || fc_conf == NULL) { 1651a10a988aSShreyansh Jain DPAA2_PMD_ERR("device not configured"); 1652977d0006SHemant Agrawal return ret; 1653977d0006SHemant Agrawal } 1654977d0006SHemant Agrawal 1655977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1656977d0006SHemant Agrawal if (ret) { 1657a10a988aSShreyansh Jain DPAA2_PMD_ERR("error: dpni_get_link_state %d", ret); 1658977d0006SHemant Agrawal return ret; 1659977d0006SHemant Agrawal } 1660977d0006SHemant Agrawal 1661977d0006SHemant Agrawal memset(fc_conf, 0, sizeof(struct rte_eth_fc_conf)); 1662977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_PAUSE) { 1663977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE set 1664977d0006SHemant Agrawal * if ASYM_PAUSE not set, 1665977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 1666977d0006SHemant Agrawal * TX side flow control (send Pause frame) 1667977d0006SHemant Agrawal * if ASYM_PAUSE set, 1668977d0006SHemant Agrawal * RX Side flow control (handle received Pause frame) 1669977d0006SHemant Agrawal * No TX side flow control (send Pause frame disabled) 1670977d0006SHemant Agrawal */ 1671977d0006SHemant Agrawal if (!(state.options & DPNI_LINK_OPT_ASYM_PAUSE)) 1672977d0006SHemant Agrawal fc_conf->mode = RTE_FC_FULL; 1673977d0006SHemant Agrawal else 1674977d0006SHemant Agrawal fc_conf->mode = RTE_FC_RX_PAUSE; 1675977d0006SHemant Agrawal } else { 1676977d0006SHemant Agrawal /* DPNI_LINK_OPT_PAUSE not set 1677977d0006SHemant Agrawal * if ASYM_PAUSE set, 1678977d0006SHemant Agrawal * TX side flow control (send Pause frame) 1679977d0006SHemant Agrawal * No RX side flow control (No action on pause frame rx) 1680977d0006SHemant Agrawal * if ASYM_PAUSE not set, 1681977d0006SHemant Agrawal * Flow control disabled 1682977d0006SHemant Agrawal */ 1683977d0006SHemant Agrawal if (state.options & DPNI_LINK_OPT_ASYM_PAUSE) 1684977d0006SHemant Agrawal fc_conf->mode = RTE_FC_TX_PAUSE; 1685977d0006SHemant Agrawal else 1686977d0006SHemant Agrawal fc_conf->mode = RTE_FC_NONE; 1687977d0006SHemant Agrawal } 1688977d0006SHemant Agrawal 1689977d0006SHemant Agrawal return ret; 1690977d0006SHemant Agrawal } 1691977d0006SHemant Agrawal 1692977d0006SHemant Agrawal static int 1693977d0006SHemant Agrawal dpaa2_flow_ctrl_set(struct rte_eth_dev *dev, struct rte_eth_fc_conf *fc_conf) 1694977d0006SHemant Agrawal { 1695977d0006SHemant Agrawal int ret = -EINVAL; 1696977d0006SHemant Agrawal struct dpaa2_dev_priv *priv; 1697977d0006SHemant Agrawal struct fsl_mc_io *dpni; 1698977d0006SHemant Agrawal struct dpni_link_state state = {0}; 1699977d0006SHemant Agrawal struct dpni_link_cfg cfg = {0}; 1700977d0006SHemant Agrawal 1701977d0006SHemant Agrawal PMD_INIT_FUNC_TRACE(); 1702977d0006SHemant Agrawal 1703977d0006SHemant Agrawal priv = dev->data->dev_private; 1704977d0006SHemant Agrawal dpni = (struct fsl_mc_io *)priv->hw; 1705977d0006SHemant Agrawal 1706977d0006SHemant Agrawal if (dpni == NULL) { 1707a10a988aSShreyansh Jain DPAA2_PMD_ERR("dpni is NULL"); 1708977d0006SHemant Agrawal return ret; 1709977d0006SHemant Agrawal } 1710977d0006SHemant Agrawal 1711977d0006SHemant Agrawal /* It is necessary to obtain the current state before setting fc_conf 1712977d0006SHemant Agrawal * as MC would return error in case rate, autoneg or duplex values are 1713977d0006SHemant Agrawal * different. 1714977d0006SHemant Agrawal */ 1715977d0006SHemant Agrawal ret = dpni_get_link_state(dpni, CMD_PRI_LOW, priv->token, &state); 1716977d0006SHemant Agrawal if (ret) { 1717a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to get link state (err=%d)", ret); 1718977d0006SHemant Agrawal return -1; 1719977d0006SHemant Agrawal } 1720977d0006SHemant Agrawal 1721977d0006SHemant Agrawal /* Disable link before setting configuration */ 1722977d0006SHemant Agrawal dpaa2_dev_set_link_down(dev); 1723977d0006SHemant Agrawal 1724977d0006SHemant Agrawal /* Based on fc_conf, update cfg */ 1725977d0006SHemant Agrawal cfg.rate = state.rate; 1726977d0006SHemant Agrawal cfg.options = state.options; 1727977d0006SHemant Agrawal 1728977d0006SHemant Agrawal /* update cfg with fc_conf */ 1729977d0006SHemant Agrawal switch (fc_conf->mode) { 1730977d0006SHemant Agrawal case RTE_FC_FULL: 1731977d0006SHemant Agrawal /* Full flow control; 1732977d0006SHemant Agrawal * OPT_PAUSE set, ASYM_PAUSE not set 1733977d0006SHemant Agrawal */ 1734977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 1735977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 1736f090a4c3SHemant Agrawal break; 1737977d0006SHemant Agrawal case RTE_FC_TX_PAUSE: 1738977d0006SHemant Agrawal /* Enable RX flow control 1739977d0006SHemant Agrawal * OPT_PAUSE not set; 1740977d0006SHemant Agrawal * ASYM_PAUSE set; 1741977d0006SHemant Agrawal */ 1742977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 1743977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 1744977d0006SHemant Agrawal break; 1745977d0006SHemant Agrawal case RTE_FC_RX_PAUSE: 1746977d0006SHemant Agrawal /* Enable TX Flow control 1747977d0006SHemant Agrawal * OPT_PAUSE set 1748977d0006SHemant Agrawal * ASYM_PAUSE set 1749977d0006SHemant Agrawal */ 1750977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_PAUSE; 1751977d0006SHemant Agrawal cfg.options |= DPNI_LINK_OPT_ASYM_PAUSE; 1752977d0006SHemant Agrawal break; 1753977d0006SHemant Agrawal case RTE_FC_NONE: 1754977d0006SHemant Agrawal /* Disable Flow control 1755977d0006SHemant Agrawal * OPT_PAUSE not set 1756977d0006SHemant Agrawal * ASYM_PAUSE not set 1757977d0006SHemant Agrawal */ 1758977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_PAUSE; 1759977d0006SHemant Agrawal cfg.options &= ~DPNI_LINK_OPT_ASYM_PAUSE; 1760977d0006SHemant Agrawal break; 1761977d0006SHemant Agrawal default: 1762a10a988aSShreyansh Jain DPAA2_PMD_ERR("Incorrect Flow control flag (%d)", 1763977d0006SHemant Agrawal fc_conf->mode); 1764977d0006SHemant Agrawal return -1; 1765977d0006SHemant Agrawal } 1766977d0006SHemant Agrawal 1767977d0006SHemant Agrawal ret = dpni_set_link_cfg(dpni, CMD_PRI_LOW, priv->token, &cfg); 1768977d0006SHemant Agrawal if (ret) 1769a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set Link configuration (err=%d)", 1770977d0006SHemant Agrawal ret); 1771977d0006SHemant Agrawal 1772977d0006SHemant Agrawal /* Enable link */ 1773977d0006SHemant Agrawal dpaa2_dev_set_link_up(dev); 1774977d0006SHemant Agrawal 1775977d0006SHemant Agrawal return ret; 1776977d0006SHemant Agrawal } 1777977d0006SHemant Agrawal 177863d5c3b0SHemant Agrawal static int 177963d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_update(struct rte_eth_dev *dev, 178063d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 178163d5c3b0SHemant Agrawal { 178263d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 178363d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 178463d5c3b0SHemant Agrawal int ret; 178563d5c3b0SHemant Agrawal 178663d5c3b0SHemant Agrawal PMD_INIT_FUNC_TRACE(); 178763d5c3b0SHemant Agrawal 178863d5c3b0SHemant Agrawal if (rss_conf->rss_hf) { 178963d5c3b0SHemant Agrawal ret = dpaa2_setup_flow_dist(dev, rss_conf->rss_hf); 179063d5c3b0SHemant Agrawal if (ret) { 1791a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to set flow dist"); 179263d5c3b0SHemant Agrawal return ret; 179363d5c3b0SHemant Agrawal } 179463d5c3b0SHemant Agrawal } else { 179563d5c3b0SHemant Agrawal ret = dpaa2_remove_flow_dist(dev, 0); 179663d5c3b0SHemant Agrawal if (ret) { 1797a10a988aSShreyansh Jain DPAA2_PMD_ERR("Unable to remove flow dist"); 179863d5c3b0SHemant Agrawal return ret; 179963d5c3b0SHemant Agrawal } 180063d5c3b0SHemant Agrawal } 180163d5c3b0SHemant Agrawal eth_conf->rx_adv_conf.rss_conf.rss_hf = rss_conf->rss_hf; 180263d5c3b0SHemant Agrawal return 0; 180363d5c3b0SHemant Agrawal } 180463d5c3b0SHemant Agrawal 180563d5c3b0SHemant Agrawal static int 180663d5c3b0SHemant Agrawal dpaa2_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 180763d5c3b0SHemant Agrawal struct rte_eth_rss_conf *rss_conf) 180863d5c3b0SHemant Agrawal { 180963d5c3b0SHemant Agrawal struct rte_eth_dev_data *data = dev->data; 181063d5c3b0SHemant Agrawal struct rte_eth_conf *eth_conf = &data->dev_conf; 181163d5c3b0SHemant Agrawal 181263d5c3b0SHemant Agrawal /* dpaa2 does not support rss_key, so length should be 0*/ 181363d5c3b0SHemant Agrawal rss_conf->rss_key_len = 0; 181463d5c3b0SHemant Agrawal rss_conf->rss_hf = eth_conf->rx_adv_conf.rss_conf.rss_hf; 181563d5c3b0SHemant Agrawal return 0; 181663d5c3b0SHemant Agrawal } 181763d5c3b0SHemant Agrawal 1818b677d4c6SNipun Gupta int dpaa2_eth_eventq_attach(const struct rte_eth_dev *dev, 1819b677d4c6SNipun Gupta int eth_rx_queue_id, 1820b677d4c6SNipun Gupta uint16_t dpcon_id, 1821b677d4c6SNipun Gupta const struct rte_event_eth_rx_adapter_queue_conf *queue_conf) 1822b677d4c6SNipun Gupta { 1823b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 1824b677d4c6SNipun Gupta struct fsl_mc_io *dpni = (struct fsl_mc_io *)eth_priv->hw; 1825b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 1826b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 1827b677d4c6SNipun Gupta struct dpni_queue cfg; 1828b677d4c6SNipun Gupta uint8_t options; 1829b677d4c6SNipun Gupta int ret; 1830b677d4c6SNipun Gupta 1831b677d4c6SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_PARALLEL) 1832b677d4c6SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_parallel_event; 18332d378863SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) 18342d378863SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_atomic_event; 183516c4a3c4SNipun Gupta else if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED) 183616c4a3c4SNipun Gupta dpaa2_ethq->cb = dpaa2_dev_process_ordered_event; 1837b677d4c6SNipun Gupta else 1838b677d4c6SNipun Gupta return -EINVAL; 1839b677d4c6SNipun Gupta 1840b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 1841b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 1842b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_DPCON; 1843b677d4c6SNipun Gupta cfg.destination.id = dpcon_id; 1844b677d4c6SNipun Gupta cfg.destination.priority = queue_conf->ev.priority; 1845b677d4c6SNipun Gupta 18462d378863SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ATOMIC) { 18472d378863SNipun Gupta options |= DPNI_QUEUE_OPT_HOLD_ACTIVE; 18482d378863SNipun Gupta cfg.destination.hold_active = 1; 18492d378863SNipun Gupta } 18502d378863SNipun Gupta 185116c4a3c4SNipun Gupta if (queue_conf->ev.sched_type == RTE_SCHED_TYPE_ORDERED && 185216c4a3c4SNipun Gupta !eth_priv->en_ordered) { 185316c4a3c4SNipun Gupta struct opr_cfg ocfg; 185416c4a3c4SNipun Gupta 185516c4a3c4SNipun Gupta /* Restoration window size = 256 frames */ 185616c4a3c4SNipun Gupta ocfg.oprrws = 3; 185716c4a3c4SNipun Gupta /* Restoration window size = 512 frames for LX2 */ 185816c4a3c4SNipun Gupta if (dpaa2_svr_family == SVR_LX2160A) 185916c4a3c4SNipun Gupta ocfg.oprrws = 4; 186016c4a3c4SNipun Gupta /* Auto advance NESN window enabled */ 186116c4a3c4SNipun Gupta ocfg.oa = 1; 186216c4a3c4SNipun Gupta /* Late arrival window size disabled */ 186316c4a3c4SNipun Gupta ocfg.olws = 0; 186416c4a3c4SNipun Gupta /* ORL resource exhaustaion advance NESN disabled */ 186516c4a3c4SNipun Gupta ocfg.oeane = 0; 186616c4a3c4SNipun Gupta /* Loose ordering enabled */ 186716c4a3c4SNipun Gupta ocfg.oloe = 1; 186816c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 1; 186916c4a3c4SNipun Gupta /* Strict ordering enabled if explicitly set */ 187016c4a3c4SNipun Gupta if (getenv("DPAA2_STRICT_ORDERING_ENABLE")) { 187116c4a3c4SNipun Gupta ocfg.oloe = 0; 187216c4a3c4SNipun Gupta eth_priv->en_loose_ordered = 0; 187316c4a3c4SNipun Gupta } 187416c4a3c4SNipun Gupta 187516c4a3c4SNipun Gupta ret = dpni_set_opr(dpni, CMD_PRI_LOW, eth_priv->token, 187616c4a3c4SNipun Gupta dpaa2_ethq->tc_index, flow_id, 187716c4a3c4SNipun Gupta OPR_OPT_CREATE, &ocfg); 187816c4a3c4SNipun Gupta if (ret) { 187916c4a3c4SNipun Gupta DPAA2_PMD_ERR("Error setting opr: ret: %d\n", ret); 188016c4a3c4SNipun Gupta return ret; 188116c4a3c4SNipun Gupta } 188216c4a3c4SNipun Gupta 188316c4a3c4SNipun Gupta eth_priv->en_ordered = 1; 188416c4a3c4SNipun Gupta } 188516c4a3c4SNipun Gupta 1886b677d4c6SNipun Gupta options |= DPNI_QUEUE_OPT_USER_CTX; 18875ae1edffSHemant Agrawal cfg.user_context = (size_t)(dpaa2_ethq); 1888b677d4c6SNipun Gupta 1889b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 1890b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 1891b677d4c6SNipun Gupta if (ret) { 1892a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 1893b677d4c6SNipun Gupta return ret; 1894b677d4c6SNipun Gupta } 1895b677d4c6SNipun Gupta 1896b677d4c6SNipun Gupta memcpy(&dpaa2_ethq->ev, &queue_conf->ev, sizeof(struct rte_event)); 1897b677d4c6SNipun Gupta 1898b677d4c6SNipun Gupta return 0; 1899b677d4c6SNipun Gupta } 1900b677d4c6SNipun Gupta 1901b677d4c6SNipun Gupta int dpaa2_eth_eventq_detach(const struct rte_eth_dev *dev, 1902b677d4c6SNipun Gupta int eth_rx_queue_id) 1903b677d4c6SNipun Gupta { 1904b677d4c6SNipun Gupta struct dpaa2_dev_priv *eth_priv = dev->data->dev_private; 1905b677d4c6SNipun Gupta struct fsl_mc_io *dpni = (struct fsl_mc_io *)eth_priv->hw; 1906b677d4c6SNipun Gupta struct dpaa2_queue *dpaa2_ethq = eth_priv->rx_vq[eth_rx_queue_id]; 1907b677d4c6SNipun Gupta uint8_t flow_id = dpaa2_ethq->flow_id; 1908b677d4c6SNipun Gupta struct dpni_queue cfg; 1909b677d4c6SNipun Gupta uint8_t options; 1910b677d4c6SNipun Gupta int ret; 1911b677d4c6SNipun Gupta 1912b677d4c6SNipun Gupta memset(&cfg, 0, sizeof(struct dpni_queue)); 1913b677d4c6SNipun Gupta options = DPNI_QUEUE_OPT_DEST; 1914b677d4c6SNipun Gupta cfg.destination.type = DPNI_DEST_NONE; 1915b677d4c6SNipun Gupta 1916b677d4c6SNipun Gupta ret = dpni_set_queue(dpni, CMD_PRI_LOW, eth_priv->token, DPNI_QUEUE_RX, 1917b677d4c6SNipun Gupta dpaa2_ethq->tc_index, flow_id, options, &cfg); 1918b677d4c6SNipun Gupta if (ret) 1919a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error in dpni_set_queue: ret: %d", ret); 1920b677d4c6SNipun Gupta 1921b677d4c6SNipun Gupta return ret; 1922b677d4c6SNipun Gupta } 1923b677d4c6SNipun Gupta 1924fe2b986aSSunil Kumar Kori static inline int 1925fe2b986aSSunil Kumar Kori dpaa2_dev_verify_filter_ops(enum rte_filter_op filter_op) 1926fe2b986aSSunil Kumar Kori { 1927fe2b986aSSunil Kumar Kori unsigned int i; 1928fe2b986aSSunil Kumar Kori 1929fe2b986aSSunil Kumar Kori for (i = 0; i < RTE_DIM(dpaa2_supported_filter_ops); i++) { 1930fe2b986aSSunil Kumar Kori if (dpaa2_supported_filter_ops[i] == filter_op) 1931fe2b986aSSunil Kumar Kori return 0; 1932fe2b986aSSunil Kumar Kori } 1933fe2b986aSSunil Kumar Kori return -ENOTSUP; 1934fe2b986aSSunil Kumar Kori } 1935fe2b986aSSunil Kumar Kori 1936fe2b986aSSunil Kumar Kori static int 1937fe2b986aSSunil Kumar Kori dpaa2_dev_flow_ctrl(struct rte_eth_dev *dev, 1938fe2b986aSSunil Kumar Kori enum rte_filter_type filter_type, 1939fe2b986aSSunil Kumar Kori enum rte_filter_op filter_op, 1940fe2b986aSSunil Kumar Kori void *arg) 1941fe2b986aSSunil Kumar Kori { 1942fe2b986aSSunil Kumar Kori int ret = 0; 1943fe2b986aSSunil Kumar Kori 1944fe2b986aSSunil Kumar Kori if (!dev) 1945fe2b986aSSunil Kumar Kori return -ENODEV; 1946fe2b986aSSunil Kumar Kori 1947fe2b986aSSunil Kumar Kori switch (filter_type) { 1948fe2b986aSSunil Kumar Kori case RTE_ETH_FILTER_GENERIC: 1949fe2b986aSSunil Kumar Kori if (dpaa2_dev_verify_filter_ops(filter_op) < 0) { 1950fe2b986aSSunil Kumar Kori ret = -ENOTSUP; 1951fe2b986aSSunil Kumar Kori break; 1952fe2b986aSSunil Kumar Kori } 1953fe2b986aSSunil Kumar Kori *(const void **)arg = &dpaa2_flow_ops; 1954fe2b986aSSunil Kumar Kori dpaa2_filter_type |= filter_type; 1955fe2b986aSSunil Kumar Kori break; 1956fe2b986aSSunil Kumar Kori default: 1957fe2b986aSSunil Kumar Kori RTE_LOG(ERR, PMD, "Filter type (%d) not supported", 1958fe2b986aSSunil Kumar Kori filter_type); 1959fe2b986aSSunil Kumar Kori ret = -ENOTSUP; 1960fe2b986aSSunil Kumar Kori break; 1961fe2b986aSSunil Kumar Kori } 1962fe2b986aSSunil Kumar Kori return ret; 1963fe2b986aSSunil Kumar Kori } 1964fe2b986aSSunil Kumar Kori 19653e5a335dSHemant Agrawal static struct eth_dev_ops dpaa2_ethdev_ops = { 19663e5a335dSHemant Agrawal .dev_configure = dpaa2_eth_dev_configure, 19673e5a335dSHemant Agrawal .dev_start = dpaa2_dev_start, 19683e5a335dSHemant Agrawal .dev_stop = dpaa2_dev_stop, 19693e5a335dSHemant Agrawal .dev_close = dpaa2_dev_close, 1970c0e5c69aSHemant Agrawal .promiscuous_enable = dpaa2_dev_promiscuous_enable, 1971c0e5c69aSHemant Agrawal .promiscuous_disable = dpaa2_dev_promiscuous_disable, 19725d5aeeedSHemant Agrawal .allmulticast_enable = dpaa2_dev_allmulticast_enable, 19735d5aeeedSHemant Agrawal .allmulticast_disable = dpaa2_dev_allmulticast_disable, 1974a1f3a12cSHemant Agrawal .dev_set_link_up = dpaa2_dev_set_link_up, 1975a1f3a12cSHemant Agrawal .dev_set_link_down = dpaa2_dev_set_link_down, 1976c56c86ffSHemant Agrawal .link_update = dpaa2_dev_link_update, 1977b0aa5459SHemant Agrawal .stats_get = dpaa2_dev_stats_get, 19781d6329b2SHemant Agrawal .xstats_get = dpaa2_dev_xstats_get, 19791d6329b2SHemant Agrawal .xstats_get_by_id = dpaa2_xstats_get_by_id, 19801d6329b2SHemant Agrawal .xstats_get_names_by_id = dpaa2_xstats_get_names_by_id, 19811d6329b2SHemant Agrawal .xstats_get_names = dpaa2_xstats_get_names, 1982b0aa5459SHemant Agrawal .stats_reset = dpaa2_dev_stats_reset, 19831d6329b2SHemant Agrawal .xstats_reset = dpaa2_dev_stats_reset, 1984748eccb9SHemant Agrawal .fw_version_get = dpaa2_fw_version_get, 19853e5a335dSHemant Agrawal .dev_infos_get = dpaa2_dev_info_get, 1986a5fc38d4SHemant Agrawal .dev_supported_ptypes_get = dpaa2_supported_ptypes_get, 1987e31d4d21SHemant Agrawal .mtu_set = dpaa2_dev_mtu_set, 19883ce294f2SHemant Agrawal .vlan_filter_set = dpaa2_vlan_filter_set, 19893ce294f2SHemant Agrawal .vlan_offload_set = dpaa2_vlan_offload_set, 1990e59b75ffSHemant Agrawal .vlan_tpid_set = dpaa2_vlan_tpid_set, 19913e5a335dSHemant Agrawal .rx_queue_setup = dpaa2_dev_rx_queue_setup, 19923e5a335dSHemant Agrawal .rx_queue_release = dpaa2_dev_rx_queue_release, 19933e5a335dSHemant Agrawal .tx_queue_setup = dpaa2_dev_tx_queue_setup, 19943e5a335dSHemant Agrawal .tx_queue_release = dpaa2_dev_tx_queue_release, 1995f40adb40SHemant Agrawal .rx_queue_count = dpaa2_dev_rx_queue_count, 1996977d0006SHemant Agrawal .flow_ctrl_get = dpaa2_flow_ctrl_get, 1997977d0006SHemant Agrawal .flow_ctrl_set = dpaa2_flow_ctrl_set, 1998b4d97b7dSHemant Agrawal .mac_addr_add = dpaa2_dev_add_mac_addr, 1999b4d97b7dSHemant Agrawal .mac_addr_remove = dpaa2_dev_remove_mac_addr, 2000b4d97b7dSHemant Agrawal .mac_addr_set = dpaa2_dev_set_mac_addr, 200163d5c3b0SHemant Agrawal .rss_hash_update = dpaa2_dev_rss_hash_update, 200263d5c3b0SHemant Agrawal .rss_hash_conf_get = dpaa2_dev_rss_hash_conf_get, 2003fe2b986aSSunil Kumar Kori .filter_ctrl = dpaa2_dev_flow_ctrl, 20043e5a335dSHemant Agrawal }; 20053e5a335dSHemant Agrawal 2006c3e0a706SShreyansh Jain /* Populate the mac address from physically available (u-boot/firmware) and/or 2007c3e0a706SShreyansh Jain * one set by higher layers like MC (restool) etc. 2008c3e0a706SShreyansh Jain * Returns the table of MAC entries (multiple entries) 2009c3e0a706SShreyansh Jain */ 2010c3e0a706SShreyansh Jain static int 2011c3e0a706SShreyansh Jain populate_mac_addr(struct fsl_mc_io *dpni_dev, struct dpaa2_dev_priv *priv, 20126d13ea8eSOlivier Matz struct rte_ether_addr *mac_entry) 2013c3e0a706SShreyansh Jain { 2014c3e0a706SShreyansh Jain int ret; 20156d13ea8eSOlivier Matz struct rte_ether_addr phy_mac, prime_mac; 201641c24ea2SShreyansh Jain 20176d13ea8eSOlivier Matz memset(&phy_mac, 0, sizeof(struct rte_ether_addr)); 20186d13ea8eSOlivier Matz memset(&prime_mac, 0, sizeof(struct rte_ether_addr)); 2019c3e0a706SShreyansh Jain 2020c3e0a706SShreyansh Jain /* Get the physical device MAC address */ 2021c3e0a706SShreyansh Jain ret = dpni_get_port_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2022c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2023c3e0a706SShreyansh Jain if (ret) { 2024c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get physical port MAC failed: %d", ret); 2025c3e0a706SShreyansh Jain goto cleanup; 2026c3e0a706SShreyansh Jain } 2027c3e0a706SShreyansh Jain 2028c3e0a706SShreyansh Jain ret = dpni_get_primary_mac_addr(dpni_dev, CMD_PRI_LOW, priv->token, 2029c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2030c3e0a706SShreyansh Jain if (ret) { 2031c3e0a706SShreyansh Jain DPAA2_PMD_ERR("DPNI get Prime port MAC failed: %d", ret); 2032c3e0a706SShreyansh Jain goto cleanup; 2033c3e0a706SShreyansh Jain } 2034c3e0a706SShreyansh Jain 2035c3e0a706SShreyansh Jain /* Now that both MAC have been obtained, do: 2036c3e0a706SShreyansh Jain * if not_empty_mac(phy) && phy != Prime, overwrite prime with Phy 2037c3e0a706SShreyansh Jain * and return phy 2038c3e0a706SShreyansh Jain * If empty_mac(phy), return prime. 2039c3e0a706SShreyansh Jain * if both are empty, create random MAC, set as prime and return 2040c3e0a706SShreyansh Jain */ 2041538da7a1SOlivier Matz if (!rte_is_zero_ether_addr(&phy_mac)) { 2042c3e0a706SShreyansh Jain /* If the addresses are not same, overwrite prime */ 2043538da7a1SOlivier Matz if (!rte_is_same_ether_addr(&phy_mac, &prime_mac)) { 2044c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2045c3e0a706SShreyansh Jain priv->token, 2046c3e0a706SShreyansh Jain phy_mac.addr_bytes); 2047c3e0a706SShreyansh Jain if (ret) { 2048c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", 2049c3e0a706SShreyansh Jain ret); 2050c3e0a706SShreyansh Jain goto cleanup; 2051c3e0a706SShreyansh Jain } 20526d13ea8eSOlivier Matz memcpy(&prime_mac, &phy_mac, 20536d13ea8eSOlivier Matz sizeof(struct rte_ether_addr)); 2054c3e0a706SShreyansh Jain } 2055538da7a1SOlivier Matz } else if (rte_is_zero_ether_addr(&prime_mac)) { 2056c3e0a706SShreyansh Jain /* In case phys and prime, both are zero, create random MAC */ 2057538da7a1SOlivier Matz rte_eth_random_addr(prime_mac.addr_bytes); 2058c3e0a706SShreyansh Jain ret = dpni_set_primary_mac_addr(dpni_dev, CMD_PRI_LOW, 2059c3e0a706SShreyansh Jain priv->token, 2060c3e0a706SShreyansh Jain prime_mac.addr_bytes); 2061c3e0a706SShreyansh Jain if (ret) { 2062c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to set MAC Address: %d", ret); 2063c3e0a706SShreyansh Jain goto cleanup; 2064c3e0a706SShreyansh Jain } 2065c3e0a706SShreyansh Jain } 2066c3e0a706SShreyansh Jain 2067c3e0a706SShreyansh Jain /* prime_mac the final MAC address */ 20686d13ea8eSOlivier Matz memcpy(mac_entry, &prime_mac, sizeof(struct rte_ether_addr)); 2069c3e0a706SShreyansh Jain return 0; 2070c3e0a706SShreyansh Jain 2071c3e0a706SShreyansh Jain cleanup: 2072c3e0a706SShreyansh Jain return -1; 2073c3e0a706SShreyansh Jain } 2074c3e0a706SShreyansh Jain 2075c147eae0SHemant Agrawal static int 2076a3a997f0SHemant Agrawal check_devargs_handler(__rte_unused const char *key, const char *value, 2077a3a997f0SHemant Agrawal __rte_unused void *opaque) 2078a3a997f0SHemant Agrawal { 2079a3a997f0SHemant Agrawal if (strcmp(value, "1")) 2080a3a997f0SHemant Agrawal return -1; 2081a3a997f0SHemant Agrawal 2082a3a997f0SHemant Agrawal return 0; 2083a3a997f0SHemant Agrawal } 2084a3a997f0SHemant Agrawal 2085a3a997f0SHemant Agrawal static int 2086a3a997f0SHemant Agrawal dpaa2_get_devargs(struct rte_devargs *devargs, const char *key) 2087a3a997f0SHemant Agrawal { 2088a3a997f0SHemant Agrawal struct rte_kvargs *kvlist; 2089a3a997f0SHemant Agrawal 2090a3a997f0SHemant Agrawal if (!devargs) 2091a3a997f0SHemant Agrawal return 0; 2092a3a997f0SHemant Agrawal 2093a3a997f0SHemant Agrawal kvlist = rte_kvargs_parse(devargs->args, NULL); 2094a3a997f0SHemant Agrawal if (!kvlist) 2095a3a997f0SHemant Agrawal return 0; 2096a3a997f0SHemant Agrawal 2097a3a997f0SHemant Agrawal if (!rte_kvargs_count(kvlist, key)) { 2098a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2099a3a997f0SHemant Agrawal return 0; 2100a3a997f0SHemant Agrawal } 2101a3a997f0SHemant Agrawal 2102a3a997f0SHemant Agrawal if (rte_kvargs_process(kvlist, key, 2103a3a997f0SHemant Agrawal check_devargs_handler, NULL) < 0) { 2104a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2105a3a997f0SHemant Agrawal return 0; 2106a3a997f0SHemant Agrawal } 2107a3a997f0SHemant Agrawal rte_kvargs_free(kvlist); 2108a3a997f0SHemant Agrawal 2109a3a997f0SHemant Agrawal return 1; 2110a3a997f0SHemant Agrawal } 2111a3a997f0SHemant Agrawal 2112a3a997f0SHemant Agrawal static int 2113c147eae0SHemant Agrawal dpaa2_dev_init(struct rte_eth_dev *eth_dev) 2114c147eae0SHemant Agrawal { 21153e5a335dSHemant Agrawal struct rte_device *dev = eth_dev->device; 21163e5a335dSHemant Agrawal struct rte_dpaa2_device *dpaa2_dev; 21173e5a335dSHemant Agrawal struct fsl_mc_io *dpni_dev; 21183e5a335dSHemant Agrawal struct dpni_attr attr; 21193e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 2120bee61d86SHemant Agrawal struct dpni_buffer_layout layout; 2121fe2b986aSSunil Kumar Kori int ret, hw_id, i; 21223e5a335dSHemant Agrawal 2123d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2124d401ead1SHemant Agrawal 2125c147eae0SHemant Agrawal /* For secondary processes, the primary has done all the work */ 2126e7b187dbSShreyansh Jain if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 2127e7b187dbSShreyansh Jain /* In case of secondary, only burst and ops API need to be 2128e7b187dbSShreyansh Jain * plugged. 2129e7b187dbSShreyansh Jain */ 2130e7b187dbSShreyansh Jain eth_dev->dev_ops = &dpaa2_ethdev_ops; 2131a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) 2132a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2133*20191ab3SNipun Gupta else if (dpaa2_get_devargs(dev->devargs, 2134*20191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE)) 2135*20191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2136a3a997f0SHemant Agrawal else 2137e7b187dbSShreyansh Jain eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2138e7b187dbSShreyansh Jain eth_dev->tx_pkt_burst = dpaa2_dev_tx; 2139c147eae0SHemant Agrawal return 0; 2140e7b187dbSShreyansh Jain } 2141c147eae0SHemant Agrawal 21423e5a335dSHemant Agrawal dpaa2_dev = container_of(dev, struct rte_dpaa2_device, device); 21433e5a335dSHemant Agrawal 21443e5a335dSHemant Agrawal hw_id = dpaa2_dev->object_id; 21453e5a335dSHemant Agrawal 2146d4984046SHemant Agrawal dpni_dev = rte_malloc(NULL, sizeof(struct fsl_mc_io), 0); 21473e5a335dSHemant Agrawal if (!dpni_dev) { 2148a10a988aSShreyansh Jain DPAA2_PMD_ERR("Memory allocation failed for dpni device"); 21493e5a335dSHemant Agrawal return -1; 21503e5a335dSHemant Agrawal } 21513e5a335dSHemant Agrawal 21523e5a335dSHemant Agrawal dpni_dev->regs = rte_mcp_ptr_list[0]; 21533e5a335dSHemant Agrawal ret = dpni_open(dpni_dev, CMD_PRI_LOW, hw_id, &priv->token); 21543e5a335dSHemant Agrawal if (ret) { 2155a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2156a10a988aSShreyansh Jain "Failure in opening dpni@%d with err code %d", 2157d4984046SHemant Agrawal hw_id, ret); 2158d4984046SHemant Agrawal rte_free(dpni_dev); 21593e5a335dSHemant Agrawal return -1; 21603e5a335dSHemant Agrawal } 21613e5a335dSHemant Agrawal 21623e5a335dSHemant Agrawal /* Clean the device first */ 21633e5a335dSHemant Agrawal ret = dpni_reset(dpni_dev, CMD_PRI_LOW, priv->token); 21643e5a335dSHemant Agrawal if (ret) { 2165a10a988aSShreyansh Jain DPAA2_PMD_ERR("Failure cleaning dpni@%d with err code %d", 2166d4984046SHemant Agrawal hw_id, ret); 2167d4984046SHemant Agrawal goto init_err; 21683e5a335dSHemant Agrawal } 21693e5a335dSHemant Agrawal 21703e5a335dSHemant Agrawal ret = dpni_get_attributes(dpni_dev, CMD_PRI_LOW, priv->token, &attr); 21713e5a335dSHemant Agrawal if (ret) { 2172a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2173a10a988aSShreyansh Jain "Failure in get dpni@%d attribute, err code %d", 2174d4984046SHemant Agrawal hw_id, ret); 2175d4984046SHemant Agrawal goto init_err; 21763e5a335dSHemant Agrawal } 21773e5a335dSHemant Agrawal 217816bbc98aSShreyansh Jain priv->num_rx_tc = attr.num_rx_tcs; 217989c2ea8fSHemant Agrawal 2180fe2b986aSSunil Kumar Kori for (i = 0; i < attr.num_rx_tcs; i++) 2181fe2b986aSSunil Kumar Kori priv->nb_rx_queues += attr.num_queues; 218289c2ea8fSHemant Agrawal 218316bbc98aSShreyansh Jain /* Using number of TX queues as number of TX TCs */ 218416bbc98aSShreyansh Jain priv->nb_tx_queues = attr.num_tx_tcs; 2185ef18dafeSHemant Agrawal 2186a10a988aSShreyansh Jain DPAA2_PMD_DEBUG("RX-TC= %d, nb_rx_queues= %d, nb_tx_queues=%d", 2187a10a988aSShreyansh Jain priv->num_rx_tc, priv->nb_rx_queues, 2188a10a988aSShreyansh Jain priv->nb_tx_queues); 21893e5a335dSHemant Agrawal 21903e5a335dSHemant Agrawal priv->hw = dpni_dev; 21913e5a335dSHemant Agrawal priv->hw_id = hw_id; 219233fad432SHemant Agrawal priv->options = attr.options; 219333fad432SHemant Agrawal priv->max_mac_filters = attr.mac_filter_entries; 219433fad432SHemant Agrawal priv->max_vlan_filters = attr.vlan_filter_entries; 21953e5a335dSHemant Agrawal priv->flags = 0; 21963e5a335dSHemant Agrawal 21973e5a335dSHemant Agrawal /* Allocate memory for hardware structure for queues */ 21983e5a335dSHemant Agrawal ret = dpaa2_alloc_rx_tx_queues(eth_dev); 21993e5a335dSHemant Agrawal if (ret) { 2200a10a988aSShreyansh Jain DPAA2_PMD_ERR("Queue allocation Failed"); 2201d4984046SHemant Agrawal goto init_err; 22023e5a335dSHemant Agrawal } 22033e5a335dSHemant Agrawal 2204c3e0a706SShreyansh Jain /* Allocate memory for storing MAC addresses. 2205c3e0a706SShreyansh Jain * Table of mac_filter_entries size is allocated so that RTE ether lib 2206c3e0a706SShreyansh Jain * can add MAC entries when rte_eth_dev_mac_addr_add is called. 2207c3e0a706SShreyansh Jain */ 220833fad432SHemant Agrawal eth_dev->data->mac_addrs = rte_zmalloc("dpni", 220935b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries, 0); 221033fad432SHemant Agrawal if (eth_dev->data->mac_addrs == NULL) { 2211a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2212d4984046SHemant Agrawal "Failed to allocate %d bytes needed to store MAC addresses", 221335b2d13fSOlivier Matz RTE_ETHER_ADDR_LEN * attr.mac_filter_entries); 2214d4984046SHemant Agrawal ret = -ENOMEM; 2215d4984046SHemant Agrawal goto init_err; 221633fad432SHemant Agrawal } 221733fad432SHemant Agrawal 2218c3e0a706SShreyansh Jain ret = populate_mac_addr(dpni_dev, priv, ð_dev->data->mac_addrs[0]); 221933fad432SHemant Agrawal if (ret) { 2220c3e0a706SShreyansh Jain DPAA2_PMD_ERR("Unable to fetch MAC Address for device"); 2221c3e0a706SShreyansh Jain rte_free(eth_dev->data->mac_addrs); 2222c3e0a706SShreyansh Jain eth_dev->data->mac_addrs = NULL; 2223d4984046SHemant Agrawal goto init_err; 222433fad432SHemant Agrawal } 222533fad432SHemant Agrawal 2226bee61d86SHemant Agrawal /* ... tx buffer layout ... */ 2227bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 2228bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2229bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2230bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2231bee61d86SHemant Agrawal DPNI_QUEUE_TX, &layout); 2232bee61d86SHemant Agrawal if (ret) { 2233a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx buffer layout", ret); 2234d4984046SHemant Agrawal goto init_err; 2235bee61d86SHemant Agrawal } 2236bee61d86SHemant Agrawal 2237bee61d86SHemant Agrawal /* ... tx-conf and error buffer layout ... */ 2238bee61d86SHemant Agrawal memset(&layout, 0, sizeof(struct dpni_buffer_layout)); 2239bee61d86SHemant Agrawal layout.options = DPNI_BUF_LAYOUT_OPT_FRAME_STATUS; 2240bee61d86SHemant Agrawal layout.pass_frame_status = 1; 2241bee61d86SHemant Agrawal ret = dpni_set_buffer_layout(dpni_dev, CMD_PRI_LOW, priv->token, 2242bee61d86SHemant Agrawal DPNI_QUEUE_TX_CONFIRM, &layout); 2243bee61d86SHemant Agrawal if (ret) { 2244a10a988aSShreyansh Jain DPAA2_PMD_ERR("Error (%d) in setting tx-conf buffer layout", 2245d4984046SHemant Agrawal ret); 2246d4984046SHemant Agrawal goto init_err; 2247bee61d86SHemant Agrawal } 2248bee61d86SHemant Agrawal 22493e5a335dSHemant Agrawal eth_dev->dev_ops = &dpaa2_ethdev_ops; 2250c147eae0SHemant Agrawal 2251a3a997f0SHemant Agrawal if (dpaa2_get_devargs(dev->devargs, DRIVER_LOOPBACK_MODE)) { 2252a3a997f0SHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_loopback_rx; 2253a3a997f0SHemant Agrawal DPAA2_PMD_INFO("Loopback mode"); 2254*20191ab3SNipun Gupta } else if (dpaa2_get_devargs(dev->devargs, DRIVER_NO_PREFETCH_MODE)) { 2255*20191ab3SNipun Gupta eth_dev->rx_pkt_burst = dpaa2_dev_rx; 2256*20191ab3SNipun Gupta DPAA2_PMD_INFO("No Prefetch mode"); 2257a3a997f0SHemant Agrawal } else { 22585c6942fdSHemant Agrawal eth_dev->rx_pkt_burst = dpaa2_dev_prefetch_rx; 2259a3a997f0SHemant Agrawal } 2260cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = dpaa2_dev_tx; 22611261cd68SHemant Agrawal 2262fe2b986aSSunil Kumar Kori /*Init fields w.r.t. classficaition*/ 2263fe2b986aSSunil Kumar Kori memset(&priv->extract.qos_key_cfg, 0, sizeof(struct dpkg_profile_cfg)); 2264fe2b986aSSunil Kumar Kori priv->extract.qos_extract_param = (size_t)rte_malloc(NULL, 256, 64); 2265fe2b986aSSunil Kumar Kori if (!priv->extract.qos_extract_param) { 2266fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow " 2267fe2b986aSSunil Kumar Kori " classificaiton ", ret); 2268fe2b986aSSunil Kumar Kori goto init_err; 2269fe2b986aSSunil Kumar Kori } 2270fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 2271fe2b986aSSunil Kumar Kori memset(&priv->extract.fs_key_cfg[i], 0, 2272fe2b986aSSunil Kumar Kori sizeof(struct dpkg_profile_cfg)); 2273fe2b986aSSunil Kumar Kori priv->extract.fs_extract_param[i] = 2274fe2b986aSSunil Kumar Kori (size_t)rte_malloc(NULL, 256, 64); 2275fe2b986aSSunil Kumar Kori if (!priv->extract.fs_extract_param[i]) { 2276fe2b986aSSunil Kumar Kori DPAA2_PMD_ERR(" Error(%d) in allocation resources for flow classificaiton", 2277fe2b986aSSunil Kumar Kori ret); 2278fe2b986aSSunil Kumar Kori goto init_err; 2279fe2b986aSSunil Kumar Kori } 2280fe2b986aSSunil Kumar Kori } 2281fe2b986aSSunil Kumar Kori 2282627b6770SHemant Agrawal RTE_LOG(INFO, PMD, "%s: netdev created\n", eth_dev->data->name); 2283c147eae0SHemant Agrawal return 0; 2284d4984046SHemant Agrawal init_err: 2285d4984046SHemant Agrawal dpaa2_dev_uninit(eth_dev); 2286d4984046SHemant Agrawal return ret; 2287c147eae0SHemant Agrawal } 2288c147eae0SHemant Agrawal 2289c147eae0SHemant Agrawal static int 22903e5a335dSHemant Agrawal dpaa2_dev_uninit(struct rte_eth_dev *eth_dev) 2291c147eae0SHemant Agrawal { 22923e5a335dSHemant Agrawal struct dpaa2_dev_priv *priv = eth_dev->data->dev_private; 22933e5a335dSHemant Agrawal struct fsl_mc_io *dpni = (struct fsl_mc_io *)priv->hw; 2294fe2b986aSSunil Kumar Kori int i, ret; 22953e5a335dSHemant Agrawal 2296d401ead1SHemant Agrawal PMD_INIT_FUNC_TRACE(); 2297d401ead1SHemant Agrawal 2298c147eae0SHemant Agrawal if (rte_eal_process_type() != RTE_PROC_PRIMARY) 2299e729ec76SHemant Agrawal return 0; 2300c147eae0SHemant Agrawal 23013e5a335dSHemant Agrawal if (!dpni) { 2302a10a988aSShreyansh Jain DPAA2_PMD_WARN("Already closed or not started"); 23033e5a335dSHemant Agrawal return -1; 23043e5a335dSHemant Agrawal } 23053e5a335dSHemant Agrawal 23063e5a335dSHemant Agrawal dpaa2_dev_close(eth_dev); 23073e5a335dSHemant Agrawal 23085d9a1e4dSHemant Agrawal dpaa2_free_rx_tx_queues(eth_dev); 23093e5a335dSHemant Agrawal 23103e5a335dSHemant Agrawal /* Close the device at underlying layer*/ 23113e5a335dSHemant Agrawal ret = dpni_close(dpni, CMD_PRI_LOW, priv->token); 23123e5a335dSHemant Agrawal if (ret) { 2313a10a988aSShreyansh Jain DPAA2_PMD_ERR( 2314a10a988aSShreyansh Jain "Failure closing dpni device with err code %d", 2315d4984046SHemant Agrawal ret); 23163e5a335dSHemant Agrawal } 23173e5a335dSHemant Agrawal 23183e5a335dSHemant Agrawal /* Free the allocated memory for ethernet private data and dpni*/ 23193e5a335dSHemant Agrawal priv->hw = NULL; 2320d4984046SHemant Agrawal rte_free(dpni); 23213e5a335dSHemant Agrawal 2322fe2b986aSSunil Kumar Kori for (i = 0; i < MAX_TCS; i++) { 2323fe2b986aSSunil Kumar Kori if (priv->extract.fs_extract_param[i]) 2324fe2b986aSSunil Kumar Kori rte_free((void *)(size_t)priv->extract.fs_extract_param[i]); 2325fe2b986aSSunil Kumar Kori } 2326fe2b986aSSunil Kumar Kori 2327fe2b986aSSunil Kumar Kori if (priv->extract.qos_extract_param) 2328fe2b986aSSunil Kumar Kori rte_free((void *)(size_t)priv->extract.qos_extract_param); 2329fe2b986aSSunil Kumar Kori 23303e5a335dSHemant Agrawal eth_dev->dev_ops = NULL; 2331cd9935ceSHemant Agrawal eth_dev->rx_pkt_burst = NULL; 2332cd9935ceSHemant Agrawal eth_dev->tx_pkt_burst = NULL; 23333e5a335dSHemant Agrawal 2334a10a988aSShreyansh Jain DPAA2_PMD_INFO("%s: netdev deleted", eth_dev->data->name); 2335c147eae0SHemant Agrawal return 0; 2336c147eae0SHemant Agrawal } 2337c147eae0SHemant Agrawal 2338c147eae0SHemant Agrawal static int 233955fd2703SHemant Agrawal rte_dpaa2_probe(struct rte_dpaa2_driver *dpaa2_drv, 2340c147eae0SHemant Agrawal struct rte_dpaa2_device *dpaa2_dev) 2341c147eae0SHemant Agrawal { 2342c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 2343c147eae0SHemant Agrawal int diag; 2344c147eae0SHemant Agrawal 2345f4435e38SHemant Agrawal if ((DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE) > 2346f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM) { 2347f4435e38SHemant Agrawal DPAA2_PMD_ERR( 2348f4435e38SHemant Agrawal "RTE_PKTMBUF_HEADROOM(%d) shall be > DPAA2 Annotation req(%d)", 2349f4435e38SHemant Agrawal RTE_PKTMBUF_HEADROOM, 2350f4435e38SHemant Agrawal DPAA2_MBUF_HW_ANNOTATION + DPAA2_FD_PTA_SIZE); 2351f4435e38SHemant Agrawal 2352f4435e38SHemant Agrawal return -1; 2353f4435e38SHemant Agrawal } 2354f4435e38SHemant Agrawal 2355c147eae0SHemant Agrawal if (rte_eal_process_type() == RTE_PROC_PRIMARY) { 2356e729ec76SHemant Agrawal eth_dev = rte_eth_dev_allocate(dpaa2_dev->device.name); 2357e729ec76SHemant Agrawal if (!eth_dev) 2358e729ec76SHemant Agrawal return -ENODEV; 2359c147eae0SHemant Agrawal eth_dev->data->dev_private = rte_zmalloc( 2360c147eae0SHemant Agrawal "ethdev private structure", 2361c147eae0SHemant Agrawal sizeof(struct dpaa2_dev_priv), 2362c147eae0SHemant Agrawal RTE_CACHE_LINE_SIZE); 2363c147eae0SHemant Agrawal if (eth_dev->data->dev_private == NULL) { 2364a10a988aSShreyansh Jain DPAA2_PMD_CRIT( 2365a10a988aSShreyansh Jain "Unable to allocate memory for private data"); 2366c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2367c147eae0SHemant Agrawal return -ENOMEM; 2368c147eae0SHemant Agrawal } 2369e729ec76SHemant Agrawal } else { 2370e729ec76SHemant Agrawal eth_dev = rte_eth_dev_attach_secondary(dpaa2_dev->device.name); 2371e729ec76SHemant Agrawal if (!eth_dev) 2372e729ec76SHemant Agrawal return -ENODEV; 2373c147eae0SHemant Agrawal } 2374e729ec76SHemant Agrawal 2375c147eae0SHemant Agrawal eth_dev->device = &dpaa2_dev->device; 237655fd2703SHemant Agrawal 2377c147eae0SHemant Agrawal dpaa2_dev->eth_dev = eth_dev; 2378c147eae0SHemant Agrawal eth_dev->data->rx_mbuf_alloc_failed = 0; 2379c147eae0SHemant Agrawal 238092b7e33eSHemant Agrawal if (dpaa2_drv->drv_flags & RTE_DPAA2_DRV_INTR_LSC) 238192b7e33eSHemant Agrawal eth_dev->data->dev_flags |= RTE_ETH_DEV_INTR_LSC; 238292b7e33eSHemant Agrawal 2383c147eae0SHemant Agrawal /* Invoke PMD device initialization function */ 2384c147eae0SHemant Agrawal diag = dpaa2_dev_init(eth_dev); 2385fbe90cddSThomas Monjalon if (diag == 0) { 2386fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(eth_dev); 2387c147eae0SHemant Agrawal return 0; 2388fbe90cddSThomas Monjalon } 2389c147eae0SHemant Agrawal 2390c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2391c147eae0SHemant Agrawal return diag; 2392c147eae0SHemant Agrawal } 2393c147eae0SHemant Agrawal 2394c147eae0SHemant Agrawal static int 2395c147eae0SHemant Agrawal rte_dpaa2_remove(struct rte_dpaa2_device *dpaa2_dev) 2396c147eae0SHemant Agrawal { 2397c147eae0SHemant Agrawal struct rte_eth_dev *eth_dev; 2398c147eae0SHemant Agrawal 2399c147eae0SHemant Agrawal eth_dev = dpaa2_dev->eth_dev; 2400c147eae0SHemant Agrawal dpaa2_dev_uninit(eth_dev); 2401c147eae0SHemant Agrawal 2402c147eae0SHemant Agrawal rte_eth_dev_release_port(eth_dev); 2403c147eae0SHemant Agrawal 2404c147eae0SHemant Agrawal return 0; 2405c147eae0SHemant Agrawal } 2406c147eae0SHemant Agrawal 2407c147eae0SHemant Agrawal static struct rte_dpaa2_driver rte_dpaa2_pmd = { 240892b7e33eSHemant Agrawal .drv_flags = RTE_DPAA2_DRV_INTR_LSC | RTE_DPAA2_DRV_IOVA_AS_VA, 2409bad555dfSShreyansh Jain .drv_type = DPAA2_ETH, 2410c147eae0SHemant Agrawal .probe = rte_dpaa2_probe, 2411c147eae0SHemant Agrawal .remove = rte_dpaa2_remove, 2412c147eae0SHemant Agrawal }; 2413c147eae0SHemant Agrawal 2414c147eae0SHemant Agrawal RTE_PMD_REGISTER_DPAA2(net_dpaa2, rte_dpaa2_pmd); 2415a3a997f0SHemant Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_dpaa2, 2416*20191ab3SNipun Gupta DRIVER_LOOPBACK_MODE "=<int> " 2417*20191ab3SNipun Gupta DRIVER_NO_PREFETCH_MODE "=<int>"); 2418f8e99896SThomas Monjalon RTE_INIT(dpaa2_pmd_init_log) 2419a10a988aSShreyansh Jain { 2420a10a988aSShreyansh Jain dpaa2_logtype_pmd = rte_log_register("pmd.net.dpaa2"); 2421a10a988aSShreyansh Jain if (dpaa2_logtype_pmd >= 0) 2422a10a988aSShreyansh Jain rte_log_set_level(dpaa2_logtype_pmd, RTE_LOG_NOTICE); 2423a10a988aSShreyansh Jain } 2424