12aa5c722SRahul Lakkireddy /* SPDX-License-Identifier: BSD-3-Clause 22aa5c722SRahul Lakkireddy * Copyright(c) 2014-2018 Chelsio Communications. 383189849SRahul Lakkireddy * All rights reserved. 483189849SRahul Lakkireddy */ 583189849SRahul Lakkireddy 683189849SRahul Lakkireddy #include <sys/queue.h> 783189849SRahul Lakkireddy #include <stdio.h> 883189849SRahul Lakkireddy #include <errno.h> 983189849SRahul Lakkireddy #include <stdint.h> 1083189849SRahul Lakkireddy #include <string.h> 1183189849SRahul Lakkireddy #include <unistd.h> 1283189849SRahul Lakkireddy #include <stdarg.h> 1383189849SRahul Lakkireddy #include <inttypes.h> 1483189849SRahul Lakkireddy #include <netinet/in.h> 1583189849SRahul Lakkireddy 1683189849SRahul Lakkireddy #include <rte_byteorder.h> 1783189849SRahul Lakkireddy #include <rte_common.h> 1883189849SRahul Lakkireddy #include <rte_cycles.h> 1983189849SRahul Lakkireddy #include <rte_interrupts.h> 2083189849SRahul Lakkireddy #include <rte_log.h> 2183189849SRahul Lakkireddy #include <rte_debug.h> 2283189849SRahul Lakkireddy #include <rte_pci.h> 23c752998bSGaetan Rivet #include <rte_bus_pci.h> 2483189849SRahul Lakkireddy #include <rte_atomic.h> 2583189849SRahul Lakkireddy #include <rte_branch_prediction.h> 2683189849SRahul Lakkireddy #include <rte_memory.h> 2783189849SRahul Lakkireddy #include <rte_tailq.h> 2883189849SRahul Lakkireddy #include <rte_eal.h> 2983189849SRahul Lakkireddy #include <rte_alarm.h> 3083189849SRahul Lakkireddy #include <rte_ether.h> 31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 32fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 3383189849SRahul Lakkireddy #include <rte_malloc.h> 3483189849SRahul Lakkireddy #include <rte_random.h> 3583189849SRahul Lakkireddy #include <rte_dev.h> 3683189849SRahul Lakkireddy 3783189849SRahul Lakkireddy #include "cxgbe.h" 38011ebc23SKumar Sanghvi #include "cxgbe_pfvf.h" 39ee61f511SShagun Agrawal #include "cxgbe_flow.h" 4083189849SRahul Lakkireddy 4183189849SRahul Lakkireddy /* 4283189849SRahul Lakkireddy * Macros needed to support the PCI Device ID Table ... 4383189849SRahul Lakkireddy */ 4483189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \ 4528a1fd4fSFerruh Yigit static const struct rte_pci_id cxgb4_pci_tbl[] = { 4683189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_FUNCTION 0x4 4783189849SRahul Lakkireddy 4883189849SRahul Lakkireddy #define PCI_VENDOR_ID_CHELSIO 0x1425 4983189849SRahul Lakkireddy 5083189849SRahul Lakkireddy #define CH_PCI_ID_TABLE_ENTRY(devid) \ 5183189849SRahul Lakkireddy { RTE_PCI_DEVICE(PCI_VENDOR_ID_CHELSIO, (devid)) } 5283189849SRahul Lakkireddy 5383189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \ 5483189849SRahul Lakkireddy { .vendor_id = 0, } \ 5583189849SRahul Lakkireddy } 5683189849SRahul Lakkireddy 5783189849SRahul Lakkireddy /* 5883189849SRahul Lakkireddy *... and the PCI ID Table itself ... 5983189849SRahul Lakkireddy */ 6089c8bd95SRahul Lakkireddy #include "base/t4_pci_id_tbl.h" 6183189849SRahul Lakkireddy 62880ead4eSKumar Sanghvi uint16_t cxgbe_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 634a01078bSRahul Lakkireddy uint16_t nb_pkts) 644a01078bSRahul Lakkireddy { 654a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)tx_queue; 664a01078bSRahul Lakkireddy uint16_t pkts_sent, pkts_remain; 674a01078bSRahul Lakkireddy uint16_t total_sent = 0; 68b1df19e4SRahul Lakkireddy uint16_t idx = 0; 694a01078bSRahul Lakkireddy int ret = 0; 704a01078bSRahul Lakkireddy 714a01078bSRahul Lakkireddy t4_os_lock(&txq->txq_lock); 724a01078bSRahul Lakkireddy /* free up desc from already completed tx */ 734a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 74*dca62adeSRahul Lakkireddy if (unlikely(!nb_pkts)) 75*dca62adeSRahul Lakkireddy goto out_unlock; 76*dca62adeSRahul Lakkireddy 77b1df19e4SRahul Lakkireddy rte_prefetch0(rte_pktmbuf_mtod(tx_pkts[0], volatile void *)); 784a01078bSRahul Lakkireddy while (total_sent < nb_pkts) { 794a01078bSRahul Lakkireddy pkts_remain = nb_pkts - total_sent; 804a01078bSRahul Lakkireddy 814a01078bSRahul Lakkireddy for (pkts_sent = 0; pkts_sent < pkts_remain; pkts_sent++) { 82b1df19e4SRahul Lakkireddy idx = total_sent + pkts_sent; 83b1df19e4SRahul Lakkireddy if ((idx + 1) < nb_pkts) 84b1df19e4SRahul Lakkireddy rte_prefetch0(rte_pktmbuf_mtod(tx_pkts[idx + 1], 85b1df19e4SRahul Lakkireddy volatile void *)); 86b1df19e4SRahul Lakkireddy ret = t4_eth_xmit(txq, tx_pkts[idx], nb_pkts); 874a01078bSRahul Lakkireddy if (ret < 0) 884a01078bSRahul Lakkireddy break; 894a01078bSRahul Lakkireddy } 904a01078bSRahul Lakkireddy if (!pkts_sent) 914a01078bSRahul Lakkireddy break; 924a01078bSRahul Lakkireddy total_sent += pkts_sent; 934a01078bSRahul Lakkireddy /* reclaim as much as possible */ 944a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 954a01078bSRahul Lakkireddy } 964a01078bSRahul Lakkireddy 97*dca62adeSRahul Lakkireddy out_unlock: 984a01078bSRahul Lakkireddy t4_os_unlock(&txq->txq_lock); 994a01078bSRahul Lakkireddy return total_sent; 1004a01078bSRahul Lakkireddy } 1014a01078bSRahul Lakkireddy 102880ead4eSKumar Sanghvi uint16_t cxgbe_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 10392c8a632SRahul Lakkireddy uint16_t nb_pkts) 10492c8a632SRahul Lakkireddy { 10592c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)rx_queue; 10692c8a632SRahul Lakkireddy unsigned int work_done; 10792c8a632SRahul Lakkireddy 10892c8a632SRahul Lakkireddy if (cxgbe_poll(&rxq->rspq, rx_pkts, (unsigned int)nb_pkts, &work_done)) 10992c8a632SRahul Lakkireddy dev_err(adapter, "error in cxgbe poll\n"); 11092c8a632SRahul Lakkireddy 11192c8a632SRahul Lakkireddy return work_done; 11292c8a632SRahul Lakkireddy } 11392c8a632SRahul Lakkireddy 114bdad90d1SIvan Ilchenko int cxgbe_dev_info_get(struct rte_eth_dev *eth_dev, 11592c8a632SRahul Lakkireddy struct rte_eth_dev_info *device_info) 11692c8a632SRahul Lakkireddy { 11763a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 11892c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 11992c8a632SRahul Lakkireddy int max_queues = adapter->sge.max_ethqsets / adapter->params.nports; 12092c8a632SRahul Lakkireddy 121946c9ed9SKonstantin Ananyev static const struct rte_eth_desc_lim cxgbe_desc_lim = { 122946c9ed9SKonstantin Ananyev .nb_max = CXGBE_MAX_RING_DESC_SIZE, 123946c9ed9SKonstantin Ananyev .nb_min = CXGBE_MIN_RING_DESC_SIZE, 124946c9ed9SKonstantin Ananyev .nb_align = 1, 125946c9ed9SKonstantin Ananyev }; 126946c9ed9SKonstantin Ananyev 1274b2eff45SRahul Lakkireddy device_info->min_rx_bufsize = CXGBE_MIN_RX_BUFSIZE; 1284b2eff45SRahul Lakkireddy device_info->max_rx_pktlen = CXGBE_MAX_RX_PKTLEN; 12992c8a632SRahul Lakkireddy device_info->max_rx_queues = max_queues; 13092c8a632SRahul Lakkireddy device_info->max_tx_queues = max_queues; 13192c8a632SRahul Lakkireddy device_info->max_mac_addrs = 1; 13292c8a632SRahul Lakkireddy /* XXX: For now we support one MAC/port */ 13392c8a632SRahul Lakkireddy device_info->max_vfs = adapter->params.arch.vfcount; 13492c8a632SRahul Lakkireddy device_info->max_vmdq_pools = 0; /* XXX: For now no support for VMDQ */ 13592c8a632SRahul Lakkireddy 136436125e6SShagun Agrawal device_info->rx_queue_offload_capa = 0UL; 137436125e6SShagun Agrawal device_info->rx_offload_capa = CXGBE_RX_OFFLOADS; 13892c8a632SRahul Lakkireddy 139436125e6SShagun Agrawal device_info->tx_queue_offload_capa = 0UL; 140436125e6SShagun Agrawal device_info->tx_offload_capa = CXGBE_TX_OFFLOADS; 14192c8a632SRahul Lakkireddy 14292c8a632SRahul Lakkireddy device_info->reta_size = pi->rss_size; 14308e21af9SKumar Sanghvi device_info->hash_key_size = CXGBE_DEFAULT_RSS_KEY_LEN; 14408e21af9SKumar Sanghvi device_info->flow_type_rss_offloads = CXGBE_RSS_HF_ALL; 145946c9ed9SKonstantin Ananyev 146946c9ed9SKonstantin Ananyev device_info->rx_desc_lim = cxgbe_desc_lim; 147946c9ed9SKonstantin Ananyev device_info->tx_desc_lim = cxgbe_desc_lim; 148e307e65bSRahul Lakkireddy cxgbe_get_speed_caps(pi, &device_info->speed_capa); 149bdad90d1SIvan Ilchenko 150bdad90d1SIvan Ilchenko return 0; 15192c8a632SRahul Lakkireddy } 15292c8a632SRahul Lakkireddy 1539039c812SAndrew Rybchenko int cxgbe_dev_promiscuous_enable(struct rte_eth_dev *eth_dev) 154cdac6e2eSRahul Lakkireddy { 15563a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 156cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 157cdac6e2eSRahul Lakkireddy 1589039c812SAndrew Rybchenko return t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 159cdac6e2eSRahul Lakkireddy 1, -1, 1, -1, false); 160cdac6e2eSRahul Lakkireddy } 161cdac6e2eSRahul Lakkireddy 1629039c812SAndrew Rybchenko int cxgbe_dev_promiscuous_disable(struct rte_eth_dev *eth_dev) 163cdac6e2eSRahul Lakkireddy { 16463a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 165cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 166cdac6e2eSRahul Lakkireddy 1679039c812SAndrew Rybchenko return t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 168cdac6e2eSRahul Lakkireddy 0, -1, 1, -1, false); 169cdac6e2eSRahul Lakkireddy } 170cdac6e2eSRahul Lakkireddy 171ca041cd4SIvan Ilchenko int cxgbe_dev_allmulticast_enable(struct rte_eth_dev *eth_dev) 172cdac6e2eSRahul Lakkireddy { 17363a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 174cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 175cdac6e2eSRahul Lakkireddy 176cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 177cdac6e2eSRahul Lakkireddy 178ca041cd4SIvan Ilchenko return t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 179cdac6e2eSRahul Lakkireddy -1, 1, 1, -1, false); 180cdac6e2eSRahul Lakkireddy } 181cdac6e2eSRahul Lakkireddy 182ca041cd4SIvan Ilchenko int cxgbe_dev_allmulticast_disable(struct rte_eth_dev *eth_dev) 183cdac6e2eSRahul Lakkireddy { 18463a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 185cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 186cdac6e2eSRahul Lakkireddy 187cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 188cdac6e2eSRahul Lakkireddy 189ca041cd4SIvan Ilchenko return t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 190cdac6e2eSRahul Lakkireddy -1, 0, 1, -1, false); 191cdac6e2eSRahul Lakkireddy } 192cdac6e2eSRahul Lakkireddy 193011ebc23SKumar Sanghvi int cxgbe_dev_link_update(struct rte_eth_dev *eth_dev, 194265af08eSRahul Lakkireddy int wait_to_complete) 195cdac6e2eSRahul Lakkireddy { 19663a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 197cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 198cdac6e2eSRahul Lakkireddy struct sge *s = &adapter->sge; 199e0ac655aSRahul Lakkireddy struct rte_eth_link new_link = { 0 }; 200265af08eSRahul Lakkireddy unsigned int i, work_done, budget = 32; 201265af08eSRahul Lakkireddy u8 old_link = pi->link_cfg.link_ok; 202cdac6e2eSRahul Lakkireddy 203265af08eSRahul Lakkireddy for (i = 0; i < CXGBE_LINK_STATUS_POLL_CNT; i++) { 20410fb9e47SRahul Lakkireddy if (!s->fw_evtq.desc) 20510fb9e47SRahul Lakkireddy break; 20610fb9e47SRahul Lakkireddy 207cdac6e2eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 208cdac6e2eSRahul Lakkireddy 209265af08eSRahul Lakkireddy /* Exit if link status changed or always forced up */ 210b7fd9ea8SStephen Hemminger if (pi->link_cfg.link_ok != old_link || 211b7fd9ea8SStephen Hemminger cxgbe_force_linkup(adapter)) 212265af08eSRahul Lakkireddy break; 213265af08eSRahul Lakkireddy 214265af08eSRahul Lakkireddy if (!wait_to_complete) 215265af08eSRahul Lakkireddy break; 216265af08eSRahul Lakkireddy 217265af08eSRahul Lakkireddy rte_delay_ms(CXGBE_LINK_STATUS_POLL_MS); 218265af08eSRahul Lakkireddy } 219265af08eSRahul Lakkireddy 220b7fd9ea8SStephen Hemminger new_link.link_status = cxgbe_force_linkup(adapter) ? 221f5b3c7b2SShagun Agrawal ETH_LINK_UP : pi->link_cfg.link_ok; 222e0ac655aSRahul Lakkireddy new_link.link_autoneg = pi->link_cfg.autoneg; 223f5b3c7b2SShagun Agrawal new_link.link_duplex = ETH_LINK_FULL_DUPLEX; 224f5b3c7b2SShagun Agrawal new_link.link_speed = pi->link_cfg.speed; 225cdac6e2eSRahul Lakkireddy 226f5b3c7b2SShagun Agrawal return rte_eth_linkstatus_set(eth_dev, &new_link); 227cdac6e2eSRahul Lakkireddy } 228cdac6e2eSRahul Lakkireddy 229265af08eSRahul Lakkireddy /** 230265af08eSRahul Lakkireddy * Set device link up. 231265af08eSRahul Lakkireddy */ 232265af08eSRahul Lakkireddy int cxgbe_dev_set_link_up(struct rte_eth_dev *dev) 233265af08eSRahul Lakkireddy { 23463a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 235265af08eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 236265af08eSRahul Lakkireddy unsigned int work_done, budget = 32; 237265af08eSRahul Lakkireddy struct sge *s = &adapter->sge; 238265af08eSRahul Lakkireddy int ret; 239265af08eSRahul Lakkireddy 24010fb9e47SRahul Lakkireddy if (!s->fw_evtq.desc) 24110fb9e47SRahul Lakkireddy return -ENOMEM; 24210fb9e47SRahul Lakkireddy 243265af08eSRahul Lakkireddy /* Flush all link events */ 244265af08eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 245265af08eSRahul Lakkireddy 246265af08eSRahul Lakkireddy /* If link already up, nothing to do */ 247265af08eSRahul Lakkireddy if (pi->link_cfg.link_ok) 248265af08eSRahul Lakkireddy return 0; 249265af08eSRahul Lakkireddy 250265af08eSRahul Lakkireddy ret = cxgbe_set_link_status(pi, true); 251265af08eSRahul Lakkireddy if (ret) 252265af08eSRahul Lakkireddy return ret; 253265af08eSRahul Lakkireddy 254265af08eSRahul Lakkireddy cxgbe_dev_link_update(dev, 1); 255265af08eSRahul Lakkireddy return 0; 256265af08eSRahul Lakkireddy } 257265af08eSRahul Lakkireddy 258265af08eSRahul Lakkireddy /** 259265af08eSRahul Lakkireddy * Set device link down. 260265af08eSRahul Lakkireddy */ 261265af08eSRahul Lakkireddy int cxgbe_dev_set_link_down(struct rte_eth_dev *dev) 262265af08eSRahul Lakkireddy { 26363a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 264265af08eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 265265af08eSRahul Lakkireddy unsigned int work_done, budget = 32; 266265af08eSRahul Lakkireddy struct sge *s = &adapter->sge; 267265af08eSRahul Lakkireddy int ret; 268265af08eSRahul Lakkireddy 26910fb9e47SRahul Lakkireddy if (!s->fw_evtq.desc) 27010fb9e47SRahul Lakkireddy return -ENOMEM; 27110fb9e47SRahul Lakkireddy 272265af08eSRahul Lakkireddy /* Flush all link events */ 273265af08eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 274265af08eSRahul Lakkireddy 275265af08eSRahul Lakkireddy /* If link already down, nothing to do */ 276265af08eSRahul Lakkireddy if (!pi->link_cfg.link_ok) 277265af08eSRahul Lakkireddy return 0; 278265af08eSRahul Lakkireddy 279265af08eSRahul Lakkireddy ret = cxgbe_set_link_status(pi, false); 280265af08eSRahul Lakkireddy if (ret) 281265af08eSRahul Lakkireddy return ret; 282265af08eSRahul Lakkireddy 283265af08eSRahul Lakkireddy cxgbe_dev_link_update(dev, 0); 284265af08eSRahul Lakkireddy return 0; 285265af08eSRahul Lakkireddy } 286265af08eSRahul Lakkireddy 287011ebc23SKumar Sanghvi int cxgbe_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 2880ec33be4SRahul Lakkireddy { 28963a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 2900ec33be4SRahul Lakkireddy struct adapter *adapter = pi->adapter; 2910ec33be4SRahul Lakkireddy struct rte_eth_dev_info dev_info; 2920ec33be4SRahul Lakkireddy int err; 29335b2d13fSOlivier Matz uint16_t new_mtu = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN; 2940ec33be4SRahul Lakkireddy 295bdad90d1SIvan Ilchenko err = cxgbe_dev_info_get(eth_dev, &dev_info); 296bdad90d1SIvan Ilchenko if (err != 0) 297bdad90d1SIvan Ilchenko return err; 2980ec33be4SRahul Lakkireddy 29935b2d13fSOlivier Matz /* Must accommodate at least RTE_ETHER_MIN_MTU */ 30035b2d13fSOlivier Matz if (new_mtu < RTE_ETHER_MIN_MTU || new_mtu > dev_info.max_rx_pktlen) 3010ec33be4SRahul Lakkireddy return -EINVAL; 3020ec33be4SRahul Lakkireddy 3030ec33be4SRahul Lakkireddy /* set to jumbo mode if needed */ 30435b2d13fSOlivier Matz if (new_mtu > RTE_ETHER_MAX_LEN) 305436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads |= 306436125e6SShagun Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME; 3070ec33be4SRahul Lakkireddy else 308436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads &= 309436125e6SShagun Agrawal ~DEV_RX_OFFLOAD_JUMBO_FRAME; 3100ec33be4SRahul Lakkireddy 3110ec33be4SRahul Lakkireddy err = t4_set_rxmode(adapter, adapter->mbox, pi->viid, new_mtu, -1, -1, 3120ec33be4SRahul Lakkireddy -1, -1, true); 3130ec33be4SRahul Lakkireddy if (!err) 3140ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.max_rx_pkt_len = new_mtu; 3150ec33be4SRahul Lakkireddy 3160ec33be4SRahul Lakkireddy return err; 3170ec33be4SRahul Lakkireddy } 3180ec33be4SRahul Lakkireddy 3190462d115SRahul Lakkireddy /* 3200462d115SRahul Lakkireddy * Stop device. 3210462d115SRahul Lakkireddy */ 322011ebc23SKumar Sanghvi void cxgbe_dev_close(struct rte_eth_dev *eth_dev) 3230462d115SRahul Lakkireddy { 32463a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 3250462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3260462d115SRahul Lakkireddy 3270462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3280462d115SRahul Lakkireddy 3290462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 3300462d115SRahul Lakkireddy return; 3310462d115SRahul Lakkireddy 3320462d115SRahul Lakkireddy cxgbe_down(pi); 3330462d115SRahul Lakkireddy 3340462d115SRahul Lakkireddy /* 3350462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 3360462d115SRahul Lakkireddy * have been disabled 3370462d115SRahul Lakkireddy */ 3380462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 3390462d115SRahul Lakkireddy } 3400462d115SRahul Lakkireddy 3410462d115SRahul Lakkireddy /* Start the device. 3420462d115SRahul Lakkireddy * It returns 0 on success. 3430462d115SRahul Lakkireddy */ 344011ebc23SKumar Sanghvi int cxgbe_dev_start(struct rte_eth_dev *eth_dev) 3450462d115SRahul Lakkireddy { 34663a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 3470f3ff244SRahul Lakkireddy struct rte_eth_rxmode *rx_conf = ð_dev->data->dev_conf.rxmode; 3480462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3490462d115SRahul Lakkireddy int err = 0, i; 3500462d115SRahul Lakkireddy 3510462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3520462d115SRahul Lakkireddy 3530462d115SRahul Lakkireddy /* 3540462d115SRahul Lakkireddy * If we don't have a connection to the firmware there's nothing we 3550462d115SRahul Lakkireddy * can do. 3560462d115SRahul Lakkireddy */ 3570462d115SRahul Lakkireddy if (!(adapter->flags & FW_OK)) { 3580462d115SRahul Lakkireddy err = -ENXIO; 3590462d115SRahul Lakkireddy goto out; 3600462d115SRahul Lakkireddy } 3610462d115SRahul Lakkireddy 3620462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) { 3630462d115SRahul Lakkireddy err = cxgbe_up(adapter); 3640462d115SRahul Lakkireddy if (err < 0) 3650462d115SRahul Lakkireddy goto out; 3660462d115SRahul Lakkireddy } 3670462d115SRahul Lakkireddy 3680f3ff244SRahul Lakkireddy if (rx_conf->offloads & DEV_RX_OFFLOAD_SCATTER) 3690f3ff244SRahul Lakkireddy eth_dev->data->scattered_rx = 1; 3700f3ff244SRahul Lakkireddy else 3710f3ff244SRahul Lakkireddy eth_dev->data->scattered_rx = 0; 3720f3ff244SRahul Lakkireddy 373d87ba24dSRahul Lakkireddy cxgbe_enable_rx_queues(pi); 374d87ba24dSRahul Lakkireddy 375b7fd9ea8SStephen Hemminger err = cxgbe_setup_rss(pi); 3760462d115SRahul Lakkireddy if (err) 3770462d115SRahul Lakkireddy goto out; 3780462d115SRahul Lakkireddy 3790462d115SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 3800462d115SRahul Lakkireddy err = cxgbe_dev_tx_queue_start(eth_dev, i); 3810462d115SRahul Lakkireddy if (err) 3820462d115SRahul Lakkireddy goto out; 3830462d115SRahul Lakkireddy } 3840462d115SRahul Lakkireddy 3850462d115SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 3860462d115SRahul Lakkireddy err = cxgbe_dev_rx_queue_start(eth_dev, i); 3870462d115SRahul Lakkireddy if (err) 3880462d115SRahul Lakkireddy goto out; 3890462d115SRahul Lakkireddy } 3900462d115SRahul Lakkireddy 391b7fd9ea8SStephen Hemminger err = cxgbe_link_start(pi); 3920462d115SRahul Lakkireddy if (err) 3930462d115SRahul Lakkireddy goto out; 3940462d115SRahul Lakkireddy 3950462d115SRahul Lakkireddy out: 3960462d115SRahul Lakkireddy return err; 3970462d115SRahul Lakkireddy } 3980462d115SRahul Lakkireddy 3990462d115SRahul Lakkireddy /* 4000462d115SRahul Lakkireddy * Stop device: disable rx and tx functions to allow for reconfiguring. 4010462d115SRahul Lakkireddy */ 402011ebc23SKumar Sanghvi void cxgbe_dev_stop(struct rte_eth_dev *eth_dev) 4030462d115SRahul Lakkireddy { 40463a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 4050462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 4060462d115SRahul Lakkireddy 4070462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 4080462d115SRahul Lakkireddy 4090462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 4100462d115SRahul Lakkireddy return; 4110462d115SRahul Lakkireddy 4120462d115SRahul Lakkireddy cxgbe_down(pi); 4130462d115SRahul Lakkireddy 4140462d115SRahul Lakkireddy /* 4150462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 4160462d115SRahul Lakkireddy * have been disabled 4170462d115SRahul Lakkireddy */ 4180462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 4190f3ff244SRahul Lakkireddy eth_dev->data->scattered_rx = 0; 4200462d115SRahul Lakkireddy } 4210462d115SRahul Lakkireddy 422011ebc23SKumar Sanghvi int cxgbe_dev_configure(struct rte_eth_dev *eth_dev) 42392c8a632SRahul Lakkireddy { 42463a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 42592c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 42692c8a632SRahul Lakkireddy int err; 42792c8a632SRahul Lakkireddy 42892c8a632SRahul Lakkireddy CXGBE_FUNC_TRACE(); 42992c8a632SRahul Lakkireddy 43073fb89ddSAndrew Rybchenko if (eth_dev->data->dev_conf.rxmode.mq_mode & ETH_MQ_RX_RSS_FLAG) 43173fb89ddSAndrew Rybchenko eth_dev->data->dev_conf.rxmode.offloads |= 43273fb89ddSAndrew Rybchenko DEV_RX_OFFLOAD_RSS_HASH; 4338b945a7fSPavan Nikhilesh 43492c8a632SRahul Lakkireddy if (!(adapter->flags & FW_QUEUE_BOUND)) { 435b7fd9ea8SStephen Hemminger err = cxgbe_setup_sge_fwevtq(adapter); 43692c8a632SRahul Lakkireddy if (err) 43792c8a632SRahul Lakkireddy return err; 43892c8a632SRahul Lakkireddy adapter->flags |= FW_QUEUE_BOUND; 439a0163693SShagun Agrawal if (is_pf4(adapter)) { 440b7fd9ea8SStephen Hemminger err = cxgbe_setup_sge_ctrl_txq(adapter); 4413a3aaabcSShagun Agrawal if (err) 4423a3aaabcSShagun Agrawal return err; 44392c8a632SRahul Lakkireddy } 444a0163693SShagun Agrawal } 44592c8a632SRahul Lakkireddy 446b7fd9ea8SStephen Hemminger err = cxgbe_cfg_queue_count(eth_dev); 44792c8a632SRahul Lakkireddy if (err) 44892c8a632SRahul Lakkireddy return err; 44992c8a632SRahul Lakkireddy 45092c8a632SRahul Lakkireddy return 0; 45192c8a632SRahul Lakkireddy } 45292c8a632SRahul Lakkireddy 453011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id) 4544a01078bSRahul Lakkireddy { 4556b6861c1SPablo de Lara int ret; 4564a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4574a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4584a01078bSRahul Lakkireddy 4594a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4604a01078bSRahul Lakkireddy 4616b6861c1SPablo de Lara ret = t4_sge_eth_txq_start(txq); 4626b6861c1SPablo de Lara if (ret == 0) 4636b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 4646b6861c1SPablo de Lara 4656b6861c1SPablo de Lara return ret; 4664a01078bSRahul Lakkireddy } 4674a01078bSRahul Lakkireddy 468011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id) 4694a01078bSRahul Lakkireddy { 4706b6861c1SPablo de Lara int ret; 4714a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4724a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4734a01078bSRahul Lakkireddy 4744a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4754a01078bSRahul Lakkireddy 4766b6861c1SPablo de Lara ret = t4_sge_eth_txq_stop(txq); 4776b6861c1SPablo de Lara if (ret == 0) 4786b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 4796b6861c1SPablo de Lara 4806b6861c1SPablo de Lara return ret; 4814a01078bSRahul Lakkireddy } 4824a01078bSRahul Lakkireddy 483011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_setup(struct rte_eth_dev *eth_dev, 4844a01078bSRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 4854a01078bSRahul Lakkireddy unsigned int socket_id, 486a4996bd8SWei Dai const struct rte_eth_txconf *tx_conf __rte_unused) 4874a01078bSRahul Lakkireddy { 48863a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 4894a01078bSRahul Lakkireddy struct adapter *adapter = pi->adapter; 4904a01078bSRahul Lakkireddy struct sge *s = &adapter->sge; 4914a01078bSRahul Lakkireddy struct sge_eth_txq *txq = &s->ethtxq[pi->first_qset + queue_idx]; 4924a01078bSRahul Lakkireddy int err = 0; 4934a01078bSRahul Lakkireddy unsigned int temp_nb_desc; 4944a01078bSRahul Lakkireddy 4954a01078bSRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_tx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; pi->first_qset = %u\n", 4964a01078bSRahul Lakkireddy __func__, eth_dev->data->nb_tx_queues, queue_idx, nb_desc, 4974a01078bSRahul Lakkireddy socket_id, pi->first_qset); 4984a01078bSRahul Lakkireddy 4994a01078bSRahul Lakkireddy /* Free up the existing queue */ 5004a01078bSRahul Lakkireddy if (eth_dev->data->tx_queues[queue_idx]) { 5014a01078bSRahul Lakkireddy cxgbe_dev_tx_queue_release(eth_dev->data->tx_queues[queue_idx]); 5024a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = NULL; 5034a01078bSRahul Lakkireddy } 5044a01078bSRahul Lakkireddy 5054a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = (void *)txq; 5064a01078bSRahul Lakkireddy 5074a01078bSRahul Lakkireddy /* Sanity Checking 5084a01078bSRahul Lakkireddy * 5094a01078bSRahul Lakkireddy * nb_desc should be > 1023 and <= CXGBE_MAX_RING_DESC_SIZE 5104a01078bSRahul Lakkireddy */ 5114a01078bSRahul Lakkireddy temp_nb_desc = nb_desc; 5124a01078bSRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 5134a01078bSRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 5144a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 5154a01078bSRahul Lakkireddy CXGBE_DEFAULT_TX_DESC_SIZE); 5164a01078bSRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_TX_DESC_SIZE; 5174a01078bSRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 5184a01078bSRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 5194a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 5204a01078bSRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_TX_DESC_SIZE); 5214a01078bSRahul Lakkireddy return -(EINVAL); 5224a01078bSRahul Lakkireddy } 5234a01078bSRahul Lakkireddy 5244a01078bSRahul Lakkireddy txq->q.size = temp_nb_desc; 5254a01078bSRahul Lakkireddy 5264a01078bSRahul Lakkireddy err = t4_sge_alloc_eth_txq(adapter, txq, eth_dev, queue_idx, 5274a01078bSRahul Lakkireddy s->fw_evtq.cntxt_id, socket_id); 5284a01078bSRahul Lakkireddy 5295e59e39aSKumar Sanghvi dev_debug(adapter, "%s: txq->q.cntxt_id= %u txq->q.abs_id= %u err = %d\n", 5305e59e39aSKumar Sanghvi __func__, txq->q.cntxt_id, txq->q.abs_id, err); 5314a01078bSRahul Lakkireddy return err; 5324a01078bSRahul Lakkireddy } 5334a01078bSRahul Lakkireddy 534011ebc23SKumar Sanghvi void cxgbe_dev_tx_queue_release(void *q) 5354a01078bSRahul Lakkireddy { 5364a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)q; 5374a01078bSRahul Lakkireddy 5384a01078bSRahul Lakkireddy if (txq) { 5394a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *) 5404a01078bSRahul Lakkireddy (txq->eth_dev->data->dev_private); 5414a01078bSRahul Lakkireddy struct adapter *adap = pi->adapter; 5424a01078bSRahul Lakkireddy 5434a01078bSRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; tx_queue_id = %d\n", 5444a01078bSRahul Lakkireddy __func__, pi->port_id, txq->q.cntxt_id); 5454a01078bSRahul Lakkireddy 5464a01078bSRahul Lakkireddy t4_sge_eth_txq_release(adap, txq); 5474a01078bSRahul Lakkireddy } 5484a01078bSRahul Lakkireddy } 5494a01078bSRahul Lakkireddy 550011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id) 55192c8a632SRahul Lakkireddy { 5526b6861c1SPablo de Lara int ret; 55363a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 55492c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 55592c8a632SRahul Lakkireddy struct sge_rspq *q; 55692c8a632SRahul Lakkireddy 55792c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 55892c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 55992c8a632SRahul Lakkireddy 56092c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5616b6861c1SPablo de Lara 5626b6861c1SPablo de Lara ret = t4_sge_eth_rxq_start(adap, q); 5636b6861c1SPablo de Lara if (ret == 0) 5646b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 5656b6861c1SPablo de Lara 5666b6861c1SPablo de Lara return ret; 56792c8a632SRahul Lakkireddy } 56892c8a632SRahul Lakkireddy 569011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id) 57092c8a632SRahul Lakkireddy { 5716b6861c1SPablo de Lara int ret; 57263a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 57392c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 57492c8a632SRahul Lakkireddy struct sge_rspq *q; 57592c8a632SRahul Lakkireddy 57692c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 57792c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 57892c8a632SRahul Lakkireddy 57992c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5806b6861c1SPablo de Lara ret = t4_sge_eth_rxq_stop(adap, q); 5816b6861c1SPablo de Lara if (ret == 0) 5826b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 5836b6861c1SPablo de Lara 5846b6861c1SPablo de Lara return ret; 58592c8a632SRahul Lakkireddy } 58692c8a632SRahul Lakkireddy 587011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_setup(struct rte_eth_dev *eth_dev, 58892c8a632SRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 58992c8a632SRahul Lakkireddy unsigned int socket_id, 590a4996bd8SWei Dai const struct rte_eth_rxconf *rx_conf __rte_unused, 59192c8a632SRahul Lakkireddy struct rte_mempool *mp) 59292c8a632SRahul Lakkireddy { 59363a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 59492c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 59592c8a632SRahul Lakkireddy struct sge *s = &adapter->sge; 59692c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = &s->ethrxq[pi->first_qset + queue_idx]; 59792c8a632SRahul Lakkireddy int err = 0; 59892c8a632SRahul Lakkireddy int msi_idx = 0; 59992c8a632SRahul Lakkireddy unsigned int temp_nb_desc; 6004b2eff45SRahul Lakkireddy struct rte_eth_dev_info dev_info; 6014b2eff45SRahul Lakkireddy unsigned int pkt_len = eth_dev->data->dev_conf.rxmode.max_rx_pkt_len; 60292c8a632SRahul Lakkireddy 60392c8a632SRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_rx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; mp = %p\n", 60492c8a632SRahul Lakkireddy __func__, eth_dev->data->nb_rx_queues, queue_idx, nb_desc, 60592c8a632SRahul Lakkireddy socket_id, mp); 60692c8a632SRahul Lakkireddy 607bdad90d1SIvan Ilchenko err = cxgbe_dev_info_get(eth_dev, &dev_info); 608bdad90d1SIvan Ilchenko if (err != 0) { 609bdad90d1SIvan Ilchenko dev_err(adap, "%s: error during getting ethernet device info", 610bdad90d1SIvan Ilchenko __func__); 611bdad90d1SIvan Ilchenko return err; 612bdad90d1SIvan Ilchenko } 6134b2eff45SRahul Lakkireddy 61435b2d13fSOlivier Matz /* Must accommodate at least RTE_ETHER_MIN_MTU */ 6154b2eff45SRahul Lakkireddy if ((pkt_len < dev_info.min_rx_bufsize) || 6164b2eff45SRahul Lakkireddy (pkt_len > dev_info.max_rx_pktlen)) { 6174b2eff45SRahul Lakkireddy dev_err(adap, "%s: max pkt len must be > %d and <= %d\n", 6184b2eff45SRahul Lakkireddy __func__, dev_info.min_rx_bufsize, 6194b2eff45SRahul Lakkireddy dev_info.max_rx_pktlen); 6204b2eff45SRahul Lakkireddy return -EINVAL; 6214b2eff45SRahul Lakkireddy } 6224b2eff45SRahul Lakkireddy 62392c8a632SRahul Lakkireddy /* Free up the existing queue */ 62492c8a632SRahul Lakkireddy if (eth_dev->data->rx_queues[queue_idx]) { 62592c8a632SRahul Lakkireddy cxgbe_dev_rx_queue_release(eth_dev->data->rx_queues[queue_idx]); 62692c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = NULL; 62792c8a632SRahul Lakkireddy } 62892c8a632SRahul Lakkireddy 62992c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = (void *)rxq; 63092c8a632SRahul Lakkireddy 63192c8a632SRahul Lakkireddy /* Sanity Checking 63292c8a632SRahul Lakkireddy * 63392c8a632SRahul Lakkireddy * nb_desc should be > 0 and <= CXGBE_MAX_RING_DESC_SIZE 63492c8a632SRahul Lakkireddy */ 63592c8a632SRahul Lakkireddy temp_nb_desc = nb_desc; 63692c8a632SRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 63792c8a632SRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 63892c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 63992c8a632SRahul Lakkireddy CXGBE_DEFAULT_RX_DESC_SIZE); 64092c8a632SRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_RX_DESC_SIZE; 64192c8a632SRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 64292c8a632SRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 64392c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 64492c8a632SRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_RX_DESC_SIZE); 64592c8a632SRahul Lakkireddy return -(EINVAL); 64692c8a632SRahul Lakkireddy } 64792c8a632SRahul Lakkireddy 64892c8a632SRahul Lakkireddy rxq->rspq.size = temp_nb_desc; 64992c8a632SRahul Lakkireddy if ((&rxq->fl) != NULL) 65092c8a632SRahul Lakkireddy rxq->fl.size = temp_nb_desc; 65192c8a632SRahul Lakkireddy 6524b2eff45SRahul Lakkireddy /* Set to jumbo mode if necessary */ 65335b2d13fSOlivier Matz if (pkt_len > RTE_ETHER_MAX_LEN) 654436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads |= 655436125e6SShagun Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME; 6564b2eff45SRahul Lakkireddy else 657436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads &= 658436125e6SShagun Agrawal ~DEV_RX_OFFLOAD_JUMBO_FRAME; 6594b2eff45SRahul Lakkireddy 66092c8a632SRahul Lakkireddy err = t4_sge_alloc_rxq(adapter, &rxq->rspq, false, eth_dev, msi_idx, 66134020f18SVishal Kulkarni &rxq->fl, NULL, 6625e59e39aSKumar Sanghvi is_pf4(adapter) ? 6635e59e39aSKumar Sanghvi t4_get_tp_ch_map(adapter, pi->tx_chan) : 0, mp, 66492c8a632SRahul Lakkireddy queue_idx, socket_id); 66592c8a632SRahul Lakkireddy 6665e59e39aSKumar Sanghvi dev_debug(adapter, "%s: err = %d; port_id = %d; cntxt_id = %u; abs_id = %u\n", 6675e59e39aSKumar Sanghvi __func__, err, pi->port_id, rxq->rspq.cntxt_id, 6685e59e39aSKumar Sanghvi rxq->rspq.abs_id); 66992c8a632SRahul Lakkireddy return err; 67092c8a632SRahul Lakkireddy } 67192c8a632SRahul Lakkireddy 672011ebc23SKumar Sanghvi void cxgbe_dev_rx_queue_release(void *q) 67392c8a632SRahul Lakkireddy { 67492c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)q; 67592c8a632SRahul Lakkireddy struct sge_rspq *rq = &rxq->rspq; 67692c8a632SRahul Lakkireddy 67792c8a632SRahul Lakkireddy if (rq) { 67892c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *) 67992c8a632SRahul Lakkireddy (rq->eth_dev->data->dev_private); 68092c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 68192c8a632SRahul Lakkireddy 68292c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 68392c8a632SRahul Lakkireddy __func__, pi->port_id, rxq->rspq.cntxt_id); 68492c8a632SRahul Lakkireddy 68592c8a632SRahul Lakkireddy t4_sge_eth_rxq_release(adap, rxq); 68692c8a632SRahul Lakkireddy } 68792c8a632SRahul Lakkireddy } 68892c8a632SRahul Lakkireddy 689856505d3SRahul Lakkireddy /* 690856505d3SRahul Lakkireddy * Get port statistics. 691856505d3SRahul Lakkireddy */ 692d5b0924bSMatan Azrad static int cxgbe_dev_stats_get(struct rte_eth_dev *eth_dev, 693856505d3SRahul Lakkireddy struct rte_eth_stats *eth_stats) 694856505d3SRahul Lakkireddy { 69563a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 696856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 697856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 698856505d3SRahul Lakkireddy struct port_stats ps; 699856505d3SRahul Lakkireddy unsigned int i; 700856505d3SRahul Lakkireddy 701856505d3SRahul Lakkireddy cxgbe_stats_get(pi, &ps); 702856505d3SRahul Lakkireddy 703856505d3SRahul Lakkireddy /* RX Stats */ 704856505d3SRahul Lakkireddy eth_stats->imissed = ps.rx_ovflow0 + ps.rx_ovflow1 + 705856505d3SRahul Lakkireddy ps.rx_ovflow2 + ps.rx_ovflow3 + 706856505d3SRahul Lakkireddy ps.rx_trunc0 + ps.rx_trunc1 + 707856505d3SRahul Lakkireddy ps.rx_trunc2 + ps.rx_trunc3; 708b5d5b4a8SStephen Hemminger eth_stats->ierrors = ps.rx_symbol_err + ps.rx_fcs_err + 709b5d5b4a8SStephen Hemminger ps.rx_jabber + ps.rx_too_long + ps.rx_runt + 71086057c99SIgor Ryzhov ps.rx_len_err; 711856505d3SRahul Lakkireddy 712856505d3SRahul Lakkireddy /* TX Stats */ 713856505d3SRahul Lakkireddy eth_stats->opackets = ps.tx_frames; 714856505d3SRahul Lakkireddy eth_stats->obytes = ps.tx_octets; 715856505d3SRahul Lakkireddy eth_stats->oerrors = ps.tx_error_frames; 716856505d3SRahul Lakkireddy 717856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 718856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 719856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 720856505d3SRahul Lakkireddy 721856505d3SRahul Lakkireddy eth_stats->q_ipackets[i] = rxq->stats.pkts; 722856505d3SRahul Lakkireddy eth_stats->q_ibytes[i] = rxq->stats.rx_bytes; 723ea6a99c0SRahul Lakkireddy eth_stats->ipackets += eth_stats->q_ipackets[i]; 724ea6a99c0SRahul Lakkireddy eth_stats->ibytes += eth_stats->q_ibytes[i]; 725856505d3SRahul Lakkireddy } 726856505d3SRahul Lakkireddy 727856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 728856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 729856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 730856505d3SRahul Lakkireddy 731856505d3SRahul Lakkireddy eth_stats->q_opackets[i] = txq->stats.pkts; 732856505d3SRahul Lakkireddy eth_stats->q_obytes[i] = txq->stats.tx_bytes; 733856505d3SRahul Lakkireddy } 734d5b0924bSMatan Azrad return 0; 735856505d3SRahul Lakkireddy } 736856505d3SRahul Lakkireddy 737856505d3SRahul Lakkireddy /* 738856505d3SRahul Lakkireddy * Reset port statistics. 739856505d3SRahul Lakkireddy */ 7409970a9adSIgor Romanov static int cxgbe_dev_stats_reset(struct rte_eth_dev *eth_dev) 741856505d3SRahul Lakkireddy { 74263a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 743856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 744856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 745856505d3SRahul Lakkireddy unsigned int i; 746856505d3SRahul Lakkireddy 747856505d3SRahul Lakkireddy cxgbe_stats_reset(pi); 748856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 749856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 750856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 751856505d3SRahul Lakkireddy 752856505d3SRahul Lakkireddy rxq->stats.pkts = 0; 753856505d3SRahul Lakkireddy rxq->stats.rx_bytes = 0; 754856505d3SRahul Lakkireddy } 755856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 756856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 757856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 758856505d3SRahul Lakkireddy 759856505d3SRahul Lakkireddy txq->stats.pkts = 0; 760856505d3SRahul Lakkireddy txq->stats.tx_bytes = 0; 761856505d3SRahul Lakkireddy txq->stats.mapping_err = 0; 762856505d3SRahul Lakkireddy } 7639970a9adSIgor Romanov 7649970a9adSIgor Romanov return 0; 765856505d3SRahul Lakkireddy } 766856505d3SRahul Lakkireddy 767631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_get(struct rte_eth_dev *eth_dev, 768631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 769631dfc71SRahul Lakkireddy { 77063a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 771631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 772631dfc71SRahul Lakkireddy int rx_pause, tx_pause; 773631dfc71SRahul Lakkireddy 774631dfc71SRahul Lakkireddy fc_conf->autoneg = lc->fc & PAUSE_AUTONEG; 775631dfc71SRahul Lakkireddy rx_pause = lc->fc & PAUSE_RX; 776631dfc71SRahul Lakkireddy tx_pause = lc->fc & PAUSE_TX; 777631dfc71SRahul Lakkireddy 778631dfc71SRahul Lakkireddy if (rx_pause && tx_pause) 779631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_FULL; 780631dfc71SRahul Lakkireddy else if (rx_pause) 781631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_RX_PAUSE; 782631dfc71SRahul Lakkireddy else if (tx_pause) 783631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_TX_PAUSE; 784631dfc71SRahul Lakkireddy else 785631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_NONE; 786631dfc71SRahul Lakkireddy return 0; 787631dfc71SRahul Lakkireddy } 788631dfc71SRahul Lakkireddy 789631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_set(struct rte_eth_dev *eth_dev, 790631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 791631dfc71SRahul Lakkireddy { 79263a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 793631dfc71SRahul Lakkireddy struct adapter *adapter = pi->adapter; 794631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 795631dfc71SRahul Lakkireddy 79676488837SRahul Lakkireddy if (lc->pcaps & FW_PORT_CAP32_ANEG) { 797631dfc71SRahul Lakkireddy if (fc_conf->autoneg) 798631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_AUTONEG; 799631dfc71SRahul Lakkireddy else 800631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_AUTONEG; 801631dfc71SRahul Lakkireddy } 802631dfc71SRahul Lakkireddy 803631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 804631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_RX_PAUSE)) 805631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_RX; 806631dfc71SRahul Lakkireddy else 807631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_RX; 808631dfc71SRahul Lakkireddy 809631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 810631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_TX_PAUSE)) 811631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_TX; 812631dfc71SRahul Lakkireddy else 813631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_TX; 814631dfc71SRahul Lakkireddy 815631dfc71SRahul Lakkireddy return t4_link_l1cfg(adapter, adapter->mbox, pi->tx_chan, 816631dfc71SRahul Lakkireddy &pi->link_cfg); 817631dfc71SRahul Lakkireddy } 818631dfc71SRahul Lakkireddy 819011ebc23SKumar Sanghvi const uint32_t * 82078a38edfSJianfeng Tan cxgbe_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev) 82178a38edfSJianfeng Tan { 82278a38edfSJianfeng Tan static const uint32_t ptypes[] = { 82378a38edfSJianfeng Tan RTE_PTYPE_L3_IPV4, 82478a38edfSJianfeng Tan RTE_PTYPE_L3_IPV6, 82578a38edfSJianfeng Tan RTE_PTYPE_UNKNOWN 82678a38edfSJianfeng Tan }; 82778a38edfSJianfeng Tan 82878a38edfSJianfeng Tan if (eth_dev->rx_pkt_burst == cxgbe_recv_pkts) 82978a38edfSJianfeng Tan return ptypes; 83078a38edfSJianfeng Tan return NULL; 83178a38edfSJianfeng Tan } 83278a38edfSJianfeng Tan 83308e21af9SKumar Sanghvi /* Update RSS hash configuration 83408e21af9SKumar Sanghvi */ 83508e21af9SKumar Sanghvi static int cxgbe_dev_rss_hash_update(struct rte_eth_dev *dev, 83608e21af9SKumar Sanghvi struct rte_eth_rss_conf *rss_conf) 83708e21af9SKumar Sanghvi { 83863a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 83908e21af9SKumar Sanghvi struct adapter *adapter = pi->adapter; 84008e21af9SKumar Sanghvi int err; 84108e21af9SKumar Sanghvi 84208e21af9SKumar Sanghvi err = cxgbe_write_rss_conf(pi, rss_conf->rss_hf); 84308e21af9SKumar Sanghvi if (err) 84408e21af9SKumar Sanghvi return err; 84508e21af9SKumar Sanghvi 84608e21af9SKumar Sanghvi pi->rss_hf = rss_conf->rss_hf; 84708e21af9SKumar Sanghvi 84808e21af9SKumar Sanghvi if (rss_conf->rss_key) { 84908e21af9SKumar Sanghvi u32 key[10], mod_key[10]; 85008e21af9SKumar Sanghvi int i, j; 85108e21af9SKumar Sanghvi 85208e21af9SKumar Sanghvi memcpy(key, rss_conf->rss_key, CXGBE_DEFAULT_RSS_KEY_LEN); 85308e21af9SKumar Sanghvi 85408e21af9SKumar Sanghvi for (i = 9, j = 0; i >= 0; i--, j++) 85508e21af9SKumar Sanghvi mod_key[j] = cpu_to_be32(key[i]); 85608e21af9SKumar Sanghvi 85708e21af9SKumar Sanghvi t4_write_rss_key(adapter, mod_key, -1); 85808e21af9SKumar Sanghvi } 85908e21af9SKumar Sanghvi 86008e21af9SKumar Sanghvi return 0; 86108e21af9SKumar Sanghvi } 86208e21af9SKumar Sanghvi 86376aba8d7SKumar Sanghvi /* Get RSS hash configuration 86476aba8d7SKumar Sanghvi */ 86576aba8d7SKumar Sanghvi static int cxgbe_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 86676aba8d7SKumar Sanghvi struct rte_eth_rss_conf *rss_conf) 86776aba8d7SKumar Sanghvi { 86863a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 86976aba8d7SKumar Sanghvi struct adapter *adapter = pi->adapter; 87076aba8d7SKumar Sanghvi u64 rss_hf = 0; 87176aba8d7SKumar Sanghvi u64 flags = 0; 87276aba8d7SKumar Sanghvi int err; 87376aba8d7SKumar Sanghvi 87476aba8d7SKumar Sanghvi err = t4_read_config_vi_rss(adapter, adapter->mbox, pi->viid, 87576aba8d7SKumar Sanghvi &flags, NULL); 87676aba8d7SKumar Sanghvi 87776aba8d7SKumar Sanghvi if (err) 87876aba8d7SKumar Sanghvi return err; 87976aba8d7SKumar Sanghvi 88076aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) { 881d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_TCP_IPV6_MASK; 88276aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN) 883d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_UDP_IPV6_MASK; 88476aba8d7SKumar Sanghvi } 88576aba8d7SKumar Sanghvi 88676aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN) 887d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_IPV6_MASK; 88876aba8d7SKumar Sanghvi 88976aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) { 89076aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP; 89176aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN) 89276aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP; 89376aba8d7SKumar Sanghvi } 89476aba8d7SKumar Sanghvi 89576aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN) 896d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_IPV4_MASK; 89776aba8d7SKumar Sanghvi 89876aba8d7SKumar Sanghvi rss_conf->rss_hf = rss_hf; 89976aba8d7SKumar Sanghvi 90076aba8d7SKumar Sanghvi if (rss_conf->rss_key) { 90176aba8d7SKumar Sanghvi u32 key[10], mod_key[10]; 90276aba8d7SKumar Sanghvi int i, j; 90376aba8d7SKumar Sanghvi 90476aba8d7SKumar Sanghvi t4_read_rss_key(adapter, key); 90576aba8d7SKumar Sanghvi 90676aba8d7SKumar Sanghvi for (i = 9, j = 0; i >= 0; i--, j++) 90776aba8d7SKumar Sanghvi mod_key[j] = be32_to_cpu(key[i]); 90876aba8d7SKumar Sanghvi 90976aba8d7SKumar Sanghvi memcpy(rss_conf->rss_key, mod_key, CXGBE_DEFAULT_RSS_KEY_LEN); 91076aba8d7SKumar Sanghvi } 91176aba8d7SKumar Sanghvi 91276aba8d7SKumar Sanghvi return 0; 91376aba8d7SKumar Sanghvi } 91476aba8d7SKumar Sanghvi 915fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom_length(struct rte_eth_dev *dev) 916fe0bd9eeSRahul Lakkireddy { 917fe0bd9eeSRahul Lakkireddy RTE_SET_USED(dev); 918fe0bd9eeSRahul Lakkireddy return EEPROMSIZE; 919fe0bd9eeSRahul Lakkireddy } 920fe0bd9eeSRahul Lakkireddy 921fe0bd9eeSRahul Lakkireddy /** 922fe0bd9eeSRahul Lakkireddy * eeprom_ptov - translate a physical EEPROM address to virtual 923fe0bd9eeSRahul Lakkireddy * @phys_addr: the physical EEPROM address 924fe0bd9eeSRahul Lakkireddy * @fn: the PCI function number 925fe0bd9eeSRahul Lakkireddy * @sz: size of function-specific area 926fe0bd9eeSRahul Lakkireddy * 927fe0bd9eeSRahul Lakkireddy * Translate a physical EEPROM address to virtual. The first 1K is 928fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 31K, the rest is 929fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 0. 930fe0bd9eeSRahul Lakkireddy * 931fe0bd9eeSRahul Lakkireddy * The mapping is as follows: 932fe0bd9eeSRahul Lakkireddy * [0..1K) -> [31K..32K) 933fe0bd9eeSRahul Lakkireddy * [1K..1K+A) -> [31K-A..31K) 934fe0bd9eeSRahul Lakkireddy * [1K+A..ES) -> [0..ES-A-1K) 935fe0bd9eeSRahul Lakkireddy * 936fe0bd9eeSRahul Lakkireddy * where A = @fn * @sz, and ES = EEPROM size. 937fe0bd9eeSRahul Lakkireddy */ 938fe0bd9eeSRahul Lakkireddy static int eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz) 939fe0bd9eeSRahul Lakkireddy { 940fe0bd9eeSRahul Lakkireddy fn *= sz; 941fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024) 942fe0bd9eeSRahul Lakkireddy return phys_addr + (31 << 10); 943fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024 + fn) 944fe0bd9eeSRahul Lakkireddy return fn + phys_addr - 1024; 945fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMSIZE) 946fe0bd9eeSRahul Lakkireddy return phys_addr - 1024 - fn; 947fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMVSIZE) 948fe0bd9eeSRahul Lakkireddy return phys_addr - 1024; 949fe0bd9eeSRahul Lakkireddy return -EINVAL; 950fe0bd9eeSRahul Lakkireddy } 951fe0bd9eeSRahul Lakkireddy 952fe0bd9eeSRahul Lakkireddy /* The next two routines implement eeprom read/write from physical addresses. 953fe0bd9eeSRahul Lakkireddy */ 954fe0bd9eeSRahul Lakkireddy static int eeprom_rd_phys(struct adapter *adap, unsigned int phys_addr, u32 *v) 955fe0bd9eeSRahul Lakkireddy { 956fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 957fe0bd9eeSRahul Lakkireddy 958fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 959fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_read(adap, vaddr, v); 960fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 961fe0bd9eeSRahul Lakkireddy } 962fe0bd9eeSRahul Lakkireddy 963fe0bd9eeSRahul Lakkireddy static int eeprom_wr_phys(struct adapter *adap, unsigned int phys_addr, u32 v) 964fe0bd9eeSRahul Lakkireddy { 965fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 966fe0bd9eeSRahul Lakkireddy 967fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 968fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_write(adap, vaddr, v); 969fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 970fe0bd9eeSRahul Lakkireddy } 971fe0bd9eeSRahul Lakkireddy 972fe0bd9eeSRahul Lakkireddy #define EEPROM_MAGIC 0x38E2F10C 973fe0bd9eeSRahul Lakkireddy 974fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom(struct rte_eth_dev *dev, 975fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *e) 976fe0bd9eeSRahul Lakkireddy { 97763a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 978fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 979fe0bd9eeSRahul Lakkireddy u32 i, err = 0; 980fe0bd9eeSRahul Lakkireddy u8 *buf = rte_zmalloc(NULL, EEPROMSIZE, 0); 981fe0bd9eeSRahul Lakkireddy 982fe0bd9eeSRahul Lakkireddy if (!buf) 983fe0bd9eeSRahul Lakkireddy return -ENOMEM; 984fe0bd9eeSRahul Lakkireddy 985fe0bd9eeSRahul Lakkireddy e->magic = EEPROM_MAGIC; 986fe0bd9eeSRahul Lakkireddy for (i = e->offset & ~3; !err && i < e->offset + e->length; i += 4) 987fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, i, (u32 *)&buf[i]); 988fe0bd9eeSRahul Lakkireddy 989fe0bd9eeSRahul Lakkireddy if (!err) 990fe0bd9eeSRahul Lakkireddy rte_memcpy(e->data, buf + e->offset, e->length); 991fe0bd9eeSRahul Lakkireddy rte_free(buf); 992fe0bd9eeSRahul Lakkireddy return err; 993fe0bd9eeSRahul Lakkireddy } 994fe0bd9eeSRahul Lakkireddy 995fe0bd9eeSRahul Lakkireddy static int cxgbe_set_eeprom(struct rte_eth_dev *dev, 996fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *eeprom) 997fe0bd9eeSRahul Lakkireddy { 99863a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 999fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 1000fe0bd9eeSRahul Lakkireddy u8 *buf; 1001fe0bd9eeSRahul Lakkireddy int err = 0; 1002fe0bd9eeSRahul Lakkireddy u32 aligned_offset, aligned_len, *p; 1003fe0bd9eeSRahul Lakkireddy 1004fe0bd9eeSRahul Lakkireddy if (eeprom->magic != EEPROM_MAGIC) 1005fe0bd9eeSRahul Lakkireddy return -EINVAL; 1006fe0bd9eeSRahul Lakkireddy 1007fe0bd9eeSRahul Lakkireddy aligned_offset = eeprom->offset & ~3; 1008fe0bd9eeSRahul Lakkireddy aligned_len = (eeprom->length + (eeprom->offset & 3) + 3) & ~3; 1009fe0bd9eeSRahul Lakkireddy 1010fe0bd9eeSRahul Lakkireddy if (adapter->pf > 0) { 1011fe0bd9eeSRahul Lakkireddy u32 start = 1024 + adapter->pf * EEPROMPFSIZE; 1012fe0bd9eeSRahul Lakkireddy 1013fe0bd9eeSRahul Lakkireddy if (aligned_offset < start || 1014fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len > start + EEPROMPFSIZE) 1015fe0bd9eeSRahul Lakkireddy return -EPERM; 1016fe0bd9eeSRahul Lakkireddy } 1017fe0bd9eeSRahul Lakkireddy 1018fe0bd9eeSRahul Lakkireddy if (aligned_offset != eeprom->offset || aligned_len != eeprom->length) { 1019fe0bd9eeSRahul Lakkireddy /* RMW possibly needed for first or last words. 1020fe0bd9eeSRahul Lakkireddy */ 1021fe0bd9eeSRahul Lakkireddy buf = rte_zmalloc(NULL, aligned_len, 0); 1022fe0bd9eeSRahul Lakkireddy if (!buf) 1023fe0bd9eeSRahul Lakkireddy return -ENOMEM; 1024fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, aligned_offset, (u32 *)buf); 1025fe0bd9eeSRahul Lakkireddy if (!err && aligned_len > 4) 1026fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, 1027fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len - 4, 1028fe0bd9eeSRahul Lakkireddy (u32 *)&buf[aligned_len - 4]); 1029fe0bd9eeSRahul Lakkireddy if (err) 1030fe0bd9eeSRahul Lakkireddy goto out; 1031fe0bd9eeSRahul Lakkireddy rte_memcpy(buf + (eeprom->offset & 3), eeprom->data, 1032fe0bd9eeSRahul Lakkireddy eeprom->length); 1033fe0bd9eeSRahul Lakkireddy } else { 1034fe0bd9eeSRahul Lakkireddy buf = eeprom->data; 1035fe0bd9eeSRahul Lakkireddy } 1036fe0bd9eeSRahul Lakkireddy 1037fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, false); 1038fe0bd9eeSRahul Lakkireddy if (err) 1039fe0bd9eeSRahul Lakkireddy goto out; 1040fe0bd9eeSRahul Lakkireddy 1041fe0bd9eeSRahul Lakkireddy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 1042fe0bd9eeSRahul Lakkireddy err = eeprom_wr_phys(adapter, aligned_offset, *p); 1043fe0bd9eeSRahul Lakkireddy aligned_offset += 4; 1044fe0bd9eeSRahul Lakkireddy } 1045fe0bd9eeSRahul Lakkireddy 1046fe0bd9eeSRahul Lakkireddy if (!err) 1047fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, true); 1048fe0bd9eeSRahul Lakkireddy out: 1049fe0bd9eeSRahul Lakkireddy if (buf != eeprom->data) 1050fe0bd9eeSRahul Lakkireddy rte_free(buf); 1051fe0bd9eeSRahul Lakkireddy return err; 1052fe0bd9eeSRahul Lakkireddy } 1053fe0bd9eeSRahul Lakkireddy 105417ba077cSRahul Lakkireddy static int cxgbe_get_regs_len(struct rte_eth_dev *eth_dev) 105517ba077cSRahul Lakkireddy { 105663a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 105717ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 105817ba077cSRahul Lakkireddy 105917ba077cSRahul Lakkireddy return t4_get_regs_len(adapter) / sizeof(uint32_t); 106017ba077cSRahul Lakkireddy } 106117ba077cSRahul Lakkireddy 106217ba077cSRahul Lakkireddy static int cxgbe_get_regs(struct rte_eth_dev *eth_dev, 106317ba077cSRahul Lakkireddy struct rte_dev_reg_info *regs) 106417ba077cSRahul Lakkireddy { 106563a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 106617ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 106717ba077cSRahul Lakkireddy 106817ba077cSRahul Lakkireddy regs->version = CHELSIO_CHIP_VERSION(adapter->params.chip) | 106917ba077cSRahul Lakkireddy (CHELSIO_CHIP_RELEASE(adapter->params.chip) << 10) | 107017ba077cSRahul Lakkireddy (1 << 16); 1071001a1c0fSZyta Szpak 1072001a1c0fSZyta Szpak if (regs->data == NULL) { 1073001a1c0fSZyta Szpak regs->length = cxgbe_get_regs_len(eth_dev); 1074001a1c0fSZyta Szpak regs->width = sizeof(uint32_t); 1075001a1c0fSZyta Szpak 1076001a1c0fSZyta Szpak return 0; 1077001a1c0fSZyta Szpak } 1078001a1c0fSZyta Szpak 107917ba077cSRahul Lakkireddy t4_get_regs(adapter, regs->data, (regs->length * sizeof(uint32_t))); 108017ba077cSRahul Lakkireddy 108117ba077cSRahul Lakkireddy return 0; 108217ba077cSRahul Lakkireddy } 108317ba077cSRahul Lakkireddy 10846d13ea8eSOlivier Matz int cxgbe_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *addr) 10850c4a5dfcSKumar Sanghvi { 108663a97e58SStephen Hemminger struct port_info *pi = dev->data->dev_private; 10870c4a5dfcSKumar Sanghvi int ret; 10880c4a5dfcSKumar Sanghvi 1089fefee7a6SShagun Agrawal ret = cxgbe_mpstcam_modify(pi, (int)pi->xact_addr_filt, (u8 *)addr); 10900c4a5dfcSKumar Sanghvi if (ret < 0) { 10910c4a5dfcSKumar Sanghvi dev_err(adapter, "failed to set mac addr; err = %d\n", 10920c4a5dfcSKumar Sanghvi ret); 1093caccf8b3SOlivier Matz return ret; 10940c4a5dfcSKumar Sanghvi } 10950c4a5dfcSKumar Sanghvi pi->xact_addr_filt = ret; 1096caccf8b3SOlivier Matz return 0; 10970c4a5dfcSKumar Sanghvi } 10980c4a5dfcSKumar Sanghvi 109989b890dfSStephen Hemminger static const struct eth_dev_ops cxgbe_eth_dev_ops = { 11000462d115SRahul Lakkireddy .dev_start = cxgbe_dev_start, 11010462d115SRahul Lakkireddy .dev_stop = cxgbe_dev_stop, 11020462d115SRahul Lakkireddy .dev_close = cxgbe_dev_close, 1103cdac6e2eSRahul Lakkireddy .promiscuous_enable = cxgbe_dev_promiscuous_enable, 1104cdac6e2eSRahul Lakkireddy .promiscuous_disable = cxgbe_dev_promiscuous_disable, 1105cdac6e2eSRahul Lakkireddy .allmulticast_enable = cxgbe_dev_allmulticast_enable, 1106cdac6e2eSRahul Lakkireddy .allmulticast_disable = cxgbe_dev_allmulticast_disable, 110792c8a632SRahul Lakkireddy .dev_configure = cxgbe_dev_configure, 110892c8a632SRahul Lakkireddy .dev_infos_get = cxgbe_dev_info_get, 110978a38edfSJianfeng Tan .dev_supported_ptypes_get = cxgbe_dev_supported_ptypes_get, 1110cdac6e2eSRahul Lakkireddy .link_update = cxgbe_dev_link_update, 1111265af08eSRahul Lakkireddy .dev_set_link_up = cxgbe_dev_set_link_up, 1112265af08eSRahul Lakkireddy .dev_set_link_down = cxgbe_dev_set_link_down, 11130ec33be4SRahul Lakkireddy .mtu_set = cxgbe_dev_mtu_set, 11144a01078bSRahul Lakkireddy .tx_queue_setup = cxgbe_dev_tx_queue_setup, 11154a01078bSRahul Lakkireddy .tx_queue_start = cxgbe_dev_tx_queue_start, 11164a01078bSRahul Lakkireddy .tx_queue_stop = cxgbe_dev_tx_queue_stop, 11174a01078bSRahul Lakkireddy .tx_queue_release = cxgbe_dev_tx_queue_release, 111892c8a632SRahul Lakkireddy .rx_queue_setup = cxgbe_dev_rx_queue_setup, 111992c8a632SRahul Lakkireddy .rx_queue_start = cxgbe_dev_rx_queue_start, 112092c8a632SRahul Lakkireddy .rx_queue_stop = cxgbe_dev_rx_queue_stop, 112192c8a632SRahul Lakkireddy .rx_queue_release = cxgbe_dev_rx_queue_release, 1122ee61f511SShagun Agrawal .filter_ctrl = cxgbe_dev_filter_ctrl, 1123856505d3SRahul Lakkireddy .stats_get = cxgbe_dev_stats_get, 1124856505d3SRahul Lakkireddy .stats_reset = cxgbe_dev_stats_reset, 1125631dfc71SRahul Lakkireddy .flow_ctrl_get = cxgbe_flow_ctrl_get, 1126631dfc71SRahul Lakkireddy .flow_ctrl_set = cxgbe_flow_ctrl_set, 1127fe0bd9eeSRahul Lakkireddy .get_eeprom_length = cxgbe_get_eeprom_length, 1128fe0bd9eeSRahul Lakkireddy .get_eeprom = cxgbe_get_eeprom, 1129fe0bd9eeSRahul Lakkireddy .set_eeprom = cxgbe_set_eeprom, 113017ba077cSRahul Lakkireddy .get_reg = cxgbe_get_regs, 113108e21af9SKumar Sanghvi .rss_hash_update = cxgbe_dev_rss_hash_update, 113276aba8d7SKumar Sanghvi .rss_hash_conf_get = cxgbe_dev_rss_hash_conf_get, 11330c4a5dfcSKumar Sanghvi .mac_addr_set = cxgbe_mac_addr_set, 113483189849SRahul Lakkireddy }; 113583189849SRahul Lakkireddy 113683189849SRahul Lakkireddy /* 113783189849SRahul Lakkireddy * Initialize driver 113883189849SRahul Lakkireddy * It returns 0 on success. 113983189849SRahul Lakkireddy */ 114083189849SRahul Lakkireddy static int eth_cxgbe_dev_init(struct rte_eth_dev *eth_dev) 114183189849SRahul Lakkireddy { 114283189849SRahul Lakkireddy struct rte_pci_device *pci_dev; 114363a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 114483189849SRahul Lakkireddy struct adapter *adapter = NULL; 114583189849SRahul Lakkireddy char name[RTE_ETH_NAME_MAX_LEN]; 114683189849SRahul Lakkireddy int err = 0; 114783189849SRahul Lakkireddy 114883189849SRahul Lakkireddy CXGBE_FUNC_TRACE(); 114983189849SRahul Lakkireddy 115083189849SRahul Lakkireddy eth_dev->dev_ops = &cxgbe_eth_dev_ops; 115192c8a632SRahul Lakkireddy eth_dev->rx_pkt_burst = &cxgbe_recv_pkts; 11524a01078bSRahul Lakkireddy eth_dev->tx_pkt_burst = &cxgbe_xmit_pkts; 1153c0802544SFerruh Yigit pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 1154eeefe73fSBernard Iremonger 1155da5cf85eSKumar Sanghvi /* for secondary processes, we attach to ethdevs allocated by primary 1156da5cf85eSKumar Sanghvi * and do minimal initialization. 1157da5cf85eSKumar Sanghvi */ 1158da5cf85eSKumar Sanghvi if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1159da5cf85eSKumar Sanghvi int i; 1160da5cf85eSKumar Sanghvi 1161da5cf85eSKumar Sanghvi for (i = 1; i < MAX_NPORTS; i++) { 1162da5cf85eSKumar Sanghvi struct rte_eth_dev *rest_eth_dev; 1163da5cf85eSKumar Sanghvi char namei[RTE_ETH_NAME_MAX_LEN]; 1164da5cf85eSKumar Sanghvi 1165da5cf85eSKumar Sanghvi snprintf(namei, sizeof(namei), "%s_%d", 1166da5cf85eSKumar Sanghvi pci_dev->device.name, i); 1167da5cf85eSKumar Sanghvi rest_eth_dev = rte_eth_dev_attach_secondary(namei); 1168da5cf85eSKumar Sanghvi if (rest_eth_dev) { 1169da5cf85eSKumar Sanghvi rest_eth_dev->device = &pci_dev->device; 1170da5cf85eSKumar Sanghvi rest_eth_dev->dev_ops = 1171da5cf85eSKumar Sanghvi eth_dev->dev_ops; 1172da5cf85eSKumar Sanghvi rest_eth_dev->rx_pkt_burst = 1173da5cf85eSKumar Sanghvi eth_dev->rx_pkt_burst; 1174da5cf85eSKumar Sanghvi rest_eth_dev->tx_pkt_burst = 1175da5cf85eSKumar Sanghvi eth_dev->tx_pkt_burst; 1176fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(rest_eth_dev); 1177da5cf85eSKumar Sanghvi } 1178da5cf85eSKumar Sanghvi } 1179da5cf85eSKumar Sanghvi return 0; 1180da5cf85eSKumar Sanghvi } 1181da5cf85eSKumar Sanghvi 118283189849SRahul Lakkireddy snprintf(name, sizeof(name), "cxgbeadapter%d", eth_dev->data->port_id); 118383189849SRahul Lakkireddy adapter = rte_zmalloc(name, sizeof(*adapter), 0); 118483189849SRahul Lakkireddy if (!adapter) 118583189849SRahul Lakkireddy return -1; 118683189849SRahul Lakkireddy 118783189849SRahul Lakkireddy adapter->use_unpacked_mode = 1; 118883189849SRahul Lakkireddy adapter->regs = (void *)pci_dev->mem_resource[0].addr; 118983189849SRahul Lakkireddy if (!adapter->regs) { 119083189849SRahul Lakkireddy dev_err(adapter, "%s: cannot map device registers\n", __func__); 119183189849SRahul Lakkireddy err = -ENOMEM; 119283189849SRahul Lakkireddy goto out_free_adapter; 119383189849SRahul Lakkireddy } 119483189849SRahul Lakkireddy adapter->pdev = pci_dev; 119583189849SRahul Lakkireddy adapter->eth_dev = eth_dev; 119683189849SRahul Lakkireddy pi->adapter = adapter; 119783189849SRahul Lakkireddy 1198dd7c9f12SRahul Lakkireddy cxgbe_process_devargs(adapter); 1199dd7c9f12SRahul Lakkireddy 120083189849SRahul Lakkireddy err = cxgbe_probe(adapter); 12011c1789ccSRahul Lakkireddy if (err) { 120283189849SRahul Lakkireddy dev_err(adapter, "%s: cxgbe probe failed with err %d\n", 120383189849SRahul Lakkireddy __func__, err); 12041c1789ccSRahul Lakkireddy goto out_free_adapter; 12051c1789ccSRahul Lakkireddy } 12061c1789ccSRahul Lakkireddy 12071c1789ccSRahul Lakkireddy return 0; 120883189849SRahul Lakkireddy 120983189849SRahul Lakkireddy out_free_adapter: 12101c1789ccSRahul Lakkireddy rte_free(adapter); 121183189849SRahul Lakkireddy return err; 121283189849SRahul Lakkireddy } 121383189849SRahul Lakkireddy 1214b84bcf40SRahul Lakkireddy static int eth_cxgbe_dev_uninit(struct rte_eth_dev *eth_dev) 1215b84bcf40SRahul Lakkireddy { 121663a97e58SStephen Hemminger struct port_info *pi = eth_dev->data->dev_private; 1217b84bcf40SRahul Lakkireddy struct adapter *adap = pi->adapter; 1218b84bcf40SRahul Lakkireddy 1219b84bcf40SRahul Lakkireddy /* Free up other ports and all resources */ 1220b84bcf40SRahul Lakkireddy cxgbe_close(adap); 1221b84bcf40SRahul Lakkireddy return 0; 1222b84bcf40SRahul Lakkireddy } 1223b84bcf40SRahul Lakkireddy 1224fdf91e0fSJan Blunck static int eth_cxgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1225fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1226fdf91e0fSJan Blunck { 1227fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1228fdf91e0fSJan Blunck sizeof(struct port_info), eth_cxgbe_dev_init); 1229fdf91e0fSJan Blunck } 1230fdf91e0fSJan Blunck 1231fdf91e0fSJan Blunck static int eth_cxgbe_pci_remove(struct rte_pci_device *pci_dev) 1232fdf91e0fSJan Blunck { 1233b84bcf40SRahul Lakkireddy return rte_eth_dev_pci_generic_remove(pci_dev, eth_cxgbe_dev_uninit); 1234fdf91e0fSJan Blunck } 1235fdf91e0fSJan Blunck 1236fdf91e0fSJan Blunck static struct rte_pci_driver rte_cxgbe_pmd = { 123783189849SRahul Lakkireddy .id_table = cxgb4_pci_tbl, 12384dee49c1SRahul Lakkireddy .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 1239fdf91e0fSJan Blunck .probe = eth_cxgbe_pci_probe, 1240fdf91e0fSJan Blunck .remove = eth_cxgbe_pci_remove, 124183189849SRahul Lakkireddy }; 124283189849SRahul Lakkireddy 1243fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_cxgbe, rte_cxgbe_pmd); 124401f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_cxgbe, cxgb4_pci_tbl); 124506e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_cxgbe, "* igb_uio | uio_pci_generic | vfio-pci"); 1246f5b3c7b2SShagun Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_cxgbe, 1247fa033437SRahul Lakkireddy CXGBE_DEVARG_CMN_KEEP_OVLAN "=<0|1> " 1248536db938SKarra Satwik CXGBE_DEVARG_CMN_TX_MODE_LATENCY "=<0|1> " 1249536db938SKarra Satwik CXGBE_DEVARG_PF_FILTER_MODE "=<uint32> " 1250536db938SKarra Satwik CXGBE_DEVARG_PF_FILTER_MASK "=<uint32> "); 12519c99878aSJerin Jacob RTE_LOG_REGISTER(cxgbe_logtype, pmd.net.cxgbe, NOTICE); 12529c99878aSJerin Jacob RTE_LOG_REGISTER(cxgbe_mbox_logtype, pmd.net.cxgbe.mbox, NOTICE); 1253