12aa5c722SRahul Lakkireddy /* SPDX-License-Identifier: BSD-3-Clause 22aa5c722SRahul Lakkireddy * Copyright(c) 2014-2018 Chelsio Communications. 383189849SRahul Lakkireddy * All rights reserved. 483189849SRahul Lakkireddy */ 583189849SRahul Lakkireddy 683189849SRahul Lakkireddy #include <sys/queue.h> 783189849SRahul Lakkireddy #include <stdio.h> 883189849SRahul Lakkireddy #include <errno.h> 983189849SRahul Lakkireddy #include <stdint.h> 1083189849SRahul Lakkireddy #include <string.h> 1183189849SRahul Lakkireddy #include <unistd.h> 1283189849SRahul Lakkireddy #include <stdarg.h> 1383189849SRahul Lakkireddy #include <inttypes.h> 1483189849SRahul Lakkireddy #include <netinet/in.h> 1583189849SRahul Lakkireddy 1683189849SRahul Lakkireddy #include <rte_byteorder.h> 1783189849SRahul Lakkireddy #include <rte_common.h> 1883189849SRahul Lakkireddy #include <rte_cycles.h> 1983189849SRahul Lakkireddy #include <rte_interrupts.h> 2083189849SRahul Lakkireddy #include <rte_log.h> 2183189849SRahul Lakkireddy #include <rte_debug.h> 2283189849SRahul Lakkireddy #include <rte_pci.h> 23c752998bSGaetan Rivet #include <rte_bus_pci.h> 2483189849SRahul Lakkireddy #include <rte_atomic.h> 2583189849SRahul Lakkireddy #include <rte_branch_prediction.h> 2683189849SRahul Lakkireddy #include <rte_memory.h> 2783189849SRahul Lakkireddy #include <rte_tailq.h> 2883189849SRahul Lakkireddy #include <rte_eal.h> 2983189849SRahul Lakkireddy #include <rte_alarm.h> 3083189849SRahul Lakkireddy #include <rte_ether.h> 31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 32fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 3383189849SRahul Lakkireddy #include <rte_malloc.h> 3483189849SRahul Lakkireddy #include <rte_random.h> 3583189849SRahul Lakkireddy #include <rte_dev.h> 3683189849SRahul Lakkireddy 3783189849SRahul Lakkireddy #include "cxgbe.h" 38011ebc23SKumar Sanghvi #include "cxgbe_pfvf.h" 39ee61f511SShagun Agrawal #include "cxgbe_flow.h" 4083189849SRahul Lakkireddy 4183189849SRahul Lakkireddy /* 4283189849SRahul Lakkireddy * Macros needed to support the PCI Device ID Table ... 4383189849SRahul Lakkireddy */ 4483189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \ 4528a1fd4fSFerruh Yigit static const struct rte_pci_id cxgb4_pci_tbl[] = { 4683189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_FUNCTION 0x4 4783189849SRahul Lakkireddy 4883189849SRahul Lakkireddy #define PCI_VENDOR_ID_CHELSIO 0x1425 4983189849SRahul Lakkireddy 5083189849SRahul Lakkireddy #define CH_PCI_ID_TABLE_ENTRY(devid) \ 5183189849SRahul Lakkireddy { RTE_PCI_DEVICE(PCI_VENDOR_ID_CHELSIO, (devid)) } 5283189849SRahul Lakkireddy 5383189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \ 5483189849SRahul Lakkireddy { .vendor_id = 0, } \ 5583189849SRahul Lakkireddy } 5683189849SRahul Lakkireddy 5783189849SRahul Lakkireddy /* 5883189849SRahul Lakkireddy *... and the PCI ID Table itself ... 5983189849SRahul Lakkireddy */ 6083189849SRahul Lakkireddy #include "t4_pci_id_tbl.h" 6183189849SRahul Lakkireddy 62436125e6SShagun Agrawal #define CXGBE_TX_OFFLOADS (DEV_TX_OFFLOAD_VLAN_INSERT |\ 63436125e6SShagun Agrawal DEV_TX_OFFLOAD_IPV4_CKSUM |\ 64436125e6SShagun Agrawal DEV_TX_OFFLOAD_UDP_CKSUM |\ 65436125e6SShagun Agrawal DEV_TX_OFFLOAD_TCP_CKSUM |\ 66436125e6SShagun Agrawal DEV_TX_OFFLOAD_TCP_TSO) 67436125e6SShagun Agrawal 68436125e6SShagun Agrawal #define CXGBE_RX_OFFLOADS (DEV_RX_OFFLOAD_VLAN_STRIP |\ 69436125e6SShagun Agrawal DEV_RX_OFFLOAD_CRC_STRIP |\ 70436125e6SShagun Agrawal DEV_RX_OFFLOAD_IPV4_CKSUM |\ 71436125e6SShagun Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME |\ 72436125e6SShagun Agrawal DEV_RX_OFFLOAD_UDP_CKSUM |\ 73436125e6SShagun Agrawal DEV_RX_OFFLOAD_TCP_CKSUM) 74436125e6SShagun Agrawal 75880ead4eSKumar Sanghvi uint16_t cxgbe_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 764a01078bSRahul Lakkireddy uint16_t nb_pkts) 774a01078bSRahul Lakkireddy { 784a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)tx_queue; 794a01078bSRahul Lakkireddy uint16_t pkts_sent, pkts_remain; 804a01078bSRahul Lakkireddy uint16_t total_sent = 0; 814a01078bSRahul Lakkireddy int ret = 0; 824a01078bSRahul Lakkireddy 834a01078bSRahul Lakkireddy CXGBE_DEBUG_TX(adapter, "%s: txq = %p; tx_pkts = %p; nb_pkts = %d\n", 844a01078bSRahul Lakkireddy __func__, txq, tx_pkts, nb_pkts); 854a01078bSRahul Lakkireddy 864a01078bSRahul Lakkireddy t4_os_lock(&txq->txq_lock); 874a01078bSRahul Lakkireddy /* free up desc from already completed tx */ 884a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 894a01078bSRahul Lakkireddy while (total_sent < nb_pkts) { 904a01078bSRahul Lakkireddy pkts_remain = nb_pkts - total_sent; 914a01078bSRahul Lakkireddy 924a01078bSRahul Lakkireddy for (pkts_sent = 0; pkts_sent < pkts_remain; pkts_sent++) { 936c280962SRahul Lakkireddy ret = t4_eth_xmit(txq, tx_pkts[total_sent + pkts_sent], 946c280962SRahul Lakkireddy nb_pkts); 954a01078bSRahul Lakkireddy if (ret < 0) 964a01078bSRahul Lakkireddy break; 974a01078bSRahul Lakkireddy } 984a01078bSRahul Lakkireddy if (!pkts_sent) 994a01078bSRahul Lakkireddy break; 1004a01078bSRahul Lakkireddy total_sent += pkts_sent; 1014a01078bSRahul Lakkireddy /* reclaim as much as possible */ 1024a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 1034a01078bSRahul Lakkireddy } 1044a01078bSRahul Lakkireddy 1054a01078bSRahul Lakkireddy t4_os_unlock(&txq->txq_lock); 1064a01078bSRahul Lakkireddy return total_sent; 1074a01078bSRahul Lakkireddy } 1084a01078bSRahul Lakkireddy 109880ead4eSKumar Sanghvi uint16_t cxgbe_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 11092c8a632SRahul Lakkireddy uint16_t nb_pkts) 11192c8a632SRahul Lakkireddy { 11292c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)rx_queue; 11392c8a632SRahul Lakkireddy unsigned int work_done; 11492c8a632SRahul Lakkireddy 11592c8a632SRahul Lakkireddy CXGBE_DEBUG_RX(adapter, "%s: rxq->rspq.cntxt_id = %u; nb_pkts = %d\n", 11692c8a632SRahul Lakkireddy __func__, rxq->rspq.cntxt_id, nb_pkts); 11792c8a632SRahul Lakkireddy 11892c8a632SRahul Lakkireddy if (cxgbe_poll(&rxq->rspq, rx_pkts, (unsigned int)nb_pkts, &work_done)) 11992c8a632SRahul Lakkireddy dev_err(adapter, "error in cxgbe poll\n"); 12092c8a632SRahul Lakkireddy 12192c8a632SRahul Lakkireddy CXGBE_DEBUG_RX(adapter, "%s: work_done = %u\n", __func__, work_done); 12292c8a632SRahul Lakkireddy return work_done; 12392c8a632SRahul Lakkireddy } 12492c8a632SRahul Lakkireddy 125011ebc23SKumar Sanghvi void cxgbe_dev_info_get(struct rte_eth_dev *eth_dev, 12692c8a632SRahul Lakkireddy struct rte_eth_dev_info *device_info) 12792c8a632SRahul Lakkireddy { 12892c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 12992c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 13092c8a632SRahul Lakkireddy int max_queues = adapter->sge.max_ethqsets / adapter->params.nports; 13192c8a632SRahul Lakkireddy 132946c9ed9SKonstantin Ananyev static const struct rte_eth_desc_lim cxgbe_desc_lim = { 133946c9ed9SKonstantin Ananyev .nb_max = CXGBE_MAX_RING_DESC_SIZE, 134946c9ed9SKonstantin Ananyev .nb_min = CXGBE_MIN_RING_DESC_SIZE, 135946c9ed9SKonstantin Ananyev .nb_align = 1, 136946c9ed9SKonstantin Ananyev }; 137946c9ed9SKonstantin Ananyev 1384b2eff45SRahul Lakkireddy device_info->min_rx_bufsize = CXGBE_MIN_RX_BUFSIZE; 1394b2eff45SRahul Lakkireddy device_info->max_rx_pktlen = CXGBE_MAX_RX_PKTLEN; 14092c8a632SRahul Lakkireddy device_info->max_rx_queues = max_queues; 14192c8a632SRahul Lakkireddy device_info->max_tx_queues = max_queues; 14292c8a632SRahul Lakkireddy device_info->max_mac_addrs = 1; 14392c8a632SRahul Lakkireddy /* XXX: For now we support one MAC/port */ 14492c8a632SRahul Lakkireddy device_info->max_vfs = adapter->params.arch.vfcount; 14592c8a632SRahul Lakkireddy device_info->max_vmdq_pools = 0; /* XXX: For now no support for VMDQ */ 14692c8a632SRahul Lakkireddy 147436125e6SShagun Agrawal device_info->rx_queue_offload_capa = 0UL; 148436125e6SShagun Agrawal device_info->rx_offload_capa = CXGBE_RX_OFFLOADS; 14992c8a632SRahul Lakkireddy 150436125e6SShagun Agrawal device_info->tx_queue_offload_capa = 0UL; 151436125e6SShagun Agrawal device_info->tx_offload_capa = CXGBE_TX_OFFLOADS; 15292c8a632SRahul Lakkireddy 15392c8a632SRahul Lakkireddy device_info->reta_size = pi->rss_size; 15408e21af9SKumar Sanghvi device_info->hash_key_size = CXGBE_DEFAULT_RSS_KEY_LEN; 15508e21af9SKumar Sanghvi device_info->flow_type_rss_offloads = CXGBE_RSS_HF_ALL; 156946c9ed9SKonstantin Ananyev 157946c9ed9SKonstantin Ananyev device_info->rx_desc_lim = cxgbe_desc_lim; 158946c9ed9SKonstantin Ananyev device_info->tx_desc_lim = cxgbe_desc_lim; 159e307e65bSRahul Lakkireddy cxgbe_get_speed_caps(pi, &device_info->speed_capa); 16092c8a632SRahul Lakkireddy } 16192c8a632SRahul Lakkireddy 162011ebc23SKumar Sanghvi void cxgbe_dev_promiscuous_enable(struct rte_eth_dev *eth_dev) 163cdac6e2eSRahul Lakkireddy { 164cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 165cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 166cdac6e2eSRahul Lakkireddy 167cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 168cdac6e2eSRahul Lakkireddy 1, -1, 1, -1, false); 169cdac6e2eSRahul Lakkireddy } 170cdac6e2eSRahul Lakkireddy 171011ebc23SKumar Sanghvi void cxgbe_dev_promiscuous_disable(struct rte_eth_dev *eth_dev) 172cdac6e2eSRahul Lakkireddy { 173cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 174cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 175cdac6e2eSRahul Lakkireddy 176cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 177cdac6e2eSRahul Lakkireddy 0, -1, 1, -1, false); 178cdac6e2eSRahul Lakkireddy } 179cdac6e2eSRahul Lakkireddy 180011ebc23SKumar Sanghvi void cxgbe_dev_allmulticast_enable(struct rte_eth_dev *eth_dev) 181cdac6e2eSRahul Lakkireddy { 182cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 183cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 184cdac6e2eSRahul Lakkireddy 185cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 186cdac6e2eSRahul Lakkireddy 187cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 188cdac6e2eSRahul Lakkireddy -1, 1, 1, -1, false); 189cdac6e2eSRahul Lakkireddy } 190cdac6e2eSRahul Lakkireddy 191011ebc23SKumar Sanghvi void cxgbe_dev_allmulticast_disable(struct rte_eth_dev *eth_dev) 192cdac6e2eSRahul Lakkireddy { 193cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 194cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 195cdac6e2eSRahul Lakkireddy 196cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 197cdac6e2eSRahul Lakkireddy 198cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 199cdac6e2eSRahul Lakkireddy -1, 0, 1, -1, false); 200cdac6e2eSRahul Lakkireddy } 201cdac6e2eSRahul Lakkireddy 202011ebc23SKumar Sanghvi int cxgbe_dev_link_update(struct rte_eth_dev *eth_dev, 203265af08eSRahul Lakkireddy int wait_to_complete) 204cdac6e2eSRahul Lakkireddy { 205cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 206cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 207cdac6e2eSRahul Lakkireddy struct sge *s = &adapter->sge; 208e0ac655aSRahul Lakkireddy struct rte_eth_link new_link = { 0 }; 209265af08eSRahul Lakkireddy unsigned int i, work_done, budget = 32; 210265af08eSRahul Lakkireddy u8 old_link = pi->link_cfg.link_ok; 211cdac6e2eSRahul Lakkireddy 212265af08eSRahul Lakkireddy for (i = 0; i < CXGBE_LINK_STATUS_POLL_CNT; i++) { 213cdac6e2eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 214cdac6e2eSRahul Lakkireddy 215265af08eSRahul Lakkireddy /* Exit if link status changed or always forced up */ 216265af08eSRahul Lakkireddy if (pi->link_cfg.link_ok != old_link || force_linkup(adapter)) 217265af08eSRahul Lakkireddy break; 218265af08eSRahul Lakkireddy 219265af08eSRahul Lakkireddy if (!wait_to_complete) 220265af08eSRahul Lakkireddy break; 221265af08eSRahul Lakkireddy 222265af08eSRahul Lakkireddy rte_delay_ms(CXGBE_LINK_STATUS_POLL_MS); 223265af08eSRahul Lakkireddy } 224265af08eSRahul Lakkireddy 225f5b3c7b2SShagun Agrawal new_link.link_status = force_linkup(adapter) ? 226f5b3c7b2SShagun Agrawal ETH_LINK_UP : pi->link_cfg.link_ok; 227e0ac655aSRahul Lakkireddy new_link.link_autoneg = pi->link_cfg.autoneg; 228f5b3c7b2SShagun Agrawal new_link.link_duplex = ETH_LINK_FULL_DUPLEX; 229f5b3c7b2SShagun Agrawal new_link.link_speed = pi->link_cfg.speed; 230cdac6e2eSRahul Lakkireddy 231f5b3c7b2SShagun Agrawal return rte_eth_linkstatus_set(eth_dev, &new_link); 232cdac6e2eSRahul Lakkireddy } 233cdac6e2eSRahul Lakkireddy 234265af08eSRahul Lakkireddy /** 235265af08eSRahul Lakkireddy * Set device link up. 236265af08eSRahul Lakkireddy */ 237265af08eSRahul Lakkireddy int cxgbe_dev_set_link_up(struct rte_eth_dev *dev) 238265af08eSRahul Lakkireddy { 239265af08eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 240265af08eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 241265af08eSRahul Lakkireddy unsigned int work_done, budget = 32; 242265af08eSRahul Lakkireddy struct sge *s = &adapter->sge; 243265af08eSRahul Lakkireddy int ret; 244265af08eSRahul Lakkireddy 245265af08eSRahul Lakkireddy /* Flush all link events */ 246265af08eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 247265af08eSRahul Lakkireddy 248265af08eSRahul Lakkireddy /* If link already up, nothing to do */ 249265af08eSRahul Lakkireddy if (pi->link_cfg.link_ok) 250265af08eSRahul Lakkireddy return 0; 251265af08eSRahul Lakkireddy 252265af08eSRahul Lakkireddy ret = cxgbe_set_link_status(pi, true); 253265af08eSRahul Lakkireddy if (ret) 254265af08eSRahul Lakkireddy return ret; 255265af08eSRahul Lakkireddy 256265af08eSRahul Lakkireddy cxgbe_dev_link_update(dev, 1); 257265af08eSRahul Lakkireddy return 0; 258265af08eSRahul Lakkireddy } 259265af08eSRahul Lakkireddy 260265af08eSRahul Lakkireddy /** 261265af08eSRahul Lakkireddy * Set device link down. 262265af08eSRahul Lakkireddy */ 263265af08eSRahul Lakkireddy int cxgbe_dev_set_link_down(struct rte_eth_dev *dev) 264265af08eSRahul Lakkireddy { 265265af08eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 266265af08eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 267265af08eSRahul Lakkireddy unsigned int work_done, budget = 32; 268265af08eSRahul Lakkireddy struct sge *s = &adapter->sge; 269265af08eSRahul Lakkireddy int ret; 270265af08eSRahul Lakkireddy 271265af08eSRahul Lakkireddy /* Flush all link events */ 272265af08eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 273265af08eSRahul Lakkireddy 274265af08eSRahul Lakkireddy /* If link already down, nothing to do */ 275265af08eSRahul Lakkireddy if (!pi->link_cfg.link_ok) 276265af08eSRahul Lakkireddy return 0; 277265af08eSRahul Lakkireddy 278265af08eSRahul Lakkireddy ret = cxgbe_set_link_status(pi, false); 279265af08eSRahul Lakkireddy if (ret) 280265af08eSRahul Lakkireddy return ret; 281265af08eSRahul Lakkireddy 282265af08eSRahul Lakkireddy cxgbe_dev_link_update(dev, 0); 283265af08eSRahul Lakkireddy return 0; 284265af08eSRahul Lakkireddy } 285265af08eSRahul Lakkireddy 286011ebc23SKumar Sanghvi int cxgbe_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 2870ec33be4SRahul Lakkireddy { 2880ec33be4SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 2890ec33be4SRahul Lakkireddy struct adapter *adapter = pi->adapter; 2900ec33be4SRahul Lakkireddy struct rte_eth_dev_info dev_info; 2910ec33be4SRahul Lakkireddy int err; 2920ec33be4SRahul Lakkireddy uint16_t new_mtu = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN; 2930ec33be4SRahul Lakkireddy 2940ec33be4SRahul Lakkireddy cxgbe_dev_info_get(eth_dev, &dev_info); 2950ec33be4SRahul Lakkireddy 2960ec33be4SRahul Lakkireddy /* Must accommodate at least ETHER_MIN_MTU */ 2970ec33be4SRahul Lakkireddy if ((new_mtu < ETHER_MIN_MTU) || (new_mtu > dev_info.max_rx_pktlen)) 2980ec33be4SRahul Lakkireddy return -EINVAL; 2990ec33be4SRahul Lakkireddy 3000ec33be4SRahul Lakkireddy /* set to jumbo mode if needed */ 3010ec33be4SRahul Lakkireddy if (new_mtu > ETHER_MAX_LEN) 302436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads |= 303436125e6SShagun Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME; 3040ec33be4SRahul Lakkireddy else 305436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads &= 306436125e6SShagun Agrawal ~DEV_RX_OFFLOAD_JUMBO_FRAME; 3070ec33be4SRahul Lakkireddy 3080ec33be4SRahul Lakkireddy err = t4_set_rxmode(adapter, adapter->mbox, pi->viid, new_mtu, -1, -1, 3090ec33be4SRahul Lakkireddy -1, -1, true); 3100ec33be4SRahul Lakkireddy if (!err) 3110ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.max_rx_pkt_len = new_mtu; 3120ec33be4SRahul Lakkireddy 3130ec33be4SRahul Lakkireddy return err; 3140ec33be4SRahul Lakkireddy } 3150ec33be4SRahul Lakkireddy 3160462d115SRahul Lakkireddy /* 3170462d115SRahul Lakkireddy * Stop device. 3180462d115SRahul Lakkireddy */ 319011ebc23SKumar Sanghvi void cxgbe_dev_close(struct rte_eth_dev *eth_dev) 3200462d115SRahul Lakkireddy { 3210462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3220462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3230462d115SRahul Lakkireddy 3240462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3250462d115SRahul Lakkireddy 3260462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 3270462d115SRahul Lakkireddy return; 3280462d115SRahul Lakkireddy 3290462d115SRahul Lakkireddy cxgbe_down(pi); 3300462d115SRahul Lakkireddy 3310462d115SRahul Lakkireddy /* 3320462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 3330462d115SRahul Lakkireddy * have been disabled 3340462d115SRahul Lakkireddy */ 3350462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 3360462d115SRahul Lakkireddy } 3370462d115SRahul Lakkireddy 3380462d115SRahul Lakkireddy /* Start the device. 3390462d115SRahul Lakkireddy * It returns 0 on success. 3400462d115SRahul Lakkireddy */ 341011ebc23SKumar Sanghvi int cxgbe_dev_start(struct rte_eth_dev *eth_dev) 3420462d115SRahul Lakkireddy { 3430462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3440462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3450462d115SRahul Lakkireddy int err = 0, i; 3460462d115SRahul Lakkireddy 3470462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3480462d115SRahul Lakkireddy 3490462d115SRahul Lakkireddy /* 3500462d115SRahul Lakkireddy * If we don't have a connection to the firmware there's nothing we 3510462d115SRahul Lakkireddy * can do. 3520462d115SRahul Lakkireddy */ 3530462d115SRahul Lakkireddy if (!(adapter->flags & FW_OK)) { 3540462d115SRahul Lakkireddy err = -ENXIO; 3550462d115SRahul Lakkireddy goto out; 3560462d115SRahul Lakkireddy } 3570462d115SRahul Lakkireddy 3580462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) { 3590462d115SRahul Lakkireddy err = cxgbe_up(adapter); 3600462d115SRahul Lakkireddy if (err < 0) 3610462d115SRahul Lakkireddy goto out; 3620462d115SRahul Lakkireddy } 3630462d115SRahul Lakkireddy 364d87ba24dSRahul Lakkireddy cxgbe_enable_rx_queues(pi); 365d87ba24dSRahul Lakkireddy 3660462d115SRahul Lakkireddy err = setup_rss(pi); 3670462d115SRahul Lakkireddy if (err) 3680462d115SRahul Lakkireddy goto out; 3690462d115SRahul Lakkireddy 3700462d115SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 3710462d115SRahul Lakkireddy err = cxgbe_dev_tx_queue_start(eth_dev, i); 3720462d115SRahul Lakkireddy if (err) 3730462d115SRahul Lakkireddy goto out; 3740462d115SRahul Lakkireddy } 3750462d115SRahul Lakkireddy 3760462d115SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 3770462d115SRahul Lakkireddy err = cxgbe_dev_rx_queue_start(eth_dev, i); 3780462d115SRahul Lakkireddy if (err) 3790462d115SRahul Lakkireddy goto out; 3800462d115SRahul Lakkireddy } 3810462d115SRahul Lakkireddy 3820462d115SRahul Lakkireddy err = link_start(pi); 3830462d115SRahul Lakkireddy if (err) 3840462d115SRahul Lakkireddy goto out; 3850462d115SRahul Lakkireddy 3860462d115SRahul Lakkireddy out: 3870462d115SRahul Lakkireddy return err; 3880462d115SRahul Lakkireddy } 3890462d115SRahul Lakkireddy 3900462d115SRahul Lakkireddy /* 3910462d115SRahul Lakkireddy * Stop device: disable rx and tx functions to allow for reconfiguring. 3920462d115SRahul Lakkireddy */ 393011ebc23SKumar Sanghvi void cxgbe_dev_stop(struct rte_eth_dev *eth_dev) 3940462d115SRahul Lakkireddy { 3950462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3960462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3970462d115SRahul Lakkireddy 3980462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3990462d115SRahul Lakkireddy 4000462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 4010462d115SRahul Lakkireddy return; 4020462d115SRahul Lakkireddy 4030462d115SRahul Lakkireddy cxgbe_down(pi); 4040462d115SRahul Lakkireddy 4050462d115SRahul Lakkireddy /* 4060462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 4070462d115SRahul Lakkireddy * have been disabled 4080462d115SRahul Lakkireddy */ 4090462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 4100462d115SRahul Lakkireddy } 4110462d115SRahul Lakkireddy 412011ebc23SKumar Sanghvi int cxgbe_dev_configure(struct rte_eth_dev *eth_dev) 41392c8a632SRahul Lakkireddy { 41492c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 41592c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 416a4996bd8SWei Dai uint64_t configured_offloads; 41792c8a632SRahul Lakkireddy int err; 41892c8a632SRahul Lakkireddy 41992c8a632SRahul Lakkireddy CXGBE_FUNC_TRACE(); 420436125e6SShagun Agrawal configured_offloads = eth_dev->data->dev_conf.rxmode.offloads; 42170815c9eSFerruh Yigit 42270815c9eSFerruh Yigit /* KEEP_CRC offload flag is not supported by PMD 42370815c9eSFerruh Yigit * can remove the below block when DEV_RX_OFFLOAD_CRC_STRIP removed 42470815c9eSFerruh Yigit */ 42570815c9eSFerruh Yigit if (rte_eth_dev_must_keep_crc(configured_offloads)) { 426436125e6SShagun Agrawal dev_info(adapter, "can't disable hw crc strip\n"); 427a4996bd8SWei Dai eth_dev->data->dev_conf.rxmode.offloads |= 428a4996bd8SWei Dai DEV_RX_OFFLOAD_CRC_STRIP; 429436125e6SShagun Agrawal } 43092c8a632SRahul Lakkireddy 43192c8a632SRahul Lakkireddy if (!(adapter->flags & FW_QUEUE_BOUND)) { 43292c8a632SRahul Lakkireddy err = setup_sge_fwevtq(adapter); 43392c8a632SRahul Lakkireddy if (err) 43492c8a632SRahul Lakkireddy return err; 43592c8a632SRahul Lakkireddy adapter->flags |= FW_QUEUE_BOUND; 436*a0163693SShagun Agrawal if (is_pf4(adapter)) { 4373a3aaabcSShagun Agrawal err = setup_sge_ctrl_txq(adapter); 4383a3aaabcSShagun Agrawal if (err) 4393a3aaabcSShagun Agrawal return err; 44092c8a632SRahul Lakkireddy } 441*a0163693SShagun Agrawal } 44292c8a632SRahul Lakkireddy 44392c8a632SRahul Lakkireddy err = cfg_queue_count(eth_dev); 44492c8a632SRahul Lakkireddy if (err) 44592c8a632SRahul Lakkireddy return err; 44692c8a632SRahul Lakkireddy 44792c8a632SRahul Lakkireddy return 0; 44892c8a632SRahul Lakkireddy } 44992c8a632SRahul Lakkireddy 450011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id) 4514a01078bSRahul Lakkireddy { 4526b6861c1SPablo de Lara int ret; 4534a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4544a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4554a01078bSRahul Lakkireddy 4564a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4574a01078bSRahul Lakkireddy 4586b6861c1SPablo de Lara ret = t4_sge_eth_txq_start(txq); 4596b6861c1SPablo de Lara if (ret == 0) 4606b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 4616b6861c1SPablo de Lara 4626b6861c1SPablo de Lara return ret; 4634a01078bSRahul Lakkireddy } 4644a01078bSRahul Lakkireddy 465011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id) 4664a01078bSRahul Lakkireddy { 4676b6861c1SPablo de Lara int ret; 4684a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4694a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4704a01078bSRahul Lakkireddy 4714a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4724a01078bSRahul Lakkireddy 4736b6861c1SPablo de Lara ret = t4_sge_eth_txq_stop(txq); 4746b6861c1SPablo de Lara if (ret == 0) 4756b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 4766b6861c1SPablo de Lara 4776b6861c1SPablo de Lara return ret; 4784a01078bSRahul Lakkireddy } 4794a01078bSRahul Lakkireddy 480011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_setup(struct rte_eth_dev *eth_dev, 4814a01078bSRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 4824a01078bSRahul Lakkireddy unsigned int socket_id, 483a4996bd8SWei Dai const struct rte_eth_txconf *tx_conf __rte_unused) 4844a01078bSRahul Lakkireddy { 4854a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 4864a01078bSRahul Lakkireddy struct adapter *adapter = pi->adapter; 4874a01078bSRahul Lakkireddy struct sge *s = &adapter->sge; 4884a01078bSRahul Lakkireddy struct sge_eth_txq *txq = &s->ethtxq[pi->first_qset + queue_idx]; 4894a01078bSRahul Lakkireddy int err = 0; 4904a01078bSRahul Lakkireddy unsigned int temp_nb_desc; 4914a01078bSRahul Lakkireddy 4924a01078bSRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_tx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; pi->first_qset = %u\n", 4934a01078bSRahul Lakkireddy __func__, eth_dev->data->nb_tx_queues, queue_idx, nb_desc, 4944a01078bSRahul Lakkireddy socket_id, pi->first_qset); 4954a01078bSRahul Lakkireddy 4964a01078bSRahul Lakkireddy /* Free up the existing queue */ 4974a01078bSRahul Lakkireddy if (eth_dev->data->tx_queues[queue_idx]) { 4984a01078bSRahul Lakkireddy cxgbe_dev_tx_queue_release(eth_dev->data->tx_queues[queue_idx]); 4994a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = NULL; 5004a01078bSRahul Lakkireddy } 5014a01078bSRahul Lakkireddy 5024a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = (void *)txq; 5034a01078bSRahul Lakkireddy 5044a01078bSRahul Lakkireddy /* Sanity Checking 5054a01078bSRahul Lakkireddy * 5064a01078bSRahul Lakkireddy * nb_desc should be > 1023 and <= CXGBE_MAX_RING_DESC_SIZE 5074a01078bSRahul Lakkireddy */ 5084a01078bSRahul Lakkireddy temp_nb_desc = nb_desc; 5094a01078bSRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 5104a01078bSRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 5114a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 5124a01078bSRahul Lakkireddy CXGBE_DEFAULT_TX_DESC_SIZE); 5134a01078bSRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_TX_DESC_SIZE; 5144a01078bSRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 5154a01078bSRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 5164a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 5174a01078bSRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_TX_DESC_SIZE); 5184a01078bSRahul Lakkireddy return -(EINVAL); 5194a01078bSRahul Lakkireddy } 5204a01078bSRahul Lakkireddy 5214a01078bSRahul Lakkireddy txq->q.size = temp_nb_desc; 5224a01078bSRahul Lakkireddy 5234a01078bSRahul Lakkireddy err = t4_sge_alloc_eth_txq(adapter, txq, eth_dev, queue_idx, 5244a01078bSRahul Lakkireddy s->fw_evtq.cntxt_id, socket_id); 5254a01078bSRahul Lakkireddy 5265e59e39aSKumar Sanghvi dev_debug(adapter, "%s: txq->q.cntxt_id= %u txq->q.abs_id= %u err = %d\n", 5275e59e39aSKumar Sanghvi __func__, txq->q.cntxt_id, txq->q.abs_id, err); 5284a01078bSRahul Lakkireddy return err; 5294a01078bSRahul Lakkireddy } 5304a01078bSRahul Lakkireddy 531011ebc23SKumar Sanghvi void cxgbe_dev_tx_queue_release(void *q) 5324a01078bSRahul Lakkireddy { 5334a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)q; 5344a01078bSRahul Lakkireddy 5354a01078bSRahul Lakkireddy if (txq) { 5364a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *) 5374a01078bSRahul Lakkireddy (txq->eth_dev->data->dev_private); 5384a01078bSRahul Lakkireddy struct adapter *adap = pi->adapter; 5394a01078bSRahul Lakkireddy 5404a01078bSRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; tx_queue_id = %d\n", 5414a01078bSRahul Lakkireddy __func__, pi->port_id, txq->q.cntxt_id); 5424a01078bSRahul Lakkireddy 5434a01078bSRahul Lakkireddy t4_sge_eth_txq_release(adap, txq); 5444a01078bSRahul Lakkireddy } 5454a01078bSRahul Lakkireddy } 5464a01078bSRahul Lakkireddy 547011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id) 54892c8a632SRahul Lakkireddy { 5496b6861c1SPablo de Lara int ret; 55092c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 55192c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 55292c8a632SRahul Lakkireddy struct sge_rspq *q; 55392c8a632SRahul Lakkireddy 55492c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 55592c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 55692c8a632SRahul Lakkireddy 55792c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5586b6861c1SPablo de Lara 5596b6861c1SPablo de Lara ret = t4_sge_eth_rxq_start(adap, q); 5606b6861c1SPablo de Lara if (ret == 0) 5616b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 5626b6861c1SPablo de Lara 5636b6861c1SPablo de Lara return ret; 56492c8a632SRahul Lakkireddy } 56592c8a632SRahul Lakkireddy 566011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id) 56792c8a632SRahul Lakkireddy { 5686b6861c1SPablo de Lara int ret; 56992c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 57092c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 57192c8a632SRahul Lakkireddy struct sge_rspq *q; 57292c8a632SRahul Lakkireddy 57392c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 57492c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 57592c8a632SRahul Lakkireddy 57692c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5776b6861c1SPablo de Lara ret = t4_sge_eth_rxq_stop(adap, q); 5786b6861c1SPablo de Lara if (ret == 0) 5796b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 5806b6861c1SPablo de Lara 5816b6861c1SPablo de Lara return ret; 58292c8a632SRahul Lakkireddy } 58392c8a632SRahul Lakkireddy 584011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_setup(struct rte_eth_dev *eth_dev, 58592c8a632SRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 58692c8a632SRahul Lakkireddy unsigned int socket_id, 587a4996bd8SWei Dai const struct rte_eth_rxconf *rx_conf __rte_unused, 58892c8a632SRahul Lakkireddy struct rte_mempool *mp) 58992c8a632SRahul Lakkireddy { 59092c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 59192c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 59292c8a632SRahul Lakkireddy struct sge *s = &adapter->sge; 59392c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = &s->ethrxq[pi->first_qset + queue_idx]; 59492c8a632SRahul Lakkireddy int err = 0; 59592c8a632SRahul Lakkireddy int msi_idx = 0; 59692c8a632SRahul Lakkireddy unsigned int temp_nb_desc; 5974b2eff45SRahul Lakkireddy struct rte_eth_dev_info dev_info; 5984b2eff45SRahul Lakkireddy unsigned int pkt_len = eth_dev->data->dev_conf.rxmode.max_rx_pkt_len; 59992c8a632SRahul Lakkireddy 60092c8a632SRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_rx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; mp = %p\n", 60192c8a632SRahul Lakkireddy __func__, eth_dev->data->nb_rx_queues, queue_idx, nb_desc, 60292c8a632SRahul Lakkireddy socket_id, mp); 60392c8a632SRahul Lakkireddy 6044b2eff45SRahul Lakkireddy cxgbe_dev_info_get(eth_dev, &dev_info); 6054b2eff45SRahul Lakkireddy 6064b2eff45SRahul Lakkireddy /* Must accommodate at least ETHER_MIN_MTU */ 6074b2eff45SRahul Lakkireddy if ((pkt_len < dev_info.min_rx_bufsize) || 6084b2eff45SRahul Lakkireddy (pkt_len > dev_info.max_rx_pktlen)) { 6094b2eff45SRahul Lakkireddy dev_err(adap, "%s: max pkt len must be > %d and <= %d\n", 6104b2eff45SRahul Lakkireddy __func__, dev_info.min_rx_bufsize, 6114b2eff45SRahul Lakkireddy dev_info.max_rx_pktlen); 6124b2eff45SRahul Lakkireddy return -EINVAL; 6134b2eff45SRahul Lakkireddy } 6144b2eff45SRahul Lakkireddy 61592c8a632SRahul Lakkireddy /* Free up the existing queue */ 61692c8a632SRahul Lakkireddy if (eth_dev->data->rx_queues[queue_idx]) { 61792c8a632SRahul Lakkireddy cxgbe_dev_rx_queue_release(eth_dev->data->rx_queues[queue_idx]); 61892c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = NULL; 61992c8a632SRahul Lakkireddy } 62092c8a632SRahul Lakkireddy 62192c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = (void *)rxq; 62292c8a632SRahul Lakkireddy 62392c8a632SRahul Lakkireddy /* Sanity Checking 62492c8a632SRahul Lakkireddy * 62592c8a632SRahul Lakkireddy * nb_desc should be > 0 and <= CXGBE_MAX_RING_DESC_SIZE 62692c8a632SRahul Lakkireddy */ 62792c8a632SRahul Lakkireddy temp_nb_desc = nb_desc; 62892c8a632SRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 62992c8a632SRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 63092c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 63192c8a632SRahul Lakkireddy CXGBE_DEFAULT_RX_DESC_SIZE); 63292c8a632SRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_RX_DESC_SIZE; 63392c8a632SRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 63492c8a632SRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 63592c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 63692c8a632SRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_RX_DESC_SIZE); 63792c8a632SRahul Lakkireddy return -(EINVAL); 63892c8a632SRahul Lakkireddy } 63992c8a632SRahul Lakkireddy 64092c8a632SRahul Lakkireddy rxq->rspq.size = temp_nb_desc; 64192c8a632SRahul Lakkireddy if ((&rxq->fl) != NULL) 64292c8a632SRahul Lakkireddy rxq->fl.size = temp_nb_desc; 64392c8a632SRahul Lakkireddy 6444b2eff45SRahul Lakkireddy /* Set to jumbo mode if necessary */ 6454b2eff45SRahul Lakkireddy if (pkt_len > ETHER_MAX_LEN) 646436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads |= 647436125e6SShagun Agrawal DEV_RX_OFFLOAD_JUMBO_FRAME; 6484b2eff45SRahul Lakkireddy else 649436125e6SShagun Agrawal eth_dev->data->dev_conf.rxmode.offloads &= 650436125e6SShagun Agrawal ~DEV_RX_OFFLOAD_JUMBO_FRAME; 6514b2eff45SRahul Lakkireddy 65292c8a632SRahul Lakkireddy err = t4_sge_alloc_rxq(adapter, &rxq->rspq, false, eth_dev, msi_idx, 65392c8a632SRahul Lakkireddy &rxq->fl, t4_ethrx_handler, 6545e59e39aSKumar Sanghvi is_pf4(adapter) ? 6555e59e39aSKumar Sanghvi t4_get_tp_ch_map(adapter, pi->tx_chan) : 0, mp, 65692c8a632SRahul Lakkireddy queue_idx, socket_id); 65792c8a632SRahul Lakkireddy 6585e59e39aSKumar Sanghvi dev_debug(adapter, "%s: err = %d; port_id = %d; cntxt_id = %u; abs_id = %u\n", 6595e59e39aSKumar Sanghvi __func__, err, pi->port_id, rxq->rspq.cntxt_id, 6605e59e39aSKumar Sanghvi rxq->rspq.abs_id); 66192c8a632SRahul Lakkireddy return err; 66292c8a632SRahul Lakkireddy } 66392c8a632SRahul Lakkireddy 664011ebc23SKumar Sanghvi void cxgbe_dev_rx_queue_release(void *q) 66592c8a632SRahul Lakkireddy { 66692c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)q; 66792c8a632SRahul Lakkireddy struct sge_rspq *rq = &rxq->rspq; 66892c8a632SRahul Lakkireddy 66992c8a632SRahul Lakkireddy if (rq) { 67092c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *) 67192c8a632SRahul Lakkireddy (rq->eth_dev->data->dev_private); 67292c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 67392c8a632SRahul Lakkireddy 67492c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 67592c8a632SRahul Lakkireddy __func__, pi->port_id, rxq->rspq.cntxt_id); 67692c8a632SRahul Lakkireddy 67792c8a632SRahul Lakkireddy t4_sge_eth_rxq_release(adap, rxq); 67892c8a632SRahul Lakkireddy } 67992c8a632SRahul Lakkireddy } 68092c8a632SRahul Lakkireddy 681856505d3SRahul Lakkireddy /* 682856505d3SRahul Lakkireddy * Get port statistics. 683856505d3SRahul Lakkireddy */ 684d5b0924bSMatan Azrad static int cxgbe_dev_stats_get(struct rte_eth_dev *eth_dev, 685856505d3SRahul Lakkireddy struct rte_eth_stats *eth_stats) 686856505d3SRahul Lakkireddy { 687856505d3SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 688856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 689856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 690856505d3SRahul Lakkireddy struct port_stats ps; 691856505d3SRahul Lakkireddy unsigned int i; 692856505d3SRahul Lakkireddy 693856505d3SRahul Lakkireddy cxgbe_stats_get(pi, &ps); 694856505d3SRahul Lakkireddy 695856505d3SRahul Lakkireddy /* RX Stats */ 696856505d3SRahul Lakkireddy eth_stats->imissed = ps.rx_ovflow0 + ps.rx_ovflow1 + 697856505d3SRahul Lakkireddy ps.rx_ovflow2 + ps.rx_ovflow3 + 698856505d3SRahul Lakkireddy ps.rx_trunc0 + ps.rx_trunc1 + 699856505d3SRahul Lakkireddy ps.rx_trunc2 + ps.rx_trunc3; 700b5d5b4a8SStephen Hemminger eth_stats->ierrors = ps.rx_symbol_err + ps.rx_fcs_err + 701b5d5b4a8SStephen Hemminger ps.rx_jabber + ps.rx_too_long + ps.rx_runt + 70286057c99SIgor Ryzhov ps.rx_len_err; 703856505d3SRahul Lakkireddy 704856505d3SRahul Lakkireddy /* TX Stats */ 705856505d3SRahul Lakkireddy eth_stats->opackets = ps.tx_frames; 706856505d3SRahul Lakkireddy eth_stats->obytes = ps.tx_octets; 707856505d3SRahul Lakkireddy eth_stats->oerrors = ps.tx_error_frames; 708856505d3SRahul Lakkireddy 709856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 710856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 711856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 712856505d3SRahul Lakkireddy 713856505d3SRahul Lakkireddy eth_stats->q_ipackets[i] = rxq->stats.pkts; 714856505d3SRahul Lakkireddy eth_stats->q_ibytes[i] = rxq->stats.rx_bytes; 715ea6a99c0SRahul Lakkireddy eth_stats->ipackets += eth_stats->q_ipackets[i]; 716ea6a99c0SRahul Lakkireddy eth_stats->ibytes += eth_stats->q_ibytes[i]; 717856505d3SRahul Lakkireddy } 718856505d3SRahul Lakkireddy 719856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 720856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 721856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 722856505d3SRahul Lakkireddy 723856505d3SRahul Lakkireddy eth_stats->q_opackets[i] = txq->stats.pkts; 724856505d3SRahul Lakkireddy eth_stats->q_obytes[i] = txq->stats.tx_bytes; 725856505d3SRahul Lakkireddy eth_stats->q_errors[i] = txq->stats.mapping_err; 726856505d3SRahul Lakkireddy } 727d5b0924bSMatan Azrad return 0; 728856505d3SRahul Lakkireddy } 729856505d3SRahul Lakkireddy 730856505d3SRahul Lakkireddy /* 731856505d3SRahul Lakkireddy * Reset port statistics. 732856505d3SRahul Lakkireddy */ 733856505d3SRahul Lakkireddy static void cxgbe_dev_stats_reset(struct rte_eth_dev *eth_dev) 734856505d3SRahul Lakkireddy { 735856505d3SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 736856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 737856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 738856505d3SRahul Lakkireddy unsigned int i; 739856505d3SRahul Lakkireddy 740856505d3SRahul Lakkireddy cxgbe_stats_reset(pi); 741856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 742856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 743856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 744856505d3SRahul Lakkireddy 745856505d3SRahul Lakkireddy rxq->stats.pkts = 0; 746856505d3SRahul Lakkireddy rxq->stats.rx_bytes = 0; 747856505d3SRahul Lakkireddy } 748856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 749856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 750856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 751856505d3SRahul Lakkireddy 752856505d3SRahul Lakkireddy txq->stats.pkts = 0; 753856505d3SRahul Lakkireddy txq->stats.tx_bytes = 0; 754856505d3SRahul Lakkireddy txq->stats.mapping_err = 0; 755856505d3SRahul Lakkireddy } 756856505d3SRahul Lakkireddy } 757856505d3SRahul Lakkireddy 758631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_get(struct rte_eth_dev *eth_dev, 759631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 760631dfc71SRahul Lakkireddy { 761631dfc71SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 762631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 763631dfc71SRahul Lakkireddy int rx_pause, tx_pause; 764631dfc71SRahul Lakkireddy 765631dfc71SRahul Lakkireddy fc_conf->autoneg = lc->fc & PAUSE_AUTONEG; 766631dfc71SRahul Lakkireddy rx_pause = lc->fc & PAUSE_RX; 767631dfc71SRahul Lakkireddy tx_pause = lc->fc & PAUSE_TX; 768631dfc71SRahul Lakkireddy 769631dfc71SRahul Lakkireddy if (rx_pause && tx_pause) 770631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_FULL; 771631dfc71SRahul Lakkireddy else if (rx_pause) 772631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_RX_PAUSE; 773631dfc71SRahul Lakkireddy else if (tx_pause) 774631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_TX_PAUSE; 775631dfc71SRahul Lakkireddy else 776631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_NONE; 777631dfc71SRahul Lakkireddy return 0; 778631dfc71SRahul Lakkireddy } 779631dfc71SRahul Lakkireddy 780631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_set(struct rte_eth_dev *eth_dev, 781631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 782631dfc71SRahul Lakkireddy { 783631dfc71SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 784631dfc71SRahul Lakkireddy struct adapter *adapter = pi->adapter; 785631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 786631dfc71SRahul Lakkireddy 78776488837SRahul Lakkireddy if (lc->pcaps & FW_PORT_CAP32_ANEG) { 788631dfc71SRahul Lakkireddy if (fc_conf->autoneg) 789631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_AUTONEG; 790631dfc71SRahul Lakkireddy else 791631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_AUTONEG; 792631dfc71SRahul Lakkireddy } 793631dfc71SRahul Lakkireddy 794631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 795631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_RX_PAUSE)) 796631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_RX; 797631dfc71SRahul Lakkireddy else 798631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_RX; 799631dfc71SRahul Lakkireddy 800631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 801631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_TX_PAUSE)) 802631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_TX; 803631dfc71SRahul Lakkireddy else 804631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_TX; 805631dfc71SRahul Lakkireddy 806631dfc71SRahul Lakkireddy return t4_link_l1cfg(adapter, adapter->mbox, pi->tx_chan, 807631dfc71SRahul Lakkireddy &pi->link_cfg); 808631dfc71SRahul Lakkireddy } 809631dfc71SRahul Lakkireddy 810011ebc23SKumar Sanghvi const uint32_t * 81178a38edfSJianfeng Tan cxgbe_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev) 81278a38edfSJianfeng Tan { 81378a38edfSJianfeng Tan static const uint32_t ptypes[] = { 81478a38edfSJianfeng Tan RTE_PTYPE_L3_IPV4, 81578a38edfSJianfeng Tan RTE_PTYPE_L3_IPV6, 81678a38edfSJianfeng Tan RTE_PTYPE_UNKNOWN 81778a38edfSJianfeng Tan }; 81878a38edfSJianfeng Tan 81978a38edfSJianfeng Tan if (eth_dev->rx_pkt_burst == cxgbe_recv_pkts) 82078a38edfSJianfeng Tan return ptypes; 82178a38edfSJianfeng Tan return NULL; 82278a38edfSJianfeng Tan } 82378a38edfSJianfeng Tan 82408e21af9SKumar Sanghvi /* Update RSS hash configuration 82508e21af9SKumar Sanghvi */ 82608e21af9SKumar Sanghvi static int cxgbe_dev_rss_hash_update(struct rte_eth_dev *dev, 82708e21af9SKumar Sanghvi struct rte_eth_rss_conf *rss_conf) 82808e21af9SKumar Sanghvi { 82908e21af9SKumar Sanghvi struct port_info *pi = (struct port_info *)(dev->data->dev_private); 83008e21af9SKumar Sanghvi struct adapter *adapter = pi->adapter; 83108e21af9SKumar Sanghvi int err; 83208e21af9SKumar Sanghvi 83308e21af9SKumar Sanghvi err = cxgbe_write_rss_conf(pi, rss_conf->rss_hf); 83408e21af9SKumar Sanghvi if (err) 83508e21af9SKumar Sanghvi return err; 83608e21af9SKumar Sanghvi 83708e21af9SKumar Sanghvi pi->rss_hf = rss_conf->rss_hf; 83808e21af9SKumar Sanghvi 83908e21af9SKumar Sanghvi if (rss_conf->rss_key) { 84008e21af9SKumar Sanghvi u32 key[10], mod_key[10]; 84108e21af9SKumar Sanghvi int i, j; 84208e21af9SKumar Sanghvi 84308e21af9SKumar Sanghvi memcpy(key, rss_conf->rss_key, CXGBE_DEFAULT_RSS_KEY_LEN); 84408e21af9SKumar Sanghvi 84508e21af9SKumar Sanghvi for (i = 9, j = 0; i >= 0; i--, j++) 84608e21af9SKumar Sanghvi mod_key[j] = cpu_to_be32(key[i]); 84708e21af9SKumar Sanghvi 84808e21af9SKumar Sanghvi t4_write_rss_key(adapter, mod_key, -1); 84908e21af9SKumar Sanghvi } 85008e21af9SKumar Sanghvi 85108e21af9SKumar Sanghvi return 0; 85208e21af9SKumar Sanghvi } 85308e21af9SKumar Sanghvi 85476aba8d7SKumar Sanghvi /* Get RSS hash configuration 85576aba8d7SKumar Sanghvi */ 85676aba8d7SKumar Sanghvi static int cxgbe_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 85776aba8d7SKumar Sanghvi struct rte_eth_rss_conf *rss_conf) 85876aba8d7SKumar Sanghvi { 85976aba8d7SKumar Sanghvi struct port_info *pi = (struct port_info *)(dev->data->dev_private); 86076aba8d7SKumar Sanghvi struct adapter *adapter = pi->adapter; 86176aba8d7SKumar Sanghvi u64 rss_hf = 0; 86276aba8d7SKumar Sanghvi u64 flags = 0; 86376aba8d7SKumar Sanghvi int err; 86476aba8d7SKumar Sanghvi 86576aba8d7SKumar Sanghvi err = t4_read_config_vi_rss(adapter, adapter->mbox, pi->viid, 86676aba8d7SKumar Sanghvi &flags, NULL); 86776aba8d7SKumar Sanghvi 86876aba8d7SKumar Sanghvi if (err) 86976aba8d7SKumar Sanghvi return err; 87076aba8d7SKumar Sanghvi 87176aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) { 872d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_TCP_IPV6_MASK; 87376aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN) 874d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_UDP_IPV6_MASK; 87576aba8d7SKumar Sanghvi } 87676aba8d7SKumar Sanghvi 87776aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN) 878d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_IPV6_MASK; 87976aba8d7SKumar Sanghvi 88076aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) { 88176aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP; 88276aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN) 88376aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP; 88476aba8d7SKumar Sanghvi } 88576aba8d7SKumar Sanghvi 88676aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN) 887d97aa415SRahul Lakkireddy rss_hf |= CXGBE_RSS_HF_IPV4_MASK; 88876aba8d7SKumar Sanghvi 88976aba8d7SKumar Sanghvi rss_conf->rss_hf = rss_hf; 89076aba8d7SKumar Sanghvi 89176aba8d7SKumar Sanghvi if (rss_conf->rss_key) { 89276aba8d7SKumar Sanghvi u32 key[10], mod_key[10]; 89376aba8d7SKumar Sanghvi int i, j; 89476aba8d7SKumar Sanghvi 89576aba8d7SKumar Sanghvi t4_read_rss_key(adapter, key); 89676aba8d7SKumar Sanghvi 89776aba8d7SKumar Sanghvi for (i = 9, j = 0; i >= 0; i--, j++) 89876aba8d7SKumar Sanghvi mod_key[j] = be32_to_cpu(key[i]); 89976aba8d7SKumar Sanghvi 90076aba8d7SKumar Sanghvi memcpy(rss_conf->rss_key, mod_key, CXGBE_DEFAULT_RSS_KEY_LEN); 90176aba8d7SKumar Sanghvi } 90276aba8d7SKumar Sanghvi 90376aba8d7SKumar Sanghvi return 0; 90476aba8d7SKumar Sanghvi } 90576aba8d7SKumar Sanghvi 906fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom_length(struct rte_eth_dev *dev) 907fe0bd9eeSRahul Lakkireddy { 908fe0bd9eeSRahul Lakkireddy RTE_SET_USED(dev); 909fe0bd9eeSRahul Lakkireddy return EEPROMSIZE; 910fe0bd9eeSRahul Lakkireddy } 911fe0bd9eeSRahul Lakkireddy 912fe0bd9eeSRahul Lakkireddy /** 913fe0bd9eeSRahul Lakkireddy * eeprom_ptov - translate a physical EEPROM address to virtual 914fe0bd9eeSRahul Lakkireddy * @phys_addr: the physical EEPROM address 915fe0bd9eeSRahul Lakkireddy * @fn: the PCI function number 916fe0bd9eeSRahul Lakkireddy * @sz: size of function-specific area 917fe0bd9eeSRahul Lakkireddy * 918fe0bd9eeSRahul Lakkireddy * Translate a physical EEPROM address to virtual. The first 1K is 919fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 31K, the rest is 920fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 0. 921fe0bd9eeSRahul Lakkireddy * 922fe0bd9eeSRahul Lakkireddy * The mapping is as follows: 923fe0bd9eeSRahul Lakkireddy * [0..1K) -> [31K..32K) 924fe0bd9eeSRahul Lakkireddy * [1K..1K+A) -> [31K-A..31K) 925fe0bd9eeSRahul Lakkireddy * [1K+A..ES) -> [0..ES-A-1K) 926fe0bd9eeSRahul Lakkireddy * 927fe0bd9eeSRahul Lakkireddy * where A = @fn * @sz, and ES = EEPROM size. 928fe0bd9eeSRahul Lakkireddy */ 929fe0bd9eeSRahul Lakkireddy static int eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz) 930fe0bd9eeSRahul Lakkireddy { 931fe0bd9eeSRahul Lakkireddy fn *= sz; 932fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024) 933fe0bd9eeSRahul Lakkireddy return phys_addr + (31 << 10); 934fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024 + fn) 935fe0bd9eeSRahul Lakkireddy return fn + phys_addr - 1024; 936fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMSIZE) 937fe0bd9eeSRahul Lakkireddy return phys_addr - 1024 - fn; 938fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMVSIZE) 939fe0bd9eeSRahul Lakkireddy return phys_addr - 1024; 940fe0bd9eeSRahul Lakkireddy return -EINVAL; 941fe0bd9eeSRahul Lakkireddy } 942fe0bd9eeSRahul Lakkireddy 943fe0bd9eeSRahul Lakkireddy /* The next two routines implement eeprom read/write from physical addresses. 944fe0bd9eeSRahul Lakkireddy */ 945fe0bd9eeSRahul Lakkireddy static int eeprom_rd_phys(struct adapter *adap, unsigned int phys_addr, u32 *v) 946fe0bd9eeSRahul Lakkireddy { 947fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 948fe0bd9eeSRahul Lakkireddy 949fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 950fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_read(adap, vaddr, v); 951fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 952fe0bd9eeSRahul Lakkireddy } 953fe0bd9eeSRahul Lakkireddy 954fe0bd9eeSRahul Lakkireddy static int eeprom_wr_phys(struct adapter *adap, unsigned int phys_addr, u32 v) 955fe0bd9eeSRahul Lakkireddy { 956fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 957fe0bd9eeSRahul Lakkireddy 958fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 959fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_write(adap, vaddr, v); 960fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 961fe0bd9eeSRahul Lakkireddy } 962fe0bd9eeSRahul Lakkireddy 963fe0bd9eeSRahul Lakkireddy #define EEPROM_MAGIC 0x38E2F10C 964fe0bd9eeSRahul Lakkireddy 965fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom(struct rte_eth_dev *dev, 966fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *e) 967fe0bd9eeSRahul Lakkireddy { 968fe0bd9eeSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 969fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 970fe0bd9eeSRahul Lakkireddy u32 i, err = 0; 971fe0bd9eeSRahul Lakkireddy u8 *buf = rte_zmalloc(NULL, EEPROMSIZE, 0); 972fe0bd9eeSRahul Lakkireddy 973fe0bd9eeSRahul Lakkireddy if (!buf) 974fe0bd9eeSRahul Lakkireddy return -ENOMEM; 975fe0bd9eeSRahul Lakkireddy 976fe0bd9eeSRahul Lakkireddy e->magic = EEPROM_MAGIC; 977fe0bd9eeSRahul Lakkireddy for (i = e->offset & ~3; !err && i < e->offset + e->length; i += 4) 978fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, i, (u32 *)&buf[i]); 979fe0bd9eeSRahul Lakkireddy 980fe0bd9eeSRahul Lakkireddy if (!err) 981fe0bd9eeSRahul Lakkireddy rte_memcpy(e->data, buf + e->offset, e->length); 982fe0bd9eeSRahul Lakkireddy rte_free(buf); 983fe0bd9eeSRahul Lakkireddy return err; 984fe0bd9eeSRahul Lakkireddy } 985fe0bd9eeSRahul Lakkireddy 986fe0bd9eeSRahul Lakkireddy static int cxgbe_set_eeprom(struct rte_eth_dev *dev, 987fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *eeprom) 988fe0bd9eeSRahul Lakkireddy { 989fe0bd9eeSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 990fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 991fe0bd9eeSRahul Lakkireddy u8 *buf; 992fe0bd9eeSRahul Lakkireddy int err = 0; 993fe0bd9eeSRahul Lakkireddy u32 aligned_offset, aligned_len, *p; 994fe0bd9eeSRahul Lakkireddy 995fe0bd9eeSRahul Lakkireddy if (eeprom->magic != EEPROM_MAGIC) 996fe0bd9eeSRahul Lakkireddy return -EINVAL; 997fe0bd9eeSRahul Lakkireddy 998fe0bd9eeSRahul Lakkireddy aligned_offset = eeprom->offset & ~3; 999fe0bd9eeSRahul Lakkireddy aligned_len = (eeprom->length + (eeprom->offset & 3) + 3) & ~3; 1000fe0bd9eeSRahul Lakkireddy 1001fe0bd9eeSRahul Lakkireddy if (adapter->pf > 0) { 1002fe0bd9eeSRahul Lakkireddy u32 start = 1024 + adapter->pf * EEPROMPFSIZE; 1003fe0bd9eeSRahul Lakkireddy 1004fe0bd9eeSRahul Lakkireddy if (aligned_offset < start || 1005fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len > start + EEPROMPFSIZE) 1006fe0bd9eeSRahul Lakkireddy return -EPERM; 1007fe0bd9eeSRahul Lakkireddy } 1008fe0bd9eeSRahul Lakkireddy 1009fe0bd9eeSRahul Lakkireddy if (aligned_offset != eeprom->offset || aligned_len != eeprom->length) { 1010fe0bd9eeSRahul Lakkireddy /* RMW possibly needed for first or last words. 1011fe0bd9eeSRahul Lakkireddy */ 1012fe0bd9eeSRahul Lakkireddy buf = rte_zmalloc(NULL, aligned_len, 0); 1013fe0bd9eeSRahul Lakkireddy if (!buf) 1014fe0bd9eeSRahul Lakkireddy return -ENOMEM; 1015fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, aligned_offset, (u32 *)buf); 1016fe0bd9eeSRahul Lakkireddy if (!err && aligned_len > 4) 1017fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, 1018fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len - 4, 1019fe0bd9eeSRahul Lakkireddy (u32 *)&buf[aligned_len - 4]); 1020fe0bd9eeSRahul Lakkireddy if (err) 1021fe0bd9eeSRahul Lakkireddy goto out; 1022fe0bd9eeSRahul Lakkireddy rte_memcpy(buf + (eeprom->offset & 3), eeprom->data, 1023fe0bd9eeSRahul Lakkireddy eeprom->length); 1024fe0bd9eeSRahul Lakkireddy } else { 1025fe0bd9eeSRahul Lakkireddy buf = eeprom->data; 1026fe0bd9eeSRahul Lakkireddy } 1027fe0bd9eeSRahul Lakkireddy 1028fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, false); 1029fe0bd9eeSRahul Lakkireddy if (err) 1030fe0bd9eeSRahul Lakkireddy goto out; 1031fe0bd9eeSRahul Lakkireddy 1032fe0bd9eeSRahul Lakkireddy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 1033fe0bd9eeSRahul Lakkireddy err = eeprom_wr_phys(adapter, aligned_offset, *p); 1034fe0bd9eeSRahul Lakkireddy aligned_offset += 4; 1035fe0bd9eeSRahul Lakkireddy } 1036fe0bd9eeSRahul Lakkireddy 1037fe0bd9eeSRahul Lakkireddy if (!err) 1038fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, true); 1039fe0bd9eeSRahul Lakkireddy out: 1040fe0bd9eeSRahul Lakkireddy if (buf != eeprom->data) 1041fe0bd9eeSRahul Lakkireddy rte_free(buf); 1042fe0bd9eeSRahul Lakkireddy return err; 1043fe0bd9eeSRahul Lakkireddy } 1044fe0bd9eeSRahul Lakkireddy 104517ba077cSRahul Lakkireddy static int cxgbe_get_regs_len(struct rte_eth_dev *eth_dev) 104617ba077cSRahul Lakkireddy { 104717ba077cSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 104817ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 104917ba077cSRahul Lakkireddy 105017ba077cSRahul Lakkireddy return t4_get_regs_len(adapter) / sizeof(uint32_t); 105117ba077cSRahul Lakkireddy } 105217ba077cSRahul Lakkireddy 105317ba077cSRahul Lakkireddy static int cxgbe_get_regs(struct rte_eth_dev *eth_dev, 105417ba077cSRahul Lakkireddy struct rte_dev_reg_info *regs) 105517ba077cSRahul Lakkireddy { 105617ba077cSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 105717ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 105817ba077cSRahul Lakkireddy 105917ba077cSRahul Lakkireddy regs->version = CHELSIO_CHIP_VERSION(adapter->params.chip) | 106017ba077cSRahul Lakkireddy (CHELSIO_CHIP_RELEASE(adapter->params.chip) << 10) | 106117ba077cSRahul Lakkireddy (1 << 16); 1062001a1c0fSZyta Szpak 1063001a1c0fSZyta Szpak if (regs->data == NULL) { 1064001a1c0fSZyta Szpak regs->length = cxgbe_get_regs_len(eth_dev); 1065001a1c0fSZyta Szpak regs->width = sizeof(uint32_t); 1066001a1c0fSZyta Szpak 1067001a1c0fSZyta Szpak return 0; 1068001a1c0fSZyta Szpak } 1069001a1c0fSZyta Szpak 107017ba077cSRahul Lakkireddy t4_get_regs(adapter, regs->data, (regs->length * sizeof(uint32_t))); 107117ba077cSRahul Lakkireddy 107217ba077cSRahul Lakkireddy return 0; 107317ba077cSRahul Lakkireddy } 107417ba077cSRahul Lakkireddy 1075caccf8b3SOlivier Matz int cxgbe_mac_addr_set(struct rte_eth_dev *dev, struct ether_addr *addr) 10760c4a5dfcSKumar Sanghvi { 10770c4a5dfcSKumar Sanghvi struct port_info *pi = (struct port_info *)(dev->data->dev_private); 10780c4a5dfcSKumar Sanghvi struct adapter *adapter = pi->adapter; 10790c4a5dfcSKumar Sanghvi int ret; 10800c4a5dfcSKumar Sanghvi 10810c4a5dfcSKumar Sanghvi ret = t4_change_mac(adapter, adapter->mbox, pi->viid, 10820c4a5dfcSKumar Sanghvi pi->xact_addr_filt, (u8 *)addr, true, true); 10830c4a5dfcSKumar Sanghvi if (ret < 0) { 10840c4a5dfcSKumar Sanghvi dev_err(adapter, "failed to set mac addr; err = %d\n", 10850c4a5dfcSKumar Sanghvi ret); 1086caccf8b3SOlivier Matz return ret; 10870c4a5dfcSKumar Sanghvi } 10880c4a5dfcSKumar Sanghvi pi->xact_addr_filt = ret; 1089caccf8b3SOlivier Matz return 0; 10900c4a5dfcSKumar Sanghvi } 10910c4a5dfcSKumar Sanghvi 109289b890dfSStephen Hemminger static const struct eth_dev_ops cxgbe_eth_dev_ops = { 10930462d115SRahul Lakkireddy .dev_start = cxgbe_dev_start, 10940462d115SRahul Lakkireddy .dev_stop = cxgbe_dev_stop, 10950462d115SRahul Lakkireddy .dev_close = cxgbe_dev_close, 1096cdac6e2eSRahul Lakkireddy .promiscuous_enable = cxgbe_dev_promiscuous_enable, 1097cdac6e2eSRahul Lakkireddy .promiscuous_disable = cxgbe_dev_promiscuous_disable, 1098cdac6e2eSRahul Lakkireddy .allmulticast_enable = cxgbe_dev_allmulticast_enable, 1099cdac6e2eSRahul Lakkireddy .allmulticast_disable = cxgbe_dev_allmulticast_disable, 110092c8a632SRahul Lakkireddy .dev_configure = cxgbe_dev_configure, 110192c8a632SRahul Lakkireddy .dev_infos_get = cxgbe_dev_info_get, 110278a38edfSJianfeng Tan .dev_supported_ptypes_get = cxgbe_dev_supported_ptypes_get, 1103cdac6e2eSRahul Lakkireddy .link_update = cxgbe_dev_link_update, 1104265af08eSRahul Lakkireddy .dev_set_link_up = cxgbe_dev_set_link_up, 1105265af08eSRahul Lakkireddy .dev_set_link_down = cxgbe_dev_set_link_down, 11060ec33be4SRahul Lakkireddy .mtu_set = cxgbe_dev_mtu_set, 11074a01078bSRahul Lakkireddy .tx_queue_setup = cxgbe_dev_tx_queue_setup, 11084a01078bSRahul Lakkireddy .tx_queue_start = cxgbe_dev_tx_queue_start, 11094a01078bSRahul Lakkireddy .tx_queue_stop = cxgbe_dev_tx_queue_stop, 11104a01078bSRahul Lakkireddy .tx_queue_release = cxgbe_dev_tx_queue_release, 111192c8a632SRahul Lakkireddy .rx_queue_setup = cxgbe_dev_rx_queue_setup, 111292c8a632SRahul Lakkireddy .rx_queue_start = cxgbe_dev_rx_queue_start, 111392c8a632SRahul Lakkireddy .rx_queue_stop = cxgbe_dev_rx_queue_stop, 111492c8a632SRahul Lakkireddy .rx_queue_release = cxgbe_dev_rx_queue_release, 1115ee61f511SShagun Agrawal .filter_ctrl = cxgbe_dev_filter_ctrl, 1116856505d3SRahul Lakkireddy .stats_get = cxgbe_dev_stats_get, 1117856505d3SRahul Lakkireddy .stats_reset = cxgbe_dev_stats_reset, 1118631dfc71SRahul Lakkireddy .flow_ctrl_get = cxgbe_flow_ctrl_get, 1119631dfc71SRahul Lakkireddy .flow_ctrl_set = cxgbe_flow_ctrl_set, 1120fe0bd9eeSRahul Lakkireddy .get_eeprom_length = cxgbe_get_eeprom_length, 1121fe0bd9eeSRahul Lakkireddy .get_eeprom = cxgbe_get_eeprom, 1122fe0bd9eeSRahul Lakkireddy .set_eeprom = cxgbe_set_eeprom, 112317ba077cSRahul Lakkireddy .get_reg = cxgbe_get_regs, 112408e21af9SKumar Sanghvi .rss_hash_update = cxgbe_dev_rss_hash_update, 112576aba8d7SKumar Sanghvi .rss_hash_conf_get = cxgbe_dev_rss_hash_conf_get, 11260c4a5dfcSKumar Sanghvi .mac_addr_set = cxgbe_mac_addr_set, 112783189849SRahul Lakkireddy }; 112883189849SRahul Lakkireddy 112983189849SRahul Lakkireddy /* 113083189849SRahul Lakkireddy * Initialize driver 113183189849SRahul Lakkireddy * It returns 0 on success. 113283189849SRahul Lakkireddy */ 113383189849SRahul Lakkireddy static int eth_cxgbe_dev_init(struct rte_eth_dev *eth_dev) 113483189849SRahul Lakkireddy { 113583189849SRahul Lakkireddy struct rte_pci_device *pci_dev; 113683189849SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 113783189849SRahul Lakkireddy struct adapter *adapter = NULL; 113883189849SRahul Lakkireddy char name[RTE_ETH_NAME_MAX_LEN]; 113983189849SRahul Lakkireddy int err = 0; 114083189849SRahul Lakkireddy 114183189849SRahul Lakkireddy CXGBE_FUNC_TRACE(); 114283189849SRahul Lakkireddy 114383189849SRahul Lakkireddy eth_dev->dev_ops = &cxgbe_eth_dev_ops; 114492c8a632SRahul Lakkireddy eth_dev->rx_pkt_burst = &cxgbe_recv_pkts; 11454a01078bSRahul Lakkireddy eth_dev->tx_pkt_burst = &cxgbe_xmit_pkts; 1146c0802544SFerruh Yigit pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 1147eeefe73fSBernard Iremonger 1148da5cf85eSKumar Sanghvi /* for secondary processes, we attach to ethdevs allocated by primary 1149da5cf85eSKumar Sanghvi * and do minimal initialization. 1150da5cf85eSKumar Sanghvi */ 1151da5cf85eSKumar Sanghvi if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1152da5cf85eSKumar Sanghvi int i; 1153da5cf85eSKumar Sanghvi 1154da5cf85eSKumar Sanghvi for (i = 1; i < MAX_NPORTS; i++) { 1155da5cf85eSKumar Sanghvi struct rte_eth_dev *rest_eth_dev; 1156da5cf85eSKumar Sanghvi char namei[RTE_ETH_NAME_MAX_LEN]; 1157da5cf85eSKumar Sanghvi 1158da5cf85eSKumar Sanghvi snprintf(namei, sizeof(namei), "%s_%d", 1159da5cf85eSKumar Sanghvi pci_dev->device.name, i); 1160da5cf85eSKumar Sanghvi rest_eth_dev = rte_eth_dev_attach_secondary(namei); 1161da5cf85eSKumar Sanghvi if (rest_eth_dev) { 1162da5cf85eSKumar Sanghvi rest_eth_dev->device = &pci_dev->device; 1163da5cf85eSKumar Sanghvi rest_eth_dev->dev_ops = 1164da5cf85eSKumar Sanghvi eth_dev->dev_ops; 1165da5cf85eSKumar Sanghvi rest_eth_dev->rx_pkt_burst = 1166da5cf85eSKumar Sanghvi eth_dev->rx_pkt_burst; 1167da5cf85eSKumar Sanghvi rest_eth_dev->tx_pkt_burst = 1168da5cf85eSKumar Sanghvi eth_dev->tx_pkt_burst; 1169fbe90cddSThomas Monjalon rte_eth_dev_probing_finish(rest_eth_dev); 1170da5cf85eSKumar Sanghvi } 1171da5cf85eSKumar Sanghvi } 1172da5cf85eSKumar Sanghvi return 0; 1173da5cf85eSKumar Sanghvi } 1174da5cf85eSKumar Sanghvi 117583189849SRahul Lakkireddy snprintf(name, sizeof(name), "cxgbeadapter%d", eth_dev->data->port_id); 117683189849SRahul Lakkireddy adapter = rte_zmalloc(name, sizeof(*adapter), 0); 117783189849SRahul Lakkireddy if (!adapter) 117883189849SRahul Lakkireddy return -1; 117983189849SRahul Lakkireddy 118083189849SRahul Lakkireddy adapter->use_unpacked_mode = 1; 118183189849SRahul Lakkireddy adapter->regs = (void *)pci_dev->mem_resource[0].addr; 118283189849SRahul Lakkireddy if (!adapter->regs) { 118383189849SRahul Lakkireddy dev_err(adapter, "%s: cannot map device registers\n", __func__); 118483189849SRahul Lakkireddy err = -ENOMEM; 118583189849SRahul Lakkireddy goto out_free_adapter; 118683189849SRahul Lakkireddy } 118783189849SRahul Lakkireddy adapter->pdev = pci_dev; 118883189849SRahul Lakkireddy adapter->eth_dev = eth_dev; 118983189849SRahul Lakkireddy pi->adapter = adapter; 119083189849SRahul Lakkireddy 119183189849SRahul Lakkireddy err = cxgbe_probe(adapter); 11921c1789ccSRahul Lakkireddy if (err) { 119383189849SRahul Lakkireddy dev_err(adapter, "%s: cxgbe probe failed with err %d\n", 119483189849SRahul Lakkireddy __func__, err); 11951c1789ccSRahul Lakkireddy goto out_free_adapter; 11961c1789ccSRahul Lakkireddy } 11971c1789ccSRahul Lakkireddy 11981c1789ccSRahul Lakkireddy return 0; 119983189849SRahul Lakkireddy 120083189849SRahul Lakkireddy out_free_adapter: 12011c1789ccSRahul Lakkireddy rte_free(adapter); 120283189849SRahul Lakkireddy return err; 120383189849SRahul Lakkireddy } 120483189849SRahul Lakkireddy 1205b84bcf40SRahul Lakkireddy static int eth_cxgbe_dev_uninit(struct rte_eth_dev *eth_dev) 1206b84bcf40SRahul Lakkireddy { 1207b84bcf40SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 1208b84bcf40SRahul Lakkireddy struct adapter *adap = pi->adapter; 1209b84bcf40SRahul Lakkireddy 1210b84bcf40SRahul Lakkireddy /* Free up other ports and all resources */ 1211b84bcf40SRahul Lakkireddy cxgbe_close(adap); 1212b84bcf40SRahul Lakkireddy return 0; 1213b84bcf40SRahul Lakkireddy } 1214b84bcf40SRahul Lakkireddy 1215fdf91e0fSJan Blunck static int eth_cxgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1216fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1217fdf91e0fSJan Blunck { 1218fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1219fdf91e0fSJan Blunck sizeof(struct port_info), eth_cxgbe_dev_init); 1220fdf91e0fSJan Blunck } 1221fdf91e0fSJan Blunck 1222fdf91e0fSJan Blunck static int eth_cxgbe_pci_remove(struct rte_pci_device *pci_dev) 1223fdf91e0fSJan Blunck { 1224b84bcf40SRahul Lakkireddy return rte_eth_dev_pci_generic_remove(pci_dev, eth_cxgbe_dev_uninit); 1225fdf91e0fSJan Blunck } 1226fdf91e0fSJan Blunck 1227fdf91e0fSJan Blunck static struct rte_pci_driver rte_cxgbe_pmd = { 122883189849SRahul Lakkireddy .id_table = cxgb4_pci_tbl, 12294dee49c1SRahul Lakkireddy .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 1230fdf91e0fSJan Blunck .probe = eth_cxgbe_pci_probe, 1231fdf91e0fSJan Blunck .remove = eth_cxgbe_pci_remove, 123283189849SRahul Lakkireddy }; 123383189849SRahul Lakkireddy 1234fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_cxgbe, rte_cxgbe_pmd); 123501f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_cxgbe, cxgb4_pci_tbl); 123606e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_cxgbe, "* igb_uio | uio_pci_generic | vfio-pci"); 1237f5b3c7b2SShagun Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_cxgbe, 1238f5b3c7b2SShagun Agrawal CXGBE_DEVARG_KEEP_OVLAN "=<0|1> " 1239f5b3c7b2SShagun Agrawal CXGBE_DEVARG_FORCE_LINK_UP "=<0|1> "); 1240