183189849SRahul Lakkireddy /*- 283189849SRahul Lakkireddy * BSD LICENSE 383189849SRahul Lakkireddy * 410c6d947SRahul Lakkireddy * Copyright(c) 2014-2017 Chelsio Communications. 583189849SRahul Lakkireddy * All rights reserved. 683189849SRahul Lakkireddy * 783189849SRahul Lakkireddy * Redistribution and use in source and binary forms, with or without 883189849SRahul Lakkireddy * modification, are permitted provided that the following conditions 983189849SRahul Lakkireddy * are met: 1083189849SRahul Lakkireddy * 1183189849SRahul Lakkireddy * * Redistributions of source code must retain the above copyright 1283189849SRahul Lakkireddy * notice, this list of conditions and the following disclaimer. 1383189849SRahul Lakkireddy * * Redistributions in binary form must reproduce the above copyright 1483189849SRahul Lakkireddy * notice, this list of conditions and the following disclaimer in 1583189849SRahul Lakkireddy * the documentation and/or other materials provided with the 1683189849SRahul Lakkireddy * distribution. 1783189849SRahul Lakkireddy * * Neither the name of Chelsio Communications nor the names of its 1883189849SRahul Lakkireddy * contributors may be used to endorse or promote products derived 1983189849SRahul Lakkireddy * from this software without specific prior written permission. 2083189849SRahul Lakkireddy * 2183189849SRahul Lakkireddy * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 2283189849SRahul Lakkireddy * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 2383189849SRahul Lakkireddy * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 2483189849SRahul Lakkireddy * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 2583189849SRahul Lakkireddy * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 2683189849SRahul Lakkireddy * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 2783189849SRahul Lakkireddy * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2883189849SRahul Lakkireddy * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2983189849SRahul Lakkireddy * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 3083189849SRahul Lakkireddy * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 3183189849SRahul Lakkireddy * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 3283189849SRahul Lakkireddy */ 3383189849SRahul Lakkireddy 3483189849SRahul Lakkireddy #include <sys/queue.h> 3583189849SRahul Lakkireddy #include <stdio.h> 3683189849SRahul Lakkireddy #include <errno.h> 3783189849SRahul Lakkireddy #include <stdint.h> 3883189849SRahul Lakkireddy #include <string.h> 3983189849SRahul Lakkireddy #include <unistd.h> 4083189849SRahul Lakkireddy #include <stdarg.h> 4183189849SRahul Lakkireddy #include <inttypes.h> 4283189849SRahul Lakkireddy #include <netinet/in.h> 4383189849SRahul Lakkireddy 4483189849SRahul Lakkireddy #include <rte_byteorder.h> 4583189849SRahul Lakkireddy #include <rte_common.h> 4683189849SRahul Lakkireddy #include <rte_cycles.h> 4783189849SRahul Lakkireddy #include <rte_interrupts.h> 4883189849SRahul Lakkireddy #include <rte_log.h> 4983189849SRahul Lakkireddy #include <rte_debug.h> 5083189849SRahul Lakkireddy #include <rte_pci.h> 51c752998bSGaetan Rivet #include <rte_bus_pci.h> 5283189849SRahul Lakkireddy #include <rte_atomic.h> 5383189849SRahul Lakkireddy #include <rte_branch_prediction.h> 5483189849SRahul Lakkireddy #include <rte_memory.h> 5583189849SRahul Lakkireddy #include <rte_tailq.h> 5683189849SRahul Lakkireddy #include <rte_eal.h> 5783189849SRahul Lakkireddy #include <rte_alarm.h> 5883189849SRahul Lakkireddy #include <rte_ether.h> 59ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h> 60fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 6183189849SRahul Lakkireddy #include <rte_malloc.h> 6283189849SRahul Lakkireddy #include <rte_random.h> 6383189849SRahul Lakkireddy #include <rte_dev.h> 6483189849SRahul Lakkireddy 6583189849SRahul Lakkireddy #include "cxgbe.h" 6683189849SRahul Lakkireddy 6783189849SRahul Lakkireddy /* 6883189849SRahul Lakkireddy * Macros needed to support the PCI Device ID Table ... 6983189849SRahul Lakkireddy */ 7083189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \ 7128a1fd4fSFerruh Yigit static const struct rte_pci_id cxgb4_pci_tbl[] = { 7283189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_FUNCTION 0x4 7383189849SRahul Lakkireddy 7483189849SRahul Lakkireddy #define PCI_VENDOR_ID_CHELSIO 0x1425 7583189849SRahul Lakkireddy 7683189849SRahul Lakkireddy #define CH_PCI_ID_TABLE_ENTRY(devid) \ 7783189849SRahul Lakkireddy { RTE_PCI_DEVICE(PCI_VENDOR_ID_CHELSIO, (devid)) } 7883189849SRahul Lakkireddy 7983189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \ 8083189849SRahul Lakkireddy { .vendor_id = 0, } \ 8183189849SRahul Lakkireddy } 8283189849SRahul Lakkireddy 8383189849SRahul Lakkireddy /* 8483189849SRahul Lakkireddy *... and the PCI ID Table itself ... 8583189849SRahul Lakkireddy */ 8683189849SRahul Lakkireddy #include "t4_pci_id_tbl.h" 8783189849SRahul Lakkireddy 884a01078bSRahul Lakkireddy static uint16_t cxgbe_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 894a01078bSRahul Lakkireddy uint16_t nb_pkts) 904a01078bSRahul Lakkireddy { 914a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)tx_queue; 924a01078bSRahul Lakkireddy uint16_t pkts_sent, pkts_remain; 934a01078bSRahul Lakkireddy uint16_t total_sent = 0; 944a01078bSRahul Lakkireddy int ret = 0; 954a01078bSRahul Lakkireddy 964a01078bSRahul Lakkireddy CXGBE_DEBUG_TX(adapter, "%s: txq = %p; tx_pkts = %p; nb_pkts = %d\n", 974a01078bSRahul Lakkireddy __func__, txq, tx_pkts, nb_pkts); 984a01078bSRahul Lakkireddy 994a01078bSRahul Lakkireddy t4_os_lock(&txq->txq_lock); 1004a01078bSRahul Lakkireddy /* free up desc from already completed tx */ 1014a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 1024a01078bSRahul Lakkireddy while (total_sent < nb_pkts) { 1034a01078bSRahul Lakkireddy pkts_remain = nb_pkts - total_sent; 1044a01078bSRahul Lakkireddy 1054a01078bSRahul Lakkireddy for (pkts_sent = 0; pkts_sent < pkts_remain; pkts_sent++) { 1066c280962SRahul Lakkireddy ret = t4_eth_xmit(txq, tx_pkts[total_sent + pkts_sent], 1076c280962SRahul Lakkireddy nb_pkts); 1084a01078bSRahul Lakkireddy if (ret < 0) 1094a01078bSRahul Lakkireddy break; 1104a01078bSRahul Lakkireddy } 1114a01078bSRahul Lakkireddy if (!pkts_sent) 1124a01078bSRahul Lakkireddy break; 1134a01078bSRahul Lakkireddy total_sent += pkts_sent; 1144a01078bSRahul Lakkireddy /* reclaim as much as possible */ 1154a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 1164a01078bSRahul Lakkireddy } 1174a01078bSRahul Lakkireddy 1184a01078bSRahul Lakkireddy t4_os_unlock(&txq->txq_lock); 1194a01078bSRahul Lakkireddy return total_sent; 1204a01078bSRahul Lakkireddy } 1214a01078bSRahul Lakkireddy 12292c8a632SRahul Lakkireddy static uint16_t cxgbe_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 12392c8a632SRahul Lakkireddy uint16_t nb_pkts) 12492c8a632SRahul Lakkireddy { 12592c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)rx_queue; 12692c8a632SRahul Lakkireddy unsigned int work_done; 12792c8a632SRahul Lakkireddy 12892c8a632SRahul Lakkireddy CXGBE_DEBUG_RX(adapter, "%s: rxq->rspq.cntxt_id = %u; nb_pkts = %d\n", 12992c8a632SRahul Lakkireddy __func__, rxq->rspq.cntxt_id, nb_pkts); 13092c8a632SRahul Lakkireddy 13192c8a632SRahul Lakkireddy if (cxgbe_poll(&rxq->rspq, rx_pkts, (unsigned int)nb_pkts, &work_done)) 13292c8a632SRahul Lakkireddy dev_err(adapter, "error in cxgbe poll\n"); 13392c8a632SRahul Lakkireddy 13492c8a632SRahul Lakkireddy CXGBE_DEBUG_RX(adapter, "%s: work_done = %u\n", __func__, work_done); 13592c8a632SRahul Lakkireddy return work_done; 13692c8a632SRahul Lakkireddy } 13792c8a632SRahul Lakkireddy 13892c8a632SRahul Lakkireddy static void cxgbe_dev_info_get(struct rte_eth_dev *eth_dev, 13992c8a632SRahul Lakkireddy struct rte_eth_dev_info *device_info) 14092c8a632SRahul Lakkireddy { 14192c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 14292c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 14392c8a632SRahul Lakkireddy int max_queues = adapter->sge.max_ethqsets / adapter->params.nports; 14492c8a632SRahul Lakkireddy 145946c9ed9SKonstantin Ananyev static const struct rte_eth_desc_lim cxgbe_desc_lim = { 146946c9ed9SKonstantin Ananyev .nb_max = CXGBE_MAX_RING_DESC_SIZE, 147946c9ed9SKonstantin Ananyev .nb_min = CXGBE_MIN_RING_DESC_SIZE, 148946c9ed9SKonstantin Ananyev .nb_align = 1, 149946c9ed9SKonstantin Ananyev }; 150946c9ed9SKonstantin Ananyev 151c0802544SFerruh Yigit device_info->pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 152ae34410aSJan Blunck 1534b2eff45SRahul Lakkireddy device_info->min_rx_bufsize = CXGBE_MIN_RX_BUFSIZE; 1544b2eff45SRahul Lakkireddy device_info->max_rx_pktlen = CXGBE_MAX_RX_PKTLEN; 15592c8a632SRahul Lakkireddy device_info->max_rx_queues = max_queues; 15692c8a632SRahul Lakkireddy device_info->max_tx_queues = max_queues; 15792c8a632SRahul Lakkireddy device_info->max_mac_addrs = 1; 15892c8a632SRahul Lakkireddy /* XXX: For now we support one MAC/port */ 15992c8a632SRahul Lakkireddy device_info->max_vfs = adapter->params.arch.vfcount; 16092c8a632SRahul Lakkireddy device_info->max_vmdq_pools = 0; /* XXX: For now no support for VMDQ */ 16192c8a632SRahul Lakkireddy 16292c8a632SRahul Lakkireddy device_info->rx_offload_capa = DEV_RX_OFFLOAD_VLAN_STRIP | 16392c8a632SRahul Lakkireddy DEV_RX_OFFLOAD_IPV4_CKSUM | 16492c8a632SRahul Lakkireddy DEV_RX_OFFLOAD_UDP_CKSUM | 16592c8a632SRahul Lakkireddy DEV_RX_OFFLOAD_TCP_CKSUM; 16692c8a632SRahul Lakkireddy 16792c8a632SRahul Lakkireddy device_info->tx_offload_capa = DEV_TX_OFFLOAD_VLAN_INSERT | 16892c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_IPV4_CKSUM | 16992c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_UDP_CKSUM | 17092c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_TCP_CKSUM | 17192c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_TCP_TSO; 17292c8a632SRahul Lakkireddy 17392c8a632SRahul Lakkireddy device_info->reta_size = pi->rss_size; 17408e21af9SKumar Sanghvi device_info->hash_key_size = CXGBE_DEFAULT_RSS_KEY_LEN; 17508e21af9SKumar Sanghvi device_info->flow_type_rss_offloads = CXGBE_RSS_HF_ALL; 176946c9ed9SKonstantin Ananyev 177946c9ed9SKonstantin Ananyev device_info->rx_desc_lim = cxgbe_desc_lim; 178946c9ed9SKonstantin Ananyev device_info->tx_desc_lim = cxgbe_desc_lim; 179e307e65bSRahul Lakkireddy cxgbe_get_speed_caps(pi, &device_info->speed_capa); 18092c8a632SRahul Lakkireddy } 18192c8a632SRahul Lakkireddy 182cdac6e2eSRahul Lakkireddy static void cxgbe_dev_promiscuous_enable(struct rte_eth_dev *eth_dev) 183cdac6e2eSRahul Lakkireddy { 184cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 185cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 186cdac6e2eSRahul Lakkireddy 187cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 188cdac6e2eSRahul Lakkireddy 1, -1, 1, -1, false); 189cdac6e2eSRahul Lakkireddy } 190cdac6e2eSRahul Lakkireddy 191cdac6e2eSRahul Lakkireddy static void cxgbe_dev_promiscuous_disable(struct rte_eth_dev *eth_dev) 192cdac6e2eSRahul Lakkireddy { 193cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 194cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 195cdac6e2eSRahul Lakkireddy 196cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 197cdac6e2eSRahul Lakkireddy 0, -1, 1, -1, false); 198cdac6e2eSRahul Lakkireddy } 199cdac6e2eSRahul Lakkireddy 200cdac6e2eSRahul Lakkireddy static void cxgbe_dev_allmulticast_enable(struct rte_eth_dev *eth_dev) 201cdac6e2eSRahul Lakkireddy { 202cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 203cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 204cdac6e2eSRahul Lakkireddy 205cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 206cdac6e2eSRahul Lakkireddy 207cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 208cdac6e2eSRahul Lakkireddy -1, 1, 1, -1, false); 209cdac6e2eSRahul Lakkireddy } 210cdac6e2eSRahul Lakkireddy 211cdac6e2eSRahul Lakkireddy static void cxgbe_dev_allmulticast_disable(struct rte_eth_dev *eth_dev) 212cdac6e2eSRahul Lakkireddy { 213cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 214cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 215cdac6e2eSRahul Lakkireddy 216cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 217cdac6e2eSRahul Lakkireddy 218cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 219cdac6e2eSRahul Lakkireddy -1, 0, 1, -1, false); 220cdac6e2eSRahul Lakkireddy } 221cdac6e2eSRahul Lakkireddy 222cdac6e2eSRahul Lakkireddy static int cxgbe_dev_link_update(struct rte_eth_dev *eth_dev, 223cdac6e2eSRahul Lakkireddy __rte_unused int wait_to_complete) 224cdac6e2eSRahul Lakkireddy { 225cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 226cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 227cdac6e2eSRahul Lakkireddy struct sge *s = &adapter->sge; 228cdac6e2eSRahul Lakkireddy struct rte_eth_link *old_link = ð_dev->data->dev_link; 229cdac6e2eSRahul Lakkireddy unsigned int work_done, budget = 4; 230cdac6e2eSRahul Lakkireddy 231cdac6e2eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 232cdac6e2eSRahul Lakkireddy if (old_link->link_status == pi->link_cfg.link_ok) 233cdac6e2eSRahul Lakkireddy return -1; /* link not changed */ 234cdac6e2eSRahul Lakkireddy 235cdac6e2eSRahul Lakkireddy eth_dev->data->dev_link.link_status = pi->link_cfg.link_ok; 236cdac6e2eSRahul Lakkireddy eth_dev->data->dev_link.link_duplex = ETH_LINK_FULL_DUPLEX; 237cdac6e2eSRahul Lakkireddy eth_dev->data->dev_link.link_speed = pi->link_cfg.speed; 238cdac6e2eSRahul Lakkireddy 239cdac6e2eSRahul Lakkireddy /* link has changed */ 240cdac6e2eSRahul Lakkireddy return 0; 241cdac6e2eSRahul Lakkireddy } 242cdac6e2eSRahul Lakkireddy 2430ec33be4SRahul Lakkireddy static int cxgbe_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 2440ec33be4SRahul Lakkireddy { 2450ec33be4SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 2460ec33be4SRahul Lakkireddy struct adapter *adapter = pi->adapter; 2470ec33be4SRahul Lakkireddy struct rte_eth_dev_info dev_info; 2480ec33be4SRahul Lakkireddy int err; 2490ec33be4SRahul Lakkireddy uint16_t new_mtu = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN; 2500ec33be4SRahul Lakkireddy 2510ec33be4SRahul Lakkireddy cxgbe_dev_info_get(eth_dev, &dev_info); 2520ec33be4SRahul Lakkireddy 2530ec33be4SRahul Lakkireddy /* Must accommodate at least ETHER_MIN_MTU */ 2540ec33be4SRahul Lakkireddy if ((new_mtu < ETHER_MIN_MTU) || (new_mtu > dev_info.max_rx_pktlen)) 2550ec33be4SRahul Lakkireddy return -EINVAL; 2560ec33be4SRahul Lakkireddy 2570ec33be4SRahul Lakkireddy /* set to jumbo mode if needed */ 2580ec33be4SRahul Lakkireddy if (new_mtu > ETHER_MAX_LEN) 2590ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 1; 2600ec33be4SRahul Lakkireddy else 2610ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 0; 2620ec33be4SRahul Lakkireddy 2630ec33be4SRahul Lakkireddy err = t4_set_rxmode(adapter, adapter->mbox, pi->viid, new_mtu, -1, -1, 2640ec33be4SRahul Lakkireddy -1, -1, true); 2650ec33be4SRahul Lakkireddy if (!err) 2660ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.max_rx_pkt_len = new_mtu; 2670ec33be4SRahul Lakkireddy 2680ec33be4SRahul Lakkireddy return err; 2690ec33be4SRahul Lakkireddy } 2700ec33be4SRahul Lakkireddy 2714a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, 2724a01078bSRahul Lakkireddy uint16_t tx_queue_id); 27392c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, 27492c8a632SRahul Lakkireddy uint16_t tx_queue_id); 2754a01078bSRahul Lakkireddy static void cxgbe_dev_tx_queue_release(void *q); 27692c8a632SRahul Lakkireddy static void cxgbe_dev_rx_queue_release(void *q); 27792c8a632SRahul Lakkireddy 2780462d115SRahul Lakkireddy /* 2790462d115SRahul Lakkireddy * Stop device. 2800462d115SRahul Lakkireddy */ 2810462d115SRahul Lakkireddy static void cxgbe_dev_close(struct rte_eth_dev *eth_dev) 2820462d115SRahul Lakkireddy { 2830462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 2840462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 2850462d115SRahul Lakkireddy int i, dev_down = 0; 2860462d115SRahul Lakkireddy 2870462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 2880462d115SRahul Lakkireddy 2890462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 2900462d115SRahul Lakkireddy return; 2910462d115SRahul Lakkireddy 2920462d115SRahul Lakkireddy cxgbe_down(pi); 2930462d115SRahul Lakkireddy 2940462d115SRahul Lakkireddy /* 2950462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 2960462d115SRahul Lakkireddy * have been disabled 2970462d115SRahul Lakkireddy */ 2980462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 2990462d115SRahul Lakkireddy 3000462d115SRahul Lakkireddy /* See if all ports are down */ 3010462d115SRahul Lakkireddy for_each_port(adapter, i) { 3020462d115SRahul Lakkireddy pi = adap2pinfo(adapter, i); 3030462d115SRahul Lakkireddy /* 3040462d115SRahul Lakkireddy * Skip first port of the adapter since it will be closed 3050462d115SRahul Lakkireddy * by DPDK 3060462d115SRahul Lakkireddy */ 3070462d115SRahul Lakkireddy if (i == 0) 3080462d115SRahul Lakkireddy continue; 3090462d115SRahul Lakkireddy dev_down += (pi->eth_dev->data->dev_started == 0) ? 1 : 0; 3100462d115SRahul Lakkireddy } 3110462d115SRahul Lakkireddy 3120462d115SRahul Lakkireddy /* If rest of the ports are stopped, then free up resources */ 3130462d115SRahul Lakkireddy if (dev_down == (adapter->params.nports - 1)) 3140462d115SRahul Lakkireddy cxgbe_close(adapter); 3150462d115SRahul Lakkireddy } 3160462d115SRahul Lakkireddy 3170462d115SRahul Lakkireddy /* Start the device. 3180462d115SRahul Lakkireddy * It returns 0 on success. 3190462d115SRahul Lakkireddy */ 3200462d115SRahul Lakkireddy static int cxgbe_dev_start(struct rte_eth_dev *eth_dev) 3210462d115SRahul Lakkireddy { 3220462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3230462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3240462d115SRahul Lakkireddy int err = 0, i; 3250462d115SRahul Lakkireddy 3260462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3270462d115SRahul Lakkireddy 3280462d115SRahul Lakkireddy /* 3290462d115SRahul Lakkireddy * If we don't have a connection to the firmware there's nothing we 3300462d115SRahul Lakkireddy * can do. 3310462d115SRahul Lakkireddy */ 3320462d115SRahul Lakkireddy if (!(adapter->flags & FW_OK)) { 3330462d115SRahul Lakkireddy err = -ENXIO; 3340462d115SRahul Lakkireddy goto out; 3350462d115SRahul Lakkireddy } 3360462d115SRahul Lakkireddy 3370462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) { 3380462d115SRahul Lakkireddy err = cxgbe_up(adapter); 3390462d115SRahul Lakkireddy if (err < 0) 3400462d115SRahul Lakkireddy goto out; 3410462d115SRahul Lakkireddy } 3420462d115SRahul Lakkireddy 343d87ba24dSRahul Lakkireddy cxgbe_enable_rx_queues(pi); 344d87ba24dSRahul Lakkireddy 3450462d115SRahul Lakkireddy err = setup_rss(pi); 3460462d115SRahul Lakkireddy if (err) 3470462d115SRahul Lakkireddy goto out; 3480462d115SRahul Lakkireddy 3490462d115SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 3500462d115SRahul Lakkireddy err = cxgbe_dev_tx_queue_start(eth_dev, i); 3510462d115SRahul Lakkireddy if (err) 3520462d115SRahul Lakkireddy goto out; 3530462d115SRahul Lakkireddy } 3540462d115SRahul Lakkireddy 3550462d115SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 3560462d115SRahul Lakkireddy err = cxgbe_dev_rx_queue_start(eth_dev, i); 3570462d115SRahul Lakkireddy if (err) 3580462d115SRahul Lakkireddy goto out; 3590462d115SRahul Lakkireddy } 3600462d115SRahul Lakkireddy 3610462d115SRahul Lakkireddy err = link_start(pi); 3620462d115SRahul Lakkireddy if (err) 3630462d115SRahul Lakkireddy goto out; 3640462d115SRahul Lakkireddy 3650462d115SRahul Lakkireddy out: 3660462d115SRahul Lakkireddy return err; 3670462d115SRahul Lakkireddy } 3680462d115SRahul Lakkireddy 3690462d115SRahul Lakkireddy /* 3700462d115SRahul Lakkireddy * Stop device: disable rx and tx functions to allow for reconfiguring. 3710462d115SRahul Lakkireddy */ 3720462d115SRahul Lakkireddy static void cxgbe_dev_stop(struct rte_eth_dev *eth_dev) 3730462d115SRahul Lakkireddy { 3740462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3750462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3760462d115SRahul Lakkireddy 3770462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3780462d115SRahul Lakkireddy 3790462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 3800462d115SRahul Lakkireddy return; 3810462d115SRahul Lakkireddy 3820462d115SRahul Lakkireddy cxgbe_down(pi); 3830462d115SRahul Lakkireddy 3840462d115SRahul Lakkireddy /* 3850462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 3860462d115SRahul Lakkireddy * have been disabled 3870462d115SRahul Lakkireddy */ 3880462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 3890462d115SRahul Lakkireddy } 3900462d115SRahul Lakkireddy 39192c8a632SRahul Lakkireddy static int cxgbe_dev_configure(struct rte_eth_dev *eth_dev) 39292c8a632SRahul Lakkireddy { 39392c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 39492c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 39592c8a632SRahul Lakkireddy int err; 39692c8a632SRahul Lakkireddy 39792c8a632SRahul Lakkireddy CXGBE_FUNC_TRACE(); 39892c8a632SRahul Lakkireddy 39992c8a632SRahul Lakkireddy if (!(adapter->flags & FW_QUEUE_BOUND)) { 40092c8a632SRahul Lakkireddy err = setup_sge_fwevtq(adapter); 40192c8a632SRahul Lakkireddy if (err) 40292c8a632SRahul Lakkireddy return err; 40392c8a632SRahul Lakkireddy adapter->flags |= FW_QUEUE_BOUND; 40492c8a632SRahul Lakkireddy } 40592c8a632SRahul Lakkireddy 40692c8a632SRahul Lakkireddy err = cfg_queue_count(eth_dev); 40792c8a632SRahul Lakkireddy if (err) 40892c8a632SRahul Lakkireddy return err; 40992c8a632SRahul Lakkireddy 41092c8a632SRahul Lakkireddy return 0; 41192c8a632SRahul Lakkireddy } 41292c8a632SRahul Lakkireddy 4134a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, 4144a01078bSRahul Lakkireddy uint16_t tx_queue_id) 4154a01078bSRahul Lakkireddy { 4166b6861c1SPablo de Lara int ret; 4174a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4184a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4194a01078bSRahul Lakkireddy 4204a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4214a01078bSRahul Lakkireddy 4226b6861c1SPablo de Lara ret = t4_sge_eth_txq_start(txq); 4236b6861c1SPablo de Lara if (ret == 0) 4246b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 4256b6861c1SPablo de Lara 4266b6861c1SPablo de Lara return ret; 4274a01078bSRahul Lakkireddy } 4284a01078bSRahul Lakkireddy 4294a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_stop(struct rte_eth_dev *eth_dev, 4304a01078bSRahul Lakkireddy uint16_t tx_queue_id) 4314a01078bSRahul Lakkireddy { 4326b6861c1SPablo de Lara int ret; 4334a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4344a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4354a01078bSRahul Lakkireddy 4364a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4374a01078bSRahul Lakkireddy 4386b6861c1SPablo de Lara ret = t4_sge_eth_txq_stop(txq); 4396b6861c1SPablo de Lara if (ret == 0) 4406b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 4416b6861c1SPablo de Lara 4426b6861c1SPablo de Lara return ret; 4434a01078bSRahul Lakkireddy } 4444a01078bSRahul Lakkireddy 4454a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_setup(struct rte_eth_dev *eth_dev, 4464a01078bSRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 4474a01078bSRahul Lakkireddy unsigned int socket_id, 4484a01078bSRahul Lakkireddy const struct rte_eth_txconf *tx_conf) 4494a01078bSRahul Lakkireddy { 4504a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 4514a01078bSRahul Lakkireddy struct adapter *adapter = pi->adapter; 4524a01078bSRahul Lakkireddy struct sge *s = &adapter->sge; 4534a01078bSRahul Lakkireddy struct sge_eth_txq *txq = &s->ethtxq[pi->first_qset + queue_idx]; 4544a01078bSRahul Lakkireddy int err = 0; 4554a01078bSRahul Lakkireddy unsigned int temp_nb_desc; 4564a01078bSRahul Lakkireddy 4574a01078bSRahul Lakkireddy RTE_SET_USED(tx_conf); 4584a01078bSRahul Lakkireddy 4594a01078bSRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_tx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; pi->first_qset = %u\n", 4604a01078bSRahul Lakkireddy __func__, eth_dev->data->nb_tx_queues, queue_idx, nb_desc, 4614a01078bSRahul Lakkireddy socket_id, pi->first_qset); 4624a01078bSRahul Lakkireddy 4634a01078bSRahul Lakkireddy /* Free up the existing queue */ 4644a01078bSRahul Lakkireddy if (eth_dev->data->tx_queues[queue_idx]) { 4654a01078bSRahul Lakkireddy cxgbe_dev_tx_queue_release(eth_dev->data->tx_queues[queue_idx]); 4664a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = NULL; 4674a01078bSRahul Lakkireddy } 4684a01078bSRahul Lakkireddy 4694a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = (void *)txq; 4704a01078bSRahul Lakkireddy 4714a01078bSRahul Lakkireddy /* Sanity Checking 4724a01078bSRahul Lakkireddy * 4734a01078bSRahul Lakkireddy * nb_desc should be > 1023 and <= CXGBE_MAX_RING_DESC_SIZE 4744a01078bSRahul Lakkireddy */ 4754a01078bSRahul Lakkireddy temp_nb_desc = nb_desc; 4764a01078bSRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 4774a01078bSRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 4784a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 4794a01078bSRahul Lakkireddy CXGBE_DEFAULT_TX_DESC_SIZE); 4804a01078bSRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_TX_DESC_SIZE; 4814a01078bSRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 4824a01078bSRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 4834a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 4844a01078bSRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_TX_DESC_SIZE); 4854a01078bSRahul Lakkireddy return -(EINVAL); 4864a01078bSRahul Lakkireddy } 4874a01078bSRahul Lakkireddy 4884a01078bSRahul Lakkireddy txq->q.size = temp_nb_desc; 4894a01078bSRahul Lakkireddy 4904a01078bSRahul Lakkireddy err = t4_sge_alloc_eth_txq(adapter, txq, eth_dev, queue_idx, 4914a01078bSRahul Lakkireddy s->fw_evtq.cntxt_id, socket_id); 4924a01078bSRahul Lakkireddy 4934a01078bSRahul Lakkireddy dev_debug(adapter, "%s: txq->q.cntxt_id= %d err = %d\n", 4944a01078bSRahul Lakkireddy __func__, txq->q.cntxt_id, err); 4954a01078bSRahul Lakkireddy 4964a01078bSRahul Lakkireddy return err; 4974a01078bSRahul Lakkireddy } 4984a01078bSRahul Lakkireddy 4994a01078bSRahul Lakkireddy static void cxgbe_dev_tx_queue_release(void *q) 5004a01078bSRahul Lakkireddy { 5014a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)q; 5024a01078bSRahul Lakkireddy 5034a01078bSRahul Lakkireddy if (txq) { 5044a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *) 5054a01078bSRahul Lakkireddy (txq->eth_dev->data->dev_private); 5064a01078bSRahul Lakkireddy struct adapter *adap = pi->adapter; 5074a01078bSRahul Lakkireddy 5084a01078bSRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; tx_queue_id = %d\n", 5094a01078bSRahul Lakkireddy __func__, pi->port_id, txq->q.cntxt_id); 5104a01078bSRahul Lakkireddy 5114a01078bSRahul Lakkireddy t4_sge_eth_txq_release(adap, txq); 5124a01078bSRahul Lakkireddy } 5134a01078bSRahul Lakkireddy } 5144a01078bSRahul Lakkireddy 51592c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, 51692c8a632SRahul Lakkireddy uint16_t rx_queue_id) 51792c8a632SRahul Lakkireddy { 5186b6861c1SPablo de Lara int ret; 51992c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 52092c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 52192c8a632SRahul Lakkireddy struct sge_rspq *q; 52292c8a632SRahul Lakkireddy 52392c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 52492c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 52592c8a632SRahul Lakkireddy 52692c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5276b6861c1SPablo de Lara 5286b6861c1SPablo de Lara ret = t4_sge_eth_rxq_start(adap, q); 5296b6861c1SPablo de Lara if (ret == 0) 5306b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 5316b6861c1SPablo de Lara 5326b6861c1SPablo de Lara return ret; 53392c8a632SRahul Lakkireddy } 53492c8a632SRahul Lakkireddy 53592c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_stop(struct rte_eth_dev *eth_dev, 53692c8a632SRahul Lakkireddy uint16_t rx_queue_id) 53792c8a632SRahul Lakkireddy { 5386b6861c1SPablo de Lara int ret; 53992c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 54092c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 54192c8a632SRahul Lakkireddy struct sge_rspq *q; 54292c8a632SRahul Lakkireddy 54392c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 54492c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 54592c8a632SRahul Lakkireddy 54692c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5476b6861c1SPablo de Lara ret = t4_sge_eth_rxq_stop(adap, q); 5486b6861c1SPablo de Lara if (ret == 0) 5496b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 5506b6861c1SPablo de Lara 5516b6861c1SPablo de Lara return ret; 55292c8a632SRahul Lakkireddy } 55392c8a632SRahul Lakkireddy 55492c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_setup(struct rte_eth_dev *eth_dev, 55592c8a632SRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 55692c8a632SRahul Lakkireddy unsigned int socket_id, 55792c8a632SRahul Lakkireddy const struct rte_eth_rxconf *rx_conf, 55892c8a632SRahul Lakkireddy struct rte_mempool *mp) 55992c8a632SRahul Lakkireddy { 56092c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 56192c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 56292c8a632SRahul Lakkireddy struct sge *s = &adapter->sge; 56392c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = &s->ethrxq[pi->first_qset + queue_idx]; 56492c8a632SRahul Lakkireddy int err = 0; 56592c8a632SRahul Lakkireddy int msi_idx = 0; 56692c8a632SRahul Lakkireddy unsigned int temp_nb_desc; 5674b2eff45SRahul Lakkireddy struct rte_eth_dev_info dev_info; 5684b2eff45SRahul Lakkireddy unsigned int pkt_len = eth_dev->data->dev_conf.rxmode.max_rx_pkt_len; 56992c8a632SRahul Lakkireddy 57092c8a632SRahul Lakkireddy RTE_SET_USED(rx_conf); 57192c8a632SRahul Lakkireddy 57292c8a632SRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_rx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; mp = %p\n", 57392c8a632SRahul Lakkireddy __func__, eth_dev->data->nb_rx_queues, queue_idx, nb_desc, 57492c8a632SRahul Lakkireddy socket_id, mp); 57592c8a632SRahul Lakkireddy 5764b2eff45SRahul Lakkireddy cxgbe_dev_info_get(eth_dev, &dev_info); 5774b2eff45SRahul Lakkireddy 5784b2eff45SRahul Lakkireddy /* Must accommodate at least ETHER_MIN_MTU */ 5794b2eff45SRahul Lakkireddy if ((pkt_len < dev_info.min_rx_bufsize) || 5804b2eff45SRahul Lakkireddy (pkt_len > dev_info.max_rx_pktlen)) { 5814b2eff45SRahul Lakkireddy dev_err(adap, "%s: max pkt len must be > %d and <= %d\n", 5824b2eff45SRahul Lakkireddy __func__, dev_info.min_rx_bufsize, 5834b2eff45SRahul Lakkireddy dev_info.max_rx_pktlen); 5844b2eff45SRahul Lakkireddy return -EINVAL; 5854b2eff45SRahul Lakkireddy } 5864b2eff45SRahul Lakkireddy 58792c8a632SRahul Lakkireddy /* Free up the existing queue */ 58892c8a632SRahul Lakkireddy if (eth_dev->data->rx_queues[queue_idx]) { 58992c8a632SRahul Lakkireddy cxgbe_dev_rx_queue_release(eth_dev->data->rx_queues[queue_idx]); 59092c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = NULL; 59192c8a632SRahul Lakkireddy } 59292c8a632SRahul Lakkireddy 59392c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = (void *)rxq; 59492c8a632SRahul Lakkireddy 59592c8a632SRahul Lakkireddy /* Sanity Checking 59692c8a632SRahul Lakkireddy * 59792c8a632SRahul Lakkireddy * nb_desc should be > 0 and <= CXGBE_MAX_RING_DESC_SIZE 59892c8a632SRahul Lakkireddy */ 59992c8a632SRahul Lakkireddy temp_nb_desc = nb_desc; 60092c8a632SRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 60192c8a632SRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 60292c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 60392c8a632SRahul Lakkireddy CXGBE_DEFAULT_RX_DESC_SIZE); 60492c8a632SRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_RX_DESC_SIZE; 60592c8a632SRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 60692c8a632SRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 60792c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 60892c8a632SRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_RX_DESC_SIZE); 60992c8a632SRahul Lakkireddy return -(EINVAL); 61092c8a632SRahul Lakkireddy } 61192c8a632SRahul Lakkireddy 61292c8a632SRahul Lakkireddy rxq->rspq.size = temp_nb_desc; 61392c8a632SRahul Lakkireddy if ((&rxq->fl) != NULL) 61492c8a632SRahul Lakkireddy rxq->fl.size = temp_nb_desc; 61592c8a632SRahul Lakkireddy 6164b2eff45SRahul Lakkireddy /* Set to jumbo mode if necessary */ 6174b2eff45SRahul Lakkireddy if (pkt_len > ETHER_MAX_LEN) 6184b2eff45SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 1; 6194b2eff45SRahul Lakkireddy else 6204b2eff45SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 0; 6214b2eff45SRahul Lakkireddy 62292c8a632SRahul Lakkireddy err = t4_sge_alloc_rxq(adapter, &rxq->rspq, false, eth_dev, msi_idx, 62392c8a632SRahul Lakkireddy &rxq->fl, t4_ethrx_handler, 62410c6d947SRahul Lakkireddy t4_get_tp_ch_map(adapter, pi->tx_chan), mp, 62592c8a632SRahul Lakkireddy queue_idx, socket_id); 62692c8a632SRahul Lakkireddy 62792c8a632SRahul Lakkireddy dev_debug(adapter, "%s: err = %d; port_id = %d; cntxt_id = %u\n", 62892c8a632SRahul Lakkireddy __func__, err, pi->port_id, rxq->rspq.cntxt_id); 62992c8a632SRahul Lakkireddy return err; 63092c8a632SRahul Lakkireddy } 63192c8a632SRahul Lakkireddy 63292c8a632SRahul Lakkireddy static void cxgbe_dev_rx_queue_release(void *q) 63392c8a632SRahul Lakkireddy { 63492c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)q; 63592c8a632SRahul Lakkireddy struct sge_rspq *rq = &rxq->rspq; 63692c8a632SRahul Lakkireddy 63792c8a632SRahul Lakkireddy if (rq) { 63892c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *) 63992c8a632SRahul Lakkireddy (rq->eth_dev->data->dev_private); 64092c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 64192c8a632SRahul Lakkireddy 64292c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 64392c8a632SRahul Lakkireddy __func__, pi->port_id, rxq->rspq.cntxt_id); 64492c8a632SRahul Lakkireddy 64592c8a632SRahul Lakkireddy t4_sge_eth_rxq_release(adap, rxq); 64692c8a632SRahul Lakkireddy } 64792c8a632SRahul Lakkireddy } 64892c8a632SRahul Lakkireddy 649856505d3SRahul Lakkireddy /* 650856505d3SRahul Lakkireddy * Get port statistics. 651856505d3SRahul Lakkireddy */ 652d5b0924bSMatan Azrad static int cxgbe_dev_stats_get(struct rte_eth_dev *eth_dev, 653856505d3SRahul Lakkireddy struct rte_eth_stats *eth_stats) 654856505d3SRahul Lakkireddy { 655856505d3SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 656856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 657856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 658856505d3SRahul Lakkireddy struct port_stats ps; 659856505d3SRahul Lakkireddy unsigned int i; 660856505d3SRahul Lakkireddy 661856505d3SRahul Lakkireddy cxgbe_stats_get(pi, &ps); 662856505d3SRahul Lakkireddy 663856505d3SRahul Lakkireddy /* RX Stats */ 664856505d3SRahul Lakkireddy eth_stats->imissed = ps.rx_ovflow0 + ps.rx_ovflow1 + 665856505d3SRahul Lakkireddy ps.rx_ovflow2 + ps.rx_ovflow3 + 666856505d3SRahul Lakkireddy ps.rx_trunc0 + ps.rx_trunc1 + 667856505d3SRahul Lakkireddy ps.rx_trunc2 + ps.rx_trunc3; 668b5d5b4a8SStephen Hemminger eth_stats->ierrors = ps.rx_symbol_err + ps.rx_fcs_err + 669b5d5b4a8SStephen Hemminger ps.rx_jabber + ps.rx_too_long + ps.rx_runt + 67086057c99SIgor Ryzhov ps.rx_len_err; 671856505d3SRahul Lakkireddy 672856505d3SRahul Lakkireddy /* TX Stats */ 673856505d3SRahul Lakkireddy eth_stats->opackets = ps.tx_frames; 674856505d3SRahul Lakkireddy eth_stats->obytes = ps.tx_octets; 675856505d3SRahul Lakkireddy eth_stats->oerrors = ps.tx_error_frames; 676856505d3SRahul Lakkireddy 677856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 678856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 679856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 680856505d3SRahul Lakkireddy 681856505d3SRahul Lakkireddy eth_stats->q_ipackets[i] = rxq->stats.pkts; 682856505d3SRahul Lakkireddy eth_stats->q_ibytes[i] = rxq->stats.rx_bytes; 683ea6a99c0SRahul Lakkireddy eth_stats->ipackets += eth_stats->q_ipackets[i]; 684ea6a99c0SRahul Lakkireddy eth_stats->ibytes += eth_stats->q_ibytes[i]; 685856505d3SRahul Lakkireddy } 686856505d3SRahul Lakkireddy 687856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 688856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 689856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 690856505d3SRahul Lakkireddy 691856505d3SRahul Lakkireddy eth_stats->q_opackets[i] = txq->stats.pkts; 692856505d3SRahul Lakkireddy eth_stats->q_obytes[i] = txq->stats.tx_bytes; 693856505d3SRahul Lakkireddy eth_stats->q_errors[i] = txq->stats.mapping_err; 694856505d3SRahul Lakkireddy } 695d5b0924bSMatan Azrad return 0; 696856505d3SRahul Lakkireddy } 697856505d3SRahul Lakkireddy 698856505d3SRahul Lakkireddy /* 699856505d3SRahul Lakkireddy * Reset port statistics. 700856505d3SRahul Lakkireddy */ 701856505d3SRahul Lakkireddy static void cxgbe_dev_stats_reset(struct rte_eth_dev *eth_dev) 702856505d3SRahul Lakkireddy { 703856505d3SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 704856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 705856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 706856505d3SRahul Lakkireddy unsigned int i; 707856505d3SRahul Lakkireddy 708856505d3SRahul Lakkireddy cxgbe_stats_reset(pi); 709856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 710856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 711856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 712856505d3SRahul Lakkireddy 713856505d3SRahul Lakkireddy rxq->stats.pkts = 0; 714856505d3SRahul Lakkireddy rxq->stats.rx_bytes = 0; 715856505d3SRahul Lakkireddy } 716856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 717856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 718856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 719856505d3SRahul Lakkireddy 720856505d3SRahul Lakkireddy txq->stats.pkts = 0; 721856505d3SRahul Lakkireddy txq->stats.tx_bytes = 0; 722856505d3SRahul Lakkireddy txq->stats.mapping_err = 0; 723856505d3SRahul Lakkireddy } 724856505d3SRahul Lakkireddy } 725856505d3SRahul Lakkireddy 726631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_get(struct rte_eth_dev *eth_dev, 727631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 728631dfc71SRahul Lakkireddy { 729631dfc71SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 730631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 731631dfc71SRahul Lakkireddy int rx_pause, tx_pause; 732631dfc71SRahul Lakkireddy 733631dfc71SRahul Lakkireddy fc_conf->autoneg = lc->fc & PAUSE_AUTONEG; 734631dfc71SRahul Lakkireddy rx_pause = lc->fc & PAUSE_RX; 735631dfc71SRahul Lakkireddy tx_pause = lc->fc & PAUSE_TX; 736631dfc71SRahul Lakkireddy 737631dfc71SRahul Lakkireddy if (rx_pause && tx_pause) 738631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_FULL; 739631dfc71SRahul Lakkireddy else if (rx_pause) 740631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_RX_PAUSE; 741631dfc71SRahul Lakkireddy else if (tx_pause) 742631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_TX_PAUSE; 743631dfc71SRahul Lakkireddy else 744631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_NONE; 745631dfc71SRahul Lakkireddy return 0; 746631dfc71SRahul Lakkireddy } 747631dfc71SRahul Lakkireddy 748631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_set(struct rte_eth_dev *eth_dev, 749631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 750631dfc71SRahul Lakkireddy { 751631dfc71SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 752631dfc71SRahul Lakkireddy struct adapter *adapter = pi->adapter; 753631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 754631dfc71SRahul Lakkireddy 755631dfc71SRahul Lakkireddy if (lc->supported & FW_PORT_CAP_ANEG) { 756631dfc71SRahul Lakkireddy if (fc_conf->autoneg) 757631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_AUTONEG; 758631dfc71SRahul Lakkireddy else 759631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_AUTONEG; 760631dfc71SRahul Lakkireddy } 761631dfc71SRahul Lakkireddy 762631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 763631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_RX_PAUSE)) 764631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_RX; 765631dfc71SRahul Lakkireddy else 766631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_RX; 767631dfc71SRahul Lakkireddy 768631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 769631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_TX_PAUSE)) 770631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_TX; 771631dfc71SRahul Lakkireddy else 772631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_TX; 773631dfc71SRahul Lakkireddy 774631dfc71SRahul Lakkireddy return t4_link_l1cfg(adapter, adapter->mbox, pi->tx_chan, 775631dfc71SRahul Lakkireddy &pi->link_cfg); 776631dfc71SRahul Lakkireddy } 777631dfc71SRahul Lakkireddy 77878a38edfSJianfeng Tan static const uint32_t * 77978a38edfSJianfeng Tan cxgbe_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev) 78078a38edfSJianfeng Tan { 78178a38edfSJianfeng Tan static const uint32_t ptypes[] = { 78278a38edfSJianfeng Tan RTE_PTYPE_L3_IPV4, 78378a38edfSJianfeng Tan RTE_PTYPE_L3_IPV6, 78478a38edfSJianfeng Tan RTE_PTYPE_UNKNOWN 78578a38edfSJianfeng Tan }; 78678a38edfSJianfeng Tan 78778a38edfSJianfeng Tan if (eth_dev->rx_pkt_burst == cxgbe_recv_pkts) 78878a38edfSJianfeng Tan return ptypes; 78978a38edfSJianfeng Tan return NULL; 79078a38edfSJianfeng Tan } 79178a38edfSJianfeng Tan 79208e21af9SKumar Sanghvi /* Update RSS hash configuration 79308e21af9SKumar Sanghvi */ 79408e21af9SKumar Sanghvi static int cxgbe_dev_rss_hash_update(struct rte_eth_dev *dev, 79508e21af9SKumar Sanghvi struct rte_eth_rss_conf *rss_conf) 79608e21af9SKumar Sanghvi { 79708e21af9SKumar Sanghvi struct port_info *pi = (struct port_info *)(dev->data->dev_private); 79808e21af9SKumar Sanghvi struct adapter *adapter = pi->adapter; 79908e21af9SKumar Sanghvi int err; 80008e21af9SKumar Sanghvi 80108e21af9SKumar Sanghvi err = cxgbe_write_rss_conf(pi, rss_conf->rss_hf); 80208e21af9SKumar Sanghvi if (err) 80308e21af9SKumar Sanghvi return err; 80408e21af9SKumar Sanghvi 80508e21af9SKumar Sanghvi pi->rss_hf = rss_conf->rss_hf; 80608e21af9SKumar Sanghvi 80708e21af9SKumar Sanghvi if (rss_conf->rss_key) { 80808e21af9SKumar Sanghvi u32 key[10], mod_key[10]; 80908e21af9SKumar Sanghvi int i, j; 81008e21af9SKumar Sanghvi 81108e21af9SKumar Sanghvi memcpy(key, rss_conf->rss_key, CXGBE_DEFAULT_RSS_KEY_LEN); 81208e21af9SKumar Sanghvi 81308e21af9SKumar Sanghvi for (i = 9, j = 0; i >= 0; i--, j++) 81408e21af9SKumar Sanghvi mod_key[j] = cpu_to_be32(key[i]); 81508e21af9SKumar Sanghvi 81608e21af9SKumar Sanghvi t4_write_rss_key(adapter, mod_key, -1); 81708e21af9SKumar Sanghvi } 81808e21af9SKumar Sanghvi 81908e21af9SKumar Sanghvi return 0; 82008e21af9SKumar Sanghvi } 82108e21af9SKumar Sanghvi 822*76aba8d7SKumar Sanghvi /* Get RSS hash configuration 823*76aba8d7SKumar Sanghvi */ 824*76aba8d7SKumar Sanghvi static int cxgbe_dev_rss_hash_conf_get(struct rte_eth_dev *dev, 825*76aba8d7SKumar Sanghvi struct rte_eth_rss_conf *rss_conf) 826*76aba8d7SKumar Sanghvi { 827*76aba8d7SKumar Sanghvi struct port_info *pi = (struct port_info *)(dev->data->dev_private); 828*76aba8d7SKumar Sanghvi struct adapter *adapter = pi->adapter; 829*76aba8d7SKumar Sanghvi u64 rss_hf = 0; 830*76aba8d7SKumar Sanghvi u64 flags = 0; 831*76aba8d7SKumar Sanghvi int err; 832*76aba8d7SKumar Sanghvi 833*76aba8d7SKumar Sanghvi err = t4_read_config_vi_rss(adapter, adapter->mbox, pi->viid, 834*76aba8d7SKumar Sanghvi &flags, NULL); 835*76aba8d7SKumar Sanghvi 836*76aba8d7SKumar Sanghvi if (err) 837*76aba8d7SKumar Sanghvi return err; 838*76aba8d7SKumar Sanghvi 839*76aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) { 840*76aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV6_TCP; 841*76aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN) 842*76aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV6_UDP; 843*76aba8d7SKumar Sanghvi } 844*76aba8d7SKumar Sanghvi 845*76aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN) 846*76aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_IPV6; 847*76aba8d7SKumar Sanghvi 848*76aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) { 849*76aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP; 850*76aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN) 851*76aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP; 852*76aba8d7SKumar Sanghvi } 853*76aba8d7SKumar Sanghvi 854*76aba8d7SKumar Sanghvi if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN) 855*76aba8d7SKumar Sanghvi rss_hf |= ETH_RSS_IPV4; 856*76aba8d7SKumar Sanghvi 857*76aba8d7SKumar Sanghvi rss_conf->rss_hf = rss_hf; 858*76aba8d7SKumar Sanghvi 859*76aba8d7SKumar Sanghvi if (rss_conf->rss_key) { 860*76aba8d7SKumar Sanghvi u32 key[10], mod_key[10]; 861*76aba8d7SKumar Sanghvi int i, j; 862*76aba8d7SKumar Sanghvi 863*76aba8d7SKumar Sanghvi t4_read_rss_key(adapter, key); 864*76aba8d7SKumar Sanghvi 865*76aba8d7SKumar Sanghvi for (i = 9, j = 0; i >= 0; i--, j++) 866*76aba8d7SKumar Sanghvi mod_key[j] = be32_to_cpu(key[i]); 867*76aba8d7SKumar Sanghvi 868*76aba8d7SKumar Sanghvi memcpy(rss_conf->rss_key, mod_key, CXGBE_DEFAULT_RSS_KEY_LEN); 869*76aba8d7SKumar Sanghvi } 870*76aba8d7SKumar Sanghvi 871*76aba8d7SKumar Sanghvi return 0; 872*76aba8d7SKumar Sanghvi } 873*76aba8d7SKumar Sanghvi 874fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom_length(struct rte_eth_dev *dev) 875fe0bd9eeSRahul Lakkireddy { 876fe0bd9eeSRahul Lakkireddy RTE_SET_USED(dev); 877fe0bd9eeSRahul Lakkireddy return EEPROMSIZE; 878fe0bd9eeSRahul Lakkireddy } 879fe0bd9eeSRahul Lakkireddy 880fe0bd9eeSRahul Lakkireddy /** 881fe0bd9eeSRahul Lakkireddy * eeprom_ptov - translate a physical EEPROM address to virtual 882fe0bd9eeSRahul Lakkireddy * @phys_addr: the physical EEPROM address 883fe0bd9eeSRahul Lakkireddy * @fn: the PCI function number 884fe0bd9eeSRahul Lakkireddy * @sz: size of function-specific area 885fe0bd9eeSRahul Lakkireddy * 886fe0bd9eeSRahul Lakkireddy * Translate a physical EEPROM address to virtual. The first 1K is 887fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 31K, the rest is 888fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 0. 889fe0bd9eeSRahul Lakkireddy * 890fe0bd9eeSRahul Lakkireddy * The mapping is as follows: 891fe0bd9eeSRahul Lakkireddy * [0..1K) -> [31K..32K) 892fe0bd9eeSRahul Lakkireddy * [1K..1K+A) -> [31K-A..31K) 893fe0bd9eeSRahul Lakkireddy * [1K+A..ES) -> [0..ES-A-1K) 894fe0bd9eeSRahul Lakkireddy * 895fe0bd9eeSRahul Lakkireddy * where A = @fn * @sz, and ES = EEPROM size. 896fe0bd9eeSRahul Lakkireddy */ 897fe0bd9eeSRahul Lakkireddy static int eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz) 898fe0bd9eeSRahul Lakkireddy { 899fe0bd9eeSRahul Lakkireddy fn *= sz; 900fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024) 901fe0bd9eeSRahul Lakkireddy return phys_addr + (31 << 10); 902fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024 + fn) 903fe0bd9eeSRahul Lakkireddy return fn + phys_addr - 1024; 904fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMSIZE) 905fe0bd9eeSRahul Lakkireddy return phys_addr - 1024 - fn; 906fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMVSIZE) 907fe0bd9eeSRahul Lakkireddy return phys_addr - 1024; 908fe0bd9eeSRahul Lakkireddy return -EINVAL; 909fe0bd9eeSRahul Lakkireddy } 910fe0bd9eeSRahul Lakkireddy 911fe0bd9eeSRahul Lakkireddy /* The next two routines implement eeprom read/write from physical addresses. 912fe0bd9eeSRahul Lakkireddy */ 913fe0bd9eeSRahul Lakkireddy static int eeprom_rd_phys(struct adapter *adap, unsigned int phys_addr, u32 *v) 914fe0bd9eeSRahul Lakkireddy { 915fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 916fe0bd9eeSRahul Lakkireddy 917fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 918fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_read(adap, vaddr, v); 919fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 920fe0bd9eeSRahul Lakkireddy } 921fe0bd9eeSRahul Lakkireddy 922fe0bd9eeSRahul Lakkireddy static int eeprom_wr_phys(struct adapter *adap, unsigned int phys_addr, u32 v) 923fe0bd9eeSRahul Lakkireddy { 924fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 925fe0bd9eeSRahul Lakkireddy 926fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 927fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_write(adap, vaddr, v); 928fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 929fe0bd9eeSRahul Lakkireddy } 930fe0bd9eeSRahul Lakkireddy 931fe0bd9eeSRahul Lakkireddy #define EEPROM_MAGIC 0x38E2F10C 932fe0bd9eeSRahul Lakkireddy 933fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom(struct rte_eth_dev *dev, 934fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *e) 935fe0bd9eeSRahul Lakkireddy { 936fe0bd9eeSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 937fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 938fe0bd9eeSRahul Lakkireddy u32 i, err = 0; 939fe0bd9eeSRahul Lakkireddy u8 *buf = rte_zmalloc(NULL, EEPROMSIZE, 0); 940fe0bd9eeSRahul Lakkireddy 941fe0bd9eeSRahul Lakkireddy if (!buf) 942fe0bd9eeSRahul Lakkireddy return -ENOMEM; 943fe0bd9eeSRahul Lakkireddy 944fe0bd9eeSRahul Lakkireddy e->magic = EEPROM_MAGIC; 945fe0bd9eeSRahul Lakkireddy for (i = e->offset & ~3; !err && i < e->offset + e->length; i += 4) 946fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, i, (u32 *)&buf[i]); 947fe0bd9eeSRahul Lakkireddy 948fe0bd9eeSRahul Lakkireddy if (!err) 949fe0bd9eeSRahul Lakkireddy rte_memcpy(e->data, buf + e->offset, e->length); 950fe0bd9eeSRahul Lakkireddy rte_free(buf); 951fe0bd9eeSRahul Lakkireddy return err; 952fe0bd9eeSRahul Lakkireddy } 953fe0bd9eeSRahul Lakkireddy 954fe0bd9eeSRahul Lakkireddy static int cxgbe_set_eeprom(struct rte_eth_dev *dev, 955fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *eeprom) 956fe0bd9eeSRahul Lakkireddy { 957fe0bd9eeSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 958fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 959fe0bd9eeSRahul Lakkireddy u8 *buf; 960fe0bd9eeSRahul Lakkireddy int err = 0; 961fe0bd9eeSRahul Lakkireddy u32 aligned_offset, aligned_len, *p; 962fe0bd9eeSRahul Lakkireddy 963fe0bd9eeSRahul Lakkireddy if (eeprom->magic != EEPROM_MAGIC) 964fe0bd9eeSRahul Lakkireddy return -EINVAL; 965fe0bd9eeSRahul Lakkireddy 966fe0bd9eeSRahul Lakkireddy aligned_offset = eeprom->offset & ~3; 967fe0bd9eeSRahul Lakkireddy aligned_len = (eeprom->length + (eeprom->offset & 3) + 3) & ~3; 968fe0bd9eeSRahul Lakkireddy 969fe0bd9eeSRahul Lakkireddy if (adapter->pf > 0) { 970fe0bd9eeSRahul Lakkireddy u32 start = 1024 + adapter->pf * EEPROMPFSIZE; 971fe0bd9eeSRahul Lakkireddy 972fe0bd9eeSRahul Lakkireddy if (aligned_offset < start || 973fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len > start + EEPROMPFSIZE) 974fe0bd9eeSRahul Lakkireddy return -EPERM; 975fe0bd9eeSRahul Lakkireddy } 976fe0bd9eeSRahul Lakkireddy 977fe0bd9eeSRahul Lakkireddy if (aligned_offset != eeprom->offset || aligned_len != eeprom->length) { 978fe0bd9eeSRahul Lakkireddy /* RMW possibly needed for first or last words. 979fe0bd9eeSRahul Lakkireddy */ 980fe0bd9eeSRahul Lakkireddy buf = rte_zmalloc(NULL, aligned_len, 0); 981fe0bd9eeSRahul Lakkireddy if (!buf) 982fe0bd9eeSRahul Lakkireddy return -ENOMEM; 983fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, aligned_offset, (u32 *)buf); 984fe0bd9eeSRahul Lakkireddy if (!err && aligned_len > 4) 985fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, 986fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len - 4, 987fe0bd9eeSRahul Lakkireddy (u32 *)&buf[aligned_len - 4]); 988fe0bd9eeSRahul Lakkireddy if (err) 989fe0bd9eeSRahul Lakkireddy goto out; 990fe0bd9eeSRahul Lakkireddy rte_memcpy(buf + (eeprom->offset & 3), eeprom->data, 991fe0bd9eeSRahul Lakkireddy eeprom->length); 992fe0bd9eeSRahul Lakkireddy } else { 993fe0bd9eeSRahul Lakkireddy buf = eeprom->data; 994fe0bd9eeSRahul Lakkireddy } 995fe0bd9eeSRahul Lakkireddy 996fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, false); 997fe0bd9eeSRahul Lakkireddy if (err) 998fe0bd9eeSRahul Lakkireddy goto out; 999fe0bd9eeSRahul Lakkireddy 1000fe0bd9eeSRahul Lakkireddy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 1001fe0bd9eeSRahul Lakkireddy err = eeprom_wr_phys(adapter, aligned_offset, *p); 1002fe0bd9eeSRahul Lakkireddy aligned_offset += 4; 1003fe0bd9eeSRahul Lakkireddy } 1004fe0bd9eeSRahul Lakkireddy 1005fe0bd9eeSRahul Lakkireddy if (!err) 1006fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, true); 1007fe0bd9eeSRahul Lakkireddy out: 1008fe0bd9eeSRahul Lakkireddy if (buf != eeprom->data) 1009fe0bd9eeSRahul Lakkireddy rte_free(buf); 1010fe0bd9eeSRahul Lakkireddy return err; 1011fe0bd9eeSRahul Lakkireddy } 1012fe0bd9eeSRahul Lakkireddy 101317ba077cSRahul Lakkireddy static int cxgbe_get_regs_len(struct rte_eth_dev *eth_dev) 101417ba077cSRahul Lakkireddy { 101517ba077cSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 101617ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 101717ba077cSRahul Lakkireddy 101817ba077cSRahul Lakkireddy return t4_get_regs_len(adapter) / sizeof(uint32_t); 101917ba077cSRahul Lakkireddy } 102017ba077cSRahul Lakkireddy 102117ba077cSRahul Lakkireddy static int cxgbe_get_regs(struct rte_eth_dev *eth_dev, 102217ba077cSRahul Lakkireddy struct rte_dev_reg_info *regs) 102317ba077cSRahul Lakkireddy { 102417ba077cSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 102517ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 102617ba077cSRahul Lakkireddy 102717ba077cSRahul Lakkireddy regs->version = CHELSIO_CHIP_VERSION(adapter->params.chip) | 102817ba077cSRahul Lakkireddy (CHELSIO_CHIP_RELEASE(adapter->params.chip) << 10) | 102917ba077cSRahul Lakkireddy (1 << 16); 1030001a1c0fSZyta Szpak 1031001a1c0fSZyta Szpak if (regs->data == NULL) { 1032001a1c0fSZyta Szpak regs->length = cxgbe_get_regs_len(eth_dev); 1033001a1c0fSZyta Szpak regs->width = sizeof(uint32_t); 1034001a1c0fSZyta Szpak 1035001a1c0fSZyta Szpak return 0; 1036001a1c0fSZyta Szpak } 1037001a1c0fSZyta Szpak 103817ba077cSRahul Lakkireddy t4_get_regs(adapter, regs->data, (regs->length * sizeof(uint32_t))); 103917ba077cSRahul Lakkireddy 104017ba077cSRahul Lakkireddy return 0; 104117ba077cSRahul Lakkireddy } 104217ba077cSRahul Lakkireddy 104389b890dfSStephen Hemminger static const struct eth_dev_ops cxgbe_eth_dev_ops = { 10440462d115SRahul Lakkireddy .dev_start = cxgbe_dev_start, 10450462d115SRahul Lakkireddy .dev_stop = cxgbe_dev_stop, 10460462d115SRahul Lakkireddy .dev_close = cxgbe_dev_close, 1047cdac6e2eSRahul Lakkireddy .promiscuous_enable = cxgbe_dev_promiscuous_enable, 1048cdac6e2eSRahul Lakkireddy .promiscuous_disable = cxgbe_dev_promiscuous_disable, 1049cdac6e2eSRahul Lakkireddy .allmulticast_enable = cxgbe_dev_allmulticast_enable, 1050cdac6e2eSRahul Lakkireddy .allmulticast_disable = cxgbe_dev_allmulticast_disable, 105192c8a632SRahul Lakkireddy .dev_configure = cxgbe_dev_configure, 105292c8a632SRahul Lakkireddy .dev_infos_get = cxgbe_dev_info_get, 105378a38edfSJianfeng Tan .dev_supported_ptypes_get = cxgbe_dev_supported_ptypes_get, 1054cdac6e2eSRahul Lakkireddy .link_update = cxgbe_dev_link_update, 10550ec33be4SRahul Lakkireddy .mtu_set = cxgbe_dev_mtu_set, 10564a01078bSRahul Lakkireddy .tx_queue_setup = cxgbe_dev_tx_queue_setup, 10574a01078bSRahul Lakkireddy .tx_queue_start = cxgbe_dev_tx_queue_start, 10584a01078bSRahul Lakkireddy .tx_queue_stop = cxgbe_dev_tx_queue_stop, 10594a01078bSRahul Lakkireddy .tx_queue_release = cxgbe_dev_tx_queue_release, 106092c8a632SRahul Lakkireddy .rx_queue_setup = cxgbe_dev_rx_queue_setup, 106192c8a632SRahul Lakkireddy .rx_queue_start = cxgbe_dev_rx_queue_start, 106292c8a632SRahul Lakkireddy .rx_queue_stop = cxgbe_dev_rx_queue_stop, 106392c8a632SRahul Lakkireddy .rx_queue_release = cxgbe_dev_rx_queue_release, 1064856505d3SRahul Lakkireddy .stats_get = cxgbe_dev_stats_get, 1065856505d3SRahul Lakkireddy .stats_reset = cxgbe_dev_stats_reset, 1066631dfc71SRahul Lakkireddy .flow_ctrl_get = cxgbe_flow_ctrl_get, 1067631dfc71SRahul Lakkireddy .flow_ctrl_set = cxgbe_flow_ctrl_set, 1068fe0bd9eeSRahul Lakkireddy .get_eeprom_length = cxgbe_get_eeprom_length, 1069fe0bd9eeSRahul Lakkireddy .get_eeprom = cxgbe_get_eeprom, 1070fe0bd9eeSRahul Lakkireddy .set_eeprom = cxgbe_set_eeprom, 107117ba077cSRahul Lakkireddy .get_reg = cxgbe_get_regs, 107208e21af9SKumar Sanghvi .rss_hash_update = cxgbe_dev_rss_hash_update, 1073*76aba8d7SKumar Sanghvi .rss_hash_conf_get = cxgbe_dev_rss_hash_conf_get, 107483189849SRahul Lakkireddy }; 107583189849SRahul Lakkireddy 107683189849SRahul Lakkireddy /* 107783189849SRahul Lakkireddy * Initialize driver 107883189849SRahul Lakkireddy * It returns 0 on success. 107983189849SRahul Lakkireddy */ 108083189849SRahul Lakkireddy static int eth_cxgbe_dev_init(struct rte_eth_dev *eth_dev) 108183189849SRahul Lakkireddy { 108283189849SRahul Lakkireddy struct rte_pci_device *pci_dev; 108383189849SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 108483189849SRahul Lakkireddy struct adapter *adapter = NULL; 108583189849SRahul Lakkireddy char name[RTE_ETH_NAME_MAX_LEN]; 108683189849SRahul Lakkireddy int err = 0; 108783189849SRahul Lakkireddy 108883189849SRahul Lakkireddy CXGBE_FUNC_TRACE(); 108983189849SRahul Lakkireddy 109083189849SRahul Lakkireddy eth_dev->dev_ops = &cxgbe_eth_dev_ops; 109192c8a632SRahul Lakkireddy eth_dev->rx_pkt_burst = &cxgbe_recv_pkts; 10924a01078bSRahul Lakkireddy eth_dev->tx_pkt_burst = &cxgbe_xmit_pkts; 1093c0802544SFerruh Yigit pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 1094eeefe73fSBernard Iremonger 1095da5cf85eSKumar Sanghvi /* for secondary processes, we attach to ethdevs allocated by primary 1096da5cf85eSKumar Sanghvi * and do minimal initialization. 1097da5cf85eSKumar Sanghvi */ 1098da5cf85eSKumar Sanghvi if (rte_eal_process_type() != RTE_PROC_PRIMARY) { 1099da5cf85eSKumar Sanghvi int i; 1100da5cf85eSKumar Sanghvi 1101da5cf85eSKumar Sanghvi for (i = 1; i < MAX_NPORTS; i++) { 1102da5cf85eSKumar Sanghvi struct rte_eth_dev *rest_eth_dev; 1103da5cf85eSKumar Sanghvi char namei[RTE_ETH_NAME_MAX_LEN]; 1104da5cf85eSKumar Sanghvi 1105da5cf85eSKumar Sanghvi snprintf(namei, sizeof(namei), "%s_%d", 1106da5cf85eSKumar Sanghvi pci_dev->device.name, i); 1107da5cf85eSKumar Sanghvi rest_eth_dev = rte_eth_dev_attach_secondary(namei); 1108da5cf85eSKumar Sanghvi if (rest_eth_dev) { 1109da5cf85eSKumar Sanghvi rest_eth_dev->device = &pci_dev->device; 1110da5cf85eSKumar Sanghvi rest_eth_dev->dev_ops = 1111da5cf85eSKumar Sanghvi eth_dev->dev_ops; 1112da5cf85eSKumar Sanghvi rest_eth_dev->rx_pkt_burst = 1113da5cf85eSKumar Sanghvi eth_dev->rx_pkt_burst; 1114da5cf85eSKumar Sanghvi rest_eth_dev->tx_pkt_burst = 1115da5cf85eSKumar Sanghvi eth_dev->tx_pkt_burst; 1116da5cf85eSKumar Sanghvi } 1117da5cf85eSKumar Sanghvi } 1118da5cf85eSKumar Sanghvi return 0; 1119da5cf85eSKumar Sanghvi } 1120da5cf85eSKumar Sanghvi 112183189849SRahul Lakkireddy snprintf(name, sizeof(name), "cxgbeadapter%d", eth_dev->data->port_id); 112283189849SRahul Lakkireddy adapter = rte_zmalloc(name, sizeof(*adapter), 0); 112383189849SRahul Lakkireddy if (!adapter) 112483189849SRahul Lakkireddy return -1; 112583189849SRahul Lakkireddy 112683189849SRahul Lakkireddy adapter->use_unpacked_mode = 1; 112783189849SRahul Lakkireddy adapter->regs = (void *)pci_dev->mem_resource[0].addr; 112883189849SRahul Lakkireddy if (!adapter->regs) { 112983189849SRahul Lakkireddy dev_err(adapter, "%s: cannot map device registers\n", __func__); 113083189849SRahul Lakkireddy err = -ENOMEM; 113183189849SRahul Lakkireddy goto out_free_adapter; 113283189849SRahul Lakkireddy } 113383189849SRahul Lakkireddy adapter->pdev = pci_dev; 113483189849SRahul Lakkireddy adapter->eth_dev = eth_dev; 113583189849SRahul Lakkireddy pi->adapter = adapter; 113683189849SRahul Lakkireddy 113783189849SRahul Lakkireddy err = cxgbe_probe(adapter); 11381c1789ccSRahul Lakkireddy if (err) { 113983189849SRahul Lakkireddy dev_err(adapter, "%s: cxgbe probe failed with err %d\n", 114083189849SRahul Lakkireddy __func__, err); 11411c1789ccSRahul Lakkireddy goto out_free_adapter; 11421c1789ccSRahul Lakkireddy } 11431c1789ccSRahul Lakkireddy 11441c1789ccSRahul Lakkireddy return 0; 114583189849SRahul Lakkireddy 114683189849SRahul Lakkireddy out_free_adapter: 11471c1789ccSRahul Lakkireddy rte_free(adapter); 114883189849SRahul Lakkireddy return err; 114983189849SRahul Lakkireddy } 115083189849SRahul Lakkireddy 1151fdf91e0fSJan Blunck static int eth_cxgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1152fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1153fdf91e0fSJan Blunck { 1154fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1155fdf91e0fSJan Blunck sizeof(struct port_info), eth_cxgbe_dev_init); 1156fdf91e0fSJan Blunck } 1157fdf91e0fSJan Blunck 1158fdf91e0fSJan Blunck static int eth_cxgbe_pci_remove(struct rte_pci_device *pci_dev) 1159fdf91e0fSJan Blunck { 1160fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_remove(pci_dev, NULL); 1161fdf91e0fSJan Blunck } 1162fdf91e0fSJan Blunck 1163fdf91e0fSJan Blunck static struct rte_pci_driver rte_cxgbe_pmd = { 116483189849SRahul Lakkireddy .id_table = cxgb4_pci_tbl, 11654dee49c1SRahul Lakkireddy .drv_flags = RTE_PCI_DRV_NEED_MAPPING, 1166fdf91e0fSJan Blunck .probe = eth_cxgbe_pci_probe, 1167fdf91e0fSJan Blunck .remove = eth_cxgbe_pci_remove, 116883189849SRahul Lakkireddy }; 116983189849SRahul Lakkireddy 1170fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_cxgbe, rte_cxgbe_pmd); 117101f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_cxgbe, cxgb4_pci_tbl); 117206e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_cxgbe, "* igb_uio | uio_pci_generic | vfio-pci"); 1173