xref: /dpdk/drivers/net/cxgbe/cxgbe_ethdev.c (revision 63a97e588b1f7a9d9533153058276af6e9abd2be)
12aa5c722SRahul Lakkireddy /* SPDX-License-Identifier: BSD-3-Clause
22aa5c722SRahul Lakkireddy  * Copyright(c) 2014-2018 Chelsio Communications.
383189849SRahul Lakkireddy  * All rights reserved.
483189849SRahul Lakkireddy  */
583189849SRahul Lakkireddy 
683189849SRahul Lakkireddy #include <sys/queue.h>
783189849SRahul Lakkireddy #include <stdio.h>
883189849SRahul Lakkireddy #include <errno.h>
983189849SRahul Lakkireddy #include <stdint.h>
1083189849SRahul Lakkireddy #include <string.h>
1183189849SRahul Lakkireddy #include <unistd.h>
1283189849SRahul Lakkireddy #include <stdarg.h>
1383189849SRahul Lakkireddy #include <inttypes.h>
1483189849SRahul Lakkireddy #include <netinet/in.h>
1583189849SRahul Lakkireddy 
1683189849SRahul Lakkireddy #include <rte_byteorder.h>
1783189849SRahul Lakkireddy #include <rte_common.h>
1883189849SRahul Lakkireddy #include <rte_cycles.h>
1983189849SRahul Lakkireddy #include <rte_interrupts.h>
2083189849SRahul Lakkireddy #include <rte_log.h>
2183189849SRahul Lakkireddy #include <rte_debug.h>
2283189849SRahul Lakkireddy #include <rte_pci.h>
23c752998bSGaetan Rivet #include <rte_bus_pci.h>
2483189849SRahul Lakkireddy #include <rte_atomic.h>
2583189849SRahul Lakkireddy #include <rte_branch_prediction.h>
2683189849SRahul Lakkireddy #include <rte_memory.h>
2783189849SRahul Lakkireddy #include <rte_tailq.h>
2883189849SRahul Lakkireddy #include <rte_eal.h>
2983189849SRahul Lakkireddy #include <rte_alarm.h>
3083189849SRahul Lakkireddy #include <rte_ether.h>
31ffc905f3SFerruh Yigit #include <rte_ethdev_driver.h>
32fdf91e0fSJan Blunck #include <rte_ethdev_pci.h>
3383189849SRahul Lakkireddy #include <rte_malloc.h>
3483189849SRahul Lakkireddy #include <rte_random.h>
3583189849SRahul Lakkireddy #include <rte_dev.h>
3683189849SRahul Lakkireddy 
3783189849SRahul Lakkireddy #include "cxgbe.h"
38011ebc23SKumar Sanghvi #include "cxgbe_pfvf.h"
39ee61f511SShagun Agrawal #include "cxgbe_flow.h"
4083189849SRahul Lakkireddy 
4183189849SRahul Lakkireddy /*
4283189849SRahul Lakkireddy  * Macros needed to support the PCI Device ID Table ...
4383189849SRahul Lakkireddy  */
4483189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \
4528a1fd4fSFerruh Yigit 	static const struct rte_pci_id cxgb4_pci_tbl[] = {
4683189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_FUNCTION 0x4
4783189849SRahul Lakkireddy 
4883189849SRahul Lakkireddy #define PCI_VENDOR_ID_CHELSIO 0x1425
4983189849SRahul Lakkireddy 
5083189849SRahul Lakkireddy #define CH_PCI_ID_TABLE_ENTRY(devid) \
5183189849SRahul Lakkireddy 		{ RTE_PCI_DEVICE(PCI_VENDOR_ID_CHELSIO, (devid)) }
5283189849SRahul Lakkireddy 
5383189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \
5483189849SRahul Lakkireddy 		{ .vendor_id = 0, } \
5583189849SRahul Lakkireddy 	}
5683189849SRahul Lakkireddy 
5783189849SRahul Lakkireddy /*
5883189849SRahul Lakkireddy  *... and the PCI ID Table itself ...
5983189849SRahul Lakkireddy  */
6089c8bd95SRahul Lakkireddy #include "base/t4_pci_id_tbl.h"
6183189849SRahul Lakkireddy 
62880ead4eSKumar Sanghvi uint16_t cxgbe_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts,
634a01078bSRahul Lakkireddy 			 uint16_t nb_pkts)
644a01078bSRahul Lakkireddy {
654a01078bSRahul Lakkireddy 	struct sge_eth_txq *txq = (struct sge_eth_txq *)tx_queue;
664a01078bSRahul Lakkireddy 	uint16_t pkts_sent, pkts_remain;
674a01078bSRahul Lakkireddy 	uint16_t total_sent = 0;
684a01078bSRahul Lakkireddy 	int ret = 0;
694a01078bSRahul Lakkireddy 
704a01078bSRahul Lakkireddy 	CXGBE_DEBUG_TX(adapter, "%s: txq = %p; tx_pkts = %p; nb_pkts = %d\n",
714a01078bSRahul Lakkireddy 		       __func__, txq, tx_pkts, nb_pkts);
724a01078bSRahul Lakkireddy 
734a01078bSRahul Lakkireddy 	t4_os_lock(&txq->txq_lock);
744a01078bSRahul Lakkireddy 	/* free up desc from already completed tx */
754a01078bSRahul Lakkireddy 	reclaim_completed_tx(&txq->q);
764a01078bSRahul Lakkireddy 	while (total_sent < nb_pkts) {
774a01078bSRahul Lakkireddy 		pkts_remain = nb_pkts - total_sent;
784a01078bSRahul Lakkireddy 
794a01078bSRahul Lakkireddy 		for (pkts_sent = 0; pkts_sent < pkts_remain; pkts_sent++) {
806c280962SRahul Lakkireddy 			ret = t4_eth_xmit(txq, tx_pkts[total_sent + pkts_sent],
816c280962SRahul Lakkireddy 					  nb_pkts);
824a01078bSRahul Lakkireddy 			if (ret < 0)
834a01078bSRahul Lakkireddy 				break;
844a01078bSRahul Lakkireddy 		}
854a01078bSRahul Lakkireddy 		if (!pkts_sent)
864a01078bSRahul Lakkireddy 			break;
874a01078bSRahul Lakkireddy 		total_sent += pkts_sent;
884a01078bSRahul Lakkireddy 		/* reclaim as much as possible */
894a01078bSRahul Lakkireddy 		reclaim_completed_tx(&txq->q);
904a01078bSRahul Lakkireddy 	}
914a01078bSRahul Lakkireddy 
924a01078bSRahul Lakkireddy 	t4_os_unlock(&txq->txq_lock);
934a01078bSRahul Lakkireddy 	return total_sent;
944a01078bSRahul Lakkireddy }
954a01078bSRahul Lakkireddy 
96880ead4eSKumar Sanghvi uint16_t cxgbe_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts,
9792c8a632SRahul Lakkireddy 			 uint16_t nb_pkts)
9892c8a632SRahul Lakkireddy {
9992c8a632SRahul Lakkireddy 	struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)rx_queue;
10092c8a632SRahul Lakkireddy 	unsigned int work_done;
10192c8a632SRahul Lakkireddy 
10292c8a632SRahul Lakkireddy 	CXGBE_DEBUG_RX(adapter, "%s: rxq->rspq.cntxt_id = %u; nb_pkts = %d\n",
10392c8a632SRahul Lakkireddy 		       __func__, rxq->rspq.cntxt_id, nb_pkts);
10492c8a632SRahul Lakkireddy 
10592c8a632SRahul Lakkireddy 	if (cxgbe_poll(&rxq->rspq, rx_pkts, (unsigned int)nb_pkts, &work_done))
10692c8a632SRahul Lakkireddy 		dev_err(adapter, "error in cxgbe poll\n");
10792c8a632SRahul Lakkireddy 
10892c8a632SRahul Lakkireddy 	CXGBE_DEBUG_RX(adapter, "%s: work_done = %u\n", __func__, work_done);
10992c8a632SRahul Lakkireddy 	return work_done;
11092c8a632SRahul Lakkireddy }
11192c8a632SRahul Lakkireddy 
112011ebc23SKumar Sanghvi void cxgbe_dev_info_get(struct rte_eth_dev *eth_dev,
11392c8a632SRahul Lakkireddy 			struct rte_eth_dev_info *device_info)
11492c8a632SRahul Lakkireddy {
115*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
11692c8a632SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
11792c8a632SRahul Lakkireddy 	int max_queues = adapter->sge.max_ethqsets / adapter->params.nports;
11892c8a632SRahul Lakkireddy 
119946c9ed9SKonstantin Ananyev 	static const struct rte_eth_desc_lim cxgbe_desc_lim = {
120946c9ed9SKonstantin Ananyev 		.nb_max = CXGBE_MAX_RING_DESC_SIZE,
121946c9ed9SKonstantin Ananyev 		.nb_min = CXGBE_MIN_RING_DESC_SIZE,
122946c9ed9SKonstantin Ananyev 		.nb_align = 1,
123946c9ed9SKonstantin Ananyev 	};
124946c9ed9SKonstantin Ananyev 
1254b2eff45SRahul Lakkireddy 	device_info->min_rx_bufsize = CXGBE_MIN_RX_BUFSIZE;
1264b2eff45SRahul Lakkireddy 	device_info->max_rx_pktlen = CXGBE_MAX_RX_PKTLEN;
12792c8a632SRahul Lakkireddy 	device_info->max_rx_queues = max_queues;
12892c8a632SRahul Lakkireddy 	device_info->max_tx_queues = max_queues;
12992c8a632SRahul Lakkireddy 	device_info->max_mac_addrs = 1;
13092c8a632SRahul Lakkireddy 	/* XXX: For now we support one MAC/port */
13192c8a632SRahul Lakkireddy 	device_info->max_vfs = adapter->params.arch.vfcount;
13292c8a632SRahul Lakkireddy 	device_info->max_vmdq_pools = 0; /* XXX: For now no support for VMDQ */
13392c8a632SRahul Lakkireddy 
134436125e6SShagun Agrawal 	device_info->rx_queue_offload_capa = 0UL;
135436125e6SShagun Agrawal 	device_info->rx_offload_capa = CXGBE_RX_OFFLOADS;
13692c8a632SRahul Lakkireddy 
137436125e6SShagun Agrawal 	device_info->tx_queue_offload_capa = 0UL;
138436125e6SShagun Agrawal 	device_info->tx_offload_capa = CXGBE_TX_OFFLOADS;
13992c8a632SRahul Lakkireddy 
14092c8a632SRahul Lakkireddy 	device_info->reta_size = pi->rss_size;
14108e21af9SKumar Sanghvi 	device_info->hash_key_size = CXGBE_DEFAULT_RSS_KEY_LEN;
14208e21af9SKumar Sanghvi 	device_info->flow_type_rss_offloads = CXGBE_RSS_HF_ALL;
143946c9ed9SKonstantin Ananyev 
144946c9ed9SKonstantin Ananyev 	device_info->rx_desc_lim = cxgbe_desc_lim;
145946c9ed9SKonstantin Ananyev 	device_info->tx_desc_lim = cxgbe_desc_lim;
146e307e65bSRahul Lakkireddy 	cxgbe_get_speed_caps(pi, &device_info->speed_capa);
14792c8a632SRahul Lakkireddy }
14892c8a632SRahul Lakkireddy 
149011ebc23SKumar Sanghvi void cxgbe_dev_promiscuous_enable(struct rte_eth_dev *eth_dev)
150cdac6e2eSRahul Lakkireddy {
151*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
152cdac6e2eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
153cdac6e2eSRahul Lakkireddy 
154cdac6e2eSRahul Lakkireddy 	t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1,
155cdac6e2eSRahul Lakkireddy 		      1, -1, 1, -1, false);
156cdac6e2eSRahul Lakkireddy }
157cdac6e2eSRahul Lakkireddy 
158011ebc23SKumar Sanghvi void cxgbe_dev_promiscuous_disable(struct rte_eth_dev *eth_dev)
159cdac6e2eSRahul Lakkireddy {
160*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
161cdac6e2eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
162cdac6e2eSRahul Lakkireddy 
163cdac6e2eSRahul Lakkireddy 	t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1,
164cdac6e2eSRahul Lakkireddy 		      0, -1, 1, -1, false);
165cdac6e2eSRahul Lakkireddy }
166cdac6e2eSRahul Lakkireddy 
167011ebc23SKumar Sanghvi void cxgbe_dev_allmulticast_enable(struct rte_eth_dev *eth_dev)
168cdac6e2eSRahul Lakkireddy {
169*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
170cdac6e2eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
171cdac6e2eSRahul Lakkireddy 
172cdac6e2eSRahul Lakkireddy 	/* TODO: address filters ?? */
173cdac6e2eSRahul Lakkireddy 
174cdac6e2eSRahul Lakkireddy 	t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1,
175cdac6e2eSRahul Lakkireddy 		      -1, 1, 1, -1, false);
176cdac6e2eSRahul Lakkireddy }
177cdac6e2eSRahul Lakkireddy 
178011ebc23SKumar Sanghvi void cxgbe_dev_allmulticast_disable(struct rte_eth_dev *eth_dev)
179cdac6e2eSRahul Lakkireddy {
180*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
181cdac6e2eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
182cdac6e2eSRahul Lakkireddy 
183cdac6e2eSRahul Lakkireddy 	/* TODO: address filters ?? */
184cdac6e2eSRahul Lakkireddy 
185cdac6e2eSRahul Lakkireddy 	t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1,
186cdac6e2eSRahul Lakkireddy 		      -1, 0, 1, -1, false);
187cdac6e2eSRahul Lakkireddy }
188cdac6e2eSRahul Lakkireddy 
189011ebc23SKumar Sanghvi int cxgbe_dev_link_update(struct rte_eth_dev *eth_dev,
190265af08eSRahul Lakkireddy 			  int wait_to_complete)
191cdac6e2eSRahul Lakkireddy {
192*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
193cdac6e2eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
194cdac6e2eSRahul Lakkireddy 	struct sge *s = &adapter->sge;
195e0ac655aSRahul Lakkireddy 	struct rte_eth_link new_link = { 0 };
196265af08eSRahul Lakkireddy 	unsigned int i, work_done, budget = 32;
197265af08eSRahul Lakkireddy 	u8 old_link = pi->link_cfg.link_ok;
198cdac6e2eSRahul Lakkireddy 
199265af08eSRahul Lakkireddy 	for (i = 0; i < CXGBE_LINK_STATUS_POLL_CNT; i++) {
200cdac6e2eSRahul Lakkireddy 		cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done);
201cdac6e2eSRahul Lakkireddy 
202265af08eSRahul Lakkireddy 		/* Exit if link status changed or always forced up */
203b7fd9ea8SStephen Hemminger 		if (pi->link_cfg.link_ok != old_link ||
204b7fd9ea8SStephen Hemminger 		    cxgbe_force_linkup(adapter))
205265af08eSRahul Lakkireddy 			break;
206265af08eSRahul Lakkireddy 
207265af08eSRahul Lakkireddy 		if (!wait_to_complete)
208265af08eSRahul Lakkireddy 			break;
209265af08eSRahul Lakkireddy 
210265af08eSRahul Lakkireddy 		rte_delay_ms(CXGBE_LINK_STATUS_POLL_MS);
211265af08eSRahul Lakkireddy 	}
212265af08eSRahul Lakkireddy 
213b7fd9ea8SStephen Hemminger 	new_link.link_status = cxgbe_force_linkup(adapter) ?
214f5b3c7b2SShagun Agrawal 			       ETH_LINK_UP : pi->link_cfg.link_ok;
215e0ac655aSRahul Lakkireddy 	new_link.link_autoneg = pi->link_cfg.autoneg;
216f5b3c7b2SShagun Agrawal 	new_link.link_duplex = ETH_LINK_FULL_DUPLEX;
217f5b3c7b2SShagun Agrawal 	new_link.link_speed = pi->link_cfg.speed;
218cdac6e2eSRahul Lakkireddy 
219f5b3c7b2SShagun Agrawal 	return rte_eth_linkstatus_set(eth_dev, &new_link);
220cdac6e2eSRahul Lakkireddy }
221cdac6e2eSRahul Lakkireddy 
222265af08eSRahul Lakkireddy /**
223265af08eSRahul Lakkireddy  * Set device link up.
224265af08eSRahul Lakkireddy  */
225265af08eSRahul Lakkireddy int cxgbe_dev_set_link_up(struct rte_eth_dev *dev)
226265af08eSRahul Lakkireddy {
227*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
228265af08eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
229265af08eSRahul Lakkireddy 	unsigned int work_done, budget = 32;
230265af08eSRahul Lakkireddy 	struct sge *s = &adapter->sge;
231265af08eSRahul Lakkireddy 	int ret;
232265af08eSRahul Lakkireddy 
233265af08eSRahul Lakkireddy 	/* Flush all link events */
234265af08eSRahul Lakkireddy 	cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done);
235265af08eSRahul Lakkireddy 
236265af08eSRahul Lakkireddy 	/* If link already up, nothing to do */
237265af08eSRahul Lakkireddy 	if (pi->link_cfg.link_ok)
238265af08eSRahul Lakkireddy 		return 0;
239265af08eSRahul Lakkireddy 
240265af08eSRahul Lakkireddy 	ret = cxgbe_set_link_status(pi, true);
241265af08eSRahul Lakkireddy 	if (ret)
242265af08eSRahul Lakkireddy 		return ret;
243265af08eSRahul Lakkireddy 
244265af08eSRahul Lakkireddy 	cxgbe_dev_link_update(dev, 1);
245265af08eSRahul Lakkireddy 	return 0;
246265af08eSRahul Lakkireddy }
247265af08eSRahul Lakkireddy 
248265af08eSRahul Lakkireddy /**
249265af08eSRahul Lakkireddy  * Set device link down.
250265af08eSRahul Lakkireddy  */
251265af08eSRahul Lakkireddy int cxgbe_dev_set_link_down(struct rte_eth_dev *dev)
252265af08eSRahul Lakkireddy {
253*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
254265af08eSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
255265af08eSRahul Lakkireddy 	unsigned int work_done, budget = 32;
256265af08eSRahul Lakkireddy 	struct sge *s = &adapter->sge;
257265af08eSRahul Lakkireddy 	int ret;
258265af08eSRahul Lakkireddy 
259265af08eSRahul Lakkireddy 	/* Flush all link events */
260265af08eSRahul Lakkireddy 	cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done);
261265af08eSRahul Lakkireddy 
262265af08eSRahul Lakkireddy 	/* If link already down, nothing to do */
263265af08eSRahul Lakkireddy 	if (!pi->link_cfg.link_ok)
264265af08eSRahul Lakkireddy 		return 0;
265265af08eSRahul Lakkireddy 
266265af08eSRahul Lakkireddy 	ret = cxgbe_set_link_status(pi, false);
267265af08eSRahul Lakkireddy 	if (ret)
268265af08eSRahul Lakkireddy 		return ret;
269265af08eSRahul Lakkireddy 
270265af08eSRahul Lakkireddy 	cxgbe_dev_link_update(dev, 0);
271265af08eSRahul Lakkireddy 	return 0;
272265af08eSRahul Lakkireddy }
273265af08eSRahul Lakkireddy 
274011ebc23SKumar Sanghvi int cxgbe_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu)
2750ec33be4SRahul Lakkireddy {
276*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
2770ec33be4SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
2780ec33be4SRahul Lakkireddy 	struct rte_eth_dev_info dev_info;
2790ec33be4SRahul Lakkireddy 	int err;
28035b2d13fSOlivier Matz 	uint16_t new_mtu = mtu + RTE_ETHER_HDR_LEN + RTE_ETHER_CRC_LEN;
2810ec33be4SRahul Lakkireddy 
2820ec33be4SRahul Lakkireddy 	cxgbe_dev_info_get(eth_dev, &dev_info);
2830ec33be4SRahul Lakkireddy 
28435b2d13fSOlivier Matz 	/* Must accommodate at least RTE_ETHER_MIN_MTU */
28535b2d13fSOlivier Matz 	if (new_mtu < RTE_ETHER_MIN_MTU || new_mtu > dev_info.max_rx_pktlen)
2860ec33be4SRahul Lakkireddy 		return -EINVAL;
2870ec33be4SRahul Lakkireddy 
2880ec33be4SRahul Lakkireddy 	/* set to jumbo mode if needed */
28935b2d13fSOlivier Matz 	if (new_mtu > RTE_ETHER_MAX_LEN)
290436125e6SShagun Agrawal 		eth_dev->data->dev_conf.rxmode.offloads |=
291436125e6SShagun Agrawal 			DEV_RX_OFFLOAD_JUMBO_FRAME;
2920ec33be4SRahul Lakkireddy 	else
293436125e6SShagun Agrawal 		eth_dev->data->dev_conf.rxmode.offloads &=
294436125e6SShagun Agrawal 			~DEV_RX_OFFLOAD_JUMBO_FRAME;
2950ec33be4SRahul Lakkireddy 
2960ec33be4SRahul Lakkireddy 	err = t4_set_rxmode(adapter, adapter->mbox, pi->viid, new_mtu, -1, -1,
2970ec33be4SRahul Lakkireddy 			    -1, -1, true);
2980ec33be4SRahul Lakkireddy 	if (!err)
2990ec33be4SRahul Lakkireddy 		eth_dev->data->dev_conf.rxmode.max_rx_pkt_len = new_mtu;
3000ec33be4SRahul Lakkireddy 
3010ec33be4SRahul Lakkireddy 	return err;
3020ec33be4SRahul Lakkireddy }
3030ec33be4SRahul Lakkireddy 
3040462d115SRahul Lakkireddy /*
3050462d115SRahul Lakkireddy  * Stop device.
3060462d115SRahul Lakkireddy  */
307011ebc23SKumar Sanghvi void cxgbe_dev_close(struct rte_eth_dev *eth_dev)
3080462d115SRahul Lakkireddy {
309*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
3100462d115SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
3110462d115SRahul Lakkireddy 
3120462d115SRahul Lakkireddy 	CXGBE_FUNC_TRACE();
3130462d115SRahul Lakkireddy 
3140462d115SRahul Lakkireddy 	if (!(adapter->flags & FULL_INIT_DONE))
3150462d115SRahul Lakkireddy 		return;
3160462d115SRahul Lakkireddy 
3170462d115SRahul Lakkireddy 	cxgbe_down(pi);
3180462d115SRahul Lakkireddy 
3190462d115SRahul Lakkireddy 	/*
3200462d115SRahul Lakkireddy 	 *  We clear queues only if both tx and rx path of the port
3210462d115SRahul Lakkireddy 	 *  have been disabled
3220462d115SRahul Lakkireddy 	 */
3230462d115SRahul Lakkireddy 	t4_sge_eth_clear_queues(pi);
3240462d115SRahul Lakkireddy }
3250462d115SRahul Lakkireddy 
3260462d115SRahul Lakkireddy /* Start the device.
3270462d115SRahul Lakkireddy  * It returns 0 on success.
3280462d115SRahul Lakkireddy  */
329011ebc23SKumar Sanghvi int cxgbe_dev_start(struct rte_eth_dev *eth_dev)
3300462d115SRahul Lakkireddy {
331*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
3320f3ff244SRahul Lakkireddy 	struct rte_eth_rxmode *rx_conf = &eth_dev->data->dev_conf.rxmode;
3330462d115SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
3340462d115SRahul Lakkireddy 	int err = 0, i;
3350462d115SRahul Lakkireddy 
3360462d115SRahul Lakkireddy 	CXGBE_FUNC_TRACE();
3370462d115SRahul Lakkireddy 
3380462d115SRahul Lakkireddy 	/*
3390462d115SRahul Lakkireddy 	 * If we don't have a connection to the firmware there's nothing we
3400462d115SRahul Lakkireddy 	 * can do.
3410462d115SRahul Lakkireddy 	 */
3420462d115SRahul Lakkireddy 	if (!(adapter->flags & FW_OK)) {
3430462d115SRahul Lakkireddy 		err = -ENXIO;
3440462d115SRahul Lakkireddy 		goto out;
3450462d115SRahul Lakkireddy 	}
3460462d115SRahul Lakkireddy 
3470462d115SRahul Lakkireddy 	if (!(adapter->flags & FULL_INIT_DONE)) {
3480462d115SRahul Lakkireddy 		err = cxgbe_up(adapter);
3490462d115SRahul Lakkireddy 		if (err < 0)
3500462d115SRahul Lakkireddy 			goto out;
3510462d115SRahul Lakkireddy 	}
3520462d115SRahul Lakkireddy 
3530f3ff244SRahul Lakkireddy 	if (rx_conf->offloads & DEV_RX_OFFLOAD_SCATTER)
3540f3ff244SRahul Lakkireddy 		eth_dev->data->scattered_rx = 1;
3550f3ff244SRahul Lakkireddy 	else
3560f3ff244SRahul Lakkireddy 		eth_dev->data->scattered_rx = 0;
3570f3ff244SRahul Lakkireddy 
358d87ba24dSRahul Lakkireddy 	cxgbe_enable_rx_queues(pi);
359d87ba24dSRahul Lakkireddy 
360b7fd9ea8SStephen Hemminger 	err = cxgbe_setup_rss(pi);
3610462d115SRahul Lakkireddy 	if (err)
3620462d115SRahul Lakkireddy 		goto out;
3630462d115SRahul Lakkireddy 
3640462d115SRahul Lakkireddy 	for (i = 0; i < pi->n_tx_qsets; i++) {
3650462d115SRahul Lakkireddy 		err = cxgbe_dev_tx_queue_start(eth_dev, i);
3660462d115SRahul Lakkireddy 		if (err)
3670462d115SRahul Lakkireddy 			goto out;
3680462d115SRahul Lakkireddy 	}
3690462d115SRahul Lakkireddy 
3700462d115SRahul Lakkireddy 	for (i = 0; i < pi->n_rx_qsets; i++) {
3710462d115SRahul Lakkireddy 		err = cxgbe_dev_rx_queue_start(eth_dev, i);
3720462d115SRahul Lakkireddy 		if (err)
3730462d115SRahul Lakkireddy 			goto out;
3740462d115SRahul Lakkireddy 	}
3750462d115SRahul Lakkireddy 
376b7fd9ea8SStephen Hemminger 	err = cxgbe_link_start(pi);
3770462d115SRahul Lakkireddy 	if (err)
3780462d115SRahul Lakkireddy 		goto out;
3790462d115SRahul Lakkireddy 
3800462d115SRahul Lakkireddy out:
3810462d115SRahul Lakkireddy 	return err;
3820462d115SRahul Lakkireddy }
3830462d115SRahul Lakkireddy 
3840462d115SRahul Lakkireddy /*
3850462d115SRahul Lakkireddy  * Stop device: disable rx and tx functions to allow for reconfiguring.
3860462d115SRahul Lakkireddy  */
387011ebc23SKumar Sanghvi void cxgbe_dev_stop(struct rte_eth_dev *eth_dev)
3880462d115SRahul Lakkireddy {
389*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
3900462d115SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
3910462d115SRahul Lakkireddy 
3920462d115SRahul Lakkireddy 	CXGBE_FUNC_TRACE();
3930462d115SRahul Lakkireddy 
3940462d115SRahul Lakkireddy 	if (!(adapter->flags & FULL_INIT_DONE))
3950462d115SRahul Lakkireddy 		return;
3960462d115SRahul Lakkireddy 
3970462d115SRahul Lakkireddy 	cxgbe_down(pi);
3980462d115SRahul Lakkireddy 
3990462d115SRahul Lakkireddy 	/*
4000462d115SRahul Lakkireddy 	 *  We clear queues only if both tx and rx path of the port
4010462d115SRahul Lakkireddy 	 *  have been disabled
4020462d115SRahul Lakkireddy 	 */
4030462d115SRahul Lakkireddy 	t4_sge_eth_clear_queues(pi);
4040f3ff244SRahul Lakkireddy 	eth_dev->data->scattered_rx = 0;
4050462d115SRahul Lakkireddy }
4060462d115SRahul Lakkireddy 
407011ebc23SKumar Sanghvi int cxgbe_dev_configure(struct rte_eth_dev *eth_dev)
40892c8a632SRahul Lakkireddy {
409*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
41092c8a632SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
41192c8a632SRahul Lakkireddy 	int err;
41292c8a632SRahul Lakkireddy 
41392c8a632SRahul Lakkireddy 	CXGBE_FUNC_TRACE();
41492c8a632SRahul Lakkireddy 
41592c8a632SRahul Lakkireddy 	if (!(adapter->flags & FW_QUEUE_BOUND)) {
416b7fd9ea8SStephen Hemminger 		err = cxgbe_setup_sge_fwevtq(adapter);
41792c8a632SRahul Lakkireddy 		if (err)
41892c8a632SRahul Lakkireddy 			return err;
41992c8a632SRahul Lakkireddy 		adapter->flags |= FW_QUEUE_BOUND;
420a0163693SShagun Agrawal 		if (is_pf4(adapter)) {
421b7fd9ea8SStephen Hemminger 			err = cxgbe_setup_sge_ctrl_txq(adapter);
4223a3aaabcSShagun Agrawal 			if (err)
4233a3aaabcSShagun Agrawal 				return err;
42492c8a632SRahul Lakkireddy 		}
425a0163693SShagun Agrawal 	}
42692c8a632SRahul Lakkireddy 
427b7fd9ea8SStephen Hemminger 	err = cxgbe_cfg_queue_count(eth_dev);
42892c8a632SRahul Lakkireddy 	if (err)
42992c8a632SRahul Lakkireddy 		return err;
43092c8a632SRahul Lakkireddy 
43192c8a632SRahul Lakkireddy 	return 0;
43292c8a632SRahul Lakkireddy }
43392c8a632SRahul Lakkireddy 
434011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id)
4354a01078bSRahul Lakkireddy {
4366b6861c1SPablo de Lara 	int ret;
4374a01078bSRahul Lakkireddy 	struct sge_eth_txq *txq = (struct sge_eth_txq *)
4384a01078bSRahul Lakkireddy 				  (eth_dev->data->tx_queues[tx_queue_id]);
4394a01078bSRahul Lakkireddy 
4404a01078bSRahul Lakkireddy 	dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id);
4414a01078bSRahul Lakkireddy 
4426b6861c1SPablo de Lara 	ret = t4_sge_eth_txq_start(txq);
4436b6861c1SPablo de Lara 	if (ret == 0)
4446b6861c1SPablo de Lara 		eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED;
4456b6861c1SPablo de Lara 
4466b6861c1SPablo de Lara 	return ret;
4474a01078bSRahul Lakkireddy }
4484a01078bSRahul Lakkireddy 
449011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t tx_queue_id)
4504a01078bSRahul Lakkireddy {
4516b6861c1SPablo de Lara 	int ret;
4524a01078bSRahul Lakkireddy 	struct sge_eth_txq *txq = (struct sge_eth_txq *)
4534a01078bSRahul Lakkireddy 				  (eth_dev->data->tx_queues[tx_queue_id]);
4544a01078bSRahul Lakkireddy 
4554a01078bSRahul Lakkireddy 	dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id);
4564a01078bSRahul Lakkireddy 
4576b6861c1SPablo de Lara 	ret = t4_sge_eth_txq_stop(txq);
4586b6861c1SPablo de Lara 	if (ret == 0)
4596b6861c1SPablo de Lara 		eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED;
4606b6861c1SPablo de Lara 
4616b6861c1SPablo de Lara 	return ret;
4624a01078bSRahul Lakkireddy }
4634a01078bSRahul Lakkireddy 
464011ebc23SKumar Sanghvi int cxgbe_dev_tx_queue_setup(struct rte_eth_dev *eth_dev,
4654a01078bSRahul Lakkireddy 			     uint16_t queue_idx, uint16_t nb_desc,
4664a01078bSRahul Lakkireddy 			     unsigned int socket_id,
467a4996bd8SWei Dai 			     const struct rte_eth_txconf *tx_conf __rte_unused)
4684a01078bSRahul Lakkireddy {
469*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
4704a01078bSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
4714a01078bSRahul Lakkireddy 	struct sge *s = &adapter->sge;
4724a01078bSRahul Lakkireddy 	struct sge_eth_txq *txq = &s->ethtxq[pi->first_qset + queue_idx];
4734a01078bSRahul Lakkireddy 	int err = 0;
4744a01078bSRahul Lakkireddy 	unsigned int temp_nb_desc;
4754a01078bSRahul Lakkireddy 
4764a01078bSRahul Lakkireddy 	dev_debug(adapter, "%s: eth_dev->data->nb_tx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; pi->first_qset = %u\n",
4774a01078bSRahul Lakkireddy 		  __func__, eth_dev->data->nb_tx_queues, queue_idx, nb_desc,
4784a01078bSRahul Lakkireddy 		  socket_id, pi->first_qset);
4794a01078bSRahul Lakkireddy 
4804a01078bSRahul Lakkireddy 	/*  Free up the existing queue  */
4814a01078bSRahul Lakkireddy 	if (eth_dev->data->tx_queues[queue_idx]) {
4824a01078bSRahul Lakkireddy 		cxgbe_dev_tx_queue_release(eth_dev->data->tx_queues[queue_idx]);
4834a01078bSRahul Lakkireddy 		eth_dev->data->tx_queues[queue_idx] = NULL;
4844a01078bSRahul Lakkireddy 	}
4854a01078bSRahul Lakkireddy 
4864a01078bSRahul Lakkireddy 	eth_dev->data->tx_queues[queue_idx] = (void *)txq;
4874a01078bSRahul Lakkireddy 
4884a01078bSRahul Lakkireddy 	/* Sanity Checking
4894a01078bSRahul Lakkireddy 	 *
4904a01078bSRahul Lakkireddy 	 * nb_desc should be > 1023 and <= CXGBE_MAX_RING_DESC_SIZE
4914a01078bSRahul Lakkireddy 	 */
4924a01078bSRahul Lakkireddy 	temp_nb_desc = nb_desc;
4934a01078bSRahul Lakkireddy 	if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) {
4944a01078bSRahul Lakkireddy 		dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n",
4954a01078bSRahul Lakkireddy 			 __func__, CXGBE_MIN_RING_DESC_SIZE,
4964a01078bSRahul Lakkireddy 			 CXGBE_DEFAULT_TX_DESC_SIZE);
4974a01078bSRahul Lakkireddy 		temp_nb_desc = CXGBE_DEFAULT_TX_DESC_SIZE;
4984a01078bSRahul Lakkireddy 	} else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) {
4994a01078bSRahul Lakkireddy 		dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n",
5004a01078bSRahul Lakkireddy 			__func__, CXGBE_MIN_RING_DESC_SIZE,
5014a01078bSRahul Lakkireddy 			CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_TX_DESC_SIZE);
5024a01078bSRahul Lakkireddy 		return -(EINVAL);
5034a01078bSRahul Lakkireddy 	}
5044a01078bSRahul Lakkireddy 
5054a01078bSRahul Lakkireddy 	txq->q.size = temp_nb_desc;
5064a01078bSRahul Lakkireddy 
5074a01078bSRahul Lakkireddy 	err = t4_sge_alloc_eth_txq(adapter, txq, eth_dev, queue_idx,
5084a01078bSRahul Lakkireddy 				   s->fw_evtq.cntxt_id, socket_id);
5094a01078bSRahul Lakkireddy 
5105e59e39aSKumar Sanghvi 	dev_debug(adapter, "%s: txq->q.cntxt_id= %u txq->q.abs_id= %u err = %d\n",
5115e59e39aSKumar Sanghvi 		  __func__, txq->q.cntxt_id, txq->q.abs_id, err);
5124a01078bSRahul Lakkireddy 	return err;
5134a01078bSRahul Lakkireddy }
5144a01078bSRahul Lakkireddy 
515011ebc23SKumar Sanghvi void cxgbe_dev_tx_queue_release(void *q)
5164a01078bSRahul Lakkireddy {
5174a01078bSRahul Lakkireddy 	struct sge_eth_txq *txq = (struct sge_eth_txq *)q;
5184a01078bSRahul Lakkireddy 
5194a01078bSRahul Lakkireddy 	if (txq) {
5204a01078bSRahul Lakkireddy 		struct port_info *pi = (struct port_info *)
5214a01078bSRahul Lakkireddy 				       (txq->eth_dev->data->dev_private);
5224a01078bSRahul Lakkireddy 		struct adapter *adap = pi->adapter;
5234a01078bSRahul Lakkireddy 
5244a01078bSRahul Lakkireddy 		dev_debug(adapter, "%s: pi->port_id = %d; tx_queue_id = %d\n",
5254a01078bSRahul Lakkireddy 			  __func__, pi->port_id, txq->q.cntxt_id);
5264a01078bSRahul Lakkireddy 
5274a01078bSRahul Lakkireddy 		t4_sge_eth_txq_release(adap, txq);
5284a01078bSRahul Lakkireddy 	}
5294a01078bSRahul Lakkireddy }
5304a01078bSRahul Lakkireddy 
531011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id)
53292c8a632SRahul Lakkireddy {
5336b6861c1SPablo de Lara 	int ret;
534*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
53592c8a632SRahul Lakkireddy 	struct adapter *adap = pi->adapter;
53692c8a632SRahul Lakkireddy 	struct sge_rspq *q;
53792c8a632SRahul Lakkireddy 
53892c8a632SRahul Lakkireddy 	dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n",
53992c8a632SRahul Lakkireddy 		  __func__, pi->port_id, rx_queue_id);
54092c8a632SRahul Lakkireddy 
54192c8a632SRahul Lakkireddy 	q = eth_dev->data->rx_queues[rx_queue_id];
5426b6861c1SPablo de Lara 
5436b6861c1SPablo de Lara 	ret = t4_sge_eth_rxq_start(adap, q);
5446b6861c1SPablo de Lara 	if (ret == 0)
5456b6861c1SPablo de Lara 		eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED;
5466b6861c1SPablo de Lara 
5476b6861c1SPablo de Lara 	return ret;
54892c8a632SRahul Lakkireddy }
54992c8a632SRahul Lakkireddy 
550011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_stop(struct rte_eth_dev *eth_dev, uint16_t rx_queue_id)
55192c8a632SRahul Lakkireddy {
5526b6861c1SPablo de Lara 	int ret;
553*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
55492c8a632SRahul Lakkireddy 	struct adapter *adap = pi->adapter;
55592c8a632SRahul Lakkireddy 	struct sge_rspq *q;
55692c8a632SRahul Lakkireddy 
55792c8a632SRahul Lakkireddy 	dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n",
55892c8a632SRahul Lakkireddy 		  __func__, pi->port_id, rx_queue_id);
55992c8a632SRahul Lakkireddy 
56092c8a632SRahul Lakkireddy 	q = eth_dev->data->rx_queues[rx_queue_id];
5616b6861c1SPablo de Lara 	ret = t4_sge_eth_rxq_stop(adap, q);
5626b6861c1SPablo de Lara 	if (ret == 0)
5636b6861c1SPablo de Lara 		eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED;
5646b6861c1SPablo de Lara 
5656b6861c1SPablo de Lara 	return ret;
56692c8a632SRahul Lakkireddy }
56792c8a632SRahul Lakkireddy 
568011ebc23SKumar Sanghvi int cxgbe_dev_rx_queue_setup(struct rte_eth_dev *eth_dev,
56992c8a632SRahul Lakkireddy 			     uint16_t queue_idx, uint16_t nb_desc,
57092c8a632SRahul Lakkireddy 			     unsigned int socket_id,
571a4996bd8SWei Dai 			     const struct rte_eth_rxconf *rx_conf __rte_unused,
57292c8a632SRahul Lakkireddy 			     struct rte_mempool *mp)
57392c8a632SRahul Lakkireddy {
574*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
57592c8a632SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
57692c8a632SRahul Lakkireddy 	struct sge *s = &adapter->sge;
57792c8a632SRahul Lakkireddy 	struct sge_eth_rxq *rxq = &s->ethrxq[pi->first_qset + queue_idx];
57892c8a632SRahul Lakkireddy 	int err = 0;
57992c8a632SRahul Lakkireddy 	int msi_idx = 0;
58092c8a632SRahul Lakkireddy 	unsigned int temp_nb_desc;
5814b2eff45SRahul Lakkireddy 	struct rte_eth_dev_info dev_info;
5824b2eff45SRahul Lakkireddy 	unsigned int pkt_len = eth_dev->data->dev_conf.rxmode.max_rx_pkt_len;
58392c8a632SRahul Lakkireddy 
58492c8a632SRahul Lakkireddy 	dev_debug(adapter, "%s: eth_dev->data->nb_rx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; mp = %p\n",
58592c8a632SRahul Lakkireddy 		  __func__, eth_dev->data->nb_rx_queues, queue_idx, nb_desc,
58692c8a632SRahul Lakkireddy 		  socket_id, mp);
58792c8a632SRahul Lakkireddy 
5884b2eff45SRahul Lakkireddy 	cxgbe_dev_info_get(eth_dev, &dev_info);
5894b2eff45SRahul Lakkireddy 
59035b2d13fSOlivier Matz 	/* Must accommodate at least RTE_ETHER_MIN_MTU */
5914b2eff45SRahul Lakkireddy 	if ((pkt_len < dev_info.min_rx_bufsize) ||
5924b2eff45SRahul Lakkireddy 	    (pkt_len > dev_info.max_rx_pktlen)) {
5934b2eff45SRahul Lakkireddy 		dev_err(adap, "%s: max pkt len must be > %d and <= %d\n",
5944b2eff45SRahul Lakkireddy 			__func__, dev_info.min_rx_bufsize,
5954b2eff45SRahul Lakkireddy 			dev_info.max_rx_pktlen);
5964b2eff45SRahul Lakkireddy 		return -EINVAL;
5974b2eff45SRahul Lakkireddy 	}
5984b2eff45SRahul Lakkireddy 
59992c8a632SRahul Lakkireddy 	/*  Free up the existing queue  */
60092c8a632SRahul Lakkireddy 	if (eth_dev->data->rx_queues[queue_idx]) {
60192c8a632SRahul Lakkireddy 		cxgbe_dev_rx_queue_release(eth_dev->data->rx_queues[queue_idx]);
60292c8a632SRahul Lakkireddy 		eth_dev->data->rx_queues[queue_idx] = NULL;
60392c8a632SRahul Lakkireddy 	}
60492c8a632SRahul Lakkireddy 
60592c8a632SRahul Lakkireddy 	eth_dev->data->rx_queues[queue_idx] = (void *)rxq;
60692c8a632SRahul Lakkireddy 
60792c8a632SRahul Lakkireddy 	/* Sanity Checking
60892c8a632SRahul Lakkireddy 	 *
60992c8a632SRahul Lakkireddy 	 * nb_desc should be > 0 and <= CXGBE_MAX_RING_DESC_SIZE
61092c8a632SRahul Lakkireddy 	 */
61192c8a632SRahul Lakkireddy 	temp_nb_desc = nb_desc;
61292c8a632SRahul Lakkireddy 	if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) {
61392c8a632SRahul Lakkireddy 		dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n",
61492c8a632SRahul Lakkireddy 			 __func__, CXGBE_MIN_RING_DESC_SIZE,
61592c8a632SRahul Lakkireddy 			 CXGBE_DEFAULT_RX_DESC_SIZE);
61692c8a632SRahul Lakkireddy 		temp_nb_desc = CXGBE_DEFAULT_RX_DESC_SIZE;
61792c8a632SRahul Lakkireddy 	} else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) {
61892c8a632SRahul Lakkireddy 		dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n",
61992c8a632SRahul Lakkireddy 			__func__, CXGBE_MIN_RING_DESC_SIZE,
62092c8a632SRahul Lakkireddy 			CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_RX_DESC_SIZE);
62192c8a632SRahul Lakkireddy 		return -(EINVAL);
62292c8a632SRahul Lakkireddy 	}
62392c8a632SRahul Lakkireddy 
62492c8a632SRahul Lakkireddy 	rxq->rspq.size = temp_nb_desc;
62592c8a632SRahul Lakkireddy 	if ((&rxq->fl) != NULL)
62692c8a632SRahul Lakkireddy 		rxq->fl.size = temp_nb_desc;
62792c8a632SRahul Lakkireddy 
6284b2eff45SRahul Lakkireddy 	/* Set to jumbo mode if necessary */
62935b2d13fSOlivier Matz 	if (pkt_len > RTE_ETHER_MAX_LEN)
630436125e6SShagun Agrawal 		eth_dev->data->dev_conf.rxmode.offloads |=
631436125e6SShagun Agrawal 			DEV_RX_OFFLOAD_JUMBO_FRAME;
6324b2eff45SRahul Lakkireddy 	else
633436125e6SShagun Agrawal 		eth_dev->data->dev_conf.rxmode.offloads &=
634436125e6SShagun Agrawal 			~DEV_RX_OFFLOAD_JUMBO_FRAME;
6354b2eff45SRahul Lakkireddy 
63692c8a632SRahul Lakkireddy 	err = t4_sge_alloc_rxq(adapter, &rxq->rspq, false, eth_dev, msi_idx,
63734020f18SVishal Kulkarni 			       &rxq->fl, NULL,
6385e59e39aSKumar Sanghvi 			       is_pf4(adapter) ?
6395e59e39aSKumar Sanghvi 			       t4_get_tp_ch_map(adapter, pi->tx_chan) : 0, mp,
64092c8a632SRahul Lakkireddy 			       queue_idx, socket_id);
64192c8a632SRahul Lakkireddy 
6425e59e39aSKumar Sanghvi 	dev_debug(adapter, "%s: err = %d; port_id = %d; cntxt_id = %u; abs_id = %u\n",
6435e59e39aSKumar Sanghvi 		  __func__, err, pi->port_id, rxq->rspq.cntxt_id,
6445e59e39aSKumar Sanghvi 		  rxq->rspq.abs_id);
64592c8a632SRahul Lakkireddy 	return err;
64692c8a632SRahul Lakkireddy }
64792c8a632SRahul Lakkireddy 
648011ebc23SKumar Sanghvi void cxgbe_dev_rx_queue_release(void *q)
64992c8a632SRahul Lakkireddy {
65092c8a632SRahul Lakkireddy 	struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)q;
65192c8a632SRahul Lakkireddy 	struct sge_rspq *rq = &rxq->rspq;
65292c8a632SRahul Lakkireddy 
65392c8a632SRahul Lakkireddy 	if (rq) {
65492c8a632SRahul Lakkireddy 		struct port_info *pi = (struct port_info *)
65592c8a632SRahul Lakkireddy 				       (rq->eth_dev->data->dev_private);
65692c8a632SRahul Lakkireddy 		struct adapter *adap = pi->adapter;
65792c8a632SRahul Lakkireddy 
65892c8a632SRahul Lakkireddy 		dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n",
65992c8a632SRahul Lakkireddy 			  __func__, pi->port_id, rxq->rspq.cntxt_id);
66092c8a632SRahul Lakkireddy 
66192c8a632SRahul Lakkireddy 		t4_sge_eth_rxq_release(adap, rxq);
66292c8a632SRahul Lakkireddy 	}
66392c8a632SRahul Lakkireddy }
66492c8a632SRahul Lakkireddy 
665856505d3SRahul Lakkireddy /*
666856505d3SRahul Lakkireddy  * Get port statistics.
667856505d3SRahul Lakkireddy  */
668d5b0924bSMatan Azrad static int cxgbe_dev_stats_get(struct rte_eth_dev *eth_dev,
669856505d3SRahul Lakkireddy 				struct rte_eth_stats *eth_stats)
670856505d3SRahul Lakkireddy {
671*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
672856505d3SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
673856505d3SRahul Lakkireddy 	struct sge *s = &adapter->sge;
674856505d3SRahul Lakkireddy 	struct port_stats ps;
675856505d3SRahul Lakkireddy 	unsigned int i;
676856505d3SRahul Lakkireddy 
677856505d3SRahul Lakkireddy 	cxgbe_stats_get(pi, &ps);
678856505d3SRahul Lakkireddy 
679856505d3SRahul Lakkireddy 	/* RX Stats */
680856505d3SRahul Lakkireddy 	eth_stats->imissed  = ps.rx_ovflow0 + ps.rx_ovflow1 +
681856505d3SRahul Lakkireddy 			      ps.rx_ovflow2 + ps.rx_ovflow3 +
682856505d3SRahul Lakkireddy 			      ps.rx_trunc0 + ps.rx_trunc1 +
683856505d3SRahul Lakkireddy 			      ps.rx_trunc2 + ps.rx_trunc3;
684b5d5b4a8SStephen Hemminger 	eth_stats->ierrors  = ps.rx_symbol_err + ps.rx_fcs_err +
685b5d5b4a8SStephen Hemminger 			      ps.rx_jabber + ps.rx_too_long + ps.rx_runt +
68686057c99SIgor Ryzhov 			      ps.rx_len_err;
687856505d3SRahul Lakkireddy 
688856505d3SRahul Lakkireddy 	/* TX Stats */
689856505d3SRahul Lakkireddy 	eth_stats->opackets = ps.tx_frames;
690856505d3SRahul Lakkireddy 	eth_stats->obytes   = ps.tx_octets;
691856505d3SRahul Lakkireddy 	eth_stats->oerrors  = ps.tx_error_frames;
692856505d3SRahul Lakkireddy 
693856505d3SRahul Lakkireddy 	for (i = 0; i < pi->n_rx_qsets; i++) {
694856505d3SRahul Lakkireddy 		struct sge_eth_rxq *rxq =
695856505d3SRahul Lakkireddy 			&s->ethrxq[pi->first_qset + i];
696856505d3SRahul Lakkireddy 
697856505d3SRahul Lakkireddy 		eth_stats->q_ipackets[i] = rxq->stats.pkts;
698856505d3SRahul Lakkireddy 		eth_stats->q_ibytes[i] = rxq->stats.rx_bytes;
699ea6a99c0SRahul Lakkireddy 		eth_stats->ipackets += eth_stats->q_ipackets[i];
700ea6a99c0SRahul Lakkireddy 		eth_stats->ibytes += eth_stats->q_ibytes[i];
701856505d3SRahul Lakkireddy 	}
702856505d3SRahul Lakkireddy 
703856505d3SRahul Lakkireddy 	for (i = 0; i < pi->n_tx_qsets; i++) {
704856505d3SRahul Lakkireddy 		struct sge_eth_txq *txq =
705856505d3SRahul Lakkireddy 			&s->ethtxq[pi->first_qset + i];
706856505d3SRahul Lakkireddy 
707856505d3SRahul Lakkireddy 		eth_stats->q_opackets[i] = txq->stats.pkts;
708856505d3SRahul Lakkireddy 		eth_stats->q_obytes[i] = txq->stats.tx_bytes;
709856505d3SRahul Lakkireddy 	}
710d5b0924bSMatan Azrad 	return 0;
711856505d3SRahul Lakkireddy }
712856505d3SRahul Lakkireddy 
713856505d3SRahul Lakkireddy /*
714856505d3SRahul Lakkireddy  * Reset port statistics.
715856505d3SRahul Lakkireddy  */
716856505d3SRahul Lakkireddy static void cxgbe_dev_stats_reset(struct rte_eth_dev *eth_dev)
717856505d3SRahul Lakkireddy {
718*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
719856505d3SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
720856505d3SRahul Lakkireddy 	struct sge *s = &adapter->sge;
721856505d3SRahul Lakkireddy 	unsigned int i;
722856505d3SRahul Lakkireddy 
723856505d3SRahul Lakkireddy 	cxgbe_stats_reset(pi);
724856505d3SRahul Lakkireddy 	for (i = 0; i < pi->n_rx_qsets; i++) {
725856505d3SRahul Lakkireddy 		struct sge_eth_rxq *rxq =
726856505d3SRahul Lakkireddy 			&s->ethrxq[pi->first_qset + i];
727856505d3SRahul Lakkireddy 
728856505d3SRahul Lakkireddy 		rxq->stats.pkts = 0;
729856505d3SRahul Lakkireddy 		rxq->stats.rx_bytes = 0;
730856505d3SRahul Lakkireddy 	}
731856505d3SRahul Lakkireddy 	for (i = 0; i < pi->n_tx_qsets; i++) {
732856505d3SRahul Lakkireddy 		struct sge_eth_txq *txq =
733856505d3SRahul Lakkireddy 			&s->ethtxq[pi->first_qset + i];
734856505d3SRahul Lakkireddy 
735856505d3SRahul Lakkireddy 		txq->stats.pkts = 0;
736856505d3SRahul Lakkireddy 		txq->stats.tx_bytes = 0;
737856505d3SRahul Lakkireddy 		txq->stats.mapping_err = 0;
738856505d3SRahul Lakkireddy 	}
739856505d3SRahul Lakkireddy }
740856505d3SRahul Lakkireddy 
741631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_get(struct rte_eth_dev *eth_dev,
742631dfc71SRahul Lakkireddy 			       struct rte_eth_fc_conf *fc_conf)
743631dfc71SRahul Lakkireddy {
744*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
745631dfc71SRahul Lakkireddy 	struct link_config *lc = &pi->link_cfg;
746631dfc71SRahul Lakkireddy 	int rx_pause, tx_pause;
747631dfc71SRahul Lakkireddy 
748631dfc71SRahul Lakkireddy 	fc_conf->autoneg = lc->fc & PAUSE_AUTONEG;
749631dfc71SRahul Lakkireddy 	rx_pause = lc->fc & PAUSE_RX;
750631dfc71SRahul Lakkireddy 	tx_pause = lc->fc & PAUSE_TX;
751631dfc71SRahul Lakkireddy 
752631dfc71SRahul Lakkireddy 	if (rx_pause && tx_pause)
753631dfc71SRahul Lakkireddy 		fc_conf->mode = RTE_FC_FULL;
754631dfc71SRahul Lakkireddy 	else if (rx_pause)
755631dfc71SRahul Lakkireddy 		fc_conf->mode = RTE_FC_RX_PAUSE;
756631dfc71SRahul Lakkireddy 	else if (tx_pause)
757631dfc71SRahul Lakkireddy 		fc_conf->mode = RTE_FC_TX_PAUSE;
758631dfc71SRahul Lakkireddy 	else
759631dfc71SRahul Lakkireddy 		fc_conf->mode = RTE_FC_NONE;
760631dfc71SRahul Lakkireddy 	return 0;
761631dfc71SRahul Lakkireddy }
762631dfc71SRahul Lakkireddy 
763631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_set(struct rte_eth_dev *eth_dev,
764631dfc71SRahul Lakkireddy 			       struct rte_eth_fc_conf *fc_conf)
765631dfc71SRahul Lakkireddy {
766*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
767631dfc71SRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
768631dfc71SRahul Lakkireddy 	struct link_config *lc = &pi->link_cfg;
769631dfc71SRahul Lakkireddy 
77076488837SRahul Lakkireddy 	if (lc->pcaps & FW_PORT_CAP32_ANEG) {
771631dfc71SRahul Lakkireddy 		if (fc_conf->autoneg)
772631dfc71SRahul Lakkireddy 			lc->requested_fc |= PAUSE_AUTONEG;
773631dfc71SRahul Lakkireddy 		else
774631dfc71SRahul Lakkireddy 			lc->requested_fc &= ~PAUSE_AUTONEG;
775631dfc71SRahul Lakkireddy 	}
776631dfc71SRahul Lakkireddy 
777631dfc71SRahul Lakkireddy 	if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) ||
778631dfc71SRahul Lakkireddy 	    (fc_conf->mode & RTE_FC_RX_PAUSE))
779631dfc71SRahul Lakkireddy 		lc->requested_fc |= PAUSE_RX;
780631dfc71SRahul Lakkireddy 	else
781631dfc71SRahul Lakkireddy 		lc->requested_fc &= ~PAUSE_RX;
782631dfc71SRahul Lakkireddy 
783631dfc71SRahul Lakkireddy 	if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) ||
784631dfc71SRahul Lakkireddy 	    (fc_conf->mode & RTE_FC_TX_PAUSE))
785631dfc71SRahul Lakkireddy 		lc->requested_fc |= PAUSE_TX;
786631dfc71SRahul Lakkireddy 	else
787631dfc71SRahul Lakkireddy 		lc->requested_fc &= ~PAUSE_TX;
788631dfc71SRahul Lakkireddy 
789631dfc71SRahul Lakkireddy 	return t4_link_l1cfg(adapter, adapter->mbox, pi->tx_chan,
790631dfc71SRahul Lakkireddy 			     &pi->link_cfg);
791631dfc71SRahul Lakkireddy }
792631dfc71SRahul Lakkireddy 
793011ebc23SKumar Sanghvi const uint32_t *
79478a38edfSJianfeng Tan cxgbe_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev)
79578a38edfSJianfeng Tan {
79678a38edfSJianfeng Tan 	static const uint32_t ptypes[] = {
79778a38edfSJianfeng Tan 		RTE_PTYPE_L3_IPV4,
79878a38edfSJianfeng Tan 		RTE_PTYPE_L3_IPV6,
79978a38edfSJianfeng Tan 		RTE_PTYPE_UNKNOWN
80078a38edfSJianfeng Tan 	};
80178a38edfSJianfeng Tan 
80278a38edfSJianfeng Tan 	if (eth_dev->rx_pkt_burst == cxgbe_recv_pkts)
80378a38edfSJianfeng Tan 		return ptypes;
80478a38edfSJianfeng Tan 	return NULL;
80578a38edfSJianfeng Tan }
80678a38edfSJianfeng Tan 
80708e21af9SKumar Sanghvi /* Update RSS hash configuration
80808e21af9SKumar Sanghvi  */
80908e21af9SKumar Sanghvi static int cxgbe_dev_rss_hash_update(struct rte_eth_dev *dev,
81008e21af9SKumar Sanghvi 				     struct rte_eth_rss_conf *rss_conf)
81108e21af9SKumar Sanghvi {
812*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
81308e21af9SKumar Sanghvi 	struct adapter *adapter = pi->adapter;
81408e21af9SKumar Sanghvi 	int err;
81508e21af9SKumar Sanghvi 
81608e21af9SKumar Sanghvi 	err = cxgbe_write_rss_conf(pi, rss_conf->rss_hf);
81708e21af9SKumar Sanghvi 	if (err)
81808e21af9SKumar Sanghvi 		return err;
81908e21af9SKumar Sanghvi 
82008e21af9SKumar Sanghvi 	pi->rss_hf = rss_conf->rss_hf;
82108e21af9SKumar Sanghvi 
82208e21af9SKumar Sanghvi 	if (rss_conf->rss_key) {
82308e21af9SKumar Sanghvi 		u32 key[10], mod_key[10];
82408e21af9SKumar Sanghvi 		int i, j;
82508e21af9SKumar Sanghvi 
82608e21af9SKumar Sanghvi 		memcpy(key, rss_conf->rss_key, CXGBE_DEFAULT_RSS_KEY_LEN);
82708e21af9SKumar Sanghvi 
82808e21af9SKumar Sanghvi 		for (i = 9, j = 0; i >= 0; i--, j++)
82908e21af9SKumar Sanghvi 			mod_key[j] = cpu_to_be32(key[i]);
83008e21af9SKumar Sanghvi 
83108e21af9SKumar Sanghvi 		t4_write_rss_key(adapter, mod_key, -1);
83208e21af9SKumar Sanghvi 	}
83308e21af9SKumar Sanghvi 
83408e21af9SKumar Sanghvi 	return 0;
83508e21af9SKumar Sanghvi }
83608e21af9SKumar Sanghvi 
83776aba8d7SKumar Sanghvi /* Get RSS hash configuration
83876aba8d7SKumar Sanghvi  */
83976aba8d7SKumar Sanghvi static int cxgbe_dev_rss_hash_conf_get(struct rte_eth_dev *dev,
84076aba8d7SKumar Sanghvi 				       struct rte_eth_rss_conf *rss_conf)
84176aba8d7SKumar Sanghvi {
842*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
84376aba8d7SKumar Sanghvi 	struct adapter *adapter = pi->adapter;
84476aba8d7SKumar Sanghvi 	u64 rss_hf = 0;
84576aba8d7SKumar Sanghvi 	u64 flags = 0;
84676aba8d7SKumar Sanghvi 	int err;
84776aba8d7SKumar Sanghvi 
84876aba8d7SKumar Sanghvi 	err = t4_read_config_vi_rss(adapter, adapter->mbox, pi->viid,
84976aba8d7SKumar Sanghvi 				    &flags, NULL);
85076aba8d7SKumar Sanghvi 
85176aba8d7SKumar Sanghvi 	if (err)
85276aba8d7SKumar Sanghvi 		return err;
85376aba8d7SKumar Sanghvi 
85476aba8d7SKumar Sanghvi 	if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) {
855d97aa415SRahul Lakkireddy 		rss_hf |= CXGBE_RSS_HF_TCP_IPV6_MASK;
85676aba8d7SKumar Sanghvi 		if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN)
857d97aa415SRahul Lakkireddy 			rss_hf |= CXGBE_RSS_HF_UDP_IPV6_MASK;
85876aba8d7SKumar Sanghvi 	}
85976aba8d7SKumar Sanghvi 
86076aba8d7SKumar Sanghvi 	if (flags & F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
861d97aa415SRahul Lakkireddy 		rss_hf |= CXGBE_RSS_HF_IPV6_MASK;
86276aba8d7SKumar Sanghvi 
86376aba8d7SKumar Sanghvi 	if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) {
86476aba8d7SKumar Sanghvi 		rss_hf |= ETH_RSS_NONFRAG_IPV4_TCP;
86576aba8d7SKumar Sanghvi 		if (flags & F_FW_RSS_VI_CONFIG_CMD_UDPEN)
86676aba8d7SKumar Sanghvi 			rss_hf |= ETH_RSS_NONFRAG_IPV4_UDP;
86776aba8d7SKumar Sanghvi 	}
86876aba8d7SKumar Sanghvi 
86976aba8d7SKumar Sanghvi 	if (flags & F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
870d97aa415SRahul Lakkireddy 		rss_hf |= CXGBE_RSS_HF_IPV4_MASK;
87176aba8d7SKumar Sanghvi 
87276aba8d7SKumar Sanghvi 	rss_conf->rss_hf = rss_hf;
87376aba8d7SKumar Sanghvi 
87476aba8d7SKumar Sanghvi 	if (rss_conf->rss_key) {
87576aba8d7SKumar Sanghvi 		u32 key[10], mod_key[10];
87676aba8d7SKumar Sanghvi 		int i, j;
87776aba8d7SKumar Sanghvi 
87876aba8d7SKumar Sanghvi 		t4_read_rss_key(adapter, key);
87976aba8d7SKumar Sanghvi 
88076aba8d7SKumar Sanghvi 		for (i = 9, j = 0; i >= 0; i--, j++)
88176aba8d7SKumar Sanghvi 			mod_key[j] = be32_to_cpu(key[i]);
88276aba8d7SKumar Sanghvi 
88376aba8d7SKumar Sanghvi 		memcpy(rss_conf->rss_key, mod_key, CXGBE_DEFAULT_RSS_KEY_LEN);
88476aba8d7SKumar Sanghvi 	}
88576aba8d7SKumar Sanghvi 
88676aba8d7SKumar Sanghvi 	return 0;
88776aba8d7SKumar Sanghvi }
88876aba8d7SKumar Sanghvi 
889fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom_length(struct rte_eth_dev *dev)
890fe0bd9eeSRahul Lakkireddy {
891fe0bd9eeSRahul Lakkireddy 	RTE_SET_USED(dev);
892fe0bd9eeSRahul Lakkireddy 	return EEPROMSIZE;
893fe0bd9eeSRahul Lakkireddy }
894fe0bd9eeSRahul Lakkireddy 
895fe0bd9eeSRahul Lakkireddy /**
896fe0bd9eeSRahul Lakkireddy  * eeprom_ptov - translate a physical EEPROM address to virtual
897fe0bd9eeSRahul Lakkireddy  * @phys_addr: the physical EEPROM address
898fe0bd9eeSRahul Lakkireddy  * @fn: the PCI function number
899fe0bd9eeSRahul Lakkireddy  * @sz: size of function-specific area
900fe0bd9eeSRahul Lakkireddy  *
901fe0bd9eeSRahul Lakkireddy  * Translate a physical EEPROM address to virtual.  The first 1K is
902fe0bd9eeSRahul Lakkireddy  * accessed through virtual addresses starting at 31K, the rest is
903fe0bd9eeSRahul Lakkireddy  * accessed through virtual addresses starting at 0.
904fe0bd9eeSRahul Lakkireddy  *
905fe0bd9eeSRahul Lakkireddy  * The mapping is as follows:
906fe0bd9eeSRahul Lakkireddy  * [0..1K) -> [31K..32K)
907fe0bd9eeSRahul Lakkireddy  * [1K..1K+A) -> [31K-A..31K)
908fe0bd9eeSRahul Lakkireddy  * [1K+A..ES) -> [0..ES-A-1K)
909fe0bd9eeSRahul Lakkireddy  *
910fe0bd9eeSRahul Lakkireddy  * where A = @fn * @sz, and ES = EEPROM size.
911fe0bd9eeSRahul Lakkireddy  */
912fe0bd9eeSRahul Lakkireddy static int eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz)
913fe0bd9eeSRahul Lakkireddy {
914fe0bd9eeSRahul Lakkireddy 	fn *= sz;
915fe0bd9eeSRahul Lakkireddy 	if (phys_addr < 1024)
916fe0bd9eeSRahul Lakkireddy 		return phys_addr + (31 << 10);
917fe0bd9eeSRahul Lakkireddy 	if (phys_addr < 1024 + fn)
918fe0bd9eeSRahul Lakkireddy 		return fn + phys_addr - 1024;
919fe0bd9eeSRahul Lakkireddy 	if (phys_addr < EEPROMSIZE)
920fe0bd9eeSRahul Lakkireddy 		return phys_addr - 1024 - fn;
921fe0bd9eeSRahul Lakkireddy 	if (phys_addr < EEPROMVSIZE)
922fe0bd9eeSRahul Lakkireddy 		return phys_addr - 1024;
923fe0bd9eeSRahul Lakkireddy 	return -EINVAL;
924fe0bd9eeSRahul Lakkireddy }
925fe0bd9eeSRahul Lakkireddy 
926fe0bd9eeSRahul Lakkireddy /* The next two routines implement eeprom read/write from physical addresses.
927fe0bd9eeSRahul Lakkireddy  */
928fe0bd9eeSRahul Lakkireddy static int eeprom_rd_phys(struct adapter *adap, unsigned int phys_addr, u32 *v)
929fe0bd9eeSRahul Lakkireddy {
930fe0bd9eeSRahul Lakkireddy 	int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE);
931fe0bd9eeSRahul Lakkireddy 
932fe0bd9eeSRahul Lakkireddy 	if (vaddr >= 0)
933fe0bd9eeSRahul Lakkireddy 		vaddr = t4_seeprom_read(adap, vaddr, v);
934fe0bd9eeSRahul Lakkireddy 	return vaddr < 0 ? vaddr : 0;
935fe0bd9eeSRahul Lakkireddy }
936fe0bd9eeSRahul Lakkireddy 
937fe0bd9eeSRahul Lakkireddy static int eeprom_wr_phys(struct adapter *adap, unsigned int phys_addr, u32 v)
938fe0bd9eeSRahul Lakkireddy {
939fe0bd9eeSRahul Lakkireddy 	int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE);
940fe0bd9eeSRahul Lakkireddy 
941fe0bd9eeSRahul Lakkireddy 	if (vaddr >= 0)
942fe0bd9eeSRahul Lakkireddy 		vaddr = t4_seeprom_write(adap, vaddr, v);
943fe0bd9eeSRahul Lakkireddy 	return vaddr < 0 ? vaddr : 0;
944fe0bd9eeSRahul Lakkireddy }
945fe0bd9eeSRahul Lakkireddy 
946fe0bd9eeSRahul Lakkireddy #define EEPROM_MAGIC 0x38E2F10C
947fe0bd9eeSRahul Lakkireddy 
948fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom(struct rte_eth_dev *dev,
949fe0bd9eeSRahul Lakkireddy 			    struct rte_dev_eeprom_info *e)
950fe0bd9eeSRahul Lakkireddy {
951*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
952fe0bd9eeSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
953fe0bd9eeSRahul Lakkireddy 	u32 i, err = 0;
954fe0bd9eeSRahul Lakkireddy 	u8 *buf = rte_zmalloc(NULL, EEPROMSIZE, 0);
955fe0bd9eeSRahul Lakkireddy 
956fe0bd9eeSRahul Lakkireddy 	if (!buf)
957fe0bd9eeSRahul Lakkireddy 		return -ENOMEM;
958fe0bd9eeSRahul Lakkireddy 
959fe0bd9eeSRahul Lakkireddy 	e->magic = EEPROM_MAGIC;
960fe0bd9eeSRahul Lakkireddy 	for (i = e->offset & ~3; !err && i < e->offset + e->length; i += 4)
961fe0bd9eeSRahul Lakkireddy 		err = eeprom_rd_phys(adapter, i, (u32 *)&buf[i]);
962fe0bd9eeSRahul Lakkireddy 
963fe0bd9eeSRahul Lakkireddy 	if (!err)
964fe0bd9eeSRahul Lakkireddy 		rte_memcpy(e->data, buf + e->offset, e->length);
965fe0bd9eeSRahul Lakkireddy 	rte_free(buf);
966fe0bd9eeSRahul Lakkireddy 	return err;
967fe0bd9eeSRahul Lakkireddy }
968fe0bd9eeSRahul Lakkireddy 
969fe0bd9eeSRahul Lakkireddy static int cxgbe_set_eeprom(struct rte_eth_dev *dev,
970fe0bd9eeSRahul Lakkireddy 			    struct rte_dev_eeprom_info *eeprom)
971fe0bd9eeSRahul Lakkireddy {
972*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
973fe0bd9eeSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
974fe0bd9eeSRahul Lakkireddy 	u8 *buf;
975fe0bd9eeSRahul Lakkireddy 	int err = 0;
976fe0bd9eeSRahul Lakkireddy 	u32 aligned_offset, aligned_len, *p;
977fe0bd9eeSRahul Lakkireddy 
978fe0bd9eeSRahul Lakkireddy 	if (eeprom->magic != EEPROM_MAGIC)
979fe0bd9eeSRahul Lakkireddy 		return -EINVAL;
980fe0bd9eeSRahul Lakkireddy 
981fe0bd9eeSRahul Lakkireddy 	aligned_offset = eeprom->offset & ~3;
982fe0bd9eeSRahul Lakkireddy 	aligned_len = (eeprom->length + (eeprom->offset & 3) + 3) & ~3;
983fe0bd9eeSRahul Lakkireddy 
984fe0bd9eeSRahul Lakkireddy 	if (adapter->pf > 0) {
985fe0bd9eeSRahul Lakkireddy 		u32 start = 1024 + adapter->pf * EEPROMPFSIZE;
986fe0bd9eeSRahul Lakkireddy 
987fe0bd9eeSRahul Lakkireddy 		if (aligned_offset < start ||
988fe0bd9eeSRahul Lakkireddy 		    aligned_offset + aligned_len > start + EEPROMPFSIZE)
989fe0bd9eeSRahul Lakkireddy 			return -EPERM;
990fe0bd9eeSRahul Lakkireddy 	}
991fe0bd9eeSRahul Lakkireddy 
992fe0bd9eeSRahul Lakkireddy 	if (aligned_offset != eeprom->offset || aligned_len != eeprom->length) {
993fe0bd9eeSRahul Lakkireddy 		/* RMW possibly needed for first or last words.
994fe0bd9eeSRahul Lakkireddy 		 */
995fe0bd9eeSRahul Lakkireddy 		buf = rte_zmalloc(NULL, aligned_len, 0);
996fe0bd9eeSRahul Lakkireddy 		if (!buf)
997fe0bd9eeSRahul Lakkireddy 			return -ENOMEM;
998fe0bd9eeSRahul Lakkireddy 		err = eeprom_rd_phys(adapter, aligned_offset, (u32 *)buf);
999fe0bd9eeSRahul Lakkireddy 		if (!err && aligned_len > 4)
1000fe0bd9eeSRahul Lakkireddy 			err = eeprom_rd_phys(adapter,
1001fe0bd9eeSRahul Lakkireddy 					     aligned_offset + aligned_len - 4,
1002fe0bd9eeSRahul Lakkireddy 					     (u32 *)&buf[aligned_len - 4]);
1003fe0bd9eeSRahul Lakkireddy 		if (err)
1004fe0bd9eeSRahul Lakkireddy 			goto out;
1005fe0bd9eeSRahul Lakkireddy 		rte_memcpy(buf + (eeprom->offset & 3), eeprom->data,
1006fe0bd9eeSRahul Lakkireddy 			   eeprom->length);
1007fe0bd9eeSRahul Lakkireddy 	} else {
1008fe0bd9eeSRahul Lakkireddy 		buf = eeprom->data;
1009fe0bd9eeSRahul Lakkireddy 	}
1010fe0bd9eeSRahul Lakkireddy 
1011fe0bd9eeSRahul Lakkireddy 	err = t4_seeprom_wp(adapter, false);
1012fe0bd9eeSRahul Lakkireddy 	if (err)
1013fe0bd9eeSRahul Lakkireddy 		goto out;
1014fe0bd9eeSRahul Lakkireddy 
1015fe0bd9eeSRahul Lakkireddy 	for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) {
1016fe0bd9eeSRahul Lakkireddy 		err = eeprom_wr_phys(adapter, aligned_offset, *p);
1017fe0bd9eeSRahul Lakkireddy 		aligned_offset += 4;
1018fe0bd9eeSRahul Lakkireddy 	}
1019fe0bd9eeSRahul Lakkireddy 
1020fe0bd9eeSRahul Lakkireddy 	if (!err)
1021fe0bd9eeSRahul Lakkireddy 		err = t4_seeprom_wp(adapter, true);
1022fe0bd9eeSRahul Lakkireddy out:
1023fe0bd9eeSRahul Lakkireddy 	if (buf != eeprom->data)
1024fe0bd9eeSRahul Lakkireddy 		rte_free(buf);
1025fe0bd9eeSRahul Lakkireddy 	return err;
1026fe0bd9eeSRahul Lakkireddy }
1027fe0bd9eeSRahul Lakkireddy 
102817ba077cSRahul Lakkireddy static int cxgbe_get_regs_len(struct rte_eth_dev *eth_dev)
102917ba077cSRahul Lakkireddy {
1030*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
103117ba077cSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
103217ba077cSRahul Lakkireddy 
103317ba077cSRahul Lakkireddy 	return t4_get_regs_len(adapter) / sizeof(uint32_t);
103417ba077cSRahul Lakkireddy }
103517ba077cSRahul Lakkireddy 
103617ba077cSRahul Lakkireddy static int cxgbe_get_regs(struct rte_eth_dev *eth_dev,
103717ba077cSRahul Lakkireddy 			  struct rte_dev_reg_info *regs)
103817ba077cSRahul Lakkireddy {
1039*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
104017ba077cSRahul Lakkireddy 	struct adapter *adapter = pi->adapter;
104117ba077cSRahul Lakkireddy 
104217ba077cSRahul Lakkireddy 	regs->version = CHELSIO_CHIP_VERSION(adapter->params.chip) |
104317ba077cSRahul Lakkireddy 		(CHELSIO_CHIP_RELEASE(adapter->params.chip) << 10) |
104417ba077cSRahul Lakkireddy 		(1 << 16);
1045001a1c0fSZyta Szpak 
1046001a1c0fSZyta Szpak 	if (regs->data == NULL) {
1047001a1c0fSZyta Szpak 		regs->length = cxgbe_get_regs_len(eth_dev);
1048001a1c0fSZyta Szpak 		regs->width = sizeof(uint32_t);
1049001a1c0fSZyta Szpak 
1050001a1c0fSZyta Szpak 		return 0;
1051001a1c0fSZyta Szpak 	}
1052001a1c0fSZyta Szpak 
105317ba077cSRahul Lakkireddy 	t4_get_regs(adapter, regs->data, (regs->length * sizeof(uint32_t)));
105417ba077cSRahul Lakkireddy 
105517ba077cSRahul Lakkireddy 	return 0;
105617ba077cSRahul Lakkireddy }
105717ba077cSRahul Lakkireddy 
10586d13ea8eSOlivier Matz int cxgbe_mac_addr_set(struct rte_eth_dev *dev, struct rte_ether_addr *addr)
10590c4a5dfcSKumar Sanghvi {
1060*63a97e58SStephen Hemminger 	struct port_info *pi = dev->data->dev_private;
10610c4a5dfcSKumar Sanghvi 	int ret;
10620c4a5dfcSKumar Sanghvi 
1063fefee7a6SShagun Agrawal 	ret = cxgbe_mpstcam_modify(pi, (int)pi->xact_addr_filt, (u8 *)addr);
10640c4a5dfcSKumar Sanghvi 	if (ret < 0) {
10650c4a5dfcSKumar Sanghvi 		dev_err(adapter, "failed to set mac addr; err = %d\n",
10660c4a5dfcSKumar Sanghvi 			ret);
1067caccf8b3SOlivier Matz 		return ret;
10680c4a5dfcSKumar Sanghvi 	}
10690c4a5dfcSKumar Sanghvi 	pi->xact_addr_filt = ret;
1070caccf8b3SOlivier Matz 	return 0;
10710c4a5dfcSKumar Sanghvi }
10720c4a5dfcSKumar Sanghvi 
107389b890dfSStephen Hemminger static const struct eth_dev_ops cxgbe_eth_dev_ops = {
10740462d115SRahul Lakkireddy 	.dev_start		= cxgbe_dev_start,
10750462d115SRahul Lakkireddy 	.dev_stop		= cxgbe_dev_stop,
10760462d115SRahul Lakkireddy 	.dev_close		= cxgbe_dev_close,
1077cdac6e2eSRahul Lakkireddy 	.promiscuous_enable	= cxgbe_dev_promiscuous_enable,
1078cdac6e2eSRahul Lakkireddy 	.promiscuous_disable	= cxgbe_dev_promiscuous_disable,
1079cdac6e2eSRahul Lakkireddy 	.allmulticast_enable	= cxgbe_dev_allmulticast_enable,
1080cdac6e2eSRahul Lakkireddy 	.allmulticast_disable	= cxgbe_dev_allmulticast_disable,
108192c8a632SRahul Lakkireddy 	.dev_configure		= cxgbe_dev_configure,
108292c8a632SRahul Lakkireddy 	.dev_infos_get		= cxgbe_dev_info_get,
108378a38edfSJianfeng Tan 	.dev_supported_ptypes_get = cxgbe_dev_supported_ptypes_get,
1084cdac6e2eSRahul Lakkireddy 	.link_update		= cxgbe_dev_link_update,
1085265af08eSRahul Lakkireddy 	.dev_set_link_up        = cxgbe_dev_set_link_up,
1086265af08eSRahul Lakkireddy 	.dev_set_link_down      = cxgbe_dev_set_link_down,
10870ec33be4SRahul Lakkireddy 	.mtu_set		= cxgbe_dev_mtu_set,
10884a01078bSRahul Lakkireddy 	.tx_queue_setup         = cxgbe_dev_tx_queue_setup,
10894a01078bSRahul Lakkireddy 	.tx_queue_start		= cxgbe_dev_tx_queue_start,
10904a01078bSRahul Lakkireddy 	.tx_queue_stop		= cxgbe_dev_tx_queue_stop,
10914a01078bSRahul Lakkireddy 	.tx_queue_release	= cxgbe_dev_tx_queue_release,
109292c8a632SRahul Lakkireddy 	.rx_queue_setup         = cxgbe_dev_rx_queue_setup,
109392c8a632SRahul Lakkireddy 	.rx_queue_start		= cxgbe_dev_rx_queue_start,
109492c8a632SRahul Lakkireddy 	.rx_queue_stop		= cxgbe_dev_rx_queue_stop,
109592c8a632SRahul Lakkireddy 	.rx_queue_release	= cxgbe_dev_rx_queue_release,
1096ee61f511SShagun Agrawal 	.filter_ctrl            = cxgbe_dev_filter_ctrl,
1097856505d3SRahul Lakkireddy 	.stats_get		= cxgbe_dev_stats_get,
1098856505d3SRahul Lakkireddy 	.stats_reset		= cxgbe_dev_stats_reset,
1099631dfc71SRahul Lakkireddy 	.flow_ctrl_get		= cxgbe_flow_ctrl_get,
1100631dfc71SRahul Lakkireddy 	.flow_ctrl_set		= cxgbe_flow_ctrl_set,
1101fe0bd9eeSRahul Lakkireddy 	.get_eeprom_length	= cxgbe_get_eeprom_length,
1102fe0bd9eeSRahul Lakkireddy 	.get_eeprom		= cxgbe_get_eeprom,
1103fe0bd9eeSRahul Lakkireddy 	.set_eeprom		= cxgbe_set_eeprom,
110417ba077cSRahul Lakkireddy 	.get_reg		= cxgbe_get_regs,
110508e21af9SKumar Sanghvi 	.rss_hash_update	= cxgbe_dev_rss_hash_update,
110676aba8d7SKumar Sanghvi 	.rss_hash_conf_get	= cxgbe_dev_rss_hash_conf_get,
11070c4a5dfcSKumar Sanghvi 	.mac_addr_set		= cxgbe_mac_addr_set,
110883189849SRahul Lakkireddy };
110983189849SRahul Lakkireddy 
111083189849SRahul Lakkireddy /*
111183189849SRahul Lakkireddy  * Initialize driver
111283189849SRahul Lakkireddy  * It returns 0 on success.
111383189849SRahul Lakkireddy  */
111483189849SRahul Lakkireddy static int eth_cxgbe_dev_init(struct rte_eth_dev *eth_dev)
111583189849SRahul Lakkireddy {
111683189849SRahul Lakkireddy 	struct rte_pci_device *pci_dev;
1117*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
111883189849SRahul Lakkireddy 	struct adapter *adapter = NULL;
111983189849SRahul Lakkireddy 	char name[RTE_ETH_NAME_MAX_LEN];
112083189849SRahul Lakkireddy 	int err = 0;
112183189849SRahul Lakkireddy 
112283189849SRahul Lakkireddy 	CXGBE_FUNC_TRACE();
112383189849SRahul Lakkireddy 
112483189849SRahul Lakkireddy 	eth_dev->dev_ops = &cxgbe_eth_dev_ops;
112592c8a632SRahul Lakkireddy 	eth_dev->rx_pkt_burst = &cxgbe_recv_pkts;
11264a01078bSRahul Lakkireddy 	eth_dev->tx_pkt_burst = &cxgbe_xmit_pkts;
1127c0802544SFerruh Yigit 	pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev);
1128eeefe73fSBernard Iremonger 
1129da5cf85eSKumar Sanghvi 	/* for secondary processes, we attach to ethdevs allocated by primary
1130da5cf85eSKumar Sanghvi 	 * and do minimal initialization.
1131da5cf85eSKumar Sanghvi 	 */
1132da5cf85eSKumar Sanghvi 	if (rte_eal_process_type() != RTE_PROC_PRIMARY) {
1133da5cf85eSKumar Sanghvi 		int i;
1134da5cf85eSKumar Sanghvi 
1135da5cf85eSKumar Sanghvi 		for (i = 1; i < MAX_NPORTS; i++) {
1136da5cf85eSKumar Sanghvi 			struct rte_eth_dev *rest_eth_dev;
1137da5cf85eSKumar Sanghvi 			char namei[RTE_ETH_NAME_MAX_LEN];
1138da5cf85eSKumar Sanghvi 
1139da5cf85eSKumar Sanghvi 			snprintf(namei, sizeof(namei), "%s_%d",
1140da5cf85eSKumar Sanghvi 				 pci_dev->device.name, i);
1141da5cf85eSKumar Sanghvi 			rest_eth_dev = rte_eth_dev_attach_secondary(namei);
1142da5cf85eSKumar Sanghvi 			if (rest_eth_dev) {
1143da5cf85eSKumar Sanghvi 				rest_eth_dev->device = &pci_dev->device;
1144da5cf85eSKumar Sanghvi 				rest_eth_dev->dev_ops =
1145da5cf85eSKumar Sanghvi 					eth_dev->dev_ops;
1146da5cf85eSKumar Sanghvi 				rest_eth_dev->rx_pkt_burst =
1147da5cf85eSKumar Sanghvi 					eth_dev->rx_pkt_burst;
1148da5cf85eSKumar Sanghvi 				rest_eth_dev->tx_pkt_burst =
1149da5cf85eSKumar Sanghvi 					eth_dev->tx_pkt_burst;
1150fbe90cddSThomas Monjalon 				rte_eth_dev_probing_finish(rest_eth_dev);
1151da5cf85eSKumar Sanghvi 			}
1152da5cf85eSKumar Sanghvi 		}
1153da5cf85eSKumar Sanghvi 		return 0;
1154da5cf85eSKumar Sanghvi 	}
1155da5cf85eSKumar Sanghvi 
115683189849SRahul Lakkireddy 	snprintf(name, sizeof(name), "cxgbeadapter%d", eth_dev->data->port_id);
115783189849SRahul Lakkireddy 	adapter = rte_zmalloc(name, sizeof(*adapter), 0);
115883189849SRahul Lakkireddy 	if (!adapter)
115983189849SRahul Lakkireddy 		return -1;
116083189849SRahul Lakkireddy 
116183189849SRahul Lakkireddy 	adapter->use_unpacked_mode = 1;
116283189849SRahul Lakkireddy 	adapter->regs = (void *)pci_dev->mem_resource[0].addr;
116383189849SRahul Lakkireddy 	if (!adapter->regs) {
116483189849SRahul Lakkireddy 		dev_err(adapter, "%s: cannot map device registers\n", __func__);
116583189849SRahul Lakkireddy 		err = -ENOMEM;
116683189849SRahul Lakkireddy 		goto out_free_adapter;
116783189849SRahul Lakkireddy 	}
116883189849SRahul Lakkireddy 	adapter->pdev = pci_dev;
116983189849SRahul Lakkireddy 	adapter->eth_dev = eth_dev;
117083189849SRahul Lakkireddy 	pi->adapter = adapter;
117183189849SRahul Lakkireddy 
117283189849SRahul Lakkireddy 	err = cxgbe_probe(adapter);
11731c1789ccSRahul Lakkireddy 	if (err) {
117483189849SRahul Lakkireddy 		dev_err(adapter, "%s: cxgbe probe failed with err %d\n",
117583189849SRahul Lakkireddy 			__func__, err);
11761c1789ccSRahul Lakkireddy 		goto out_free_adapter;
11771c1789ccSRahul Lakkireddy 	}
11781c1789ccSRahul Lakkireddy 
11791c1789ccSRahul Lakkireddy 	return 0;
118083189849SRahul Lakkireddy 
118183189849SRahul Lakkireddy out_free_adapter:
11821c1789ccSRahul Lakkireddy 	rte_free(adapter);
118383189849SRahul Lakkireddy 	return err;
118483189849SRahul Lakkireddy }
118583189849SRahul Lakkireddy 
1186b84bcf40SRahul Lakkireddy static int eth_cxgbe_dev_uninit(struct rte_eth_dev *eth_dev)
1187b84bcf40SRahul Lakkireddy {
1188*63a97e58SStephen Hemminger 	struct port_info *pi = eth_dev->data->dev_private;
1189b84bcf40SRahul Lakkireddy 	struct adapter *adap = pi->adapter;
1190b84bcf40SRahul Lakkireddy 
1191b84bcf40SRahul Lakkireddy 	/* Free up other ports and all resources */
1192b84bcf40SRahul Lakkireddy 	cxgbe_close(adap);
1193b84bcf40SRahul Lakkireddy 	return 0;
1194b84bcf40SRahul Lakkireddy }
1195b84bcf40SRahul Lakkireddy 
1196fdf91e0fSJan Blunck static int eth_cxgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused,
1197fdf91e0fSJan Blunck 	struct rte_pci_device *pci_dev)
1198fdf91e0fSJan Blunck {
1199fdf91e0fSJan Blunck 	return rte_eth_dev_pci_generic_probe(pci_dev,
1200fdf91e0fSJan Blunck 		sizeof(struct port_info), eth_cxgbe_dev_init);
1201fdf91e0fSJan Blunck }
1202fdf91e0fSJan Blunck 
1203fdf91e0fSJan Blunck static int eth_cxgbe_pci_remove(struct rte_pci_device *pci_dev)
1204fdf91e0fSJan Blunck {
1205b84bcf40SRahul Lakkireddy 	return rte_eth_dev_pci_generic_remove(pci_dev, eth_cxgbe_dev_uninit);
1206fdf91e0fSJan Blunck }
1207fdf91e0fSJan Blunck 
1208fdf91e0fSJan Blunck static struct rte_pci_driver rte_cxgbe_pmd = {
120983189849SRahul Lakkireddy 	.id_table = cxgb4_pci_tbl,
12104dee49c1SRahul Lakkireddy 	.drv_flags = RTE_PCI_DRV_NEED_MAPPING,
1211fdf91e0fSJan Blunck 	.probe = eth_cxgbe_pci_probe,
1212fdf91e0fSJan Blunck 	.remove = eth_cxgbe_pci_remove,
121383189849SRahul Lakkireddy };
121483189849SRahul Lakkireddy 
1215fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_cxgbe, rte_cxgbe_pmd);
121601f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_cxgbe, cxgb4_pci_tbl);
121706e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_cxgbe, "* igb_uio | uio_pci_generic | vfio-pci");
1218f5b3c7b2SShagun Agrawal RTE_PMD_REGISTER_PARAM_STRING(net_cxgbe,
1219f5b3c7b2SShagun Agrawal 			      CXGBE_DEVARG_KEEP_OVLAN "=<0|1> "
1220f5b3c7b2SShagun Agrawal 			      CXGBE_DEVARG_FORCE_LINK_UP "=<0|1> ");
1221