183189849SRahul Lakkireddy /*- 283189849SRahul Lakkireddy * BSD LICENSE 383189849SRahul Lakkireddy * 4*10c6d947SRahul Lakkireddy * Copyright(c) 2014-2017 Chelsio Communications. 583189849SRahul Lakkireddy * All rights reserved. 683189849SRahul Lakkireddy * 783189849SRahul Lakkireddy * Redistribution and use in source and binary forms, with or without 883189849SRahul Lakkireddy * modification, are permitted provided that the following conditions 983189849SRahul Lakkireddy * are met: 1083189849SRahul Lakkireddy * 1183189849SRahul Lakkireddy * * Redistributions of source code must retain the above copyright 1283189849SRahul Lakkireddy * notice, this list of conditions and the following disclaimer. 1383189849SRahul Lakkireddy * * Redistributions in binary form must reproduce the above copyright 1483189849SRahul Lakkireddy * notice, this list of conditions and the following disclaimer in 1583189849SRahul Lakkireddy * the documentation and/or other materials provided with the 1683189849SRahul Lakkireddy * distribution. 1783189849SRahul Lakkireddy * * Neither the name of Chelsio Communications nor the names of its 1883189849SRahul Lakkireddy * contributors may be used to endorse or promote products derived 1983189849SRahul Lakkireddy * from this software without specific prior written permission. 2083189849SRahul Lakkireddy * 2183189849SRahul Lakkireddy * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 2283189849SRahul Lakkireddy * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 2383189849SRahul Lakkireddy * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 2483189849SRahul Lakkireddy * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 2583189849SRahul Lakkireddy * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 2683189849SRahul Lakkireddy * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 2783189849SRahul Lakkireddy * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2883189849SRahul Lakkireddy * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2983189849SRahul Lakkireddy * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 3083189849SRahul Lakkireddy * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 3183189849SRahul Lakkireddy * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 3283189849SRahul Lakkireddy */ 3383189849SRahul Lakkireddy 3483189849SRahul Lakkireddy #include <sys/queue.h> 3583189849SRahul Lakkireddy #include <stdio.h> 3683189849SRahul Lakkireddy #include <errno.h> 3783189849SRahul Lakkireddy #include <stdint.h> 3883189849SRahul Lakkireddy #include <string.h> 3983189849SRahul Lakkireddy #include <unistd.h> 4083189849SRahul Lakkireddy #include <stdarg.h> 4183189849SRahul Lakkireddy #include <inttypes.h> 4283189849SRahul Lakkireddy #include <netinet/in.h> 4383189849SRahul Lakkireddy 4483189849SRahul Lakkireddy #include <rte_byteorder.h> 4583189849SRahul Lakkireddy #include <rte_common.h> 4683189849SRahul Lakkireddy #include <rte_cycles.h> 4783189849SRahul Lakkireddy #include <rte_interrupts.h> 4883189849SRahul Lakkireddy #include <rte_log.h> 4983189849SRahul Lakkireddy #include <rte_debug.h> 5083189849SRahul Lakkireddy #include <rte_pci.h> 5183189849SRahul Lakkireddy #include <rte_atomic.h> 5283189849SRahul Lakkireddy #include <rte_branch_prediction.h> 5383189849SRahul Lakkireddy #include <rte_memory.h> 5483189849SRahul Lakkireddy #include <rte_memzone.h> 5583189849SRahul Lakkireddy #include <rte_tailq.h> 5683189849SRahul Lakkireddy #include <rte_eal.h> 5783189849SRahul Lakkireddy #include <rte_alarm.h> 5883189849SRahul Lakkireddy #include <rte_ether.h> 5983189849SRahul Lakkireddy #include <rte_ethdev.h> 60fdf91e0fSJan Blunck #include <rte_ethdev_pci.h> 6183189849SRahul Lakkireddy #include <rte_atomic.h> 6283189849SRahul Lakkireddy #include <rte_malloc.h> 6383189849SRahul Lakkireddy #include <rte_random.h> 6483189849SRahul Lakkireddy #include <rte_dev.h> 6583189849SRahul Lakkireddy 6683189849SRahul Lakkireddy #include "cxgbe.h" 6783189849SRahul Lakkireddy 6883189849SRahul Lakkireddy /* 6983189849SRahul Lakkireddy * Macros needed to support the PCI Device ID Table ... 7083189849SRahul Lakkireddy */ 7183189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_BEGIN \ 7228a1fd4fSFerruh Yigit static const struct rte_pci_id cxgb4_pci_tbl[] = { 7383189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_FUNCTION 0x4 7483189849SRahul Lakkireddy 7583189849SRahul Lakkireddy #define PCI_VENDOR_ID_CHELSIO 0x1425 7683189849SRahul Lakkireddy 7783189849SRahul Lakkireddy #define CH_PCI_ID_TABLE_ENTRY(devid) \ 7883189849SRahul Lakkireddy { RTE_PCI_DEVICE(PCI_VENDOR_ID_CHELSIO, (devid)) } 7983189849SRahul Lakkireddy 8083189849SRahul Lakkireddy #define CH_PCI_DEVICE_ID_TABLE_DEFINE_END \ 8183189849SRahul Lakkireddy { .vendor_id = 0, } \ 8283189849SRahul Lakkireddy } 8383189849SRahul Lakkireddy 8483189849SRahul Lakkireddy /* 8583189849SRahul Lakkireddy *... and the PCI ID Table itself ... 8683189849SRahul Lakkireddy */ 8783189849SRahul Lakkireddy #include "t4_pci_id_tbl.h" 8883189849SRahul Lakkireddy 894a01078bSRahul Lakkireddy static uint16_t cxgbe_xmit_pkts(void *tx_queue, struct rte_mbuf **tx_pkts, 904a01078bSRahul Lakkireddy uint16_t nb_pkts) 914a01078bSRahul Lakkireddy { 924a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)tx_queue; 934a01078bSRahul Lakkireddy uint16_t pkts_sent, pkts_remain; 944a01078bSRahul Lakkireddy uint16_t total_sent = 0; 954a01078bSRahul Lakkireddy int ret = 0; 964a01078bSRahul Lakkireddy 974a01078bSRahul Lakkireddy CXGBE_DEBUG_TX(adapter, "%s: txq = %p; tx_pkts = %p; nb_pkts = %d\n", 984a01078bSRahul Lakkireddy __func__, txq, tx_pkts, nb_pkts); 994a01078bSRahul Lakkireddy 1004a01078bSRahul Lakkireddy t4_os_lock(&txq->txq_lock); 1014a01078bSRahul Lakkireddy /* free up desc from already completed tx */ 1024a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 1034a01078bSRahul Lakkireddy while (total_sent < nb_pkts) { 1044a01078bSRahul Lakkireddy pkts_remain = nb_pkts - total_sent; 1054a01078bSRahul Lakkireddy 1064a01078bSRahul Lakkireddy for (pkts_sent = 0; pkts_sent < pkts_remain; pkts_sent++) { 1074a01078bSRahul Lakkireddy ret = t4_eth_xmit(txq, tx_pkts[total_sent + pkts_sent]); 1084a01078bSRahul Lakkireddy if (ret < 0) 1094a01078bSRahul Lakkireddy break; 1104a01078bSRahul Lakkireddy } 1114a01078bSRahul Lakkireddy if (!pkts_sent) 1124a01078bSRahul Lakkireddy break; 1134a01078bSRahul Lakkireddy total_sent += pkts_sent; 1144a01078bSRahul Lakkireddy /* reclaim as much as possible */ 1154a01078bSRahul Lakkireddy reclaim_completed_tx(&txq->q); 1164a01078bSRahul Lakkireddy } 1174a01078bSRahul Lakkireddy 1184a01078bSRahul Lakkireddy t4_os_unlock(&txq->txq_lock); 1194a01078bSRahul Lakkireddy return total_sent; 1204a01078bSRahul Lakkireddy } 1214a01078bSRahul Lakkireddy 12292c8a632SRahul Lakkireddy static uint16_t cxgbe_recv_pkts(void *rx_queue, struct rte_mbuf **rx_pkts, 12392c8a632SRahul Lakkireddy uint16_t nb_pkts) 12492c8a632SRahul Lakkireddy { 12592c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)rx_queue; 12692c8a632SRahul Lakkireddy unsigned int work_done; 12792c8a632SRahul Lakkireddy 12892c8a632SRahul Lakkireddy CXGBE_DEBUG_RX(adapter, "%s: rxq->rspq.cntxt_id = %u; nb_pkts = %d\n", 12992c8a632SRahul Lakkireddy __func__, rxq->rspq.cntxt_id, nb_pkts); 13092c8a632SRahul Lakkireddy 13192c8a632SRahul Lakkireddy if (cxgbe_poll(&rxq->rspq, rx_pkts, (unsigned int)nb_pkts, &work_done)) 13292c8a632SRahul Lakkireddy dev_err(adapter, "error in cxgbe poll\n"); 13392c8a632SRahul Lakkireddy 13492c8a632SRahul Lakkireddy CXGBE_DEBUG_RX(adapter, "%s: work_done = %u\n", __func__, work_done); 13592c8a632SRahul Lakkireddy return work_done; 13692c8a632SRahul Lakkireddy } 13792c8a632SRahul Lakkireddy 13892c8a632SRahul Lakkireddy static void cxgbe_dev_info_get(struct rte_eth_dev *eth_dev, 13992c8a632SRahul Lakkireddy struct rte_eth_dev_info *device_info) 14092c8a632SRahul Lakkireddy { 14192c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 14292c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 14392c8a632SRahul Lakkireddy int max_queues = adapter->sge.max_ethqsets / adapter->params.nports; 14492c8a632SRahul Lakkireddy 145946c9ed9SKonstantin Ananyev static const struct rte_eth_desc_lim cxgbe_desc_lim = { 146946c9ed9SKonstantin Ananyev .nb_max = CXGBE_MAX_RING_DESC_SIZE, 147946c9ed9SKonstantin Ananyev .nb_min = CXGBE_MIN_RING_DESC_SIZE, 148946c9ed9SKonstantin Ananyev .nb_align = 1, 149946c9ed9SKonstantin Ananyev }; 150946c9ed9SKonstantin Ananyev 151c0802544SFerruh Yigit device_info->pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 152ae34410aSJan Blunck 1534b2eff45SRahul Lakkireddy device_info->min_rx_bufsize = CXGBE_MIN_RX_BUFSIZE; 1544b2eff45SRahul Lakkireddy device_info->max_rx_pktlen = CXGBE_MAX_RX_PKTLEN; 15592c8a632SRahul Lakkireddy device_info->max_rx_queues = max_queues; 15692c8a632SRahul Lakkireddy device_info->max_tx_queues = max_queues; 15792c8a632SRahul Lakkireddy device_info->max_mac_addrs = 1; 15892c8a632SRahul Lakkireddy /* XXX: For now we support one MAC/port */ 15992c8a632SRahul Lakkireddy device_info->max_vfs = adapter->params.arch.vfcount; 16092c8a632SRahul Lakkireddy device_info->max_vmdq_pools = 0; /* XXX: For now no support for VMDQ */ 16192c8a632SRahul Lakkireddy 16292c8a632SRahul Lakkireddy device_info->rx_offload_capa = DEV_RX_OFFLOAD_VLAN_STRIP | 16392c8a632SRahul Lakkireddy DEV_RX_OFFLOAD_IPV4_CKSUM | 16492c8a632SRahul Lakkireddy DEV_RX_OFFLOAD_UDP_CKSUM | 16592c8a632SRahul Lakkireddy DEV_RX_OFFLOAD_TCP_CKSUM; 16692c8a632SRahul Lakkireddy 16792c8a632SRahul Lakkireddy device_info->tx_offload_capa = DEV_TX_OFFLOAD_VLAN_INSERT | 16892c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_IPV4_CKSUM | 16992c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_UDP_CKSUM | 17092c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_TCP_CKSUM | 17192c8a632SRahul Lakkireddy DEV_TX_OFFLOAD_TCP_TSO; 17292c8a632SRahul Lakkireddy 17392c8a632SRahul Lakkireddy device_info->reta_size = pi->rss_size; 174946c9ed9SKonstantin Ananyev 175946c9ed9SKonstantin Ananyev device_info->rx_desc_lim = cxgbe_desc_lim; 176946c9ed9SKonstantin Ananyev device_info->tx_desc_lim = cxgbe_desc_lim; 177e274f573SMarc Sune device_info->speed_capa = ETH_LINK_SPEED_10G | ETH_LINK_SPEED_40G; 17892c8a632SRahul Lakkireddy } 17992c8a632SRahul Lakkireddy 180cdac6e2eSRahul Lakkireddy static void cxgbe_dev_promiscuous_enable(struct rte_eth_dev *eth_dev) 181cdac6e2eSRahul Lakkireddy { 182cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 183cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 184cdac6e2eSRahul Lakkireddy 185cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 186cdac6e2eSRahul Lakkireddy 1, -1, 1, -1, false); 187cdac6e2eSRahul Lakkireddy } 188cdac6e2eSRahul Lakkireddy 189cdac6e2eSRahul Lakkireddy static void cxgbe_dev_promiscuous_disable(struct rte_eth_dev *eth_dev) 190cdac6e2eSRahul Lakkireddy { 191cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 192cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 193cdac6e2eSRahul Lakkireddy 194cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 195cdac6e2eSRahul Lakkireddy 0, -1, 1, -1, false); 196cdac6e2eSRahul Lakkireddy } 197cdac6e2eSRahul Lakkireddy 198cdac6e2eSRahul Lakkireddy static void cxgbe_dev_allmulticast_enable(struct rte_eth_dev *eth_dev) 199cdac6e2eSRahul Lakkireddy { 200cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 201cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 202cdac6e2eSRahul Lakkireddy 203cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 204cdac6e2eSRahul Lakkireddy 205cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 206cdac6e2eSRahul Lakkireddy -1, 1, 1, -1, false); 207cdac6e2eSRahul Lakkireddy } 208cdac6e2eSRahul Lakkireddy 209cdac6e2eSRahul Lakkireddy static void cxgbe_dev_allmulticast_disable(struct rte_eth_dev *eth_dev) 210cdac6e2eSRahul Lakkireddy { 211cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 212cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 213cdac6e2eSRahul Lakkireddy 214cdac6e2eSRahul Lakkireddy /* TODO: address filters ?? */ 215cdac6e2eSRahul Lakkireddy 216cdac6e2eSRahul Lakkireddy t4_set_rxmode(adapter, adapter->mbox, pi->viid, -1, 217cdac6e2eSRahul Lakkireddy -1, 0, 1, -1, false); 218cdac6e2eSRahul Lakkireddy } 219cdac6e2eSRahul Lakkireddy 220cdac6e2eSRahul Lakkireddy static int cxgbe_dev_link_update(struct rte_eth_dev *eth_dev, 221cdac6e2eSRahul Lakkireddy __rte_unused int wait_to_complete) 222cdac6e2eSRahul Lakkireddy { 223cdac6e2eSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 224cdac6e2eSRahul Lakkireddy struct adapter *adapter = pi->adapter; 225cdac6e2eSRahul Lakkireddy struct sge *s = &adapter->sge; 226cdac6e2eSRahul Lakkireddy struct rte_eth_link *old_link = ð_dev->data->dev_link; 227cdac6e2eSRahul Lakkireddy unsigned int work_done, budget = 4; 228cdac6e2eSRahul Lakkireddy 229cdac6e2eSRahul Lakkireddy cxgbe_poll(&s->fw_evtq, NULL, budget, &work_done); 230cdac6e2eSRahul Lakkireddy if (old_link->link_status == pi->link_cfg.link_ok) 231cdac6e2eSRahul Lakkireddy return -1; /* link not changed */ 232cdac6e2eSRahul Lakkireddy 233cdac6e2eSRahul Lakkireddy eth_dev->data->dev_link.link_status = pi->link_cfg.link_ok; 234cdac6e2eSRahul Lakkireddy eth_dev->data->dev_link.link_duplex = ETH_LINK_FULL_DUPLEX; 235cdac6e2eSRahul Lakkireddy eth_dev->data->dev_link.link_speed = pi->link_cfg.speed; 236cdac6e2eSRahul Lakkireddy 237cdac6e2eSRahul Lakkireddy /* link has changed */ 238cdac6e2eSRahul Lakkireddy return 0; 239cdac6e2eSRahul Lakkireddy } 240cdac6e2eSRahul Lakkireddy 2410ec33be4SRahul Lakkireddy static int cxgbe_dev_mtu_set(struct rte_eth_dev *eth_dev, uint16_t mtu) 2420ec33be4SRahul Lakkireddy { 2430ec33be4SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 2440ec33be4SRahul Lakkireddy struct adapter *adapter = pi->adapter; 2450ec33be4SRahul Lakkireddy struct rte_eth_dev_info dev_info; 2460ec33be4SRahul Lakkireddy int err; 2470ec33be4SRahul Lakkireddy uint16_t new_mtu = mtu + ETHER_HDR_LEN + ETHER_CRC_LEN; 2480ec33be4SRahul Lakkireddy 2490ec33be4SRahul Lakkireddy cxgbe_dev_info_get(eth_dev, &dev_info); 2500ec33be4SRahul Lakkireddy 2510ec33be4SRahul Lakkireddy /* Must accommodate at least ETHER_MIN_MTU */ 2520ec33be4SRahul Lakkireddy if ((new_mtu < ETHER_MIN_MTU) || (new_mtu > dev_info.max_rx_pktlen)) 2530ec33be4SRahul Lakkireddy return -EINVAL; 2540ec33be4SRahul Lakkireddy 2550ec33be4SRahul Lakkireddy /* set to jumbo mode if needed */ 2560ec33be4SRahul Lakkireddy if (new_mtu > ETHER_MAX_LEN) 2570ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 1; 2580ec33be4SRahul Lakkireddy else 2590ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 0; 2600ec33be4SRahul Lakkireddy 2610ec33be4SRahul Lakkireddy err = t4_set_rxmode(adapter, adapter->mbox, pi->viid, new_mtu, -1, -1, 2620ec33be4SRahul Lakkireddy -1, -1, true); 2630ec33be4SRahul Lakkireddy if (!err) 2640ec33be4SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.max_rx_pkt_len = new_mtu; 2650ec33be4SRahul Lakkireddy 2660ec33be4SRahul Lakkireddy return err; 2670ec33be4SRahul Lakkireddy } 2680ec33be4SRahul Lakkireddy 2694a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, 2704a01078bSRahul Lakkireddy uint16_t tx_queue_id); 27192c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, 27292c8a632SRahul Lakkireddy uint16_t tx_queue_id); 2734a01078bSRahul Lakkireddy static void cxgbe_dev_tx_queue_release(void *q); 27492c8a632SRahul Lakkireddy static void cxgbe_dev_rx_queue_release(void *q); 27592c8a632SRahul Lakkireddy 2760462d115SRahul Lakkireddy /* 2770462d115SRahul Lakkireddy * Stop device. 2780462d115SRahul Lakkireddy */ 2790462d115SRahul Lakkireddy static void cxgbe_dev_close(struct rte_eth_dev *eth_dev) 2800462d115SRahul Lakkireddy { 2810462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 2820462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 2830462d115SRahul Lakkireddy int i, dev_down = 0; 2840462d115SRahul Lakkireddy 2850462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 2860462d115SRahul Lakkireddy 2870462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 2880462d115SRahul Lakkireddy return; 2890462d115SRahul Lakkireddy 2900462d115SRahul Lakkireddy cxgbe_down(pi); 2910462d115SRahul Lakkireddy 2920462d115SRahul Lakkireddy /* 2930462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 2940462d115SRahul Lakkireddy * have been disabled 2950462d115SRahul Lakkireddy */ 2960462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 2970462d115SRahul Lakkireddy 2980462d115SRahul Lakkireddy /* See if all ports are down */ 2990462d115SRahul Lakkireddy for_each_port(adapter, i) { 3000462d115SRahul Lakkireddy pi = adap2pinfo(adapter, i); 3010462d115SRahul Lakkireddy /* 3020462d115SRahul Lakkireddy * Skip first port of the adapter since it will be closed 3030462d115SRahul Lakkireddy * by DPDK 3040462d115SRahul Lakkireddy */ 3050462d115SRahul Lakkireddy if (i == 0) 3060462d115SRahul Lakkireddy continue; 3070462d115SRahul Lakkireddy dev_down += (pi->eth_dev->data->dev_started == 0) ? 1 : 0; 3080462d115SRahul Lakkireddy } 3090462d115SRahul Lakkireddy 3100462d115SRahul Lakkireddy /* If rest of the ports are stopped, then free up resources */ 3110462d115SRahul Lakkireddy if (dev_down == (adapter->params.nports - 1)) 3120462d115SRahul Lakkireddy cxgbe_close(adapter); 3130462d115SRahul Lakkireddy } 3140462d115SRahul Lakkireddy 3150462d115SRahul Lakkireddy /* Start the device. 3160462d115SRahul Lakkireddy * It returns 0 on success. 3170462d115SRahul Lakkireddy */ 3180462d115SRahul Lakkireddy static int cxgbe_dev_start(struct rte_eth_dev *eth_dev) 3190462d115SRahul Lakkireddy { 3200462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3210462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3220462d115SRahul Lakkireddy int err = 0, i; 3230462d115SRahul Lakkireddy 3240462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3250462d115SRahul Lakkireddy 3260462d115SRahul Lakkireddy /* 3270462d115SRahul Lakkireddy * If we don't have a connection to the firmware there's nothing we 3280462d115SRahul Lakkireddy * can do. 3290462d115SRahul Lakkireddy */ 3300462d115SRahul Lakkireddy if (!(adapter->flags & FW_OK)) { 3310462d115SRahul Lakkireddy err = -ENXIO; 3320462d115SRahul Lakkireddy goto out; 3330462d115SRahul Lakkireddy } 3340462d115SRahul Lakkireddy 3350462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) { 3360462d115SRahul Lakkireddy err = cxgbe_up(adapter); 3370462d115SRahul Lakkireddy if (err < 0) 3380462d115SRahul Lakkireddy goto out; 3390462d115SRahul Lakkireddy } 3400462d115SRahul Lakkireddy 3410462d115SRahul Lakkireddy err = setup_rss(pi); 3420462d115SRahul Lakkireddy if (err) 3430462d115SRahul Lakkireddy goto out; 3440462d115SRahul Lakkireddy 3450462d115SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 3460462d115SRahul Lakkireddy err = cxgbe_dev_tx_queue_start(eth_dev, i); 3470462d115SRahul Lakkireddy if (err) 3480462d115SRahul Lakkireddy goto out; 3490462d115SRahul Lakkireddy } 3500462d115SRahul Lakkireddy 3510462d115SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 3520462d115SRahul Lakkireddy err = cxgbe_dev_rx_queue_start(eth_dev, i); 3530462d115SRahul Lakkireddy if (err) 3540462d115SRahul Lakkireddy goto out; 3550462d115SRahul Lakkireddy } 3560462d115SRahul Lakkireddy 3570462d115SRahul Lakkireddy err = link_start(pi); 3580462d115SRahul Lakkireddy if (err) 3590462d115SRahul Lakkireddy goto out; 3600462d115SRahul Lakkireddy 3610462d115SRahul Lakkireddy out: 3620462d115SRahul Lakkireddy return err; 3630462d115SRahul Lakkireddy } 3640462d115SRahul Lakkireddy 3650462d115SRahul Lakkireddy /* 3660462d115SRahul Lakkireddy * Stop device: disable rx and tx functions to allow for reconfiguring. 3670462d115SRahul Lakkireddy */ 3680462d115SRahul Lakkireddy static void cxgbe_dev_stop(struct rte_eth_dev *eth_dev) 3690462d115SRahul Lakkireddy { 3700462d115SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 3710462d115SRahul Lakkireddy struct adapter *adapter = pi->adapter; 3720462d115SRahul Lakkireddy 3730462d115SRahul Lakkireddy CXGBE_FUNC_TRACE(); 3740462d115SRahul Lakkireddy 3750462d115SRahul Lakkireddy if (!(adapter->flags & FULL_INIT_DONE)) 3760462d115SRahul Lakkireddy return; 3770462d115SRahul Lakkireddy 3780462d115SRahul Lakkireddy cxgbe_down(pi); 3790462d115SRahul Lakkireddy 3800462d115SRahul Lakkireddy /* 3810462d115SRahul Lakkireddy * We clear queues only if both tx and rx path of the port 3820462d115SRahul Lakkireddy * have been disabled 3830462d115SRahul Lakkireddy */ 3840462d115SRahul Lakkireddy t4_sge_eth_clear_queues(pi); 3850462d115SRahul Lakkireddy } 3860462d115SRahul Lakkireddy 38792c8a632SRahul Lakkireddy static int cxgbe_dev_configure(struct rte_eth_dev *eth_dev) 38892c8a632SRahul Lakkireddy { 38992c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 39092c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 39192c8a632SRahul Lakkireddy int err; 39292c8a632SRahul Lakkireddy 39392c8a632SRahul Lakkireddy CXGBE_FUNC_TRACE(); 39492c8a632SRahul Lakkireddy 39592c8a632SRahul Lakkireddy if (!(adapter->flags & FW_QUEUE_BOUND)) { 39692c8a632SRahul Lakkireddy err = setup_sge_fwevtq(adapter); 39792c8a632SRahul Lakkireddy if (err) 39892c8a632SRahul Lakkireddy return err; 39992c8a632SRahul Lakkireddy adapter->flags |= FW_QUEUE_BOUND; 40092c8a632SRahul Lakkireddy } 40192c8a632SRahul Lakkireddy 40292c8a632SRahul Lakkireddy err = cfg_queue_count(eth_dev); 40392c8a632SRahul Lakkireddy if (err) 40492c8a632SRahul Lakkireddy return err; 40592c8a632SRahul Lakkireddy 40692c8a632SRahul Lakkireddy return 0; 40792c8a632SRahul Lakkireddy } 40892c8a632SRahul Lakkireddy 4094a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_start(struct rte_eth_dev *eth_dev, 4104a01078bSRahul Lakkireddy uint16_t tx_queue_id) 4114a01078bSRahul Lakkireddy { 4126b6861c1SPablo de Lara int ret; 4134a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4144a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4154a01078bSRahul Lakkireddy 4164a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4174a01078bSRahul Lakkireddy 4186b6861c1SPablo de Lara ret = t4_sge_eth_txq_start(txq); 4196b6861c1SPablo de Lara if (ret == 0) 4206b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 4216b6861c1SPablo de Lara 4226b6861c1SPablo de Lara return ret; 4234a01078bSRahul Lakkireddy } 4244a01078bSRahul Lakkireddy 4254a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_stop(struct rte_eth_dev *eth_dev, 4264a01078bSRahul Lakkireddy uint16_t tx_queue_id) 4274a01078bSRahul Lakkireddy { 4286b6861c1SPablo de Lara int ret; 4294a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *) 4304a01078bSRahul Lakkireddy (eth_dev->data->tx_queues[tx_queue_id]); 4314a01078bSRahul Lakkireddy 4324a01078bSRahul Lakkireddy dev_debug(NULL, "%s: tx_queue_id = %d\n", __func__, tx_queue_id); 4334a01078bSRahul Lakkireddy 4346b6861c1SPablo de Lara ret = t4_sge_eth_txq_stop(txq); 4356b6861c1SPablo de Lara if (ret == 0) 4366b6861c1SPablo de Lara eth_dev->data->tx_queue_state[tx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 4376b6861c1SPablo de Lara 4386b6861c1SPablo de Lara return ret; 4394a01078bSRahul Lakkireddy } 4404a01078bSRahul Lakkireddy 4414a01078bSRahul Lakkireddy static int cxgbe_dev_tx_queue_setup(struct rte_eth_dev *eth_dev, 4424a01078bSRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 4434a01078bSRahul Lakkireddy unsigned int socket_id, 4444a01078bSRahul Lakkireddy const struct rte_eth_txconf *tx_conf) 4454a01078bSRahul Lakkireddy { 4464a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 4474a01078bSRahul Lakkireddy struct adapter *adapter = pi->adapter; 4484a01078bSRahul Lakkireddy struct sge *s = &adapter->sge; 4494a01078bSRahul Lakkireddy struct sge_eth_txq *txq = &s->ethtxq[pi->first_qset + queue_idx]; 4504a01078bSRahul Lakkireddy int err = 0; 4514a01078bSRahul Lakkireddy unsigned int temp_nb_desc; 4524a01078bSRahul Lakkireddy 4534a01078bSRahul Lakkireddy RTE_SET_USED(tx_conf); 4544a01078bSRahul Lakkireddy 4554a01078bSRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_tx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; pi->first_qset = %u\n", 4564a01078bSRahul Lakkireddy __func__, eth_dev->data->nb_tx_queues, queue_idx, nb_desc, 4574a01078bSRahul Lakkireddy socket_id, pi->first_qset); 4584a01078bSRahul Lakkireddy 4594a01078bSRahul Lakkireddy /* Free up the existing queue */ 4604a01078bSRahul Lakkireddy if (eth_dev->data->tx_queues[queue_idx]) { 4614a01078bSRahul Lakkireddy cxgbe_dev_tx_queue_release(eth_dev->data->tx_queues[queue_idx]); 4624a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = NULL; 4634a01078bSRahul Lakkireddy } 4644a01078bSRahul Lakkireddy 4654a01078bSRahul Lakkireddy eth_dev->data->tx_queues[queue_idx] = (void *)txq; 4664a01078bSRahul Lakkireddy 4674a01078bSRahul Lakkireddy /* Sanity Checking 4684a01078bSRahul Lakkireddy * 4694a01078bSRahul Lakkireddy * nb_desc should be > 1023 and <= CXGBE_MAX_RING_DESC_SIZE 4704a01078bSRahul Lakkireddy */ 4714a01078bSRahul Lakkireddy temp_nb_desc = nb_desc; 4724a01078bSRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 4734a01078bSRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 4744a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 4754a01078bSRahul Lakkireddy CXGBE_DEFAULT_TX_DESC_SIZE); 4764a01078bSRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_TX_DESC_SIZE; 4774a01078bSRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 4784a01078bSRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 4794a01078bSRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 4804a01078bSRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_TX_DESC_SIZE); 4814a01078bSRahul Lakkireddy return -(EINVAL); 4824a01078bSRahul Lakkireddy } 4834a01078bSRahul Lakkireddy 4844a01078bSRahul Lakkireddy txq->q.size = temp_nb_desc; 4854a01078bSRahul Lakkireddy 4864a01078bSRahul Lakkireddy err = t4_sge_alloc_eth_txq(adapter, txq, eth_dev, queue_idx, 4874a01078bSRahul Lakkireddy s->fw_evtq.cntxt_id, socket_id); 4884a01078bSRahul Lakkireddy 4894a01078bSRahul Lakkireddy dev_debug(adapter, "%s: txq->q.cntxt_id= %d err = %d\n", 4904a01078bSRahul Lakkireddy __func__, txq->q.cntxt_id, err); 4914a01078bSRahul Lakkireddy 4924a01078bSRahul Lakkireddy return err; 4934a01078bSRahul Lakkireddy } 4944a01078bSRahul Lakkireddy 4954a01078bSRahul Lakkireddy static void cxgbe_dev_tx_queue_release(void *q) 4964a01078bSRahul Lakkireddy { 4974a01078bSRahul Lakkireddy struct sge_eth_txq *txq = (struct sge_eth_txq *)q; 4984a01078bSRahul Lakkireddy 4994a01078bSRahul Lakkireddy if (txq) { 5004a01078bSRahul Lakkireddy struct port_info *pi = (struct port_info *) 5014a01078bSRahul Lakkireddy (txq->eth_dev->data->dev_private); 5024a01078bSRahul Lakkireddy struct adapter *adap = pi->adapter; 5034a01078bSRahul Lakkireddy 5044a01078bSRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; tx_queue_id = %d\n", 5054a01078bSRahul Lakkireddy __func__, pi->port_id, txq->q.cntxt_id); 5064a01078bSRahul Lakkireddy 5074a01078bSRahul Lakkireddy t4_sge_eth_txq_release(adap, txq); 5084a01078bSRahul Lakkireddy } 5094a01078bSRahul Lakkireddy } 5104a01078bSRahul Lakkireddy 51192c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_start(struct rte_eth_dev *eth_dev, 51292c8a632SRahul Lakkireddy uint16_t rx_queue_id) 51392c8a632SRahul Lakkireddy { 5146b6861c1SPablo de Lara int ret; 51592c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 51692c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 51792c8a632SRahul Lakkireddy struct sge_rspq *q; 51892c8a632SRahul Lakkireddy 51992c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 52092c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 52192c8a632SRahul Lakkireddy 52292c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5236b6861c1SPablo de Lara 5246b6861c1SPablo de Lara ret = t4_sge_eth_rxq_start(adap, q); 5256b6861c1SPablo de Lara if (ret == 0) 5266b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STARTED; 5276b6861c1SPablo de Lara 5286b6861c1SPablo de Lara return ret; 52992c8a632SRahul Lakkireddy } 53092c8a632SRahul Lakkireddy 53192c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_stop(struct rte_eth_dev *eth_dev, 53292c8a632SRahul Lakkireddy uint16_t rx_queue_id) 53392c8a632SRahul Lakkireddy { 5346b6861c1SPablo de Lara int ret; 53592c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 53692c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 53792c8a632SRahul Lakkireddy struct sge_rspq *q; 53892c8a632SRahul Lakkireddy 53992c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 54092c8a632SRahul Lakkireddy __func__, pi->port_id, rx_queue_id); 54192c8a632SRahul Lakkireddy 54292c8a632SRahul Lakkireddy q = eth_dev->data->rx_queues[rx_queue_id]; 5436b6861c1SPablo de Lara ret = t4_sge_eth_rxq_stop(adap, q); 5446b6861c1SPablo de Lara if (ret == 0) 5456b6861c1SPablo de Lara eth_dev->data->rx_queue_state[rx_queue_id] = RTE_ETH_QUEUE_STATE_STOPPED; 5466b6861c1SPablo de Lara 5476b6861c1SPablo de Lara return ret; 54892c8a632SRahul Lakkireddy } 54992c8a632SRahul Lakkireddy 55092c8a632SRahul Lakkireddy static int cxgbe_dev_rx_queue_setup(struct rte_eth_dev *eth_dev, 55192c8a632SRahul Lakkireddy uint16_t queue_idx, uint16_t nb_desc, 55292c8a632SRahul Lakkireddy unsigned int socket_id, 55392c8a632SRahul Lakkireddy const struct rte_eth_rxconf *rx_conf, 55492c8a632SRahul Lakkireddy struct rte_mempool *mp) 55592c8a632SRahul Lakkireddy { 55692c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 55792c8a632SRahul Lakkireddy struct adapter *adapter = pi->adapter; 55892c8a632SRahul Lakkireddy struct sge *s = &adapter->sge; 55992c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = &s->ethrxq[pi->first_qset + queue_idx]; 56092c8a632SRahul Lakkireddy int err = 0; 56192c8a632SRahul Lakkireddy int msi_idx = 0; 56292c8a632SRahul Lakkireddy unsigned int temp_nb_desc; 5634b2eff45SRahul Lakkireddy struct rte_eth_dev_info dev_info; 5644b2eff45SRahul Lakkireddy unsigned int pkt_len = eth_dev->data->dev_conf.rxmode.max_rx_pkt_len; 56592c8a632SRahul Lakkireddy 56692c8a632SRahul Lakkireddy RTE_SET_USED(rx_conf); 56792c8a632SRahul Lakkireddy 56892c8a632SRahul Lakkireddy dev_debug(adapter, "%s: eth_dev->data->nb_rx_queues = %d; queue_idx = %d; nb_desc = %d; socket_id = %d; mp = %p\n", 56992c8a632SRahul Lakkireddy __func__, eth_dev->data->nb_rx_queues, queue_idx, nb_desc, 57092c8a632SRahul Lakkireddy socket_id, mp); 57192c8a632SRahul Lakkireddy 5724b2eff45SRahul Lakkireddy cxgbe_dev_info_get(eth_dev, &dev_info); 5734b2eff45SRahul Lakkireddy 5744b2eff45SRahul Lakkireddy /* Must accommodate at least ETHER_MIN_MTU */ 5754b2eff45SRahul Lakkireddy if ((pkt_len < dev_info.min_rx_bufsize) || 5764b2eff45SRahul Lakkireddy (pkt_len > dev_info.max_rx_pktlen)) { 5774b2eff45SRahul Lakkireddy dev_err(adap, "%s: max pkt len must be > %d and <= %d\n", 5784b2eff45SRahul Lakkireddy __func__, dev_info.min_rx_bufsize, 5794b2eff45SRahul Lakkireddy dev_info.max_rx_pktlen); 5804b2eff45SRahul Lakkireddy return -EINVAL; 5814b2eff45SRahul Lakkireddy } 5824b2eff45SRahul Lakkireddy 58392c8a632SRahul Lakkireddy /* Free up the existing queue */ 58492c8a632SRahul Lakkireddy if (eth_dev->data->rx_queues[queue_idx]) { 58592c8a632SRahul Lakkireddy cxgbe_dev_rx_queue_release(eth_dev->data->rx_queues[queue_idx]); 58692c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = NULL; 58792c8a632SRahul Lakkireddy } 58892c8a632SRahul Lakkireddy 58992c8a632SRahul Lakkireddy eth_dev->data->rx_queues[queue_idx] = (void *)rxq; 59092c8a632SRahul Lakkireddy 59192c8a632SRahul Lakkireddy /* Sanity Checking 59292c8a632SRahul Lakkireddy * 59392c8a632SRahul Lakkireddy * nb_desc should be > 0 and <= CXGBE_MAX_RING_DESC_SIZE 59492c8a632SRahul Lakkireddy */ 59592c8a632SRahul Lakkireddy temp_nb_desc = nb_desc; 59692c8a632SRahul Lakkireddy if (nb_desc < CXGBE_MIN_RING_DESC_SIZE) { 59792c8a632SRahul Lakkireddy dev_warn(adapter, "%s: number of descriptors must be >= %d. Using default [%d]\n", 59892c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 59992c8a632SRahul Lakkireddy CXGBE_DEFAULT_RX_DESC_SIZE); 60092c8a632SRahul Lakkireddy temp_nb_desc = CXGBE_DEFAULT_RX_DESC_SIZE; 60192c8a632SRahul Lakkireddy } else if (nb_desc > CXGBE_MAX_RING_DESC_SIZE) { 60292c8a632SRahul Lakkireddy dev_err(adapter, "%s: number of descriptors must be between %d and %d inclusive. Default [%d]\n", 60392c8a632SRahul Lakkireddy __func__, CXGBE_MIN_RING_DESC_SIZE, 60492c8a632SRahul Lakkireddy CXGBE_MAX_RING_DESC_SIZE, CXGBE_DEFAULT_RX_DESC_SIZE); 60592c8a632SRahul Lakkireddy return -(EINVAL); 60692c8a632SRahul Lakkireddy } 60792c8a632SRahul Lakkireddy 60892c8a632SRahul Lakkireddy rxq->rspq.size = temp_nb_desc; 60992c8a632SRahul Lakkireddy if ((&rxq->fl) != NULL) 61092c8a632SRahul Lakkireddy rxq->fl.size = temp_nb_desc; 61192c8a632SRahul Lakkireddy 6124b2eff45SRahul Lakkireddy /* Set to jumbo mode if necessary */ 6134b2eff45SRahul Lakkireddy if (pkt_len > ETHER_MAX_LEN) 6144b2eff45SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 1; 6154b2eff45SRahul Lakkireddy else 6164b2eff45SRahul Lakkireddy eth_dev->data->dev_conf.rxmode.jumbo_frame = 0; 6174b2eff45SRahul Lakkireddy 61892c8a632SRahul Lakkireddy err = t4_sge_alloc_rxq(adapter, &rxq->rspq, false, eth_dev, msi_idx, 61992c8a632SRahul Lakkireddy &rxq->fl, t4_ethrx_handler, 620*10c6d947SRahul Lakkireddy t4_get_tp_ch_map(adapter, pi->tx_chan), mp, 62192c8a632SRahul Lakkireddy queue_idx, socket_id); 62292c8a632SRahul Lakkireddy 62392c8a632SRahul Lakkireddy dev_debug(adapter, "%s: err = %d; port_id = %d; cntxt_id = %u\n", 62492c8a632SRahul Lakkireddy __func__, err, pi->port_id, rxq->rspq.cntxt_id); 62592c8a632SRahul Lakkireddy return err; 62692c8a632SRahul Lakkireddy } 62792c8a632SRahul Lakkireddy 62892c8a632SRahul Lakkireddy static void cxgbe_dev_rx_queue_release(void *q) 62992c8a632SRahul Lakkireddy { 63092c8a632SRahul Lakkireddy struct sge_eth_rxq *rxq = (struct sge_eth_rxq *)q; 63192c8a632SRahul Lakkireddy struct sge_rspq *rq = &rxq->rspq; 63292c8a632SRahul Lakkireddy 63392c8a632SRahul Lakkireddy if (rq) { 63492c8a632SRahul Lakkireddy struct port_info *pi = (struct port_info *) 63592c8a632SRahul Lakkireddy (rq->eth_dev->data->dev_private); 63692c8a632SRahul Lakkireddy struct adapter *adap = pi->adapter; 63792c8a632SRahul Lakkireddy 63892c8a632SRahul Lakkireddy dev_debug(adapter, "%s: pi->port_id = %d; rx_queue_id = %d\n", 63992c8a632SRahul Lakkireddy __func__, pi->port_id, rxq->rspq.cntxt_id); 64092c8a632SRahul Lakkireddy 64192c8a632SRahul Lakkireddy t4_sge_eth_rxq_release(adap, rxq); 64292c8a632SRahul Lakkireddy } 64392c8a632SRahul Lakkireddy } 64492c8a632SRahul Lakkireddy 645856505d3SRahul Lakkireddy /* 646856505d3SRahul Lakkireddy * Get port statistics. 647856505d3SRahul Lakkireddy */ 648856505d3SRahul Lakkireddy static void cxgbe_dev_stats_get(struct rte_eth_dev *eth_dev, 649856505d3SRahul Lakkireddy struct rte_eth_stats *eth_stats) 650856505d3SRahul Lakkireddy { 651856505d3SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 652856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 653856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 654856505d3SRahul Lakkireddy struct port_stats ps; 655856505d3SRahul Lakkireddy unsigned int i; 656856505d3SRahul Lakkireddy 657856505d3SRahul Lakkireddy cxgbe_stats_get(pi, &ps); 658856505d3SRahul Lakkireddy 659856505d3SRahul Lakkireddy /* RX Stats */ 660856505d3SRahul Lakkireddy eth_stats->ipackets = ps.rx_frames; 661856505d3SRahul Lakkireddy eth_stats->ibytes = ps.rx_octets; 662856505d3SRahul Lakkireddy eth_stats->imissed = ps.rx_ovflow0 + ps.rx_ovflow1 + 663856505d3SRahul Lakkireddy ps.rx_ovflow2 + ps.rx_ovflow3 + 664856505d3SRahul Lakkireddy ps.rx_trunc0 + ps.rx_trunc1 + 665856505d3SRahul Lakkireddy ps.rx_trunc2 + ps.rx_trunc3; 666b5d5b4a8SStephen Hemminger eth_stats->ierrors = ps.rx_symbol_err + ps.rx_fcs_err + 667b5d5b4a8SStephen Hemminger ps.rx_jabber + ps.rx_too_long + ps.rx_runt + 66886057c99SIgor Ryzhov ps.rx_len_err; 669856505d3SRahul Lakkireddy 670856505d3SRahul Lakkireddy /* TX Stats */ 671856505d3SRahul Lakkireddy eth_stats->opackets = ps.tx_frames; 672856505d3SRahul Lakkireddy eth_stats->obytes = ps.tx_octets; 673856505d3SRahul Lakkireddy eth_stats->oerrors = ps.tx_error_frames; 674856505d3SRahul Lakkireddy 675856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 676856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 677856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 678856505d3SRahul Lakkireddy 679856505d3SRahul Lakkireddy eth_stats->q_ipackets[i] = rxq->stats.pkts; 680856505d3SRahul Lakkireddy eth_stats->q_ibytes[i] = rxq->stats.rx_bytes; 681856505d3SRahul Lakkireddy } 682856505d3SRahul Lakkireddy 683856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 684856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 685856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 686856505d3SRahul Lakkireddy 687856505d3SRahul Lakkireddy eth_stats->q_opackets[i] = txq->stats.pkts; 688856505d3SRahul Lakkireddy eth_stats->q_obytes[i] = txq->stats.tx_bytes; 689856505d3SRahul Lakkireddy eth_stats->q_errors[i] = txq->stats.mapping_err; 690856505d3SRahul Lakkireddy } 691856505d3SRahul Lakkireddy } 692856505d3SRahul Lakkireddy 693856505d3SRahul Lakkireddy /* 694856505d3SRahul Lakkireddy * Reset port statistics. 695856505d3SRahul Lakkireddy */ 696856505d3SRahul Lakkireddy static void cxgbe_dev_stats_reset(struct rte_eth_dev *eth_dev) 697856505d3SRahul Lakkireddy { 698856505d3SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 699856505d3SRahul Lakkireddy struct adapter *adapter = pi->adapter; 700856505d3SRahul Lakkireddy struct sge *s = &adapter->sge; 701856505d3SRahul Lakkireddy unsigned int i; 702856505d3SRahul Lakkireddy 703856505d3SRahul Lakkireddy cxgbe_stats_reset(pi); 704856505d3SRahul Lakkireddy for (i = 0; i < pi->n_rx_qsets; i++) { 705856505d3SRahul Lakkireddy struct sge_eth_rxq *rxq = 706856505d3SRahul Lakkireddy &s->ethrxq[pi->first_qset + i]; 707856505d3SRahul Lakkireddy 708856505d3SRahul Lakkireddy rxq->stats.pkts = 0; 709856505d3SRahul Lakkireddy rxq->stats.rx_bytes = 0; 710856505d3SRahul Lakkireddy } 711856505d3SRahul Lakkireddy for (i = 0; i < pi->n_tx_qsets; i++) { 712856505d3SRahul Lakkireddy struct sge_eth_txq *txq = 713856505d3SRahul Lakkireddy &s->ethtxq[pi->first_qset + i]; 714856505d3SRahul Lakkireddy 715856505d3SRahul Lakkireddy txq->stats.pkts = 0; 716856505d3SRahul Lakkireddy txq->stats.tx_bytes = 0; 717856505d3SRahul Lakkireddy txq->stats.mapping_err = 0; 718856505d3SRahul Lakkireddy } 719856505d3SRahul Lakkireddy } 720856505d3SRahul Lakkireddy 721631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_get(struct rte_eth_dev *eth_dev, 722631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 723631dfc71SRahul Lakkireddy { 724631dfc71SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 725631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 726631dfc71SRahul Lakkireddy int rx_pause, tx_pause; 727631dfc71SRahul Lakkireddy 728631dfc71SRahul Lakkireddy fc_conf->autoneg = lc->fc & PAUSE_AUTONEG; 729631dfc71SRahul Lakkireddy rx_pause = lc->fc & PAUSE_RX; 730631dfc71SRahul Lakkireddy tx_pause = lc->fc & PAUSE_TX; 731631dfc71SRahul Lakkireddy 732631dfc71SRahul Lakkireddy if (rx_pause && tx_pause) 733631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_FULL; 734631dfc71SRahul Lakkireddy else if (rx_pause) 735631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_RX_PAUSE; 736631dfc71SRahul Lakkireddy else if (tx_pause) 737631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_TX_PAUSE; 738631dfc71SRahul Lakkireddy else 739631dfc71SRahul Lakkireddy fc_conf->mode = RTE_FC_NONE; 740631dfc71SRahul Lakkireddy return 0; 741631dfc71SRahul Lakkireddy } 742631dfc71SRahul Lakkireddy 743631dfc71SRahul Lakkireddy static int cxgbe_flow_ctrl_set(struct rte_eth_dev *eth_dev, 744631dfc71SRahul Lakkireddy struct rte_eth_fc_conf *fc_conf) 745631dfc71SRahul Lakkireddy { 746631dfc71SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 747631dfc71SRahul Lakkireddy struct adapter *adapter = pi->adapter; 748631dfc71SRahul Lakkireddy struct link_config *lc = &pi->link_cfg; 749631dfc71SRahul Lakkireddy 750631dfc71SRahul Lakkireddy if (lc->supported & FW_PORT_CAP_ANEG) { 751631dfc71SRahul Lakkireddy if (fc_conf->autoneg) 752631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_AUTONEG; 753631dfc71SRahul Lakkireddy else 754631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_AUTONEG; 755631dfc71SRahul Lakkireddy } 756631dfc71SRahul Lakkireddy 757631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 758631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_RX_PAUSE)) 759631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_RX; 760631dfc71SRahul Lakkireddy else 761631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_RX; 762631dfc71SRahul Lakkireddy 763631dfc71SRahul Lakkireddy if (((fc_conf->mode & RTE_FC_FULL) == RTE_FC_FULL) || 764631dfc71SRahul Lakkireddy (fc_conf->mode & RTE_FC_TX_PAUSE)) 765631dfc71SRahul Lakkireddy lc->requested_fc |= PAUSE_TX; 766631dfc71SRahul Lakkireddy else 767631dfc71SRahul Lakkireddy lc->requested_fc &= ~PAUSE_TX; 768631dfc71SRahul Lakkireddy 769631dfc71SRahul Lakkireddy return t4_link_l1cfg(adapter, adapter->mbox, pi->tx_chan, 770631dfc71SRahul Lakkireddy &pi->link_cfg); 771631dfc71SRahul Lakkireddy } 772631dfc71SRahul Lakkireddy 77378a38edfSJianfeng Tan static const uint32_t * 77478a38edfSJianfeng Tan cxgbe_dev_supported_ptypes_get(struct rte_eth_dev *eth_dev) 77578a38edfSJianfeng Tan { 77678a38edfSJianfeng Tan static const uint32_t ptypes[] = { 77778a38edfSJianfeng Tan RTE_PTYPE_L3_IPV4, 77878a38edfSJianfeng Tan RTE_PTYPE_L3_IPV6, 77978a38edfSJianfeng Tan RTE_PTYPE_UNKNOWN 78078a38edfSJianfeng Tan }; 78178a38edfSJianfeng Tan 78278a38edfSJianfeng Tan if (eth_dev->rx_pkt_burst == cxgbe_recv_pkts) 78378a38edfSJianfeng Tan return ptypes; 78478a38edfSJianfeng Tan return NULL; 78578a38edfSJianfeng Tan } 78678a38edfSJianfeng Tan 787fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom_length(struct rte_eth_dev *dev) 788fe0bd9eeSRahul Lakkireddy { 789fe0bd9eeSRahul Lakkireddy RTE_SET_USED(dev); 790fe0bd9eeSRahul Lakkireddy return EEPROMSIZE; 791fe0bd9eeSRahul Lakkireddy } 792fe0bd9eeSRahul Lakkireddy 793fe0bd9eeSRahul Lakkireddy /** 794fe0bd9eeSRahul Lakkireddy * eeprom_ptov - translate a physical EEPROM address to virtual 795fe0bd9eeSRahul Lakkireddy * @phys_addr: the physical EEPROM address 796fe0bd9eeSRahul Lakkireddy * @fn: the PCI function number 797fe0bd9eeSRahul Lakkireddy * @sz: size of function-specific area 798fe0bd9eeSRahul Lakkireddy * 799fe0bd9eeSRahul Lakkireddy * Translate a physical EEPROM address to virtual. The first 1K is 800fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 31K, the rest is 801fe0bd9eeSRahul Lakkireddy * accessed through virtual addresses starting at 0. 802fe0bd9eeSRahul Lakkireddy * 803fe0bd9eeSRahul Lakkireddy * The mapping is as follows: 804fe0bd9eeSRahul Lakkireddy * [0..1K) -> [31K..32K) 805fe0bd9eeSRahul Lakkireddy * [1K..1K+A) -> [31K-A..31K) 806fe0bd9eeSRahul Lakkireddy * [1K+A..ES) -> [0..ES-A-1K) 807fe0bd9eeSRahul Lakkireddy * 808fe0bd9eeSRahul Lakkireddy * where A = @fn * @sz, and ES = EEPROM size. 809fe0bd9eeSRahul Lakkireddy */ 810fe0bd9eeSRahul Lakkireddy static int eeprom_ptov(unsigned int phys_addr, unsigned int fn, unsigned int sz) 811fe0bd9eeSRahul Lakkireddy { 812fe0bd9eeSRahul Lakkireddy fn *= sz; 813fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024) 814fe0bd9eeSRahul Lakkireddy return phys_addr + (31 << 10); 815fe0bd9eeSRahul Lakkireddy if (phys_addr < 1024 + fn) 816fe0bd9eeSRahul Lakkireddy return fn + phys_addr - 1024; 817fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMSIZE) 818fe0bd9eeSRahul Lakkireddy return phys_addr - 1024 - fn; 819fe0bd9eeSRahul Lakkireddy if (phys_addr < EEPROMVSIZE) 820fe0bd9eeSRahul Lakkireddy return phys_addr - 1024; 821fe0bd9eeSRahul Lakkireddy return -EINVAL; 822fe0bd9eeSRahul Lakkireddy } 823fe0bd9eeSRahul Lakkireddy 824fe0bd9eeSRahul Lakkireddy /* The next two routines implement eeprom read/write from physical addresses. 825fe0bd9eeSRahul Lakkireddy */ 826fe0bd9eeSRahul Lakkireddy static int eeprom_rd_phys(struct adapter *adap, unsigned int phys_addr, u32 *v) 827fe0bd9eeSRahul Lakkireddy { 828fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 829fe0bd9eeSRahul Lakkireddy 830fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 831fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_read(adap, vaddr, v); 832fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 833fe0bd9eeSRahul Lakkireddy } 834fe0bd9eeSRahul Lakkireddy 835fe0bd9eeSRahul Lakkireddy static int eeprom_wr_phys(struct adapter *adap, unsigned int phys_addr, u32 v) 836fe0bd9eeSRahul Lakkireddy { 837fe0bd9eeSRahul Lakkireddy int vaddr = eeprom_ptov(phys_addr, adap->pf, EEPROMPFSIZE); 838fe0bd9eeSRahul Lakkireddy 839fe0bd9eeSRahul Lakkireddy if (vaddr >= 0) 840fe0bd9eeSRahul Lakkireddy vaddr = t4_seeprom_write(adap, vaddr, v); 841fe0bd9eeSRahul Lakkireddy return vaddr < 0 ? vaddr : 0; 842fe0bd9eeSRahul Lakkireddy } 843fe0bd9eeSRahul Lakkireddy 844fe0bd9eeSRahul Lakkireddy #define EEPROM_MAGIC 0x38E2F10C 845fe0bd9eeSRahul Lakkireddy 846fe0bd9eeSRahul Lakkireddy static int cxgbe_get_eeprom(struct rte_eth_dev *dev, 847fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *e) 848fe0bd9eeSRahul Lakkireddy { 849fe0bd9eeSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 850fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 851fe0bd9eeSRahul Lakkireddy u32 i, err = 0; 852fe0bd9eeSRahul Lakkireddy u8 *buf = rte_zmalloc(NULL, EEPROMSIZE, 0); 853fe0bd9eeSRahul Lakkireddy 854fe0bd9eeSRahul Lakkireddy if (!buf) 855fe0bd9eeSRahul Lakkireddy return -ENOMEM; 856fe0bd9eeSRahul Lakkireddy 857fe0bd9eeSRahul Lakkireddy e->magic = EEPROM_MAGIC; 858fe0bd9eeSRahul Lakkireddy for (i = e->offset & ~3; !err && i < e->offset + e->length; i += 4) 859fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, i, (u32 *)&buf[i]); 860fe0bd9eeSRahul Lakkireddy 861fe0bd9eeSRahul Lakkireddy if (!err) 862fe0bd9eeSRahul Lakkireddy rte_memcpy(e->data, buf + e->offset, e->length); 863fe0bd9eeSRahul Lakkireddy rte_free(buf); 864fe0bd9eeSRahul Lakkireddy return err; 865fe0bd9eeSRahul Lakkireddy } 866fe0bd9eeSRahul Lakkireddy 867fe0bd9eeSRahul Lakkireddy static int cxgbe_set_eeprom(struct rte_eth_dev *dev, 868fe0bd9eeSRahul Lakkireddy struct rte_dev_eeprom_info *eeprom) 869fe0bd9eeSRahul Lakkireddy { 870fe0bd9eeSRahul Lakkireddy struct port_info *pi = (struct port_info *)(dev->data->dev_private); 871fe0bd9eeSRahul Lakkireddy struct adapter *adapter = pi->adapter; 872fe0bd9eeSRahul Lakkireddy u8 *buf; 873fe0bd9eeSRahul Lakkireddy int err = 0; 874fe0bd9eeSRahul Lakkireddy u32 aligned_offset, aligned_len, *p; 875fe0bd9eeSRahul Lakkireddy 876fe0bd9eeSRahul Lakkireddy if (eeprom->magic != EEPROM_MAGIC) 877fe0bd9eeSRahul Lakkireddy return -EINVAL; 878fe0bd9eeSRahul Lakkireddy 879fe0bd9eeSRahul Lakkireddy aligned_offset = eeprom->offset & ~3; 880fe0bd9eeSRahul Lakkireddy aligned_len = (eeprom->length + (eeprom->offset & 3) + 3) & ~3; 881fe0bd9eeSRahul Lakkireddy 882fe0bd9eeSRahul Lakkireddy if (adapter->pf > 0) { 883fe0bd9eeSRahul Lakkireddy u32 start = 1024 + adapter->pf * EEPROMPFSIZE; 884fe0bd9eeSRahul Lakkireddy 885fe0bd9eeSRahul Lakkireddy if (aligned_offset < start || 886fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len > start + EEPROMPFSIZE) 887fe0bd9eeSRahul Lakkireddy return -EPERM; 888fe0bd9eeSRahul Lakkireddy } 889fe0bd9eeSRahul Lakkireddy 890fe0bd9eeSRahul Lakkireddy if (aligned_offset != eeprom->offset || aligned_len != eeprom->length) { 891fe0bd9eeSRahul Lakkireddy /* RMW possibly needed for first or last words. 892fe0bd9eeSRahul Lakkireddy */ 893fe0bd9eeSRahul Lakkireddy buf = rte_zmalloc(NULL, aligned_len, 0); 894fe0bd9eeSRahul Lakkireddy if (!buf) 895fe0bd9eeSRahul Lakkireddy return -ENOMEM; 896fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, aligned_offset, (u32 *)buf); 897fe0bd9eeSRahul Lakkireddy if (!err && aligned_len > 4) 898fe0bd9eeSRahul Lakkireddy err = eeprom_rd_phys(adapter, 899fe0bd9eeSRahul Lakkireddy aligned_offset + aligned_len - 4, 900fe0bd9eeSRahul Lakkireddy (u32 *)&buf[aligned_len - 4]); 901fe0bd9eeSRahul Lakkireddy if (err) 902fe0bd9eeSRahul Lakkireddy goto out; 903fe0bd9eeSRahul Lakkireddy rte_memcpy(buf + (eeprom->offset & 3), eeprom->data, 904fe0bd9eeSRahul Lakkireddy eeprom->length); 905fe0bd9eeSRahul Lakkireddy } else { 906fe0bd9eeSRahul Lakkireddy buf = eeprom->data; 907fe0bd9eeSRahul Lakkireddy } 908fe0bd9eeSRahul Lakkireddy 909fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, false); 910fe0bd9eeSRahul Lakkireddy if (err) 911fe0bd9eeSRahul Lakkireddy goto out; 912fe0bd9eeSRahul Lakkireddy 913fe0bd9eeSRahul Lakkireddy for (p = (u32 *)buf; !err && aligned_len; aligned_len -= 4, p++) { 914fe0bd9eeSRahul Lakkireddy err = eeprom_wr_phys(adapter, aligned_offset, *p); 915fe0bd9eeSRahul Lakkireddy aligned_offset += 4; 916fe0bd9eeSRahul Lakkireddy } 917fe0bd9eeSRahul Lakkireddy 918fe0bd9eeSRahul Lakkireddy if (!err) 919fe0bd9eeSRahul Lakkireddy err = t4_seeprom_wp(adapter, true); 920fe0bd9eeSRahul Lakkireddy out: 921fe0bd9eeSRahul Lakkireddy if (buf != eeprom->data) 922fe0bd9eeSRahul Lakkireddy rte_free(buf); 923fe0bd9eeSRahul Lakkireddy return err; 924fe0bd9eeSRahul Lakkireddy } 925fe0bd9eeSRahul Lakkireddy 92617ba077cSRahul Lakkireddy static int cxgbe_get_regs_len(struct rte_eth_dev *eth_dev) 92717ba077cSRahul Lakkireddy { 92817ba077cSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 92917ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 93017ba077cSRahul Lakkireddy 93117ba077cSRahul Lakkireddy return t4_get_regs_len(adapter) / sizeof(uint32_t); 93217ba077cSRahul Lakkireddy } 93317ba077cSRahul Lakkireddy 93417ba077cSRahul Lakkireddy static int cxgbe_get_regs(struct rte_eth_dev *eth_dev, 93517ba077cSRahul Lakkireddy struct rte_dev_reg_info *regs) 93617ba077cSRahul Lakkireddy { 93717ba077cSRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 93817ba077cSRahul Lakkireddy struct adapter *adapter = pi->adapter; 93917ba077cSRahul Lakkireddy 94017ba077cSRahul Lakkireddy regs->version = CHELSIO_CHIP_VERSION(adapter->params.chip) | 94117ba077cSRahul Lakkireddy (CHELSIO_CHIP_RELEASE(adapter->params.chip) << 10) | 94217ba077cSRahul Lakkireddy (1 << 16); 943001a1c0fSZyta Szpak 944001a1c0fSZyta Szpak if (regs->data == NULL) { 945001a1c0fSZyta Szpak regs->length = cxgbe_get_regs_len(eth_dev); 946001a1c0fSZyta Szpak regs->width = sizeof(uint32_t); 947001a1c0fSZyta Szpak 948001a1c0fSZyta Szpak return 0; 949001a1c0fSZyta Szpak } 950001a1c0fSZyta Szpak 95117ba077cSRahul Lakkireddy t4_get_regs(adapter, regs->data, (regs->length * sizeof(uint32_t))); 95217ba077cSRahul Lakkireddy 95317ba077cSRahul Lakkireddy return 0; 95417ba077cSRahul Lakkireddy } 95517ba077cSRahul Lakkireddy 95689b890dfSStephen Hemminger static const struct eth_dev_ops cxgbe_eth_dev_ops = { 9570462d115SRahul Lakkireddy .dev_start = cxgbe_dev_start, 9580462d115SRahul Lakkireddy .dev_stop = cxgbe_dev_stop, 9590462d115SRahul Lakkireddy .dev_close = cxgbe_dev_close, 960cdac6e2eSRahul Lakkireddy .promiscuous_enable = cxgbe_dev_promiscuous_enable, 961cdac6e2eSRahul Lakkireddy .promiscuous_disable = cxgbe_dev_promiscuous_disable, 962cdac6e2eSRahul Lakkireddy .allmulticast_enable = cxgbe_dev_allmulticast_enable, 963cdac6e2eSRahul Lakkireddy .allmulticast_disable = cxgbe_dev_allmulticast_disable, 96492c8a632SRahul Lakkireddy .dev_configure = cxgbe_dev_configure, 96592c8a632SRahul Lakkireddy .dev_infos_get = cxgbe_dev_info_get, 96678a38edfSJianfeng Tan .dev_supported_ptypes_get = cxgbe_dev_supported_ptypes_get, 967cdac6e2eSRahul Lakkireddy .link_update = cxgbe_dev_link_update, 9680ec33be4SRahul Lakkireddy .mtu_set = cxgbe_dev_mtu_set, 9694a01078bSRahul Lakkireddy .tx_queue_setup = cxgbe_dev_tx_queue_setup, 9704a01078bSRahul Lakkireddy .tx_queue_start = cxgbe_dev_tx_queue_start, 9714a01078bSRahul Lakkireddy .tx_queue_stop = cxgbe_dev_tx_queue_stop, 9724a01078bSRahul Lakkireddy .tx_queue_release = cxgbe_dev_tx_queue_release, 97392c8a632SRahul Lakkireddy .rx_queue_setup = cxgbe_dev_rx_queue_setup, 97492c8a632SRahul Lakkireddy .rx_queue_start = cxgbe_dev_rx_queue_start, 97592c8a632SRahul Lakkireddy .rx_queue_stop = cxgbe_dev_rx_queue_stop, 97692c8a632SRahul Lakkireddy .rx_queue_release = cxgbe_dev_rx_queue_release, 977856505d3SRahul Lakkireddy .stats_get = cxgbe_dev_stats_get, 978856505d3SRahul Lakkireddy .stats_reset = cxgbe_dev_stats_reset, 979631dfc71SRahul Lakkireddy .flow_ctrl_get = cxgbe_flow_ctrl_get, 980631dfc71SRahul Lakkireddy .flow_ctrl_set = cxgbe_flow_ctrl_set, 981fe0bd9eeSRahul Lakkireddy .get_eeprom_length = cxgbe_get_eeprom_length, 982fe0bd9eeSRahul Lakkireddy .get_eeprom = cxgbe_get_eeprom, 983fe0bd9eeSRahul Lakkireddy .set_eeprom = cxgbe_set_eeprom, 98417ba077cSRahul Lakkireddy .get_reg = cxgbe_get_regs, 98583189849SRahul Lakkireddy }; 98683189849SRahul Lakkireddy 98783189849SRahul Lakkireddy /* 98883189849SRahul Lakkireddy * Initialize driver 98983189849SRahul Lakkireddy * It returns 0 on success. 99083189849SRahul Lakkireddy */ 99183189849SRahul Lakkireddy static int eth_cxgbe_dev_init(struct rte_eth_dev *eth_dev) 99283189849SRahul Lakkireddy { 99383189849SRahul Lakkireddy struct rte_pci_device *pci_dev; 99483189849SRahul Lakkireddy struct port_info *pi = (struct port_info *)(eth_dev->data->dev_private); 99583189849SRahul Lakkireddy struct adapter *adapter = NULL; 99683189849SRahul Lakkireddy char name[RTE_ETH_NAME_MAX_LEN]; 99783189849SRahul Lakkireddy int err = 0; 99883189849SRahul Lakkireddy 99983189849SRahul Lakkireddy CXGBE_FUNC_TRACE(); 100083189849SRahul Lakkireddy 100183189849SRahul Lakkireddy eth_dev->dev_ops = &cxgbe_eth_dev_ops; 100292c8a632SRahul Lakkireddy eth_dev->rx_pkt_burst = &cxgbe_recv_pkts; 10034a01078bSRahul Lakkireddy eth_dev->tx_pkt_burst = &cxgbe_xmit_pkts; 100483189849SRahul Lakkireddy 100583189849SRahul Lakkireddy /* for secondary processes, we don't initialise any further as primary 100683189849SRahul Lakkireddy * has already done this work. 100783189849SRahul Lakkireddy */ 100883189849SRahul Lakkireddy if (rte_eal_process_type() != RTE_PROC_PRIMARY) 100983189849SRahul Lakkireddy return 0; 101083189849SRahul Lakkireddy 1011c0802544SFerruh Yigit pci_dev = RTE_ETH_DEV_TO_PCI(eth_dev); 1012eeefe73fSBernard Iremonger 101383189849SRahul Lakkireddy snprintf(name, sizeof(name), "cxgbeadapter%d", eth_dev->data->port_id); 101483189849SRahul Lakkireddy adapter = rte_zmalloc(name, sizeof(*adapter), 0); 101583189849SRahul Lakkireddy if (!adapter) 101683189849SRahul Lakkireddy return -1; 101783189849SRahul Lakkireddy 101883189849SRahul Lakkireddy adapter->use_unpacked_mode = 1; 101983189849SRahul Lakkireddy adapter->regs = (void *)pci_dev->mem_resource[0].addr; 102083189849SRahul Lakkireddy if (!adapter->regs) { 102183189849SRahul Lakkireddy dev_err(adapter, "%s: cannot map device registers\n", __func__); 102283189849SRahul Lakkireddy err = -ENOMEM; 102383189849SRahul Lakkireddy goto out_free_adapter; 102483189849SRahul Lakkireddy } 102583189849SRahul Lakkireddy adapter->pdev = pci_dev; 102683189849SRahul Lakkireddy adapter->eth_dev = eth_dev; 102783189849SRahul Lakkireddy pi->adapter = adapter; 102883189849SRahul Lakkireddy 102983189849SRahul Lakkireddy err = cxgbe_probe(adapter); 10301c1789ccSRahul Lakkireddy if (err) { 103183189849SRahul Lakkireddy dev_err(adapter, "%s: cxgbe probe failed with err %d\n", 103283189849SRahul Lakkireddy __func__, err); 10331c1789ccSRahul Lakkireddy goto out_free_adapter; 10341c1789ccSRahul Lakkireddy } 10351c1789ccSRahul Lakkireddy 10361c1789ccSRahul Lakkireddy return 0; 103783189849SRahul Lakkireddy 103883189849SRahul Lakkireddy out_free_adapter: 10391c1789ccSRahul Lakkireddy rte_free(adapter); 104083189849SRahul Lakkireddy return err; 104183189849SRahul Lakkireddy } 104283189849SRahul Lakkireddy 1043fdf91e0fSJan Blunck static int eth_cxgbe_pci_probe(struct rte_pci_driver *pci_drv __rte_unused, 1044fdf91e0fSJan Blunck struct rte_pci_device *pci_dev) 1045fdf91e0fSJan Blunck { 1046fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_probe(pci_dev, 1047fdf91e0fSJan Blunck sizeof(struct port_info), eth_cxgbe_dev_init); 1048fdf91e0fSJan Blunck } 1049fdf91e0fSJan Blunck 1050fdf91e0fSJan Blunck static int eth_cxgbe_pci_remove(struct rte_pci_device *pci_dev) 1051fdf91e0fSJan Blunck { 1052fdf91e0fSJan Blunck return rte_eth_dev_pci_generic_remove(pci_dev, NULL); 1053fdf91e0fSJan Blunck } 1054fdf91e0fSJan Blunck 1055fdf91e0fSJan Blunck static struct rte_pci_driver rte_cxgbe_pmd = { 105683189849SRahul Lakkireddy .id_table = cxgb4_pci_tbl, 105783189849SRahul Lakkireddy .drv_flags = RTE_PCI_DRV_NEED_MAPPING | RTE_PCI_DRV_INTR_LSC, 1058fdf91e0fSJan Blunck .probe = eth_cxgbe_pci_probe, 1059fdf91e0fSJan Blunck .remove = eth_cxgbe_pci_remove, 106083189849SRahul Lakkireddy }; 106183189849SRahul Lakkireddy 1062fdf91e0fSJan Blunck RTE_PMD_REGISTER_PCI(net_cxgbe, rte_cxgbe_pmd); 106301f19227SShreyansh Jain RTE_PMD_REGISTER_PCI_TABLE(net_cxgbe, cxgb4_pci_tbl); 106406e81dc9SDavid Marchand RTE_PMD_REGISTER_KMOD_DEP(net_cxgbe, "* igb_uio | uio_pci_generic | vfio-pci"); 1065