xref: /dpdk/drivers/net/cxgbe/base/t4fw_interface.h (revision 68a03efeed657e6e05f281479b33b51102797e15)
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright(c) 2014-2018 Chelsio Communications.
3  * All rights reserved.
4  */
5 
6 #ifndef _T4FW_INTERFACE_H_
7 #define _T4FW_INTERFACE_H_
8 
9 /******************************************************************************
10  *   R E T U R N   V A L U E S
11  ********************************/
12 
13 enum fw_retval {
14 	FW_SUCCESS		= 0,	/* completed successfully */
15 	FW_EPERM		= 1,	/* operation not permitted */
16 	FW_ENOENT		= 2,	/* no such file or directory */
17 	FW_EIO			= 5,	/* input/output error; hw bad */
18 	FW_ENOEXEC		= 8,	/* exec format error; inv microcode */
19 	FW_EAGAIN		= 11,	/* try again */
20 	FW_ENOMEM		= 12,	/* out of memory */
21 	FW_EFAULT		= 14,	/* bad address; fw bad */
22 	FW_EBUSY		= 16,	/* resource busy */
23 	FW_EEXIST		= 17,	/* file exists */
24 	FW_ENODEV		= 19,	/* no such device */
25 	FW_EINVAL		= 22,	/* invalid argument */
26 	FW_ENOSPC		= 28,	/* no space left on device */
27 	FW_ENOSYS		= 38,	/* functionality not implemented */
28 	FW_ENODATA		= 61,	/* no data available */
29 	FW_EPROTO		= 71,	/* protocol error */
30 	FW_EADDRINUSE		= 98,	/* address already in use */
31 	FW_EADDRNOTAVAIL	= 99,	/* cannot assigned requested address */
32 	FW_ENETDOWN		= 100,	/* network is down */
33 	FW_ENETUNREACH		= 101,	/* network is unreachable */
34 	FW_ENOBUFS		= 105,	/* no buffer space available */
35 	FW_ETIMEDOUT		= 110,	/* timeout */
36 	FW_EINPROGRESS		= 115,	/* fw internal */
37 };
38 
39 /******************************************************************************
40  *   M E M O R Y   T Y P E s
41  ******************************/
42 
43 enum fw_memtype {
44 	FW_MEMTYPE_EDC0		= 0x0,
45 	FW_MEMTYPE_EDC1		= 0x1,
46 	FW_MEMTYPE_EXTMEM	= 0x2,
47 	FW_MEMTYPE_FLASH	= 0x4,
48 	FW_MEMTYPE_INTERNAL	= 0x5,
49 	FW_MEMTYPE_EXTMEM1	= 0x6,
50 };
51 
52 /******************************************************************************
53  *   W O R K   R E Q U E S T s
54  ********************************/
55 
56 enum fw_wr_opcodes {
57 	FW_FILTER_WR		= 0x02,
58 	FW_ULPTX_WR		= 0x04,
59 	FW_TP_WR		= 0x05,
60 	FW_ETH_TX_PKT_WR	= 0x08,
61 	FW_ETH_TX_PKTS_WR	= 0x09,
62 	FW_ETH_TX_PKT_VM_WR	= 0x11,
63 	FW_ETH_TX_PKTS_VM_WR	= 0x12,
64 	FW_FILTER2_WR		= 0x77,
65 	FW_ETH_TX_PKTS2_WR      = 0x78,
66 };
67 
68 /*
69  * Generic work request header flit0
70  */
71 struct fw_wr_hdr {
72 	__be32 hi;
73 	__be32 lo;
74 };
75 
76 /* work request opcode (hi)
77  */
78 #define S_FW_WR_OP		24
79 #define M_FW_WR_OP		0xff
80 #define V_FW_WR_OP(x)		((x) << S_FW_WR_OP)
81 #define G_FW_WR_OP(x)		(((x) >> S_FW_WR_OP) & M_FW_WR_OP)
82 
83 /* atomic flag (hi) - firmware encapsulates CPLs in CPL_BARRIER
84  */
85 #define S_FW_WR_ATOMIC		23
86 #define V_FW_WR_ATOMIC(x)	((x) << S_FW_WR_ATOMIC)
87 
88 /* work request immediate data length (hi)
89  */
90 #define S_FW_WR_IMMDLEN	0
91 #define M_FW_WR_IMMDLEN	0xff
92 #define V_FW_WR_IMMDLEN(x)	((x) << S_FW_WR_IMMDLEN)
93 #define G_FW_WR_IMMDLEN(x)	\
94 	(((x) >> S_FW_WR_IMMDLEN) & M_FW_WR_IMMDLEN)
95 
96 /* egress queue status update to egress queue status entry (lo)
97  */
98 #define S_FW_WR_EQUEQ		30
99 #define M_FW_WR_EQUEQ		0x1
100 #define V_FW_WR_EQUEQ(x)	((x) << S_FW_WR_EQUEQ)
101 #define G_FW_WR_EQUEQ(x)	(((x) >> S_FW_WR_EQUEQ) & M_FW_WR_EQUEQ)
102 #define F_FW_WR_EQUEQ		V_FW_WR_EQUEQ(1U)
103 
104 /* flow context identifier (lo)
105  */
106 #define S_FW_WR_FLOWID		8
107 #define V_FW_WR_FLOWID(x)	((x) << S_FW_WR_FLOWID)
108 
109 /* length in units of 16-bytes (lo)
110  */
111 #define S_FW_WR_LEN16		0
112 #define M_FW_WR_LEN16		0xff
113 #define V_FW_WR_LEN16(x)	((x) << S_FW_WR_LEN16)
114 #define G_FW_WR_LEN16(x)	(((x) >> S_FW_WR_LEN16) & M_FW_WR_LEN16)
115 
116 struct fw_eth_tx_pkt_wr {
117 	__be32 op_immdlen;
118 	__be32 equiq_to_len16;
119 	__be64 r3;
120 };
121 
122 #define S_FW_ETH_TX_PKT_WR_IMMDLEN	0
123 #define M_FW_ETH_TX_PKT_WR_IMMDLEN	0x1ff
124 #define V_FW_ETH_TX_PKT_WR_IMMDLEN(x)	((x) << S_FW_ETH_TX_PKT_WR_IMMDLEN)
125 #define G_FW_ETH_TX_PKT_WR_IMMDLEN(x)	\
126 	(((x) >> S_FW_ETH_TX_PKT_WR_IMMDLEN) & M_FW_ETH_TX_PKT_WR_IMMDLEN)
127 
128 struct fw_eth_tx_pkts_wr {
129 	__be32 op_pkd;
130 	__be32 equiq_to_len16;
131 	__be32 r3;
132 	__be16 plen;
133 	__u8   npkt;
134 	__u8   type;
135 };
136 
137 struct fw_eth_tx_pkt_vm_wr {
138 	__be32 op_immdlen;
139 	__be32 equiq_to_len16;
140 	__be32 r3[2];
141 	__u8   ethmacdst[6];
142 	__u8   ethmacsrc[6];
143 	__be16 ethtype;
144 	__be16 vlantci;
145 };
146 
147 struct fw_eth_tx_pkts_vm_wr {
148 	__be32 op_pkd;
149 	__be32 equiq_to_len16;
150 	__be32 r3;
151 	__be16 plen;
152 	__u8   npkt;
153 	__u8   r4;
154 	__u8   ethmacdst[6];
155 	__u8   ethmacsrc[6];
156 	__be16 ethtype;
157 	__be16 vlantci;
158 };
159 
160 /* filter wr reply code in cookie in CPL_SET_TCB_RPL */
161 enum fw_filter_wr_cookie {
162 	FW_FILTER_WR_SUCCESS,
163 	FW_FILTER_WR_FLT_ADDED,
164 	FW_FILTER_WR_FLT_DELETED,
165 	FW_FILTER_WR_SMT_TBL_FULL,
166 	FW_FILTER_WR_EINVAL,
167 };
168 
169 struct fw_filter2_wr {
170 	__be32 op_pkd;
171 	__be32 len16_pkd;
172 	__be64 r3;
173 	__be32 tid_to_iq;
174 	__be32 del_filter_to_l2tix;
175 	__be16 ethtype;
176 	__be16 ethtypem;
177 	__u8   frag_to_ovlan_vldm;
178 	__u8   smac_sel;
179 	__be16 rx_chan_rx_rpl_iq;
180 	__be32 maci_to_matchtypem;
181 	__u8   ptcl;
182 	__u8   ptclm;
183 	__u8   ttyp;
184 	__u8   ttypm;
185 	__be16 ivlan;
186 	__be16 ivlanm;
187 	__be16 ovlan;
188 	__be16 ovlanm;
189 	__u8   lip[16];
190 	__u8   lipm[16];
191 	__u8   fip[16];
192 	__u8   fipm[16];
193 	__be16 lp;
194 	__be16 lpm;
195 	__be16 fp;
196 	__be16 fpm;
197 	__be16 r7;
198 	__u8   sma[6];
199 	__be16 r8;
200 	__u8   filter_type_swapmac;
201 	__u8   natmode_to_ulp_type;
202 	__be16 newlport;
203 	__be16 newfport;
204 	__u8   newlip[16];
205 	__u8   newfip[16];
206 	__be32 natseqcheck;
207 	__be32 r9;
208 	__be64 r10;
209 	__be64 r11;
210 	__be64 r12;
211 	__be64 r13;
212 };
213 
214 #define S_FW_FILTER_WR_TID	12
215 #define V_FW_FILTER_WR_TID(x)	((x) << S_FW_FILTER_WR_TID)
216 
217 #define S_FW_FILTER_WR_RQTYPE		11
218 #define V_FW_FILTER_WR_RQTYPE(x)	((x) << S_FW_FILTER_WR_RQTYPE)
219 
220 #define S_FW_FILTER_WR_NOREPLY		10
221 #define V_FW_FILTER_WR_NOREPLY(x)	((x) << S_FW_FILTER_WR_NOREPLY)
222 
223 #define S_FW_FILTER_WR_IQ	0
224 #define V_FW_FILTER_WR_IQ(x)	((x) << S_FW_FILTER_WR_IQ)
225 
226 #define S_FW_FILTER_WR_DEL_FILTER	31
227 #define V_FW_FILTER_WR_DEL_FILTER(x)	((x) << S_FW_FILTER_WR_DEL_FILTER)
228 #define F_FW_FILTER_WR_DEL_FILTER	V_FW_FILTER_WR_DEL_FILTER(1U)
229 
230 #define S_FW_FILTER_WR_RPTTID		25
231 #define V_FW_FILTER_WR_RPTTID(x)	((x) << S_FW_FILTER_WR_RPTTID)
232 
233 #define S_FW_FILTER_WR_DROP	24
234 #define V_FW_FILTER_WR_DROP(x)	((x) << S_FW_FILTER_WR_DROP)
235 
236 #define S_FW_FILTER_WR_DIRSTEER		23
237 #define V_FW_FILTER_WR_DIRSTEER(x)	((x) << S_FW_FILTER_WR_DIRSTEER)
238 
239 #define S_FW_FILTER_WR_MASKHASH		22
240 #define V_FW_FILTER_WR_MASKHASH(x)	((x) << S_FW_FILTER_WR_MASKHASH)
241 
242 #define S_FW_FILTER_WR_DIRSTEERHASH	21
243 #define V_FW_FILTER_WR_DIRSTEERHASH(x)	((x) << S_FW_FILTER_WR_DIRSTEERHASH)
244 
245 #define S_FW_FILTER_WR_LPBK	20
246 #define V_FW_FILTER_WR_LPBK(x)	((x) << S_FW_FILTER_WR_LPBK)
247 
248 #define S_FW_FILTER_WR_DMAC	19
249 #define V_FW_FILTER_WR_DMAC(x)	((x) << S_FW_FILTER_WR_DMAC)
250 
251 #define S_FW_FILTER_WR_SMAC     18
252 #define V_FW_FILTER_WR_SMAC(x)  ((x) << S_FW_FILTER_WR_SMAC)
253 
254 #define S_FW_FILTER_WR_INSVLAN		17
255 #define V_FW_FILTER_WR_INSVLAN(x)	((x) << S_FW_FILTER_WR_INSVLAN)
256 
257 #define S_FW_FILTER_WR_RMVLAN		16
258 #define V_FW_FILTER_WR_RMVLAN(x)	((x) << S_FW_FILTER_WR_RMVLAN)
259 
260 #define S_FW_FILTER_WR_HITCNTS		15
261 #define V_FW_FILTER_WR_HITCNTS(x)	((x) << S_FW_FILTER_WR_HITCNTS)
262 
263 #define S_FW_FILTER_WR_TXCHAN		13
264 #define V_FW_FILTER_WR_TXCHAN(x)	((x) << S_FW_FILTER_WR_TXCHAN)
265 
266 #define S_FW_FILTER_WR_PRIO	12
267 #define V_FW_FILTER_WR_PRIO(x)	((x) << S_FW_FILTER_WR_PRIO)
268 
269 #define S_FW_FILTER_WR_L2TIX	0
270 #define V_FW_FILTER_WR_L2TIX(x)	((x) << S_FW_FILTER_WR_L2TIX)
271 
272 #define S_FW_FILTER_WR_FRAG	7
273 #define V_FW_FILTER_WR_FRAG(x)	((x) << S_FW_FILTER_WR_FRAG)
274 
275 #define S_FW_FILTER_WR_FRAGM	6
276 #define V_FW_FILTER_WR_FRAGM(x)	((x) << S_FW_FILTER_WR_FRAGM)
277 
278 #define S_FW_FILTER_WR_IVLAN_VLD	5
279 #define V_FW_FILTER_WR_IVLAN_VLD(x)	((x) << S_FW_FILTER_WR_IVLAN_VLD)
280 
281 #define S_FW_FILTER_WR_OVLAN_VLD	4
282 #define V_FW_FILTER_WR_OVLAN_VLD(x)	((x) << S_FW_FILTER_WR_OVLAN_VLD)
283 
284 #define S_FW_FILTER_WR_IVLAN_VLDM	3
285 #define V_FW_FILTER_WR_IVLAN_VLDM(x)	((x) << S_FW_FILTER_WR_IVLAN_VLDM)
286 
287 #define S_FW_FILTER_WR_OVLAN_VLDM	2
288 #define V_FW_FILTER_WR_OVLAN_VLDM(x)	((x) << S_FW_FILTER_WR_OVLAN_VLDM)
289 
290 #define S_FW_FILTER_WR_RX_CHAN		15
291 #define V_FW_FILTER_WR_RX_CHAN(x)	((x) << S_FW_FILTER_WR_RX_CHAN)
292 
293 #define S_FW_FILTER_WR_RX_RPL_IQ	0
294 #define V_FW_FILTER_WR_RX_RPL_IQ(x)	((x) << S_FW_FILTER_WR_RX_RPL_IQ)
295 
296 #define S_FW_FILTER_WR_MACI	23
297 #define V_FW_FILTER_WR_MACI(x)	((x) << S_FW_FILTER_WR_MACI)
298 
299 #define S_FW_FILTER_WR_MACIM	14
300 #define V_FW_FILTER_WR_MACIM(x)	((x) << S_FW_FILTER_WR_MACIM)
301 
302 #define S_FW_FILTER_WR_FCOE	13
303 #define V_FW_FILTER_WR_FCOE(x)	((x) << S_FW_FILTER_WR_FCOE)
304 
305 #define S_FW_FILTER_WR_FCOEM	12
306 #define V_FW_FILTER_WR_FCOEM(x)	((x) << S_FW_FILTER_WR_FCOEM)
307 
308 #define S_FW_FILTER_WR_PORT	9
309 #define V_FW_FILTER_WR_PORT(x)	((x) << S_FW_FILTER_WR_PORT)
310 
311 #define S_FW_FILTER_WR_PORTM	6
312 #define V_FW_FILTER_WR_PORTM(x)	((x) << S_FW_FILTER_WR_PORTM)
313 
314 #define S_FW_FILTER_WR_MATCHTYPE	3
315 #define V_FW_FILTER_WR_MATCHTYPE(x)	((x) << S_FW_FILTER_WR_MATCHTYPE)
316 
317 #define S_FW_FILTER_WR_MATCHTYPEM	0
318 #define V_FW_FILTER_WR_MATCHTYPEM(x)	((x) << S_FW_FILTER_WR_MATCHTYPEM)
319 
320 #define S_FW_FILTER2_WR_SWAPMAC		0
321 #define V_FW_FILTER2_WR_SWAPMAC(x)	((x) << S_FW_FILTER2_WR_SWAPMAC)
322 
323 #define S_FW_FILTER2_WR_NATMODE		5
324 #define V_FW_FILTER2_WR_NATMODE(x)	((x) << S_FW_FILTER2_WR_NATMODE)
325 
326 #define S_FW_FILTER2_WR_ULP_TYPE	0
327 #define V_FW_FILTER2_WR_ULP_TYPE(x)	((x) << S_FW_FILTER2_WR_ULP_TYPE)
328 
329 /******************************************************************************
330  *  C O M M A N D s
331  *********************/
332 
333 /*
334  * The maximum length of time, in miliseconds, that we expect any firmware
335  * command to take to execute and return a reply to the host.  The RESET
336  * and INITIALIZE commands can take a fair amount of time to execute but
337  * most execute in far less time than this maximum.  This constant is used
338  * by host software to determine how long to wait for a firmware command
339  * reply before declaring the firmware as dead/unreachable ...
340  */
341 #define FW_CMD_MAX_TIMEOUT	10000
342 
343 /*
344  * If a host driver does a HELLO and discovers that there's already a MASTER
345  * selected, we may have to wait for that MASTER to finish issuing RESET,
346  * configuration and INITIALIZE commands.  Also, there's a possibility that
347  * our own HELLO may get lost if it happens right as the MASTER is issuign a
348  * RESET command, so we need to be willing to make a few retries of our HELLO.
349  */
350 #define FW_CMD_HELLO_TIMEOUT	(3 * FW_CMD_MAX_TIMEOUT)
351 #define FW_CMD_HELLO_RETRIES	3
352 
353 enum fw_cmd_opcodes {
354 	FW_LDST_CMD		       = 0x01,
355 	FW_RESET_CMD                   = 0x03,
356 	FW_HELLO_CMD                   = 0x04,
357 	FW_BYE_CMD                     = 0x05,
358 	FW_INITIALIZE_CMD              = 0x06,
359 	FW_CAPS_CONFIG_CMD             = 0x07,
360 	FW_PARAMS_CMD                  = 0x08,
361 	FW_PFVF_CMD		       = 0x09,
362 	FW_IQ_CMD                      = 0x10,
363 	FW_EQ_ETH_CMD                  = 0x12,
364 	FW_EQ_CTRL_CMD                 = 0x13,
365 	FW_VI_CMD                      = 0x14,
366 	FW_VI_MAC_CMD                  = 0x15,
367 	FW_VI_RXMODE_CMD               = 0x16,
368 	FW_VI_ENABLE_CMD               = 0x17,
369 	FW_VI_STATS_CMD		       = 0x1a,
370 	FW_PORT_CMD                    = 0x1b,
371 	FW_RSS_IND_TBL_CMD             = 0x20,
372 	FW_RSS_GLB_CONFIG_CMD	       = 0x22,
373 	FW_RSS_VI_CONFIG_CMD           = 0x23,
374 	FW_CLIP_CMD                    = 0x28,
375 	FW_DEBUG_CMD                   = 0x81,
376 };
377 
378 enum fw_cmd_cap {
379 	FW_CMD_CAP_PORT		= 0x04,
380 };
381 
382 /*
383  * Generic command header flit0
384  */
385 struct fw_cmd_hdr {
386 	__be32 hi;
387 	__be32 lo;
388 };
389 
390 #define S_FW_CMD_OP		24
391 #define M_FW_CMD_OP		0xff
392 #define V_FW_CMD_OP(x)		((x) << S_FW_CMD_OP)
393 #define G_FW_CMD_OP(x)		(((x) >> S_FW_CMD_OP) & M_FW_CMD_OP)
394 
395 #define S_FW_CMD_REQUEST	23
396 #define M_FW_CMD_REQUEST	0x1
397 #define V_FW_CMD_REQUEST(x)	((x) << S_FW_CMD_REQUEST)
398 #define G_FW_CMD_REQUEST(x)	(((x) >> S_FW_CMD_REQUEST) & M_FW_CMD_REQUEST)
399 #define F_FW_CMD_REQUEST	V_FW_CMD_REQUEST(1U)
400 
401 #define S_FW_CMD_READ		22
402 #define M_FW_CMD_READ		0x1
403 #define V_FW_CMD_READ(x)	((x) << S_FW_CMD_READ)
404 #define G_FW_CMD_READ(x)	(((x) >> S_FW_CMD_READ) & M_FW_CMD_READ)
405 #define F_FW_CMD_READ		V_FW_CMD_READ(1U)
406 
407 #define S_FW_CMD_WRITE		21
408 #define M_FW_CMD_WRITE		0x1
409 #define V_FW_CMD_WRITE(x)	((x) << S_FW_CMD_WRITE)
410 #define G_FW_CMD_WRITE(x)	(((x) >> S_FW_CMD_WRITE) & M_FW_CMD_WRITE)
411 #define F_FW_CMD_WRITE		V_FW_CMD_WRITE(1U)
412 
413 #define S_FW_CMD_EXEC		20
414 #define M_FW_CMD_EXEC		0x1
415 #define V_FW_CMD_EXEC(x)	((x) << S_FW_CMD_EXEC)
416 #define G_FW_CMD_EXEC(x)	(((x) >> S_FW_CMD_EXEC) & M_FW_CMD_EXEC)
417 #define F_FW_CMD_EXEC		V_FW_CMD_EXEC(1U)
418 
419 #define S_FW_CMD_RETVAL		8
420 #define M_FW_CMD_RETVAL		0xff
421 #define V_FW_CMD_RETVAL(x)	((x) << S_FW_CMD_RETVAL)
422 #define G_FW_CMD_RETVAL(x)	(((x) >> S_FW_CMD_RETVAL) & M_FW_CMD_RETVAL)
423 
424 #define S_FW_CMD_LEN16		0
425 #define M_FW_CMD_LEN16		0xff
426 #define V_FW_CMD_LEN16(x)	((x) << S_FW_CMD_LEN16)
427 #define G_FW_CMD_LEN16(x)	(((x) >> S_FW_CMD_LEN16) & M_FW_CMD_LEN16)
428 
429 #define FW_LEN16(fw_struct) V_FW_CMD_LEN16(sizeof(fw_struct) / 16)
430 
431 /* address spaces
432  */
433 enum fw_ldst_addrspc {
434 	FW_LDST_ADDRSPC_TP_PIO    = 0x0010,
435 };
436 
437 struct fw_ldst_cmd {
438 	__be32 op_to_addrspace;
439 	__be32 cycles_to_len16;
440 	union fw_ldst {
441 		struct fw_ldst_addrval {
442 			__be32 addr;
443 			__be32 val;
444 		} addrval;
445 		struct fw_ldst_idctxt {
446 			__be32 physid;
447 			__be32 msg_ctxtflush;
448 			__be32 ctxt_data7;
449 			__be32 ctxt_data6;
450 			__be32 ctxt_data5;
451 			__be32 ctxt_data4;
452 			__be32 ctxt_data3;
453 			__be32 ctxt_data2;
454 			__be32 ctxt_data1;
455 			__be32 ctxt_data0;
456 		} idctxt;
457 		struct fw_ldst_mdio {
458 			__be16 paddr_mmd;
459 			__be16 raddr;
460 			__be16 vctl;
461 			__be16 rval;
462 		} mdio;
463 		struct fw_ldst_mps {
464 			__be16 fid_ctl;
465 			__be16 rplcpf_pkd;
466 			__be32 rplc127_96;
467 			__be32 rplc95_64;
468 			__be32 rplc63_32;
469 			__be32 rplc31_0;
470 			__be32 atrb;
471 			__be16 vlan[16];
472 		} mps;
473 		struct fw_ldst_func {
474 			__u8   access_ctl;
475 			__u8   mod_index;
476 			__be16 ctl_id;
477 			__be32 offset;
478 			__be64 data0;
479 			__be64 data1;
480 		} func;
481 		struct fw_ldst_pcie {
482 			__u8   ctrl_to_fn;
483 			__u8   bnum;
484 			__u8   r;
485 			__u8   ext_r;
486 			__u8   select_naccess;
487 			__u8   pcie_fn;
488 			__be16 nset_pkd;
489 			__be32 data[12];
490 		} pcie;
491 		struct fw_ldst_i2c_deprecated {
492 			__u8   pid_pkd;
493 			__u8   base;
494 			__u8   boffset;
495 			__u8   data;
496 			__be32 r9;
497 		} i2c_deprecated;
498 		struct fw_ldst_i2c {
499 			__u8   pid;
500 			__u8   did;
501 			__u8   boffset;
502 			__u8   blen;
503 			__be32 r9;
504 			__u8   data[48];
505 		} i2c;
506 		struct fw_ldst_le {
507 			__be32 index;
508 			__be32 r9;
509 			__u8   val[33];
510 			__u8   r11[7];
511 		} le;
512 	} u;
513 };
514 
515 #define S_FW_LDST_CMD_ADDRSPACE         0
516 #define M_FW_LDST_CMD_ADDRSPACE         0xff
517 #define V_FW_LDST_CMD_ADDRSPACE(x)      ((x) << S_FW_LDST_CMD_ADDRSPACE)
518 
519 struct fw_reset_cmd {
520 	__be32 op_to_write;
521 	__be32 retval_len16;
522 	__be32 val;
523 	__be32 halt_pkd;
524 };
525 
526 #define S_FW_RESET_CMD_HALT	31
527 #define M_FW_RESET_CMD_HALT	0x1
528 #define V_FW_RESET_CMD_HALT(x)	((x) << S_FW_RESET_CMD_HALT)
529 #define G_FW_RESET_CMD_HALT(x)	\
530 	(((x) >> S_FW_RESET_CMD_HALT) & M_FW_RESET_CMD_HALT)
531 #define F_FW_RESET_CMD_HALT	V_FW_RESET_CMD_HALT(1U)
532 
533 enum {
534 	FW_HELLO_CMD_STAGE_OS		= 0,
535 };
536 
537 struct fw_hello_cmd {
538 	__be32 op_to_write;
539 	__be32 retval_len16;
540 	__be32 err_to_clearinit;
541 	__be32 fwrev;
542 };
543 
544 #define S_FW_HELLO_CMD_ERR	31
545 #define M_FW_HELLO_CMD_ERR	0x1
546 #define V_FW_HELLO_CMD_ERR(x)	((x) << S_FW_HELLO_CMD_ERR)
547 #define G_FW_HELLO_CMD_ERR(x)	\
548 	(((x) >> S_FW_HELLO_CMD_ERR) & M_FW_HELLO_CMD_ERR)
549 #define F_FW_HELLO_CMD_ERR	V_FW_HELLO_CMD_ERR(1U)
550 
551 #define S_FW_HELLO_CMD_INIT	30
552 #define M_FW_HELLO_CMD_INIT	0x1
553 #define V_FW_HELLO_CMD_INIT(x)	((x) << S_FW_HELLO_CMD_INIT)
554 #define G_FW_HELLO_CMD_INIT(x)	\
555 	(((x) >> S_FW_HELLO_CMD_INIT) & M_FW_HELLO_CMD_INIT)
556 #define F_FW_HELLO_CMD_INIT	V_FW_HELLO_CMD_INIT(1U)
557 
558 #define S_FW_HELLO_CMD_MASTERDIS	29
559 #define M_FW_HELLO_CMD_MASTERDIS	0x1
560 #define V_FW_HELLO_CMD_MASTERDIS(x)	((x) << S_FW_HELLO_CMD_MASTERDIS)
561 #define G_FW_HELLO_CMD_MASTERDIS(x)	\
562 	(((x) >> S_FW_HELLO_CMD_MASTERDIS) & M_FW_HELLO_CMD_MASTERDIS)
563 #define F_FW_HELLO_CMD_MASTERDIS	V_FW_HELLO_CMD_MASTERDIS(1U)
564 
565 #define S_FW_HELLO_CMD_MASTERFORCE	28
566 #define M_FW_HELLO_CMD_MASTERFORCE	0x1
567 #define V_FW_HELLO_CMD_MASTERFORCE(x)	((x) << S_FW_HELLO_CMD_MASTERFORCE)
568 #define G_FW_HELLO_CMD_MASTERFORCE(x)	\
569 	(((x) >> S_FW_HELLO_CMD_MASTERFORCE) & M_FW_HELLO_CMD_MASTERFORCE)
570 #define F_FW_HELLO_CMD_MASTERFORCE	V_FW_HELLO_CMD_MASTERFORCE(1U)
571 
572 #define S_FW_HELLO_CMD_MBMASTER		24
573 #define M_FW_HELLO_CMD_MBMASTER		0xf
574 #define V_FW_HELLO_CMD_MBMASTER(x)	((x) << S_FW_HELLO_CMD_MBMASTER)
575 #define G_FW_HELLO_CMD_MBMASTER(x)	\
576 	(((x) >> S_FW_HELLO_CMD_MBMASTER) & M_FW_HELLO_CMD_MBMASTER)
577 
578 #define S_FW_HELLO_CMD_MBASYNCNOT	20
579 #define M_FW_HELLO_CMD_MBASYNCNOT	0x7
580 #define V_FW_HELLO_CMD_MBASYNCNOT(x)	((x) << S_FW_HELLO_CMD_MBASYNCNOT)
581 #define G_FW_HELLO_CMD_MBASYNCNOT(x)	\
582 	(((x) >> S_FW_HELLO_CMD_MBASYNCNOT) & M_FW_HELLO_CMD_MBASYNCNOT)
583 
584 #define S_FW_HELLO_CMD_STAGE	17
585 #define M_FW_HELLO_CMD_STAGE	0x7
586 #define V_FW_HELLO_CMD_STAGE(x)	((x) << S_FW_HELLO_CMD_STAGE)
587 #define G_FW_HELLO_CMD_STAGE(x)	\
588 	(((x) >> S_FW_HELLO_CMD_STAGE) & M_FW_HELLO_CMD_STAGE)
589 
590 #define S_FW_HELLO_CMD_CLEARINIT	16
591 #define M_FW_HELLO_CMD_CLEARINIT	0x1
592 #define V_FW_HELLO_CMD_CLEARINIT(x)	((x) << S_FW_HELLO_CMD_CLEARINIT)
593 #define G_FW_HELLO_CMD_CLEARINIT(x)	\
594 	(((x) >> S_FW_HELLO_CMD_CLEARINIT) & M_FW_HELLO_CMD_CLEARINIT)
595 #define F_FW_HELLO_CMD_CLEARINIT	V_FW_HELLO_CMD_CLEARINIT(1U)
596 
597 struct fw_bye_cmd {
598 	__be32 op_to_write;
599 	__be32 retval_len16;
600 	__be64 r3;
601 };
602 
603 struct fw_initialize_cmd {
604 	__be32 op_to_write;
605 	__be32 retval_len16;
606 	__be64 r3;
607 };
608 
609 enum fw_caps_config_nic {
610 	FW_CAPS_CONFIG_NIC_HASHFILTER	= 0x00000020,
611 	FW_CAPS_CONFIG_NIC_ETHOFLD	= 0x00000040,
612 };
613 
614 enum fw_memtype_cf {
615 	FW_MEMTYPE_CF_FLASH		= FW_MEMTYPE_FLASH,
616 };
617 
618 struct fw_caps_config_cmd {
619 	__be32 op_to_write;
620 	__be32 cfvalid_to_len16;
621 	__be32 r2;
622 	__be32 hwmbitmap;
623 	__be16 nbmcaps;
624 	__be16 linkcaps;
625 	__be16 switchcaps;
626 	__be16 r3;
627 	__be16 niccaps;
628 	__be16 toecaps;
629 	__be16 rdmacaps;
630 	__be16 cryptocaps;
631 	__be16 iscsicaps;
632 	__be16 fcoecaps;
633 	__be32 cfcsum;
634 	__be32 finiver;
635 	__be32 finicsum;
636 };
637 
638 #define S_FW_CAPS_CONFIG_CMD_CFVALID	27
639 #define M_FW_CAPS_CONFIG_CMD_CFVALID	0x1
640 #define V_FW_CAPS_CONFIG_CMD_CFVALID(x)	((x) << S_FW_CAPS_CONFIG_CMD_CFVALID)
641 #define G_FW_CAPS_CONFIG_CMD_CFVALID(x)	\
642 	(((x) >> S_FW_CAPS_CONFIG_CMD_CFVALID) & M_FW_CAPS_CONFIG_CMD_CFVALID)
643 #define F_FW_CAPS_CONFIG_CMD_CFVALID	V_FW_CAPS_CONFIG_CMD_CFVALID(1U)
644 
645 #define S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF		24
646 #define M_FW_CAPS_CONFIG_CMD_MEMTYPE_CF		0x7
647 #define V_FW_CAPS_CONFIG_CMD_MEMTYPE_CF(x)	\
648 	((x) << S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF)
649 #define G_FW_CAPS_CONFIG_CMD_MEMTYPE_CF(x)	\
650 	(((x) >> S_FW_CAPS_CONFIG_CMD_MEMTYPE_CF) & \
651 	 M_FW_CAPS_CONFIG_CMD_MEMTYPE_CF)
652 
653 #define S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF	16
654 #define M_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF	0xff
655 #define V_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(x)	\
656 	((x) << S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF)
657 #define G_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF(x)	\
658 	(((x) >> S_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF) & \
659 	 M_FW_CAPS_CONFIG_CMD_MEMADDR64K_CF)
660 
661 /*
662  * params command mnemonics
663  */
664 enum fw_params_mnem {
665 	FW_PARAMS_MNEM_DEV		= 1,	/* device params */
666 	FW_PARAMS_MNEM_PFVF		= 2,	/* function params */
667 	FW_PARAMS_MNEM_REG		= 3,	/* limited register access */
668 	FW_PARAMS_MNEM_DMAQ		= 4,	/* dma queue params */
669 };
670 
671 /*
672  * device parameters
673  */
674 
675 #define S_FW_PARAMS_PARAM_FILTER_MODE 16
676 #define M_FW_PARAMS_PARAM_FILTER_MODE 0xffff
677 #define V_FW_PARAMS_PARAM_FILTER_MODE(x)          \
678 	((x) << S_FW_PARAMS_PARAM_FILTER_MODE)
679 #define G_FW_PARAMS_PARAM_FILTER_MODE(x)          \
680 	(((x) >> S_FW_PARAMS_PARAM_FILTER_MODE) & \
681 	M_FW_PARAMS_PARAM_FILTER_MODE)
682 
683 #define S_FW_PARAMS_PARAM_FILTER_MASK 0
684 #define M_FW_PARAMS_PARAM_FILTER_MASK 0xffff
685 #define V_FW_PARAMS_PARAM_FILTER_MASK(x)          \
686 	((x) << S_FW_PARAMS_PARAM_FILTER_MASK)
687 #define G_FW_PARAMS_PARAM_FILTER_MASK(x)          \
688 	(((x) >> S_FW_PARAMS_PARAM_FILTER_MASK) & \
689 	M_FW_PARAMS_PARAM_FILTER_MASK)
690 
691 enum fw_params_param_dev {
692 	FW_PARAMS_PARAM_DEV_CCLK	= 0x00, /* chip core clock in khz */
693 	FW_PARAMS_PARAM_DEV_PORTVEC	= 0x01, /* the port vector */
694 	FW_PARAMS_PARAM_DEV_NTID        = 0x02, /* reads the number of TIDs
695 						 * allocated by the device's
696 						 * Lookup Engine
697 						 */
698 	FW_PARAMS_PARAM_DEV_FWREV	= 0x0B, /* fw version */
699 	FW_PARAMS_PARAM_DEV_TPREV	= 0x0C, /* tp version */
700 	FW_PARAMS_PARAM_DEV_ULPTX_MEMWRITE_DSGL = 0x17,
701 	FW_PARAMS_PARAM_DEV_FILTER2_WR	= 0x1D,
702 	FW_PARAMS_PARAM_DEV_OPAQUE_VIID_SMT_EXTN = 0x27,
703 	FW_PARAMS_PARAM_DEV_HASHFILTER_WITH_OFLD = 0x28,
704 	FW_PARAMS_PARAM_DEV_FILTER      = 0x2E,
705 	FW_PARAMS_PARAM_DEV_VI_ENABLE_INGRESS_AFTER_LINKUP = 0x32,
706 };
707 
708 /*
709  * physical and virtual function parameters
710  */
711 enum fw_params_param_pfvf {
712 	FW_PARAMS_PARAM_PFVF_CLIP_START = 0x03,
713 	FW_PARAMS_PARAM_PFVF_CLIP_END = 0x04,
714 	FW_PARAMS_PARAM_PFVF_FILTER_START = 0x05,
715 	FW_PARAMS_PARAM_PFVF_FILTER_END = 0x06,
716 	FW_PARAMS_PARAM_PFVF_L2T_START = 0x13,
717 	FW_PARAMS_PARAM_PFVF_L2T_END = 0x14,
718 	FW_PARAMS_PARAM_PFVF_CPLFW4MSG_ENCAP = 0x31,
719 	FW_PARAMS_PARAM_PFVF_PORT_CAPS32 = 0x3A,
720 	FW_PARAMS_PARAM_PFVF_MAX_PKTS_PER_ETH_TX_PKTS_WR = 0x3D,
721 	FW_PARAMS_PARAM_PFVF_GET_SMT_START = 0x3E,
722 	FW_PARAMS_PARAM_PFVF_GET_SMT_SIZE = 0x3F,
723 };
724 
725 /*
726  * dma queue parameters
727  */
728 enum fw_params_param_dmaq {
729 	FW_PARAMS_PARAM_DMAQ_IQ_INTCNTTHRESH = 0x01,
730 	FW_PARAMS_PARAM_DMAQ_CONM_CTXT = 0x20,
731 };
732 
733 enum fw_params_param_dev_filter {
734 	FW_PARAM_DEV_FILTER_VNIC_MODE   = 0x00,
735 	FW_PARAM_DEV_FILTER_MODE_MASK   = 0x01,
736 };
737 
738 #define S_FW_PARAMS_MNEM	24
739 #define M_FW_PARAMS_MNEM	0xff
740 #define V_FW_PARAMS_MNEM(x)	((x) << S_FW_PARAMS_MNEM)
741 #define G_FW_PARAMS_MNEM(x)	\
742 	(((x) >> S_FW_PARAMS_MNEM) & M_FW_PARAMS_MNEM)
743 
744 #define S_FW_PARAMS_PARAM_X	16
745 #define M_FW_PARAMS_PARAM_X	0xff
746 #define V_FW_PARAMS_PARAM_X(x) ((x) << S_FW_PARAMS_PARAM_X)
747 #define G_FW_PARAMS_PARAM_X(x) \
748 	(((x) >> S_FW_PARAMS_PARAM_X) & M_FW_PARAMS_PARAM_X)
749 
750 #define S_FW_PARAMS_PARAM_Y	8
751 #define M_FW_PARAMS_PARAM_Y	0xff
752 #define V_FW_PARAMS_PARAM_Y(x) ((x) << S_FW_PARAMS_PARAM_Y)
753 #define G_FW_PARAMS_PARAM_Y(x) \
754 	(((x) >> S_FW_PARAMS_PARAM_Y) & M_FW_PARAMS_PARAM_Y)
755 
756 #define S_FW_PARAMS_PARAM_Z	0
757 #define M_FW_PARAMS_PARAM_Z	0xff
758 #define V_FW_PARAMS_PARAM_Z(x) ((x) << S_FW_PARAMS_PARAM_Z)
759 #define G_FW_PARAMS_PARAM_Z(x) \
760 	(((x) >> S_FW_PARAMS_PARAM_Z) & M_FW_PARAMS_PARAM_Z)
761 
762 #define S_FW_PARAMS_PARAM_YZ	0
763 #define M_FW_PARAMS_PARAM_YZ	0xffff
764 #define V_FW_PARAMS_PARAM_YZ(x) ((x) << S_FW_PARAMS_PARAM_YZ)
765 #define G_FW_PARAMS_PARAM_YZ(x) \
766 	(((x) >> S_FW_PARAMS_PARAM_YZ) & M_FW_PARAMS_PARAM_YZ)
767 
768 #define S_FW_PARAMS_PARAM_XYZ		0
769 #define M_FW_PARAMS_PARAM_XYZ		0xffffff
770 #define V_FW_PARAMS_PARAM_XYZ(x)	((x) << S_FW_PARAMS_PARAM_XYZ)
771 
772 struct fw_params_cmd {
773 	__be32 op_to_vfn;
774 	__be32 retval_len16;
775 	struct fw_params_param {
776 		__be32 mnem;
777 		__be32 val;
778 	} param[7];
779 };
780 
781 #define S_FW_PARAMS_CMD_PFN	8
782 #define M_FW_PARAMS_CMD_PFN	0x7
783 #define V_FW_PARAMS_CMD_PFN(x)	((x) << S_FW_PARAMS_CMD_PFN)
784 #define G_FW_PARAMS_CMD_PFN(x)	\
785 	(((x) >> S_FW_PARAMS_CMD_PFN) & M_FW_PARAMS_CMD_PFN)
786 
787 #define S_FW_PARAMS_CMD_VFN	0
788 #define M_FW_PARAMS_CMD_VFN	0xff
789 #define V_FW_PARAMS_CMD_VFN(x)	((x) << S_FW_PARAMS_CMD_VFN)
790 #define G_FW_PARAMS_CMD_VFN(x)	\
791 	(((x) >> S_FW_PARAMS_CMD_VFN) & M_FW_PARAMS_CMD_VFN)
792 
793 struct fw_pfvf_cmd {
794 	__be32 op_to_vfn;
795 	__be32 retval_len16;
796 	__be32 niqflint_niq;
797 	__be32 type_to_neq;
798 	__be32 tc_to_nexactf;
799 	__be32 r_caps_to_nethctrl;
800 	__be16 nricq;
801 	__be16 nriqp;
802 	__be32 r4;
803 };
804 
805 #define S_FW_PFVF_CMD_PFN		8
806 #define V_FW_PFVF_CMD_PFN(x)		((x) << S_FW_PFVF_CMD_PFN)
807 
808 #define S_FW_PFVF_CMD_VFN		0
809 #define V_FW_PFVF_CMD_VFN(x)		((x) << S_FW_PFVF_CMD_VFN)
810 
811 #define S_FW_PFVF_CMD_NIQFLINT          20
812 #define M_FW_PFVF_CMD_NIQFLINT          0xfff
813 #define G_FW_PFVF_CMD_NIQFLINT(x)       \
814 	(((x) >> S_FW_PFVF_CMD_NIQFLINT) & M_FW_PFVF_CMD_NIQFLINT)
815 
816 #define S_FW_PFVF_CMD_NIQ               0
817 #define M_FW_PFVF_CMD_NIQ               0xfffff
818 #define G_FW_PFVF_CMD_NIQ(x)            \
819 	(((x) >> S_FW_PFVF_CMD_NIQ) & M_FW_PFVF_CMD_NIQ)
820 
821 #define S_FW_PFVF_CMD_PMASK             20
822 #define M_FW_PFVF_CMD_PMASK             0xf
823 #define G_FW_PFVF_CMD_PMASK(x)          \
824 	(((x) >> S_FW_PFVF_CMD_PMASK) & M_FW_PFVF_CMD_PMASK)
825 
826 #define S_FW_PFVF_CMD_NEQ               0
827 #define M_FW_PFVF_CMD_NEQ               0xfffff
828 #define G_FW_PFVF_CMD_NEQ(x)            \
829 	(((x) >> S_FW_PFVF_CMD_NEQ) & M_FW_PFVF_CMD_NEQ)
830 
831 #define S_FW_PFVF_CMD_TC                24
832 #define M_FW_PFVF_CMD_TC                0xff
833 #define G_FW_PFVF_CMD_TC(x)             \
834 	(((x) >> S_FW_PFVF_CMD_TC) & M_FW_PFVF_CMD_TC)
835 
836 #define S_FW_PFVF_CMD_NVI               16
837 #define M_FW_PFVF_CMD_NVI               0xff
838 #define G_FW_PFVF_CMD_NVI(x)            \
839 	(((x) >> S_FW_PFVF_CMD_NVI) & M_FW_PFVF_CMD_NVI)
840 
841 #define S_FW_PFVF_CMD_NEXACTF           0
842 #define M_FW_PFVF_CMD_NEXACTF           0xffff
843 #define G_FW_PFVF_CMD_NEXACTF(x)        \
844 	(((x) >> S_FW_PFVF_CMD_NEXACTF) & M_FW_PFVF_CMD_NEXACTF)
845 
846 #define S_FW_PFVF_CMD_R_CAPS            24
847 #define M_FW_PFVF_CMD_R_CAPS            0xff
848 #define G_FW_PFVF_CMD_R_CAPS(x)         \
849 	(((x) >> S_FW_PFVF_CMD_R_CAPS) & M_FW_PFVF_CMD_R_CAPS)
850 
851 #define S_FW_PFVF_CMD_WX_CAPS           16
852 #define M_FW_PFVF_CMD_WX_CAPS           0xff
853 #define G_FW_PFVF_CMD_WX_CAPS(x)        \
854 	(((x) >> S_FW_PFVF_CMD_WX_CAPS) & M_FW_PFVF_CMD_WX_CAPS)
855 
856 #define S_FW_PFVF_CMD_NETHCTRL          0
857 #define M_FW_PFVF_CMD_NETHCTRL          0xffff
858 #define G_FW_PFVF_CMD_NETHCTRL(x)       \
859 	(((x) >> S_FW_PFVF_CMD_NETHCTRL) & M_FW_PFVF_CMD_NETHCTRL)
860 
861 /*
862  * ingress queue type; the first 1K ingress queues can have associated 0,
863  * 1 or 2 free lists and an interrupt, all other ingress queues lack these
864  * capabilities
865  */
866 enum fw_iq_type {
867 	FW_IQ_TYPE_FL_INT_CAP,
868 };
869 
870 enum fw_iq_iqtype {
871 	FW_IQ_IQTYPE_NIC = 1,
872 	FW_IQ_IQTYPE_OFLD,
873 };
874 
875 struct fw_iq_cmd {
876 	__be32 op_to_vfn;
877 	__be32 alloc_to_len16;
878 	__be16 physiqid;
879 	__be16 iqid;
880 	__be16 fl0id;
881 	__be16 fl1id;
882 	__be32 type_to_iqandstindex;
883 	__be16 iqdroprss_to_iqesize;
884 	__be16 iqsize;
885 	__be64 iqaddr;
886 	__be32 iqns_to_fl0congen;
887 	__be16 fl0dcaen_to_fl0cidxfthresh;
888 	__be16 fl0size;
889 	__be64 fl0addr;
890 	__be32 fl1cngchmap_to_fl1congen;
891 	__be16 fl1dcaen_to_fl1cidxfthresh;
892 	__be16 fl1size;
893 	__be64 fl1addr;
894 };
895 
896 #define S_FW_IQ_CMD_PFN		8
897 #define M_FW_IQ_CMD_PFN		0x7
898 #define V_FW_IQ_CMD_PFN(x)	((x) << S_FW_IQ_CMD_PFN)
899 #define G_FW_IQ_CMD_PFN(x)	(((x) >> S_FW_IQ_CMD_PFN) & M_FW_IQ_CMD_PFN)
900 
901 #define S_FW_IQ_CMD_VFN		0
902 #define M_FW_IQ_CMD_VFN		0xff
903 #define V_FW_IQ_CMD_VFN(x)	((x) << S_FW_IQ_CMD_VFN)
904 #define G_FW_IQ_CMD_VFN(x)	(((x) >> S_FW_IQ_CMD_VFN) & M_FW_IQ_CMD_VFN)
905 
906 #define S_FW_IQ_CMD_ALLOC	31
907 #define M_FW_IQ_CMD_ALLOC	0x1
908 #define V_FW_IQ_CMD_ALLOC(x)	((x) << S_FW_IQ_CMD_ALLOC)
909 #define G_FW_IQ_CMD_ALLOC(x)	\
910 	(((x) >> S_FW_IQ_CMD_ALLOC) & M_FW_IQ_CMD_ALLOC)
911 #define F_FW_IQ_CMD_ALLOC	V_FW_IQ_CMD_ALLOC(1U)
912 
913 #define S_FW_IQ_CMD_FREE	30
914 #define M_FW_IQ_CMD_FREE	0x1
915 #define V_FW_IQ_CMD_FREE(x)	((x) << S_FW_IQ_CMD_FREE)
916 #define G_FW_IQ_CMD_FREE(x)	(((x) >> S_FW_IQ_CMD_FREE) & M_FW_IQ_CMD_FREE)
917 #define F_FW_IQ_CMD_FREE	V_FW_IQ_CMD_FREE(1U)
918 
919 #define S_FW_IQ_CMD_IQSTART	28
920 #define M_FW_IQ_CMD_IQSTART	0x1
921 #define V_FW_IQ_CMD_IQSTART(x)	((x) << S_FW_IQ_CMD_IQSTART)
922 #define G_FW_IQ_CMD_IQSTART(x)	\
923 	(((x) >> S_FW_IQ_CMD_IQSTART) & M_FW_IQ_CMD_IQSTART)
924 #define F_FW_IQ_CMD_IQSTART	V_FW_IQ_CMD_IQSTART(1U)
925 
926 #define S_FW_IQ_CMD_IQSTOP	27
927 #define M_FW_IQ_CMD_IQSTOP	0x1
928 #define V_FW_IQ_CMD_IQSTOP(x)	((x) << S_FW_IQ_CMD_IQSTOP)
929 #define G_FW_IQ_CMD_IQSTOP(x)	\
930 	(((x) >> S_FW_IQ_CMD_IQSTOP) & M_FW_IQ_CMD_IQSTOP)
931 #define F_FW_IQ_CMD_IQSTOP	V_FW_IQ_CMD_IQSTOP(1U)
932 
933 #define S_FW_IQ_CMD_TYPE	29
934 #define M_FW_IQ_CMD_TYPE	0x7
935 #define V_FW_IQ_CMD_TYPE(x)	((x) << S_FW_IQ_CMD_TYPE)
936 #define G_FW_IQ_CMD_TYPE(x)	(((x) >> S_FW_IQ_CMD_TYPE) & M_FW_IQ_CMD_TYPE)
937 
938 #define S_FW_IQ_CMD_IQASYNCH	28
939 #define M_FW_IQ_CMD_IQASYNCH	0x1
940 #define V_FW_IQ_CMD_IQASYNCH(x)	((x) << S_FW_IQ_CMD_IQASYNCH)
941 #define G_FW_IQ_CMD_IQASYNCH(x)	\
942 	(((x) >> S_FW_IQ_CMD_IQASYNCH) & M_FW_IQ_CMD_IQASYNCH)
943 #define F_FW_IQ_CMD_IQASYNCH	V_FW_IQ_CMD_IQASYNCH(1U)
944 
945 #define S_FW_IQ_CMD_VIID	16
946 #define M_FW_IQ_CMD_VIID	0xfff
947 #define V_FW_IQ_CMD_VIID(x)	((x) << S_FW_IQ_CMD_VIID)
948 #define G_FW_IQ_CMD_VIID(x)	(((x) >> S_FW_IQ_CMD_VIID) & M_FW_IQ_CMD_VIID)
949 
950 #define S_FW_IQ_CMD_IQANDST	15
951 #define M_FW_IQ_CMD_IQANDST	0x1
952 #define V_FW_IQ_CMD_IQANDST(x)	((x) << S_FW_IQ_CMD_IQANDST)
953 #define G_FW_IQ_CMD_IQANDST(x)	\
954 	(((x) >> S_FW_IQ_CMD_IQANDST) & M_FW_IQ_CMD_IQANDST)
955 #define F_FW_IQ_CMD_IQANDST	V_FW_IQ_CMD_IQANDST(1U)
956 
957 #define S_FW_IQ_CMD_IQANUD	12
958 #define M_FW_IQ_CMD_IQANUD	0x3
959 #define V_FW_IQ_CMD_IQANUD(x)	((x) << S_FW_IQ_CMD_IQANUD)
960 #define G_FW_IQ_CMD_IQANUD(x)	\
961 	(((x) >> S_FW_IQ_CMD_IQANUD) & M_FW_IQ_CMD_IQANUD)
962 
963 #define S_FW_IQ_CMD_IQANDSTINDEX	0
964 #define M_FW_IQ_CMD_IQANDSTINDEX	0xfff
965 #define V_FW_IQ_CMD_IQANDSTINDEX(x)	((x) << S_FW_IQ_CMD_IQANDSTINDEX)
966 #define G_FW_IQ_CMD_IQANDSTINDEX(x)	\
967 	(((x) >> S_FW_IQ_CMD_IQANDSTINDEX) & M_FW_IQ_CMD_IQANDSTINDEX)
968 
969 #define S_FW_IQ_CMD_IQGTSMODE		14
970 #define M_FW_IQ_CMD_IQGTSMODE		0x1
971 #define V_FW_IQ_CMD_IQGTSMODE(x)	((x) << S_FW_IQ_CMD_IQGTSMODE)
972 #define G_FW_IQ_CMD_IQGTSMODE(x)	\
973 	(((x) >> S_FW_IQ_CMD_IQGTSMODE) & M_FW_IQ_CMD_IQGTSMODE)
974 #define F_FW_IQ_CMD_IQGTSMODE	V_FW_IQ_CMD_IQGTSMODE(1U)
975 
976 #define S_FW_IQ_CMD_IQPCIECH	12
977 #define M_FW_IQ_CMD_IQPCIECH	0x3
978 #define V_FW_IQ_CMD_IQPCIECH(x)	((x) << S_FW_IQ_CMD_IQPCIECH)
979 #define G_FW_IQ_CMD_IQPCIECH(x)	\
980 	(((x) >> S_FW_IQ_CMD_IQPCIECH) & M_FW_IQ_CMD_IQPCIECH)
981 
982 #define S_FW_IQ_CMD_IQINTCNTTHRESH	4
983 #define M_FW_IQ_CMD_IQINTCNTTHRESH	0x3
984 #define V_FW_IQ_CMD_IQINTCNTTHRESH(x)	((x) << S_FW_IQ_CMD_IQINTCNTTHRESH)
985 #define G_FW_IQ_CMD_IQINTCNTTHRESH(x)	\
986 	(((x) >> S_FW_IQ_CMD_IQINTCNTTHRESH) & M_FW_IQ_CMD_IQINTCNTTHRESH)
987 
988 #define S_FW_IQ_CMD_IQESIZE	0
989 #define M_FW_IQ_CMD_IQESIZE	0x3
990 #define V_FW_IQ_CMD_IQESIZE(x)	((x) << S_FW_IQ_CMD_IQESIZE)
991 #define G_FW_IQ_CMD_IQESIZE(x)	\
992 	(((x) >> S_FW_IQ_CMD_IQESIZE) & M_FW_IQ_CMD_IQESIZE)
993 
994 #define S_FW_IQ_CMD_IQRO                30
995 #define M_FW_IQ_CMD_IQRO                0x1
996 #define V_FW_IQ_CMD_IQRO(x)             ((x) << S_FW_IQ_CMD_IQRO)
997 #define G_FW_IQ_CMD_IQRO(x)             \
998 	(((x) >> S_FW_IQ_CMD_IQRO) & M_FW_IQ_CMD_IQRO)
999 #define F_FW_IQ_CMD_IQRO                V_FW_IQ_CMD_IQRO(1U)
1000 
1001 #define S_FW_IQ_CMD_IQFLINTCONGEN	27
1002 #define M_FW_IQ_CMD_IQFLINTCONGEN	0x1
1003 #define V_FW_IQ_CMD_IQFLINTCONGEN(x)	((x) << S_FW_IQ_CMD_IQFLINTCONGEN)
1004 #define G_FW_IQ_CMD_IQFLINTCONGEN(x)	\
1005 	(((x) >> S_FW_IQ_CMD_IQFLINTCONGEN) & M_FW_IQ_CMD_IQFLINTCONGEN)
1006 #define F_FW_IQ_CMD_IQFLINTCONGEN	V_FW_IQ_CMD_IQFLINTCONGEN(1U)
1007 
1008 #define S_FW_IQ_CMD_IQTYPE	24
1009 #define V_FW_IQ_CMD_IQTYPE(x)	((x) << S_FW_IQ_CMD_IQTYPE)
1010 
1011 #define S_FW_IQ_CMD_FL0CNGCHMAP		20
1012 #define M_FW_IQ_CMD_FL0CNGCHMAP		0xf
1013 #define V_FW_IQ_CMD_FL0CNGCHMAP(x)	((x) << S_FW_IQ_CMD_FL0CNGCHMAP)
1014 #define G_FW_IQ_CMD_FL0CNGCHMAP(x)	\
1015 	(((x) >> S_FW_IQ_CMD_FL0CNGCHMAP) & M_FW_IQ_CMD_FL0CNGCHMAP)
1016 
1017 #define S_FW_IQ_CMD_FL0DATARO		12
1018 #define M_FW_IQ_CMD_FL0DATARO		0x1
1019 #define V_FW_IQ_CMD_FL0DATARO(x)	((x) << S_FW_IQ_CMD_FL0DATARO)
1020 #define G_FW_IQ_CMD_FL0DATARO(x)	\
1021 	(((x) >> S_FW_IQ_CMD_FL0DATARO) & M_FW_IQ_CMD_FL0DATARO)
1022 #define F_FW_IQ_CMD_FL0DATARO	V_FW_IQ_CMD_FL0DATARO(1U)
1023 
1024 #define S_FW_IQ_CMD_FL0CONGCIF		11
1025 #define M_FW_IQ_CMD_FL0CONGCIF		0x1
1026 #define V_FW_IQ_CMD_FL0CONGCIF(x)	((x) << S_FW_IQ_CMD_FL0CONGCIF)
1027 #define G_FW_IQ_CMD_FL0CONGCIF(x)	\
1028 	(((x) >> S_FW_IQ_CMD_FL0CONGCIF) & M_FW_IQ_CMD_FL0CONGCIF)
1029 #define F_FW_IQ_CMD_FL0CONGCIF	V_FW_IQ_CMD_FL0CONGCIF(1U)
1030 
1031 #define S_FW_IQ_CMD_FL0FETCHRO		6
1032 #define M_FW_IQ_CMD_FL0FETCHRO		0x1
1033 #define V_FW_IQ_CMD_FL0FETCHRO(x)	((x) << S_FW_IQ_CMD_FL0FETCHRO)
1034 #define G_FW_IQ_CMD_FL0FETCHRO(x)	\
1035 	(((x) >> S_FW_IQ_CMD_FL0FETCHRO) & M_FW_IQ_CMD_FL0FETCHRO)
1036 #define F_FW_IQ_CMD_FL0FETCHRO	V_FW_IQ_CMD_FL0FETCHRO(1U)
1037 
1038 #define S_FW_IQ_CMD_FL0HOSTFCMODE	4
1039 #define M_FW_IQ_CMD_FL0HOSTFCMODE	0x3
1040 #define V_FW_IQ_CMD_FL0HOSTFCMODE(x)	((x) << S_FW_IQ_CMD_FL0HOSTFCMODE)
1041 #define G_FW_IQ_CMD_FL0HOSTFCMODE(x)	\
1042 	(((x) >> S_FW_IQ_CMD_FL0HOSTFCMODE) & M_FW_IQ_CMD_FL0HOSTFCMODE)
1043 
1044 #define S_FW_IQ_CMD_FL0PADEN	2
1045 #define M_FW_IQ_CMD_FL0PADEN	0x1
1046 #define V_FW_IQ_CMD_FL0PADEN(x)	((x) << S_FW_IQ_CMD_FL0PADEN)
1047 #define G_FW_IQ_CMD_FL0PADEN(x)	\
1048 	(((x) >> S_FW_IQ_CMD_FL0PADEN) & M_FW_IQ_CMD_FL0PADEN)
1049 #define F_FW_IQ_CMD_FL0PADEN	V_FW_IQ_CMD_FL0PADEN(1U)
1050 
1051 #define S_FW_IQ_CMD_FL0PACKEN		1
1052 #define M_FW_IQ_CMD_FL0PACKEN		0x1
1053 #define V_FW_IQ_CMD_FL0PACKEN(x)	((x) << S_FW_IQ_CMD_FL0PACKEN)
1054 #define G_FW_IQ_CMD_FL0PACKEN(x)	\
1055 	(((x) >> S_FW_IQ_CMD_FL0PACKEN) & M_FW_IQ_CMD_FL0PACKEN)
1056 #define F_FW_IQ_CMD_FL0PACKEN	V_FW_IQ_CMD_FL0PACKEN(1U)
1057 
1058 #define S_FW_IQ_CMD_FL0CONGEN		0
1059 #define M_FW_IQ_CMD_FL0CONGEN		0x1
1060 #define V_FW_IQ_CMD_FL0CONGEN(x)	((x) << S_FW_IQ_CMD_FL0CONGEN)
1061 #define G_FW_IQ_CMD_FL0CONGEN(x)	\
1062 	(((x) >> S_FW_IQ_CMD_FL0CONGEN) & M_FW_IQ_CMD_FL0CONGEN)
1063 #define F_FW_IQ_CMD_FL0CONGEN	V_FW_IQ_CMD_FL0CONGEN(1U)
1064 
1065 #define S_FW_IQ_CMD_FL0FBMIN	7
1066 #define M_FW_IQ_CMD_FL0FBMIN	0x7
1067 #define V_FW_IQ_CMD_FL0FBMIN(x)	((x) << S_FW_IQ_CMD_FL0FBMIN)
1068 #define G_FW_IQ_CMD_FL0FBMIN(x)	\
1069 	(((x) >> S_FW_IQ_CMD_FL0FBMIN) & M_FW_IQ_CMD_FL0FBMIN)
1070 
1071 #define S_FW_IQ_CMD_FL0FBMAX	4
1072 #define M_FW_IQ_CMD_FL0FBMAX	0x7
1073 #define V_FW_IQ_CMD_FL0FBMAX(x)	((x) << S_FW_IQ_CMD_FL0FBMAX)
1074 #define G_FW_IQ_CMD_FL0FBMAX(x)	\
1075 	(((x) >> S_FW_IQ_CMD_FL0FBMAX) & M_FW_IQ_CMD_FL0FBMAX)
1076 
1077 struct fw_eq_eth_cmd {
1078 	__be32 op_to_vfn;
1079 	__be32 alloc_to_len16;
1080 	__be32 eqid_pkd;
1081 	__be32 physeqid_pkd;
1082 	__be32 fetchszm_to_iqid;
1083 	__be32 dcaen_to_eqsize;
1084 	__be64 eqaddr;
1085 	__be32 autoequiqe_to_viid;
1086 	__be32 r8_lo;
1087 	__be64 r9;
1088 };
1089 
1090 #define S_FW_EQ_ETH_CMD_PFN	8
1091 #define M_FW_EQ_ETH_CMD_PFN	0x7
1092 #define V_FW_EQ_ETH_CMD_PFN(x)	((x) << S_FW_EQ_ETH_CMD_PFN)
1093 #define G_FW_EQ_ETH_CMD_PFN(x)	\
1094 	(((x) >> S_FW_EQ_ETH_CMD_PFN) & M_FW_EQ_ETH_CMD_PFN)
1095 
1096 #define S_FW_EQ_ETH_CMD_VFN	0
1097 #define M_FW_EQ_ETH_CMD_VFN	0xff
1098 #define V_FW_EQ_ETH_CMD_VFN(x)	((x) << S_FW_EQ_ETH_CMD_VFN)
1099 #define G_FW_EQ_ETH_CMD_VFN(x)	\
1100 	(((x) >> S_FW_EQ_ETH_CMD_VFN) & M_FW_EQ_ETH_CMD_VFN)
1101 
1102 #define S_FW_EQ_ETH_CMD_ALLOC		31
1103 #define M_FW_EQ_ETH_CMD_ALLOC		0x1
1104 #define V_FW_EQ_ETH_CMD_ALLOC(x)	((x) << S_FW_EQ_ETH_CMD_ALLOC)
1105 #define G_FW_EQ_ETH_CMD_ALLOC(x)	\
1106 	(((x) >> S_FW_EQ_ETH_CMD_ALLOC) & M_FW_EQ_ETH_CMD_ALLOC)
1107 #define F_FW_EQ_ETH_CMD_ALLOC	V_FW_EQ_ETH_CMD_ALLOC(1U)
1108 
1109 #define S_FW_EQ_ETH_CMD_FREE	30
1110 #define M_FW_EQ_ETH_CMD_FREE	0x1
1111 #define V_FW_EQ_ETH_CMD_FREE(x)	((x) << S_FW_EQ_ETH_CMD_FREE)
1112 #define G_FW_EQ_ETH_CMD_FREE(x)	\
1113 	(((x) >> S_FW_EQ_ETH_CMD_FREE) & M_FW_EQ_ETH_CMD_FREE)
1114 #define F_FW_EQ_ETH_CMD_FREE	V_FW_EQ_ETH_CMD_FREE(1U)
1115 
1116 #define S_FW_EQ_ETH_CMD_EQSTART		28
1117 #define M_FW_EQ_ETH_CMD_EQSTART		0x1
1118 #define V_FW_EQ_ETH_CMD_EQSTART(x)	((x) << S_FW_EQ_ETH_CMD_EQSTART)
1119 #define G_FW_EQ_ETH_CMD_EQSTART(x)	\
1120 	(((x) >> S_FW_EQ_ETH_CMD_EQSTART) & M_FW_EQ_ETH_CMD_EQSTART)
1121 #define F_FW_EQ_ETH_CMD_EQSTART	V_FW_EQ_ETH_CMD_EQSTART(1U)
1122 
1123 #define S_FW_EQ_ETH_CMD_EQID	0
1124 #define M_FW_EQ_ETH_CMD_EQID	0xfffff
1125 #define V_FW_EQ_ETH_CMD_EQID(x)	((x) << S_FW_EQ_ETH_CMD_EQID)
1126 #define G_FW_EQ_ETH_CMD_EQID(x)	\
1127 	(((x) >> S_FW_EQ_ETH_CMD_EQID) & M_FW_EQ_ETH_CMD_EQID)
1128 
1129 #define S_FW_EQ_ETH_CMD_PHYSEQID        0
1130 #define M_FW_EQ_ETH_CMD_PHYSEQID        0xfffff
1131 #define G_FW_EQ_ETH_CMD_PHYSEQID(x)     \
1132 	(((x) >> S_FW_EQ_ETH_CMD_PHYSEQID) & M_FW_EQ_ETH_CMD_PHYSEQID)
1133 
1134 #define S_FW_EQ_ETH_CMD_FETCHRO		22
1135 #define M_FW_EQ_ETH_CMD_FETCHRO		0x1
1136 #define V_FW_EQ_ETH_CMD_FETCHRO(x)	((x) << S_FW_EQ_ETH_CMD_FETCHRO)
1137 #define G_FW_EQ_ETH_CMD_FETCHRO(x)	\
1138 	(((x) >> S_FW_EQ_ETH_CMD_FETCHRO) & M_FW_EQ_ETH_CMD_FETCHRO)
1139 #define F_FW_EQ_ETH_CMD_FETCHRO	V_FW_EQ_ETH_CMD_FETCHRO(1U)
1140 
1141 #define S_FW_EQ_ETH_CMD_HOSTFCMODE	20
1142 #define M_FW_EQ_ETH_CMD_HOSTFCMODE	0x3
1143 #define V_FW_EQ_ETH_CMD_HOSTFCMODE(x)	((x) << S_FW_EQ_ETH_CMD_HOSTFCMODE)
1144 #define G_FW_EQ_ETH_CMD_HOSTFCMODE(x)	\
1145 	(((x) >> S_FW_EQ_ETH_CMD_HOSTFCMODE) & M_FW_EQ_ETH_CMD_HOSTFCMODE)
1146 
1147 #define S_FW_EQ_ETH_CMD_PCIECHN		16
1148 #define M_FW_EQ_ETH_CMD_PCIECHN		0x3
1149 #define V_FW_EQ_ETH_CMD_PCIECHN(x)	((x) << S_FW_EQ_ETH_CMD_PCIECHN)
1150 #define G_FW_EQ_ETH_CMD_PCIECHN(x)	\
1151 	(((x) >> S_FW_EQ_ETH_CMD_PCIECHN) & M_FW_EQ_ETH_CMD_PCIECHN)
1152 
1153 #define S_FW_EQ_ETH_CMD_IQID	0
1154 #define M_FW_EQ_ETH_CMD_IQID	0xffff
1155 #define V_FW_EQ_ETH_CMD_IQID(x)	((x) << S_FW_EQ_ETH_CMD_IQID)
1156 #define G_FW_EQ_ETH_CMD_IQID(x)	\
1157 	(((x) >> S_FW_EQ_ETH_CMD_IQID) & M_FW_EQ_ETH_CMD_IQID)
1158 
1159 #define S_FW_EQ_ETH_CMD_FBMIN		23
1160 #define M_FW_EQ_ETH_CMD_FBMIN		0x7
1161 #define V_FW_EQ_ETH_CMD_FBMIN(x)	((x) << S_FW_EQ_ETH_CMD_FBMIN)
1162 #define G_FW_EQ_ETH_CMD_FBMIN(x)	\
1163 	(((x) >> S_FW_EQ_ETH_CMD_FBMIN) & M_FW_EQ_ETH_CMD_FBMIN)
1164 
1165 #define S_FW_EQ_ETH_CMD_FBMAX		20
1166 #define M_FW_EQ_ETH_CMD_FBMAX		0x7
1167 #define V_FW_EQ_ETH_CMD_FBMAX(x)	((x) << S_FW_EQ_ETH_CMD_FBMAX)
1168 #define G_FW_EQ_ETH_CMD_FBMAX(x)	\
1169 	(((x) >> S_FW_EQ_ETH_CMD_FBMAX) & M_FW_EQ_ETH_CMD_FBMAX)
1170 
1171 #define S_FW_EQ_ETH_CMD_CIDXFTHRESH	16
1172 #define M_FW_EQ_ETH_CMD_CIDXFTHRESH	0x7
1173 #define V_FW_EQ_ETH_CMD_CIDXFTHRESH(x)	((x) << S_FW_EQ_ETH_CMD_CIDXFTHRESH)
1174 #define G_FW_EQ_ETH_CMD_CIDXFTHRESH(x)	\
1175 	(((x) >> S_FW_EQ_ETH_CMD_CIDXFTHRESH) & M_FW_EQ_ETH_CMD_CIDXFTHRESH)
1176 
1177 #define S_FW_EQ_ETH_CMD_EQSIZE		0
1178 #define M_FW_EQ_ETH_CMD_EQSIZE		0xffff
1179 #define V_FW_EQ_ETH_CMD_EQSIZE(x)	((x) << S_FW_EQ_ETH_CMD_EQSIZE)
1180 #define G_FW_EQ_ETH_CMD_EQSIZE(x)	\
1181 	(((x) >> S_FW_EQ_ETH_CMD_EQSIZE) & M_FW_EQ_ETH_CMD_EQSIZE)
1182 
1183 #define S_FW_EQ_ETH_CMD_AUTOEQUEQE	30
1184 #define M_FW_EQ_ETH_CMD_AUTOEQUEQE	0x1
1185 #define V_FW_EQ_ETH_CMD_AUTOEQUEQE(x)	((x) << S_FW_EQ_ETH_CMD_AUTOEQUEQE)
1186 #define G_FW_EQ_ETH_CMD_AUTOEQUEQE(x)	\
1187 	(((x) >> S_FW_EQ_ETH_CMD_AUTOEQUEQE) & M_FW_EQ_ETH_CMD_AUTOEQUEQE)
1188 #define F_FW_EQ_ETH_CMD_AUTOEQUEQE	V_FW_EQ_ETH_CMD_AUTOEQUEQE(1U)
1189 
1190 #define S_FW_EQ_ETH_CMD_VIID	16
1191 #define M_FW_EQ_ETH_CMD_VIID	0xfff
1192 #define V_FW_EQ_ETH_CMD_VIID(x)	((x) << S_FW_EQ_ETH_CMD_VIID)
1193 #define G_FW_EQ_ETH_CMD_VIID(x)	\
1194 	(((x) >> S_FW_EQ_ETH_CMD_VIID) & M_FW_EQ_ETH_CMD_VIID)
1195 
1196 struct fw_eq_ctrl_cmd {
1197 	__be32 op_to_vfn;
1198 	__be32 alloc_to_len16;
1199 	__be32 cmpliqid_eqid;
1200 	__be32 physeqid_pkd;
1201 	__be32 fetchszm_to_iqid;
1202 	__be32 dcaen_to_eqsize;
1203 	__be64 eqaddr;
1204 };
1205 
1206 #define S_FW_EQ_CTRL_CMD_PFN		8
1207 #define V_FW_EQ_CTRL_CMD_PFN(x)		((x) << S_FW_EQ_CTRL_CMD_PFN)
1208 
1209 #define S_FW_EQ_CTRL_CMD_VFN		0
1210 #define V_FW_EQ_CTRL_CMD_VFN(x)		((x) << S_FW_EQ_CTRL_CMD_VFN)
1211 
1212 #define S_FW_EQ_CTRL_CMD_ALLOC		31
1213 #define V_FW_EQ_CTRL_CMD_ALLOC(x)	((x) << S_FW_EQ_CTRL_CMD_ALLOC)
1214 #define F_FW_EQ_CTRL_CMD_ALLOC		V_FW_EQ_CTRL_CMD_ALLOC(1U)
1215 
1216 #define S_FW_EQ_CTRL_CMD_FREE		30
1217 #define V_FW_EQ_CTRL_CMD_FREE(x)	((x) << S_FW_EQ_CTRL_CMD_FREE)
1218 #define F_FW_EQ_CTRL_CMD_FREE		V_FW_EQ_CTRL_CMD_FREE(1U)
1219 
1220 #define S_FW_EQ_CTRL_CMD_EQSTART	28
1221 #define V_FW_EQ_CTRL_CMD_EQSTART(x)	((x) << S_FW_EQ_CTRL_CMD_EQSTART)
1222 #define F_FW_EQ_CTRL_CMD_EQSTART	V_FW_EQ_CTRL_CMD_EQSTART(1U)
1223 
1224 #define S_FW_EQ_CTRL_CMD_CMPLIQID	20
1225 #define V_FW_EQ_CTRL_CMD_CMPLIQID(x)	((x) << S_FW_EQ_CTRL_CMD_CMPLIQID)
1226 
1227 #define S_FW_EQ_CTRL_CMD_EQID		0
1228 #define M_FW_EQ_CTRL_CMD_EQID		0xfffff
1229 #define V_FW_EQ_CTRL_CMD_EQID(x)	((x) << S_FW_EQ_CTRL_CMD_EQID)
1230 #define G_FW_EQ_CTRL_CMD_EQID(x)	\
1231 	(((x) >> S_FW_EQ_CTRL_CMD_EQID) & M_FW_EQ_CTRL_CMD_EQID)
1232 
1233 #define S_FW_EQ_CTRL_CMD_PHYSEQID       0
1234 #define M_FW_EQ_CTRL_CMD_PHYSEQID       0xfffff
1235 #define V_FW_EQ_CTRL_CMD_PHYSEQID(x)    ((x) << S_FW_EQ_CTRL_CMD_PHYSEQID)
1236 #define G_FW_EQ_CTRL_CMD_PHYSEQID(x)    \
1237 	(((x) >> S_FW_EQ_CTRL_CMD_PHYSEQID) & M_FW_EQ_CTRL_CMD_PHYSEQID)
1238 
1239 #define S_FW_EQ_CTRL_CMD_FETCHRO	22
1240 #define V_FW_EQ_CTRL_CMD_FETCHRO(x)	((x) << S_FW_EQ_CTRL_CMD_FETCHRO)
1241 #define F_FW_EQ_CTRL_CMD_FETCHRO	V_FW_EQ_CTRL_CMD_FETCHRO(1U)
1242 
1243 #define S_FW_EQ_CTRL_CMD_HOSTFCMODE	20
1244 #define M_FW_EQ_CTRL_CMD_HOSTFCMODE	0x3
1245 #define V_FW_EQ_CTRL_CMD_HOSTFCMODE(x)	((x) << S_FW_EQ_CTRL_CMD_HOSTFCMODE)
1246 
1247 #define S_FW_EQ_CTRL_CMD_PCIECHN	16
1248 #define V_FW_EQ_CTRL_CMD_PCIECHN(x)	((x) << S_FW_EQ_CTRL_CMD_PCIECHN)
1249 
1250 #define S_FW_EQ_CTRL_CMD_IQID		0
1251 #define V_FW_EQ_CTRL_CMD_IQID(x)	((x) << S_FW_EQ_CTRL_CMD_IQID)
1252 
1253 #define S_FW_EQ_CTRL_CMD_FBMIN		23
1254 #define V_FW_EQ_CTRL_CMD_FBMIN(x)	((x) << S_FW_EQ_CTRL_CMD_FBMIN)
1255 
1256 #define S_FW_EQ_CTRL_CMD_FBMAX		20
1257 #define V_FW_EQ_CTRL_CMD_FBMAX(x)	((x) << S_FW_EQ_CTRL_CMD_FBMAX)
1258 
1259 #define S_FW_EQ_CTRL_CMD_CIDXFTHRESH	16
1260 #define V_FW_EQ_CTRL_CMD_CIDXFTHRESH(x)	((x) << S_FW_EQ_CTRL_CMD_CIDXFTHRESH)
1261 
1262 #define S_FW_EQ_CTRL_CMD_EQSIZE		0
1263 #define V_FW_EQ_CTRL_CMD_EQSIZE(x)	((x) << S_FW_EQ_CTRL_CMD_EQSIZE)
1264 
1265 enum fw_vi_func {
1266 	FW_VI_FUNC_ETH,
1267 };
1268 
1269 /* Macros for VIID parsing:
1270  * VIID - [10:8] PFN, [7] VI Valid, [6:0] VI number
1271  */
1272 
1273 #define S_FW_VIID_VIVLD         7
1274 #define M_FW_VIID_VIVLD         0x1
1275 #define G_FW_VIID_VIVLD(x)      (((x) >> S_FW_VIID_VIVLD) & M_FW_VIID_VIVLD)
1276 
1277 #define S_FW_VIID_VIN           0
1278 #define M_FW_VIID_VIN           0x7F
1279 #define G_FW_VIID_VIN(x)        (((x) >> S_FW_VIID_VIN) & M_FW_VIID_VIN)
1280 
1281 struct fw_vi_cmd {
1282 	__be32 op_to_vfn;
1283 	__be32 alloc_to_len16;
1284 	__be16 type_to_viid;
1285 	__u8   mac[6];
1286 	__u8   portid_pkd;
1287 	__u8   nmac;
1288 	__u8   nmac0[6];
1289 	__be16 norss_rsssize;
1290 	__u8   nmac1[6];
1291 	__be16 idsiiq_pkd;
1292 	__u8   nmac2[6];
1293 	__be16 idseiq_pkd;
1294 	__u8   nmac3[6];
1295 	__be64 r9;
1296 	__be64 r10;
1297 };
1298 
1299 #define S_FW_VI_CMD_PFN		8
1300 #define M_FW_VI_CMD_PFN		0x7
1301 #define V_FW_VI_CMD_PFN(x)	((x) << S_FW_VI_CMD_PFN)
1302 #define G_FW_VI_CMD_PFN(x)	(((x) >> S_FW_VI_CMD_PFN) & M_FW_VI_CMD_PFN)
1303 
1304 #define S_FW_VI_CMD_VFN		0
1305 #define M_FW_VI_CMD_VFN		0xff
1306 #define V_FW_VI_CMD_VFN(x)	((x) << S_FW_VI_CMD_VFN)
1307 #define G_FW_VI_CMD_VFN(x)	(((x) >> S_FW_VI_CMD_VFN) & M_FW_VI_CMD_VFN)
1308 
1309 #define S_FW_VI_CMD_ALLOC	31
1310 #define M_FW_VI_CMD_ALLOC	0x1
1311 #define V_FW_VI_CMD_ALLOC(x)	((x) << S_FW_VI_CMD_ALLOC)
1312 #define G_FW_VI_CMD_ALLOC(x)	\
1313 	(((x) >> S_FW_VI_CMD_ALLOC) & M_FW_VI_CMD_ALLOC)
1314 #define F_FW_VI_CMD_ALLOC	V_FW_VI_CMD_ALLOC(1U)
1315 
1316 #define S_FW_VI_CMD_FREE	30
1317 #define M_FW_VI_CMD_FREE	0x1
1318 #define V_FW_VI_CMD_FREE(x)	((x) << S_FW_VI_CMD_FREE)
1319 #define G_FW_VI_CMD_FREE(x)	(((x) >> S_FW_VI_CMD_FREE) & M_FW_VI_CMD_FREE)
1320 #define F_FW_VI_CMD_FREE	V_FW_VI_CMD_FREE(1U)
1321 
1322 #define S_FW_VI_CMD_VFVLD       24
1323 #define M_FW_VI_CMD_VFVLD       0x1
1324 #define G_FW_VI_CMD_VFVLD(x)    \
1325 	(((x) >> S_FW_VI_CMD_VFVLD) & M_FW_VI_CMD_VFVLD)
1326 
1327 #define S_FW_VI_CMD_VIN         16
1328 #define M_FW_VI_CMD_VIN         0xff
1329 #define G_FW_VI_CMD_VIN(x)      \
1330 	(((x) >> S_FW_VI_CMD_VIN) & M_FW_VI_CMD_VIN)
1331 
1332 #define S_FW_VI_CMD_TYPE	15
1333 #define M_FW_VI_CMD_TYPE	0x1
1334 #define V_FW_VI_CMD_TYPE(x)	((x) << S_FW_VI_CMD_TYPE)
1335 #define G_FW_VI_CMD_TYPE(x)	(((x) >> S_FW_VI_CMD_TYPE) & M_FW_VI_CMD_TYPE)
1336 #define F_FW_VI_CMD_TYPE	V_FW_VI_CMD_TYPE(1U)
1337 
1338 #define S_FW_VI_CMD_FUNC	12
1339 #define M_FW_VI_CMD_FUNC	0x7
1340 #define V_FW_VI_CMD_FUNC(x)	((x) << S_FW_VI_CMD_FUNC)
1341 #define G_FW_VI_CMD_FUNC(x)	(((x) >> S_FW_VI_CMD_FUNC) & M_FW_VI_CMD_FUNC)
1342 
1343 #define S_FW_VI_CMD_VIID	0
1344 #define M_FW_VI_CMD_VIID	0xfff
1345 #define V_FW_VI_CMD_VIID(x)	((x) << S_FW_VI_CMD_VIID)
1346 #define G_FW_VI_CMD_VIID(x)	(((x) >> S_FW_VI_CMD_VIID) & M_FW_VI_CMD_VIID)
1347 
1348 #define S_FW_VI_CMD_PORTID	4
1349 #define M_FW_VI_CMD_PORTID	0xf
1350 #define V_FW_VI_CMD_PORTID(x)	((x) << S_FW_VI_CMD_PORTID)
1351 #define G_FW_VI_CMD_PORTID(x)	\
1352 	(((x) >> S_FW_VI_CMD_PORTID) & M_FW_VI_CMD_PORTID)
1353 
1354 #define S_FW_VI_CMD_RSSSIZE	0
1355 #define M_FW_VI_CMD_RSSSIZE	0x7ff
1356 #define V_FW_VI_CMD_RSSSIZE(x)	((x) << S_FW_VI_CMD_RSSSIZE)
1357 #define G_FW_VI_CMD_RSSSIZE(x)	\
1358 	(((x) >> S_FW_VI_CMD_RSSSIZE) & M_FW_VI_CMD_RSSSIZE)
1359 
1360 /* Special VI_MAC command index ids */
1361 #define FW_VI_MAC_ADD_MAC		0x3FF
1362 #define FW_VI_MAC_ADD_PERSIST_MAC	0x3FE
1363 #define FW_VI_MAC_ID_BASED_FREE         0x3FC
1364 
1365 enum fw_vi_mac_smac {
1366 	FW_VI_MAC_MPS_TCAM_ENTRY = 0x0,
1367 	FW_VI_MAC_SMT_AND_MPSTCAM = 0x3
1368 };
1369 
1370 enum fw_vi_mac_entry_types {
1371 	FW_VI_MAC_TYPE_RAW = 0x2,
1372 };
1373 
1374 struct fw_vi_mac_cmd {
1375 	__be32 op_to_viid;
1376 	__be32 freemacs_to_len16;
1377 	union fw_vi_mac {
1378 		struct fw_vi_mac_exact {
1379 			__be16 valid_to_idx;
1380 			__u8   macaddr[6];
1381 		} exact[7];
1382 		struct fw_vi_mac_hash {
1383 			__be64 hashvec;
1384 		} hash;
1385 		struct fw_vi_mac_raw {
1386 			__be32 raw_idx_pkd;
1387 			__be32 data0_pkd;
1388 			__be32 data1[2];
1389 			__be64 data0m_pkd;
1390 			__be32 data1m[2];
1391 		} raw;
1392 	} u;
1393 };
1394 
1395 #define S_FW_VI_MAC_CMD_VIID	0
1396 #define M_FW_VI_MAC_CMD_VIID	0xfff
1397 #define V_FW_VI_MAC_CMD_VIID(x)	((x) << S_FW_VI_MAC_CMD_VIID)
1398 #define G_FW_VI_MAC_CMD_VIID(x)	\
1399 	(((x) >> S_FW_VI_MAC_CMD_VIID) & M_FW_VI_MAC_CMD_VIID)
1400 
1401 #define S_FW_VI_MAC_CMD_FREEMACS	31
1402 #define V_FW_VI_MAC_CMD_FREEMACS(x)	((x) << S_FW_VI_MAC_CMD_FREEMACS)
1403 
1404 #define S_FW_VI_MAC_CMD_ENTRY_TYPE      23
1405 #define V_FW_VI_MAC_CMD_ENTRY_TYPE(x)   ((x) << S_FW_VI_MAC_CMD_ENTRY_TYPE)
1406 
1407 #define S_FW_VI_MAC_CMD_VALID		15
1408 #define M_FW_VI_MAC_CMD_VALID		0x1
1409 #define V_FW_VI_MAC_CMD_VALID(x)	((x) << S_FW_VI_MAC_CMD_VALID)
1410 #define G_FW_VI_MAC_CMD_VALID(x)	\
1411 	(((x) >> S_FW_VI_MAC_CMD_VALID) & M_FW_VI_MAC_CMD_VALID)
1412 #define F_FW_VI_MAC_CMD_VALID	V_FW_VI_MAC_CMD_VALID(1U)
1413 
1414 #define S_FW_VI_MAC_CMD_SMAC_RESULT	10
1415 #define M_FW_VI_MAC_CMD_SMAC_RESULT	0x3
1416 #define V_FW_VI_MAC_CMD_SMAC_RESULT(x)	((x) << S_FW_VI_MAC_CMD_SMAC_RESULT)
1417 #define G_FW_VI_MAC_CMD_SMAC_RESULT(x)	\
1418 	(((x) >> S_FW_VI_MAC_CMD_SMAC_RESULT) & M_FW_VI_MAC_CMD_SMAC_RESULT)
1419 
1420 #define S_FW_VI_MAC_CMD_IDX	0
1421 #define M_FW_VI_MAC_CMD_IDX	0x3ff
1422 #define V_FW_VI_MAC_CMD_IDX(x)	((x) << S_FW_VI_MAC_CMD_IDX)
1423 #define G_FW_VI_MAC_CMD_IDX(x)	\
1424 	(((x) >> S_FW_VI_MAC_CMD_IDX) & M_FW_VI_MAC_CMD_IDX)
1425 
1426 #define S_FW_VI_MAC_CMD_RAW_IDX         16
1427 #define M_FW_VI_MAC_CMD_RAW_IDX         0xffff
1428 #define V_FW_VI_MAC_CMD_RAW_IDX(x)      ((x) << S_FW_VI_MAC_CMD_RAW_IDX)
1429 #define G_FW_VI_MAC_CMD_RAW_IDX(x)      \
1430 	(((x) >> S_FW_VI_MAC_CMD_RAW_IDX) & M_FW_VI_MAC_CMD_RAW_IDX)
1431 
1432 struct fw_vi_rxmode_cmd {
1433 	__be32 op_to_viid;
1434 	__be32 retval_len16;
1435 	__be32 mtu_to_vlanexen;
1436 	__be32 r4_lo;
1437 };
1438 
1439 #define S_FW_VI_RXMODE_CMD_VIID		0
1440 #define M_FW_VI_RXMODE_CMD_VIID		0xfff
1441 #define V_FW_VI_RXMODE_CMD_VIID(x)	((x) << S_FW_VI_RXMODE_CMD_VIID)
1442 #define G_FW_VI_RXMODE_CMD_VIID(x)	\
1443 	(((x) >> S_FW_VI_RXMODE_CMD_VIID) & M_FW_VI_RXMODE_CMD_VIID)
1444 
1445 #define S_FW_VI_RXMODE_CMD_MTU		16
1446 #define M_FW_VI_RXMODE_CMD_MTU		0xffff
1447 #define V_FW_VI_RXMODE_CMD_MTU(x)	((x) << S_FW_VI_RXMODE_CMD_MTU)
1448 #define G_FW_VI_RXMODE_CMD_MTU(x)	\
1449 	(((x) >> S_FW_VI_RXMODE_CMD_MTU) & M_FW_VI_RXMODE_CMD_MTU)
1450 
1451 #define S_FW_VI_RXMODE_CMD_PROMISCEN	14
1452 #define M_FW_VI_RXMODE_CMD_PROMISCEN	0x3
1453 #define V_FW_VI_RXMODE_CMD_PROMISCEN(x)	((x) << S_FW_VI_RXMODE_CMD_PROMISCEN)
1454 #define G_FW_VI_RXMODE_CMD_PROMISCEN(x)	\
1455 	(((x) >> S_FW_VI_RXMODE_CMD_PROMISCEN) & M_FW_VI_RXMODE_CMD_PROMISCEN)
1456 
1457 #define S_FW_VI_RXMODE_CMD_ALLMULTIEN		12
1458 #define M_FW_VI_RXMODE_CMD_ALLMULTIEN		0x3
1459 #define V_FW_VI_RXMODE_CMD_ALLMULTIEN(x)	\
1460 	((x) << S_FW_VI_RXMODE_CMD_ALLMULTIEN)
1461 #define G_FW_VI_RXMODE_CMD_ALLMULTIEN(x)	\
1462 	(((x) >> S_FW_VI_RXMODE_CMD_ALLMULTIEN) & M_FW_VI_RXMODE_CMD_ALLMULTIEN)
1463 
1464 #define S_FW_VI_RXMODE_CMD_BROADCASTEN		10
1465 #define M_FW_VI_RXMODE_CMD_BROADCASTEN		0x3
1466 #define V_FW_VI_RXMODE_CMD_BROADCASTEN(x)	\
1467 	((x) << S_FW_VI_RXMODE_CMD_BROADCASTEN)
1468 #define G_FW_VI_RXMODE_CMD_BROADCASTEN(x)	\
1469 	(((x) >> S_FW_VI_RXMODE_CMD_BROADCASTEN) & \
1470 	 M_FW_VI_RXMODE_CMD_BROADCASTEN)
1471 
1472 #define S_FW_VI_RXMODE_CMD_VLANEXEN	8
1473 #define M_FW_VI_RXMODE_CMD_VLANEXEN	0x3
1474 #define V_FW_VI_RXMODE_CMD_VLANEXEN(x)	((x) << S_FW_VI_RXMODE_CMD_VLANEXEN)
1475 #define G_FW_VI_RXMODE_CMD_VLANEXEN(x)	\
1476 	(((x) >> S_FW_VI_RXMODE_CMD_VLANEXEN) & M_FW_VI_RXMODE_CMD_VLANEXEN)
1477 
1478 struct fw_vi_enable_cmd {
1479 	__be32 op_to_viid;
1480 	__be32 ien_to_len16;
1481 	__be16 blinkdur;
1482 	__be16 r3;
1483 	__be32 r4;
1484 };
1485 
1486 #define S_FW_VI_ENABLE_CMD_VIID		0
1487 #define M_FW_VI_ENABLE_CMD_VIID		0xfff
1488 #define V_FW_VI_ENABLE_CMD_VIID(x)	((x) << S_FW_VI_ENABLE_CMD_VIID)
1489 #define G_FW_VI_ENABLE_CMD_VIID(x)	\
1490 	(((x) >> S_FW_VI_ENABLE_CMD_VIID) & M_FW_VI_ENABLE_CMD_VIID)
1491 
1492 #define S_FW_VI_ENABLE_CMD_IEN		31
1493 #define M_FW_VI_ENABLE_CMD_IEN		0x1
1494 #define V_FW_VI_ENABLE_CMD_IEN(x)	((x) << S_FW_VI_ENABLE_CMD_IEN)
1495 #define G_FW_VI_ENABLE_CMD_IEN(x)	\
1496 	(((x) >> S_FW_VI_ENABLE_CMD_IEN) & M_FW_VI_ENABLE_CMD_IEN)
1497 #define F_FW_VI_ENABLE_CMD_IEN	V_FW_VI_ENABLE_CMD_IEN(1U)
1498 
1499 #define S_FW_VI_ENABLE_CMD_EEN		30
1500 #define M_FW_VI_ENABLE_CMD_EEN		0x1
1501 #define V_FW_VI_ENABLE_CMD_EEN(x)	((x) << S_FW_VI_ENABLE_CMD_EEN)
1502 #define G_FW_VI_ENABLE_CMD_EEN(x)	\
1503 	(((x) >> S_FW_VI_ENABLE_CMD_EEN) & M_FW_VI_ENABLE_CMD_EEN)
1504 #define F_FW_VI_ENABLE_CMD_EEN	V_FW_VI_ENABLE_CMD_EEN(1U)
1505 
1506 #define S_FW_VI_ENABLE_CMD_DCB_INFO	28
1507 #define M_FW_VI_ENABLE_CMD_DCB_INFO	0x1
1508 #define V_FW_VI_ENABLE_CMD_DCB_INFO(x)	((x) << S_FW_VI_ENABLE_CMD_DCB_INFO)
1509 #define G_FW_VI_ENABLE_CMD_DCB_INFO(x)	\
1510 	(((x) >> S_FW_VI_ENABLE_CMD_DCB_INFO) & M_FW_VI_ENABLE_CMD_DCB_INFO)
1511 #define F_FW_VI_ENABLE_CMD_DCB_INFO	V_FW_VI_ENABLE_CMD_DCB_INFO(1U)
1512 
1513 /* VI VF stats offset definitions */
1514 #define VI_VF_NUM_STATS 16
1515 
1516 /* VI PF stats offset definitions */
1517 #define VI_PF_NUM_STATS	17
1518 enum fw_vi_stats_pf_index {
1519 	FW_VI_PF_STAT_TX_BCAST_BYTES_IX,
1520 	FW_VI_PF_STAT_TX_BCAST_FRAMES_IX,
1521 	FW_VI_PF_STAT_TX_MCAST_BYTES_IX,
1522 	FW_VI_PF_STAT_TX_MCAST_FRAMES_IX,
1523 	FW_VI_PF_STAT_TX_UCAST_BYTES_IX,
1524 	FW_VI_PF_STAT_TX_UCAST_FRAMES_IX,
1525 	FW_VI_PF_STAT_TX_OFLD_BYTES_IX,
1526 	FW_VI_PF_STAT_TX_OFLD_FRAMES_IX,
1527 	FW_VI_PF_STAT_RX_BYTES_IX,
1528 	FW_VI_PF_STAT_RX_FRAMES_IX,
1529 	FW_VI_PF_STAT_RX_BCAST_BYTES_IX,
1530 	FW_VI_PF_STAT_RX_BCAST_FRAMES_IX,
1531 	FW_VI_PF_STAT_RX_MCAST_BYTES_IX,
1532 	FW_VI_PF_STAT_RX_MCAST_FRAMES_IX,
1533 	FW_VI_PF_STAT_RX_UCAST_BYTES_IX,
1534 	FW_VI_PF_STAT_RX_UCAST_FRAMES_IX,
1535 	FW_VI_PF_STAT_RX_ERR_FRAMES_IX
1536 };
1537 
1538 struct fw_vi_stats_cmd {
1539 	__be32 op_to_viid;
1540 	__be32 retval_len16;
1541 	union fw_vi_stats {
1542 		struct fw_vi_stats_ctl {
1543 			__be16 nstats_ix;
1544 			__be16 r6;
1545 			__be32 r7;
1546 			__be64 stat0;
1547 			__be64 stat1;
1548 			__be64 stat2;
1549 			__be64 stat3;
1550 			__be64 stat4;
1551 			__be64 stat5;
1552 		} ctl;
1553 		struct fw_vi_stats_pf {
1554 			__be64 tx_bcast_bytes;
1555 			__be64 tx_bcast_frames;
1556 			__be64 tx_mcast_bytes;
1557 			__be64 tx_mcast_frames;
1558 			__be64 tx_ucast_bytes;
1559 			__be64 tx_ucast_frames;
1560 			__be64 tx_offload_bytes;
1561 			__be64 tx_offload_frames;
1562 			__be64 rx_pf_bytes;
1563 			__be64 rx_pf_frames;
1564 			__be64 rx_bcast_bytes;
1565 			__be64 rx_bcast_frames;
1566 			__be64 rx_mcast_bytes;
1567 			__be64 rx_mcast_frames;
1568 			__be64 rx_ucast_bytes;
1569 			__be64 rx_ucast_frames;
1570 			__be64 rx_err_frames;
1571 		} pf;
1572 		struct fw_vi_stats_vf {
1573 			__be64 tx_bcast_bytes;
1574 			__be64 tx_bcast_frames;
1575 			__be64 tx_mcast_bytes;
1576 			__be64 tx_mcast_frames;
1577 			__be64 tx_ucast_bytes;
1578 			__be64 tx_ucast_frames;
1579 			__be64 tx_drop_frames;
1580 			__be64 tx_offload_bytes;
1581 			__be64 tx_offload_frames;
1582 			__be64 rx_bcast_bytes;
1583 			__be64 rx_bcast_frames;
1584 			__be64 rx_mcast_bytes;
1585 			__be64 rx_mcast_frames;
1586 			__be64 rx_ucast_bytes;
1587 			__be64 rx_ucast_frames;
1588 			__be64 rx_err_frames;
1589 		} vf;
1590 	} u;
1591 };
1592 
1593 #define S_FW_VI_STATS_CMD_VIID		0
1594 #define V_FW_VI_STATS_CMD_VIID(x)	((x) << S_FW_VI_STATS_CMD_VIID)
1595 
1596 #define S_FW_VI_STATS_CMD_NSTATS	12
1597 #define V_FW_VI_STATS_CMD_NSTATS(x)	((x) << S_FW_VI_STATS_CMD_NSTATS)
1598 
1599 #define S_FW_VI_STATS_CMD_IX		0
1600 #define V_FW_VI_STATS_CMD_IX(x)		((x) << S_FW_VI_STATS_CMD_IX)
1601 
1602 /* new 32-bit port capabilities bitmap (fw_port_cap32_t) */
1603 #define FW_PORT_CAP32_SPEED_100M        0x00000001UL
1604 #define FW_PORT_CAP32_SPEED_1G          0x00000002UL
1605 #define FW_PORT_CAP32_SPEED_10G         0x00000004UL
1606 #define FW_PORT_CAP32_SPEED_25G         0x00000008UL
1607 #define FW_PORT_CAP32_SPEED_40G         0x00000010UL
1608 #define FW_PORT_CAP32_SPEED_50G         0x00000020UL
1609 #define FW_PORT_CAP32_SPEED_100G        0x00000040UL
1610 #define FW_PORT_CAP32_FC_RX             0x00010000UL
1611 #define FW_PORT_CAP32_FC_TX             0x00020000UL
1612 #define FW_PORT_CAP32_802_3_PAUSE       0x00040000UL
1613 #define FW_PORT_CAP32_802_3_ASM_DIR     0x00080000UL
1614 #define FW_PORT_CAP32_ANEG              0x00100000UL
1615 #define FW_PORT_CAP32_MDIX              0x00200000UL
1616 #define FW_PORT_CAP32_MDIAUTO           0x00400000UL
1617 #define FW_PORT_CAP32_FEC_RS            0x00800000UL
1618 #define FW_PORT_CAP32_FEC_BASER_RS      0x01000000UL
1619 #define FW_PORT_CAP32_FEC_NO_FEC        0x02000000UL
1620 #define FW_PORT_CAP32_FORCE_PAUSE       0x10000000UL
1621 #define FW_PORT_CAP32_FORCE_FEC         0x20000000UL
1622 
1623 #define S_FW_PORT_CAP32_SPEED           0
1624 #define M_FW_PORT_CAP32_SPEED           0xfff
1625 #define V_FW_PORT_CAP32_SPEED(x)        ((x) << S_FW_PORT_CAP32_SPEED)
1626 #define G_FW_PORT_CAP32_SPEED(x) \
1627 	(((x) >> S_FW_PORT_CAP32_SPEED) & M_FW_PORT_CAP32_SPEED)
1628 
1629 #define S_FW_PORT_CAP32_FC             16
1630 #define M_FW_PORT_CAP32_FC             0x3
1631 #define V_FW_PORT_CAP32_FC(x)          ((x) << S_FW_PORT_CAP32_FC)
1632 
1633 #define S_FW_PORT_CAP32_802_3          18
1634 #define M_FW_PORT_CAP32_802_3          0x3
1635 #define V_FW_PORT_CAP32_802_3(x)       ((x) << S_FW_PORT_CAP32_802_3)
1636 
1637 enum fw_port_mdi32 {
1638 	FW_PORT_CAP32_MDI_AUTO = 1,
1639 };
1640 
1641 #define S_FW_PORT_CAP32_MDI 21
1642 #define M_FW_PORT_CAP32_MDI 3
1643 #define V_FW_PORT_CAP32_MDI(x) ((x) << S_FW_PORT_CAP32_MDI)
1644 #define G_FW_PORT_CAP32_MDI(x) \
1645 	(((x) >> S_FW_PORT_CAP32_MDI) & M_FW_PORT_CAP32_MDI)
1646 
1647 #define S_FW_PORT_CAP32_FEC     23
1648 #define M_FW_PORT_CAP32_FEC     0x1f
1649 #define V_FW_PORT_CAP32_FEC(x)  ((x) << S_FW_PORT_CAP32_FEC)
1650 
1651 enum fw_port_action {
1652 	FW_PORT_ACTION_L1_CFG32         = 0x0009,
1653 	FW_PORT_ACTION_GET_PORT_INFO32  = 0x000a,
1654 };
1655 
1656 struct fw_port_cmd {
1657 	__be32 op_to_portid;
1658 	__be32 action_to_len16;
1659 	union fw_port {
1660 		struct fw_port_l1cfg {
1661 			__be32 rcap;
1662 			__be32 r;
1663 		} l1cfg;
1664 		struct fw_port_l2cfg {
1665 			__u8   ctlbf;
1666 			__u8   ovlan3_to_ivlan0;
1667 			__be16 ivlantype;
1668 			__be16 txipg_force_pinfo;
1669 			__be16 mtu;
1670 			__be16 ovlan0mask;
1671 			__be16 ovlan0type;
1672 			__be16 ovlan1mask;
1673 			__be16 ovlan1type;
1674 			__be16 ovlan2mask;
1675 			__be16 ovlan2type;
1676 			__be16 ovlan3mask;
1677 			__be16 ovlan3type;
1678 		} l2cfg;
1679 		struct fw_port_info {
1680 			__be32 lstatus_to_modtype;
1681 			__be16 pcap;
1682 			__be16 acap;
1683 			__be16 mtu;
1684 			__u8   cbllen;
1685 			__u8   auxlinfo;
1686 			__u8   dcbxdis_pkd;
1687 			__u8   r8_lo;
1688 			__be16 lpacap;
1689 			__be64 r9;
1690 		} info;
1691 		struct fw_port_diags {
1692 			__u8   diagop;
1693 			__u8   r[3];
1694 			__be32 diagval;
1695 		} diags;
1696 		union fw_port_dcb {
1697 			struct fw_port_dcb_pgid {
1698 				__u8   type;
1699 				__u8   apply_pkd;
1700 				__u8   r10_lo[2];
1701 				__be32 pgid;
1702 				__be64 r11;
1703 			} pgid;
1704 			struct fw_port_dcb_pgrate {
1705 				__u8   type;
1706 				__u8   apply_pkd;
1707 				__u8   r10_lo[5];
1708 				__u8   num_tcs_supported;
1709 				__u8   pgrate[8];
1710 				__u8   tsa[8];
1711 			} pgrate;
1712 			struct fw_port_dcb_priorate {
1713 				__u8   type;
1714 				__u8   apply_pkd;
1715 				__u8   r10_lo[6];
1716 				__u8   strict_priorate[8];
1717 			} priorate;
1718 			struct fw_port_dcb_pfc {
1719 				__u8   type;
1720 				__u8   pfcen;
1721 				__u8   r10[5];
1722 				__u8   max_pfc_tcs;
1723 				__be64 r11;
1724 			} pfc;
1725 			struct fw_port_app_priority {
1726 				__u8   type;
1727 				__u8   r10[2];
1728 				__u8   idx;
1729 				__u8   user_prio_map;
1730 				__u8   sel_field;
1731 				__be16 protocolid;
1732 				__be64 r12;
1733 			} app_priority;
1734 			struct fw_port_dcb_control {
1735 				__u8   type;
1736 				__u8   all_syncd_pkd;
1737 				__be16 dcb_version_to_app_state;
1738 				__be32 r11;
1739 				__be64 r12;
1740 			} control;
1741 		} dcb;
1742 		struct fw_port_l1cfg32 {
1743 			__be32 rcap32;
1744 			__be32 r;
1745 		} l1cfg32;
1746 		struct fw_port_info32 {
1747 			__be32 lstatus32_to_cbllen32;
1748 			__be32 auxlinfo32_mtu32;
1749 			__be32 linkattr32;
1750 			__be32 pcaps32;
1751 			__be32 acaps32;
1752 			__be32 lpacaps32;
1753 		} info32;
1754 	} u;
1755 };
1756 
1757 #define S_FW_PORT_CMD_PORTID	0
1758 #define M_FW_PORT_CMD_PORTID	0xf
1759 #define V_FW_PORT_CMD_PORTID(x)	((x) << S_FW_PORT_CMD_PORTID)
1760 #define G_FW_PORT_CMD_PORTID(x)	\
1761 	(((x) >> S_FW_PORT_CMD_PORTID) & M_FW_PORT_CMD_PORTID)
1762 
1763 #define S_FW_PORT_CMD_ACTION	16
1764 #define M_FW_PORT_CMD_ACTION	0xffff
1765 #define V_FW_PORT_CMD_ACTION(x)	((x) << S_FW_PORT_CMD_ACTION)
1766 #define G_FW_PORT_CMD_ACTION(x)	\
1767 	(((x) >> S_FW_PORT_CMD_ACTION) & M_FW_PORT_CMD_ACTION)
1768 
1769 #define S_FW_PORT_CMD_LSTATUS		31
1770 #define M_FW_PORT_CMD_LSTATUS		0x1
1771 #define V_FW_PORT_CMD_LSTATUS(x)	((x) << S_FW_PORT_CMD_LSTATUS)
1772 #define G_FW_PORT_CMD_LSTATUS(x)	\
1773 	(((x) >> S_FW_PORT_CMD_LSTATUS) & M_FW_PORT_CMD_LSTATUS)
1774 #define F_FW_PORT_CMD_LSTATUS	V_FW_PORT_CMD_LSTATUS(1U)
1775 
1776 #define S_FW_PORT_CMD_LSPEED	24
1777 #define M_FW_PORT_CMD_LSPEED	0x3f
1778 #define V_FW_PORT_CMD_LSPEED(x)	((x) << S_FW_PORT_CMD_LSPEED)
1779 #define G_FW_PORT_CMD_LSPEED(x)	\
1780 	(((x) >> S_FW_PORT_CMD_LSPEED) & M_FW_PORT_CMD_LSPEED)
1781 
1782 #define S_FW_PORT_CMD_TXPAUSE		23
1783 #define M_FW_PORT_CMD_TXPAUSE		0x1
1784 #define V_FW_PORT_CMD_TXPAUSE(x)	((x) << S_FW_PORT_CMD_TXPAUSE)
1785 #define G_FW_PORT_CMD_TXPAUSE(x)	\
1786 	(((x) >> S_FW_PORT_CMD_TXPAUSE) & M_FW_PORT_CMD_TXPAUSE)
1787 #define F_FW_PORT_CMD_TXPAUSE	V_FW_PORT_CMD_TXPAUSE(1U)
1788 
1789 #define S_FW_PORT_CMD_RXPAUSE		22
1790 #define M_FW_PORT_CMD_RXPAUSE		0x1
1791 #define V_FW_PORT_CMD_RXPAUSE(x)	((x) << S_FW_PORT_CMD_RXPAUSE)
1792 #define G_FW_PORT_CMD_RXPAUSE(x)	\
1793 	(((x) >> S_FW_PORT_CMD_RXPAUSE) & M_FW_PORT_CMD_RXPAUSE)
1794 #define F_FW_PORT_CMD_RXPAUSE	V_FW_PORT_CMD_RXPAUSE(1U)
1795 
1796 #define S_FW_PORT_CMD_PTYPE	8
1797 #define M_FW_PORT_CMD_PTYPE	0x1f
1798 #define V_FW_PORT_CMD_PTYPE(x)	((x) << S_FW_PORT_CMD_PTYPE)
1799 #define G_FW_PORT_CMD_PTYPE(x)	\
1800 	(((x) >> S_FW_PORT_CMD_PTYPE) & M_FW_PORT_CMD_PTYPE)
1801 
1802 #define S_FW_PORT_CMD_LSTATUS32                31
1803 #define M_FW_PORT_CMD_LSTATUS32                0x1
1804 #define V_FW_PORT_CMD_LSTATUS32(x)     ((x) << S_FW_PORT_CMD_LSTATUS32)
1805 #define F_FW_PORT_CMD_LSTATUS32        V_FW_PORT_CMD_LSTATUS32(1U)
1806 
1807 #define S_FW_PORT_CMD_LINKDNRC32       28
1808 #define M_FW_PORT_CMD_LINKDNRC32       0x7
1809 #define G_FW_PORT_CMD_LINKDNRC32(x)    \
1810 	(((x) >> S_FW_PORT_CMD_LINKDNRC32) & M_FW_PORT_CMD_LINKDNRC32)
1811 
1812 #define S_FW_PORT_CMD_MDIOCAP32                26
1813 #define M_FW_PORT_CMD_MDIOCAP32                0x1
1814 #define V_FW_PORT_CMD_MDIOCAP32(x)     ((x) << S_FW_PORT_CMD_MDIOCAP32)
1815 #define F_FW_PORT_CMD_MDIOCAP32        V_FW_PORT_CMD_MDIOCAP32(1U)
1816 
1817 #define S_FW_PORT_CMD_MDIOADDR32       21
1818 #define M_FW_PORT_CMD_MDIOADDR32       0x1f
1819 #define G_FW_PORT_CMD_MDIOADDR32(x)    \
1820 	(((x) >> S_FW_PORT_CMD_MDIOADDR32) & M_FW_PORT_CMD_MDIOADDR32)
1821 
1822 #define S_FW_PORT_CMD_PORTTYPE32        13
1823 #define M_FW_PORT_CMD_PORTTYPE32        0xff
1824 #define G_FW_PORT_CMD_PORTTYPE32(x)     \
1825 	(((x) >> S_FW_PORT_CMD_PORTTYPE32) & M_FW_PORT_CMD_PORTTYPE32)
1826 
1827 #define S_FW_PORT_CMD_MODTYPE32                8
1828 #define M_FW_PORT_CMD_MODTYPE32                0x1f
1829 #define G_FW_PORT_CMD_MODTYPE32(x)     \
1830 	(((x) >> S_FW_PORT_CMD_MODTYPE32) & M_FW_PORT_CMD_MODTYPE32)
1831 
1832 /*
1833  * These are configured into the VPD and hence tools that generate
1834  * VPD may use this enumeration.
1835  * extPHY #lanes T4_I2C extI2C BP_Eq BP_ANEG Speed
1836  *
1837  * REMEMBER:
1838  * Update the Common Code t4_hw.c:t4_get_port_type_description()
1839  * with any new Firmware Port Technology Types!
1840  */
1841 enum fw_port_type {
1842 	FW_PORT_TYPE_FIBER_XFI	=  0, /* Y, 1, N, Y, N, N, 10G */
1843 	FW_PORT_TYPE_FIBER_XAUI	=  1, /* Y, 4, N, Y, N, N, 10G */
1844 	FW_PORT_TYPE_BT_SGMII	=  2, /* Y, 1, No, No, No, No, 1G/100M */
1845 	FW_PORT_TYPE_BT_XFI	=  3, /* Y, 1, No, No, No, No, 10G */
1846 	FW_PORT_TYPE_BT_XAUI	=  4, /* Y, 4, No, No, No, No, 10G/1G/100M? */
1847 	FW_PORT_TYPE_KX4	=  5, /* No, 4, No, No, Yes, Yes, 10G */
1848 	FW_PORT_TYPE_CX4	=  6, /* No, 4, No, No, No, No, 10G */
1849 	FW_PORT_TYPE_KX		=  7, /* No, 1, No, No, Yes, No, 1G */
1850 	FW_PORT_TYPE_KR		=  8, /* No, 1, No, No, Yes, Yes, 10G */
1851 	FW_PORT_TYPE_SFP	=  9, /* No, 1, Yes, No, No, No, 10G */
1852 	FW_PORT_TYPE_BP_AP	= 10,
1853 	/* No, 1, No, No, Yes, Yes, 10G, BP ANGE */
1854 	FW_PORT_TYPE_BP4_AP	= 11,
1855 	/* No, 4, No, No, Yes, Yes, 10G, BP ANGE */
1856 	FW_PORT_TYPE_QSFP_10G	= 12, /* No, 1, Yes, No, No, No, 10G */
1857 	FW_PORT_TYPE_QSA	= 13, /* No, 1, Yes, No, No, No, 10G */
1858 	FW_PORT_TYPE_QSFP	= 14, /* No, 4, Yes, No, No, No, 40G */
1859 	FW_PORT_TYPE_BP40_BA	= 15,
1860 	/* No, 4, No, No, Yes, Yes, 40G/10G/1G, BP ANGE */
1861 	FW_PORT_TYPE_KR4_100G	= 16, /* No, 4, 100G/40G/25G, Backplane */
1862 	FW_PORT_TYPE_CR4_QSFP	= 17, /* No, 4, 100G/40G/25G */
1863 	FW_PORT_TYPE_CR_QSFP	= 18, /* No, 1, 25G Spider cable */
1864 	FW_PORT_TYPE_CR2_QSFP	= 19, /* No, 2, 50G */
1865 	FW_PORT_TYPE_SFP28	= 20, /* No, 1, 25G/10G/1G */
1866 	FW_PORT_TYPE_KR_SFP28	= 21, /* No, 1, 25G/10G/1G using Backplane */
1867 	FW_PORT_TYPE_NONE = M_FW_PORT_CMD_PTYPE
1868 };
1869 
1870 /* These are read from module's EEPROM and determined once the
1871  * module is inserted.
1872  */
1873 enum fw_port_module_type {
1874 	FW_PORT_MOD_TYPE_NA		= 0x0,
1875 	FW_PORT_MOD_TYPE_LR		= 0x1,
1876 	FW_PORT_MOD_TYPE_SR		= 0x2,
1877 	FW_PORT_MOD_TYPE_ER		= 0x3,
1878 	FW_PORT_MOD_TYPE_TWINAX_PASSIVE	= 0x4,
1879 	FW_PORT_MOD_TYPE_TWINAX_ACTIVE	= 0x5,
1880 	FW_PORT_MOD_TYPE_LRM		= 0x6,
1881 	FW_PORT_MOD_TYPE_ERROR		= M_FW_PORT_CMD_MODTYPE32 - 3,
1882 	FW_PORT_MOD_TYPE_UNKNOWN	= M_FW_PORT_CMD_MODTYPE32 - 2,
1883 	FW_PORT_MOD_TYPE_NOTSUPPORTED	= M_FW_PORT_CMD_MODTYPE32 - 1,
1884 	FW_PORT_MOD_TYPE_NONE		= M_FW_PORT_CMD_MODTYPE32
1885 };
1886 
1887 /* used by FW and tools may use this to generate VPD */
1888 enum fw_port_mod_sub_type {
1889 	FW_PORT_MOD_SUB_TYPE_NA,
1890 	FW_PORT_MOD_SUB_TYPE_MV88E114X	= 0x1,
1891 	FW_PORT_MOD_SUB_TYPE_TN8022	= 0x2,
1892 	FW_PORT_MOD_SUB_TYPE_AQ1202	= 0x3,
1893 	FW_PORT_MOD_SUB_TYPE_88x3120	= 0x4,
1894 	FW_PORT_MOD_SUB_TYPE_BCM84834	= 0x5,
1895 	FW_PORT_MOD_SUB_TYPE_BCM5482	= 0x6,
1896 	FW_PORT_MOD_SUB_TYPE_BCM84856	= 0x7,
1897 	FW_PORT_MOD_SUB_TYPE_BT_VSC8634	= 0x8,
1898 
1899 	/*
1900 	 * The following will never been in the VPD.  They are TWINAX cable
1901 	 * lengths decoded from SFP+ module i2c PROMs.  These should almost
1902 	 * certainly go somewhere else ...
1903 	 */
1904 	FW_PORT_MOD_SUB_TYPE_TWINAX_1	= 0x9,
1905 	FW_PORT_MOD_SUB_TYPE_TWINAX_3	= 0xA,
1906 	FW_PORT_MOD_SUB_TYPE_TWINAX_5	= 0xB,
1907 	FW_PORT_MOD_SUB_TYPE_TWINAX_7	= 0xC,
1908 };
1909 
1910 /* link down reason codes (3b) */
1911 enum fw_port_link_dn_rc {
1912 	FW_PORT_LINK_DN_RC_NONE,
1913 	FW_PORT_LINK_DN_RC_REMFLT,	/* Remote fault detected */
1914 	FW_PORT_LINK_DN_ANEG_F,		/* Auto-negotiation fault */
1915 	FW_PORT_LINK_DN_RESERVED3,
1916 	FW_PORT_LINK_DN_OVERHEAT,	/* Port overheated */
1917 	FW_PORT_LINK_DN_UNKNOWN,	/* Unable to determine reason */
1918 	FW_PORT_LINK_DN_RX_LOS,		/* No RX signal detected */
1919 	FW_PORT_LINK_DN_RESERVED7
1920 };
1921 
1922 /* port stats */
1923 #define FW_NUM_PORT_STATS 50
1924 #define FW_NUM_PORT_TX_STATS 23
1925 #define FW_NUM_PORT_RX_STATS 27
1926 
1927 enum fw_port_stats_tx_index {
1928 	FW_STAT_TX_PORT_BYTES_IX,
1929 	FW_STAT_TX_PORT_FRAMES_IX,
1930 	FW_STAT_TX_PORT_BCAST_IX,
1931 	FW_STAT_TX_PORT_MCAST_IX,
1932 	FW_STAT_TX_PORT_UCAST_IX,
1933 	FW_STAT_TX_PORT_ERROR_IX,
1934 	FW_STAT_TX_PORT_64B_IX,
1935 	FW_STAT_TX_PORT_65B_127B_IX,
1936 	FW_STAT_TX_PORT_128B_255B_IX,
1937 	FW_STAT_TX_PORT_256B_511B_IX,
1938 	FW_STAT_TX_PORT_512B_1023B_IX,
1939 	FW_STAT_TX_PORT_1024B_1518B_IX,
1940 	FW_STAT_TX_PORT_1519B_MAX_IX,
1941 	FW_STAT_TX_PORT_DROP_IX,
1942 	FW_STAT_TX_PORT_PAUSE_IX,
1943 	FW_STAT_TX_PORT_PPP0_IX,
1944 	FW_STAT_TX_PORT_PPP1_IX,
1945 	FW_STAT_TX_PORT_PPP2_IX,
1946 	FW_STAT_TX_PORT_PPP3_IX,
1947 	FW_STAT_TX_PORT_PPP4_IX,
1948 	FW_STAT_TX_PORT_PPP5_IX,
1949 	FW_STAT_TX_PORT_PPP6_IX,
1950 	FW_STAT_TX_PORT_PPP7_IX
1951 };
1952 
1953 enum fw_port_stat_rx_index {
1954 	FW_STAT_RX_PORT_BYTES_IX,
1955 	FW_STAT_RX_PORT_FRAMES_IX,
1956 	FW_STAT_RX_PORT_BCAST_IX,
1957 	FW_STAT_RX_PORT_MCAST_IX,
1958 	FW_STAT_RX_PORT_UCAST_IX,
1959 	FW_STAT_RX_PORT_MTU_ERROR_IX,
1960 	FW_STAT_RX_PORT_MTU_CRC_ERROR_IX,
1961 	FW_STAT_RX_PORT_CRC_ERROR_IX,
1962 	FW_STAT_RX_PORT_LEN_ERROR_IX,
1963 	FW_STAT_RX_PORT_SYM_ERROR_IX,
1964 	FW_STAT_RX_PORT_64B_IX,
1965 	FW_STAT_RX_PORT_65B_127B_IX,
1966 	FW_STAT_RX_PORT_128B_255B_IX,
1967 	FW_STAT_RX_PORT_256B_511B_IX,
1968 	FW_STAT_RX_PORT_512B_1023B_IX,
1969 	FW_STAT_RX_PORT_1024B_1518B_IX,
1970 	FW_STAT_RX_PORT_1519B_MAX_IX,
1971 	FW_STAT_RX_PORT_PAUSE_IX,
1972 	FW_STAT_RX_PORT_PPP0_IX,
1973 	FW_STAT_RX_PORT_PPP1_IX,
1974 	FW_STAT_RX_PORT_PPP2_IX,
1975 	FW_STAT_RX_PORT_PPP3_IX,
1976 	FW_STAT_RX_PORT_PPP4_IX,
1977 	FW_STAT_RX_PORT_PPP5_IX,
1978 	FW_STAT_RX_PORT_PPP6_IX,
1979 	FW_STAT_RX_PORT_PPP7_IX,
1980 	FW_STAT_RX_PORT_LESS_64B_IX
1981 };
1982 
1983 struct fw_port_stats_cmd {
1984 	__be32 op_to_portid;
1985 	__be32 retval_len16;
1986 	union fw_port_stats {
1987 		struct fw_port_stats_ctl {
1988 			__u8   nstats_bg_bm;
1989 			__u8   tx_ix;
1990 			__be16 r6;
1991 			__be32 r7;
1992 			__be64 stat0;
1993 			__be64 stat1;
1994 			__be64 stat2;
1995 			__be64 stat3;
1996 			__be64 stat4;
1997 			__be64 stat5;
1998 		} ctl;
1999 		struct fw_port_stats_all {
2000 			__be64 tx_bytes;
2001 			__be64 tx_frames;
2002 			__be64 tx_bcast;
2003 			__be64 tx_mcast;
2004 			__be64 tx_ucast;
2005 			__be64 tx_error;
2006 			__be64 tx_64b;
2007 			__be64 tx_65b_127b;
2008 			__be64 tx_128b_255b;
2009 			__be64 tx_256b_511b;
2010 			__be64 tx_512b_1023b;
2011 			__be64 tx_1024b_1518b;
2012 			__be64 tx_1519b_max;
2013 			__be64 tx_drop;
2014 			__be64 tx_pause;
2015 			__be64 tx_ppp0;
2016 			__be64 tx_ppp1;
2017 			__be64 tx_ppp2;
2018 			__be64 tx_ppp3;
2019 			__be64 tx_ppp4;
2020 			__be64 tx_ppp5;
2021 			__be64 tx_ppp6;
2022 			__be64 tx_ppp7;
2023 			__be64 rx_bytes;
2024 			__be64 rx_frames;
2025 			__be64 rx_bcast;
2026 			__be64 rx_mcast;
2027 			__be64 rx_ucast;
2028 			__be64 rx_mtu_error;
2029 			__be64 rx_mtu_crc_error;
2030 			__be64 rx_crc_error;
2031 			__be64 rx_len_error;
2032 			__be64 rx_sym_error;
2033 			__be64 rx_64b;
2034 			__be64 rx_65b_127b;
2035 			__be64 rx_128b_255b;
2036 			__be64 rx_256b_511b;
2037 			__be64 rx_512b_1023b;
2038 			__be64 rx_1024b_1518b;
2039 			__be64 rx_1519b_max;
2040 			__be64 rx_pause;
2041 			__be64 rx_ppp0;
2042 			__be64 rx_ppp1;
2043 			__be64 rx_ppp2;
2044 			__be64 rx_ppp3;
2045 			__be64 rx_ppp4;
2046 			__be64 rx_ppp5;
2047 			__be64 rx_ppp6;
2048 			__be64 rx_ppp7;
2049 			__be64 rx_less_64b;
2050 			__be64 rx_bg_drop;
2051 			__be64 rx_bg_trunc;
2052 		} all;
2053 	} u;
2054 };
2055 
2056 struct fw_rss_ind_tbl_cmd {
2057 	__be32 op_to_viid;
2058 	__be32 retval_len16;
2059 	__be16 niqid;
2060 	__be16 startidx;
2061 	__be32 r3;
2062 	__be32 iq0_to_iq2;
2063 	__be32 iq3_to_iq5;
2064 	__be32 iq6_to_iq8;
2065 	__be32 iq9_to_iq11;
2066 	__be32 iq12_to_iq14;
2067 	__be32 iq15_to_iq17;
2068 	__be32 iq18_to_iq20;
2069 	__be32 iq21_to_iq23;
2070 	__be32 iq24_to_iq26;
2071 	__be32 iq27_to_iq29;
2072 	__be32 iq30_iq31;
2073 	__be32 r15_lo;
2074 };
2075 
2076 #define S_FW_RSS_IND_TBL_CMD_VIID	0
2077 #define M_FW_RSS_IND_TBL_CMD_VIID	0xfff
2078 #define V_FW_RSS_IND_TBL_CMD_VIID(x)	((x) << S_FW_RSS_IND_TBL_CMD_VIID)
2079 #define G_FW_RSS_IND_TBL_CMD_VIID(x)	\
2080 	(((x) >> S_FW_RSS_IND_TBL_CMD_VIID) & M_FW_RSS_IND_TBL_CMD_VIID)
2081 
2082 #define S_FW_RSS_IND_TBL_CMD_IQ0	20
2083 #define M_FW_RSS_IND_TBL_CMD_IQ0	0x3ff
2084 #define V_FW_RSS_IND_TBL_CMD_IQ0(x)	((x) << S_FW_RSS_IND_TBL_CMD_IQ0)
2085 #define G_FW_RSS_IND_TBL_CMD_IQ0(x)	\
2086 	(((x) >> S_FW_RSS_IND_TBL_CMD_IQ0) & M_FW_RSS_IND_TBL_CMD_IQ0)
2087 
2088 #define S_FW_RSS_IND_TBL_CMD_IQ1	10
2089 #define M_FW_RSS_IND_TBL_CMD_IQ1	0x3ff
2090 #define V_FW_RSS_IND_TBL_CMD_IQ1(x)	((x) << S_FW_RSS_IND_TBL_CMD_IQ1)
2091 #define G_FW_RSS_IND_TBL_CMD_IQ1(x)	\
2092 	(((x) >> S_FW_RSS_IND_TBL_CMD_IQ1) & M_FW_RSS_IND_TBL_CMD_IQ1)
2093 
2094 #define S_FW_RSS_IND_TBL_CMD_IQ2	0
2095 #define M_FW_RSS_IND_TBL_CMD_IQ2	0x3ff
2096 #define V_FW_RSS_IND_TBL_CMD_IQ2(x)	((x) << S_FW_RSS_IND_TBL_CMD_IQ2)
2097 #define G_FW_RSS_IND_TBL_CMD_IQ2(x)	\
2098 	(((x) >> S_FW_RSS_IND_TBL_CMD_IQ2) & M_FW_RSS_IND_TBL_CMD_IQ2)
2099 
2100 struct fw_rss_glb_config_cmd {
2101 	__be32 op_to_write;
2102 	__be32 retval_len16;
2103 	union fw_rss_glb_config {
2104 		struct fw_rss_glb_config_manual {
2105 			__be32 mode_pkd;
2106 			__be32 r3;
2107 			__be64 r4;
2108 			__be64 r5;
2109 		} manual;
2110 		struct fw_rss_glb_config_basicvirtual {
2111 			__be32 mode_keymode;
2112 			__be32 synmapen_to_hashtoeplitz;
2113 			__be64 r8;
2114 			__be64 r9;
2115 		} basicvirtual;
2116 	} u;
2117 };
2118 
2119 #define S_FW_RSS_GLB_CONFIG_CMD_MODE    28
2120 #define M_FW_RSS_GLB_CONFIG_CMD_MODE    0xf
2121 #define G_FW_RSS_GLB_CONFIG_CMD_MODE(x) \
2122 	(((x) >> S_FW_RSS_GLB_CONFIG_CMD_MODE) & M_FW_RSS_GLB_CONFIG_CMD_MODE)
2123 
2124 #define FW_RSS_GLB_CONFIG_CMD_MODE_BASICVIRTUAL 1
2125 
2126 #define S_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN 8
2127 #define V_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN(x) \
2128 	((x) << S_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN)
2129 #define F_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN V_FW_RSS_GLB_CONFIG_CMD_SYNMAPEN(1U)
2130 
2131 #define S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 7
2132 #define V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6(x) \
2133 	((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6)
2134 #define F_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6 \
2135 	V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV6(1U)
2136 
2137 #define S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 6
2138 #define V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6(x) \
2139 	((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6)
2140 #define F_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6 \
2141 	V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV6(1U)
2142 
2143 #define S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 5
2144 #define V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4(x) \
2145 	((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4)
2146 #define F_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4 \
2147 	V_FW_RSS_GLB_CONFIG_CMD_SYN4TUPENIPV4(1U)
2148 
2149 #define S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 4
2150 #define V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4(x) \
2151 	((x) << S_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4)
2152 #define F_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4 \
2153 	V_FW_RSS_GLB_CONFIG_CMD_SYN2TUPENIPV4(1U)
2154 
2155 #define S_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN 3
2156 #define V_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN(x) \
2157 	((x) << S_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN)
2158 #define F_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN V_FW_RSS_GLB_CONFIG_CMD_OFDMAPEN(1U)
2159 
2160 #define S_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN 2
2161 #define V_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN(x) \
2162 	((x) << S_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN)
2163 #define F_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN V_FW_RSS_GLB_CONFIG_CMD_TNLMAPEN(1U)
2164 
2165 #define S_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP 1
2166 #define V_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP(x) \
2167 	((x) << S_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP)
2168 #define F_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP \
2169 	V_FW_RSS_GLB_CONFIG_CMD_TNLALLLKP(1U)
2170 
2171 #define S_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ 0
2172 #define V_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ(x) \
2173 	((x) << S_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ)
2174 #define F_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ \
2175 	V_FW_RSS_GLB_CONFIG_CMD_HASHTOEPLITZ(1U)
2176 
2177 struct fw_rss_vi_config_cmd {
2178 	__be32 op_to_viid;
2179 	__be32 retval_len16;
2180 	union fw_rss_vi_config {
2181 		struct fw_rss_vi_config_manual {
2182 			__be64 r3;
2183 			__be64 r4;
2184 			__be64 r5;
2185 		} manual;
2186 		struct fw_rss_vi_config_basicvirtual {
2187 			__be32 r6;
2188 			__be32 defaultq_to_udpen;
2189 			__be64 r9;
2190 			__be64 r10;
2191 		} basicvirtual;
2192 	} u;
2193 };
2194 
2195 #define S_FW_RSS_VI_CONFIG_CMD_VIID	0
2196 #define M_FW_RSS_VI_CONFIG_CMD_VIID	0xfff
2197 #define V_FW_RSS_VI_CONFIG_CMD_VIID(x)	((x) << S_FW_RSS_VI_CONFIG_CMD_VIID)
2198 #define G_FW_RSS_VI_CONFIG_CMD_VIID(x)	\
2199 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_VIID) & M_FW_RSS_VI_CONFIG_CMD_VIID)
2200 
2201 #define S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ		16
2202 #define M_FW_RSS_VI_CONFIG_CMD_DEFAULTQ		0x3ff
2203 #define V_FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x)	\
2204 	((x) << S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ)
2205 #define G_FW_RSS_VI_CONFIG_CMD_DEFAULTQ(x)	\
2206 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_DEFAULTQ) & \
2207 	 M_FW_RSS_VI_CONFIG_CMD_DEFAULTQ)
2208 
2209 #define S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN	4
2210 #define M_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN	0x1
2211 #define V_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(x)	\
2212 	((x) << S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2213 #define G_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(x)	\
2214 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN) & \
2215 	 M_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN)
2216 #define F_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN	\
2217 	V_FW_RSS_VI_CONFIG_CMD_IP6FOURTUPEN(1U)
2218 
2219 #define S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN	3
2220 #define M_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN	0x1
2221 #define V_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(x)	\
2222 	((x) << S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2223 #define G_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(x)	\
2224 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN) & \
2225 	 M_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN)
2226 #define F_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN	\
2227 	V_FW_RSS_VI_CONFIG_CMD_IP6TWOTUPEN(1U)
2228 
2229 #define S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN	2
2230 #define M_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN	0x1
2231 #define V_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(x)	\
2232 	((x) << S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2233 #define G_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(x)	\
2234 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN) & \
2235 	 M_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN)
2236 #define F_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN	\
2237 	V_FW_RSS_VI_CONFIG_CMD_IP4FOURTUPEN(1U)
2238 
2239 #define S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN	1
2240 #define M_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN	0x1
2241 #define V_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(x)	\
2242 	((x) << S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2243 #define G_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(x)	\
2244 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN) & \
2245 	 M_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN)
2246 #define F_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN	\
2247 	V_FW_RSS_VI_CONFIG_CMD_IP4TWOTUPEN(1U)
2248 
2249 #define S_FW_RSS_VI_CONFIG_CMD_UDPEN	0
2250 #define M_FW_RSS_VI_CONFIG_CMD_UDPEN	0x1
2251 #define V_FW_RSS_VI_CONFIG_CMD_UDPEN(x)	((x) << S_FW_RSS_VI_CONFIG_CMD_UDPEN)
2252 #define G_FW_RSS_VI_CONFIG_CMD_UDPEN(x)	\
2253 	(((x) >> S_FW_RSS_VI_CONFIG_CMD_UDPEN) & M_FW_RSS_VI_CONFIG_CMD_UDPEN)
2254 #define F_FW_RSS_VI_CONFIG_CMD_UDPEN	V_FW_RSS_VI_CONFIG_CMD_UDPEN(1U)
2255 
2256 struct fw_clip_cmd {
2257 	__be32 op_to_write;
2258 	__be32 alloc_to_len16;
2259 	__be64 ip_hi;
2260 	__be64 ip_lo;
2261 	__be32 r4[2];
2262 };
2263 
2264 #define S_FW_CLIP_CMD_ALLOC		31
2265 #define V_FW_CLIP_CMD_ALLOC(x)		((x) << S_FW_CLIP_CMD_ALLOC)
2266 #define F_FW_CLIP_CMD_ALLOC		V_FW_CLIP_CMD_ALLOC(1U)
2267 
2268 #define S_FW_CLIP_CMD_FREE		30
2269 #define V_FW_CLIP_CMD_FREE(x)		((x) << S_FW_CLIP_CMD_FREE)
2270 #define F_FW_CLIP_CMD_FREE		V_FW_CLIP_CMD_FREE(1U)
2271 
2272 /******************************************************************************
2273  *   D E B U G   C O M M A N D s
2274  ******************************************************/
2275 
2276 struct fw_debug_cmd {
2277 	__be32 op_type;
2278 	__be32 len16_pkd;
2279 	union fw_debug {
2280 		struct fw_debug_assert {
2281 			__be32 fcid;
2282 			__be32 line;
2283 			__be32 x;
2284 			__be32 y;
2285 			__u8   filename_0_7[8];
2286 			__u8   filename_8_15[8];
2287 			__be64 r3;
2288 		} assert;
2289 		struct fw_debug_prt {
2290 			__be16 dprtstridx;
2291 			__be16 r3[3];
2292 			__be32 dprtstrparam0;
2293 			__be32 dprtstrparam1;
2294 			__be32 dprtstrparam2;
2295 			__be32 dprtstrparam3;
2296 		} prt;
2297 	} u;
2298 };
2299 
2300 #define S_FW_DEBUG_CMD_TYPE	0
2301 #define M_FW_DEBUG_CMD_TYPE	0xff
2302 #define V_FW_DEBUG_CMD_TYPE(x)	((x) << S_FW_DEBUG_CMD_TYPE)
2303 #define G_FW_DEBUG_CMD_TYPE(x)	\
2304 	(((x) >> S_FW_DEBUG_CMD_TYPE) & M_FW_DEBUG_CMD_TYPE)
2305 
2306 /******************************************************************************
2307  *   P C I E   F W   R E G I S T E R
2308  **************************************/
2309 
2310 /*
2311  * Register definitions for the PCIE_FW register which the firmware uses
2312  * to retain status across RESETs.  This register should be considered
2313  * as a READ-ONLY register for Host Software and only to be used to
2314  * track firmware initialization/error state, etc.
2315  */
2316 #define S_PCIE_FW_ERR		31
2317 #define M_PCIE_FW_ERR		0x1
2318 #define V_PCIE_FW_ERR(x)	((x) << S_PCIE_FW_ERR)
2319 #define G_PCIE_FW_ERR(x)	(((x) >> S_PCIE_FW_ERR) & M_PCIE_FW_ERR)
2320 #define F_PCIE_FW_ERR		V_PCIE_FW_ERR(1U)
2321 
2322 #define S_PCIE_FW_INIT		30
2323 #define M_PCIE_FW_INIT		0x1
2324 #define V_PCIE_FW_INIT(x)	((x) << S_PCIE_FW_INIT)
2325 #define G_PCIE_FW_INIT(x)	(((x) >> S_PCIE_FW_INIT) & M_PCIE_FW_INIT)
2326 #define F_PCIE_FW_INIT		V_PCIE_FW_INIT(1U)
2327 
2328 #define S_PCIE_FW_HALT          29
2329 #define M_PCIE_FW_HALT          0x1
2330 #define V_PCIE_FW_HALT(x)       ((x) << S_PCIE_FW_HALT)
2331 #define G_PCIE_FW_HALT(x)       (((x) >> S_PCIE_FW_HALT) & M_PCIE_FW_HALT)
2332 #define F_PCIE_FW_HALT          V_PCIE_FW_HALT(1U)
2333 
2334 #define S_PCIE_FW_EVAL		24
2335 #define M_PCIE_FW_EVAL		0x7
2336 #define V_PCIE_FW_EVAL(x)	((x) << S_PCIE_FW_EVAL)
2337 #define G_PCIE_FW_EVAL(x)	(((x) >> S_PCIE_FW_EVAL) & M_PCIE_FW_EVAL)
2338 
2339 #define S_PCIE_FW_MASTER_VLD	15
2340 #define M_PCIE_FW_MASTER_VLD	0x1
2341 #define V_PCIE_FW_MASTER_VLD(x)	((x) << S_PCIE_FW_MASTER_VLD)
2342 #define G_PCIE_FW_MASTER_VLD(x)	\
2343 	(((x) >> S_PCIE_FW_MASTER_VLD) & M_PCIE_FW_MASTER_VLD)
2344 #define F_PCIE_FW_MASTER_VLD	V_PCIE_FW_MASTER_VLD(1U)
2345 
2346 #define S_PCIE_FW_MASTER	12
2347 #define M_PCIE_FW_MASTER	0x7
2348 #define V_PCIE_FW_MASTER(x)	((x) << S_PCIE_FW_MASTER)
2349 #define G_PCIE_FW_MASTER(x)	(((x) >> S_PCIE_FW_MASTER) & M_PCIE_FW_MASTER)
2350 
2351 /******************************************************************************
2352  *   B I N A R Y   H E A D E R   F O R M A T
2353  **********************************************/
2354 
2355 /*
2356  * firmware binary header format
2357  */
2358 struct fw_hdr {
2359 	__u8	ver;
2360 	__u8	chip;			/* terminator chip family */
2361 	__be16	len512;			/* bin length in units of 512-bytes */
2362 	__be32	fw_ver;			/* firmware version */
2363 	__be32	tp_microcode_ver;	/* tcp processor microcode version */
2364 	__u8	intfver_nic;
2365 	__u8	intfver_vnic;
2366 	__u8	intfver_ofld;
2367 	__u8	intfver_ri;
2368 	__u8	intfver_iscsipdu;
2369 	__u8	intfver_iscsi;
2370 	__u8	intfver_fcoepdu;
2371 	__u8	intfver_fcoe;
2372 	__u32	reserved2;
2373 	__u32	reserved3;
2374 	__u32	magic;			/* runtime or bootstrap fw */
2375 	__be32	flags;
2376 	__be32	reserved6[23];
2377 };
2378 
2379 #define S_FW_HDR_FW_VER_MAJOR	24
2380 #define M_FW_HDR_FW_VER_MAJOR	0xff
2381 #define V_FW_HDR_FW_VER_MAJOR(x) \
2382 	((x) << S_FW_HDR_FW_VER_MAJOR)
2383 #define G_FW_HDR_FW_VER_MAJOR(x) \
2384 	(((x) >> S_FW_HDR_FW_VER_MAJOR) & M_FW_HDR_FW_VER_MAJOR)
2385 
2386 #define S_FW_HDR_FW_VER_MINOR	16
2387 #define M_FW_HDR_FW_VER_MINOR	0xff
2388 #define V_FW_HDR_FW_VER_MINOR(x) \
2389 	((x) << S_FW_HDR_FW_VER_MINOR)
2390 #define G_FW_HDR_FW_VER_MINOR(x) \
2391 	(((x) >> S_FW_HDR_FW_VER_MINOR) & M_FW_HDR_FW_VER_MINOR)
2392 
2393 #define S_FW_HDR_FW_VER_MICRO	8
2394 #define M_FW_HDR_FW_VER_MICRO	0xff
2395 #define V_FW_HDR_FW_VER_MICRO(x) \
2396 	((x) << S_FW_HDR_FW_VER_MICRO)
2397 #define G_FW_HDR_FW_VER_MICRO(x) \
2398 	(((x) >> S_FW_HDR_FW_VER_MICRO) & M_FW_HDR_FW_VER_MICRO)
2399 
2400 #define S_FW_HDR_FW_VER_BUILD	0
2401 #define M_FW_HDR_FW_VER_BUILD	0xff
2402 #define V_FW_HDR_FW_VER_BUILD(x) \
2403 	((x) << S_FW_HDR_FW_VER_BUILD)
2404 #define G_FW_HDR_FW_VER_BUILD(x) \
2405 	(((x) >> S_FW_HDR_FW_VER_BUILD) & M_FW_HDR_FW_VER_BUILD)
2406 
2407 #endif /* _T4FW_INTERFACE_H_ */
2408