xref: /dpdk/drivers/net/bnx2x/ecore_init_ops.h (revision 7be78d027918dbc846e502780faf94d5acdf5f75)
1688654bfSRasesh Mody /* SPDX-License-Identifier: BSD-3-Clause
29eb5dc09SRasesh Mody  * Copyright (c) 2007-2013 Broadcom Corporation.
3b5bf7719SStephen Hemminger  *
4b5bf7719SStephen Hemminger  * Eric Davis        <edavis@broadcom.com>
5b5bf7719SStephen Hemminger  * David Christensen <davidch@broadcom.com>
6b5bf7719SStephen Hemminger  * Gary Zambrano     <zambrano@broadcom.com>
7b5bf7719SStephen Hemminger  *
8b5bf7719SStephen Hemminger  * Copyright (c) 2013-2015 Brocade Communications Systems, Inc.
9e3de5dadSRasesh Mody  * Copyright (c) 2015-2018 Cavium Inc.
10b5bf7719SStephen Hemminger  * All rights reserved.
11e3de5dadSRasesh Mody  * www.cavium.com
12b5bf7719SStephen Hemminger  */
13b5bf7719SStephen Hemminger 
14b5bf7719SStephen Hemminger #ifndef ECORE_INIT_OPS_H
15b5bf7719SStephen Hemminger #define ECORE_INIT_OPS_H
16b5bf7719SStephen Hemminger 
17b5bf7719SStephen Hemminger static int ecore_gunzip(struct bnx2x_softc *sc, const uint8_t *zbuf, int len);
18b5bf7719SStephen Hemminger static void ecore_write_dmae_phys_len(struct bnx2x_softc *sc,
19b5bf7719SStephen Hemminger 				      ecore_dma_addr_t phys_addr, uint32_t addr,
20b5bf7719SStephen Hemminger 				      uint32_t len);
21b5bf7719SStephen Hemminger 
ecore_init_str_wr(struct bnx2x_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len)22b5bf7719SStephen Hemminger static void ecore_init_str_wr(struct bnx2x_softc *sc, uint32_t addr,
23b5bf7719SStephen Hemminger 			      const uint32_t *data, uint32_t len)
24b5bf7719SStephen Hemminger {
25b5bf7719SStephen Hemminger 	uint32_t i;
26b5bf7719SStephen Hemminger 
27b5bf7719SStephen Hemminger 	for (i = 0; i < len; i++)
28b5bf7719SStephen Hemminger 		REG_WR(sc, addr + i*4, data[i]);
29b5bf7719SStephen Hemminger }
30b5bf7719SStephen Hemminger 
ecore_write_big_buf(struct bnx2x_softc * sc,uint32_t addr,uint32_t len,uint8_t wb __rte_unused)310cb4150fSRasesh Mody static void ecore_write_big_buf(struct bnx2x_softc *sc, uint32_t addr,
320cb4150fSRasesh Mody 				uint32_t len, uint8_t wb __rte_unused)
33b5bf7719SStephen Hemminger {
34b5bf7719SStephen Hemminger 	if (DMAE_READY(sc))
35b5bf7719SStephen Hemminger 		ecore_write_dmae_phys_len(sc, GUNZIP_PHYS(sc), addr, len);
36b5bf7719SStephen Hemminger 
370cb4150fSRasesh Mody 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
380cb4150fSRasesh Mody 	else
390cb4150fSRasesh Mody 		ecore_init_str_wr(sc, addr, GUNZIP_BUF(sc), len);
40b5bf7719SStephen Hemminger }
41b5bf7719SStephen Hemminger 
ecore_init_fill(struct bnx2x_softc * sc,uint32_t addr,int fill,uint32_t len,uint8_t wb)42b5bf7719SStephen Hemminger static void ecore_init_fill(struct bnx2x_softc *sc, uint32_t addr, int fill,
430cb4150fSRasesh Mody 			    uint32_t len, uint8_t wb)
44b5bf7719SStephen Hemminger {
45b5bf7719SStephen Hemminger 	uint32_t buf_len = (((len*4) > FW_BUF_SIZE) ? FW_BUF_SIZE : (len*4));
46b5bf7719SStephen Hemminger 	uint32_t buf_len32 = buf_len/4;
47b5bf7719SStephen Hemminger 	uint32_t i;
48b5bf7719SStephen Hemminger 
49b5bf7719SStephen Hemminger 	ECORE_MEMSET(GUNZIP_BUF(sc), (uint8_t)fill, buf_len);
50b5bf7719SStephen Hemminger 
51b5bf7719SStephen Hemminger 	for (i = 0; i < len; i += buf_len32) {
52b5bf7719SStephen Hemminger 		uint32_t cur_len = min(buf_len32, len - i);
53b5bf7719SStephen Hemminger 
540cb4150fSRasesh Mody 		ecore_write_big_buf(sc, addr + i * 4, cur_len, wb);
55b5bf7719SStephen Hemminger 	}
56b5bf7719SStephen Hemminger }
57b5bf7719SStephen Hemminger 
ecore_write_big_buf_wb(struct bnx2x_softc * sc,uint32_t addr,uint32_t len)58b5bf7719SStephen Hemminger static void ecore_write_big_buf_wb(struct bnx2x_softc *sc, uint32_t addr, uint32_t len)
59b5bf7719SStephen Hemminger {
60b5bf7719SStephen Hemminger 	if (DMAE_READY(sc))
61b5bf7719SStephen Hemminger 		ecore_write_dmae_phys_len(sc, GUNZIP_PHYS(sc), addr, len);
62b5bf7719SStephen Hemminger 
630cb4150fSRasesh Mody 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
640cb4150fSRasesh Mody 	else
650cb4150fSRasesh Mody 		ecore_init_str_wr(sc, addr, GUNZIP_BUF(sc), len);
66b5bf7719SStephen Hemminger }
67b5bf7719SStephen Hemminger 
ecore_init_wr_64(struct bnx2x_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len64)68b5bf7719SStephen Hemminger static void ecore_init_wr_64(struct bnx2x_softc *sc, uint32_t addr,
69b5bf7719SStephen Hemminger 			     const uint32_t *data, uint32_t len64)
70b5bf7719SStephen Hemminger {
71b5bf7719SStephen Hemminger 	uint32_t buf_len32 = FW_BUF_SIZE/4;
72b5bf7719SStephen Hemminger 	uint32_t len = len64*2;
73b5bf7719SStephen Hemminger 	uint64_t data64 = 0;
74b5bf7719SStephen Hemminger 	uint32_t i;
75b5bf7719SStephen Hemminger 
76b5bf7719SStephen Hemminger 	/* 64 bit value is in a blob: first low DWORD, then high DWORD */
77b5bf7719SStephen Hemminger 	data64 = HILO_U64((*(data + 1)), (*data));
78b5bf7719SStephen Hemminger 
79b5bf7719SStephen Hemminger 	len64 = min((uint32_t)(FW_BUF_SIZE/8), len64);
80b5bf7719SStephen Hemminger 	for (i = 0; i < len64; i++) {
81b5bf7719SStephen Hemminger 		uint64_t *pdata = ((uint64_t *)(GUNZIP_BUF(sc))) + i;
82b5bf7719SStephen Hemminger 
83b5bf7719SStephen Hemminger 		*pdata = data64;
84b5bf7719SStephen Hemminger 	}
85b5bf7719SStephen Hemminger 
86b5bf7719SStephen Hemminger 	for (i = 0; i < len; i += buf_len32) {
87b5bf7719SStephen Hemminger 		uint32_t cur_len = min(buf_len32, len - i);
88b5bf7719SStephen Hemminger 
89b5bf7719SStephen Hemminger 		ecore_write_big_buf_wb(sc, addr + i*4, cur_len);
90b5bf7719SStephen Hemminger 	}
91b5bf7719SStephen Hemminger }
92b5bf7719SStephen Hemminger 
93b5bf7719SStephen Hemminger /*********************************************************
94b5bf7719SStephen Hemminger    There are different blobs for each PRAM section.
95b5bf7719SStephen Hemminger    In addition, each blob write operation is divided into a few operations
96b5bf7719SStephen Hemminger    in order to decrease the amount of phys. contiguous buffer needed.
97b5bf7719SStephen Hemminger    Thus, when we select a blob the address may be with some offset
98b5bf7719SStephen Hemminger    from the beginning of PRAM section.
99b5bf7719SStephen Hemminger    The same holds for the INT_TABLE sections.
100b5bf7719SStephen Hemminger **********************************************************/
101b5bf7719SStephen Hemminger #define IF_IS_INT_TABLE_ADDR(base, addr) \
102b5bf7719SStephen Hemminger 			if (((base) <= (addr)) && ((base) + 0x400 >= (addr)))
103b5bf7719SStephen Hemminger 
104b5bf7719SStephen Hemminger #define IF_IS_PRAM_ADDR(base, addr) \
105b5bf7719SStephen Hemminger 			if (((base) <= (addr)) && ((base) + 0x40000 >= (addr)))
106b5bf7719SStephen Hemminger 
ecore_sel_blob(struct bnx2x_softc * sc,uint32_t addr,const uint8_t * data)107b5bf7719SStephen Hemminger static const uint8_t *ecore_sel_blob(struct bnx2x_softc *sc, uint32_t addr,
108b5bf7719SStephen Hemminger 				const uint8_t *data)
109b5bf7719SStephen Hemminger {
110b5bf7719SStephen Hemminger 	IF_IS_INT_TABLE_ADDR(TSEM_REG_INT_TABLE, addr)
111b5bf7719SStephen Hemminger 		data = INIT_TSEM_INT_TABLE_DATA(sc);
112b5bf7719SStephen Hemminger 	else
113b5bf7719SStephen Hemminger 		IF_IS_INT_TABLE_ADDR(CSEM_REG_INT_TABLE, addr)
114b5bf7719SStephen Hemminger 			data = INIT_CSEM_INT_TABLE_DATA(sc);
115b5bf7719SStephen Hemminger 	else
116b5bf7719SStephen Hemminger 		IF_IS_INT_TABLE_ADDR(USEM_REG_INT_TABLE, addr)
117b5bf7719SStephen Hemminger 			data = INIT_USEM_INT_TABLE_DATA(sc);
118b5bf7719SStephen Hemminger 	else
119b5bf7719SStephen Hemminger 		IF_IS_INT_TABLE_ADDR(XSEM_REG_INT_TABLE, addr)
120b5bf7719SStephen Hemminger 			data = INIT_XSEM_INT_TABLE_DATA(sc);
121b5bf7719SStephen Hemminger 	else
122b5bf7719SStephen Hemminger 		IF_IS_PRAM_ADDR(TSEM_REG_PRAM, addr)
123b5bf7719SStephen Hemminger 			data = INIT_TSEM_PRAM_DATA(sc);
124b5bf7719SStephen Hemminger 	else
125b5bf7719SStephen Hemminger 		IF_IS_PRAM_ADDR(CSEM_REG_PRAM, addr)
126b5bf7719SStephen Hemminger 			data = INIT_CSEM_PRAM_DATA(sc);
127b5bf7719SStephen Hemminger 	else
128b5bf7719SStephen Hemminger 		IF_IS_PRAM_ADDR(USEM_REG_PRAM, addr)
129b5bf7719SStephen Hemminger 			data = INIT_USEM_PRAM_DATA(sc);
130b5bf7719SStephen Hemminger 	else
131b5bf7719SStephen Hemminger 		IF_IS_PRAM_ADDR(XSEM_REG_PRAM, addr)
132b5bf7719SStephen Hemminger 			data = INIT_XSEM_PRAM_DATA(sc);
133b5bf7719SStephen Hemminger 
134b5bf7719SStephen Hemminger 	return data;
135b5bf7719SStephen Hemminger }
136b5bf7719SStephen Hemminger 
ecore_init_wr_wb(struct bnx2x_softc * sc,uint32_t addr,const uint32_t * data,uint32_t len)137b5bf7719SStephen Hemminger static void ecore_init_wr_wb(struct bnx2x_softc *sc, uint32_t addr,
138b5bf7719SStephen Hemminger 			     const uint32_t *data, uint32_t len)
139b5bf7719SStephen Hemminger {
140b5bf7719SStephen Hemminger 	if (DMAE_READY(sc))
141b5bf7719SStephen Hemminger 		VIRT_WR_DMAE_LEN(sc, data, addr, len, 0);
142b5bf7719SStephen Hemminger 
1430cb4150fSRasesh Mody 	/* in later chips PXP root complex handles BIOS ZLR w/o interrupting */
1440cb4150fSRasesh Mody 	else
1450cb4150fSRasesh Mody 		ecore_init_str_wr(sc, addr, data, len);
146b5bf7719SStephen Hemminger }
147b5bf7719SStephen Hemminger 
1480cb4150fSRasesh Mody 
ecore_wr_64(struct bnx2x_softc * sc,uint32_t reg,uint32_t val_lo,uint32_t val_hi)149b5bf7719SStephen Hemminger static void ecore_wr_64(struct bnx2x_softc *sc, uint32_t reg, uint32_t val_lo,
150b5bf7719SStephen Hemminger 			uint32_t val_hi)
151b5bf7719SStephen Hemminger {
152b5bf7719SStephen Hemminger 	uint32_t wb_write[2];
153b5bf7719SStephen Hemminger 
154b5bf7719SStephen Hemminger 	wb_write[0] = val_lo;
155b5bf7719SStephen Hemminger 	wb_write[1] = val_hi;
156b5bf7719SStephen Hemminger 	REG_WR_DMAE_LEN(sc, reg, wb_write, 2);
157b5bf7719SStephen Hemminger }
158b5bf7719SStephen Hemminger 
ecore_init_wr_zp(struct bnx2x_softc * sc,uint32_t addr,uint32_t len,uint32_t blob_off)159b5bf7719SStephen Hemminger static void ecore_init_wr_zp(struct bnx2x_softc *sc, uint32_t addr, uint32_t len,
160b5bf7719SStephen Hemminger 			     uint32_t blob_off)
161b5bf7719SStephen Hemminger {
162b5bf7719SStephen Hemminger 	const uint8_t *data = NULL;
163b5bf7719SStephen Hemminger 	int rc;
164b5bf7719SStephen Hemminger 	uint32_t i;
165b5bf7719SStephen Hemminger 
166b5bf7719SStephen Hemminger 	data = ecore_sel_blob(sc, addr, data) + blob_off*4;
167b5bf7719SStephen Hemminger 
168b5bf7719SStephen Hemminger 	rc = ecore_gunzip(sc, data, len);
169b5bf7719SStephen Hemminger 	if (rc)
170b5bf7719SStephen Hemminger 		return;
171b5bf7719SStephen Hemminger 
172b5bf7719SStephen Hemminger 	/* gunzip_outlen is in dwords */
173b5bf7719SStephen Hemminger 	len = GUNZIP_OUTLEN(sc);
174b5bf7719SStephen Hemminger 	for (i = 0; i < len; i++)
175b5bf7719SStephen Hemminger 		((uint32_t *)GUNZIP_BUF(sc))[i] = (uint32_t)
176b5bf7719SStephen Hemminger 				ECORE_CPU_TO_LE32(((uint32_t *)GUNZIP_BUF(sc))[i]);
177b5bf7719SStephen Hemminger 
178b5bf7719SStephen Hemminger 	ecore_write_big_buf_wb(sc, addr, len);
179b5bf7719SStephen Hemminger }
180b5bf7719SStephen Hemminger 
ecore_init_block(struct bnx2x_softc * sc,uint32_t block,uint32_t stage)181b5bf7719SStephen Hemminger static void ecore_init_block(struct bnx2x_softc *sc, uint32_t block, uint32_t stage)
182b5bf7719SStephen Hemminger {
183b5bf7719SStephen Hemminger 	uint16_t op_start =
184b5bf7719SStephen Hemminger 		INIT_OPS_OFFSETS(sc)[BLOCK_OPS_IDX(block, stage,
185b5bf7719SStephen Hemminger 						     STAGE_START)];
186b5bf7719SStephen Hemminger 	uint16_t op_end =
187b5bf7719SStephen Hemminger 		INIT_OPS_OFFSETS(sc)[BLOCK_OPS_IDX(block, stage,
188b5bf7719SStephen Hemminger 						     STAGE_END)];
189b5bf7719SStephen Hemminger 	const union init_op *op;
190b5bf7719SStephen Hemminger 	uint32_t op_idx, op_type, addr, len;
191b5bf7719SStephen Hemminger 	const uint32_t *data, *data_base;
192b5bf7719SStephen Hemminger 
193b5bf7719SStephen Hemminger 	/* If empty block */
194b5bf7719SStephen Hemminger 	if (op_start == op_end)
195b5bf7719SStephen Hemminger 		return;
196b5bf7719SStephen Hemminger 
197b5bf7719SStephen Hemminger 	data_base = INIT_DATA(sc);
198b5bf7719SStephen Hemminger 
199b5bf7719SStephen Hemminger 	for (op_idx = op_start; op_idx < op_end; op_idx++) {
200b5bf7719SStephen Hemminger 
201b5bf7719SStephen Hemminger 		op = (const union init_op *)&(INIT_OPS(sc)[op_idx]);
202b5bf7719SStephen Hemminger 		/* Get generic data */
203b5bf7719SStephen Hemminger 		op_type = op->raw.op;
204b5bf7719SStephen Hemminger 		addr = op->raw.offset;
205b5bf7719SStephen Hemminger 		/* Get data that's used for OP_SW, OP_WB, OP_FW, OP_ZP and
206b5bf7719SStephen Hemminger 		 * OP_WR64 (we assume that op_arr_write and op_write have the
207b5bf7719SStephen Hemminger 		 * same structure).
208b5bf7719SStephen Hemminger 		 */
209b5bf7719SStephen Hemminger 		len = op->arr_wr.data_len;
210b5bf7719SStephen Hemminger 		data = data_base + op->arr_wr.data_off;
211b5bf7719SStephen Hemminger 
212b5bf7719SStephen Hemminger 		switch (op_type) {
213b5bf7719SStephen Hemminger 		case OP_RD:
214b5bf7719SStephen Hemminger 			REG_RD(sc, addr);
215b5bf7719SStephen Hemminger 			break;
216b5bf7719SStephen Hemminger 		case OP_WR:
217b5bf7719SStephen Hemminger 			REG_WR(sc, addr, op->write.val);
218b5bf7719SStephen Hemminger 			break;
219b5bf7719SStephen Hemminger 		case OP_SW:
220b5bf7719SStephen Hemminger 			ecore_init_str_wr(sc, addr, data, len);
221b5bf7719SStephen Hemminger 			break;
222b5bf7719SStephen Hemminger 		case OP_WB:
223b5bf7719SStephen Hemminger 			ecore_init_wr_wb(sc, addr, data, len);
224b5bf7719SStephen Hemminger 			break;
225b5bf7719SStephen Hemminger 		case OP_ZR:
2260cb4150fSRasesh Mody 			ecore_init_fill(sc, addr, 0, op->zero.len, 0);
2270cb4150fSRasesh Mody 			break;
228b5bf7719SStephen Hemminger 		case OP_WB_ZR:
2290cb4150fSRasesh Mody 			ecore_init_fill(sc, addr, 0, op->zero.len, 1);
230b5bf7719SStephen Hemminger 			break;
231b5bf7719SStephen Hemminger 		case OP_ZP:
2320cb4150fSRasesh Mody 			ecore_init_wr_zp(sc, addr, len,
2330cb4150fSRasesh Mody 					 op->arr_wr.data_off);
234b5bf7719SStephen Hemminger 			break;
235b5bf7719SStephen Hemminger 		case OP_WR_64:
236b5bf7719SStephen Hemminger 			ecore_init_wr_64(sc, addr, data, len);
237b5bf7719SStephen Hemminger 			break;
238b5bf7719SStephen Hemminger 		case OP_IF_MODE_AND:
239b5bf7719SStephen Hemminger 			/* if any of the flags doesn't match, skip the
240b5bf7719SStephen Hemminger 			 * conditional block.
241b5bf7719SStephen Hemminger 			 */
242b5bf7719SStephen Hemminger 			if ((INIT_MODE_FLAGS(sc) &
243b5bf7719SStephen Hemminger 				op->if_mode.mode_bit_map) !=
244b5bf7719SStephen Hemminger 				op->if_mode.mode_bit_map)
245b5bf7719SStephen Hemminger 				op_idx += op->if_mode.cmd_offset;
246b5bf7719SStephen Hemminger 			break;
247b5bf7719SStephen Hemminger 		case OP_IF_MODE_OR:
248b5bf7719SStephen Hemminger 			/* if all the flags don't match, skip the conditional
249b5bf7719SStephen Hemminger 			 * block.
250b5bf7719SStephen Hemminger 			 */
251b5bf7719SStephen Hemminger 			if ((INIT_MODE_FLAGS(sc) &
252b5bf7719SStephen Hemminger 				op->if_mode.mode_bit_map) == 0)
253b5bf7719SStephen Hemminger 				op_idx += op->if_mode.cmd_offset;
254b5bf7719SStephen Hemminger 			break;
255b5bf7719SStephen Hemminger 		default:
256b5bf7719SStephen Hemminger 			/* Should never get here! */
257b5bf7719SStephen Hemminger 
258b5bf7719SStephen Hemminger 			break;
259b5bf7719SStephen Hemminger 		}
260b5bf7719SStephen Hemminger 	}
261b5bf7719SStephen Hemminger }
262b5bf7719SStephen Hemminger 
263b5bf7719SStephen Hemminger 
264b5bf7719SStephen Hemminger /****************************************************************************
265b5bf7719SStephen Hemminger * PXP Arbiter
266b5bf7719SStephen Hemminger ****************************************************************************/
267b5bf7719SStephen Hemminger /*
268b5bf7719SStephen Hemminger  * This code configures the PCI read/write arbiter
269b5bf7719SStephen Hemminger  * which implements a weighted round robin
270b5bf7719SStephen Hemminger  * between the virtual queues in the chip.
271b5bf7719SStephen Hemminger  *
272b5bf7719SStephen Hemminger  * The values were derived for each PCI max payload and max request size.
273b5bf7719SStephen Hemminger  * since max payload and max request size are only known at run time,
274b5bf7719SStephen Hemminger  * this is done as a separate init stage.
275b5bf7719SStephen Hemminger  */
276b5bf7719SStephen Hemminger 
277b5bf7719SStephen Hemminger #define NUM_WR_Q			13
278b5bf7719SStephen Hemminger #define NUM_RD_Q			29
279b5bf7719SStephen Hemminger #define MAX_RD_ORD			3
280b5bf7719SStephen Hemminger #define MAX_WR_ORD			2
281b5bf7719SStephen Hemminger 
282b5bf7719SStephen Hemminger /* configuration for one arbiter queue */
283b5bf7719SStephen Hemminger struct arb_line {
284b5bf7719SStephen Hemminger 	int l;
285b5bf7719SStephen Hemminger 	int add;
286b5bf7719SStephen Hemminger 	int ubound;
287b5bf7719SStephen Hemminger };
288b5bf7719SStephen Hemminger 
289b5bf7719SStephen Hemminger /* derived configuration for each read queue for each max request size */
290b5bf7719SStephen Hemminger static const struct arb_line read_arb_data[NUM_RD_Q][MAX_RD_ORD + 1] = {
291b5bf7719SStephen Hemminger /* 1 */	{ {8, 64, 25}, {16, 64, 25}, {32, 64, 25}, {64, 64, 41} },
292b5bf7719SStephen Hemminger 	{ {4, 8,  4},  {4,  8,  4},  {4,  8,  4},  {4,  8,  4}  },
293b5bf7719SStephen Hemminger 	{ {4, 3,  3},  {4,  3,  3},  {4,  3,  3},  {4,  3,  3}  },
294b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {16, 3,  11}, {16, 3,  11} },
295b5bf7719SStephen Hemminger 	{ {8, 64, 25}, {16, 64, 25}, {32, 64, 25}, {64, 64, 41} },
296b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
297b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
298b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
299b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {64, 3,  41} },
300b5bf7719SStephen Hemminger /* 10 */{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
301b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
302b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
303b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
304b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
305b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
306b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
307b5bf7719SStephen Hemminger 	{ {8, 64, 6},  {16, 64, 11}, {32, 64, 21}, {32, 64, 21} },
308b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
309b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
310b5bf7719SStephen Hemminger /* 20 */{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
311b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
312b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
313b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
314b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
315b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
316b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
317b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
318b5bf7719SStephen Hemminger 	{ {8, 3,  6},  {16, 3,  11}, {32, 3,  21}, {32, 3,  21} },
319b5bf7719SStephen Hemminger 	{ {8, 64, 25}, {16, 64, 41}, {32, 64, 81}, {64, 64, 120} }
320b5bf7719SStephen Hemminger };
321b5bf7719SStephen Hemminger 
322b5bf7719SStephen Hemminger /* derived configuration for each write queue for each max request size */
323b5bf7719SStephen Hemminger static const struct arb_line write_arb_data[NUM_WR_Q][MAX_WR_ORD + 1] = {
324b5bf7719SStephen Hemminger /* 1 */	{ {4, 6,  3},  {4,  6,  3},  {4,  6,  3} },
325b5bf7719SStephen Hemminger 	{ {4, 2,  3},  {4,  2,  3},  {4,  2,  3} },
326b5bf7719SStephen Hemminger 	{ {8, 2,  6},  {16, 2,  11}, {16, 2,  11} },
327b5bf7719SStephen Hemminger 	{ {8, 2,  6},  {16, 2,  11}, {32, 2,  21} },
328b5bf7719SStephen Hemminger 	{ {8, 2,  6},  {16, 2,  11}, {32, 2,  21} },
329b5bf7719SStephen Hemminger 	{ {8, 2,  6},  {16, 2,  11}, {32, 2,  21} },
330b5bf7719SStephen Hemminger 	{ {8, 64, 25}, {16, 64, 25}, {32, 64, 25} },
331b5bf7719SStephen Hemminger 	{ {8, 2,  6},  {16, 2,  11}, {16, 2,  11} },
332b5bf7719SStephen Hemminger 	{ {8, 2,  6},  {16, 2,  11}, {16, 2,  11} },
333b5bf7719SStephen Hemminger /* 10 */{ {8, 9,  6},  {16, 9,  11}, {32, 9,  21} },
334b5bf7719SStephen Hemminger 	{ {8, 47, 19}, {16, 47, 19}, {32, 47, 21} },
335b5bf7719SStephen Hemminger 	{ {8, 9,  6},  {16, 9,  11}, {16, 9,  11} },
336b5bf7719SStephen Hemminger 	{ {8, 64, 25}, {16, 64, 41}, {32, 64, 81} }
337b5bf7719SStephen Hemminger };
338b5bf7719SStephen Hemminger 
339b5bf7719SStephen Hemminger /* register addresses for read queues */
340b5bf7719SStephen Hemminger static const struct arb_line read_arb_addr[NUM_RD_Q-1] = {
341b5bf7719SStephen Hemminger /* 1 */	{PXP2_REG_RQ_BW_RD_L0, PXP2_REG_RQ_BW_RD_ADD0,
342b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND0},
343b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L1, PXP2_REG_PSWRQ_BW_ADD1,
344b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB1},
345b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L2, PXP2_REG_PSWRQ_BW_ADD2,
346b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB2},
347b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L3, PXP2_REG_PSWRQ_BW_ADD3,
348b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB3},
349b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L4, PXP2_REG_RQ_BW_RD_ADD4,
350b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND4},
351b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L5, PXP2_REG_RQ_BW_RD_ADD5,
352b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND5},
353b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L6, PXP2_REG_PSWRQ_BW_ADD6,
354b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB6},
355b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L7, PXP2_REG_PSWRQ_BW_ADD7,
356b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB7},
357b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L8, PXP2_REG_PSWRQ_BW_ADD8,
358b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB8},
359b5bf7719SStephen Hemminger /* 10 */{PXP2_REG_PSWRQ_BW_L9, PXP2_REG_PSWRQ_BW_ADD9,
360b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB9},
361b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L10, PXP2_REG_PSWRQ_BW_ADD10,
362b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB10},
363b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L11, PXP2_REG_PSWRQ_BW_ADD11,
364b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB11},
365b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L12, PXP2_REG_RQ_BW_RD_ADD12,
366b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND12},
367b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L13, PXP2_REG_RQ_BW_RD_ADD13,
368b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND13},
369b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L14, PXP2_REG_RQ_BW_RD_ADD14,
370b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND14},
371b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L15, PXP2_REG_RQ_BW_RD_ADD15,
372b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND15},
373b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L16, PXP2_REG_RQ_BW_RD_ADD16,
374b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND16},
375b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L17, PXP2_REG_RQ_BW_RD_ADD17,
376b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND17},
377b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L18, PXP2_REG_RQ_BW_RD_ADD18,
378b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND18},
379b5bf7719SStephen Hemminger /* 20 */{PXP2_REG_RQ_BW_RD_L19, PXP2_REG_RQ_BW_RD_ADD19,
380b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND19},
381b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L20, PXP2_REG_RQ_BW_RD_ADD20,
382b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND20},
383b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L22, PXP2_REG_RQ_BW_RD_ADD22,
384b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND22},
385b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L23, PXP2_REG_RQ_BW_RD_ADD23,
386b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND23},
387b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L24, PXP2_REG_RQ_BW_RD_ADD24,
388b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND24},
389b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L25, PXP2_REG_RQ_BW_RD_ADD25,
390b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND25},
391b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L26, PXP2_REG_RQ_BW_RD_ADD26,
392b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND26},
393b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_RD_L27, PXP2_REG_RQ_BW_RD_ADD27,
394b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_RD_UBOUND27},
395b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L28, PXP2_REG_PSWRQ_BW_ADD28,
396b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB28}
397b5bf7719SStephen Hemminger };
398b5bf7719SStephen Hemminger 
399b5bf7719SStephen Hemminger /* register addresses for write queues */
400b5bf7719SStephen Hemminger static const struct arb_line write_arb_addr[NUM_WR_Q-1] = {
401b5bf7719SStephen Hemminger /* 1 */	{PXP2_REG_PSWRQ_BW_L1, PXP2_REG_PSWRQ_BW_ADD1,
402b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB1},
403b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L2, PXP2_REG_PSWRQ_BW_ADD2,
404b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB2},
405b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L3, PXP2_REG_PSWRQ_BW_ADD3,
406b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB3},
407b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L6, PXP2_REG_PSWRQ_BW_ADD6,
408b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB6},
409b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L7, PXP2_REG_PSWRQ_BW_ADD7,
410b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB7},
411b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L8, PXP2_REG_PSWRQ_BW_ADD8,
412b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB8},
413b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L9, PXP2_REG_PSWRQ_BW_ADD9,
414b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB9},
415b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L10, PXP2_REG_PSWRQ_BW_ADD10,
416b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB10},
417b5bf7719SStephen Hemminger 	{PXP2_REG_PSWRQ_BW_L11, PXP2_REG_PSWRQ_BW_ADD11,
418b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB11},
419b5bf7719SStephen Hemminger /* 10 */{PXP2_REG_PSWRQ_BW_L28, PXP2_REG_PSWRQ_BW_ADD28,
420b5bf7719SStephen Hemminger 		PXP2_REG_PSWRQ_BW_UB28},
421b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_WR_L29, PXP2_REG_RQ_BW_WR_ADD29,
422b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_WR_UBOUND29},
423b5bf7719SStephen Hemminger 	{PXP2_REG_RQ_BW_WR_L30, PXP2_REG_RQ_BW_WR_ADD30,
424b5bf7719SStephen Hemminger 		PXP2_REG_RQ_BW_WR_UBOUND30}
425b5bf7719SStephen Hemminger };
426b5bf7719SStephen Hemminger 
ecore_init_pxp_arb(struct bnx2x_softc * sc,int r_order,int w_order)427b5bf7719SStephen Hemminger static void ecore_init_pxp_arb(struct bnx2x_softc *sc, int r_order,
428b5bf7719SStephen Hemminger 			       int w_order)
429b5bf7719SStephen Hemminger {
430b5bf7719SStephen Hemminger 	uint32_t val, i;
431b5bf7719SStephen Hemminger 
432b5bf7719SStephen Hemminger 	if (r_order > MAX_RD_ORD) {
433ba7eeb03SRasesh Mody 		ECORE_MSG(sc, "read order of %d  order adjusted to %d",
434b5bf7719SStephen Hemminger 			   r_order, MAX_RD_ORD);
435b5bf7719SStephen Hemminger 		r_order = MAX_RD_ORD;
436b5bf7719SStephen Hemminger 	}
437b5bf7719SStephen Hemminger 	if (w_order > MAX_WR_ORD) {
438ba7eeb03SRasesh Mody 		ECORE_MSG(sc, "write order of %d  order adjusted to %d",
439b5bf7719SStephen Hemminger 			   w_order, MAX_WR_ORD);
440b5bf7719SStephen Hemminger 		w_order = MAX_WR_ORD;
441b5bf7719SStephen Hemminger 	}
442b5bf7719SStephen Hemminger 	if (CHIP_REV_IS_FPGA(sc)) {
443ba7eeb03SRasesh Mody 		ECORE_MSG(sc, "write order adjusted to 1 for FPGA");
444b5bf7719SStephen Hemminger 		w_order = 0;
445b5bf7719SStephen Hemminger 	}
446ba7eeb03SRasesh Mody 	ECORE_MSG(sc, "read order %d  write order %d", r_order, w_order);
447b5bf7719SStephen Hemminger 
448b5bf7719SStephen Hemminger 	for (i = 0; i < NUM_RD_Q-1; i++) {
449b5bf7719SStephen Hemminger 		REG_WR(sc, read_arb_addr[i].l, read_arb_data[i][r_order].l);
450b5bf7719SStephen Hemminger 		REG_WR(sc, read_arb_addr[i].add,
451b5bf7719SStephen Hemminger 		       read_arb_data[i][r_order].add);
452b5bf7719SStephen Hemminger 		REG_WR(sc, read_arb_addr[i].ubound,
453b5bf7719SStephen Hemminger 		       read_arb_data[i][r_order].ubound);
454b5bf7719SStephen Hemminger 	}
455b5bf7719SStephen Hemminger 
456b5bf7719SStephen Hemminger 	for (i = 0; i < NUM_WR_Q-1; i++) {
457b5bf7719SStephen Hemminger 		if ((write_arb_addr[i].l == PXP2_REG_RQ_BW_WR_L29) ||
458b5bf7719SStephen Hemminger 		    (write_arb_addr[i].l == PXP2_REG_RQ_BW_WR_L30)) {
459b5bf7719SStephen Hemminger 
460b5bf7719SStephen Hemminger 			REG_WR(sc, write_arb_addr[i].l,
461b5bf7719SStephen Hemminger 			       write_arb_data[i][w_order].l);
462b5bf7719SStephen Hemminger 
463b5bf7719SStephen Hemminger 			REG_WR(sc, write_arb_addr[i].add,
464b5bf7719SStephen Hemminger 			       write_arb_data[i][w_order].add);
465b5bf7719SStephen Hemminger 
466b5bf7719SStephen Hemminger 			REG_WR(sc, write_arb_addr[i].ubound,
467b5bf7719SStephen Hemminger 			       write_arb_data[i][w_order].ubound);
468b5bf7719SStephen Hemminger 		} else {
469b5bf7719SStephen Hemminger 
470b5bf7719SStephen Hemminger 			val = REG_RD(sc, write_arb_addr[i].l);
471b5bf7719SStephen Hemminger 			REG_WR(sc, write_arb_addr[i].l,
472b5bf7719SStephen Hemminger 			       val | (write_arb_data[i][w_order].l << 10));
473b5bf7719SStephen Hemminger 
474b5bf7719SStephen Hemminger 			val = REG_RD(sc, write_arb_addr[i].add);
475b5bf7719SStephen Hemminger 			REG_WR(sc, write_arb_addr[i].add,
476b5bf7719SStephen Hemminger 			       val | (write_arb_data[i][w_order].add << 10));
477b5bf7719SStephen Hemminger 
478b5bf7719SStephen Hemminger 			val = REG_RD(sc, write_arb_addr[i].ubound);
479b5bf7719SStephen Hemminger 			REG_WR(sc, write_arb_addr[i].ubound,
480b5bf7719SStephen Hemminger 			       val | (write_arb_data[i][w_order].ubound << 7));
481b5bf7719SStephen Hemminger 		}
482b5bf7719SStephen Hemminger 	}
483b5bf7719SStephen Hemminger 
484b5bf7719SStephen Hemminger 	val =  write_arb_data[NUM_WR_Q-1][w_order].add;
485b5bf7719SStephen Hemminger 	val += write_arb_data[NUM_WR_Q-1][w_order].ubound << 10;
486b5bf7719SStephen Hemminger 	val += write_arb_data[NUM_WR_Q-1][w_order].l << 17;
487b5bf7719SStephen Hemminger 	REG_WR(sc, PXP2_REG_PSWRQ_BW_RD, val);
488b5bf7719SStephen Hemminger 
489b5bf7719SStephen Hemminger 	val =  read_arb_data[NUM_RD_Q-1][r_order].add;
490b5bf7719SStephen Hemminger 	val += read_arb_data[NUM_RD_Q-1][r_order].ubound << 10;
491b5bf7719SStephen Hemminger 	val += read_arb_data[NUM_RD_Q-1][r_order].l << 17;
492b5bf7719SStephen Hemminger 	REG_WR(sc, PXP2_REG_PSWRQ_BW_WR, val);
493b5bf7719SStephen Hemminger 
494b5bf7719SStephen Hemminger 	REG_WR(sc, PXP2_REG_RQ_WR_MBS0, w_order);
495b5bf7719SStephen Hemminger 	REG_WR(sc, PXP2_REG_RQ_WR_MBS1, w_order);
496b5bf7719SStephen Hemminger 	REG_WR(sc, PXP2_REG_RQ_RD_MBS0, r_order);
497b5bf7719SStephen Hemminger 	REG_WR(sc, PXP2_REG_RQ_RD_MBS1, r_order);
498b5bf7719SStephen Hemminger 
4990cb4150fSRasesh Mody 	if ((CHIP_IS_E1(sc) || CHIP_IS_E1H(sc)) && (r_order == MAX_RD_ORD))
500b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_RQ_PDR_LIMIT, 0xe00);
501b5bf7719SStephen Hemminger 
502b5bf7719SStephen Hemminger 	if (CHIP_IS_E3(sc))
503b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_USDMDP_TH, (0x4 << w_order));
504b5bf7719SStephen Hemminger 	else if (CHIP_IS_E2(sc))
505b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_USDMDP_TH, (0x8 << w_order));
506b5bf7719SStephen Hemminger 	else
507b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_USDMDP_TH, (0x18 << w_order));
508b5bf7719SStephen Hemminger 
5090cb4150fSRasesh Mody 	if (!CHIP_IS_E1(sc)) {
510b5bf7719SStephen Hemminger 		/*    MPS      w_order     optimal TH      presently TH
511b5bf7719SStephen Hemminger 		 *    128         0             0               2
512b5bf7719SStephen Hemminger 		 *    256         1             1               3
513b5bf7719SStephen Hemminger 		 *    >=512       2             2               3
514b5bf7719SStephen Hemminger 		 */
515b5bf7719SStephen Hemminger 		/* DMAE is special */
516b5bf7719SStephen Hemminger 		if (!CHIP_IS_E1H(sc)) {
517b5bf7719SStephen Hemminger 			/* E2 can use optimal TH */
518b5bf7719SStephen Hemminger 			val = w_order;
519b5bf7719SStephen Hemminger 			REG_WR(sc, PXP2_REG_WR_DMAE_MPS, val);
520b5bf7719SStephen Hemminger 		} else {
521b5bf7719SStephen Hemminger 			val = ((w_order == 0) ? 2 : 3);
522b5bf7719SStephen Hemminger 			REG_WR(sc, PXP2_REG_WR_DMAE_MPS, 2);
523b5bf7719SStephen Hemminger 		}
524b5bf7719SStephen Hemminger 
525b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_HC_MPS, val);
526b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_USDM_MPS, val);
527b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_CSDM_MPS, val);
528b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_TSDM_MPS, val);
529b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_XSDM_MPS, val);
530b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_QM_MPS, val);
531b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_TM_MPS, val);
532b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_SRC_MPS, val);
533b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_DBG_MPS, val);
534b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_WR_CDU_MPS, val);
5350cb4150fSRasesh Mody 	}
536b5bf7719SStephen Hemminger 
537*7be78d02SJosh Soref 	/* Validate number of tags supported by device */
538b5bf7719SStephen Hemminger #define PCIE_REG_PCIER_TL_HDR_FC_ST		0x2980
539b5bf7719SStephen Hemminger 	val = REG_RD(sc, PCIE_REG_PCIER_TL_HDR_FC_ST);
540b5bf7719SStephen Hemminger 	val &= 0xFF;
541b5bf7719SStephen Hemminger 	if (val <= 0x20)
542b5bf7719SStephen Hemminger 		REG_WR(sc, PXP2_REG_PGL_TAGS_LIMIT, 0x20);
543b5bf7719SStephen Hemminger }
544b5bf7719SStephen Hemminger 
545b5bf7719SStephen Hemminger /****************************************************************************
546b5bf7719SStephen Hemminger * ILT management
547b5bf7719SStephen Hemminger ****************************************************************************/
548b5bf7719SStephen Hemminger /*
549b5bf7719SStephen Hemminger  * This codes hides the low level HW interaction for ILT management and
550b5bf7719SStephen Hemminger  * configuration. The API consists of a shadow ILT table which is set by the
551b5bf7719SStephen Hemminger  * driver and a set of routines to use it to configure the HW.
552b5bf7719SStephen Hemminger  *
553b5bf7719SStephen Hemminger  */
554b5bf7719SStephen Hemminger 
555b5bf7719SStephen Hemminger /* ILT HW init operations */
556b5bf7719SStephen Hemminger 
557b5bf7719SStephen Hemminger /* ILT memory management operations */
558b5bf7719SStephen Hemminger #define ILT_MEMOP_ALLOC		0
559b5bf7719SStephen Hemminger #define ILT_MEMOP_FREE		1
560b5bf7719SStephen Hemminger 
561b5bf7719SStephen Hemminger /* the phys address is shifted right 12 bits and has an added
562b5bf7719SStephen Hemminger  * 1=valid bit added to the 53rd bit
563b5bf7719SStephen Hemminger  * then since this is a wide register(TM)
564b5bf7719SStephen Hemminger  * we split it into two 32 bit writes
565b5bf7719SStephen Hemminger  */
566b5bf7719SStephen Hemminger #define ILT_ADDR1(x)		((uint32_t)(((uint64_t)x >> 12) & 0xFFFFFFFF))
567b5bf7719SStephen Hemminger #define ILT_ADDR2(x)		((uint32_t)((1 << 20) | ((uint64_t)x >> 44)))
568b5bf7719SStephen Hemminger #define ILT_RANGE(f, l)		(((l) << 10) | f)
569b5bf7719SStephen Hemminger 
ecore_ilt_line_mem_op(struct bnx2x_softc * sc __rte_unused,struct ilt_line * line,uint32_t size,uint8_t memop)5700cb4150fSRasesh Mody static int ecore_ilt_line_mem_op(struct bnx2x_softc *sc __rte_unused,
5710cb4150fSRasesh Mody 				 struct ilt_line *line, uint32_t size,
5720cb4150fSRasesh Mody 				 uint8_t memop)
573b5bf7719SStephen Hemminger {
574b5bf7719SStephen Hemminger 	if (memop == ILT_MEMOP_FREE) {
575b5bf7719SStephen Hemminger 		ECORE_ILT_FREE(line->page, line->page_mapping, line->size);
576b5bf7719SStephen Hemminger 		return 0;
577b5bf7719SStephen Hemminger 	}
5780cb4150fSRasesh Mody 	ECORE_ILT_ZALLOC(line->page, &line->page_mapping, size);
579b5bf7719SStephen Hemminger 	if (!line->page)
580b5bf7719SStephen Hemminger 		return -1;
581b5bf7719SStephen Hemminger 	line->size = size;
582b5bf7719SStephen Hemminger 	return 0;
583b5bf7719SStephen Hemminger }
584b5bf7719SStephen Hemminger 
585b5bf7719SStephen Hemminger 
ecore_ilt_client_mem_op(struct bnx2x_softc * sc,int cli_num,uint8_t memop)586b5bf7719SStephen Hemminger static int ecore_ilt_client_mem_op(struct bnx2x_softc *sc, int cli_num,
587b5bf7719SStephen Hemminger 				   uint8_t memop)
588b5bf7719SStephen Hemminger {
5890cb4150fSRasesh Mody 	int i, rc;
590b5bf7719SStephen Hemminger 	struct ecore_ilt *ilt = SC_ILT(sc);
591b5bf7719SStephen Hemminger 	struct ilt_client_info *ilt_cli = &ilt->clients[cli_num];
592b5bf7719SStephen Hemminger 
593b5bf7719SStephen Hemminger 	if (!ilt || !ilt->lines)
594b5bf7719SStephen Hemminger 		return -1;
595b5bf7719SStephen Hemminger 
596b5bf7719SStephen Hemminger 	if (ilt_cli->flags & (ILT_CLIENT_SKIP_INIT | ILT_CLIENT_SKIP_MEM))
597b5bf7719SStephen Hemminger 		return 0;
598b5bf7719SStephen Hemminger 
5990cb4150fSRasesh Mody 	for (rc = 0, i = ilt_cli->start; i <= ilt_cli->end && !rc; i++) {
600b5bf7719SStephen Hemminger 		rc = ecore_ilt_line_mem_op(sc, &ilt->lines[i],
6010cb4150fSRasesh Mody 					   ilt_cli->page_size, memop);
602b5bf7719SStephen Hemminger 	}
603b5bf7719SStephen Hemminger 	return rc;
604b5bf7719SStephen Hemminger }
605b5bf7719SStephen Hemminger 
ecore_ilt_mem_op(struct bnx2x_softc * sc,uint8_t memop)606b5bf7719SStephen Hemminger static int ecore_ilt_mem_op(struct bnx2x_softc *sc, uint8_t memop)
607b5bf7719SStephen Hemminger {
608b5bf7719SStephen Hemminger 	int rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_CDU, memop);
609b5bf7719SStephen Hemminger 	if (!rc)
610b5bf7719SStephen Hemminger 		rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_QM, memop);
611b5bf7719SStephen Hemminger 	if (!rc && CNIC_SUPPORT(sc) && !CONFIGURE_NIC_MODE(sc))
612b5bf7719SStephen Hemminger 		rc = ecore_ilt_client_mem_op(sc, ILT_CLIENT_SRC, memop);
613b5bf7719SStephen Hemminger 
614b5bf7719SStephen Hemminger 	return rc;
615b5bf7719SStephen Hemminger }
616b5bf7719SStephen Hemminger 
ecore_ilt_line_wr(struct bnx2x_softc * sc,int abs_idx,ecore_dma_addr_t page_mapping)617b5bf7719SStephen Hemminger static void ecore_ilt_line_wr(struct bnx2x_softc *sc, int abs_idx,
618b5bf7719SStephen Hemminger 			      ecore_dma_addr_t page_mapping)
619b5bf7719SStephen Hemminger {
620b5bf7719SStephen Hemminger 	uint32_t reg;
621b5bf7719SStephen Hemminger 
6220cb4150fSRasesh Mody 	if (CHIP_IS_E1(sc))
6230cb4150fSRasesh Mody 		reg = PXP2_REG_RQ_ONCHIP_AT + abs_idx * 8;
6240cb4150fSRasesh Mody 	else
625b5bf7719SStephen Hemminger 		reg = PXP2_REG_RQ_ONCHIP_AT_B0 + abs_idx * 8;
626b5bf7719SStephen Hemminger 
627b5bf7719SStephen Hemminger 	ecore_wr_64(sc, reg, ILT_ADDR1(page_mapping), ILT_ADDR2(page_mapping));
628b5bf7719SStephen Hemminger }
629b5bf7719SStephen Hemminger 
ecore_ilt_line_init_op(struct bnx2x_softc * sc,struct ecore_ilt * ilt,int idx,uint8_t initop)630b5bf7719SStephen Hemminger static void ecore_ilt_line_init_op(struct bnx2x_softc *sc,
631b5bf7719SStephen Hemminger 				   struct ecore_ilt *ilt, int idx, uint8_t initop)
632b5bf7719SStephen Hemminger {
633b5bf7719SStephen Hemminger 	ecore_dma_addr_t	null_mapping;
634b5bf7719SStephen Hemminger 	int abs_idx = ilt->start_line + idx;
635b5bf7719SStephen Hemminger 
6360cb4150fSRasesh Mody 
637b5bf7719SStephen Hemminger 	switch (initop) {
638b5bf7719SStephen Hemminger 	case INITOP_INIT:
639b5bf7719SStephen Hemminger 		/* set in the init-value array */
640b5bf7719SStephen Hemminger 	case INITOP_SET:
641b5bf7719SStephen Hemminger 		ecore_ilt_line_wr(sc, abs_idx, ilt->lines[idx].page_mapping);
642b5bf7719SStephen Hemminger 		break;
643b5bf7719SStephen Hemminger 	case INITOP_CLEAR:
644b5bf7719SStephen Hemminger 		null_mapping = 0;
645b5bf7719SStephen Hemminger 		ecore_ilt_line_wr(sc, abs_idx, null_mapping);
646b5bf7719SStephen Hemminger 		break;
647b5bf7719SStephen Hemminger 	}
648b5bf7719SStephen Hemminger }
649b5bf7719SStephen Hemminger 
ecore_ilt_boundary_init_op(struct bnx2x_softc * sc,struct ilt_client_info * ilt_cli,uint32_t ilt_start,uint8_t initop __rte_unused)6500cb4150fSRasesh Mody static void ecore_ilt_boundary_init_op(struct bnx2x_softc *sc,
651b5bf7719SStephen Hemminger 				       struct ilt_client_info *ilt_cli,
6520cb4150fSRasesh Mody 				       uint32_t ilt_start,
6530cb4150fSRasesh Mody 				       uint8_t initop __rte_unused)
654b5bf7719SStephen Hemminger {
655b5bf7719SStephen Hemminger 	uint32_t start_reg = 0;
656b5bf7719SStephen Hemminger 	uint32_t end_reg = 0;
657b5bf7719SStephen Hemminger 
658b5bf7719SStephen Hemminger 	/* The boundary is either SET or INIT,
659b5bf7719SStephen Hemminger 	   CLEAR => SET and for now SET ~~ INIT */
660b5bf7719SStephen Hemminger 
661b5bf7719SStephen Hemminger 	/* find the appropriate regs */
6620cb4150fSRasesh Mody 	if (CHIP_IS_E1(sc)) {
6630cb4150fSRasesh Mody 		switch (ilt_cli->client_num) {
6640cb4150fSRasesh Mody 		case ILT_CLIENT_CDU:
6650cb4150fSRasesh Mody 			start_reg = PXP2_REG_PSWRQ_CDU0_L2P;
6660cb4150fSRasesh Mody 			break;
6670cb4150fSRasesh Mody 		case ILT_CLIENT_QM:
6680cb4150fSRasesh Mody 			start_reg = PXP2_REG_PSWRQ_QM0_L2P;
6690cb4150fSRasesh Mody 			break;
6700cb4150fSRasesh Mody 		case ILT_CLIENT_SRC:
6710cb4150fSRasesh Mody 			start_reg = PXP2_REG_PSWRQ_SRC0_L2P;
6720cb4150fSRasesh Mody 			break;
6730cb4150fSRasesh Mody 		case ILT_CLIENT_TM:
6740cb4150fSRasesh Mody 			start_reg = PXP2_REG_PSWRQ_TM0_L2P;
6750cb4150fSRasesh Mody 			break;
6760cb4150fSRasesh Mody 		}
6770cb4150fSRasesh Mody 		REG_WR(sc, start_reg + SC_FUNC(sc) * 4,
6780cb4150fSRasesh Mody 		       ILT_RANGE((ilt_start + ilt_cli->start),
6790cb4150fSRasesh Mody 				 (ilt_start + ilt_cli->end)));
6800cb4150fSRasesh Mody 	} else {
681b5bf7719SStephen Hemminger 		switch (ilt_cli->client_num) {
682b5bf7719SStephen Hemminger 		case ILT_CLIENT_CDU:
683b5bf7719SStephen Hemminger 			start_reg = PXP2_REG_RQ_CDU_FIRST_ILT;
684b5bf7719SStephen Hemminger 			end_reg = PXP2_REG_RQ_CDU_LAST_ILT;
685b5bf7719SStephen Hemminger 			break;
686b5bf7719SStephen Hemminger 		case ILT_CLIENT_QM:
687b5bf7719SStephen Hemminger 			start_reg = PXP2_REG_RQ_QM_FIRST_ILT;
688b5bf7719SStephen Hemminger 			end_reg = PXP2_REG_RQ_QM_LAST_ILT;
689b5bf7719SStephen Hemminger 			break;
690b5bf7719SStephen Hemminger 		case ILT_CLIENT_SRC:
691b5bf7719SStephen Hemminger 			start_reg = PXP2_REG_RQ_SRC_FIRST_ILT;
692b5bf7719SStephen Hemminger 			end_reg = PXP2_REG_RQ_SRC_LAST_ILT;
693b5bf7719SStephen Hemminger 			break;
694b5bf7719SStephen Hemminger 		case ILT_CLIENT_TM:
695b5bf7719SStephen Hemminger 			start_reg = PXP2_REG_RQ_TM_FIRST_ILT;
696b5bf7719SStephen Hemminger 			end_reg = PXP2_REG_RQ_TM_LAST_ILT;
697b5bf7719SStephen Hemminger 			break;
698b5bf7719SStephen Hemminger 		}
699b5bf7719SStephen Hemminger 		REG_WR(sc, start_reg, (ilt_start + ilt_cli->start));
700b5bf7719SStephen Hemminger 		REG_WR(sc, end_reg, (ilt_start + ilt_cli->end));
701b5bf7719SStephen Hemminger 	}
7020cb4150fSRasesh Mody }
703b5bf7719SStephen Hemminger 
ecore_ilt_client_init_op_ilt(struct bnx2x_softc * sc,struct ecore_ilt * ilt,struct ilt_client_info * ilt_cli,uint8_t initop)704b5bf7719SStephen Hemminger static void ecore_ilt_client_init_op_ilt(struct bnx2x_softc *sc,
705b5bf7719SStephen Hemminger 					 struct ecore_ilt *ilt,
706b5bf7719SStephen Hemminger 					 struct ilt_client_info *ilt_cli,
707b5bf7719SStephen Hemminger 					 uint8_t initop)
708b5bf7719SStephen Hemminger {
709b5bf7719SStephen Hemminger 	int i;
710b5bf7719SStephen Hemminger 
711b5bf7719SStephen Hemminger 	if (ilt_cli->flags & ILT_CLIENT_SKIP_INIT)
712b5bf7719SStephen Hemminger 		return;
713b5bf7719SStephen Hemminger 
714b5bf7719SStephen Hemminger 	for (i = ilt_cli->start; i <= ilt_cli->end; i++)
715b5bf7719SStephen Hemminger 		ecore_ilt_line_init_op(sc, ilt, i, initop);
716b5bf7719SStephen Hemminger 
717*7be78d02SJosh Soref 	/* init/clear the ILT boundaries */
7180cb4150fSRasesh Mody 	ecore_ilt_boundary_init_op(sc, ilt_cli, ilt->start_line, initop);
719b5bf7719SStephen Hemminger }
720b5bf7719SStephen Hemminger 
ecore_ilt_client_init_op(struct bnx2x_softc * sc,struct ilt_client_info * ilt_cli,uint8_t initop)721b5bf7719SStephen Hemminger static void ecore_ilt_client_init_op(struct bnx2x_softc *sc,
722b5bf7719SStephen Hemminger 				     struct ilt_client_info *ilt_cli, uint8_t initop)
723b5bf7719SStephen Hemminger {
724b5bf7719SStephen Hemminger 	struct ecore_ilt *ilt = SC_ILT(sc);
725b5bf7719SStephen Hemminger 
726b5bf7719SStephen Hemminger 	ecore_ilt_client_init_op_ilt(sc, ilt, ilt_cli, initop);
727b5bf7719SStephen Hemminger }
728b5bf7719SStephen Hemminger 
ecore_ilt_client_id_init_op(struct bnx2x_softc * sc,int cli_num,uint8_t initop)729b5bf7719SStephen Hemminger static void ecore_ilt_client_id_init_op(struct bnx2x_softc *sc,
730b5bf7719SStephen Hemminger 					int cli_num, uint8_t initop)
731b5bf7719SStephen Hemminger {
732b5bf7719SStephen Hemminger 	struct ecore_ilt *ilt = SC_ILT(sc);
733b5bf7719SStephen Hemminger 	struct ilt_client_info *ilt_cli = &ilt->clients[cli_num];
734b5bf7719SStephen Hemminger 
735b5bf7719SStephen Hemminger 	ecore_ilt_client_init_op(sc, ilt_cli, initop);
736b5bf7719SStephen Hemminger }
737b5bf7719SStephen Hemminger 
ecore_ilt_init_op(struct bnx2x_softc * sc,uint8_t initop)738b5bf7719SStephen Hemminger static void ecore_ilt_init_op(struct bnx2x_softc *sc, uint8_t initop)
739b5bf7719SStephen Hemminger {
740b5bf7719SStephen Hemminger 	ecore_ilt_client_id_init_op(sc, ILT_CLIENT_CDU, initop);
741b5bf7719SStephen Hemminger 	ecore_ilt_client_id_init_op(sc, ILT_CLIENT_QM, initop);
742b5bf7719SStephen Hemminger 	if (CNIC_SUPPORT(sc) && !CONFIGURE_NIC_MODE(sc))
743b5bf7719SStephen Hemminger 		ecore_ilt_client_id_init_op(sc, ILT_CLIENT_SRC, initop);
744b5bf7719SStephen Hemminger }
745b5bf7719SStephen Hemminger 
ecore_ilt_init_client_psz(struct bnx2x_softc * sc,int cli_num,uint32_t psz_reg,uint8_t initop)746b5bf7719SStephen Hemminger static void ecore_ilt_init_client_psz(struct bnx2x_softc *sc, int cli_num,
747b5bf7719SStephen Hemminger 				      uint32_t psz_reg, uint8_t initop)
748b5bf7719SStephen Hemminger {
749b5bf7719SStephen Hemminger 	struct ecore_ilt *ilt = SC_ILT(sc);
750b5bf7719SStephen Hemminger 	struct ilt_client_info *ilt_cli = &ilt->clients[cli_num];
751b5bf7719SStephen Hemminger 
752b5bf7719SStephen Hemminger 	if (ilt_cli->flags & ILT_CLIENT_SKIP_INIT)
753b5bf7719SStephen Hemminger 		return;
754b5bf7719SStephen Hemminger 
755b5bf7719SStephen Hemminger 	switch (initop) {
756b5bf7719SStephen Hemminger 	case INITOP_INIT:
757b5bf7719SStephen Hemminger 		/* set in the init-value array */
758b5bf7719SStephen Hemminger 	case INITOP_SET:
759b5bf7719SStephen Hemminger 		REG_WR(sc, psz_reg, ILOG2(ilt_cli->page_size >> 12));
760b5bf7719SStephen Hemminger 		break;
761b5bf7719SStephen Hemminger 	case INITOP_CLEAR:
762b5bf7719SStephen Hemminger 		break;
763b5bf7719SStephen Hemminger 	}
764b5bf7719SStephen Hemminger }
765b5bf7719SStephen Hemminger 
766b5bf7719SStephen Hemminger /*
767b5bf7719SStephen Hemminger  * called during init common stage, ilt clients should be initialized
768*7be78d02SJosh Soref  * prior to calling this function
769b5bf7719SStephen Hemminger  */
ecore_ilt_init_page_size(struct bnx2x_softc * sc,uint8_t initop)770b5bf7719SStephen Hemminger static void ecore_ilt_init_page_size(struct bnx2x_softc *sc, uint8_t initop)
771b5bf7719SStephen Hemminger {
772b5bf7719SStephen Hemminger 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_CDU,
773b5bf7719SStephen Hemminger 				  PXP2_REG_RQ_CDU_P_SIZE, initop);
774b5bf7719SStephen Hemminger 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_QM,
775b5bf7719SStephen Hemminger 				  PXP2_REG_RQ_QM_P_SIZE, initop);
776b5bf7719SStephen Hemminger 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_SRC,
777b5bf7719SStephen Hemminger 				  PXP2_REG_RQ_SRC_P_SIZE, initop);
778b5bf7719SStephen Hemminger 	ecore_ilt_init_client_psz(sc, ILT_CLIENT_TM,
779b5bf7719SStephen Hemminger 				  PXP2_REG_RQ_TM_P_SIZE, initop);
780b5bf7719SStephen Hemminger }
781b5bf7719SStephen Hemminger 
782b5bf7719SStephen Hemminger /****************************************************************************
783b5bf7719SStephen Hemminger * QM initializations
784b5bf7719SStephen Hemminger ****************************************************************************/
7850cb4150fSRasesh Mody #define QM_QUEUES_PER_FUNC	16 /* E1 has 32, but only 16 are used */
786b5bf7719SStephen Hemminger #define QM_INIT_MIN_CID_COUNT	31
787b5bf7719SStephen Hemminger #define QM_INIT(cid_cnt)	(cid_cnt > QM_INIT_MIN_CID_COUNT)
788b5bf7719SStephen Hemminger 
789b5bf7719SStephen Hemminger /* called during init port stage */
ecore_qm_init_cid_count(struct bnx2x_softc * sc,int qm_cid_count,uint8_t initop)790b5bf7719SStephen Hemminger static void ecore_qm_init_cid_count(struct bnx2x_softc *sc, int qm_cid_count,
791b5bf7719SStephen Hemminger 				    uint8_t initop)
792b5bf7719SStephen Hemminger {
793b5bf7719SStephen Hemminger 	int port = SC_PORT(sc);
794b5bf7719SStephen Hemminger 
795b5bf7719SStephen Hemminger 	if (QM_INIT(qm_cid_count)) {
796b5bf7719SStephen Hemminger 		switch (initop) {
797b5bf7719SStephen Hemminger 		case INITOP_INIT:
798b5bf7719SStephen Hemminger 			/* set in the init-value array */
799b5bf7719SStephen Hemminger 		case INITOP_SET:
800b5bf7719SStephen Hemminger 			REG_WR(sc, QM_REG_CONNNUM_0 + port*4,
801b5bf7719SStephen Hemminger 			       qm_cid_count/16 - 1);
802b5bf7719SStephen Hemminger 			break;
803b5bf7719SStephen Hemminger 		case INITOP_CLEAR:
804b5bf7719SStephen Hemminger 			break;
805b5bf7719SStephen Hemminger 		}
806b5bf7719SStephen Hemminger 	}
807b5bf7719SStephen Hemminger }
808b5bf7719SStephen Hemminger 
ecore_qm_set_ptr_table(struct bnx2x_softc * sc,int qm_cid_count,uint32_t base_reg,uint32_t reg)809b5bf7719SStephen Hemminger static void ecore_qm_set_ptr_table(struct bnx2x_softc *sc, int qm_cid_count,
810b5bf7719SStephen Hemminger 				   uint32_t base_reg, uint32_t reg)
811b5bf7719SStephen Hemminger {
812b5bf7719SStephen Hemminger 	int i;
813b5bf7719SStephen Hemminger 	uint32_t wb_data[2] = {0, 0};
814b5bf7719SStephen Hemminger 	for (i = 0; i < 4 * QM_QUEUES_PER_FUNC; i++) {
815b5bf7719SStephen Hemminger 		REG_WR(sc, base_reg + i*4,
816b5bf7719SStephen Hemminger 		       qm_cid_count * 4 * (i % QM_QUEUES_PER_FUNC));
817b5bf7719SStephen Hemminger 		ecore_init_wr_wb(sc, reg + i*8,
818b5bf7719SStephen Hemminger 				 wb_data, 2);
819b5bf7719SStephen Hemminger 	}
820b5bf7719SStephen Hemminger }
821b5bf7719SStephen Hemminger 
822b5bf7719SStephen Hemminger /* called during init common stage */
ecore_qm_init_ptr_table(struct bnx2x_softc * sc,int qm_cid_count,uint8_t initop)823b5bf7719SStephen Hemminger static void ecore_qm_init_ptr_table(struct bnx2x_softc *sc, int qm_cid_count,
824b5bf7719SStephen Hemminger 				    uint8_t initop)
825b5bf7719SStephen Hemminger {
826b5bf7719SStephen Hemminger 	if (!QM_INIT(qm_cid_count))
827b5bf7719SStephen Hemminger 		return;
828b5bf7719SStephen Hemminger 
829b5bf7719SStephen Hemminger 	switch (initop) {
830b5bf7719SStephen Hemminger 	case INITOP_INIT:
831b5bf7719SStephen Hemminger 		/* set in the init-value array */
832b5bf7719SStephen Hemminger 	case INITOP_SET:
833b5bf7719SStephen Hemminger 		ecore_qm_set_ptr_table(sc, qm_cid_count,
834b5bf7719SStephen Hemminger 				       QM_REG_BASEADDR, QM_REG_PTRTBL);
835b5bf7719SStephen Hemminger 		if (CHIP_IS_E1H(sc))
836b5bf7719SStephen Hemminger 			ecore_qm_set_ptr_table(sc, qm_cid_count,
837b5bf7719SStephen Hemminger 					       QM_REG_BASEADDR_EXT_A,
838b5bf7719SStephen Hemminger 					       QM_REG_PTRTBL_EXT_A);
839b5bf7719SStephen Hemminger 		break;
840b5bf7719SStephen Hemminger 	case INITOP_CLEAR:
841b5bf7719SStephen Hemminger 		break;
842b5bf7719SStephen Hemminger 	}
843b5bf7719SStephen Hemminger }
844b5bf7719SStephen Hemminger 
845b5bf7719SStephen Hemminger #endif /* ECORE_INIT_OPS_H */
846