1 /* SPDX-License-Identifier: BSD-3-Clause 2 * Copyright(c) 2018 Advanced Micro Devices, Inc. All rights reserved. 3 * Copyright(c) 2018 Synopsys, Inc. All rights reserved. 4 */ 5 6 #ifndef __AXGBE_COMMON_H__ 7 #define __AXGBE_COMMON_H__ 8 9 #include "axgbe_logs.h" 10 11 #include <stdbool.h> 12 #include <limits.h> 13 #include <sys/queue.h> 14 #include <stdio.h> 15 #include <stdlib.h> 16 #include <string.h> 17 #include <errno.h> 18 #include <stdint.h> 19 #include <stdarg.h> 20 #include <unistd.h> 21 #include <inttypes.h> 22 #include <pthread.h> 23 24 #include <rte_bitops.h> 25 #include <rte_byteorder.h> 26 #include <rte_memory.h> 27 #include <rte_malloc.h> 28 #include <rte_hexdump.h> 29 #include <rte_log.h> 30 #include <rte_debug.h> 31 #include <rte_branch_prediction.h> 32 #include <rte_eal.h> 33 #include <rte_memzone.h> 34 #include <rte_ether.h> 35 #include <rte_ethdev.h> 36 #include <rte_dev.h> 37 #include <rte_errno.h> 38 #include <rte_ethdev_pci.h> 39 #include <rte_common.h> 40 #include <rte_cycles.h> 41 #include <rte_io.h> 42 43 #define BIT(nr) (1 << (nr)) 44 #ifndef ARRAY_SIZE 45 #define ARRAY_SIZE(arr) (sizeof(arr) / sizeof((arr)[0])) 46 #endif 47 48 #define AXGBE_HZ 250 49 #define NSEC_PER_SEC 1000000000L 50 51 /* DMA register offsets */ 52 #define DMA_MR 0x3000 53 #define DMA_SBMR 0x3004 54 #define DMA_ISR 0x3008 55 #define DMA_AXIARCR 0x3010 56 #define DMA_AXIAWCR 0x3018 57 #define DMA_AXIAWRCR 0x301c 58 #define DMA_DSR0 0x3020 59 #define DMA_DSR1 0x3024 60 #define EDMA_TX_CONTROL 0x3040 61 #define EDMA_RX_CONTROL 0x3044 62 63 /* DMA register entry bit positions and sizes */ 64 #define DMA_AXIARCR_DRC_INDEX 0 65 #define DMA_AXIARCR_DRC_WIDTH 4 66 #define DMA_AXIARCR_DRD_INDEX 4 67 #define DMA_AXIARCR_DRD_WIDTH 2 68 #define DMA_AXIARCR_TEC_INDEX 8 69 #define DMA_AXIARCR_TEC_WIDTH 4 70 #define DMA_AXIARCR_TED_INDEX 12 71 #define DMA_AXIARCR_TED_WIDTH 2 72 #define DMA_AXIARCR_THC_INDEX 16 73 #define DMA_AXIARCR_THC_WIDTH 4 74 #define DMA_AXIARCR_THD_INDEX 20 75 #define DMA_AXIARCR_THD_WIDTH 2 76 #define DMA_AXIAWCR_DWC_INDEX 0 77 #define DMA_AXIAWCR_DWC_WIDTH 4 78 #define DMA_AXIAWCR_DWD_INDEX 4 79 #define DMA_AXIAWCR_DWD_WIDTH 2 80 #define DMA_AXIAWCR_RPC_INDEX 8 81 #define DMA_AXIAWCR_RPC_WIDTH 4 82 #define DMA_AXIAWCR_RPD_INDEX 12 83 #define DMA_AXIAWCR_RPD_WIDTH 2 84 #define DMA_AXIAWCR_RHC_INDEX 16 85 #define DMA_AXIAWCR_RHC_WIDTH 4 86 #define DMA_AXIAWCR_RHD_INDEX 20 87 #define DMA_AXIAWCR_RHD_WIDTH 2 88 #define DMA_AXIAWCR_RDC_INDEX 24 89 #define DMA_AXIAWCR_RDC_WIDTH 4 90 #define DMA_AXIAWCR_RDD_INDEX 28 91 #define DMA_AXIAWCR_RDD_WIDTH 2 92 #define DMA_AXIAWRCR_TDWC_INDEX 0 93 #define DMA_AXIAWRCR_TDWC_WIDTH 4 94 #define DMA_AXIAWRCR_TDWD_INDEX 4 95 #define DMA_AXIAWRCR_TDWD_WIDTH 4 96 #define DMA_AXIAWRCR_RDRC_INDEX 8 97 #define DMA_AXIAWRCR_RDRC_WIDTH 4 98 #define DMA_ISR_MACIS_INDEX 17 99 #define DMA_ISR_MACIS_WIDTH 1 100 #define DMA_ISR_MTLIS_INDEX 16 101 #define DMA_ISR_MTLIS_WIDTH 1 102 #define DMA_MR_INTM_INDEX 12 103 #define DMA_MR_INTM_WIDTH 2 104 #define DMA_MR_SWR_INDEX 0 105 #define DMA_MR_SWR_WIDTH 1 106 #define DMA_SBMR_WR_OSR_INDEX 24 107 #define DMA_SBMR_WR_OSR_WIDTH 6 108 #define DMA_SBMR_RD_OSR_INDEX 16 109 #define DMA_SBMR_RD_OSR_WIDTH 6 110 #define DMA_SBMR_AAL_INDEX 12 111 #define DMA_SBMR_AAL_WIDTH 1 112 #define DMA_SBMR_EAME_INDEX 11 113 #define DMA_SBMR_EAME_WIDTH 1 114 #define DMA_SBMR_BLEN_256_INDEX 7 115 #define DMA_SBMR_BLEN_256_WIDTH 1 116 #define DMA_SBMR_BLEN_32_INDEX 4 117 #define DMA_SBMR_BLEN_32_WIDTH 1 118 #define DMA_SBMR_UNDEF_INDEX 0 119 #define DMA_SBMR_UNDEF_WIDTH 1 120 121 /* DMA register values */ 122 #define DMA_DSR_RPS_WIDTH 4 123 #define DMA_DSR_TPS_WIDTH 4 124 #define DMA_DSR_Q_WIDTH (DMA_DSR_RPS_WIDTH + DMA_DSR_TPS_WIDTH) 125 #define DMA_DSR0_RPS_START 8 126 #define DMA_DSR0_TPS_START 12 127 #define DMA_DSRX_FIRST_QUEUE 3 128 #define DMA_DSRX_INC 4 129 #define DMA_DSRX_QPR 4 130 #define DMA_DSRX_RPS_START 0 131 #define DMA_DSRX_TPS_START 4 132 #define DMA_TPS_STOPPED 0x00 133 #define DMA_TPS_SUSPENDED 0x06 134 135 /* DMA channel register offsets 136 * Multiple channels can be active. The first channel has registers 137 * that begin at 0x3100. Each subsequent channel has registers that 138 * are accessed using an offset of 0x80 from the previous channel. 139 */ 140 #define DMA_CH_BASE 0x3100 141 #define DMA_CH_INC 0x80 142 143 #define DMA_CH_CR 0x00 144 #define DMA_CH_TCR 0x04 145 #define DMA_CH_RCR 0x08 146 #define DMA_CH_TDLR_HI 0x10 147 #define DMA_CH_TDLR_LO 0x14 148 #define DMA_CH_RDLR_HI 0x18 149 #define DMA_CH_RDLR_LO 0x1c 150 #define DMA_CH_TDTR_LO 0x24 151 #define DMA_CH_RDTR_LO 0x2c 152 #define DMA_CH_TDRLR 0x30 153 #define DMA_CH_RDRLR 0x34 154 #define DMA_CH_IER 0x38 155 #define DMA_CH_RIWT 0x3c 156 #define DMA_CH_CATDR_LO 0x44 157 #define DMA_CH_CARDR_LO 0x4c 158 #define DMA_CH_CATBR_HI 0x50 159 #define DMA_CH_CATBR_LO 0x54 160 #define DMA_CH_CARBR_HI 0x58 161 #define DMA_CH_CARBR_LO 0x5c 162 #define DMA_CH_SR 0x60 163 164 /* DMA channel register entry bit positions and sizes */ 165 #define DMA_CH_CR_PBLX8_INDEX 16 166 #define DMA_CH_CR_PBLX8_WIDTH 1 167 #define DMA_CH_CR_SPH_INDEX 24 168 #define DMA_CH_CR_SPH_WIDTH 1 169 #define DMA_CH_IER_AIE_INDEX 14 170 #define DMA_CH_IER_AIE_WIDTH 1 171 #define DMA_CH_IER_FBEE_INDEX 12 172 #define DMA_CH_IER_FBEE_WIDTH 1 173 #define DMA_CH_IER_NIE_INDEX 15 174 #define DMA_CH_IER_NIE_WIDTH 1 175 #define DMA_CH_IER_RBUE_INDEX 7 176 #define DMA_CH_IER_RBUE_WIDTH 1 177 #define DMA_CH_IER_RIE_INDEX 6 178 #define DMA_CH_IER_RIE_WIDTH 1 179 #define DMA_CH_IER_RSE_INDEX 8 180 #define DMA_CH_IER_RSE_WIDTH 1 181 #define DMA_CH_IER_TBUE_INDEX 2 182 #define DMA_CH_IER_TBUE_WIDTH 1 183 #define DMA_CH_IER_TIE_INDEX 0 184 #define DMA_CH_IER_TIE_WIDTH 1 185 #define DMA_CH_IER_TXSE_INDEX 1 186 #define DMA_CH_IER_TXSE_WIDTH 1 187 #define DMA_CH_RCR_PBL_INDEX 16 188 #define DMA_CH_RCR_PBL_WIDTH 6 189 #define DMA_CH_RCR_RBSZ_INDEX 1 190 #define DMA_CH_RCR_RBSZ_WIDTH 14 191 #define DMA_CH_RCR_SR_INDEX 0 192 #define DMA_CH_RCR_SR_WIDTH 1 193 #define DMA_CH_RIWT_RWT_INDEX 0 194 #define DMA_CH_RIWT_RWT_WIDTH 8 195 #define DMA_CH_SR_FBE_INDEX 12 196 #define DMA_CH_SR_FBE_WIDTH 1 197 #define DMA_CH_SR_RBU_INDEX 7 198 #define DMA_CH_SR_RBU_WIDTH 1 199 #define DMA_CH_SR_RI_INDEX 6 200 #define DMA_CH_SR_RI_WIDTH 1 201 #define DMA_CH_SR_RPS_INDEX 8 202 #define DMA_CH_SR_RPS_WIDTH 1 203 #define DMA_CH_SR_TBU_INDEX 2 204 #define DMA_CH_SR_TBU_WIDTH 1 205 #define DMA_CH_SR_TI_INDEX 0 206 #define DMA_CH_SR_TI_WIDTH 1 207 #define DMA_CH_SR_TPS_INDEX 1 208 #define DMA_CH_SR_TPS_WIDTH 1 209 #define DMA_CH_TCR_OSP_INDEX 4 210 #define DMA_CH_TCR_OSP_WIDTH 1 211 #define DMA_CH_TCR_PBL_INDEX 16 212 #define DMA_CH_TCR_PBL_WIDTH 6 213 #define DMA_CH_TCR_ST_INDEX 0 214 #define DMA_CH_TCR_ST_WIDTH 1 215 #define DMA_CH_TCR_TSE_INDEX 12 216 #define DMA_CH_TCR_TSE_WIDTH 1 217 218 /* DMA channel register values */ 219 #define DMA_OSP_DISABLE 0x00 220 #define DMA_OSP_ENABLE 0x01 221 #define DMA_PBL_1 1 222 #define DMA_PBL_2 2 223 #define DMA_PBL_4 4 224 #define DMA_PBL_8 8 225 #define DMA_PBL_16 16 226 #define DMA_PBL_32 32 227 #define DMA_PBL_64 64 /* 8 x 8 */ 228 #define DMA_PBL_128 128 /* 8 x 16 */ 229 #define DMA_PBL_256 256 /* 8 x 32 */ 230 #define DMA_PBL_X8_DISABLE 0x00 231 #define DMA_PBL_X8_ENABLE 0x01 232 233 /* MAC register offsets */ 234 #define MAC_TCR 0x0000 235 #define MAC_RCR 0x0004 236 #define MAC_PFR 0x0008 237 #define MAC_WTR 0x000c 238 #define MAC_HTR0 0x0010 239 #define MAC_VLANTR 0x0050 240 #define MAC_VLANHTR 0x0058 241 #define MAC_VLANIR 0x0060 242 #define MAC_IVLANIR 0x0064 243 #define MAC_RETMR 0x006c 244 #define MAC_Q0TFCR 0x0070 245 #define MAC_RFCR 0x0090 246 #define MAC_RQC0R 0x00a0 247 #define MAC_RQC1R 0x00a4 248 #define MAC_RQC2R 0x00a8 249 #define MAC_RQC3R 0x00ac 250 #define MAC_ISR 0x00b0 251 #define MAC_IER 0x00b4 252 #define MAC_RTSR 0x00b8 253 #define MAC_PMTCSR 0x00c0 254 #define MAC_RWKPFR 0x00c4 255 #define MAC_LPICSR 0x00d0 256 #define MAC_LPITCR 0x00d4 257 #define MAC_VR 0x0110 258 #define MAC_DR 0x0114 259 #define MAC_HWF0R 0x011c 260 #define MAC_HWF1R 0x0120 261 #define MAC_HWF2R 0x0124 262 #define MAC_MDIOSCAR 0x0200 263 #define MAC_MDIOSCCDR 0x0204 264 #define MAC_MDIOISR 0x0214 265 #define MAC_MDIOIER 0x0218 266 #define MAC_MDIOCL22R 0x0220 267 #define MAC_GPIOCR 0x0278 268 #define MAC_GPIOSR 0x027c 269 #define MAC_MACA0HR 0x0300 270 #define MAC_MACA0LR 0x0304 271 #define MAC_MACA1HR 0x0308 272 #define MAC_MACA1LR 0x030c 273 #define MAC_RSSCR 0x0c80 274 #define MAC_RSSAR 0x0c88 275 #define MAC_RSSDR 0x0c8c 276 #define MAC_TSCR 0x0d00 277 #define MAC_SSIR 0x0d04 278 #define MAC_STSR 0x0d08 279 #define MAC_STNR 0x0d0c 280 #define MAC_STSUR 0x0d10 281 #define MAC_STNUR 0x0d14 282 #define MAC_TSAR 0x0d18 283 #define MAC_TSSR 0x0d20 284 #define MAC_TXSNR 0x0d30 285 #define MAC_TXSSR 0x0d34 286 287 #define MAC_QTFCR_INC 4 288 #define MAC_MACA_INC 4 289 #define MAC_HTR_INC 4 290 291 #define MAC_RQC2_INC 4 292 #define MAC_RQC2_Q_PER_REG 4 293 294 #define MAC_MACAHR(i) (MAC_MACA0HR + ((i) * 8)) 295 #define MAC_MACALR(i) (MAC_MACA0LR + ((i) * 8)) 296 297 #define MAC_HTR(i) (MAC_HTR0 + ((i) * MAC_HTR_INC)) 298 299 /* MAC register entry bit positions and sizes */ 300 #define MAC_HWF0R_ADDMACADRSEL_INDEX 18 301 #define MAC_HWF0R_ADDMACADRSEL_WIDTH 5 302 #define MAC_HWF0R_ARPOFFSEL_INDEX 9 303 #define MAC_HWF0R_ARPOFFSEL_WIDTH 1 304 #define MAC_HWF0R_EEESEL_INDEX 13 305 #define MAC_HWF0R_EEESEL_WIDTH 1 306 #define MAC_HWF0R_GMIISEL_INDEX 1 307 #define MAC_HWF0R_GMIISEL_WIDTH 1 308 #define MAC_HWF0R_MGKSEL_INDEX 7 309 #define MAC_HWF0R_MGKSEL_WIDTH 1 310 #define MAC_HWF0R_MMCSEL_INDEX 8 311 #define MAC_HWF0R_MMCSEL_WIDTH 1 312 #define MAC_HWF0R_RWKSEL_INDEX 6 313 #define MAC_HWF0R_RWKSEL_WIDTH 1 314 #define MAC_HWF0R_RXCOESEL_INDEX 16 315 #define MAC_HWF0R_RXCOESEL_WIDTH 1 316 #define MAC_HWF0R_SAVLANINS_INDEX 27 317 #define MAC_HWF0R_SAVLANINS_WIDTH 1 318 #define MAC_HWF0R_SMASEL_INDEX 5 319 #define MAC_HWF0R_SMASEL_WIDTH 1 320 #define MAC_HWF0R_TSSEL_INDEX 12 321 #define MAC_HWF0R_TSSEL_WIDTH 1 322 #define MAC_HWF0R_TSSTSSEL_INDEX 25 323 #define MAC_HWF0R_TSSTSSEL_WIDTH 2 324 #define MAC_HWF0R_TXCOESEL_INDEX 14 325 #define MAC_HWF0R_TXCOESEL_WIDTH 1 326 #define MAC_HWF0R_VLHASH_INDEX 4 327 #define MAC_HWF0R_VLHASH_WIDTH 1 328 #define MAC_HWF1R_ADDR64_INDEX 14 329 #define MAC_HWF1R_ADDR64_WIDTH 2 330 #define MAC_HWF1R_ADVTHWORD_INDEX 13 331 #define MAC_HWF1R_ADVTHWORD_WIDTH 1 332 #define MAC_HWF1R_DBGMEMA_INDEX 19 333 #define MAC_HWF1R_DBGMEMA_WIDTH 1 334 #define MAC_HWF1R_DCBEN_INDEX 16 335 #define MAC_HWF1R_DCBEN_WIDTH 1 336 #define MAC_HWF1R_HASHTBLSZ_INDEX 24 337 #define MAC_HWF1R_HASHTBLSZ_WIDTH 3 338 #define MAC_HWF1R_L3L4FNUM_INDEX 27 339 #define MAC_HWF1R_L3L4FNUM_WIDTH 4 340 #define MAC_HWF1R_NUMTC_INDEX 21 341 #define MAC_HWF1R_NUMTC_WIDTH 3 342 #define MAC_HWF1R_RSSEN_INDEX 20 343 #define MAC_HWF1R_RSSEN_WIDTH 1 344 #define MAC_HWF1R_RXFIFOSIZE_INDEX 0 345 #define MAC_HWF1R_RXFIFOSIZE_WIDTH 5 346 #define MAC_HWF1R_SPHEN_INDEX 17 347 #define MAC_HWF1R_SPHEN_WIDTH 1 348 #define MAC_HWF1R_TSOEN_INDEX 18 349 #define MAC_HWF1R_TSOEN_WIDTH 1 350 #define MAC_HWF1R_TXFIFOSIZE_INDEX 6 351 #define MAC_HWF1R_TXFIFOSIZE_WIDTH 5 352 #define MAC_HWF2R_AUXSNAPNUM_INDEX 28 353 #define MAC_HWF2R_AUXSNAPNUM_WIDTH 3 354 #define MAC_HWF2R_PPSOUTNUM_INDEX 24 355 #define MAC_HWF2R_PPSOUTNUM_WIDTH 3 356 #define MAC_HWF2R_RXCHCNT_INDEX 12 357 #define MAC_HWF2R_RXCHCNT_WIDTH 4 358 #define MAC_HWF2R_RXQCNT_INDEX 0 359 #define MAC_HWF2R_RXQCNT_WIDTH 4 360 #define MAC_HWF2R_TXCHCNT_INDEX 18 361 #define MAC_HWF2R_TXCHCNT_WIDTH 4 362 #define MAC_HWF2R_TXQCNT_INDEX 6 363 #define MAC_HWF2R_TXQCNT_WIDTH 4 364 #define MAC_IER_TSIE_INDEX 12 365 #define MAC_IER_TSIE_WIDTH 1 366 #define MAC_ISR_MMCRXIS_INDEX 9 367 #define MAC_ISR_MMCRXIS_WIDTH 1 368 #define MAC_ISR_MMCTXIS_INDEX 10 369 #define MAC_ISR_MMCTXIS_WIDTH 1 370 #define MAC_ISR_PMTIS_INDEX 4 371 #define MAC_ISR_PMTIS_WIDTH 1 372 #define MAC_ISR_SMI_INDEX 1 373 #define MAC_ISR_SMI_WIDTH 1 374 #define MAC_ISR_LSI_INDEX 0 375 #define MAC_ISR_LSI_WIDTH 1 376 #define MAC_ISR_LS_INDEX 24 377 #define MAC_ISR_LS_WIDTH 2 378 #define MAC_ISR_TSIS_INDEX 12 379 #define MAC_ISR_TSIS_WIDTH 1 380 #define MAC_MACA1HR_AE_INDEX 31 381 #define MAC_MACA1HR_AE_WIDTH 1 382 #define MAC_MDIOIER_SNGLCOMPIE_INDEX 12 383 #define MAC_MDIOIER_SNGLCOMPIE_WIDTH 1 384 #define MAC_MDIOISR_SNGLCOMPINT_INDEX 12 385 #define MAC_MDIOISR_SNGLCOMPINT_WIDTH 1 386 #define MAC_MDIOSCAR_DA_INDEX 21 387 #define MAC_MDIOSCAR_DA_WIDTH 5 388 #define MAC_MDIOSCAR_PA_INDEX 16 389 #define MAC_MDIOSCAR_PA_WIDTH 5 390 #define MAC_MDIOSCAR_RA_INDEX 0 391 #define MAC_MDIOSCAR_RA_WIDTH 16 392 #define MAC_MDIOSCAR_REG_INDEX 0 393 #define MAC_MDIOSCAR_REG_WIDTH 21 394 #define MAC_MDIOSCCDR_BUSY_INDEX 22 395 #define MAC_MDIOSCCDR_BUSY_WIDTH 1 396 #define MAC_MDIOSCCDR_CMD_INDEX 16 397 #define MAC_MDIOSCCDR_CMD_WIDTH 2 398 #define MAC_MDIOSCCDR_CR_INDEX 19 399 #define MAC_MDIOSCCDR_CR_WIDTH 3 400 #define MAC_MDIOSCCDR_DATA_INDEX 0 401 #define MAC_MDIOSCCDR_DATA_WIDTH 16 402 #define MAC_MDIOSCCDR_SADDR_INDEX 18 403 #define MAC_MDIOSCCDR_SADDR_WIDTH 1 404 #define MAC_PFR_HMC_INDEX 2 405 #define MAC_PFR_HMC_WIDTH 1 406 #define MAC_PFR_HPF_INDEX 10 407 #define MAC_PFR_HPF_WIDTH 1 408 #define MAC_PFR_HUC_INDEX 1 409 #define MAC_PFR_HUC_WIDTH 1 410 #define MAC_PFR_PM_INDEX 4 411 #define MAC_PFR_PM_WIDTH 1 412 #define MAC_PFR_PR_INDEX 0 413 #define MAC_PFR_PR_WIDTH 1 414 #define MAC_PFR_VTFE_INDEX 16 415 #define MAC_PFR_VTFE_WIDTH 1 416 #define MAC_PMTCSR_MGKPKTEN_INDEX 1 417 #define MAC_PMTCSR_MGKPKTEN_WIDTH 1 418 #define MAC_PMTCSR_PWRDWN_INDEX 0 419 #define MAC_PMTCSR_PWRDWN_WIDTH 1 420 #define MAC_PMTCSR_RWKFILTRST_INDEX 31 421 #define MAC_PMTCSR_RWKFILTRST_WIDTH 1 422 #define MAC_PMTCSR_RWKPKTEN_INDEX 2 423 #define MAC_PMTCSR_RWKPKTEN_WIDTH 1 424 #define MAC_Q0TFCR_PT_INDEX 16 425 #define MAC_Q0TFCR_PT_WIDTH 16 426 #define MAC_Q0TFCR_TFE_INDEX 1 427 #define MAC_Q0TFCR_TFE_WIDTH 1 428 #define MAC_RCR_ACS_INDEX 1 429 #define MAC_RCR_ACS_WIDTH 1 430 #define MAC_RCR_CST_INDEX 2 431 #define MAC_RCR_CST_WIDTH 1 432 #define MAC_RCR_DCRCC_INDEX 3 433 #define MAC_RCR_DCRCC_WIDTH 1 434 #define MAC_RCR_HDSMS_INDEX 12 435 #define MAC_RCR_HDSMS_WIDTH 3 436 #define MAC_RCR_IPC_INDEX 9 437 #define MAC_RCR_IPC_WIDTH 1 438 #define MAC_RCR_JE_INDEX 8 439 #define MAC_RCR_JE_WIDTH 1 440 #define MAC_RCR_LM_INDEX 10 441 #define MAC_RCR_LM_WIDTH 1 442 #define MAC_RCR_RE_INDEX 0 443 #define MAC_RCR_RE_WIDTH 1 444 #define MAC_RFCR_PFCE_INDEX 8 445 #define MAC_RFCR_PFCE_WIDTH 1 446 #define MAC_RFCR_RFE_INDEX 0 447 #define MAC_RFCR_RFE_WIDTH 1 448 #define MAC_RFCR_UP_INDEX 1 449 #define MAC_RFCR_UP_WIDTH 1 450 #define MAC_RQC0R_RXQ0EN_INDEX 0 451 #define MAC_RQC0R_RXQ0EN_WIDTH 2 452 #define MAC_RSSAR_ADDRT_INDEX 2 453 #define MAC_RSSAR_ADDRT_WIDTH 1 454 #define MAC_RSSAR_CT_INDEX 1 455 #define MAC_RSSAR_CT_WIDTH 1 456 #define MAC_RSSAR_OB_INDEX 0 457 #define MAC_RSSAR_OB_WIDTH 1 458 #define MAC_RSSAR_RSSIA_INDEX 8 459 #define MAC_RSSAR_RSSIA_WIDTH 8 460 #define MAC_RSSCR_IP2TE_INDEX 1 461 #define MAC_RSSCR_IP2TE_WIDTH 1 462 #define MAC_RSSCR_RSSE_INDEX 0 463 #define MAC_RSSCR_RSSE_WIDTH 1 464 #define MAC_RSSCR_TCP4TE_INDEX 2 465 #define MAC_RSSCR_TCP4TE_WIDTH 1 466 #define MAC_RSSCR_UDP4TE_INDEX 3 467 #define MAC_RSSCR_UDP4TE_WIDTH 1 468 #define MAC_RSSDR_DMCH_INDEX 0 469 #define MAC_RSSDR_DMCH_WIDTH 4 470 #define MAC_SSIR_SNSINC_INDEX 8 471 #define MAC_SSIR_SNSINC_WIDTH 8 472 #define MAC_SSIR_SSINC_INDEX 16 473 #define MAC_SSIR_SSINC_WIDTH 8 474 #define MAC_TCR_SS_INDEX 29 475 #define MAC_TCR_SS_WIDTH 2 476 #define MAC_TCR_TE_INDEX 0 477 #define MAC_TCR_TE_WIDTH 1 478 #define MAC_TSCR_AV8021ASMEN_INDEX 28 479 #define MAC_TSCR_AV8021ASMEN_WIDTH 1 480 #define MAC_TSCR_SNAPTYPSEL_INDEX 16 481 #define MAC_TSCR_SNAPTYPSEL_WIDTH 2 482 #define MAC_TSCR_TSADDREG_INDEX 5 483 #define MAC_TSCR_TSADDREG_WIDTH 1 484 #define MAC_TSCR_TSCFUPDT_INDEX 1 485 #define MAC_TSCR_TSCFUPDT_WIDTH 1 486 #define MAC_TSCR_TSCTRLSSR_INDEX 9 487 #define MAC_TSCR_TSCTRLSSR_WIDTH 1 488 #define MAC_TSCR_TSENA_INDEX 0 489 #define MAC_TSCR_TSENA_WIDTH 1 490 #define MAC_TSCR_TSENALL_INDEX 8 491 #define MAC_TSCR_TSENALL_WIDTH 1 492 #define MAC_TSCR_TSEVNTENA_INDEX 14 493 #define MAC_TSCR_TSEVNTENA_WIDTH 1 494 #define MAC_TSCR_TSINIT_INDEX 2 495 #define MAC_TSCR_TSINIT_WIDTH 1 496 #define MAC_TSCR_TSUPDT_INDEX 3 497 #define MAC_TSCR_TSUPDT_WIDTH 1 498 #define MAC_TSCR_TSIPENA_INDEX 11 499 #define MAC_TSCR_TSIPENA_WIDTH 1 500 #define MAC_TSCR_TSIPV4ENA_INDEX 13 501 #define MAC_TSCR_TSIPV4ENA_WIDTH 1 502 #define MAC_TSCR_TSIPV6ENA_INDEX 12 503 #define MAC_TSCR_TSIPV6ENA_WIDTH 1 504 #define MAC_TSCR_TSMSTRENA_INDEX 15 505 #define MAC_TSCR_TSMSTRENA_WIDTH 1 506 #define MAC_TSCR_TSVER2ENA_INDEX 10 507 #define MAC_TSCR_TSVER2ENA_WIDTH 1 508 #define MAC_TSCR_TXTSSTSM_INDEX 24 509 #define MAC_TSCR_TXTSSTSM_WIDTH 1 510 #define MAC_TSSR_TXTSC_INDEX 15 511 #define MAC_TSSR_TXTSC_WIDTH 1 512 #define MAC_STNUR_ADDSUB_INDEX 31 513 #define MAC_STNUR_ADDSUB_WIDTH 1 514 #define MAC_TXSNR_TXTSSTSMIS_INDEX 31 515 #define MAC_TXSNR_TXTSSTSMIS_WIDTH 1 516 #define MAC_VLANHTR_VLHT_INDEX 0 517 #define MAC_VLANHTR_VLHT_WIDTH 16 518 #define MAC_VLANIR_VLTI_INDEX 20 519 #define MAC_VLANIR_VLTI_WIDTH 1 520 #define MAC_VLANIR_CSVL_INDEX 19 521 #define MAC_VLANIR_CSVL_WIDTH 1 522 #define MAC_VLANTR_DOVLTC_INDEX 20 523 #define MAC_VLANTR_DOVLTC_WIDTH 1 524 #define MAC_VLANTR_ERSVLM_INDEX 19 525 #define MAC_VLANTR_ERSVLM_WIDTH 1 526 #define MAC_VLANTR_ESVL_INDEX 18 527 #define MAC_VLANTR_ESVL_WIDTH 1 528 #define MAC_VLANTR_ETV_INDEX 16 529 #define MAC_VLANTR_ETV_WIDTH 1 530 #define MAC_VLANTR_EVLS_INDEX 21 531 #define MAC_VLANTR_EVLS_WIDTH 2 532 #define MAC_VLANTR_EVLRXS_INDEX 24 533 #define MAC_VLANTR_EVLRXS_WIDTH 1 534 #define MAC_VLANTR_VL_INDEX 0 535 #define MAC_VLANTR_VL_WIDTH 16 536 #define MAC_VLANTR_VTHM_INDEX 25 537 #define MAC_VLANTR_VTHM_WIDTH 1 538 #define MAC_VLANTR_VTIM_INDEX 17 539 #define MAC_VLANTR_VTIM_WIDTH 1 540 #define MAC_VR_DEVID_INDEX 8 541 #define MAC_VR_DEVID_WIDTH 8 542 #define MAC_VR_SNPSVER_INDEX 0 543 #define MAC_VR_SNPSVER_WIDTH 8 544 #define MAC_VR_USERVER_INDEX 16 545 #define MAC_VR_USERVER_WIDTH 8 546 547 548 /* MMC register offsets */ 549 #define MMC_CR 0x0800 550 #define MMC_RISR 0x0804 551 #define MMC_TISR 0x0808 552 #define MMC_RIER 0x080c 553 #define MMC_TIER 0x0810 554 #define MMC_TXOCTETCOUNT_GB_LO 0x0814 555 #define MMC_TXOCTETCOUNT_GB_HI 0x0818 556 #define MMC_TXFRAMECOUNT_GB_LO 0x081c 557 #define MMC_TXFRAMECOUNT_GB_HI 0x0820 558 #define MMC_TXBROADCASTFRAMES_G_LO 0x0824 559 #define MMC_TXBROADCASTFRAMES_G_HI 0x0828 560 #define MMC_TXMULTICASTFRAMES_G_LO 0x082c 561 #define MMC_TXMULTICASTFRAMES_G_HI 0x0830 562 #define MMC_TX64OCTETS_GB_LO 0x0834 563 #define MMC_TX64OCTETS_GB_HI 0x0838 564 #define MMC_TX65TO127OCTETS_GB_LO 0x083c 565 #define MMC_TX65TO127OCTETS_GB_HI 0x0840 566 #define MMC_TX128TO255OCTETS_GB_LO 0x0844 567 #define MMC_TX128TO255OCTETS_GB_HI 0x0848 568 #define MMC_TX256TO511OCTETS_GB_LO 0x084c 569 #define MMC_TX256TO511OCTETS_GB_HI 0x0850 570 #define MMC_TX512TO1023OCTETS_GB_LO 0x0854 571 #define MMC_TX512TO1023OCTETS_GB_HI 0x0858 572 #define MMC_TX1024TOMAXOCTETS_GB_LO 0x085c 573 #define MMC_TX1024TOMAXOCTETS_GB_HI 0x0860 574 #define MMC_TXUNICASTFRAMES_GB_LO 0x0864 575 #define MMC_TXUNICASTFRAMES_GB_HI 0x0868 576 #define MMC_TXMULTICASTFRAMES_GB_LO 0x086c 577 #define MMC_TXMULTICASTFRAMES_GB_HI 0x0870 578 #define MMC_TXBROADCASTFRAMES_GB_LO 0x0874 579 #define MMC_TXBROADCASTFRAMES_GB_HI 0x0878 580 #define MMC_TXUNDERFLOWERROR_LO 0x087c 581 #define MMC_TXUNDERFLOWERROR_HI 0x0880 582 #define MMC_TXOCTETCOUNT_G_LO 0x0884 583 #define MMC_TXOCTETCOUNT_G_HI 0x0888 584 #define MMC_TXFRAMECOUNT_G_LO 0x088c 585 #define MMC_TXFRAMECOUNT_G_HI 0x0890 586 #define MMC_TXPAUSEFRAMES_LO 0x0894 587 #define MMC_TXPAUSEFRAMES_HI 0x0898 588 #define MMC_TXVLANFRAMES_G_LO 0x089c 589 #define MMC_TXVLANFRAMES_G_HI 0x08a0 590 #define MMC_RXFRAMECOUNT_GB_LO 0x0900 591 #define MMC_RXFRAMECOUNT_GB_HI 0x0904 592 #define MMC_RXOCTETCOUNT_GB_LO 0x0908 593 #define MMC_RXOCTETCOUNT_GB_HI 0x090c 594 #define MMC_RXOCTETCOUNT_G_LO 0x0910 595 #define MMC_RXOCTETCOUNT_G_HI 0x0914 596 #define MMC_RXBROADCASTFRAMES_G_LO 0x0918 597 #define MMC_RXBROADCASTFRAMES_G_HI 0x091c 598 #define MMC_RXMULTICASTFRAMES_G_LO 0x0920 599 #define MMC_RXMULTICASTFRAMES_G_HI 0x0924 600 #define MMC_RXCRCERROR_LO 0x0928 601 #define MMC_RXCRCERROR_HI 0x092c 602 #define MMC_RXRUNTERROR 0x0930 603 #define MMC_RXJABBERERROR 0x0934 604 #define MMC_RXUNDERSIZE_G 0x0938 605 #define MMC_RXOVERSIZE_G 0x093c 606 #define MMC_RX64OCTETS_GB_LO 0x0940 607 #define MMC_RX64OCTETS_GB_HI 0x0944 608 #define MMC_RX65TO127OCTETS_GB_LO 0x0948 609 #define MMC_RX65TO127OCTETS_GB_HI 0x094c 610 #define MMC_RX128TO255OCTETS_GB_LO 0x0950 611 #define MMC_RX128TO255OCTETS_GB_HI 0x0954 612 #define MMC_RX256TO511OCTETS_GB_LO 0x0958 613 #define MMC_RX256TO511OCTETS_GB_HI 0x095c 614 #define MMC_RX512TO1023OCTETS_GB_LO 0x0960 615 #define MMC_RX512TO1023OCTETS_GB_HI 0x0964 616 #define MMC_RX1024TOMAXOCTETS_GB_LO 0x0968 617 #define MMC_RX1024TOMAXOCTETS_GB_HI 0x096c 618 #define MMC_RXUNICASTFRAMES_G_LO 0x0970 619 #define MMC_RXUNICASTFRAMES_G_HI 0x0974 620 #define MMC_RXLENGTHERROR_LO 0x0978 621 #define MMC_RXLENGTHERROR_HI 0x097c 622 #define MMC_RXOUTOFRANGETYPE_LO 0x0980 623 #define MMC_RXOUTOFRANGETYPE_HI 0x0984 624 #define MMC_RXPAUSEFRAMES_LO 0x0988 625 #define MMC_RXPAUSEFRAMES_HI 0x098c 626 #define MMC_RXFIFOOVERFLOW_LO 0x0990 627 #define MMC_RXFIFOOVERFLOW_HI 0x0994 628 #define MMC_RXVLANFRAMES_GB_LO 0x0998 629 #define MMC_RXVLANFRAMES_GB_HI 0x099c 630 #define MMC_RXWATCHDOGERROR 0x09a0 631 632 /* MMC register entry bit positions and sizes */ 633 #define MMC_CR_CR_INDEX 0 634 #define MMC_CR_CR_WIDTH 1 635 #define MMC_CR_CSR_INDEX 1 636 #define MMC_CR_CSR_WIDTH 1 637 #define MMC_CR_ROR_INDEX 2 638 #define MMC_CR_ROR_WIDTH 1 639 #define MMC_CR_MCF_INDEX 3 640 #define MMC_CR_MCF_WIDTH 1 641 #define MMC_CR_MCT_INDEX 4 642 #define MMC_CR_MCT_WIDTH 2 643 #define MMC_RIER_ALL_INTERRUPTS_INDEX 0 644 #define MMC_RIER_ALL_INTERRUPTS_WIDTH 23 645 #define MMC_RISR_RXFRAMECOUNT_GB_INDEX 0 646 #define MMC_RISR_RXFRAMECOUNT_GB_WIDTH 1 647 #define MMC_RISR_RXOCTETCOUNT_GB_INDEX 1 648 #define MMC_RISR_RXOCTETCOUNT_GB_WIDTH 1 649 #define MMC_RISR_RXOCTETCOUNT_G_INDEX 2 650 #define MMC_RISR_RXOCTETCOUNT_G_WIDTH 1 651 #define MMC_RISR_RXBROADCASTFRAMES_G_INDEX 3 652 #define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH 1 653 #define MMC_RISR_RXMULTICASTFRAMES_G_INDEX 4 654 #define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH 1 655 #define MMC_RISR_RXCRCERROR_INDEX 5 656 #define MMC_RISR_RXCRCERROR_WIDTH 1 657 #define MMC_RISR_RXRUNTERROR_INDEX 6 658 #define MMC_RISR_RXRUNTERROR_WIDTH 1 659 #define MMC_RISR_RXJABBERERROR_INDEX 7 660 #define MMC_RISR_RXJABBERERROR_WIDTH 1 661 #define MMC_RISR_RXUNDERSIZE_G_INDEX 8 662 #define MMC_RISR_RXUNDERSIZE_G_WIDTH 1 663 #define MMC_RISR_RXOVERSIZE_G_INDEX 9 664 #define MMC_RISR_RXOVERSIZE_G_WIDTH 1 665 #define MMC_RISR_RX64OCTETS_GB_INDEX 10 666 #define MMC_RISR_RX64OCTETS_GB_WIDTH 1 667 #define MMC_RISR_RX65TO127OCTETS_GB_INDEX 11 668 #define MMC_RISR_RX65TO127OCTETS_GB_WIDTH 1 669 #define MMC_RISR_RX128TO255OCTETS_GB_INDEX 12 670 #define MMC_RISR_RX128TO255OCTETS_GB_WIDTH 1 671 #define MMC_RISR_RX256TO511OCTETS_GB_INDEX 13 672 #define MMC_RISR_RX256TO511OCTETS_GB_WIDTH 1 673 #define MMC_RISR_RX512TO1023OCTETS_GB_INDEX 14 674 #define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH 1 675 #define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX 15 676 #define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH 1 677 #define MMC_RISR_RXUNICASTFRAMES_G_INDEX 16 678 #define MMC_RISR_RXUNICASTFRAMES_G_WIDTH 1 679 #define MMC_RISR_RXLENGTHERROR_INDEX 17 680 #define MMC_RISR_RXLENGTHERROR_WIDTH 1 681 #define MMC_RISR_RXOUTOFRANGETYPE_INDEX 18 682 #define MMC_RISR_RXOUTOFRANGETYPE_WIDTH 1 683 #define MMC_RISR_RXPAUSEFRAMES_INDEX 19 684 #define MMC_RISR_RXPAUSEFRAMES_WIDTH 1 685 #define MMC_RISR_RXFIFOOVERFLOW_INDEX 20 686 #define MMC_RISR_RXFIFOOVERFLOW_WIDTH 1 687 #define MMC_RISR_RXVLANFRAMES_GB_INDEX 21 688 #define MMC_RISR_RXVLANFRAMES_GB_WIDTH 1 689 #define MMC_RISR_RXWATCHDOGERROR_INDEX 22 690 #define MMC_RISR_RXWATCHDOGERROR_WIDTH 1 691 #define MMC_TIER_ALL_INTERRUPTS_INDEX 0 692 #define MMC_TIER_ALL_INTERRUPTS_WIDTH 18 693 #define MMC_TISR_TXOCTETCOUNT_GB_INDEX 0 694 #define MMC_TISR_TXOCTETCOUNT_GB_WIDTH 1 695 #define MMC_TISR_TXFRAMECOUNT_GB_INDEX 1 696 #define MMC_TISR_TXFRAMECOUNT_GB_WIDTH 1 697 #define MMC_TISR_TXBROADCASTFRAMES_G_INDEX 2 698 #define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH 1 699 #define MMC_TISR_TXMULTICASTFRAMES_G_INDEX 3 700 #define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH 1 701 #define MMC_TISR_TX64OCTETS_GB_INDEX 4 702 #define MMC_TISR_TX64OCTETS_GB_WIDTH 1 703 #define MMC_TISR_TX65TO127OCTETS_GB_INDEX 5 704 #define MMC_TISR_TX65TO127OCTETS_GB_WIDTH 1 705 #define MMC_TISR_TX128TO255OCTETS_GB_INDEX 6 706 #define MMC_TISR_TX128TO255OCTETS_GB_WIDTH 1 707 #define MMC_TISR_TX256TO511OCTETS_GB_INDEX 7 708 #define MMC_TISR_TX256TO511OCTETS_GB_WIDTH 1 709 #define MMC_TISR_TX512TO1023OCTETS_GB_INDEX 8 710 #define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH 1 711 #define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX 9 712 #define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH 1 713 #define MMC_TISR_TXUNICASTFRAMES_GB_INDEX 10 714 #define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH 1 715 #define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX 11 716 #define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH 1 717 #define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX 12 718 #define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH 1 719 #define MMC_TISR_TXUNDERFLOWERROR_INDEX 13 720 #define MMC_TISR_TXUNDERFLOWERROR_WIDTH 1 721 #define MMC_TISR_TXOCTETCOUNT_G_INDEX 14 722 #define MMC_TISR_TXOCTETCOUNT_G_WIDTH 1 723 #define MMC_TISR_TXFRAMECOUNT_G_INDEX 15 724 #define MMC_TISR_TXFRAMECOUNT_G_WIDTH 1 725 #define MMC_TISR_TXPAUSEFRAMES_INDEX 16 726 #define MMC_TISR_TXPAUSEFRAMES_WIDTH 1 727 #define MMC_TISR_TXVLANFRAMES_G_INDEX 17 728 #define MMC_TISR_TXVLANFRAMES_G_WIDTH 1 729 730 /* MTL register offsets */ 731 #define MTL_OMR 0x1000 732 #define MTL_FDCR 0x1008 733 #define MTL_FDSR 0x100c 734 #define MTL_FDDR 0x1010 735 #define MTL_ISR 0x1020 736 #define MTL_RQDCM0R 0x1030 737 #define MTL_TCPM0R 0x1040 738 #define MTL_TCPM1R 0x1044 739 740 #define MTL_RQDCM_INC 4 741 #define MTL_RQDCM_Q_PER_REG 4 742 #define MTL_TCPM_INC 4 743 #define MTL_TCPM_TC_PER_REG 4 744 745 /* MTL register entry bit positions and sizes */ 746 #define MTL_OMR_ETSALG_INDEX 5 747 #define MTL_OMR_ETSALG_WIDTH 2 748 #define MTL_OMR_RAA_INDEX 2 749 #define MTL_OMR_RAA_WIDTH 1 750 751 /* MTL queue register offsets 752 * Multiple queues can be active. The first queue has registers 753 * that begin at 0x1100. Each subsequent queue has registers that 754 * are accessed using an offset of 0x80 from the previous queue. 755 */ 756 #define MTL_Q_BASE 0x1100 757 #define MTL_Q_INC 0x80 758 759 #define MTL_Q_TQOMR 0x00 760 #define MTL_Q_TQUR 0x04 761 #define MTL_Q_TQDR 0x08 762 #define MTL_Q_RQOMR 0x40 763 #define MTL_Q_RQMPOCR 0x44 764 #define MTL_Q_RQDR 0x48 765 #define MTL_Q_RQFCR 0x50 766 #define MTL_Q_IER 0x70 767 #define MTL_Q_ISR 0x74 768 769 /* MTL queue register entry bit positions and sizes */ 770 #define MTL_Q_RQDR_PRXQ_INDEX 16 771 #define MTL_Q_RQDR_PRXQ_WIDTH 14 772 #define MTL_Q_RQDR_RXQSTS_INDEX 4 773 #define MTL_Q_RQDR_RXQSTS_WIDTH 2 774 #define MTL_Q_RQFCR_RFA_INDEX 1 775 #define MTL_Q_RQFCR_RFA_WIDTH 6 776 #define MTL_Q_RQFCR_RFD_INDEX 17 777 #define MTL_Q_RQFCR_RFD_WIDTH 6 778 #define MTL_Q_RQOMR_EHFC_INDEX 7 779 #define MTL_Q_RQOMR_EHFC_WIDTH 1 780 #define MTL_Q_RQOMR_RQS_INDEX 16 781 #define MTL_Q_RQOMR_RQS_WIDTH 9 782 #define MTL_Q_RQOMR_RSF_INDEX 5 783 #define MTL_Q_RQOMR_RSF_WIDTH 1 784 #define MTL_Q_RQOMR_RTC_INDEX 0 785 #define MTL_Q_RQOMR_RTC_WIDTH 2 786 #define MTL_Q_TQDR_TRCSTS_INDEX 1 787 #define MTL_Q_TQDR_TRCSTS_WIDTH 2 788 #define MTL_Q_TQDR_TXQSTS_INDEX 4 789 #define MTL_Q_TQDR_TXQSTS_WIDTH 1 790 #define MTL_Q_TQOMR_FTQ_INDEX 0 791 #define MTL_Q_TQOMR_FTQ_WIDTH 1 792 #define MTL_Q_TQOMR_Q2TCMAP_INDEX 8 793 #define MTL_Q_TQOMR_Q2TCMAP_WIDTH 3 794 #define MTL_Q_TQOMR_TQS_INDEX 16 795 #define MTL_Q_TQOMR_TQS_WIDTH 10 796 #define MTL_Q_TQOMR_TSF_INDEX 1 797 #define MTL_Q_TQOMR_TSF_WIDTH 1 798 #define MTL_Q_TQOMR_TTC_INDEX 4 799 #define MTL_Q_TQOMR_TTC_WIDTH 3 800 #define MTL_Q_TQOMR_TXQEN_INDEX 2 801 #define MTL_Q_TQOMR_TXQEN_WIDTH 2 802 803 /* MTL queue register value */ 804 #define MTL_RSF_DISABLE 0x00 805 #define MTL_RSF_ENABLE 0x01 806 #define MTL_TSF_DISABLE 0x00 807 #define MTL_TSF_ENABLE 0x01 808 809 #define MTL_RX_THRESHOLD_64 0x00 810 #define MTL_RX_THRESHOLD_96 0x02 811 #define MTL_RX_THRESHOLD_128 0x03 812 #define MTL_TX_THRESHOLD_32 0x01 813 #define MTL_TX_THRESHOLD_64 0x00 814 #define MTL_TX_THRESHOLD_96 0x02 815 #define MTL_TX_THRESHOLD_128 0x03 816 #define MTL_TX_THRESHOLD_192 0x04 817 #define MTL_TX_THRESHOLD_256 0x05 818 #define MTL_TX_THRESHOLD_384 0x06 819 #define MTL_TX_THRESHOLD_512 0x07 820 821 #define MTL_ETSALG_WRR 0x00 822 #define MTL_ETSALG_WFQ 0x01 823 #define MTL_ETSALG_DWRR 0x02 824 #define MTL_RAA_SP 0x00 825 #define MTL_RAA_WSP 0x01 826 827 #define MTL_Q_DISABLED 0x00 828 #define MTL_Q_ENABLED 0x02 829 830 /* MTL traffic class register offsets 831 * Multiple traffic classes can be active. The first class has registers 832 * that begin at 0x1100. Each subsequent queue has registers that 833 * are accessed using an offset of 0x80 from the previous queue. 834 */ 835 #define MTL_TC_BASE MTL_Q_BASE 836 #define MTL_TC_INC MTL_Q_INC 837 838 #define MTL_TC_ETSCR 0x10 839 #define MTL_TC_ETSSR 0x14 840 #define MTL_TC_QWR 0x18 841 842 /* MTL traffic class register entry bit positions and sizes */ 843 #define MTL_TC_ETSCR_TSA_INDEX 0 844 #define MTL_TC_ETSCR_TSA_WIDTH 2 845 #define MTL_TC_QWR_QW_INDEX 0 846 #define MTL_TC_QWR_QW_WIDTH 21 847 #define MTL_TCPM0R_PSTC0_INDEX 0 848 #define MTL_TCPM0R_PSTC0_WIDTH 8 849 #define MTL_TCPM0R_PSTC1_INDEX 8 850 #define MTL_TCPM0R_PSTC1_WIDTH 8 851 #define MTL_TCPM0R_PSTC2_INDEX 16 852 #define MTL_TCPM0R_PSTC2_WIDTH 8 853 #define MTL_TCPM0R_PSTC3_INDEX 24 854 #define MTL_TCPM0R_PSTC3_WIDTH 8 855 #define MTL_TCPM1R_PSTC4_INDEX 0 856 #define MTL_TCPM1R_PSTC4_WIDTH 8 857 #define MTL_TCPM1R_PSTC5_INDEX 8 858 #define MTL_TCPM1R_PSTC5_WIDTH 8 859 #define MTL_TCPM1R_PSTC6_INDEX 16 860 #define MTL_TCPM1R_PSTC6_WIDTH 8 861 #define MTL_TCPM1R_PSTC7_INDEX 24 862 #define MTL_TCPM1R_PSTC7_WIDTH 8 863 864 /* MTL traffic class register value */ 865 #define MTL_TSA_SP 0x00 866 #define MTL_TSA_ETS 0x02 867 868 /* PCS register offsets */ 869 #define PCS_V1_WINDOW_SELECT 0x03fc 870 #define PCS_V2_WINDOW_DEF 0x9060 871 #define PCS_V2_WINDOW_SELECT 0x9064 872 #define PCS_V2_RV_WINDOW_DEF 0x1060 873 #define PCS_V2_RV_WINDOW_SELECT 0x1064 874 875 /* PCS register entry bit positions and sizes */ 876 #define PCS_V2_WINDOW_DEF_OFFSET_INDEX 6 877 #define PCS_V2_WINDOW_DEF_OFFSET_WIDTH 14 878 #define PCS_V2_WINDOW_DEF_SIZE_INDEX 2 879 #define PCS_V2_WINDOW_DEF_SIZE_WIDTH 4 880 881 /* SerDes integration register offsets */ 882 #define SIR0_KR_RT_1 0x002c 883 #define SIR0_STATUS 0x0040 884 #define SIR1_SPEED 0x0000 885 886 /* SerDes integration register entry bit positions and sizes */ 887 #define SIR0_KR_RT_1_RESET_INDEX 11 888 #define SIR0_KR_RT_1_RESET_WIDTH 1 889 #define SIR0_STATUS_RX_READY_INDEX 0 890 #define SIR0_STATUS_RX_READY_WIDTH 1 891 #define SIR0_STATUS_TX_READY_INDEX 8 892 #define SIR0_STATUS_TX_READY_WIDTH 1 893 #define SIR1_SPEED_CDR_RATE_INDEX 12 894 #define SIR1_SPEED_CDR_RATE_WIDTH 4 895 #define SIR1_SPEED_DATARATE_INDEX 4 896 #define SIR1_SPEED_DATARATE_WIDTH 2 897 #define SIR1_SPEED_PLLSEL_INDEX 3 898 #define SIR1_SPEED_PLLSEL_WIDTH 1 899 #define SIR1_SPEED_RATECHANGE_INDEX 6 900 #define SIR1_SPEED_RATECHANGE_WIDTH 1 901 #define SIR1_SPEED_TXAMP_INDEX 8 902 #define SIR1_SPEED_TXAMP_WIDTH 4 903 #define SIR1_SPEED_WORDMODE_INDEX 0 904 #define SIR1_SPEED_WORDMODE_WIDTH 3 905 906 /* SerDes RxTx register offsets */ 907 #define RXTX_REG6 0x0018 908 #define RXTX_REG20 0x0050 909 #define RXTX_REG22 0x0058 910 #define RXTX_REG114 0x01c8 911 #define RXTX_REG129 0x0204 912 913 /* SerDes RxTx register entry bit positions and sizes */ 914 #define RXTX_REG6_RESETB_RXD_INDEX 8 915 #define RXTX_REG6_RESETB_RXD_WIDTH 1 916 #define RXTX_REG20_BLWC_ENA_INDEX 2 917 #define RXTX_REG20_BLWC_ENA_WIDTH 1 918 #define RXTX_REG114_PQ_REG_INDEX 9 919 #define RXTX_REG114_PQ_REG_WIDTH 7 920 #define RXTX_REG129_RXDFE_CONFIG_INDEX 14 921 #define RXTX_REG129_RXDFE_CONFIG_WIDTH 2 922 923 /* MAC Control register offsets */ 924 #define XP_PROP_0 0x0000 925 #define XP_PROP_1 0x0004 926 #define XP_PROP_2 0x0008 927 #define XP_PROP_3 0x000c 928 #define XP_PROP_4 0x0010 929 #define XP_PROP_5 0x0014 930 #define XP_MAC_ADDR_LO 0x0020 931 #define XP_MAC_ADDR_HI 0x0024 932 #define XP_ECC_ISR 0x0030 933 #define XP_ECC_IER 0x0034 934 #define XP_ECC_CNT0 0x003c 935 #define XP_ECC_CNT1 0x0040 936 #define XP_DRIVER_INT_REQ 0x0060 937 #define XP_DRIVER_INT_RO 0x0064 938 #define XP_DRIVER_SCRATCH_0 0x0068 939 #define XP_DRIVER_SCRATCH_1 0x006c 940 #define XP_INT_EN 0x0078 941 #define XP_I2C_MUTEX 0x0080 942 #define XP_MDIO_MUTEX 0x0084 943 944 /* MAC Control register entry bit positions and sizes */ 945 #define XP_DRIVER_INT_REQ_REQUEST_INDEX 0 946 #define XP_DRIVER_INT_REQ_REQUEST_WIDTH 1 947 #define XP_DRIVER_INT_RO_STATUS_INDEX 0 948 #define XP_DRIVER_INT_RO_STATUS_WIDTH 1 949 #define XP_DRIVER_SCRATCH_0_COMMAND_INDEX 0 950 #define XP_DRIVER_SCRATCH_0_COMMAND_WIDTH 8 951 #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_INDEX 8 952 #define XP_DRIVER_SCRATCH_0_SUB_COMMAND_WIDTH 8 953 #define XP_ECC_CNT0_RX_DED_INDEX 24 954 #define XP_ECC_CNT0_RX_DED_WIDTH 8 955 #define XP_ECC_CNT0_RX_SEC_INDEX 16 956 #define XP_ECC_CNT0_RX_SEC_WIDTH 8 957 #define XP_ECC_CNT0_TX_DED_INDEX 8 958 #define XP_ECC_CNT0_TX_DED_WIDTH 8 959 #define XP_ECC_CNT0_TX_SEC_INDEX 0 960 #define XP_ECC_CNT0_TX_SEC_WIDTH 8 961 #define XP_ECC_CNT1_DESC_DED_INDEX 8 962 #define XP_ECC_CNT1_DESC_DED_WIDTH 8 963 #define XP_ECC_CNT1_DESC_SEC_INDEX 0 964 #define XP_ECC_CNT1_DESC_SEC_WIDTH 8 965 #define XP_ECC_IER_DESC_DED_INDEX 0 966 #define XP_ECC_IER_DESC_DED_WIDTH 1 967 #define XP_ECC_IER_DESC_SEC_INDEX 1 968 #define XP_ECC_IER_DESC_SEC_WIDTH 1 969 #define XP_ECC_IER_RX_DED_INDEX 2 970 #define XP_ECC_IER_RX_DED_WIDTH 1 971 #define XP_ECC_IER_RX_SEC_INDEX 3 972 #define XP_ECC_IER_RX_SEC_WIDTH 1 973 #define XP_ECC_IER_TX_DED_INDEX 4 974 #define XP_ECC_IER_TX_DED_WIDTH 1 975 #define XP_ECC_IER_TX_SEC_INDEX 5 976 #define XP_ECC_IER_TX_SEC_WIDTH 1 977 #define XP_ECC_ISR_DESC_DED_INDEX 0 978 #define XP_ECC_ISR_DESC_DED_WIDTH 1 979 #define XP_ECC_ISR_DESC_SEC_INDEX 1 980 #define XP_ECC_ISR_DESC_SEC_WIDTH 1 981 #define XP_ECC_ISR_RX_DED_INDEX 2 982 #define XP_ECC_ISR_RX_DED_WIDTH 1 983 #define XP_ECC_ISR_RX_SEC_INDEX 3 984 #define XP_ECC_ISR_RX_SEC_WIDTH 1 985 #define XP_ECC_ISR_TX_DED_INDEX 4 986 #define XP_ECC_ISR_TX_DED_WIDTH 1 987 #define XP_ECC_ISR_TX_SEC_INDEX 5 988 #define XP_ECC_ISR_TX_SEC_WIDTH 1 989 #define XP_I2C_MUTEX_BUSY_INDEX 31 990 #define XP_I2C_MUTEX_BUSY_WIDTH 1 991 #define XP_I2C_MUTEX_ID_INDEX 29 992 #define XP_I2C_MUTEX_ID_WIDTH 2 993 #define XP_I2C_MUTEX_ACTIVE_INDEX 0 994 #define XP_I2C_MUTEX_ACTIVE_WIDTH 1 995 #define XP_MAC_ADDR_HI_VALID_INDEX 31 996 #define XP_MAC_ADDR_HI_VALID_WIDTH 1 997 #define XP_PROP_0_CONN_TYPE_INDEX 28 998 #define XP_PROP_0_CONN_TYPE_WIDTH 3 999 #define XP_PROP_0_MDIO_ADDR_INDEX 16 1000 #define XP_PROP_0_MDIO_ADDR_WIDTH 5 1001 #define XP_PROP_0_PORT_ID_INDEX 0 1002 #define XP_PROP_0_PORT_ID_WIDTH 8 1003 #define XP_PROP_0_PORT_MODE_INDEX 8 1004 #define XP_PROP_0_PORT_MODE_WIDTH 4 1005 #define XP_PROP_0_PORT_SPEEDS_INDEX 23 1006 #define XP_PROP_0_PORT_SPEEDS_WIDTH 4 1007 #define XP_PROP_1_MAX_RX_DMA_INDEX 24 1008 #define XP_PROP_1_MAX_RX_DMA_WIDTH 5 1009 #define XP_PROP_1_MAX_RX_QUEUES_INDEX 8 1010 #define XP_PROP_1_MAX_RX_QUEUES_WIDTH 5 1011 #define XP_PROP_1_MAX_TX_DMA_INDEX 16 1012 #define XP_PROP_1_MAX_TX_DMA_WIDTH 5 1013 #define XP_PROP_1_MAX_TX_QUEUES_INDEX 0 1014 #define XP_PROP_1_MAX_TX_QUEUES_WIDTH 5 1015 #define XP_PROP_2_RX_FIFO_SIZE_INDEX 16 1016 #define XP_PROP_2_RX_FIFO_SIZE_WIDTH 16 1017 #define XP_PROP_2_TX_FIFO_SIZE_INDEX 0 1018 #define XP_PROP_2_TX_FIFO_SIZE_WIDTH 16 1019 #define XP_PROP_3_GPIO_MASK_INDEX 28 1020 #define XP_PROP_3_GPIO_MASK_WIDTH 4 1021 #define XP_PROP_3_GPIO_MOD_ABS_INDEX 20 1022 #define XP_PROP_3_GPIO_MOD_ABS_WIDTH 4 1023 #define XP_PROP_3_GPIO_RATE_SELECT_INDEX 16 1024 #define XP_PROP_3_GPIO_RATE_SELECT_WIDTH 4 1025 #define XP_PROP_3_GPIO_RX_LOS_INDEX 24 1026 #define XP_PROP_3_GPIO_RX_LOS_WIDTH 4 1027 #define XP_PROP_3_GPIO_TX_FAULT_INDEX 12 1028 #define XP_PROP_3_GPIO_TX_FAULT_WIDTH 4 1029 #define XP_PROP_3_GPIO_ADDR_INDEX 8 1030 #define XP_PROP_3_GPIO_ADDR_WIDTH 3 1031 #define XP_PROP_3_MDIO_RESET_INDEX 0 1032 #define XP_PROP_3_MDIO_RESET_WIDTH 2 1033 #define XP_PROP_3_MDIO_RESET_I2C_ADDR_INDEX 8 1034 #define XP_PROP_3_MDIO_RESET_I2C_ADDR_WIDTH 3 1035 #define XP_PROP_3_MDIO_RESET_I2C_GPIO_INDEX 12 1036 #define XP_PROP_3_MDIO_RESET_I2C_GPIO_WIDTH 4 1037 #define XP_PROP_3_MDIO_RESET_INT_GPIO_INDEX 4 1038 #define XP_PROP_3_MDIO_RESET_INT_GPIO_WIDTH 2 1039 #define XP_PROP_4_MUX_ADDR_HI_INDEX 8 1040 #define XP_PROP_4_MUX_ADDR_HI_WIDTH 5 1041 #define XP_PROP_4_MUX_ADDR_LO_INDEX 0 1042 #define XP_PROP_4_MUX_ADDR_LO_WIDTH 3 1043 #define XP_PROP_4_MUX_CHAN_INDEX 4 1044 #define XP_PROP_4_MUX_CHAN_WIDTH 3 1045 #define XP_PROP_4_REDRV_ADDR_INDEX 16 1046 #define XP_PROP_4_REDRV_ADDR_WIDTH 7 1047 #define XP_PROP_4_REDRV_IF_INDEX 23 1048 #define XP_PROP_4_REDRV_IF_WIDTH 1 1049 #define XP_PROP_4_REDRV_LANE_INDEX 24 1050 #define XP_PROP_4_REDRV_LANE_WIDTH 3 1051 #define XP_PROP_4_REDRV_MODEL_INDEX 28 1052 #define XP_PROP_4_REDRV_MODEL_WIDTH 3 1053 #define XP_PROP_4_REDRV_PRESENT_INDEX 31 1054 #define XP_PROP_4_REDRV_PRESENT_WIDTH 1 1055 1056 /* I2C Control register offsets */ 1057 #define IC_CON 0x0000 1058 #define IC_TAR 0x0004 1059 #define IC_DATA_CMD 0x0010 1060 #define IC_INTR_STAT 0x002c 1061 #define IC_INTR_MASK 0x0030 1062 #define IC_RAW_INTR_STAT 0x0034 1063 #define IC_CLR_INTR 0x0040 1064 #define IC_CLR_TX_ABRT 0x0054 1065 #define IC_CLR_STOP_DET 0x0060 1066 #define IC_ENABLE 0x006c 1067 #define IC_TXFLR 0x0074 1068 #define IC_RXFLR 0x0078 1069 #define IC_TX_ABRT_SOURCE 0x0080 1070 #define IC_ENABLE_STATUS 0x009c 1071 #define IC_COMP_PARAM_1 0x00f4 1072 1073 /* I2C Control register entry bit positions and sizes */ 1074 #define IC_COMP_PARAM_1_MAX_SPEED_MODE_INDEX 2 1075 #define IC_COMP_PARAM_1_MAX_SPEED_MODE_WIDTH 2 1076 #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_INDEX 8 1077 #define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_WIDTH 8 1078 #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_INDEX 16 1079 #define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_WIDTH 8 1080 #define IC_CON_MASTER_MODE_INDEX 0 1081 #define IC_CON_MASTER_MODE_WIDTH 1 1082 #define IC_CON_RESTART_EN_INDEX 5 1083 #define IC_CON_RESTART_EN_WIDTH 1 1084 #define IC_CON_RX_FIFO_FULL_HOLD_INDEX 9 1085 #define IC_CON_RX_FIFO_FULL_HOLD_WIDTH 1 1086 #define IC_CON_SLAVE_DISABLE_INDEX 6 1087 #define IC_CON_SLAVE_DISABLE_WIDTH 1 1088 #define IC_CON_SPEED_INDEX 1 1089 #define IC_CON_SPEED_WIDTH 2 1090 #define IC_DATA_CMD_CMD_INDEX 8 1091 #define IC_DATA_CMD_CMD_WIDTH 1 1092 #define IC_DATA_CMD_STOP_INDEX 9 1093 #define IC_DATA_CMD_STOP_WIDTH 1 1094 #define IC_ENABLE_ABORT_INDEX 1 1095 #define IC_ENABLE_ABORT_WIDTH 1 1096 #define IC_ENABLE_EN_INDEX 0 1097 #define IC_ENABLE_EN_WIDTH 1 1098 #define IC_ENABLE_STATUS_EN_INDEX 0 1099 #define IC_ENABLE_STATUS_EN_WIDTH 1 1100 #define IC_INTR_MASK_TX_EMPTY_INDEX 4 1101 #define IC_INTR_MASK_TX_EMPTY_WIDTH 1 1102 #define IC_RAW_INTR_STAT_RX_FULL_INDEX 2 1103 #define IC_RAW_INTR_STAT_RX_FULL_WIDTH 1 1104 #define IC_RAW_INTR_STAT_STOP_DET_INDEX 9 1105 #define IC_RAW_INTR_STAT_STOP_DET_WIDTH 1 1106 #define IC_RAW_INTR_STAT_TX_ABRT_INDEX 6 1107 #define IC_RAW_INTR_STAT_TX_ABRT_WIDTH 1 1108 #define IC_RAW_INTR_STAT_TX_EMPTY_INDEX 4 1109 #define IC_RAW_INTR_STAT_TX_EMPTY_WIDTH 1 1110 1111 /* I2C Control register value */ 1112 #define IC_TX_ABRT_7B_ADDR_NOACK 0x0001 1113 #define IC_TX_ABRT_ARB_LOST 0x1000 1114 1115 /* Descriptor/Packet entry bit positions and sizes */ 1116 #define RX_PACKET_ERRORS_CRC_INDEX 2 1117 #define RX_PACKET_ERRORS_CRC_WIDTH 1 1118 #define RX_PACKET_ERRORS_FRAME_INDEX 3 1119 #define RX_PACKET_ERRORS_FRAME_WIDTH 1 1120 #define RX_PACKET_ERRORS_LENGTH_INDEX 0 1121 #define RX_PACKET_ERRORS_LENGTH_WIDTH 1 1122 #define RX_PACKET_ERRORS_OVERRUN_INDEX 1 1123 #define RX_PACKET_ERRORS_OVERRUN_WIDTH 1 1124 1125 #define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX 0 1126 #define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH 1 1127 #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 1 1128 #define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1 1129 #define RX_PACKET_ATTRIBUTES_INCOMPLETE_INDEX 2 1130 #define RX_PACKET_ATTRIBUTES_INCOMPLETE_WIDTH 1 1131 #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX 3 1132 #define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH 1 1133 #define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX 4 1134 #define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH 1 1135 #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX 5 1136 #define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH 1 1137 #define RX_PACKET_ATTRIBUTES_RSS_HASH_INDEX 6 1138 #define RX_PACKET_ATTRIBUTES_RSS_HASH_WIDTH 1 1139 1140 #define RX_NORMAL_DESC0_OVT_INDEX 0 1141 #define RX_NORMAL_DESC0_OVT_WIDTH 16 1142 #define RX_NORMAL_DESC2_HL_INDEX 0 1143 #define RX_NORMAL_DESC2_HL_WIDTH 10 1144 #define RX_NORMAL_DESC3_CDA_INDEX 27 1145 #define RX_NORMAL_DESC3_CDA_WIDTH 1 1146 #define RX_NORMAL_DESC3_CTXT_INDEX 30 1147 #define RX_NORMAL_DESC3_CTXT_WIDTH 1 1148 #define RX_NORMAL_DESC3_ES_INDEX 15 1149 #define RX_NORMAL_DESC3_ES_WIDTH 1 1150 #define RX_NORMAL_DESC3_ETLT_INDEX 16 1151 #define RX_NORMAL_DESC3_ETLT_WIDTH 4 1152 #define RX_NORMAL_DESC3_FD_INDEX 29 1153 #define RX_NORMAL_DESC3_FD_WIDTH 1 1154 #define RX_NORMAL_DESC3_INTE_INDEX 30 1155 #define RX_NORMAL_DESC3_INTE_WIDTH 1 1156 #define RX_NORMAL_DESC3_L34T_INDEX 20 1157 #define RX_NORMAL_DESC3_L34T_WIDTH 4 1158 #define RX_NORMAL_DESC3_LD_INDEX 28 1159 #define RX_NORMAL_DESC3_LD_WIDTH 1 1160 #define RX_NORMAL_DESC3_OWN_INDEX 31 1161 #define RX_NORMAL_DESC3_OWN_WIDTH 1 1162 #define RX_NORMAL_DESC3_PL_INDEX 0 1163 #define RX_NORMAL_DESC3_PL_WIDTH 14 1164 #define RX_NORMAL_DESC3_RSV_INDEX 26 1165 #define RX_NORMAL_DESC3_RSV_WIDTH 1 1166 #define RX_NORMAL_DESC3_LD_INDEX 28 1167 #define RX_NORMAL_DESC3_LD_WIDTH 1 1168 1169 #define RX_DESC3_L34T_IPV4_TCP 1 1170 #define RX_DESC3_L34T_IPV4_UDP 2 1171 #define RX_DESC3_L34T_IPV4_ICMP 3 1172 #define RX_DESC3_L34T_IPV6_TCP 9 1173 #define RX_DESC3_L34T_IPV6_UDP 10 1174 #define RX_DESC3_L34T_IPV6_ICMP 11 1175 1176 #define RX_CONTEXT_DESC3_TSA_INDEX 4 1177 #define RX_CONTEXT_DESC3_TSA_WIDTH 1 1178 #define RX_CONTEXT_DESC3_TSD_INDEX 6 1179 #define RX_CONTEXT_DESC3_TSD_WIDTH 1 1180 #define RX_CONTEXT_DESC3_PMT_INDEX 0 1181 #define RX_CONTEXT_DESC3_PMT_WIDTH 4 1182 1183 #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX 0 1184 #define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH 1 1185 #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX 1 1186 #define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH 1 1187 #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX 2 1188 #define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH 1 1189 #define TX_PACKET_ATTRIBUTES_PTP_INDEX 3 1190 #define TX_PACKET_ATTRIBUTES_PTP_WIDTH 1 1191 1192 #define TX_CONTEXT_DESC2_MSS_INDEX 0 1193 #define TX_CONTEXT_DESC2_MSS_WIDTH 15 1194 #define TX_CONTEXT_DESC3_CTXT_INDEX 30 1195 #define TX_CONTEXT_DESC3_CTXT_WIDTH 1 1196 #define TX_CONTEXT_DESC3_TCMSSV_INDEX 26 1197 #define TX_CONTEXT_DESC3_TCMSSV_WIDTH 1 1198 #define TX_CONTEXT_DESC3_VLTV_INDEX 16 1199 #define TX_CONTEXT_DESC3_VLTV_WIDTH 1 1200 #define TX_CONTEXT_DESC3_VT_INDEX 0 1201 #define TX_CONTEXT_DESC3_VT_WIDTH 16 1202 1203 #define TX_NORMAL_DESC2_HL_B1L_INDEX 0 1204 #define TX_NORMAL_DESC2_HL_B1L_WIDTH 14 1205 #define TX_NORMAL_DESC2_IC_INDEX 31 1206 #define TX_NORMAL_DESC2_IC_WIDTH 1 1207 #define TX_NORMAL_DESC2_TTSE_INDEX 30 1208 #define TX_NORMAL_DESC2_TTSE_WIDTH 1 1209 #define TX_NORMAL_DESC2_VTIR_INDEX 14 1210 #define TX_NORMAL_DESC2_VTIR_WIDTH 2 1211 #define TX_NORMAL_DESC3_CIC_INDEX 16 1212 #define TX_NORMAL_DESC3_CIC_WIDTH 2 1213 #define TX_NORMAL_DESC3_CPC_INDEX 26 1214 #define TX_NORMAL_DESC3_CPC_WIDTH 2 1215 #define TX_NORMAL_DESC3_CTXT_INDEX 30 1216 #define TX_NORMAL_DESC3_CTXT_WIDTH 1 1217 #define TX_NORMAL_DESC3_FD_INDEX 29 1218 #define TX_NORMAL_DESC3_FD_WIDTH 1 1219 #define TX_NORMAL_DESC3_FL_INDEX 0 1220 #define TX_NORMAL_DESC3_FL_WIDTH 15 1221 #define TX_NORMAL_DESC3_LD_INDEX 28 1222 #define TX_NORMAL_DESC3_LD_WIDTH 1 1223 #define TX_NORMAL_DESC3_OWN_INDEX 31 1224 #define TX_NORMAL_DESC3_OWN_WIDTH 1 1225 #define TX_NORMAL_DESC3_TCPHDRLEN_INDEX 19 1226 #define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH 4 1227 #define TX_NORMAL_DESC3_TCPPL_INDEX 0 1228 #define TX_NORMAL_DESC3_TCPPL_WIDTH 18 1229 #define TX_NORMAL_DESC3_TSE_INDEX 18 1230 #define TX_NORMAL_DESC3_TSE_WIDTH 1 1231 1232 #define TX_NORMAL_DESC2_VLAN_INSERT 0x2 1233 1234 /* MDIO undefined or vendor specific registers */ 1235 #ifndef MDIO_PMA_10GBR_PMD_CTRL 1236 #define MDIO_PMA_10GBR_PMD_CTRL 0x0096 1237 #endif 1238 1239 #ifndef MDIO_PMA_10GBR_FECCTRL 1240 #define MDIO_PMA_10GBR_FECCTRL 0x00ab 1241 #endif 1242 1243 #ifndef MDIO_PCS_DIG_CTRL 1244 #define MDIO_PCS_DIG_CTRL 0x8000 1245 #endif 1246 1247 #ifndef MDIO_AN_XNP 1248 #define MDIO_AN_XNP 0x0016 1249 #endif 1250 1251 #ifndef MDIO_AN_LPX 1252 #define MDIO_AN_LPX 0x0019 1253 #endif 1254 1255 #ifndef MDIO_AN_COMP_STAT 1256 #define MDIO_AN_COMP_STAT 0x0030 1257 #endif 1258 1259 #ifndef MDIO_AN_INTMASK 1260 #define MDIO_AN_INTMASK 0x8001 1261 #endif 1262 1263 #ifndef MDIO_AN_INT 1264 #define MDIO_AN_INT 0x8002 1265 #endif 1266 1267 #ifndef MDIO_VEND2_AN_ADVERTISE 1268 #define MDIO_VEND2_AN_ADVERTISE 0x0004 1269 #endif 1270 1271 #ifndef MDIO_VEND2_AN_LP_ABILITY 1272 #define MDIO_VEND2_AN_LP_ABILITY 0x0005 1273 #endif 1274 1275 #ifndef MDIO_VEND2_AN_CTRL 1276 #define MDIO_VEND2_AN_CTRL 0x8001 1277 #endif 1278 1279 #ifndef MDIO_VEND2_AN_STAT 1280 #define MDIO_VEND2_AN_STAT 0x8002 1281 #endif 1282 1283 #ifndef MDIO_VEND2_PMA_CDR_CONTROL 1284 #define MDIO_VEND2_PMA_CDR_CONTROL 0x8056 1285 #endif 1286 1287 #ifndef MDIO_CTRL1_SPEED1G 1288 #define MDIO_CTRL1_SPEED1G (MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100) 1289 #endif 1290 1291 #ifndef MDIO_VEND2_CTRL1_AN_ENABLE 1292 #define MDIO_VEND2_CTRL1_AN_ENABLE BIT(12) 1293 #endif 1294 1295 #ifndef MDIO_VEND2_CTRL1_AN_RESTART 1296 #define MDIO_VEND2_CTRL1_AN_RESTART BIT(9) 1297 #endif 1298 1299 #ifndef MDIO_VEND2_CTRL1_SS6 1300 #define MDIO_VEND2_CTRL1_SS6 BIT(6) 1301 #endif 1302 1303 #ifndef MDIO_VEND2_CTRL1_SS13 1304 #define MDIO_VEND2_CTRL1_SS13 BIT(13) 1305 #endif 1306 1307 /* MDIO mask values */ 1308 #define AXGBE_AN_CL73_INT_CMPLT BIT(0) 1309 #define AXGBE_AN_CL73_INC_LINK BIT(1) 1310 #define AXGBE_AN_CL73_PG_RCV BIT(2) 1311 #define AXGBE_AN_CL73_INT_MASK 0x07 1312 1313 #define AXGBE_XNP_MCF_NULL_MESSAGE 0x001 1314 #define AXGBE_XNP_ACK_PROCESSED BIT(12) 1315 #define AXGBE_XNP_MP_FORMATTED BIT(13) 1316 #define AXGBE_XNP_NP_EXCHANGE BIT(15) 1317 1318 #define AXGBE_KR_TRAINING_START BIT(0) 1319 #define AXGBE_KR_TRAINING_ENABLE BIT(1) 1320 1321 #define AXGBE_PCS_CL37_BP BIT(12) 1322 1323 #define AXGBE_AN_CL37_INT_CMPLT BIT(0) 1324 #define AXGBE_AN_CL37_INT_MASK 0x01 1325 1326 #define AXGBE_AN_CL37_HD_MASK 0x40 1327 #define AXGBE_AN_CL37_FD_MASK 0x20 1328 1329 #define AXGBE_AN_CL37_PCS_MODE_MASK 0x06 1330 #define AXGBE_AN_CL37_PCS_MODE_BASEX 0x00 1331 #define AXGBE_AN_CL37_PCS_MODE_SGMII 0x04 1332 #define AXGBE_AN_CL37_TX_CONFIG_MASK 0x08 1333 #define AXGBE_AN_CL37_MII_CTRL_8BIT 0x0100 1334 1335 #define AXGBE_PMA_CDR_TRACK_EN_MASK 0x01 1336 #define AXGBE_PMA_CDR_TRACK_EN_OFF 0x00 1337 #define AXGBE_PMA_CDR_TRACK_EN_ON 0x01 1338 1339 /*generic*/ 1340 #define __iomem 1341 1342 #define rmb() rte_rmb() /* dpdk rte provided rmb */ 1343 #define wmb() rte_wmb() /* dpdk rte provided wmb */ 1344 1345 #define __le16 u16 1346 #define __le32 u32 1347 #define __le64 u64 1348 1349 typedef unsigned char u8; 1350 typedef unsigned short u16; 1351 typedef unsigned int u32; 1352 typedef unsigned long long u64; 1353 typedef unsigned long long dma_addr_t; 1354 1355 static inline uint32_t low32_value(uint64_t addr) 1356 { 1357 return (addr) & 0x0ffffffff; 1358 } 1359 1360 static inline uint32_t high32_value(uint64_t addr) 1361 { 1362 return (addr >> 32) & 0x0ffffffff; 1363 } 1364 1365 /*END*/ 1366 1367 /* Bit setting and getting macros 1368 * The get macro will extract the current bit field value from within 1369 * the variable 1370 * 1371 * The set macro will clear the current bit field value within the 1372 * variable and then set the bit field of the variable to the 1373 * specified value 1374 */ 1375 #define GET_BITS(_var, _index, _width) \ 1376 (((_var) >> (_index)) & ((0x1 << (_width)) - 1)) 1377 1378 #define SET_BITS(_var, _index, _width, _val) \ 1379 do { \ 1380 (_var) &= ~(((0x1 << (_width)) - 1) << (_index)); \ 1381 (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index)); \ 1382 } while (0) 1383 1384 #define GET_BITS_LE(_var, _index, _width) \ 1385 ((rte_le_to_cpu_32((_var)) >> (_index)) & ((0x1 << (_width)) - 1)) 1386 1387 #define SET_BITS_LE(_var, _index, _width, _val) \ 1388 do { \ 1389 (_var) &= rte_cpu_to_le_32(~(((0x1U << (_width)) - 1) << (_index)));\ 1390 (_var) |= rte_cpu_to_le_32((((_val) & \ 1391 ((0x1U << (_width)) - 1)) << (_index))); \ 1392 } while (0) 1393 1394 /* Bit setting and getting macros based on register fields 1395 * The get macro uses the bit field definitions formed using the input 1396 * names to extract the current bit field value from within the 1397 * variable 1398 * 1399 * The set macro uses the bit field definitions formed using the input 1400 * names to set the bit field of the variable to the specified value 1401 */ 1402 #define AXGMAC_GET_BITS(_var, _prefix, _field) \ 1403 GET_BITS((_var), \ 1404 _prefix##_##_field##_INDEX, \ 1405 _prefix##_##_field##_WIDTH) 1406 1407 #define AXGMAC_SET_BITS(_var, _prefix, _field, _val) \ 1408 SET_BITS((_var), \ 1409 _prefix##_##_field##_INDEX, \ 1410 _prefix##_##_field##_WIDTH, (_val)) 1411 1412 #define AXGMAC_GET_BITS_LE(_var, _prefix, _field) \ 1413 GET_BITS_LE((_var), \ 1414 _prefix##_##_field##_INDEX, \ 1415 _prefix##_##_field##_WIDTH) 1416 1417 #define AXGMAC_SET_BITS_LE(_var, _prefix, _field, _val) \ 1418 SET_BITS_LE((_var), \ 1419 _prefix##_##_field##_INDEX, \ 1420 _prefix##_##_field##_WIDTH, (_val)) 1421 1422 /* Macros for reading or writing registers 1423 * The ioread macros will get bit fields or full values using the 1424 * register definitions formed using the input names 1425 * 1426 * The iowrite macros will set bit fields or full values using the 1427 * register definitions formed using the input names 1428 */ 1429 #define AXGMAC_IOREAD(_pdata, _reg) \ 1430 rte_read32((uint8_t *)((_pdata)->xgmac_regs) + (_reg)) 1431 1432 #define AXGMAC_IOREAD_BITS(_pdata, _reg, _field) \ 1433 GET_BITS(AXGMAC_IOREAD((_pdata), _reg), \ 1434 _reg##_##_field##_INDEX, \ 1435 _reg##_##_field##_WIDTH) 1436 1437 #define AXGMAC_IOWRITE(_pdata, _reg, _val) \ 1438 rte_write32((_val), \ 1439 (uint8_t *)((_pdata)->xgmac_regs) + (_reg)) 1440 1441 #define AXGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1442 do { \ 1443 u32 reg_val = AXGMAC_IOREAD((_pdata), _reg); \ 1444 SET_BITS(reg_val, \ 1445 _reg##_##_field##_INDEX, \ 1446 _reg##_##_field##_WIDTH, (_val)); \ 1447 AXGMAC_IOWRITE((_pdata), _reg, reg_val); \ 1448 } while (0) 1449 1450 /* Macros for reading or writing MTL queue or traffic class registers 1451 * Similar to the standard read and write macros except that the 1452 * base register value is calculated by the queue or traffic class number 1453 */ 1454 #define AXGMAC_MTL_IOREAD(_pdata, _n, _reg) \ 1455 rte_read32((uint8_t *)((_pdata)->xgmac_regs) + \ 1456 MTL_Q_BASE + ((_n) * MTL_Q_INC) + (_reg)) 1457 1458 #define AXGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field) \ 1459 GET_BITS(AXGMAC_MTL_IOREAD((_pdata), (_n), (_reg)), \ 1460 _reg##_##_field##_INDEX, \ 1461 _reg##_##_field##_WIDTH) 1462 1463 #define AXGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val) \ 1464 rte_write32((_val), (uint8_t *)((_pdata)->xgmac_regs) +\ 1465 MTL_Q_BASE + ((_n) * MTL_Q_INC) + (_reg)) 1466 1467 #define AXGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val) \ 1468 do { \ 1469 u32 reg_val = AXGMAC_MTL_IOREAD((_pdata), (_n), _reg); \ 1470 SET_BITS(reg_val, \ 1471 _reg##_##_field##_INDEX, \ 1472 _reg##_##_field##_WIDTH, (_val)); \ 1473 AXGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val); \ 1474 } while (0) 1475 1476 /* Macros for reading or writing DMA channel registers 1477 * Similar to the standard read and write macros except that the 1478 * base register value is obtained from the ring 1479 */ 1480 #define AXGMAC_DMA_IOREAD(_channel, _reg) \ 1481 rte_read32((uint8_t *)((_channel)->dma_regs) + (_reg)) 1482 1483 #define AXGMAC_DMA_IOREAD_BITS(_channel, _reg, _field) \ 1484 GET_BITS(AXGMAC_DMA_IOREAD((_channel), _reg), \ 1485 _reg##_##_field##_INDEX, \ 1486 _reg##_##_field##_WIDTH) 1487 1488 #define AXGMAC_DMA_IOWRITE(_channel, _reg, _val) \ 1489 rte_write32((_val), \ 1490 (uint8_t *)((_channel)->dma_regs) + (_reg)) 1491 1492 #define AXGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val) \ 1493 do { \ 1494 u32 reg_val = AXGMAC_DMA_IOREAD((_channel), _reg); \ 1495 SET_BITS(reg_val, \ 1496 _reg##_##_field##_INDEX, \ 1497 _reg##_##_field##_WIDTH, (_val)); \ 1498 AXGMAC_DMA_IOWRITE((_channel), _reg, reg_val); \ 1499 } while (0) 1500 1501 /* Macros for building, reading or writing register values or bits 1502 * within the register values of XPCS registers. 1503 */ 1504 #define XPCS_GET_BITS(_var, _prefix, _field) \ 1505 GET_BITS((_var), \ 1506 _prefix##_##_field##_INDEX, \ 1507 _prefix##_##_field##_WIDTH) 1508 1509 #define XPCS_SET_BITS(_var, _prefix, _field, _val) \ 1510 SET_BITS((_var), \ 1511 _prefix##_##_field##_INDEX, \ 1512 _prefix##_##_field##_WIDTH, (_val)) 1513 1514 #define XPCS32_IOWRITE(_pdata, _off, _val) \ 1515 rte_write32(_val, \ 1516 (uint8_t *)((_pdata)->xpcs_regs) + (_off)) 1517 1518 #define XPCS32_IOREAD(_pdata, _off) \ 1519 rte_read32((uint8_t *)((_pdata)->xpcs_regs) + (_off)) 1520 1521 #define XPCS16_IOWRITE(_pdata, _off, _val) \ 1522 rte_write16(_val, \ 1523 (uint8_t *)((_pdata)->xpcs_regs) + (_off)) 1524 1525 #define XPCS16_IOREAD(_pdata, _off) \ 1526 rte_read16((uint8_t *)((_pdata)->xpcs_regs) + (_off)) 1527 1528 /* Macros for building, reading or writing register values or bits 1529 * within the register values of SerDes integration registers. 1530 */ 1531 #define XSIR_GET_BITS(_var, _prefix, _field) \ 1532 GET_BITS((_var), \ 1533 _prefix##_##_field##_INDEX, \ 1534 _prefix##_##_field##_WIDTH) 1535 1536 #define XSIR_SET_BITS(_var, _prefix, _field, _val) \ 1537 SET_BITS((_var), \ 1538 _prefix##_##_field##_INDEX, \ 1539 _prefix##_##_field##_WIDTH, (_val)) 1540 1541 #define XSIR0_IOREAD(_pdata, _reg) \ 1542 rte_read16((uint8_t *)((_pdata)->sir0_regs) + (_reg)) 1543 1544 #define XSIR0_IOREAD_BITS(_pdata, _reg, _field) \ 1545 GET_BITS(XSIR0_IOREAD((_pdata), _reg), \ 1546 _reg##_##_field##_INDEX, \ 1547 _reg##_##_field##_WIDTH) 1548 1549 #define XSIR0_IOWRITE(_pdata, _reg, _val) \ 1550 rte_write16((_val), \ 1551 (uint8_t *)((_pdata)->sir0_regs) + (_reg)) 1552 1553 #define XSIR0_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1554 do { \ 1555 u16 reg_val = XSIR0_IOREAD((_pdata), _reg); \ 1556 SET_BITS(reg_val, \ 1557 _reg##_##_field##_INDEX, \ 1558 _reg##_##_field##_WIDTH, (_val)); \ 1559 XSIR0_IOWRITE((_pdata), _reg, reg_val); \ 1560 } while (0) 1561 1562 #define XSIR1_IOREAD(_pdata, _reg) \ 1563 rte_read16((uint8_t *)((_pdata)->sir1_regs) + _reg) 1564 1565 #define XSIR1_IOREAD_BITS(_pdata, _reg, _field) \ 1566 GET_BITS(XSIR1_IOREAD((_pdata), _reg), \ 1567 _reg##_##_field##_INDEX, \ 1568 _reg##_##_field##_WIDTH) 1569 1570 #define XSIR1_IOWRITE(_pdata, _reg, _val) \ 1571 rte_write16((_val), \ 1572 (uint8_t *)((_pdata)->sir1_regs) + (_reg)) 1573 1574 #define XSIR1_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1575 do { \ 1576 u16 reg_val = XSIR1_IOREAD((_pdata), _reg); \ 1577 SET_BITS(reg_val, \ 1578 _reg##_##_field##_INDEX, \ 1579 _reg##_##_field##_WIDTH, (_val)); \ 1580 XSIR1_IOWRITE((_pdata), _reg, reg_val); \ 1581 } while (0) 1582 1583 /* Macros for building, reading or writing register values or bits 1584 * within the register values of SerDes RxTx registers. 1585 */ 1586 #define XRXTX_IOREAD(_pdata, _reg) \ 1587 rte_read16((uint8_t *)((_pdata)->rxtx_regs) + (_reg)) 1588 1589 #define XRXTX_IOREAD_BITS(_pdata, _reg, _field) \ 1590 GET_BITS(XRXTX_IOREAD((_pdata), _reg), \ 1591 _reg##_##_field##_INDEX, \ 1592 _reg##_##_field##_WIDTH) 1593 1594 #define XRXTX_IOWRITE(_pdata, _reg, _val) \ 1595 rte_write16((_val), \ 1596 (uint8_t *)((_pdata)->rxtx_regs) + (_reg)) 1597 1598 #define XRXTX_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1599 do { \ 1600 u16 reg_val = XRXTX_IOREAD((_pdata), _reg); \ 1601 SET_BITS(reg_val, \ 1602 _reg##_##_field##_INDEX, \ 1603 _reg##_##_field##_WIDTH, (_val)); \ 1604 XRXTX_IOWRITE((_pdata), _reg, reg_val); \ 1605 } while (0) 1606 1607 /* Macros for building, reading or writing register values or bits 1608 * within the register values of MAC Control registers. 1609 */ 1610 #define XP_GET_BITS(_var, _prefix, _field) \ 1611 GET_BITS((_var), \ 1612 _prefix##_##_field##_INDEX, \ 1613 _prefix##_##_field##_WIDTH) 1614 1615 #define XP_SET_BITS(_var, _prefix, _field, _val) \ 1616 SET_BITS((_var), \ 1617 _prefix##_##_field##_INDEX, \ 1618 _prefix##_##_field##_WIDTH, (_val)) 1619 1620 #define XP_IOREAD(_pdata, _reg) \ 1621 rte_read32((uint8_t *)((_pdata)->xprop_regs) + (_reg)) 1622 1623 #define XP_IOREAD_BITS(_pdata, _reg, _field) \ 1624 GET_BITS(XP_IOREAD((_pdata), (_reg)), \ 1625 _reg##_##_field##_INDEX, \ 1626 _reg##_##_field##_WIDTH) 1627 1628 #define XP_IOWRITE(_pdata, _reg, _val) \ 1629 rte_write32((_val), \ 1630 (uint8_t *)((_pdata)->xprop_regs) + (_reg)) 1631 1632 #define XP_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1633 do { \ 1634 u32 reg_val = XP_IOREAD((_pdata), (_reg)); \ 1635 SET_BITS(reg_val, \ 1636 _reg##_##_field##_INDEX, \ 1637 _reg##_##_field##_WIDTH, (_val)); \ 1638 XP_IOWRITE((_pdata), (_reg), reg_val); \ 1639 } while (0) 1640 1641 /* Macros for building, reading or writing register values or bits 1642 * within the register values of I2C Control registers. 1643 */ 1644 #define XI2C_GET_BITS(_var, _prefix, _field) \ 1645 GET_BITS((_var), \ 1646 _prefix##_##_field##_INDEX, \ 1647 _prefix##_##_field##_WIDTH) 1648 1649 #define XI2C_SET_BITS(_var, _prefix, _field, _val) \ 1650 SET_BITS((_var), \ 1651 _prefix##_##_field##_INDEX, \ 1652 _prefix##_##_field##_WIDTH, (_val)) 1653 1654 #define XI2C_IOREAD(_pdata, _reg) \ 1655 rte_read32((uint8_t *)((_pdata)->xi2c_regs) + (_reg)) 1656 1657 #define XI2C_IOREAD_BITS(_pdata, _reg, _field) \ 1658 GET_BITS(XI2C_IOREAD((_pdata), (_reg)), \ 1659 _reg##_##_field##_INDEX, \ 1660 _reg##_##_field##_WIDTH) 1661 1662 #define XI2C_IOWRITE(_pdata, _reg, _val) \ 1663 rte_write32((_val), \ 1664 (uint8_t *)((_pdata)->xi2c_regs) + (_reg)) 1665 1666 #define XI2C_IOWRITE_BITS(_pdata, _reg, _field, _val) \ 1667 do { \ 1668 u32 reg_val = XI2C_IOREAD((_pdata), (_reg)); \ 1669 SET_BITS(reg_val, \ 1670 _reg##_##_field##_INDEX, \ 1671 _reg##_##_field##_WIDTH, (_val)); \ 1672 XI2C_IOWRITE((_pdata), (_reg), reg_val); \ 1673 } while (0) 1674 1675 /* Macros for building, reading or writing register values or bits 1676 * using MDIO. Different from above because of the use of standardized 1677 * Linux include values. No shifting is performed with the bit 1678 * operations, everything works on mask values. 1679 */ 1680 #define XMDIO_READ(_pdata, _mmd, _reg) \ 1681 ((_pdata)->hw_if.read_mmd_regs((_pdata), 0, \ 1682 MII_ADDR_C45 | ((_mmd) << 16) | ((_reg) & 0xffff))) 1683 1684 #define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask) \ 1685 (XMDIO_READ((_pdata), _mmd, _reg) & _mask) 1686 1687 #define XMDIO_WRITE(_pdata, _mmd, _reg, _val) \ 1688 ((_pdata)->hw_if.write_mmd_regs((_pdata), 0, \ 1689 MII_ADDR_C45 | ((_mmd) << 16) | ((_reg) & 0xffff), (_val))) 1690 1691 #define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val) \ 1692 do { \ 1693 u32 mmd_val = XMDIO_READ((_pdata), (_mmd), (_reg)); \ 1694 mmd_val &= ~(_mask); \ 1695 mmd_val |= (_val); \ 1696 XMDIO_WRITE((_pdata), (_mmd), (_reg), (mmd_val)); \ 1697 } while (0) 1698 1699 /* 1700 * time_after(a,b) returns true if the time a is after time b. 1701 * 1702 * Do this with "<0" and ">=0" to only test the sign of the result. A 1703 * good compiler would generate better code (and a really good compiler 1704 * wouldn't care). Gcc is currently neither. 1705 */ 1706 #define time_after(a, b) ((long)((b) - (a)) < 0) 1707 #define time_before(a, b) time_after(b, a) 1708 1709 #define time_after_eq(a, b) ((long)((a) - (b)) >= 0) 1710 #define time_before_eq(a, b) time_after_eq(b, a) 1711 1712 static inline unsigned long msecs_to_timer_cycles(unsigned int m) 1713 { 1714 return rte_get_timer_hz() * (m / 1000); 1715 } 1716 1717 #endif /* __AXGBE_COMMON_H__ */ 1718