xref: /dpdk/drivers/common/sfc_efx/base/efx_impl.h (revision 1efc26e1e075f22de560ff247ea9f46660947f1c)
15e111ed8SAndrew Rybchenko /* SPDX-License-Identifier: BSD-3-Clause
25e111ed8SAndrew Rybchenko  *
35e111ed8SAndrew Rybchenko  * Copyright(c) 2019-2020 Xilinx, Inc.
45e111ed8SAndrew Rybchenko  * Copyright(c) 2007-2019 Solarflare Communications Inc.
55e111ed8SAndrew Rybchenko  */
65e111ed8SAndrew Rybchenko 
75e111ed8SAndrew Rybchenko #ifndef	_SYS_EFX_IMPL_H
85e111ed8SAndrew Rybchenko #define	_SYS_EFX_IMPL_H
95e111ed8SAndrew Rybchenko 
105e111ed8SAndrew Rybchenko #include "efx.h"
115e111ed8SAndrew Rybchenko #include "efx_regs.h"
125e111ed8SAndrew Rybchenko #include "efx_regs_ef10.h"
134d80109cSAndrew Rybchenko #include "efx_regs_ef100.h"
145e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI
155e111ed8SAndrew Rybchenko #include "efx_mcdi.h"
165e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MCDI */
175e111ed8SAndrew Rybchenko 
185e111ed8SAndrew Rybchenko /* FIXME: Add definition for driver generated software events */
195e111ed8SAndrew Rybchenko #ifndef	ESE_DZ_EV_CODE_DRV_GEN_EV
205e111ed8SAndrew Rybchenko #define	ESE_DZ_EV_CODE_DRV_GEN_EV FSE_AZ_EV_CODE_DRV_GEN_EV
215e111ed8SAndrew Rybchenko #endif
225e111ed8SAndrew Rybchenko 
235e111ed8SAndrew Rybchenko 
245e111ed8SAndrew Rybchenko #if EFSYS_OPT_SIENA
255e111ed8SAndrew Rybchenko #include "siena_impl.h"
265e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_SIENA */
275e111ed8SAndrew Rybchenko 
285e111ed8SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON
295e111ed8SAndrew Rybchenko #include "hunt_impl.h"
305e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_HUNTINGTON */
315e111ed8SAndrew Rybchenko 
325e111ed8SAndrew Rybchenko #if EFSYS_OPT_MEDFORD
335e111ed8SAndrew Rybchenko #include "medford_impl.h"
345e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MEDFORD */
355e111ed8SAndrew Rybchenko 
365e111ed8SAndrew Rybchenko #if EFSYS_OPT_MEDFORD2
375e111ed8SAndrew Rybchenko #include "medford2_impl.h"
385e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MEDFORD2 */
395e111ed8SAndrew Rybchenko 
409b5b182dSAndrew Rybchenko #if EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10()
415e111ed8SAndrew Rybchenko #include "ef10_impl.h"
429b5b182dSAndrew Rybchenko #endif	/* EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10() */
435e111ed8SAndrew Rybchenko 
443c1c5cc4SAndrew Rybchenko #if EFSYS_OPT_RIVERHEAD
453c1c5cc4SAndrew Rybchenko #include "rhead_impl.h"
463c1c5cc4SAndrew Rybchenko #endif	/* EFSYS_OPT_RIVERHEAD */
473c1c5cc4SAndrew Rybchenko 
485e111ed8SAndrew Rybchenko #ifdef	__cplusplus
495e111ed8SAndrew Rybchenko extern "C" {
505e111ed8SAndrew Rybchenko #endif
515e111ed8SAndrew Rybchenko 
525e111ed8SAndrew Rybchenko #define	EFX_MOD_MCDI		0x00000001
535e111ed8SAndrew Rybchenko #define	EFX_MOD_PROBE		0x00000002
545e111ed8SAndrew Rybchenko #define	EFX_MOD_NVRAM		0x00000004
555e111ed8SAndrew Rybchenko #define	EFX_MOD_VPD		0x00000008
565e111ed8SAndrew Rybchenko #define	EFX_MOD_NIC		0x00000010
575e111ed8SAndrew Rybchenko #define	EFX_MOD_INTR		0x00000020
585e111ed8SAndrew Rybchenko #define	EFX_MOD_EV		0x00000040
595e111ed8SAndrew Rybchenko #define	EFX_MOD_RX		0x00000080
605e111ed8SAndrew Rybchenko #define	EFX_MOD_TX		0x00000100
615e111ed8SAndrew Rybchenko #define	EFX_MOD_PORT		0x00000200
625e111ed8SAndrew Rybchenko #define	EFX_MOD_MON		0x00000400
635e111ed8SAndrew Rybchenko #define	EFX_MOD_FILTER		0x00001000
645e111ed8SAndrew Rybchenko #define	EFX_MOD_LIC		0x00002000
655e111ed8SAndrew Rybchenko #define	EFX_MOD_TUNNEL		0x00004000
665e111ed8SAndrew Rybchenko #define	EFX_MOD_EVB		0x00008000
675e111ed8SAndrew Rybchenko #define	EFX_MOD_PROXY		0x00010000
685e111ed8SAndrew Rybchenko 
695e111ed8SAndrew Rybchenko #define	EFX_RESET_PHY		0x00000001
705e111ed8SAndrew Rybchenko #define	EFX_RESET_RXQ_ERR	0x00000002
715e111ed8SAndrew Rybchenko #define	EFX_RESET_TXQ_ERR	0x00000004
725e111ed8SAndrew Rybchenko #define	EFX_RESET_HW_UNAVAIL	0x00000008
735e111ed8SAndrew Rybchenko 
745e111ed8SAndrew Rybchenko typedef enum efx_mac_type_e {
755e111ed8SAndrew Rybchenko 	EFX_MAC_INVALID = 0,
765e111ed8SAndrew Rybchenko 	EFX_MAC_SIENA,
775e111ed8SAndrew Rybchenko 	EFX_MAC_HUNTINGTON,
785e111ed8SAndrew Rybchenko 	EFX_MAC_MEDFORD,
795e111ed8SAndrew Rybchenko 	EFX_MAC_MEDFORD2,
80de0d268fSAndrew Rybchenko 	EFX_MAC_RIVERHEAD,
815e111ed8SAndrew Rybchenko 	EFX_MAC_NTYPES
825e111ed8SAndrew Rybchenko } efx_mac_type_t;
835e111ed8SAndrew Rybchenko 
845e111ed8SAndrew Rybchenko typedef struct efx_ev_ops_s {
855e111ed8SAndrew Rybchenko 	efx_rc_t	(*eevo_init)(efx_nic_t *);
865e111ed8SAndrew Rybchenko 	void		(*eevo_fini)(efx_nic_t *);
875e111ed8SAndrew Rybchenko 	efx_rc_t	(*eevo_qcreate)(efx_nic_t *, unsigned int,
885e111ed8SAndrew Rybchenko 					  efsys_mem_t *, size_t, uint32_t,
895e111ed8SAndrew Rybchenko 					  uint32_t, uint32_t, efx_evq_t *);
905e111ed8SAndrew Rybchenko 	void		(*eevo_qdestroy)(efx_evq_t *);
915e111ed8SAndrew Rybchenko 	efx_rc_t	(*eevo_qprime)(efx_evq_t *, unsigned int);
925e111ed8SAndrew Rybchenko 	void		(*eevo_qpost)(efx_evq_t *, uint16_t);
93ad1e3ed8SAndrew Rybchenko 	void		(*eevo_qpoll)(efx_evq_t *, unsigned int *,
94ad1e3ed8SAndrew Rybchenko 					const efx_ev_callbacks_t *, void *);
955e111ed8SAndrew Rybchenko 	efx_rc_t	(*eevo_qmoderate)(efx_evq_t *, unsigned int);
965e111ed8SAndrew Rybchenko #if EFSYS_OPT_QSTATS
975e111ed8SAndrew Rybchenko 	void		(*eevo_qstats_update)(efx_evq_t *, efsys_stat_t *);
985e111ed8SAndrew Rybchenko #endif
995e111ed8SAndrew Rybchenko } efx_ev_ops_t;
1005e111ed8SAndrew Rybchenko 
1015e111ed8SAndrew Rybchenko typedef struct efx_tx_ops_s {
1025e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_init)(efx_nic_t *);
1035e111ed8SAndrew Rybchenko 	void		(*etxo_fini)(efx_nic_t *);
1045e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qcreate)(efx_nic_t *,
1055e111ed8SAndrew Rybchenko 					unsigned int, unsigned int,
1065e111ed8SAndrew Rybchenko 					efsys_mem_t *, size_t,
1075e111ed8SAndrew Rybchenko 					uint32_t, uint16_t,
1085e111ed8SAndrew Rybchenko 					efx_evq_t *, efx_txq_t *,
1095e111ed8SAndrew Rybchenko 					unsigned int *);
1105e111ed8SAndrew Rybchenko 	void		(*etxo_qdestroy)(efx_txq_t *);
1115e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qpost)(efx_txq_t *, efx_buffer_t *,
1125e111ed8SAndrew Rybchenko 				      unsigned int, unsigned int,
1135e111ed8SAndrew Rybchenko 				      unsigned int *);
1145e111ed8SAndrew Rybchenko 	void		(*etxo_qpush)(efx_txq_t *, unsigned int, unsigned int);
1155e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qpace)(efx_txq_t *, unsigned int);
1165e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qflush)(efx_txq_t *);
1175e111ed8SAndrew Rybchenko 	void		(*etxo_qenable)(efx_txq_t *);
1185e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qpio_enable)(efx_txq_t *);
1195e111ed8SAndrew Rybchenko 	void		(*etxo_qpio_disable)(efx_txq_t *);
1205e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qpio_write)(efx_txq_t *, uint8_t *, size_t,
1215e111ed8SAndrew Rybchenko 					   size_t);
1225e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qpio_post)(efx_txq_t *, size_t, unsigned int,
1235e111ed8SAndrew Rybchenko 					   unsigned int *);
1245e111ed8SAndrew Rybchenko 	efx_rc_t	(*etxo_qdesc_post)(efx_txq_t *, efx_desc_t *,
1255e111ed8SAndrew Rybchenko 				      unsigned int, unsigned int,
1265e111ed8SAndrew Rybchenko 				      unsigned int *);
1275e111ed8SAndrew Rybchenko 	void		(*etxo_qdesc_dma_create)(efx_txq_t *, efsys_dma_addr_t,
1285e111ed8SAndrew Rybchenko 						size_t, boolean_t,
1295e111ed8SAndrew Rybchenko 						efx_desc_t *);
1305e111ed8SAndrew Rybchenko 	void		(*etxo_qdesc_tso_create)(efx_txq_t *, uint16_t,
1315e111ed8SAndrew Rybchenko 						uint32_t, uint8_t,
1325e111ed8SAndrew Rybchenko 						efx_desc_t *);
1335e111ed8SAndrew Rybchenko 	void		(*etxo_qdesc_tso2_create)(efx_txq_t *, uint16_t,
1345e111ed8SAndrew Rybchenko 						uint16_t, uint32_t, uint16_t,
1355e111ed8SAndrew Rybchenko 						efx_desc_t *, int);
1365e111ed8SAndrew Rybchenko 	void		(*etxo_qdesc_vlantci_create)(efx_txq_t *, uint16_t,
1375e111ed8SAndrew Rybchenko 						efx_desc_t *);
1385e111ed8SAndrew Rybchenko 	void		(*etxo_qdesc_checksum_create)(efx_txq_t *, uint16_t,
1395e111ed8SAndrew Rybchenko 						efx_desc_t *);
1405e111ed8SAndrew Rybchenko #if EFSYS_OPT_QSTATS
1415e111ed8SAndrew Rybchenko 	void		(*etxo_qstats_update)(efx_txq_t *,
1425e111ed8SAndrew Rybchenko 					      efsys_stat_t *);
1435e111ed8SAndrew Rybchenko #endif
1445e111ed8SAndrew Rybchenko } efx_tx_ops_t;
1455e111ed8SAndrew Rybchenko 
1465e111ed8SAndrew Rybchenko typedef union efx_rxq_type_data_u {
1475e111ed8SAndrew Rybchenko 	struct {
1485e111ed8SAndrew Rybchenko 		size_t		ed_buf_size;
1495e111ed8SAndrew Rybchenko 	} ertd_default;
1505e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM
1515e111ed8SAndrew Rybchenko 	struct {
1525e111ed8SAndrew Rybchenko 		uint32_t	eps_buf_size;
1535e111ed8SAndrew Rybchenko 	} ertd_packed_stream;
1545e111ed8SAndrew Rybchenko #endif
1555e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_ES_SUPER_BUFFER
1565e111ed8SAndrew Rybchenko 	struct {
1575e111ed8SAndrew Rybchenko 		uint32_t	eessb_bufs_per_desc;
1585e111ed8SAndrew Rybchenko 		uint32_t	eessb_max_dma_len;
1595e111ed8SAndrew Rybchenko 		uint32_t	eessb_buf_stride;
1605e111ed8SAndrew Rybchenko 		uint32_t	eessb_hol_block_timeout;
1615e111ed8SAndrew Rybchenko 	} ertd_es_super_buffer;
1625e111ed8SAndrew Rybchenko #endif
1635e111ed8SAndrew Rybchenko } efx_rxq_type_data_t;
1645e111ed8SAndrew Rybchenko 
1655e111ed8SAndrew Rybchenko typedef struct efx_rx_ops_s {
1665e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_init)(efx_nic_t *);
1675e111ed8SAndrew Rybchenko 	void		(*erxo_fini)(efx_nic_t *);
1685e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_SCATTER
1695e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_scatter_enable)(efx_nic_t *, unsigned int);
1705e111ed8SAndrew Rybchenko #endif
1715e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_SCALE
1725e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_context_alloc)(efx_nic_t *,
1735e111ed8SAndrew Rybchenko 						    efx_rx_scale_context_type_t,
1745e111ed8SAndrew Rybchenko 						    uint32_t, uint32_t *);
1755e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_context_free)(efx_nic_t *, uint32_t);
1765e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_mode_set)(efx_nic_t *, uint32_t,
1775e111ed8SAndrew Rybchenko 					       efx_rx_hash_alg_t,
1785e111ed8SAndrew Rybchenko 					       efx_rx_hash_type_t, boolean_t);
1795e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_key_set)(efx_nic_t *, uint32_t,
1805e111ed8SAndrew Rybchenko 					      uint8_t *, size_t);
1815e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_scale_tbl_set)(efx_nic_t *, uint32_t,
1825e111ed8SAndrew Rybchenko 					      unsigned int *, size_t);
1835e111ed8SAndrew Rybchenko 	uint32_t	(*erxo_prefix_hash)(efx_nic_t *, efx_rx_hash_alg_t,
1845e111ed8SAndrew Rybchenko 					    uint8_t *);
1855e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_RX_SCALE */
1865e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_prefix_pktlen)(efx_nic_t *, uint8_t *,
1875e111ed8SAndrew Rybchenko 					      uint16_t *);
1885e111ed8SAndrew Rybchenko 	void		(*erxo_qpost)(efx_rxq_t *, efsys_dma_addr_t *, size_t,
1895e111ed8SAndrew Rybchenko 				      unsigned int, unsigned int,
1905e111ed8SAndrew Rybchenko 				      unsigned int);
1915e111ed8SAndrew Rybchenko 	void		(*erxo_qpush)(efx_rxq_t *, unsigned int, unsigned int *);
1925e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM
1935e111ed8SAndrew Rybchenko 	void		(*erxo_qpush_ps_credits)(efx_rxq_t *);
1945e111ed8SAndrew Rybchenko 	uint8_t *	(*erxo_qps_packet_info)(efx_rxq_t *, uint8_t *,
1955e111ed8SAndrew Rybchenko 						uint32_t, uint32_t,
1965e111ed8SAndrew Rybchenko 						uint16_t *, uint32_t *, uint32_t *);
1975e111ed8SAndrew Rybchenko #endif
1985e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_qflush)(efx_rxq_t *);
1995e111ed8SAndrew Rybchenko 	void		(*erxo_qenable)(efx_rxq_t *);
2005e111ed8SAndrew Rybchenko 	efx_rc_t	(*erxo_qcreate)(efx_nic_t *enp, unsigned int,
2015e111ed8SAndrew Rybchenko 					unsigned int, efx_rxq_type_t,
2025e111ed8SAndrew Rybchenko 					const efx_rxq_type_data_t *,
2035e111ed8SAndrew Rybchenko 					efsys_mem_t *, size_t, uint32_t,
2045e111ed8SAndrew Rybchenko 					unsigned int,
2055e111ed8SAndrew Rybchenko 					efx_evq_t *, efx_rxq_t *);
2065e111ed8SAndrew Rybchenko 	void		(*erxo_qdestroy)(efx_rxq_t *);
2075e111ed8SAndrew Rybchenko } efx_rx_ops_t;
2085e111ed8SAndrew Rybchenko 
2095e111ed8SAndrew Rybchenko typedef struct efx_mac_ops_s {
2105e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_poll)(efx_nic_t *, efx_link_mode_t *);
2115e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_up)(efx_nic_t *, boolean_t *);
2125e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_addr_set)(efx_nic_t *);
2135e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_pdu_set)(efx_nic_t *);
2145e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_pdu_get)(efx_nic_t *, size_t *);
2155e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_reconfigure)(efx_nic_t *);
2165e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_multicast_list_set)(efx_nic_t *);
2175e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_filter_default_rxq_set)(efx_nic_t *,
2185e111ed8SAndrew Rybchenko 						      efx_rxq_t *, boolean_t);
2195e111ed8SAndrew Rybchenko 	void		(*emo_filter_default_rxq_clear)(efx_nic_t *);
2205e111ed8SAndrew Rybchenko #if EFSYS_OPT_LOOPBACK
2215e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_loopback_set)(efx_nic_t *, efx_link_mode_t,
2225e111ed8SAndrew Rybchenko 					    efx_loopback_type_t);
2235e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_LOOPBACK */
2245e111ed8SAndrew Rybchenko #if EFSYS_OPT_MAC_STATS
2255e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_stats_get_mask)(efx_nic_t *, uint32_t *, size_t);
2265e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_stats_clear)(efx_nic_t *);
2275e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_stats_upload)(efx_nic_t *, efsys_mem_t *);
2285e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_stats_periodic)(efx_nic_t *, efsys_mem_t *,
2295e111ed8SAndrew Rybchenko 					      uint16_t, boolean_t);
2305e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_stats_update)(efx_nic_t *, efsys_mem_t *,
2315e111ed8SAndrew Rybchenko 					    efsys_stat_t *, uint32_t *);
2325e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MAC_STATS */
2335e111ed8SAndrew Rybchenko } efx_mac_ops_t;
2345e111ed8SAndrew Rybchenko 
2355e111ed8SAndrew Rybchenko typedef struct efx_phy_ops_s {
2365e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_power)(efx_nic_t *, boolean_t); /* optional */
2375e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_reset)(efx_nic_t *);
2385e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_reconfigure)(efx_nic_t *);
2395e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_verify)(efx_nic_t *);
2405e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_oui_get)(efx_nic_t *, uint32_t *);
2415e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_link_state_get)(efx_nic_t *, efx_phy_link_state_t *);
2425e111ed8SAndrew Rybchenko #if EFSYS_OPT_PHY_STATS
2435e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_stats_update)(efx_nic_t *, efsys_mem_t *,
2445e111ed8SAndrew Rybchenko 					    uint32_t *);
2455e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_PHY_STATS */
2465e111ed8SAndrew Rybchenko #if EFSYS_OPT_BIST
2475e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_bist_enable_offline)(efx_nic_t *);
2485e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_bist_start)(efx_nic_t *, efx_bist_type_t);
2495e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_bist_poll)(efx_nic_t *, efx_bist_type_t,
2505e111ed8SAndrew Rybchenko 					 efx_bist_result_t *, uint32_t *,
2515e111ed8SAndrew Rybchenko 					 unsigned long *, size_t);
2525e111ed8SAndrew Rybchenko 	void		(*epo_bist_stop)(efx_nic_t *, efx_bist_type_t);
2535e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_BIST */
2545e111ed8SAndrew Rybchenko } efx_phy_ops_t;
2555e111ed8SAndrew Rybchenko 
2565e111ed8SAndrew Rybchenko #if EFSYS_OPT_FILTER
2575e111ed8SAndrew Rybchenko 
2585e111ed8SAndrew Rybchenko /*
2595e111ed8SAndrew Rybchenko  * Policy for replacing existing filter when inserting a new one.
2605e111ed8SAndrew Rybchenko  * Note that all policies allow for storing the new lower priority
2615e111ed8SAndrew Rybchenko  * filters as overridden by existing higher priority ones. It is needed
2625e111ed8SAndrew Rybchenko  * to restore the lower priority filters on higher priority ones removal.
2635e111ed8SAndrew Rybchenko  */
2645e111ed8SAndrew Rybchenko typedef enum efx_filter_replacement_policy_e {
2655e111ed8SAndrew Rybchenko 	/* Cannot replace existing filter */
2665e111ed8SAndrew Rybchenko 	EFX_FILTER_REPLACEMENT_NEVER,
2675e111ed8SAndrew Rybchenko 	/* Higher priority filters can replace lower priotiry ones */
2685e111ed8SAndrew Rybchenko 	EFX_FILTER_REPLACEMENT_HIGHER_PRIORITY,
2695e111ed8SAndrew Rybchenko 	/*
2705e111ed8SAndrew Rybchenko 	 * Higher priority filters can replace lower priority ones and
2715e111ed8SAndrew Rybchenko 	 * equal priority filters can replace each other.
2725e111ed8SAndrew Rybchenko 	 */
2735e111ed8SAndrew Rybchenko 	EFX_FILTER_REPLACEMENT_HIGHER_OR_EQUAL_PRIORITY,
2745e111ed8SAndrew Rybchenko } efx_filter_replacement_policy_t;
2755e111ed8SAndrew Rybchenko 
2765e111ed8SAndrew Rybchenko typedef struct efx_filter_ops_s {
2775e111ed8SAndrew Rybchenko 	efx_rc_t	(*efo_init)(efx_nic_t *);
2785e111ed8SAndrew Rybchenko 	void		(*efo_fini)(efx_nic_t *);
2795e111ed8SAndrew Rybchenko 	efx_rc_t	(*efo_restore)(efx_nic_t *);
2805e111ed8SAndrew Rybchenko 	efx_rc_t	(*efo_add)(efx_nic_t *, efx_filter_spec_t *,
2815e111ed8SAndrew Rybchenko 				   efx_filter_replacement_policy_t policy);
2825e111ed8SAndrew Rybchenko 	efx_rc_t	(*efo_delete)(efx_nic_t *, efx_filter_spec_t *);
2835e111ed8SAndrew Rybchenko 	efx_rc_t	(*efo_supported_filters)(efx_nic_t *, uint32_t *,
2845e111ed8SAndrew Rybchenko 				   size_t, size_t *);
2855e111ed8SAndrew Rybchenko 	efx_rc_t	(*efo_reconfigure)(efx_nic_t *, uint8_t const *, boolean_t,
2865e111ed8SAndrew Rybchenko 				   boolean_t, boolean_t, boolean_t,
2875e111ed8SAndrew Rybchenko 				   uint8_t const *, uint32_t);
2885e111ed8SAndrew Rybchenko } efx_filter_ops_t;
2895e111ed8SAndrew Rybchenko 
2905e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
2915e111ed8SAndrew Rybchenko extern	__checkReturn	efx_rc_t
2925e111ed8SAndrew Rybchenko efx_filter_reconfigure(
2935e111ed8SAndrew Rybchenko 	__in				efx_nic_t *enp,
2945e111ed8SAndrew Rybchenko 	__in_ecount(6)			uint8_t const *mac_addr,
2955e111ed8SAndrew Rybchenko 	__in				boolean_t all_unicst,
2965e111ed8SAndrew Rybchenko 	__in				boolean_t mulcst,
2975e111ed8SAndrew Rybchenko 	__in				boolean_t all_mulcst,
2985e111ed8SAndrew Rybchenko 	__in				boolean_t brdcst,
2995e111ed8SAndrew Rybchenko 	__in_ecount(6*count)		uint8_t const *addrs,
3005e111ed8SAndrew Rybchenko 	__in				uint32_t count);
3015e111ed8SAndrew Rybchenko 
3025e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_FILTER */
3035e111ed8SAndrew Rybchenko 
3045e111ed8SAndrew Rybchenko #if EFSYS_OPT_TUNNEL
3055e111ed8SAndrew Rybchenko typedef struct efx_tunnel_ops_s {
3065e111ed8SAndrew Rybchenko 	efx_rc_t	(*eto_reconfigure)(efx_nic_t *);
3074dda992fSIgor Romanov 	void		(*eto_fini)(efx_nic_t *);
3085e111ed8SAndrew Rybchenko } efx_tunnel_ops_t;
3095e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */
3105e111ed8SAndrew Rybchenko 
3115e111ed8SAndrew Rybchenko typedef struct efx_port_s {
3125e111ed8SAndrew Rybchenko 	efx_mac_type_t		ep_mac_type;
3135e111ed8SAndrew Rybchenko 	uint32_t		ep_phy_type;
3145e111ed8SAndrew Rybchenko 	uint8_t			ep_port;
3155e111ed8SAndrew Rybchenko 	uint32_t		ep_mac_pdu;
3165e111ed8SAndrew Rybchenko 	uint8_t			ep_mac_addr[6];
3175e111ed8SAndrew Rybchenko 	efx_link_mode_t		ep_link_mode;
3185e111ed8SAndrew Rybchenko 	boolean_t		ep_all_unicst;
3195e111ed8SAndrew Rybchenko 	boolean_t		ep_all_unicst_inserted;
3205e111ed8SAndrew Rybchenko 	boolean_t		ep_mulcst;
3215e111ed8SAndrew Rybchenko 	boolean_t		ep_all_mulcst;
3225e111ed8SAndrew Rybchenko 	boolean_t		ep_all_mulcst_inserted;
3235e111ed8SAndrew Rybchenko 	boolean_t		ep_brdcst;
3245e111ed8SAndrew Rybchenko 	unsigned int		ep_fcntl;
3255e111ed8SAndrew Rybchenko 	boolean_t		ep_fcntl_autoneg;
3265e111ed8SAndrew Rybchenko 	efx_oword_t		ep_multicst_hash[2];
3275e111ed8SAndrew Rybchenko 	uint8_t			ep_mulcst_addr_list[EFX_MAC_ADDR_LEN *
3285e111ed8SAndrew Rybchenko 						    EFX_MAC_MULTICAST_LIST_MAX];
3295e111ed8SAndrew Rybchenko 	uint32_t		ep_mulcst_addr_count;
3305e111ed8SAndrew Rybchenko #if EFSYS_OPT_LOOPBACK
3315e111ed8SAndrew Rybchenko 	efx_loopback_type_t	ep_loopback_type;
3325e111ed8SAndrew Rybchenko 	efx_link_mode_t		ep_loopback_link_mode;
3335e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_LOOPBACK */
3345e111ed8SAndrew Rybchenko #if EFSYS_OPT_PHY_FLAGS
3355e111ed8SAndrew Rybchenko 	uint32_t		ep_phy_flags;
3365e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_PHY_FLAGS */
3375e111ed8SAndrew Rybchenko #if EFSYS_OPT_PHY_LED_CONTROL
3385e111ed8SAndrew Rybchenko 	efx_phy_led_mode_t	ep_phy_led_mode;
3395e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_PHY_LED_CONTROL */
3405e111ed8SAndrew Rybchenko 	efx_phy_media_type_t	ep_fixed_port_type;
3415e111ed8SAndrew Rybchenko 	efx_phy_media_type_t	ep_module_type;
3425e111ed8SAndrew Rybchenko 	uint32_t		ep_adv_cap_mask;
3435e111ed8SAndrew Rybchenko 	uint32_t		ep_lp_cap_mask;
3445e111ed8SAndrew Rybchenko 	uint32_t		ep_default_adv_cap_mask;
3455e111ed8SAndrew Rybchenko 	uint32_t		ep_phy_cap_mask;
3465e111ed8SAndrew Rybchenko 	boolean_t		ep_mac_drain;
3475e111ed8SAndrew Rybchenko #if EFSYS_OPT_BIST
3485e111ed8SAndrew Rybchenko 	efx_bist_type_t		ep_current_bist;
3495e111ed8SAndrew Rybchenko #endif
3505e111ed8SAndrew Rybchenko 	const efx_mac_ops_t	*ep_emop;
3515e111ed8SAndrew Rybchenko 	const efx_phy_ops_t	*ep_epop;
3525e111ed8SAndrew Rybchenko } efx_port_t;
3535e111ed8SAndrew Rybchenko 
3545e111ed8SAndrew Rybchenko typedef struct efx_mon_ops_s {
3555e111ed8SAndrew Rybchenko #if EFSYS_OPT_MON_STATS
3565e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_stats_update)(efx_nic_t *, efsys_mem_t *,
3575e111ed8SAndrew Rybchenko 					    efx_mon_stat_value_t *);
3585e111ed8SAndrew Rybchenko 	efx_rc_t	(*emo_limits_update)(efx_nic_t *,
3595e111ed8SAndrew Rybchenko 					     efx_mon_stat_limits_t *);
3605e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MON_STATS */
3615e111ed8SAndrew Rybchenko } efx_mon_ops_t;
3625e111ed8SAndrew Rybchenko 
3635e111ed8SAndrew Rybchenko typedef struct efx_mon_s {
3645e111ed8SAndrew Rybchenko 	efx_mon_type_t		em_type;
3655e111ed8SAndrew Rybchenko 	const efx_mon_ops_t	*em_emop;
3665e111ed8SAndrew Rybchenko } efx_mon_t;
3675e111ed8SAndrew Rybchenko 
3685e111ed8SAndrew Rybchenko typedef struct efx_intr_ops_s {
3695e111ed8SAndrew Rybchenko 	efx_rc_t	(*eio_init)(efx_nic_t *, efx_intr_type_t, efsys_mem_t *);
3705e111ed8SAndrew Rybchenko 	void		(*eio_enable)(efx_nic_t *);
3715e111ed8SAndrew Rybchenko 	void		(*eio_disable)(efx_nic_t *);
3725e111ed8SAndrew Rybchenko 	void		(*eio_disable_unlocked)(efx_nic_t *);
3735e111ed8SAndrew Rybchenko 	efx_rc_t	(*eio_trigger)(efx_nic_t *, unsigned int);
3745e111ed8SAndrew Rybchenko 	void		(*eio_status_line)(efx_nic_t *, boolean_t *, uint32_t *);
3755e111ed8SAndrew Rybchenko 	void		(*eio_status_message)(efx_nic_t *, unsigned int,
3765e111ed8SAndrew Rybchenko 				 boolean_t *);
3775e111ed8SAndrew Rybchenko 	void		(*eio_fatal)(efx_nic_t *);
3785e111ed8SAndrew Rybchenko 	void		(*eio_fini)(efx_nic_t *);
3795e111ed8SAndrew Rybchenko } efx_intr_ops_t;
3805e111ed8SAndrew Rybchenko 
3815e111ed8SAndrew Rybchenko typedef struct efx_intr_s {
3825e111ed8SAndrew Rybchenko 	const efx_intr_ops_t	*ei_eiop;
3835e111ed8SAndrew Rybchenko 	efsys_mem_t		*ei_esmp;
3845e111ed8SAndrew Rybchenko 	efx_intr_type_t		ei_type;
3855e111ed8SAndrew Rybchenko 	unsigned int		ei_level;
3865e111ed8SAndrew Rybchenko } efx_intr_t;
3875e111ed8SAndrew Rybchenko 
3885e111ed8SAndrew Rybchenko typedef struct efx_nic_ops_s {
3895e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_probe)(efx_nic_t *);
3905e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_board_cfg)(efx_nic_t *);
3915e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_set_drv_limits)(efx_nic_t *, efx_drv_limits_t*);
3925e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_reset)(efx_nic_t *);
3935e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_init)(efx_nic_t *);
3945e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_get_vi_pool)(efx_nic_t *, uint32_t *);
3955e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_get_bar_region)(efx_nic_t *, efx_nic_region_t,
3965e111ed8SAndrew Rybchenko 					uint32_t *, size_t *);
3975e111ed8SAndrew Rybchenko 	boolean_t	(*eno_hw_unavailable)(efx_nic_t *);
3985e111ed8SAndrew Rybchenko 	void		(*eno_set_hw_unavailable)(efx_nic_t *);
3995e111ed8SAndrew Rybchenko #if EFSYS_OPT_DIAG
4005e111ed8SAndrew Rybchenko 	efx_rc_t	(*eno_register_test)(efx_nic_t *);
4015e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_DIAG */
4025e111ed8SAndrew Rybchenko 	void		(*eno_fini)(efx_nic_t *);
4035e111ed8SAndrew Rybchenko 	void		(*eno_unprobe)(efx_nic_t *);
4045e111ed8SAndrew Rybchenko } efx_nic_ops_t;
4055e111ed8SAndrew Rybchenko 
4065e111ed8SAndrew Rybchenko #ifndef EFX_TXQ_LIMIT_TARGET
4075e111ed8SAndrew Rybchenko #define	EFX_TXQ_LIMIT_TARGET 259
4085e111ed8SAndrew Rybchenko #endif
4095e111ed8SAndrew Rybchenko #ifndef EFX_RXQ_LIMIT_TARGET
4105e111ed8SAndrew Rybchenko #define	EFX_RXQ_LIMIT_TARGET 512
4115e111ed8SAndrew Rybchenko #endif
4125e111ed8SAndrew Rybchenko 
4135e111ed8SAndrew Rybchenko 
4145e111ed8SAndrew Rybchenko #if EFSYS_OPT_FILTER
4155e111ed8SAndrew Rybchenko 
4165e111ed8SAndrew Rybchenko #if EFSYS_OPT_SIENA
4175e111ed8SAndrew Rybchenko 
4185e111ed8SAndrew Rybchenko typedef struct siena_filter_spec_s {
4195e111ed8SAndrew Rybchenko 	uint8_t		sfs_type;
4205e111ed8SAndrew Rybchenko 	uint32_t	sfs_flags;
4215e111ed8SAndrew Rybchenko 	uint32_t	sfs_dmaq_id;
4225e111ed8SAndrew Rybchenko 	uint32_t	sfs_dword[3];
4235e111ed8SAndrew Rybchenko } siena_filter_spec_t;
4245e111ed8SAndrew Rybchenko 
4255e111ed8SAndrew Rybchenko typedef enum siena_filter_type_e {
4265e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_RX_TCP_FULL,	/* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */
4275e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_RX_TCP_WILD,	/* TCP/IPv4 {dIP,dTCP,  -,   -} */
4285e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_RX_UDP_FULL,	/* UDP/IPv4 {dIP,dUDP,sIP,sUDP} */
4295e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_RX_UDP_WILD,	/* UDP/IPv4 {dIP,dUDP,  -,   -} */
4305e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_RX_MAC_FULL,	/* Ethernet {dMAC,VLAN} */
4315e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_RX_MAC_WILD,	/* Ethernet {dMAC,   -} */
4325e111ed8SAndrew Rybchenko 
4335e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TX_TCP_FULL,	/* TCP/IPv4 {dIP,dTCP,sIP,sTCP} */
4345e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TX_TCP_WILD,	/* TCP/IPv4 {  -,   -,sIP,sTCP} */
4355e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TX_UDP_FULL,	/* UDP/IPv4 {dIP,dTCP,sIP,sTCP} */
4365e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TX_UDP_WILD,	/* UDP/IPv4 {  -,   -,sIP,sUDP} */
4375e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TX_MAC_FULL,	/* Ethernet {sMAC,VLAN} */
4385e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TX_MAC_WILD,	/* Ethernet {sMAC,   -} */
4395e111ed8SAndrew Rybchenko 
4405e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_NTYPES
4415e111ed8SAndrew Rybchenko } siena_filter_type_t;
4425e111ed8SAndrew Rybchenko 
4435e111ed8SAndrew Rybchenko typedef enum siena_filter_tbl_id_e {
4445e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TBL_RX_IP = 0,
4455e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TBL_RX_MAC,
4465e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TBL_TX_IP,
4475e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_TBL_TX_MAC,
4485e111ed8SAndrew Rybchenko 	EFX_SIENA_FILTER_NTBLS
4495e111ed8SAndrew Rybchenko } siena_filter_tbl_id_t;
4505e111ed8SAndrew Rybchenko 
4515e111ed8SAndrew Rybchenko typedef struct siena_filter_tbl_s {
4525e111ed8SAndrew Rybchenko 	int			sft_size;	/* number of entries */
4535e111ed8SAndrew Rybchenko 	int			sft_used;	/* active count */
4545e111ed8SAndrew Rybchenko 	uint32_t		*sft_bitmap;	/* active bitmap */
4555e111ed8SAndrew Rybchenko 	siena_filter_spec_t	*sft_spec;	/* array of saved specs */
4565e111ed8SAndrew Rybchenko } siena_filter_tbl_t;
4575e111ed8SAndrew Rybchenko 
4585e111ed8SAndrew Rybchenko typedef struct siena_filter_s {
4595e111ed8SAndrew Rybchenko 	siena_filter_tbl_t	sf_tbl[EFX_SIENA_FILTER_NTBLS];
4605e111ed8SAndrew Rybchenko 	unsigned int		sf_depth[EFX_SIENA_FILTER_NTYPES];
4615e111ed8SAndrew Rybchenko } siena_filter_t;
4625e111ed8SAndrew Rybchenko 
4635e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_SIENA */
4645e111ed8SAndrew Rybchenko 
4655e111ed8SAndrew Rybchenko typedef struct efx_filter_s {
4665e111ed8SAndrew Rybchenko #if EFSYS_OPT_SIENA
4675e111ed8SAndrew Rybchenko 	siena_filter_t		*ef_siena_filter;
4685e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_SIENA */
469e1fe2c33SAndrew Rybchenko #if EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10()
4705e111ed8SAndrew Rybchenko 	ef10_filter_table_t	*ef_ef10_filter_table;
471e1fe2c33SAndrew Rybchenko #endif /* EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10() */
4725e111ed8SAndrew Rybchenko } efx_filter_t;
4735e111ed8SAndrew Rybchenko 
4745e111ed8SAndrew Rybchenko #if EFSYS_OPT_SIENA
4755e111ed8SAndrew Rybchenko 
4765e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
4775e111ed8SAndrew Rybchenko extern			void
4785e111ed8SAndrew Rybchenko siena_filter_tbl_clear(
4795e111ed8SAndrew Rybchenko 	__in		efx_nic_t *enp,
4805e111ed8SAndrew Rybchenko 	__in		siena_filter_tbl_id_t tbl);
4815e111ed8SAndrew Rybchenko 
4825e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_SIENA */
4835e111ed8SAndrew Rybchenko 
4845e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_FILTER */
4855e111ed8SAndrew Rybchenko 
4865e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI
4875e111ed8SAndrew Rybchenko 
4885e111ed8SAndrew Rybchenko #define	EFX_TUNNEL_MAXNENTRIES	(16)
4895e111ed8SAndrew Rybchenko 
4905e111ed8SAndrew Rybchenko #if EFSYS_OPT_TUNNEL
4915e111ed8SAndrew Rybchenko 
49272e9af05SIgor Romanov /* State of a UDP tunnel table entry */
49372e9af05SIgor Romanov typedef enum efx_tunnel_udp_entry_state_e {
49472e9af05SIgor Romanov 	EFX_TUNNEL_UDP_ENTRY_ADDED, /* Tunnel addition is requested */
49572e9af05SIgor Romanov 	EFX_TUNNEL_UDP_ENTRY_REMOVED, /* Tunnel removal is requested */
49672e9af05SIgor Romanov 	EFX_TUNNEL_UDP_ENTRY_APPLIED, /* Tunnel is applied by HW */
49772e9af05SIgor Romanov } efx_tunnel_udp_entry_state_t;
49872e9af05SIgor Romanov 
499d874d2a1SIgor Romanov #if EFSYS_OPT_RIVERHEAD
500d874d2a1SIgor Romanov typedef uint32_t	efx_vnic_encap_rule_handle_t;
501d874d2a1SIgor Romanov #endif /* EFSYS_OPT_RIVERHEAD */
502d874d2a1SIgor Romanov 
5035e111ed8SAndrew Rybchenko typedef struct efx_tunnel_udp_entry_s {
5045e111ed8SAndrew Rybchenko 	uint16_t			etue_port; /* host/cpu-endian */
5055e111ed8SAndrew Rybchenko 	uint16_t			etue_protocol;
50672e9af05SIgor Romanov 	boolean_t			etue_busy;
50772e9af05SIgor Romanov 	efx_tunnel_udp_entry_state_t	etue_state;
508d874d2a1SIgor Romanov #if EFSYS_OPT_RIVERHEAD
509d874d2a1SIgor Romanov 	efx_vnic_encap_rule_handle_t	etue_handle;
510d874d2a1SIgor Romanov #endif /* EFSYS_OPT_RIVERHEAD */
5115e111ed8SAndrew Rybchenko } efx_tunnel_udp_entry_t;
5125e111ed8SAndrew Rybchenko 
5135e111ed8SAndrew Rybchenko typedef struct efx_tunnel_cfg_s {
5145e111ed8SAndrew Rybchenko 	efx_tunnel_udp_entry_t	etc_udp_entries[EFX_TUNNEL_MAXNENTRIES];
5155e111ed8SAndrew Rybchenko 	unsigned int		etc_udp_entries_num;
5165e111ed8SAndrew Rybchenko } efx_tunnel_cfg_t;
5175e111ed8SAndrew Rybchenko 
5185e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */
5195e111ed8SAndrew Rybchenko 
5205e111ed8SAndrew Rybchenko typedef struct efx_mcdi_ops_s {
5215e111ed8SAndrew Rybchenko 	efx_rc_t	(*emco_init)(efx_nic_t *, const efx_mcdi_transport_t *);
5225e111ed8SAndrew Rybchenko 	void		(*emco_send_request)(efx_nic_t *, void *, size_t,
5235e111ed8SAndrew Rybchenko 					void *, size_t);
5245e111ed8SAndrew Rybchenko 	efx_rc_t	(*emco_poll_reboot)(efx_nic_t *);
5255e111ed8SAndrew Rybchenko 	boolean_t	(*emco_poll_response)(efx_nic_t *);
5265e111ed8SAndrew Rybchenko 	void		(*emco_read_response)(efx_nic_t *, void *, size_t, size_t);
5275e111ed8SAndrew Rybchenko 	void		(*emco_fini)(efx_nic_t *);
5285e111ed8SAndrew Rybchenko 	efx_rc_t	(*emco_feature_supported)(efx_nic_t *,
5295e111ed8SAndrew Rybchenko 					    efx_mcdi_feature_id_t, boolean_t *);
5305e111ed8SAndrew Rybchenko 	void		(*emco_get_timeout)(efx_nic_t *, efx_mcdi_req_t *,
5315e111ed8SAndrew Rybchenko 					    uint32_t *);
5325e111ed8SAndrew Rybchenko } efx_mcdi_ops_t;
5335e111ed8SAndrew Rybchenko 
5345e111ed8SAndrew Rybchenko typedef struct efx_mcdi_s {
5355e111ed8SAndrew Rybchenko 	const efx_mcdi_ops_t		*em_emcop;
5365e111ed8SAndrew Rybchenko 	const efx_mcdi_transport_t	*em_emtp;
5375e111ed8SAndrew Rybchenko 	efx_mcdi_iface_t		em_emip;
5385e111ed8SAndrew Rybchenko } efx_mcdi_t;
5395e111ed8SAndrew Rybchenko 
5405e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */
5415e111ed8SAndrew Rybchenko 
5425e111ed8SAndrew Rybchenko #if EFSYS_OPT_NVRAM
5435e111ed8SAndrew Rybchenko 
5445e111ed8SAndrew Rybchenko /* Invalid partition ID for en_nvram_partn_locked field of efx_nc_t */
5455e111ed8SAndrew Rybchenko #define	EFX_NVRAM_PARTN_INVALID		(0xffffffffu)
5465e111ed8SAndrew Rybchenko 
5475e111ed8SAndrew Rybchenko typedef struct efx_nvram_ops_s {
5485e111ed8SAndrew Rybchenko #if EFSYS_OPT_DIAG
5495e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_test)(efx_nic_t *);
5505e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_DIAG */
5515e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_type_to_partn)(efx_nic_t *, efx_nvram_type_t,
5525e111ed8SAndrew Rybchenko 					    uint32_t *);
5535e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_info)(efx_nic_t *, uint32_t,
5545e111ed8SAndrew Rybchenko 					    efx_nvram_info_t *);
5555e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_rw_start)(efx_nic_t *, uint32_t, size_t *);
5565e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_read)(efx_nic_t *, uint32_t,
5575e111ed8SAndrew Rybchenko 					    unsigned int, caddr_t, size_t);
5585e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_read_backup)(efx_nic_t *, uint32_t,
5595e111ed8SAndrew Rybchenko 					    unsigned int, caddr_t, size_t);
5605e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_erase)(efx_nic_t *, uint32_t,
5615e111ed8SAndrew Rybchenko 					    unsigned int, size_t);
5625e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_write)(efx_nic_t *, uint32_t,
5635e111ed8SAndrew Rybchenko 					    unsigned int, caddr_t, size_t);
5645e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_rw_finish)(efx_nic_t *, uint32_t,
5655e111ed8SAndrew Rybchenko 					    uint32_t *);
5665e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_get_version)(efx_nic_t *, uint32_t,
5675e111ed8SAndrew Rybchenko 					    uint32_t *, uint16_t *);
5685e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_partn_set_version)(efx_nic_t *, uint32_t,
5695e111ed8SAndrew Rybchenko 					    uint16_t *);
5705e111ed8SAndrew Rybchenko 	efx_rc_t	(*envo_buffer_validate)(uint32_t,
5715e111ed8SAndrew Rybchenko 					    caddr_t, size_t);
5725e111ed8SAndrew Rybchenko } efx_nvram_ops_t;
5735e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_NVRAM */
5745e111ed8SAndrew Rybchenko 
5755e111ed8SAndrew Rybchenko #if EFSYS_OPT_VPD
5765e111ed8SAndrew Rybchenko typedef struct efx_vpd_ops_s {
5775e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_init)(efx_nic_t *);
5785e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_size)(efx_nic_t *, size_t *);
5795e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_read)(efx_nic_t *, caddr_t, size_t);
5805e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_verify)(efx_nic_t *, caddr_t, size_t);
5815e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_reinit)(efx_nic_t *, caddr_t, size_t);
5825e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_get)(efx_nic_t *, caddr_t, size_t,
5835e111ed8SAndrew Rybchenko 					efx_vpd_value_t *);
5845e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_set)(efx_nic_t *, caddr_t, size_t,
5855e111ed8SAndrew Rybchenko 					efx_vpd_value_t *);
5865e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_next)(efx_nic_t *, caddr_t, size_t,
5875e111ed8SAndrew Rybchenko 					efx_vpd_value_t *, unsigned int *);
5885e111ed8SAndrew Rybchenko 	efx_rc_t	(*evpdo_write)(efx_nic_t *, caddr_t, size_t);
5895e111ed8SAndrew Rybchenko 	void		(*evpdo_fini)(efx_nic_t *);
5905e111ed8SAndrew Rybchenko } efx_vpd_ops_t;
5915e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_VPD */
5925e111ed8SAndrew Rybchenko 
5935e111ed8SAndrew Rybchenko #if EFSYS_OPT_VPD || EFSYS_OPT_NVRAM
5945e111ed8SAndrew Rybchenko 
5955e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
5965e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
5975e111ed8SAndrew Rybchenko efx_mcdi_nvram_partitions(
5985e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
5995e111ed8SAndrew Rybchenko 	__out_bcount(size)	caddr_t data,
6005e111ed8SAndrew Rybchenko 	__in			size_t size,
6015e111ed8SAndrew Rybchenko 	__out			unsigned int *npartnp);
6025e111ed8SAndrew Rybchenko 
6035e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6045e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6055e111ed8SAndrew Rybchenko efx_mcdi_nvram_metadata(
6065e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6075e111ed8SAndrew Rybchenko 	__in			uint32_t partn,
6085e111ed8SAndrew Rybchenko 	__out			uint32_t *subtypep,
6095e111ed8SAndrew Rybchenko 	__out_ecount(4)		uint16_t version[4],
6105e111ed8SAndrew Rybchenko 	__out_bcount_opt(size)	char *descp,
6115e111ed8SAndrew Rybchenko 	__in			size_t size);
6125e111ed8SAndrew Rybchenko 
6135e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6145e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6155e111ed8SAndrew Rybchenko efx_mcdi_nvram_info(
6165e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6175e111ed8SAndrew Rybchenko 	__in			uint32_t partn,
6185e111ed8SAndrew Rybchenko 	__out			efx_nvram_info_t *eni);
6195e111ed8SAndrew Rybchenko 
6205e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6215e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6225e111ed8SAndrew Rybchenko efx_mcdi_nvram_update_start(
6235e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6245e111ed8SAndrew Rybchenko 	__in			uint32_t partn);
6255e111ed8SAndrew Rybchenko 
6265e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6275e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6285e111ed8SAndrew Rybchenko efx_mcdi_nvram_read(
6295e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6305e111ed8SAndrew Rybchenko 	__in			uint32_t partn,
6315e111ed8SAndrew Rybchenko 	__in			uint32_t offset,
6325e111ed8SAndrew Rybchenko 	__out_bcount(size)	caddr_t data,
6335e111ed8SAndrew Rybchenko 	__in			size_t size,
6345e111ed8SAndrew Rybchenko 	__in			uint32_t mode);
6355e111ed8SAndrew Rybchenko 
6365e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6375e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6385e111ed8SAndrew Rybchenko efx_mcdi_nvram_erase(
6395e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6405e111ed8SAndrew Rybchenko 	__in			uint32_t partn,
6415e111ed8SAndrew Rybchenko 	__in			uint32_t offset,
6425e111ed8SAndrew Rybchenko 	__in			size_t size);
6435e111ed8SAndrew Rybchenko 
6445e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6455e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6465e111ed8SAndrew Rybchenko efx_mcdi_nvram_write(
6475e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6485e111ed8SAndrew Rybchenko 	__in			uint32_t partn,
6495e111ed8SAndrew Rybchenko 	__in			uint32_t offset,
6505e111ed8SAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
6515e111ed8SAndrew Rybchenko 	__in			size_t size);
6525e111ed8SAndrew Rybchenko 
6535e111ed8SAndrew Rybchenko #define	EFX_NVRAM_UPDATE_FLAGS_BACKGROUND	0x00000001
6545e111ed8SAndrew Rybchenko #define	EFX_NVRAM_UPDATE_FLAGS_POLL		0x00000002
6555e111ed8SAndrew Rybchenko 
6565e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6575e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6585e111ed8SAndrew Rybchenko efx_mcdi_nvram_update_finish(
6595e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6605e111ed8SAndrew Rybchenko 	__in			uint32_t partn,
6615e111ed8SAndrew Rybchenko 	__in			boolean_t reboot,
6625e111ed8SAndrew Rybchenko 	__in			uint32_t flags,
6635e111ed8SAndrew Rybchenko 	__out_opt		uint32_t *verify_resultp);
6645e111ed8SAndrew Rybchenko 
6655e111ed8SAndrew Rybchenko #if EFSYS_OPT_DIAG
6665e111ed8SAndrew Rybchenko 
6675e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
6685e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
6695e111ed8SAndrew Rybchenko efx_mcdi_nvram_test(
6705e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
6715e111ed8SAndrew Rybchenko 	__in			uint32_t partn);
6725e111ed8SAndrew Rybchenko 
6735e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_DIAG */
6745e111ed8SAndrew Rybchenko 
6755e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_VPD || EFSYS_OPT_NVRAM */
6765e111ed8SAndrew Rybchenko 
6775e111ed8SAndrew Rybchenko #if EFSYS_OPT_LICENSING
6785e111ed8SAndrew Rybchenko 
6795e111ed8SAndrew Rybchenko typedef struct efx_lic_ops_s {
6805e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_update_licenses)(efx_nic_t *);
6815e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_get_key_stats)(efx_nic_t *, efx_key_stats_t *);
6825e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_app_state)(efx_nic_t *, uint64_t, boolean_t *);
6835e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_get_id)(efx_nic_t *, size_t, uint32_t *,
6845e111ed8SAndrew Rybchenko 				      size_t *, uint8_t *);
6855e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_find_start)
6865e111ed8SAndrew Rybchenko 				(efx_nic_t *, caddr_t, size_t, uint32_t *);
6875e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_find_end)(efx_nic_t *, caddr_t, size_t,
6885e111ed8SAndrew Rybchenko 				uint32_t, uint32_t *);
6895e111ed8SAndrew Rybchenko 	boolean_t	(*elo_find_key)(efx_nic_t *, caddr_t, size_t,
6905e111ed8SAndrew Rybchenko 				uint32_t, uint32_t *, uint32_t *);
6915e111ed8SAndrew Rybchenko 	boolean_t	(*elo_validate_key)(efx_nic_t *,
6925e111ed8SAndrew Rybchenko 				caddr_t, uint32_t);
6935e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_read_key)(efx_nic_t *,
6945e111ed8SAndrew Rybchenko 				caddr_t, size_t, uint32_t, uint32_t,
6955e111ed8SAndrew Rybchenko 				caddr_t, size_t, uint32_t *);
6965e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_write_key)(efx_nic_t *,
6975e111ed8SAndrew Rybchenko 				caddr_t, size_t, uint32_t,
6985e111ed8SAndrew Rybchenko 				caddr_t, uint32_t, uint32_t *);
6995e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_delete_key)(efx_nic_t *,
7005e111ed8SAndrew Rybchenko 				caddr_t, size_t, uint32_t,
7015e111ed8SAndrew Rybchenko 				uint32_t, uint32_t, uint32_t *);
7025e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_create_partition)(efx_nic_t *,
7035e111ed8SAndrew Rybchenko 				caddr_t, size_t);
7045e111ed8SAndrew Rybchenko 	efx_rc_t	(*elo_finish_partition)(efx_nic_t *,
7055e111ed8SAndrew Rybchenko 				caddr_t, size_t);
7065e111ed8SAndrew Rybchenko } efx_lic_ops_t;
7075e111ed8SAndrew Rybchenko 
7085e111ed8SAndrew Rybchenko #endif
7095e111ed8SAndrew Rybchenko 
7105e111ed8SAndrew Rybchenko #if EFSYS_OPT_EVB
7115e111ed8SAndrew Rybchenko 
7125e111ed8SAndrew Rybchenko struct efx_vswitch_s {
7135e111ed8SAndrew Rybchenko 	efx_nic_t		*ev_enp;
7145e111ed8SAndrew Rybchenko 	efx_vswitch_id_t	ev_vswitch_id;
7155e111ed8SAndrew Rybchenko 	uint32_t		ev_num_vports;
7165e111ed8SAndrew Rybchenko 	/*
7175e111ed8SAndrew Rybchenko 	 * Vport configuration array: index 0 to store PF configuration
7185e111ed8SAndrew Rybchenko 	 * and next ev_num_vports-1 entries hold VFs configuration.
7195e111ed8SAndrew Rybchenko 	 */
7205e111ed8SAndrew Rybchenko 	efx_vport_config_t	*ev_evcp;
7215e111ed8SAndrew Rybchenko };
7225e111ed8SAndrew Rybchenko 
7235e111ed8SAndrew Rybchenko typedef struct efx_evb_ops_s {
7245e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_init)(efx_nic_t *);
7255e111ed8SAndrew Rybchenko 	void		(*eeo_fini)(efx_nic_t *);
7265e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vswitch_alloc)(efx_nic_t *, efx_vswitch_id_t *);
7275e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vswitch_free)(efx_nic_t *, efx_vswitch_id_t);
7285e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_alloc)(efx_nic_t *, efx_vswitch_id_t,
7295e111ed8SAndrew Rybchenko 						efx_vport_type_t, uint16_t,
7305e111ed8SAndrew Rybchenko 						boolean_t, efx_vport_id_t *);
7315e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_free)(efx_nic_t *, efx_vswitch_id_t,
7325e111ed8SAndrew Rybchenko 						efx_vport_id_t);
7335e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_mac_addr_add)(efx_nic_t *, efx_vswitch_id_t,
7345e111ed8SAndrew Rybchenko 						efx_vport_id_t, uint8_t *);
7355e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_mac_addr_del)(efx_nic_t *, efx_vswitch_id_t,
7365e111ed8SAndrew Rybchenko 						efx_vport_id_t, uint8_t *);
7375e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vadaptor_alloc)(efx_nic_t *, efx_vswitch_id_t,
7385e111ed8SAndrew Rybchenko 						efx_vport_id_t);
7395e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vadaptor_free)(efx_nic_t *, efx_vswitch_id_t,
7405e111ed8SAndrew Rybchenko 						efx_vport_id_t);
7415e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_assign)(efx_nic_t *, efx_vswitch_id_t,
7425e111ed8SAndrew Rybchenko 						efx_vport_id_t, uint32_t);
7435e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_reconfigure)(efx_nic_t *, efx_vswitch_id_t,
7445e111ed8SAndrew Rybchenko 							efx_vport_id_t,
7455e111ed8SAndrew Rybchenko 							uint16_t *, uint8_t *,
7465e111ed8SAndrew Rybchenko 							boolean_t *);
7475e111ed8SAndrew Rybchenko 	efx_rc_t	(*eeo_vport_stats)(efx_nic_t *, efx_vswitch_id_t,
7485e111ed8SAndrew Rybchenko 						efx_vport_id_t, efsys_mem_t *);
7495e111ed8SAndrew Rybchenko } efx_evb_ops_t;
7505e111ed8SAndrew Rybchenko 
7515e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
7525e111ed8SAndrew Rybchenko extern __checkReturn	boolean_t
7535e111ed8SAndrew Rybchenko efx_is_zero_eth_addr(
7545e111ed8SAndrew Rybchenko 	__in_bcount(EFX_MAC_ADDR_LEN)	const uint8_t *addrp);
7555e111ed8SAndrew Rybchenko 
7565e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_EVB */
7575e111ed8SAndrew Rybchenko 
7585e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI_PROXY_AUTH_SERVER
7595e111ed8SAndrew Rybchenko 
7605e111ed8SAndrew Rybchenko #define	EFX_PROXY_CONFIGURE_MAGIC	0xAB2015EF
7615e111ed8SAndrew Rybchenko 
7625e111ed8SAndrew Rybchenko 
7635e111ed8SAndrew Rybchenko typedef struct efx_proxy_ops_s {
7645e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_init)(efx_nic_t *);
7655e111ed8SAndrew Rybchenko 	void		(*epo_fini)(efx_nic_t *);
7665e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_mc_config)(efx_nic_t *, efsys_mem_t *,
7675e111ed8SAndrew Rybchenko 					efsys_mem_t *, efsys_mem_t *,
7685e111ed8SAndrew Rybchenko 					uint32_t, uint32_t *, size_t);
7695e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_disable)(efx_nic_t *);
7705e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_privilege_modify)(efx_nic_t *, uint32_t, uint32_t,
7715e111ed8SAndrew Rybchenko 					uint32_t, uint32_t, uint32_t);
7725e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_set_privilege_mask)(efx_nic_t *, uint32_t,
7735e111ed8SAndrew Rybchenko 					uint32_t, uint32_t);
7745e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_complete_request)(efx_nic_t *, uint32_t,
7755e111ed8SAndrew Rybchenko 					uint32_t, uint32_t);
7765e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_exec_cmd)(efx_nic_t *, efx_proxy_cmd_params_t *);
7775e111ed8SAndrew Rybchenko 	efx_rc_t	(*epo_get_privilege_mask)(efx_nic_t *, uint32_t,
7785e111ed8SAndrew Rybchenko 					uint32_t, uint32_t *);
7795e111ed8SAndrew Rybchenko } efx_proxy_ops_t;
7805e111ed8SAndrew Rybchenko 
7815e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_MCDI_PROXY_AUTH_SERVER */
7825e111ed8SAndrew Rybchenko 
7836f956d5cSIvan Malov #if EFSYS_OPT_MAE
7846f956d5cSIvan Malov 
78534285fd0SIvan Malov typedef struct efx_mae_field_cap_s {
78634285fd0SIvan Malov 	uint32_t			emfc_support;
78734285fd0SIvan Malov 	boolean_t			emfc_mask_affects_class;
78834285fd0SIvan Malov 	boolean_t			emfc_match_affects_class;
78934285fd0SIvan Malov } efx_mae_field_cap_t;
79034285fd0SIvan Malov 
7916f956d5cSIvan Malov typedef struct efx_mae_s {
792d761ec9fSIvan Malov 	uint32_t			em_max_n_action_prios;
79334285fd0SIvan Malov 	/*
79434285fd0SIvan Malov 	 * The number of MAE field IDs recognised by the FW implementation.
79534285fd0SIvan Malov 	 * Any field ID greater than or equal to this value is unsupported.
79634285fd0SIvan Malov 	 */
79734285fd0SIvan Malov 	uint32_t			em_max_nfields;
79834285fd0SIvan Malov 	/** Action rule match field capabilities. */
79934285fd0SIvan Malov 	efx_mae_field_cap_t		*em_action_rule_field_caps;
80034285fd0SIvan Malov 	size_t				em_action_rule_field_caps_size;
801891408c4SIvan Malov 	uint32_t			em_max_n_outer_prios;
802891408c4SIvan Malov 	uint32_t			em_encap_types_supported;
8036f956d5cSIvan Malov } efx_mae_t;
8046f956d5cSIvan Malov 
8056f956d5cSIvan Malov #endif /* EFSYS_OPT_MAE */
8066f956d5cSIvan Malov 
8075e111ed8SAndrew Rybchenko #define	EFX_DRV_VER_MAX		20
8085e111ed8SAndrew Rybchenko 
8095e111ed8SAndrew Rybchenko typedef struct efx_drv_cfg_s {
8105e111ed8SAndrew Rybchenko 	uint32_t		edc_min_vi_count;
8115e111ed8SAndrew Rybchenko 	uint32_t		edc_max_vi_count;
8125e111ed8SAndrew Rybchenko 
8135e111ed8SAndrew Rybchenko 	uint32_t		edc_max_piobuf_count;
8145e111ed8SAndrew Rybchenko 	uint32_t		edc_pio_alloc_size;
8155e111ed8SAndrew Rybchenko } efx_drv_cfg_t;
8165e111ed8SAndrew Rybchenko 
8175e111ed8SAndrew Rybchenko struct efx_nic_s {
8185e111ed8SAndrew Rybchenko 	uint32_t		en_magic;
8195e111ed8SAndrew Rybchenko 	efx_family_t		en_family;
8205e111ed8SAndrew Rybchenko 	uint32_t		en_features;
8215e111ed8SAndrew Rybchenko 	efsys_identifier_t	*en_esip;
8225e111ed8SAndrew Rybchenko 	efsys_lock_t		*en_eslp;
8235e111ed8SAndrew Rybchenko 	efsys_bar_t		*en_esbp;
8245e111ed8SAndrew Rybchenko 	unsigned int		en_mod_flags;
8255e111ed8SAndrew Rybchenko 	unsigned int		en_reset_flags;
8265e111ed8SAndrew Rybchenko 	efx_nic_cfg_t		en_nic_cfg;
8275e111ed8SAndrew Rybchenko 	efx_drv_cfg_t		en_drv_cfg;
8285e111ed8SAndrew Rybchenko 	efx_port_t		en_port;
8295e111ed8SAndrew Rybchenko 	efx_mon_t		en_mon;
8305e111ed8SAndrew Rybchenko 	efx_intr_t		en_intr;
8315e111ed8SAndrew Rybchenko 	uint32_t		en_ev_qcount;
8325e111ed8SAndrew Rybchenko 	uint32_t		en_rx_qcount;
8335e111ed8SAndrew Rybchenko 	uint32_t		en_tx_qcount;
8345e111ed8SAndrew Rybchenko 	const efx_nic_ops_t	*en_enop;
8355e111ed8SAndrew Rybchenko 	const efx_ev_ops_t	*en_eevop;
8365e111ed8SAndrew Rybchenko 	const efx_tx_ops_t	*en_etxop;
8375e111ed8SAndrew Rybchenko 	const efx_rx_ops_t	*en_erxop;
8385e111ed8SAndrew Rybchenko 	efx_fw_variant_t	efv;
8395e111ed8SAndrew Rybchenko 	char			en_drv_version[EFX_DRV_VER_MAX];
8405e111ed8SAndrew Rybchenko #if EFSYS_OPT_FILTER
8415e111ed8SAndrew Rybchenko 	efx_filter_t		en_filter;
8425e111ed8SAndrew Rybchenko 	const efx_filter_ops_t	*en_efop;
8435e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_FILTER */
8445e111ed8SAndrew Rybchenko #if EFSYS_OPT_TUNNEL
8455e111ed8SAndrew Rybchenko 	efx_tunnel_cfg_t	en_tunnel_cfg;
8465e111ed8SAndrew Rybchenko 	const efx_tunnel_ops_t	*en_etop;
8475e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_TUNNEL */
8485e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI
8495e111ed8SAndrew Rybchenko 	efx_mcdi_t		en_mcdi;
8505e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MCDI */
8515e111ed8SAndrew Rybchenko #if EFSYS_OPT_NVRAM
8525e111ed8SAndrew Rybchenko 	uint32_t		en_nvram_partn_locked;
8535e111ed8SAndrew Rybchenko 	const efx_nvram_ops_t	*en_envop;
8545e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_NVRAM */
8555e111ed8SAndrew Rybchenko #if EFSYS_OPT_VPD
8565e111ed8SAndrew Rybchenko 	const efx_vpd_ops_t	*en_evpdop;
8575e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_VPD */
8585e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_SCALE
8595e111ed8SAndrew Rybchenko 	efx_rx_hash_support_t		en_hash_support;
8605e111ed8SAndrew Rybchenko 	efx_rx_scale_context_type_t	en_rss_context_type;
8615e111ed8SAndrew Rybchenko 	uint32_t			en_rss_context;
8625e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_RX_SCALE */
8635e111ed8SAndrew Rybchenko 	uint32_t		en_vport_id;
8645e111ed8SAndrew Rybchenko #if EFSYS_OPT_LICENSING
8655e111ed8SAndrew Rybchenko 	const efx_lic_ops_t	*en_elop;
8665e111ed8SAndrew Rybchenko 	boolean_t		en_licensing_supported;
8675e111ed8SAndrew Rybchenko #endif
8685e111ed8SAndrew Rybchenko 	union {
8695e111ed8SAndrew Rybchenko #if EFSYS_OPT_SIENA
8705e111ed8SAndrew Rybchenko 		struct {
8715e111ed8SAndrew Rybchenko #if EFSYS_OPT_NVRAM || EFSYS_OPT_VPD
8725e111ed8SAndrew Rybchenko 			unsigned int		enu_partn_mask;
8735e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_NVRAM || EFSYS_OPT_VPD */
8745e111ed8SAndrew Rybchenko #if EFSYS_OPT_VPD
8755e111ed8SAndrew Rybchenko 			caddr_t			enu_svpd;
8765e111ed8SAndrew Rybchenko 			size_t			enu_svpd_length;
8775e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_VPD */
8785e111ed8SAndrew Rybchenko 			int			enu_unused;
8795e111ed8SAndrew Rybchenko 		} siena;
8805e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_SIENA */
8815e111ed8SAndrew Rybchenko 		int	enu_unused;
8825e111ed8SAndrew Rybchenko 	} en_u;
8833c1c5cc4SAndrew Rybchenko #if EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10()
8845e111ed8SAndrew Rybchenko 	union en_arch {
8855e111ed8SAndrew Rybchenko 		struct {
8865e111ed8SAndrew Rybchenko 			int			ena_vi_base;
8875e111ed8SAndrew Rybchenko 			int			ena_vi_count;
8885e111ed8SAndrew Rybchenko 			int			ena_vi_shift;
889341bd4e0SIgor Romanov 			uint32_t		ena_fcw_base;
8905e111ed8SAndrew Rybchenko #if EFSYS_OPT_VPD
8915e111ed8SAndrew Rybchenko 			caddr_t			ena_svpd;
8925e111ed8SAndrew Rybchenko 			size_t			ena_svpd_length;
8935e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_VPD */
8945e111ed8SAndrew Rybchenko 			efx_piobuf_handle_t	ena_piobuf_handle[EF10_MAX_PIOBUF_NBUFS];
8955e111ed8SAndrew Rybchenko 			uint32_t		ena_piobuf_count;
8965e111ed8SAndrew Rybchenko 			uint32_t		ena_pio_alloc_map[EF10_MAX_PIOBUF_NBUFS];
8975e111ed8SAndrew Rybchenko 			uint32_t		ena_pio_write_vi_base;
8985e111ed8SAndrew Rybchenko 			/* Memory BAR mapping regions */
8995e111ed8SAndrew Rybchenko 			uint32_t		ena_uc_mem_map_offset;
9005e111ed8SAndrew Rybchenko 			size_t			ena_uc_mem_map_size;
9015e111ed8SAndrew Rybchenko 			uint32_t		ena_wc_mem_map_offset;
9025e111ed8SAndrew Rybchenko 			size_t			ena_wc_mem_map_size;
9035e111ed8SAndrew Rybchenko 		} ef10;
9045e111ed8SAndrew Rybchenko 	} en_arch;
9053c1c5cc4SAndrew Rybchenko #endif	/* EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10() */
9065e111ed8SAndrew Rybchenko #if EFSYS_OPT_EVB
9075e111ed8SAndrew Rybchenko 	const efx_evb_ops_t	*en_eeop;
9085e111ed8SAndrew Rybchenko 	struct efx_vswitch_s    *en_vswitchp;
9095e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_EVB */
9105e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI_PROXY_AUTH_SERVER
9115e111ed8SAndrew Rybchenko 	const efx_proxy_ops_t	*en_epop;
9125e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MCDI_PROXY_AUTH_SERVER */
9136f956d5cSIvan Malov #if EFSYS_OPT_MAE
9146f956d5cSIvan Malov 	efx_mae_t		*en_maep;
9156f956d5cSIvan Malov #endif	/* EFSYS_OPT_MAE */
9165e111ed8SAndrew Rybchenko };
9175e111ed8SAndrew Rybchenko 
9185e111ed8SAndrew Rybchenko #define	EFX_FAMILY_IS_EF10(_enp) \
9195e111ed8SAndrew Rybchenko 	((_enp)->en_family == EFX_FAMILY_MEDFORD2 || \
9205e111ed8SAndrew Rybchenko 	 (_enp)->en_family == EFX_FAMILY_MEDFORD || \
9215e111ed8SAndrew Rybchenko 	 (_enp)->en_family == EFX_FAMILY_HUNTINGTON)
9225e111ed8SAndrew Rybchenko 
923206ef24fSAndrew Rybchenko #define	EFX_FAMILY_IS_EF100(_enp) \
924206ef24fSAndrew Rybchenko 	((_enp)->en_family == EFX_FAMILY_RIVERHEAD)
925206ef24fSAndrew Rybchenko 
9265e111ed8SAndrew Rybchenko 
9275e111ed8SAndrew Rybchenko #define	EFX_NIC_MAGIC	0x02121996
9285e111ed8SAndrew Rybchenko 
9295e111ed8SAndrew Rybchenko typedef	boolean_t (*efx_ev_handler_t)(efx_evq_t *, efx_qword_t *,
9305e111ed8SAndrew Rybchenko     const efx_ev_callbacks_t *, void *);
9315e111ed8SAndrew Rybchenko 
932ea42cae4SAndy Moreton #if EFSYS_OPT_EV_EXTENDED_WIDTH
933ea42cae4SAndy Moreton typedef	boolean_t (*efx_ev_ew_handler_t)(efx_evq_t *, efx_xword_t *,
934ea42cae4SAndy Moreton     const efx_ev_callbacks_t *, void *);
935ea42cae4SAndy Moreton #endif /* EFSYS_OPT_EV_EXTENDED_WIDTH */
936ea42cae4SAndy Moreton 
9375e111ed8SAndrew Rybchenko typedef struct efx_evq_rxq_state_s {
9385e111ed8SAndrew Rybchenko 	unsigned int			eers_rx_read_ptr;
9395e111ed8SAndrew Rybchenko 	unsigned int			eers_rx_mask;
9405e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM || EFSYS_OPT_RX_ES_SUPER_BUFFER
9415e111ed8SAndrew Rybchenko 	unsigned int			eers_rx_stream_npackets;
9425e111ed8SAndrew Rybchenko 	boolean_t			eers_rx_packed_stream;
9435e111ed8SAndrew Rybchenko #endif
9445e111ed8SAndrew Rybchenko #if EFSYS_OPT_RX_PACKED_STREAM
9455e111ed8SAndrew Rybchenko 	unsigned int			eers_rx_packed_stream_credits;
9465e111ed8SAndrew Rybchenko #endif
9475e111ed8SAndrew Rybchenko } efx_evq_rxq_state_t;
9485e111ed8SAndrew Rybchenko 
9495e111ed8SAndrew Rybchenko struct efx_evq_s {
9505e111ed8SAndrew Rybchenko 	uint32_t			ee_magic;
9515e111ed8SAndrew Rybchenko 	uint32_t			ee_flags;
9525e111ed8SAndrew Rybchenko 	efx_nic_t			*ee_enp;
9535e111ed8SAndrew Rybchenko 	unsigned int			ee_index;
9545e111ed8SAndrew Rybchenko 	unsigned int			ee_mask;
9555e111ed8SAndrew Rybchenko 	efsys_mem_t			*ee_esmp;
9565e111ed8SAndrew Rybchenko #if EFSYS_OPT_QSTATS
9575e111ed8SAndrew Rybchenko 	uint32_t			ee_stat[EV_NQSTATS];
9585e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_QSTATS */
9595e111ed8SAndrew Rybchenko 
9605e111ed8SAndrew Rybchenko 	efx_ev_handler_t		ee_rx;
9615e111ed8SAndrew Rybchenko 	efx_ev_handler_t		ee_tx;
9625e111ed8SAndrew Rybchenko 	efx_ev_handler_t		ee_driver;
9635e111ed8SAndrew Rybchenko 	efx_ev_handler_t		ee_global;
9645e111ed8SAndrew Rybchenko 	efx_ev_handler_t		ee_drv_gen;
9655e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI
9665e111ed8SAndrew Rybchenko 	efx_ev_handler_t		ee_mcdi;
9675e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MCDI */
9685e111ed8SAndrew Rybchenko 
969ea42cae4SAndy Moreton #if EFSYS_OPT_DESC_PROXY
970ea42cae4SAndy Moreton 	efx_ev_ew_handler_t		ee_ew_txq_desc;
971ea42cae4SAndy Moreton 	efx_ev_ew_handler_t		ee_ew_virtq_desc;
972ea42cae4SAndy Moreton #endif /* EFSYS_OPT_DESC_PROXY */
973ea42cae4SAndy Moreton 
9745e111ed8SAndrew Rybchenko 	efx_evq_rxq_state_t		ee_rxq_state[EFX_EV_RX_NLABELS];
9755e111ed8SAndrew Rybchenko };
9765e111ed8SAndrew Rybchenko 
9775e111ed8SAndrew Rybchenko #define	EFX_EVQ_MAGIC	0x08081997
9785e111ed8SAndrew Rybchenko 
9795e111ed8SAndrew Rybchenko #define	EFX_EVQ_SIENA_TIMER_QUANTUM_NS	6144 /* 768 cycles */
9805e111ed8SAndrew Rybchenko 
9815e111ed8SAndrew Rybchenko #if EFSYS_OPT_QSTATS
9825e111ed8SAndrew Rybchenko #define	EFX_EV_QSTAT_INCR(_eep, _stat)					\
9835e111ed8SAndrew Rybchenko 	do {								\
9845e111ed8SAndrew Rybchenko 		(_eep)->ee_stat[_stat]++;				\
9855e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
9865e111ed8SAndrew Rybchenko 	} while (B_FALSE)
9875e111ed8SAndrew Rybchenko #else
9885e111ed8SAndrew Rybchenko #define	EFX_EV_QSTAT_INCR(_eep, _stat)
9895e111ed8SAndrew Rybchenko #endif
9905e111ed8SAndrew Rybchenko 
9915e111ed8SAndrew Rybchenko struct efx_rxq_s {
9925e111ed8SAndrew Rybchenko 	uint32_t			er_magic;
9935e111ed8SAndrew Rybchenko 	efx_nic_t			*er_enp;
9945e111ed8SAndrew Rybchenko 	efx_evq_t			*er_eep;
9955e111ed8SAndrew Rybchenko 	unsigned int			er_index;
9965e111ed8SAndrew Rybchenko 	unsigned int			er_label;
9975e111ed8SAndrew Rybchenko 	unsigned int			er_mask;
9985e111ed8SAndrew Rybchenko 	size_t				er_buf_size;
9995e111ed8SAndrew Rybchenko 	efsys_mem_t			*er_esmp;
10005e111ed8SAndrew Rybchenko 	efx_evq_rxq_state_t		*er_ev_qstate;
10016bba823fSAndrew Rybchenko 	efx_rx_prefix_layout_t		er_prefix_layout;
10025e111ed8SAndrew Rybchenko };
10035e111ed8SAndrew Rybchenko 
10045e111ed8SAndrew Rybchenko #define	EFX_RXQ_MAGIC	0x15022005
10055e111ed8SAndrew Rybchenko 
10065e111ed8SAndrew Rybchenko struct efx_txq_s {
10075e111ed8SAndrew Rybchenko 	uint32_t			et_magic;
10085e111ed8SAndrew Rybchenko 	efx_nic_t			*et_enp;
10095e111ed8SAndrew Rybchenko 	unsigned int			et_index;
10105e111ed8SAndrew Rybchenko 	unsigned int			et_mask;
10115e111ed8SAndrew Rybchenko 	efsys_mem_t			*et_esmp;
10125e111ed8SAndrew Rybchenko #if EFSYS_OPT_HUNTINGTON
10135e111ed8SAndrew Rybchenko 	uint32_t			et_pio_bufnum;
10145e111ed8SAndrew Rybchenko 	uint32_t			et_pio_blknum;
10155e111ed8SAndrew Rybchenko 	uint32_t			et_pio_write_offset;
10165e111ed8SAndrew Rybchenko 	uint32_t			et_pio_offset;
10175e111ed8SAndrew Rybchenko 	size_t				et_pio_size;
10185e111ed8SAndrew Rybchenko #endif
10195e111ed8SAndrew Rybchenko #if EFSYS_OPT_QSTATS
10205e111ed8SAndrew Rybchenko 	uint32_t			et_stat[TX_NQSTATS];
10215e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_QSTATS */
10225e111ed8SAndrew Rybchenko };
10235e111ed8SAndrew Rybchenko 
10245e111ed8SAndrew Rybchenko #define	EFX_TXQ_MAGIC	0x05092005
10255e111ed8SAndrew Rybchenko 
10265e111ed8SAndrew Rybchenko #define	EFX_MAC_ADDR_COPY(_dst, _src)					\
10275e111ed8SAndrew Rybchenko 	do {								\
10285e111ed8SAndrew Rybchenko 		(_dst)[0] = (_src)[0];					\
10295e111ed8SAndrew Rybchenko 		(_dst)[1] = (_src)[1];					\
10305e111ed8SAndrew Rybchenko 		(_dst)[2] = (_src)[2];					\
10315e111ed8SAndrew Rybchenko 		(_dst)[3] = (_src)[3];					\
10325e111ed8SAndrew Rybchenko 		(_dst)[4] = (_src)[4];					\
10335e111ed8SAndrew Rybchenko 		(_dst)[5] = (_src)[5];					\
10345e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
10355e111ed8SAndrew Rybchenko 	} while (B_FALSE)
10365e111ed8SAndrew Rybchenko 
10375e111ed8SAndrew Rybchenko #define	EFX_MAC_BROADCAST_ADDR_SET(_dst)				\
10385e111ed8SAndrew Rybchenko 	do {								\
10395e111ed8SAndrew Rybchenko 		uint16_t *_d = (uint16_t *)(_dst);			\
10405e111ed8SAndrew Rybchenko 		_d[0] = 0xffff;						\
10415e111ed8SAndrew Rybchenko 		_d[1] = 0xffff;						\
10425e111ed8SAndrew Rybchenko 		_d[2] = 0xffff;						\
10435e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
10445e111ed8SAndrew Rybchenko 	} while (B_FALSE)
10455e111ed8SAndrew Rybchenko 
10465e111ed8SAndrew Rybchenko #if EFSYS_OPT_CHECK_REG
10475e111ed8SAndrew Rybchenko #define	EFX_CHECK_REG(_enp, _reg)					\
10485e111ed8SAndrew Rybchenko 	do {								\
10495e111ed8SAndrew Rybchenko 		const char *name = #_reg;				\
10505e111ed8SAndrew Rybchenko 		char min = name[4];					\
10515e111ed8SAndrew Rybchenko 		char max = name[5];					\
10525e111ed8SAndrew Rybchenko 		char rev;						\
10535e111ed8SAndrew Rybchenko 									\
10545e111ed8SAndrew Rybchenko 		switch ((_enp)->en_family) {				\
10555e111ed8SAndrew Rybchenko 		case EFX_FAMILY_SIENA:					\
10565e111ed8SAndrew Rybchenko 			rev = 'C';					\
10575e111ed8SAndrew Rybchenko 			break;						\
10585e111ed8SAndrew Rybchenko 									\
10595e111ed8SAndrew Rybchenko 		case EFX_FAMILY_HUNTINGTON:				\
10605e111ed8SAndrew Rybchenko 			rev = 'D';					\
10615e111ed8SAndrew Rybchenko 			break;						\
10625e111ed8SAndrew Rybchenko 									\
10635e111ed8SAndrew Rybchenko 		case EFX_FAMILY_MEDFORD:				\
10645e111ed8SAndrew Rybchenko 			rev = 'E';					\
10655e111ed8SAndrew Rybchenko 			break;						\
10665e111ed8SAndrew Rybchenko 									\
10675e111ed8SAndrew Rybchenko 		case EFX_FAMILY_MEDFORD2:				\
10685e111ed8SAndrew Rybchenko 			rev = 'F';					\
10695e111ed8SAndrew Rybchenko 			break;						\
10705e111ed8SAndrew Rybchenko 									\
107182c17c52SAndrew Rybchenko 		case EFX_FAMILY_RIVERHEAD:				\
107282c17c52SAndrew Rybchenko 			rev = 'G';					\
107382c17c52SAndrew Rybchenko 			break;						\
107482c17c52SAndrew Rybchenko 									\
10755e111ed8SAndrew Rybchenko 		default:						\
10765e111ed8SAndrew Rybchenko 			rev = '?';					\
10775e111ed8SAndrew Rybchenko 			break;						\
10785e111ed8SAndrew Rybchenko 		}							\
10795e111ed8SAndrew Rybchenko 									\
10805e111ed8SAndrew Rybchenko 		EFSYS_ASSERT3S(rev, >=, min);				\
10815e111ed8SAndrew Rybchenko 		EFSYS_ASSERT3S(rev, <=, max);				\
10825e111ed8SAndrew Rybchenko 									\
10835e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
10845e111ed8SAndrew Rybchenko 	} while (B_FALSE)
10855e111ed8SAndrew Rybchenko #else
10865e111ed8SAndrew Rybchenko #define	EFX_CHECK_REG(_enp, _reg) do {					\
10875e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
10885e111ed8SAndrew Rybchenko 	} while (B_FALSE)
10895e111ed8SAndrew Rybchenko #endif
10905e111ed8SAndrew Rybchenko 
10915e111ed8SAndrew Rybchenko #define	EFX_BAR_READD(_enp, _reg, _edp, _lock)				\
10925e111ed8SAndrew Rybchenko 	do {								\
10935e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
10945e111ed8SAndrew Rybchenko 		EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST,		\
10955e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
10965e111ed8SAndrew Rybchenko 		EFSYS_PROBE3(efx_bar_readd, const char *, #_reg,	\
10975e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
10985e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
10995e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11005e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11015e111ed8SAndrew Rybchenko 
11025e111ed8SAndrew Rybchenko #define	EFX_BAR_WRITED(_enp, _reg, _edp, _lock)				\
11035e111ed8SAndrew Rybchenko 	do {								\
11045e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11055e111ed8SAndrew Rybchenko 		EFSYS_PROBE3(efx_bar_writed, const char *, #_reg,	\
11065e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11075e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
11085e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST,	\
11095e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
11105e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11115e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11125e111ed8SAndrew Rybchenko 
11135e111ed8SAndrew Rybchenko #define	EFX_BAR_READQ(_enp, _reg, _eqp)					\
11145e111ed8SAndrew Rybchenko 	do {								\
11155e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11165e111ed8SAndrew Rybchenko 		EFSYS_BAR_READQ((_enp)->en_esbp, _reg ## _OFST,		\
11175e111ed8SAndrew Rybchenko 		    (_eqp));						\
11185e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_readq, const char *, #_reg,	\
11195e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11205e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[1],			\
11215e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[0]);			\
11225e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11235e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11245e111ed8SAndrew Rybchenko 
11255e111ed8SAndrew Rybchenko #define	EFX_BAR_WRITEQ(_enp, _reg, _eqp)				\
11265e111ed8SAndrew Rybchenko 	do {								\
11275e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11285e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_writeq, const char *, #_reg,	\
11295e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11305e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[1],			\
11315e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[0]);			\
11325e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITEQ((_enp)->en_esbp, _reg ## _OFST,	\
11335e111ed8SAndrew Rybchenko 		    (_eqp));						\
11345e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11355e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11365e111ed8SAndrew Rybchenko 
11375e111ed8SAndrew Rybchenko #define	EFX_BAR_READO(_enp, _reg, _eop)					\
11385e111ed8SAndrew Rybchenko 	do {								\
11395e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11405e111ed8SAndrew Rybchenko 		EFSYS_BAR_READO((_enp)->en_esbp, _reg ## _OFST,		\
11415e111ed8SAndrew Rybchenko 		    (_eop), B_TRUE);					\
11425e111ed8SAndrew Rybchenko 		EFSYS_PROBE6(efx_bar_reado, const char *, #_reg,	\
11435e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11445e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[3],			\
11455e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[2],			\
11465e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[1],			\
11475e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[0]);			\
11485e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11495e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11505e111ed8SAndrew Rybchenko 
11515e111ed8SAndrew Rybchenko #define	EFX_BAR_WRITEO(_enp, _reg, _eop)				\
11525e111ed8SAndrew Rybchenko 	do {								\
11535e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11545e111ed8SAndrew Rybchenko 		EFSYS_PROBE6(efx_bar_writeo, const char *, #_reg,	\
11555e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11565e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[3],			\
11575e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[2],			\
11585e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[1],			\
11595e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[0]);			\
11605e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITEO((_enp)->en_esbp, _reg ## _OFST,	\
11615e111ed8SAndrew Rybchenko 		    (_eop), B_TRUE);					\
11625e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11635e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11645e111ed8SAndrew Rybchenko 
11655e111ed8SAndrew Rybchenko /*
11665e111ed8SAndrew Rybchenko  * Accessors for memory BAR non-VI tables.
11675e111ed8SAndrew Rybchenko  *
11685e111ed8SAndrew Rybchenko  * Code used on EF10 *must* use EFX_BAR_VI_*() macros for per-VI registers,
11695e111ed8SAndrew Rybchenko  * to ensure the correct runtime VI window size is used on Medford2.
11705e111ed8SAndrew Rybchenko  *
1171341bd4e0SIgor Romanov  * Code used on EF100 *must* use EFX_BAR_FCW_* macros for function control
1172341bd4e0SIgor Romanov  * window registers, to ensure the correct starting offset is used.
1173341bd4e0SIgor Romanov  *
11745e111ed8SAndrew Rybchenko  * Siena-only code may continue using EFX_BAR_TBL_*() macros for VI registers.
11755e111ed8SAndrew Rybchenko  */
11765e111ed8SAndrew Rybchenko 
11775e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_READD(_enp, _reg, _index, _edp, _lock)		\
11785e111ed8SAndrew Rybchenko 	do {								\
11795e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11805e111ed8SAndrew Rybchenko 		EFSYS_BAR_READD((_enp)->en_esbp,			\
11815e111ed8SAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
11825e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
11835e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_tbl_readd, const char *, #_reg,	\
11845e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
11855e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11865e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
11875e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
11885e111ed8SAndrew Rybchenko 	} while (B_FALSE)
11895e111ed8SAndrew Rybchenko 
11905e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_WRITED(_enp, _reg, _index, _edp, _lock)		\
11915e111ed8SAndrew Rybchenko 	do {								\
11925e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
11935e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg,	\
11945e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
11955e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
11965e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
11975e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
11985e111ed8SAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
11995e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
12005e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
12015e111ed8SAndrew Rybchenko 	} while (B_FALSE)
12025e111ed8SAndrew Rybchenko 
12035e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_WRITED3(_enp, _reg, _index, _edp, _lock)		\
12045e111ed8SAndrew Rybchenko 	do {								\
12055e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
12065e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_tbl_writed, const char *, #_reg,	\
12075e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
12085e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
12095e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
12105e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
12115e111ed8SAndrew Rybchenko 		    (_reg ## _OFST +					\
12125e111ed8SAndrew Rybchenko 		    (3 * sizeof (efx_dword_t)) +			\
12135e111ed8SAndrew Rybchenko 		    ((_index) * _reg ## _STEP)),			\
12145e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
12155e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
12165e111ed8SAndrew Rybchenko 	} while (B_FALSE)
12175e111ed8SAndrew Rybchenko 
12185e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_READQ(_enp, _reg, _index, _eqp)			\
12195e111ed8SAndrew Rybchenko 	do {								\
12205e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
12215e111ed8SAndrew Rybchenko 		EFSYS_BAR_READQ((_enp)->en_esbp,			\
12225e111ed8SAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
12235e111ed8SAndrew Rybchenko 		    (_eqp));						\
12245e111ed8SAndrew Rybchenko 		EFSYS_PROBE5(efx_bar_tbl_readq, const char *, #_reg,	\
12255e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
12265e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
12275e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[1],			\
12285e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[0]);			\
12295e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
12305e111ed8SAndrew Rybchenko 	} while (B_FALSE)
12315e111ed8SAndrew Rybchenko 
12325e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_WRITEQ(_enp, _reg, _index, _eqp)			\
12335e111ed8SAndrew Rybchenko 	do {								\
12345e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
12355e111ed8SAndrew Rybchenko 		EFSYS_PROBE5(efx_bar_tbl_writeq, const char *, #_reg,	\
12365e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
12375e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
12385e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[1],			\
12395e111ed8SAndrew Rybchenko 		    uint32_t, (_eqp)->eq_u32[0]);			\
12405e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITEQ((_enp)->en_esbp,			\
12415e111ed8SAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
12425e111ed8SAndrew Rybchenko 		    (_eqp));						\
12435e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
12445e111ed8SAndrew Rybchenko 	} while (B_FALSE)
12455e111ed8SAndrew Rybchenko 
12465e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_READO(_enp, _reg, _index, _eop, _lock)		\
12475e111ed8SAndrew Rybchenko 	do {								\
12485e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
12495e111ed8SAndrew Rybchenko 		EFSYS_BAR_READO((_enp)->en_esbp,			\
12505e111ed8SAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
12515e111ed8SAndrew Rybchenko 		    (_eop), (_lock));					\
12525e111ed8SAndrew Rybchenko 		EFSYS_PROBE7(efx_bar_tbl_reado, const char *, #_reg,	\
12535e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
12545e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
12555e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[3],			\
12565e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[2],			\
12575e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[1],			\
12585e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[0]);			\
12595e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
12605e111ed8SAndrew Rybchenko 	} while (B_FALSE)
12615e111ed8SAndrew Rybchenko 
12625e111ed8SAndrew Rybchenko #define	EFX_BAR_TBL_WRITEO(_enp, _reg, _index, _eop, _lock)		\
12635e111ed8SAndrew Rybchenko 	do {								\
12645e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
12655e111ed8SAndrew Rybchenko 		EFSYS_PROBE7(efx_bar_tbl_writeo, const char *, #_reg,	\
12665e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
12675e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
12685e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[3],			\
12695e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[2],			\
12705e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[1],			\
12715e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[0]);			\
12725e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITEO((_enp)->en_esbp,			\
12735e111ed8SAndrew Rybchenko 		    (_reg ## _OFST + ((_index) * _reg ## _STEP)),	\
12745e111ed8SAndrew Rybchenko 		    (_eop), (_lock));					\
12755e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
12765e111ed8SAndrew Rybchenko 	} while (B_FALSE)
12775e111ed8SAndrew Rybchenko 
12785e111ed8SAndrew Rybchenko /*
1279341bd4e0SIgor Romanov  * Accessors for memory BAR function control window registers.
1280341bd4e0SIgor Romanov  *
1281341bd4e0SIgor Romanov  * The function control window is located at an offset which can be
1282341bd4e0SIgor Romanov  * non-zero in case of Riverhead.
1283341bd4e0SIgor Romanov  */
1284341bd4e0SIgor Romanov 
1285341bd4e0SIgor Romanov #if EFSYS_OPT_RIVERHEAD
1286341bd4e0SIgor Romanov 
1287341bd4e0SIgor Romanov #define	EFX_BAR_FCW_READD(_enp, _reg, _edp)				\
1288341bd4e0SIgor Romanov 	do {								\
1289341bd4e0SIgor Romanov 		EFX_CHECK_REG((_enp), (_reg));				\
1290341bd4e0SIgor Romanov 		EFSYS_BAR_READD((_enp)->en_esbp, _reg ## _OFST +	\
1291341bd4e0SIgor Romanov 		    (_enp)->en_arch.ef10.ena_fcw_base,			\
1292341bd4e0SIgor Romanov 		    (_edp), B_FALSE);					\
1293341bd4e0SIgor Romanov 		EFSYS_PROBE3(efx_bar_fcw_readd, const char *, #_reg,	\
1294341bd4e0SIgor Romanov 		    uint32_t, _reg ## _OFST,				\
1295341bd4e0SIgor Romanov 		    uint32_t, (_edp)->ed_u32[0]);			\
1296341bd4e0SIgor Romanov 	_NOTE(CONSTANTCONDITION)					\
1297341bd4e0SIgor Romanov 	} while (B_FALSE)
1298341bd4e0SIgor Romanov 
1299341bd4e0SIgor Romanov #define	EFX_BAR_FCW_WRITED(_enp, _reg, _edp)				\
1300341bd4e0SIgor Romanov 	do {								\
1301341bd4e0SIgor Romanov 		EFX_CHECK_REG((_enp), (_reg));				\
1302341bd4e0SIgor Romanov 		EFSYS_PROBE3(efx_bar_fcw_writed, const char *, #_reg,	\
1303341bd4e0SIgor Romanov 		    uint32_t, _reg ## _OFST,				\
1304341bd4e0SIgor Romanov 		    uint32_t, (_edp)->ed_u32[0]);			\
1305341bd4e0SIgor Romanov 		EFSYS_BAR_WRITED((_enp)->en_esbp, _reg ## _OFST +	\
1306341bd4e0SIgor Romanov 		    (_enp)->en_arch.ef10.ena_fcw_base,			\
1307341bd4e0SIgor Romanov 		    (_edp), B_FALSE);					\
1308341bd4e0SIgor Romanov 	_NOTE(CONSTANTCONDITION)					\
1309341bd4e0SIgor Romanov 	} while (B_FALSE)
1310341bd4e0SIgor Romanov 
1311341bd4e0SIgor Romanov #endif	/* EFSYS_OPT_RIVERHEAD */
1312341bd4e0SIgor Romanov 
1313341bd4e0SIgor Romanov /*
13145e111ed8SAndrew Rybchenko  * Accessors for memory BAR per-VI registers.
13155e111ed8SAndrew Rybchenko  *
13165e111ed8SAndrew Rybchenko  * The VI window size is 8KB for Medford and all earlier controllers.
13175e111ed8SAndrew Rybchenko  * For Medford2, the VI window size can be 8KB, 16KB or 64KB.
13185e111ed8SAndrew Rybchenko  */
13195e111ed8SAndrew Rybchenko 
13205e111ed8SAndrew Rybchenko #define	EFX_BAR_VI_READD(_enp, _reg, _index, _edp, _lock)		\
13215e111ed8SAndrew Rybchenko 	do {								\
13225e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
13235e111ed8SAndrew Rybchenko 		EFSYS_BAR_READD((_enp)->en_esbp,			\
13245e111ed8SAndrew Rybchenko 		    ((_reg ## _OFST) +					\
13255e111ed8SAndrew Rybchenko 		    ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \
13265e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
13275e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_vi_readd, const char *, #_reg,	\
13285e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
13295e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
13305e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
13315e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
13325e111ed8SAndrew Rybchenko 	} while (B_FALSE)
13335e111ed8SAndrew Rybchenko 
13345e111ed8SAndrew Rybchenko #define	EFX_BAR_VI_WRITED(_enp, _reg, _index, _edp, _lock)		\
13355e111ed8SAndrew Rybchenko 	do {								\
13365e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
13375e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_vi_writed, const char *, #_reg,	\
13385e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
13395e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
13405e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
13415e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
13425e111ed8SAndrew Rybchenko 		    ((_reg ## _OFST) +					\
13435e111ed8SAndrew Rybchenko 		    ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \
13445e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
13455e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
13465e111ed8SAndrew Rybchenko 	} while (B_FALSE)
13475e111ed8SAndrew Rybchenko 
13485e111ed8SAndrew Rybchenko #define	EFX_BAR_VI_WRITED2(_enp, _reg, _index, _edp, _lock)		\
13495e111ed8SAndrew Rybchenko 	do {								\
13505e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
13515e111ed8SAndrew Rybchenko 		EFSYS_PROBE4(efx_bar_vi_writed, const char *, #_reg,	\
13525e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
13535e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
13545e111ed8SAndrew Rybchenko 		    uint32_t, (_edp)->ed_u32[0]);			\
13555e111ed8SAndrew Rybchenko 		EFSYS_BAR_WRITED((_enp)->en_esbp,			\
13565e111ed8SAndrew Rybchenko 		    ((_reg ## _OFST) +					\
13575e111ed8SAndrew Rybchenko 		    (2 * sizeof (efx_dword_t)) +			\
13585e111ed8SAndrew Rybchenko 		    ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \
13595e111ed8SAndrew Rybchenko 		    (_edp), (_lock));					\
13605e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
13615e111ed8SAndrew Rybchenko 	} while (B_FALSE)
13625e111ed8SAndrew Rybchenko 
13635e111ed8SAndrew Rybchenko /*
13645e111ed8SAndrew Rybchenko  * Allow drivers to perform optimised 128-bit VI doorbell writes.
13655e111ed8SAndrew Rybchenko  * The DMA descriptor pointers (RX_DESC_UPD and TX_DESC_UPD) are
13665e111ed8SAndrew Rybchenko  * special-cased in the BIU on the Falcon/Siena and EF10 architectures to avoid
13675e111ed8SAndrew Rybchenko  * the need for locking in the host, and are the only ones known to be safe to
13685e111ed8SAndrew Rybchenko  * use 128-bites write with.
13695e111ed8SAndrew Rybchenko  */
13705e111ed8SAndrew Rybchenko #define	EFX_BAR_VI_DOORBELL_WRITEO(_enp, _reg, _index, _eop)		\
13715e111ed8SAndrew Rybchenko 	do {								\
13725e111ed8SAndrew Rybchenko 		EFX_CHECK_REG((_enp), (_reg));				\
13735e111ed8SAndrew Rybchenko 		EFSYS_PROBE7(efx_bar_vi_doorbell_writeo,		\
13745e111ed8SAndrew Rybchenko 		    const char *, #_reg,				\
13755e111ed8SAndrew Rybchenko 		    uint32_t, (_index),					\
13765e111ed8SAndrew Rybchenko 		    uint32_t, _reg ## _OFST,				\
13775e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[3],			\
13785e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[2],			\
13795e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[1],			\
13805e111ed8SAndrew Rybchenko 		    uint32_t, (_eop)->eo_u32[0]);			\
13815e111ed8SAndrew Rybchenko 		EFSYS_BAR_DOORBELL_WRITEO((_enp)->en_esbp,		\
13825e111ed8SAndrew Rybchenko 		    (_reg ## _OFST +					\
13835e111ed8SAndrew Rybchenko 		    ((_index) << (_enp)->en_nic_cfg.enc_vi_window_shift)), \
13845e111ed8SAndrew Rybchenko 		    (_eop));						\
13855e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
13865e111ed8SAndrew Rybchenko 	} while (B_FALSE)
13875e111ed8SAndrew Rybchenko 
138882192e22SAndrew Rybchenko #define	EFX_DMA_SYNC_QUEUE_FOR_DEVICE(_esmp, _entries, _desc_size,	\
138982192e22SAndrew Rybchenko 				      _wptr, _owptr)			\
13905e111ed8SAndrew Rybchenko 	do {								\
13915e111ed8SAndrew Rybchenko 		unsigned int _new = (_wptr);				\
13925e111ed8SAndrew Rybchenko 		unsigned int _old = (_owptr);				\
13935e111ed8SAndrew Rybchenko 									\
13945e111ed8SAndrew Rybchenko 		if ((_new) >= (_old))					\
13955e111ed8SAndrew Rybchenko 			EFSYS_DMA_SYNC_FOR_DEVICE((_esmp),		\
139682192e22SAndrew Rybchenko 			    (_old) * (_desc_size),			\
139782192e22SAndrew Rybchenko 			    ((_new) - (_old)) * (_desc_size));		\
13985e111ed8SAndrew Rybchenko 		else							\
13995e111ed8SAndrew Rybchenko 			/*						\
14005e111ed8SAndrew Rybchenko 			 * It is cheaper to sync entire map than sync	\
14015e111ed8SAndrew Rybchenko 			 * two parts especially when offset/size are	\
14025e111ed8SAndrew Rybchenko 			 * ignored and entire map is synced in any case.\
14035e111ed8SAndrew Rybchenko 			 */						\
14045e111ed8SAndrew Rybchenko 			EFSYS_DMA_SYNC_FOR_DEVICE((_esmp),		\
14055e111ed8SAndrew Rybchenko 			    0,						\
140682192e22SAndrew Rybchenko 			    (_entries) * (_desc_size));			\
14075e111ed8SAndrew Rybchenko 	_NOTE(CONSTANTCONDITION)					\
14085e111ed8SAndrew Rybchenko 	} while (B_FALSE)
14095e111ed8SAndrew Rybchenko 
14105e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14115e111ed8SAndrew Rybchenko extern	__checkReturn	efx_rc_t
14125e111ed8SAndrew Rybchenko efx_mac_select(
14135e111ed8SAndrew Rybchenko 	__in		efx_nic_t *enp);
14145e111ed8SAndrew Rybchenko 
14155e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14165e111ed8SAndrew Rybchenko extern	void
14175e111ed8SAndrew Rybchenko efx_mac_multicast_hash_compute(
14185e111ed8SAndrew Rybchenko 	__in_ecount(6*count)		uint8_t const *addrs,
14195e111ed8SAndrew Rybchenko 	__in				int count,
14205e111ed8SAndrew Rybchenko 	__out				efx_oword_t *hash_low,
14215e111ed8SAndrew Rybchenko 	__out				efx_oword_t *hash_high);
14225e111ed8SAndrew Rybchenko 
14235e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14245e111ed8SAndrew Rybchenko extern	__checkReturn	efx_rc_t
14255e111ed8SAndrew Rybchenko efx_phy_probe(
14265e111ed8SAndrew Rybchenko 	__in		efx_nic_t *enp);
14275e111ed8SAndrew Rybchenko 
14285e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14295e111ed8SAndrew Rybchenko extern			void
14305e111ed8SAndrew Rybchenko efx_phy_unprobe(
14315e111ed8SAndrew Rybchenko 	__in		efx_nic_t *enp);
14325e111ed8SAndrew Rybchenko 
14335e111ed8SAndrew Rybchenko #if EFSYS_OPT_VPD
14345e111ed8SAndrew Rybchenko 
14355e111ed8SAndrew Rybchenko /* VPD utility functions */
14365e111ed8SAndrew Rybchenko 
14375e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14385e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
14395e111ed8SAndrew Rybchenko efx_vpd_hunk_length(
14405e111ed8SAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
14415e111ed8SAndrew Rybchenko 	__in			size_t size,
14425e111ed8SAndrew Rybchenko 	__out			size_t *lengthp);
14435e111ed8SAndrew Rybchenko 
14445e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14455e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
14465e111ed8SAndrew Rybchenko efx_vpd_hunk_verify(
14475e111ed8SAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
14485e111ed8SAndrew Rybchenko 	__in			size_t size,
14495e111ed8SAndrew Rybchenko 	__out_opt		boolean_t *cksummedp);
14505e111ed8SAndrew Rybchenko 
14515e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14525e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
14535e111ed8SAndrew Rybchenko efx_vpd_hunk_reinit(
14545e111ed8SAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
14555e111ed8SAndrew Rybchenko 	__in			size_t size,
14565e111ed8SAndrew Rybchenko 	__in			boolean_t wantpid);
14575e111ed8SAndrew Rybchenko 
14585e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14595e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
14605e111ed8SAndrew Rybchenko efx_vpd_hunk_get(
14615e111ed8SAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
14625e111ed8SAndrew Rybchenko 	__in			size_t size,
14635e111ed8SAndrew Rybchenko 	__in			efx_vpd_tag_t tag,
14645e111ed8SAndrew Rybchenko 	__in			efx_vpd_keyword_t keyword,
14655e111ed8SAndrew Rybchenko 	__out			unsigned int *payloadp,
14665e111ed8SAndrew Rybchenko 	__out			uint8_t *paylenp);
14675e111ed8SAndrew Rybchenko 
14685e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14695e111ed8SAndrew Rybchenko extern	__checkReturn			efx_rc_t
14705e111ed8SAndrew Rybchenko efx_vpd_hunk_next(
14715e111ed8SAndrew Rybchenko 	__in_bcount(size)		caddr_t data,
14725e111ed8SAndrew Rybchenko 	__in				size_t size,
14735e111ed8SAndrew Rybchenko 	__out				efx_vpd_tag_t *tagp,
14745e111ed8SAndrew Rybchenko 	__out				efx_vpd_keyword_t *keyword,
14755e111ed8SAndrew Rybchenko 	__out_opt			unsigned int *payloadp,
14765e111ed8SAndrew Rybchenko 	__out_opt			uint8_t *paylenp,
14775e111ed8SAndrew Rybchenko 	__inout				unsigned int *contp);
14785e111ed8SAndrew Rybchenko 
14795e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14805e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
14815e111ed8SAndrew Rybchenko efx_vpd_hunk_set(
14825e111ed8SAndrew Rybchenko 	__in_bcount(size)	caddr_t data,
14835e111ed8SAndrew Rybchenko 	__in			size_t size,
14845e111ed8SAndrew Rybchenko 	__in			efx_vpd_value_t *evvp);
14855e111ed8SAndrew Rybchenko 
14865e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_VPD */
14875e111ed8SAndrew Rybchenko 
14885e111ed8SAndrew Rybchenko #if EFSYS_OPT_MCDI
14895e111ed8SAndrew Rybchenko 
14905e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14915e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
14925e111ed8SAndrew Rybchenko efx_mcdi_set_workaround(
14935e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
14945e111ed8SAndrew Rybchenko 	__in			uint32_t type,
14955e111ed8SAndrew Rybchenko 	__in			boolean_t enabled,
14965e111ed8SAndrew Rybchenko 	__out_opt		uint32_t *flagsp);
14975e111ed8SAndrew Rybchenko 
14985e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
14995e111ed8SAndrew Rybchenko extern	__checkReturn		efx_rc_t
15005e111ed8SAndrew Rybchenko efx_mcdi_get_workarounds(
15015e111ed8SAndrew Rybchenko 	__in			efx_nic_t *enp,
15025e111ed8SAndrew Rybchenko 	__out_opt		uint32_t *implementedp,
15035e111ed8SAndrew Rybchenko 	__out_opt		uint32_t *enabledp);
15045e111ed8SAndrew Rybchenko 
1505b97bf1caSAndrew Rybchenko #if EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10()
150685270581SAndrew Rybchenko 
150785270581SAndrew Rybchenko LIBEFX_INTERNAL
150885270581SAndrew Rybchenko extern	__checkReturn	efx_rc_t
150985270581SAndrew Rybchenko efx_mcdi_init_evq(
151085270581SAndrew Rybchenko 	__in		efx_nic_t *enp,
151185270581SAndrew Rybchenko 	__in		unsigned int instance,
151285270581SAndrew Rybchenko 	__in		efsys_mem_t *esmp,
151385270581SAndrew Rybchenko 	__in		size_t nevs,
151485270581SAndrew Rybchenko 	__in		uint32_t irq,
151585270581SAndrew Rybchenko 	__in		uint32_t us,
151685270581SAndrew Rybchenko 	__in		uint32_t flags,
151785270581SAndrew Rybchenko 	__in		boolean_t low_latency);
151885270581SAndrew Rybchenko 
151985270581SAndrew Rybchenko LIBEFX_INTERNAL
152085270581SAndrew Rybchenko extern	__checkReturn	efx_rc_t
152185270581SAndrew Rybchenko efx_mcdi_fini_evq(
152285270581SAndrew Rybchenko 	__in		efx_nic_t *enp,
152385270581SAndrew Rybchenko 	__in		uint32_t instance);
152485270581SAndrew Rybchenko 
15257640543fSAndrew Rybchenko typedef struct efx_mcdi_init_rxq_params_s {
15267640543fSAndrew Rybchenko 	boolean_t	disable_scatter;
15277640543fSAndrew Rybchenko 	boolean_t	want_inner_classes;
15287640543fSAndrew Rybchenko 	uint32_t	buf_size;
15297640543fSAndrew Rybchenko 	uint32_t	ps_buf_size;
15307640543fSAndrew Rybchenko 	uint32_t	es_bufs_per_desc;
15317640543fSAndrew Rybchenko 	uint32_t	es_max_dma_len;
15327640543fSAndrew Rybchenko 	uint32_t	es_buf_stride;
15337640543fSAndrew Rybchenko 	uint32_t	hol_block_timeout;
1534c1f02189SAndrew Rybchenko 	uint32_t	prefix_id;
15357640543fSAndrew Rybchenko } efx_mcdi_init_rxq_params_t;
15367640543fSAndrew Rybchenko 
153709b59c7dSAndrew Rybchenko LIBEFX_INTERNAL
153809b59c7dSAndrew Rybchenko extern	__checkReturn	efx_rc_t
153909b59c7dSAndrew Rybchenko efx_mcdi_init_rxq(
154009b59c7dSAndrew Rybchenko 	__in		efx_nic_t *enp,
154109b59c7dSAndrew Rybchenko 	__in		uint32_t ndescs,
154209b59c7dSAndrew Rybchenko 	__in		efx_evq_t *eep,
154309b59c7dSAndrew Rybchenko 	__in		uint32_t label,
154409b59c7dSAndrew Rybchenko 	__in		uint32_t instance,
154509b59c7dSAndrew Rybchenko 	__in		efsys_mem_t *esmp,
15467640543fSAndrew Rybchenko 	__in		const efx_mcdi_init_rxq_params_t *params);
154709b59c7dSAndrew Rybchenko 
154809b59c7dSAndrew Rybchenko LIBEFX_INTERNAL
154909b59c7dSAndrew Rybchenko extern	__checkReturn	efx_rc_t
155009b59c7dSAndrew Rybchenko efx_mcdi_fini_rxq(
155109b59c7dSAndrew Rybchenko 	__in		efx_nic_t *enp,
155209b59c7dSAndrew Rybchenko 	__in		uint32_t instance);
155309b59c7dSAndrew Rybchenko 
155470dc9c54SAndrew Rybchenko LIBEFX_INTERNAL
155570dc9c54SAndrew Rybchenko extern	__checkReturn	efx_rc_t
155670dc9c54SAndrew Rybchenko efx_mcdi_init_txq(
155770dc9c54SAndrew Rybchenko 	__in		efx_nic_t *enp,
155870dc9c54SAndrew Rybchenko 	__in		uint32_t ndescs,
155970dc9c54SAndrew Rybchenko 	__in		uint32_t target_evq,
156070dc9c54SAndrew Rybchenko 	__in		uint32_t label,
156170dc9c54SAndrew Rybchenko 	__in		uint32_t instance,
156270dc9c54SAndrew Rybchenko 	__in		uint16_t flags,
156370dc9c54SAndrew Rybchenko 	__in		efsys_mem_t *esmp);
156470dc9c54SAndrew Rybchenko 
156570dc9c54SAndrew Rybchenko LIBEFX_INTERNAL
156670dc9c54SAndrew Rybchenko extern	__checkReturn	efx_rc_t
156770dc9c54SAndrew Rybchenko efx_mcdi_fini_txq(
156870dc9c54SAndrew Rybchenko 	__in		efx_nic_t *enp,
156970dc9c54SAndrew Rybchenko 	__in		uint32_t instance);
157070dc9c54SAndrew Rybchenko 
15714fd0181fSAndrew Rybchenko #endif	/* EFSYS_OPT_RIVERHEAD || EFX_OPTS_EF10() */
157209b59c7dSAndrew Rybchenko 
15735e111ed8SAndrew Rybchenko #endif /* EFSYS_OPT_MCDI */
15745e111ed8SAndrew Rybchenko 
15755e111ed8SAndrew Rybchenko #if EFSYS_OPT_MAC_STATS
15765e111ed8SAndrew Rybchenko 
15775e111ed8SAndrew Rybchenko /*
15785e111ed8SAndrew Rybchenko  * Closed range of stats (i.e. the first and the last are included).
15795e111ed8SAndrew Rybchenko  * The last must be greater or equal (if the range is one item only) to
15805e111ed8SAndrew Rybchenko  * the first.
15815e111ed8SAndrew Rybchenko  */
15825e111ed8SAndrew Rybchenko struct efx_mac_stats_range {
15835e111ed8SAndrew Rybchenko 	efx_mac_stat_t		first;
15845e111ed8SAndrew Rybchenko 	efx_mac_stat_t		last;
15855e111ed8SAndrew Rybchenko };
15865e111ed8SAndrew Rybchenko 
15875e111ed8SAndrew Rybchenko typedef enum efx_stats_action_e {
15885e111ed8SAndrew Rybchenko 	EFX_STATS_CLEAR,
15895e111ed8SAndrew Rybchenko 	EFX_STATS_UPLOAD,
15905e111ed8SAndrew Rybchenko 	EFX_STATS_ENABLE_NOEVENTS,
15915e111ed8SAndrew Rybchenko 	EFX_STATS_ENABLE_EVENTS,
15925e111ed8SAndrew Rybchenko 	EFX_STATS_DISABLE,
15935e111ed8SAndrew Rybchenko } efx_stats_action_t;
15945e111ed8SAndrew Rybchenko 
15955e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
15965e111ed8SAndrew Rybchenko extern					efx_rc_t
15975e111ed8SAndrew Rybchenko efx_mac_stats_mask_add_ranges(
15985e111ed8SAndrew Rybchenko 	__inout_bcount(mask_size)	uint32_t *maskp,
15995e111ed8SAndrew Rybchenko 	__in				size_t mask_size,
16005e111ed8SAndrew Rybchenko 	__in_ecount(rng_count)		const struct efx_mac_stats_range *rngp,
16015e111ed8SAndrew Rybchenko 	__in				unsigned int rng_count);
16025e111ed8SAndrew Rybchenko 
16035e111ed8SAndrew Rybchenko LIBEFX_INTERNAL
16045e111ed8SAndrew Rybchenko extern	__checkReturn	efx_rc_t
16055e111ed8SAndrew Rybchenko efx_mcdi_mac_stats(
16065e111ed8SAndrew Rybchenko 	__in		efx_nic_t *enp,
16075e111ed8SAndrew Rybchenko 	__in		uint32_t vport_id,
16085e111ed8SAndrew Rybchenko 	__in_opt	efsys_mem_t *esmp,
16095e111ed8SAndrew Rybchenko 	__in		efx_stats_action_t action,
16105e111ed8SAndrew Rybchenko 	__in		uint16_t period_ms);
16115e111ed8SAndrew Rybchenko 
16125e111ed8SAndrew Rybchenko #endif	/* EFSYS_OPT_MAC_STATS */
16135e111ed8SAndrew Rybchenko 
1614a45edfceSIgor Romanov #if EFSYS_OPT_PCI
1615a45edfceSIgor Romanov 
1616a45edfceSIgor Romanov /*
1617a45edfceSIgor Romanov  * Find the next extended capability in a PCI device's config space
1618a45edfceSIgor Romanov  * with specified capability id.
1619a45edfceSIgor Romanov  * Passing 0 offset makes the function search from the start.
1620a45edfceSIgor Romanov  * If search succeeds, found capability is in modified offset.
1621a45edfceSIgor Romanov  *
1622a45edfceSIgor Romanov  * Returns ENOENT if a capability is not found.
1623a45edfceSIgor Romanov  */
1624a45edfceSIgor Romanov LIBEFX_INTERNAL
1625a45edfceSIgor Romanov extern	__checkReturn			efx_rc_t
1626a45edfceSIgor Romanov efx_pci_config_find_next_ext_cap(
1627a45edfceSIgor Romanov 	__in				efsys_pci_config_t *espcp,
162807999984SIgor Romanov 	__in				const efx_pci_ops_t *epop,
1629a45edfceSIgor Romanov 	__in				uint16_t cap_id,
1630a45edfceSIgor Romanov 	__inout				size_t *offsetp);
1631a45edfceSIgor Romanov 
1632a45edfceSIgor Romanov /*
1633a45edfceSIgor Romanov  * Get the next extended capability in a PCI device's config space.
1634a45edfceSIgor Romanov  * Passing 0 offset makes the function get the first capability.
1635a45edfceSIgor Romanov  * If search succeeds, the capability is in modified offset.
1636a45edfceSIgor Romanov  *
1637a45edfceSIgor Romanov  * Returns ENOENT if there is no next capability.
1638a45edfceSIgor Romanov  */
1639a45edfceSIgor Romanov LIBEFX_INTERNAL
1640a45edfceSIgor Romanov extern	__checkReturn			efx_rc_t
1641a45edfceSIgor Romanov efx_pci_config_next_ext_cap(
1642a45edfceSIgor Romanov 	__in				efsys_pci_config_t *espcp,
164307999984SIgor Romanov 	__in				const efx_pci_ops_t *epop,
1644a45edfceSIgor Romanov 	__inout				size_t *offsetp);
1645a45edfceSIgor Romanov 
1646a45edfceSIgor Romanov /*
1647a45edfceSIgor Romanov  * Find the next Xilinx capabilities table location by searching
1648a45edfceSIgor Romanov  * PCI extended capabilities.
1649a45edfceSIgor Romanov  *
1650a45edfceSIgor Romanov  * Returns ENOENT if a table location is not found.
1651a45edfceSIgor Romanov  */
1652a45edfceSIgor Romanov LIBEFX_INTERNAL
1653a45edfceSIgor Romanov extern	__checkReturn			efx_rc_t
1654a45edfceSIgor Romanov efx_pci_find_next_xilinx_cap_table(
1655a45edfceSIgor Romanov 	__in				efsys_pci_config_t *espcp,
165607999984SIgor Romanov 	__in				const efx_pci_ops_t *epop,
1657a45edfceSIgor Romanov 	__inout				size_t *pci_cap_offsetp,
1658a45edfceSIgor Romanov 	__out				unsigned int *xilinx_tbl_barp,
1659a45edfceSIgor Romanov 	__out				efsys_dma_addr_t *xilinx_tbl_offsetp);
1660a45edfceSIgor Romanov 
1661a45edfceSIgor Romanov /*
1662a45edfceSIgor Romanov  * Read a Xilinx extended PCI capability that gives the location
1663a45edfceSIgor Romanov  * of a Xilinx capabilities table.
1664a45edfceSIgor Romanov  *
1665a45edfceSIgor Romanov  * Returns ENOENT if the extended PCI capability does not contain
1666a45edfceSIgor Romanov  * Xilinx capabilities table locator.
1667a45edfceSIgor Romanov  */
1668a45edfceSIgor Romanov LIBEFX_INTERNAL
1669a45edfceSIgor Romanov extern	__checkReturn			efx_rc_t
1670a45edfceSIgor Romanov efx_pci_read_ext_cap_xilinx_table(
1671a45edfceSIgor Romanov 	__in				efsys_pci_config_t *espcp,
167207999984SIgor Romanov 	__in				const efx_pci_ops_t *epop,
1673a45edfceSIgor Romanov 	__in				size_t cap_offset,
1674a45edfceSIgor Romanov 	__out				unsigned int *barp,
1675a45edfceSIgor Romanov 	__out				efsys_dma_addr_t *offsetp);
1676a45edfceSIgor Romanov 
1677ba9568b8SIgor Romanov /*
1678ba9568b8SIgor Romanov  * Find a capability with specified format_id in a Xilinx capabilities table.
1679ba9568b8SIgor Romanov  * Searching is started from provided offset, taking skip_first into account.
1680ba9568b8SIgor Romanov  * If search succeeds, found capability is in modified offset.
1681ba9568b8SIgor Romanov  *
1682ba9568b8SIgor Romanov  * Returns ENOENT if an entry with specified format id is not found.
1683ba9568b8SIgor Romanov  */
1684ba9568b8SIgor Romanov LIBEFX_INTERNAL
1685ba9568b8SIgor Romanov extern	__checkReturn			efx_rc_t
1686ba9568b8SIgor Romanov efx_pci_xilinx_cap_tbl_find(
1687ba9568b8SIgor Romanov 	__in				efsys_bar_t *esbp,
1688ba9568b8SIgor Romanov 	__in				uint32_t format_id,
1689ba9568b8SIgor Romanov 	__in				boolean_t skip_first,
1690ba9568b8SIgor Romanov 	__inout				efsys_dma_addr_t *entry_offsetp);
1691ba9568b8SIgor Romanov 
1692a45edfceSIgor Romanov #endif /* EFSYS_OPT_PCI */
1693a45edfceSIgor Romanov 
1694b75eb50dSIvan Malov #if EFSYS_OPT_MAE
1695b75eb50dSIvan Malov 
1696b75eb50dSIvan Malov struct efx_mae_match_spec_s {
1697b75eb50dSIvan Malov 	efx_mae_rule_type_t		emms_type;
1698b75eb50dSIvan Malov 	uint32_t			emms_prio;
169934285fd0SIvan Malov 	union emms_mask_value_pairs {
170034285fd0SIvan Malov 		uint8_t			action[MAE_FIELD_MASK_VALUE_PAIRS_LEN];
1701*1efc26e1SIvan Malov 		uint8_t			outer[MAE_ENC_FIELD_PAIRS_LEN];
170234285fd0SIvan Malov 	} emms_mask_value_pairs;
1703b75eb50dSIvan Malov };
1704b75eb50dSIvan Malov 
170580019097SIvan Malov typedef enum efx_mae_action_e {
1706616b03e0SIvan Malov 	/* These actions are strictly ordered. */
1707616b03e0SIvan Malov 	EFX_MAE_ACTION_VLAN_POP,
170812cd7909SIvan Malov 	EFX_MAE_ACTION_VLAN_PUSH,
1709616b03e0SIvan Malov 
171077da5888SIvan Malov 	/*
171177da5888SIvan Malov 	 * These actions are not strictly ordered and can
171277da5888SIvan Malov 	 * be passed by a client in any order (before DELIVER).
171377da5888SIvan Malov 	 * However, these enumerants must be kept compactly
171477da5888SIvan Malov 	 * in the end of the enumeration (before DELIVER).
171577da5888SIvan Malov 	 */
171677da5888SIvan Malov 	EFX_MAE_ACTION_FLAG,
171783352289SIvan Malov 	EFX_MAE_ACTION_MARK,
171877da5888SIvan Malov 
171980019097SIvan Malov 	/* DELIVER is always the last action. */
172080019097SIvan Malov 	EFX_MAE_ACTION_DELIVER,
172180019097SIvan Malov 
172280019097SIvan Malov 	EFX_MAE_NACTIONS
172380019097SIvan Malov } efx_mae_action_t;
172480019097SIvan Malov 
1725616b03e0SIvan Malov /* MAE VLAN_POP action can handle 1 or 2 tags. */
1726616b03e0SIvan Malov #define	EFX_MAE_VLAN_POP_MAX_NTAGS	(2)
1727616b03e0SIvan Malov 
172812cd7909SIvan Malov /* MAE VLAN_PUSH action can handle 1 or 2 tags. */
172912cd7909SIvan Malov #define	EFX_MAE_VLAN_PUSH_MAX_NTAGS	(2)
173012cd7909SIvan Malov 
173112cd7909SIvan Malov typedef struct efx_mae_action_vlan_push_s {
173212cd7909SIvan Malov 	uint16_t			emavp_tpid_be;
173312cd7909SIvan Malov 	uint16_t			emavp_tci_be;
173412cd7909SIvan Malov } efx_mae_action_vlan_push_t;
173512cd7909SIvan Malov 
1736799889baSIvan Malov struct efx_mae_actions_s {
173780019097SIvan Malov 	/* Bitmap of actions in spec, indexed by action type */
173880019097SIvan Malov 	uint32_t			ema_actions;
173980019097SIvan Malov 
1740616b03e0SIvan Malov 	unsigned int			ema_n_vlan_tags_to_pop;
174112cd7909SIvan Malov 	unsigned int			ema_n_vlan_tags_to_push;
174212cd7909SIvan Malov 	efx_mae_action_vlan_push_t	ema_vlan_push_descs[
174312cd7909SIvan Malov 	    EFX_MAE_VLAN_PUSH_MAX_NTAGS];
174483352289SIvan Malov 	uint32_t			ema_mark_value;
174580019097SIvan Malov 	efx_mport_sel_t			ema_deliver_mport;
1746799889baSIvan Malov };
1747799889baSIvan Malov 
1748b75eb50dSIvan Malov #endif /* EFSYS_OPT_MAE */
1749b75eb50dSIvan Malov 
17505e111ed8SAndrew Rybchenko #ifdef	__cplusplus
17515e111ed8SAndrew Rybchenko }
17525e111ed8SAndrew Rybchenko #endif
17535e111ed8SAndrew Rybchenko 
17545e111ed8SAndrew Rybchenko #endif	/* _SYS_EFX_IMPL_H */
1755