xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.h (revision 592ab76f9f0f41993bebb44da85c37750a93ece9)
1 /* SPDX-License-Identifier: BSD-3-Clause
2  * Copyright 2019 Mellanox Technologies, Ltd
3  */
4 
5 #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_
6 #define RTE_PMD_MLX5_DEVX_CMDS_H_
7 
8 #include <rte_compat.h>
9 #include <rte_bitops.h>
10 
11 #include "mlx5_glue.h"
12 #include "mlx5_prm.h"
13 
14 /* This is limitation of libibverbs: in length variable type is u16. */
15 #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \
16 		MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4))
17 
18 struct mlx5_devx_mkey_attr {
19 	uint64_t addr;
20 	uint64_t size;
21 	uint32_t umem_id;
22 	uint32_t pd;
23 	uint32_t log_entity_size;
24 	uint32_t pg_access:1;
25 	uint32_t relaxed_ordering_write:1;
26 	uint32_t relaxed_ordering_read:1;
27 	uint32_t umr_en:1;
28 	uint32_t crypto_en:2;
29 	uint32_t set_remote_rw:1;
30 	struct mlx5_klm *klm_array;
31 	int klm_num;
32 };
33 
34 /* HCA qos attributes. */
35 struct mlx5_hca_qos_attr {
36 	uint32_t sup:1;	/* Whether QOS is supported. */
37 	uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */
38 	uint32_t packet_pacing:1; /* Packet pacing is supported. */
39 	uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */
40 	uint32_t flow_meter:1;
41 	/*
42 	 * Flow meter is supported, updated version.
43 	 * When flow_meter is 1, it indicates that REG_C sharing is supported.
44 	 * If flow_meter is 1, flow_meter_old is also 1.
45 	 * Using older driver versions, flow_meter_old can be 1
46 	 * while flow_meter is 0.
47 	 */
48 	uint32_t flow_meter_aso_sup:1;
49 	/* Whether FLOW_METER_ASO Object is supported. */
50 	uint8_t log_max_flow_meter;
51 	/* Power of the maximum supported meters. */
52 	uint8_t flow_meter_reg_c_ids;
53 	/* Bitmap of the reg_Cs available for flow meter to use. */
54 	uint32_t log_meter_aso_granularity:5;
55 	/* Power of the minimum allocation granularity Object. */
56 	uint32_t log_meter_aso_max_alloc:5;
57 	/* Power of the maximum allocation granularity Object. */
58 	uint32_t log_max_num_meter_aso:5;
59 	/* Power of the maximum number of supported objects. */
60 
61 };
62 
63 struct mlx5_hca_vdpa_attr {
64 	uint8_t virtio_queue_type;
65 	uint32_t valid:1;
66 	uint32_t desc_tunnel_offload_type:1;
67 	uint32_t eth_frame_offload_type:1;
68 	uint32_t virtio_version_1_0:1;
69 	uint32_t tso_ipv4:1;
70 	uint32_t tso_ipv6:1;
71 	uint32_t tx_csum:1;
72 	uint32_t rx_csum:1;
73 	uint32_t event_mode:3;
74 	uint32_t log_doorbell_stride:5;
75 	uint32_t log_doorbell_bar_size:5;
76 	uint32_t queue_counters_valid:1;
77 	uint32_t max_num_virtio_queues;
78 	struct {
79 		uint32_t a;
80 		uint32_t b;
81 	} umems[3];
82 	uint64_t doorbell_bar_offset;
83 };
84 
85 struct mlx5_hca_flow_attr {
86 	uint32_t tunnel_header_0_1;
87 	uint32_t tunnel_header_2_3;
88 };
89 
90 /**
91  * Accumulate port PARSE_GRAPH_NODE capabilities from
92  * PARSE_GRAPH_NODE Capabilities and HCA Capabilities 2 tables
93  */
94 __extension__
95 struct mlx5_hca_flex_attr {
96 	uint32_t node_in;
97 	uint32_t node_out;
98 	uint16_t header_length_mode;
99 	uint16_t sample_offset_mode;
100 	uint8_t  max_num_arc_in;
101 	uint8_t  max_num_arc_out;
102 	uint8_t  max_num_sample;
103 	uint8_t  max_num_prog_sample:5;	/* From HCA CAP 2 */
104 	uint8_t  sample_id_in_out:1;
105 	uint16_t max_base_header_length;
106 	uint8_t  max_sample_base_offset;
107 	uint16_t max_next_header_offset;
108 	uint8_t  header_length_mask_width;
109 };
110 
111 /* ISO C restricts enumerator values to range of 'int' */
112 __extension__
113 enum {
114 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_HEAD          = RTE_BIT32(1),
115 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MAC           = RTE_BIT32(2),
116 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IP            = RTE_BIT32(3),
117 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GRE           = RTE_BIT32(4),
118 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_UDP           = RTE_BIT32(5),
119 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MPLS          = RTE_BIT32(6),
120 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_TCP           = RTE_BIT32(7),
121 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_VXLAN_GRE     = RTE_BIT32(8),
122 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GENEVE        = RTE_BIT32(9),
123 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPSEC_ESP     = RTE_BIT32(10),
124 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV4          = RTE_BIT32(11),
125 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV6          = RTE_BIT32(12),
126 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_PROGRAMMABLE  = RTE_BIT32(31)
127 };
128 
129 enum {
130 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_FIXED          = RTE_BIT32(0),
131 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_EXPLISIT_FIELD = RTE_BIT32(1),
132 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_BITMASK_FIELD  = RTE_BIT32(2)
133 };
134 
135 /*
136  * DWORD shift is the base for calculating header_length_field_mask
137  * value in the MLX5_GRAPH_NODE_LEN_FIELD mode.
138  */
139 #define MLX5_PARSE_GRAPH_NODE_HDR_LEN_SHIFT_DWORD 0x02
140 
141 static inline uint32_t
142 mlx5_hca_parse_graph_node_base_hdr_len_mask
143 	(const struct mlx5_hca_flex_attr *attr)
144 {
145 	return (1 << attr->header_length_mask_width) - 1;
146 }
147 
148 /* HCA supports this number of time periods for LRO. */
149 #define MLX5_LRO_NUM_SUPP_PERIODS 4
150 
151 /* HCA attributes. */
152 struct mlx5_hca_attr {
153 	uint32_t eswitch_manager:1;
154 	uint32_t flow_counters_dump:1;
155 	uint32_t mem_rq_rmp:1;
156 	uint32_t log_max_rmp:5;
157 	uint32_t log_max_rqt_size:5;
158 	uint32_t parse_graph_flex_node:1;
159 	uint8_t flow_counter_bulk_alloc_bitmap;
160 	uint32_t eth_net_offloads:1;
161 	uint32_t eth_virt:1;
162 	uint32_t wqe_vlan_insert:1;
163 	uint32_t csum_cap:1;
164 	uint32_t vlan_cap:1;
165 	uint32_t wqe_inline_mode:2;
166 	uint32_t vport_inline_mode:3;
167 	uint32_t tunnel_stateless_geneve_rx:1;
168 	uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */
169 	uint32_t tunnel_stateless_gtp:1;
170 	uint32_t max_lso_cap;
171 	uint32_t scatter_fcs:1;
172 	uint32_t lro_cap:1;
173 	uint32_t tunnel_lro_gre:1;
174 	uint32_t tunnel_lro_vxlan:1;
175 	uint32_t tunnel_stateless_gre:1;
176 	uint32_t tunnel_stateless_vxlan:1;
177 	uint32_t swp:1;
178 	uint32_t swp_csum:1;
179 	uint32_t swp_lso:1;
180 	uint32_t lro_max_msg_sz_mode:2;
181 	uint32_t rq_delay_drop:1;
182 	uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
183 	uint16_t lro_min_mss_size;
184 	uint32_t flex_parser_protocols;
185 	uint32_t max_geneve_tlv_options;
186 	uint32_t max_geneve_tlv_option_data_len;
187 	uint32_t hairpin:1;
188 	uint32_t log_max_hairpin_queues:5;
189 	uint32_t log_max_hairpin_wq_data_sz:5;
190 	uint32_t log_max_hairpin_num_packets:5;
191 	uint32_t vhca_id:16;
192 	uint32_t relaxed_ordering_write:1;
193 	uint32_t relaxed_ordering_read:1;
194 	uint32_t access_register_user:1;
195 	uint32_t wqe_index_ignore:1;
196 	uint32_t cross_channel:1;
197 	uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */
198 	uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */
199 	uint32_t num_lag_ports:4; /* Number of ports can be bonded. */
200 	uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */
201 	uint32_t scatter_fcs_w_decap_disable:1;
202 	uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */
203 	uint32_t roce:1;
204 	uint32_t wait_on_time:1;
205 	uint32_t rq_ts_format:2;
206 	uint32_t sq_ts_format:2;
207 	uint32_t steering_format_version:4;
208 	uint32_t qp_ts_format:2;
209 	uint32_t regexp_params:1;
210 	uint32_t regexp_version:3;
211 	uint32_t reg_c_preserve:1;
212 	uint32_t ct_offload:1; /* General obj type ASO CT offload supported. */
213 	uint32_t crypto:1; /* Crypto engine is supported. */
214 	uint32_t aes_xts:1; /* AES-XTS crypto is supported. */
215 	uint32_t dek:1; /* General obj type DEK is supported. */
216 	uint32_t import_kek:1; /* General obj type IMPORT_KEK supported. */
217 	uint32_t credential:1; /* General obj type CREDENTIAL supported. */
218 	uint32_t crypto_login:1; /* General obj type CRYPTO_LOGIN supported. */
219 	uint32_t regexp_num_of_engines;
220 	uint32_t log_max_ft_sampler_num:8;
221 	uint32_t inner_ipv4_ihl:1;
222 	uint32_t outer_ipv4_ihl:1;
223 	uint32_t geneve_tlv_opt;
224 	uint32_t cqe_compression:1;
225 	uint32_t mini_cqe_resp_flow_tag:1;
226 	uint32_t mini_cqe_resp_l3_l4_tag:1;
227 	uint32_t pkt_integrity_match:1; /* 1 if HW supports integrity item */
228 	struct mlx5_hca_qos_attr qos;
229 	struct mlx5_hca_vdpa_attr vdpa;
230 	struct mlx5_hca_flow_attr flow;
231 	struct mlx5_hca_flex_attr flex;
232 	int log_max_qp_sz;
233 	int log_max_cq_sz;
234 	int log_max_qp;
235 	int log_max_cq;
236 	uint32_t log_max_pd;
237 	uint32_t log_max_mrw_sz;
238 	uint32_t log_max_srq;
239 	uint32_t log_max_srq_sz;
240 	uint32_t rss_ind_tbl_cap;
241 	uint32_t mmo_dma_sq_en:1;
242 	uint32_t mmo_compress_sq_en:1;
243 	uint32_t mmo_decompress_sq_en:1;
244 	uint32_t mmo_dma_qp_en:1;
245 	uint32_t mmo_compress_qp_en:1;
246 	uint32_t mmo_decompress_qp_en:1;
247 	uint32_t mmo_regex_qp_en:1;
248 	uint32_t mmo_regex_sq_en:1;
249 	uint32_t compress_min_block_size:4;
250 	uint32_t log_max_mmo_dma:5;
251 	uint32_t log_max_mmo_compress:5;
252 	uint32_t log_max_mmo_decompress:5;
253 	uint32_t umr_modify_entity_size_disabled:1;
254 	uint32_t umr_indirect_mkey_disabled:1;
255 	uint32_t log_min_stride_wqe_sz:5;
256 	uint32_t esw_mgr_vport_id_valid:1; /* E-Switch Mgr vport ID is valid. */
257 	uint32_t crypto_wrapped_import_method:1;
258 	uint16_t esw_mgr_vport_id; /* E-Switch Mgr vport ID . */
259 	uint16_t max_wqe_sz_sq;
260 };
261 
262 /* LAG Context. */
263 struct mlx5_devx_lag_context {
264 	uint32_t fdb_selection_mode:1;
265 	uint32_t port_select_mode:3;
266 	uint32_t lag_state:3;
267 	uint32_t tx_remap_affinity_1:4;
268 	uint32_t tx_remap_affinity_2:4;
269 };
270 
271 struct mlx5_devx_wq_attr {
272 	uint32_t wq_type:4;
273 	uint32_t wq_signature:1;
274 	uint32_t end_padding_mode:2;
275 	uint32_t cd_slave:1;
276 	uint32_t hds_skip_first_sge:1;
277 	uint32_t log2_hds_buf_size:3;
278 	uint32_t page_offset:5;
279 	uint32_t lwm:16;
280 	uint32_t pd:24;
281 	uint32_t uar_page:24;
282 	uint64_t dbr_addr;
283 	uint32_t hw_counter;
284 	uint32_t sw_counter;
285 	uint32_t log_wq_stride:4;
286 	uint32_t log_wq_pg_sz:5;
287 	uint32_t log_wq_sz:5;
288 	uint32_t dbr_umem_valid:1;
289 	uint32_t wq_umem_valid:1;
290 	uint32_t log_hairpin_num_packets:5;
291 	uint32_t log_hairpin_data_sz:5;
292 	uint32_t single_wqe_log_num_of_strides:4;
293 	uint32_t two_byte_shift_en:1;
294 	uint32_t single_stride_log_num_of_bytes:3;
295 	uint32_t dbr_umem_id;
296 	uint32_t wq_umem_id;
297 	uint64_t wq_umem_offset;
298 };
299 
300 /* Create RQ attributes structure, used by create RQ operation. */
301 struct mlx5_devx_create_rq_attr {
302 	uint32_t rlky:1;
303 	uint32_t delay_drop_en:1;
304 	uint32_t scatter_fcs:1;
305 	uint32_t vsd:1;
306 	uint32_t mem_rq_type:4;
307 	uint32_t state:4;
308 	uint32_t flush_in_error_en:1;
309 	uint32_t hairpin:1;
310 	uint32_t ts_format:2;
311 	uint32_t user_index:24;
312 	uint32_t cqn:24;
313 	uint32_t counter_set_id:8;
314 	uint32_t rmpn:24;
315 	struct mlx5_devx_wq_attr wq_attr;
316 };
317 
318 /* Modify RQ attributes structure, used by modify RQ operation. */
319 struct mlx5_devx_modify_rq_attr {
320 	uint32_t rqn:24;
321 	uint32_t rq_state:4; /* Current RQ state. */
322 	uint32_t state:4; /* Required RQ state. */
323 	uint32_t scatter_fcs:1;
324 	uint32_t vsd:1;
325 	uint32_t counter_set_id:8;
326 	uint32_t hairpin_peer_sq:24;
327 	uint32_t hairpin_peer_vhca:16;
328 	uint64_t modify_bitmask;
329 	uint32_t lwm:16; /* Contained WQ lwm. */
330 };
331 
332 /* Create RMP attributes structure, used by create RMP operation. */
333 struct mlx5_devx_create_rmp_attr {
334 	uint32_t rsvd0:8;
335 	uint32_t state:4;
336 	uint32_t rsvd1:20;
337 	uint32_t basic_cyclic_rcv_wqe:1;
338 	uint32_t rsvd4:31;
339 	uint32_t rsvd8[10];
340 	struct mlx5_devx_wq_attr wq_attr;
341 };
342 
343 struct mlx5_rx_hash_field_select {
344 	uint32_t l3_prot_type:1;
345 	uint32_t l4_prot_type:1;
346 	uint32_t selected_fields:30;
347 };
348 
349 /* TIR attributes structure, used by TIR operations. */
350 struct mlx5_devx_tir_attr {
351 	uint32_t disp_type:4;
352 	uint32_t lro_timeout_period_usecs:16;
353 	uint32_t lro_enable_mask:4;
354 	uint32_t lro_max_msg_sz:8;
355 	uint32_t inline_rqn:24;
356 	uint32_t rx_hash_symmetric:1;
357 	uint32_t tunneled_offload_en:1;
358 	uint32_t indirect_table:24;
359 	uint32_t rx_hash_fn:4;
360 	uint32_t self_lb_block:2;
361 	uint32_t transport_domain:24;
362 	uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN];
363 	struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
364 	struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
365 };
366 
367 /* TIR attributes structure, used by TIR modify. */
368 struct mlx5_devx_modify_tir_attr {
369 	uint32_t tirn:24;
370 	uint64_t modify_bitmask;
371 	struct mlx5_devx_tir_attr tir;
372 };
373 
374 /* RQT attributes structure, used by RQT operations. */
375 struct mlx5_devx_rqt_attr {
376 	uint8_t rq_type;
377 	uint32_t rqt_max_size:16;
378 	uint32_t rqt_actual_size:16;
379 	uint32_t rq_list[];
380 };
381 
382 /* TIS attributes structure. */
383 struct mlx5_devx_tis_attr {
384 	uint32_t strict_lag_tx_port_affinity:1;
385 	uint32_t tls_en:1;
386 	uint32_t lag_tx_port_affinity:4;
387 	uint32_t prio:4;
388 	uint32_t transport_domain:24;
389 };
390 
391 /* SQ attributes structure, used by SQ create operation. */
392 struct mlx5_devx_create_sq_attr {
393 	uint32_t rlky:1;
394 	uint32_t cd_master:1;
395 	uint32_t fre:1;
396 	uint32_t flush_in_error_en:1;
397 	uint32_t allow_multi_pkt_send_wqe:1;
398 	uint32_t min_wqe_inline_mode:3;
399 	uint32_t state:4;
400 	uint32_t reg_umr:1;
401 	uint32_t allow_swp:1;
402 	uint32_t hairpin:1;
403 	uint32_t non_wire:1;
404 	uint32_t static_sq_wq:1;
405 	uint32_t ts_format:2;
406 	uint32_t user_index:24;
407 	uint32_t cqn:24;
408 	uint32_t packet_pacing_rate_limit_index:16;
409 	uint32_t tis_lst_sz:16;
410 	uint32_t tis_num:24;
411 	struct mlx5_devx_wq_attr wq_attr;
412 };
413 
414 /* SQ attributes structure, used by SQ modify operation. */
415 struct mlx5_devx_modify_sq_attr {
416 	uint32_t sq_state:4;
417 	uint32_t state:4;
418 	uint32_t hairpin_peer_rq:24;
419 	uint32_t hairpin_peer_vhca:16;
420 };
421 
422 
423 /* CQ attributes structure, used by CQ operations. */
424 struct mlx5_devx_cq_attr {
425 	uint32_t q_umem_valid:1;
426 	uint32_t db_umem_valid:1;
427 	uint32_t use_first_only:1;
428 	uint32_t overrun_ignore:1;
429 	uint32_t cqe_comp_en:1;
430 	uint32_t mini_cqe_res_format:2;
431 	uint32_t mini_cqe_res_format_ext:2;
432 	uint32_t log_cq_size:5;
433 	uint32_t log_page_size:5;
434 	uint32_t uar_page_id;
435 	uint32_t q_umem_id;
436 	uint64_t q_umem_offset;
437 	uint32_t db_umem_id;
438 	uint64_t db_umem_offset;
439 	uint32_t eqn;
440 	uint64_t db_addr;
441 };
442 
443 /* Virtq attributes structure, used by VIRTQ operations. */
444 struct mlx5_devx_virtq_attr {
445 	uint16_t hw_available_index;
446 	uint16_t hw_used_index;
447 	uint16_t q_size;
448 	uint32_t pd:24;
449 	uint32_t virtio_version_1_0:1;
450 	uint32_t tso_ipv4:1;
451 	uint32_t tso_ipv6:1;
452 	uint32_t tx_csum:1;
453 	uint32_t rx_csum:1;
454 	uint32_t event_mode:3;
455 	uint32_t state:4;
456 	uint32_t hw_latency_mode:2;
457 	uint32_t hw_max_latency_us:12;
458 	uint32_t hw_max_pending_comp:16;
459 	uint32_t dirty_bitmap_dump_enable:1;
460 	uint32_t dirty_bitmap_mkey;
461 	uint32_t dirty_bitmap_size;
462 	uint32_t mkey;
463 	uint32_t qp_id;
464 	uint32_t queue_index;
465 	uint32_t tis_id;
466 	uint32_t counters_obj_id;
467 	uint64_t dirty_bitmap_addr;
468 	uint64_t type;
469 	uint64_t desc_addr;
470 	uint64_t used_addr;
471 	uint64_t available_addr;
472 	struct {
473 		uint32_t id;
474 		uint32_t size;
475 		uint64_t offset;
476 	} umems[3];
477 	uint8_t error_type;
478 };
479 
480 
481 struct mlx5_devx_qp_attr {
482 	uint32_t pd:24;
483 	uint32_t uar_index:24;
484 	uint32_t cqn:24;
485 	uint32_t log_page_size:5;
486 	uint32_t num_of_receive_wqes:17; /* Must be power of 2. */
487 	uint32_t log_rq_stride:3;
488 	uint32_t num_of_send_wqbbs:17; /* Must be power of 2. */
489 	uint32_t ts_format:2;
490 	uint32_t dbr_umem_valid:1;
491 	uint32_t dbr_umem_id;
492 	uint64_t dbr_address;
493 	uint32_t wq_umem_id;
494 	uint64_t wq_umem_offset;
495 	uint32_t user_index:24;
496 	uint32_t mmo:1;
497 };
498 
499 struct mlx5_devx_virtio_q_couners_attr {
500 	uint64_t received_desc;
501 	uint64_t completed_desc;
502 	uint32_t error_cqes;
503 	uint32_t bad_desc_errors;
504 	uint32_t exceed_max_chain;
505 	uint32_t invalid_buffer;
506 };
507 
508 /*
509  * graph flow match sample attributes structure,
510  * used by flex parser operations.
511  */
512 struct mlx5_devx_match_sample_attr {
513 	uint32_t flow_match_sample_en:1;
514 	uint32_t flow_match_sample_field_offset:16;
515 	uint32_t flow_match_sample_offset_mode:4;
516 	uint32_t flow_match_sample_field_offset_mask;
517 	uint32_t flow_match_sample_field_offset_shift:4;
518 	uint32_t flow_match_sample_field_base_offset:8;
519 	uint32_t flow_match_sample_tunnel_mode:3;
520 	uint32_t flow_match_sample_field_id;
521 };
522 
523 /* graph node arc attributes structure, used by flex parser operations. */
524 struct mlx5_devx_graph_arc_attr {
525 	uint32_t compare_condition_value:16;
526 	uint32_t start_inner_tunnel:1;
527 	uint32_t arc_parse_graph_node:8;
528 	uint32_t parse_graph_node_handle;
529 };
530 
531 /* Maximal number of samples per graph node. */
532 #define MLX5_GRAPH_NODE_SAMPLE_NUM 8
533 
534 /* Maximal number of input/output arcs per graph node. */
535 #define MLX5_GRAPH_NODE_ARC_NUM 8
536 
537 /* parse graph node attributes structure, used by flex parser operations. */
538 struct mlx5_devx_graph_node_attr {
539 	uint32_t modify_field_select;
540 	uint32_t header_length_mode:4;
541 	uint32_t header_length_base_value:16;
542 	uint32_t header_length_field_shift:4;
543 	uint32_t header_length_field_offset:16;
544 	uint32_t header_length_field_mask;
545 	struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM];
546 	uint32_t next_header_field_offset:16;
547 	uint32_t next_header_field_size:5;
548 	struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM];
549 	struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM];
550 };
551 
552 /* Encryption key size is up to 1024 bit, 128 bytes. */
553 #define MLX5_CRYPTO_KEY_MAX_SIZE	128
554 
555 struct mlx5_devx_dek_attr {
556 	uint32_t key_size:4;
557 	uint32_t has_keytag:1;
558 	uint32_t key_purpose:4;
559 	uint32_t pd:24;
560 	uint64_t opaque;
561 	uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE];
562 };
563 
564 struct mlx5_devx_import_kek_attr {
565 	uint64_t modify_field_select;
566 	uint32_t state:8;
567 	uint32_t key_size:4;
568 	uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE];
569 };
570 
571 #define MLX5_CRYPTO_CREDENTIAL_SIZE	48
572 
573 struct mlx5_devx_credential_attr {
574 	uint64_t modify_field_select;
575 	uint32_t state:8;
576 	uint32_t credential_role:8;
577 	uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE];
578 };
579 
580 struct mlx5_devx_crypto_login_attr {
581 	uint64_t modify_field_select;
582 	uint32_t credential_pointer:24;
583 	uint32_t session_import_kek_ptr:24;
584 	uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE];
585 };
586 
587 /* mlx5_devx_cmds.c */
588 
589 __rte_internal
590 struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx,
591 						       uint32_t bulk_sz);
592 __rte_internal
593 int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
594 __rte_internal
595 int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
596 				     int clear, uint32_t n_counters,
597 				     uint64_t *pkts, uint64_t *bytes,
598 				     uint32_t mkey, void *addr,
599 				     void *cmd_comp,
600 				     uint64_t async_id);
601 __rte_internal
602 int mlx5_devx_cmd_query_hca_attr(void *ctx,
603 				 struct mlx5_hca_attr *attr);
604 __rte_internal
605 struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx,
606 					      struct mlx5_devx_mkey_attr *attr);
607 __rte_internal
608 int mlx5_devx_get_out_command_status(void *out);
609 __rte_internal
610 int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
611 				  uint32_t *tis_td);
612 __rte_internal
613 struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx,
614 				       struct mlx5_devx_create_rq_attr *rq_attr,
615 				       int socket);
616 __rte_internal
617 int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
618 			    struct mlx5_devx_modify_rq_attr *rq_attr);
619 __rte_internal
620 struct mlx5_devx_obj *mlx5_devx_cmd_create_rmp(void *ctx,
621 			struct mlx5_devx_create_rmp_attr *rq_attr, int socket);
622 __rte_internal
623 struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx,
624 					   struct mlx5_devx_tir_attr *tir_attr);
625 __rte_internal
626 struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx,
627 					   struct mlx5_devx_rqt_attr *rqt_attr);
628 __rte_internal
629 struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx,
630 				      struct mlx5_devx_create_sq_attr *sq_attr);
631 __rte_internal
632 int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
633 			    struct mlx5_devx_modify_sq_attr *sq_attr);
634 __rte_internal
635 struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx,
636 					   struct mlx5_devx_tis_attr *tis_attr);
637 __rte_internal
638 struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx);
639 __rte_internal
640 int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain,
641 			    FILE *file);
642 __rte_internal
643 int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file);
644 __rte_internal
645 struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx,
646 					      struct mlx5_devx_cq_attr *attr);
647 __rte_internal
648 struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx,
649 					     struct mlx5_devx_virtq_attr *attr);
650 __rte_internal
651 int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
652 			       struct mlx5_devx_virtq_attr *attr);
653 __rte_internal
654 int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
655 			      struct mlx5_devx_virtq_attr *attr);
656 __rte_internal
657 struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx,
658 					      struct mlx5_devx_qp_attr *attr);
659 __rte_internal
660 int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp,
661 				  uint32_t qp_st_mod_op, uint32_t remote_qp_id);
662 __rte_internal
663 int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
664 			     struct mlx5_devx_rqt_attr *rqt_attr);
665 __rte_internal
666 int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
667 			     struct mlx5_devx_modify_tir_attr *tir_attr);
668 __rte_internal
669 int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
670 				      uint32_t ids[], uint32_t num);
671 
672 __rte_internal
673 struct mlx5_devx_obj *
674 mlx5_devx_cmd_create_flex_parser(void *ctx,
675 				 struct mlx5_devx_graph_node_attr *data);
676 
677 __rte_internal
678 int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id,
679 				uint32_t arg, uint32_t *data, uint32_t dw_cnt);
680 
681 __rte_internal
682 int mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id,
683 				 uint32_t arg, uint32_t *data, uint32_t dw_cnt);
684 
685 __rte_internal
686 struct mlx5_devx_obj *
687 mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
688 		uint16_t class, uint8_t type, uint8_t len);
689 
690 /**
691  * Create virtio queue counters object DevX API.
692  *
693  * @param[in] ctx
694  *   Device context.
695 
696  * @return
697  *   The DevX object created, NULL otherwise and rte_errno is set.
698  */
699 __rte_internal
700 struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx);
701 
702 /**
703  * Query virtio queue counters object using DevX API.
704  *
705  * @param[in] couners_obj
706  *   Pointer to virtq object structure.
707  * @param [in/out] attr
708  *   Pointer to virtio queue counters attributes structure.
709  *
710  * @return
711  *   0 on success, a negative errno value otherwise and rte_errno is set.
712  */
713 __rte_internal
714 int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
715 				  struct mlx5_devx_virtio_q_couners_attr *attr);
716 __rte_internal
717 struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx,
718 							    uint32_t pd);
719 __rte_internal
720 struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx);
721 
722 __rte_internal
723 int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id);
724 
725 __rte_internal
726 struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx);
727 __rte_internal
728 int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
729 				      uint32_t *out_of_buffers);
730 __rte_internal
731 struct mlx5_devx_obj *mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx,
732 					uint32_t pd, uint32_t log_obj_size);
733 
734 /**
735  * Create general object of type FLOW_METER_ASO using DevX API..
736  *
737  * @param[in] ctx
738  *   Device context.
739  * @param [in] pd
740  *   PD value to associate the FLOW_METER_ASO object with.
741  * @param [in] log_obj_size
742  *   log_obj_size define to allocate number of 2 * meters
743  *   in one FLOW_METER_ASO object.
744  *
745  * @return
746  *   The DevX object created, NULL otherwise and rte_errno is set.
747  */
748 __rte_internal
749 struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx,
750 					uint32_t pd, uint32_t log_obj_size);
751 __rte_internal
752 struct mlx5_devx_obj *
753 mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr);
754 
755 __rte_internal
756 struct mlx5_devx_obj *
757 mlx5_devx_cmd_create_import_kek_obj(void *ctx,
758 				    struct mlx5_devx_import_kek_attr *attr);
759 
760 __rte_internal
761 struct mlx5_devx_obj *
762 mlx5_devx_cmd_create_credential_obj(void *ctx,
763 				    struct mlx5_devx_credential_attr *attr);
764 
765 __rte_internal
766 struct mlx5_devx_obj *
767 mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
768 				      struct mlx5_devx_crypto_login_attr *attr);
769 
770 __rte_internal
771 int
772 mlx5_devx_cmd_query_lag(void *ctx,
773 			struct mlx5_devx_lag_context *lag_ctx);
774 #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */
775