17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_ 77b4f1e6bSMatan Azrad 87b4f1e6bSMatan Azrad #include "mlx5_glue.h" 953ec4db0SMatan Azrad #include "mlx5_prm.h" 10fd2ca80cSOphir Munk #include <rte_compat.h> 117b4f1e6bSMatan Azrad 129cc0e99cSViacheslav Ovsiienko /* 139cc0e99cSViacheslav Ovsiienko * Defines the amount of retries to allocate the first UAR in the page. 149cc0e99cSViacheslav Ovsiienko * OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as 159cc0e99cSViacheslav Ovsiienko * UAR base address if UAR was not the first object in the UAR page. 169cc0e99cSViacheslav Ovsiienko * It caused the PMD failure and we should try to get another UAR 179cc0e99cSViacheslav Ovsiienko * till we get the first one with non-NULL base address returned. 189cc0e99cSViacheslav Ovsiienko */ 199cc0e99cSViacheslav Ovsiienko #define MLX5_ALLOC_UAR_RETRY 32 207b4f1e6bSMatan Azrad 2153ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */ 2253ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \ 2353ec4db0SMatan Azrad MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4)) 2453ec4db0SMatan Azrad 257b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr { 267b4f1e6bSMatan Azrad uint64_t addr; 277b4f1e6bSMatan Azrad uint64_t size; 287b4f1e6bSMatan Azrad uint32_t umem_id; 297b4f1e6bSMatan Azrad uint32_t pd; 3053ec4db0SMatan Azrad uint32_t log_entity_size; 3153ec4db0SMatan Azrad uint32_t pg_access:1; 32e82ddd28STal Shnaiderman uint32_t relaxed_ordering_write:1; 33e82ddd28STal Shnaiderman uint32_t relaxed_ordering_read:1; 34f2054291SSuanming Mou uint32_t umr_en:1; 3553ec4db0SMatan Azrad struct mlx5_klm *klm_array; 3653ec4db0SMatan Azrad int klm_num; 377b4f1e6bSMatan Azrad }; 387b4f1e6bSMatan Azrad 397b4f1e6bSMatan Azrad /* HCA qos attributes. */ 407b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr { 417b4f1e6bSMatan Azrad uint32_t sup:1; /* Whether QOS is supported. */ 42b6505738SDekel Peled uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */ 4379a7e409SViacheslav Ovsiienko uint32_t packet_pacing:1; /* Packet pacing is supported. */ 4479a7e409SViacheslav Ovsiienko uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */ 45b6505738SDekel Peled uint32_t flow_meter:1; 46b6505738SDekel Peled /* 47b6505738SDekel Peled * Flow meter is supported, updated version. 48b6505738SDekel Peled * When flow_meter is 1, it indicates that REG_C sharing is supported. 49b6505738SDekel Peled * If flow_meter is 1, flow_meter_old is also 1. 50b6505738SDekel Peled * Using older driver versions, flow_meter_old can be 1 51b6505738SDekel Peled * while flow_meter is 0. 52b6505738SDekel Peled */ 535b9e24aeSLi Zhang uint32_t flow_meter_aso_sup:1; 545b9e24aeSLi Zhang /* Whether FLOW_METER_ASO Object is supported. */ 557b4f1e6bSMatan Azrad uint8_t log_max_flow_meter; 567b4f1e6bSMatan Azrad /* Power of the maximum supported meters. */ 577b4f1e6bSMatan Azrad uint8_t flow_meter_reg_c_ids; 587b4f1e6bSMatan Azrad /* Bitmap of the reg_Cs available for flow meter to use. */ 595b9e24aeSLi Zhang uint32_t log_meter_aso_granularity:5; 605b9e24aeSLi Zhang /* Power of the minimum allocation granularity Object. */ 615b9e24aeSLi Zhang uint32_t log_meter_aso_max_alloc:5; 625b9e24aeSLi Zhang /* Power of the maximum allocation granularity Object. */ 635b9e24aeSLi Zhang uint32_t log_max_num_meter_aso:5; 645b9e24aeSLi Zhang /* Power of the maximum number of supported objects. */ 657b4f1e6bSMatan Azrad 667b4f1e6bSMatan Azrad }; 677b4f1e6bSMatan Azrad 68ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr { 69ba1768c4SMatan Azrad uint8_t virtio_queue_type; 70ba1768c4SMatan Azrad uint32_t valid:1; 71ba1768c4SMatan Azrad uint32_t desc_tunnel_offload_type:1; 72ba1768c4SMatan Azrad uint32_t eth_frame_offload_type:1; 73ba1768c4SMatan Azrad uint32_t virtio_version_1_0:1; 74ba1768c4SMatan Azrad uint32_t tso_ipv4:1; 75ba1768c4SMatan Azrad uint32_t tso_ipv6:1; 76ba1768c4SMatan Azrad uint32_t tx_csum:1; 77ba1768c4SMatan Azrad uint32_t rx_csum:1; 78ba1768c4SMatan Azrad uint32_t event_mode:3; 79ba1768c4SMatan Azrad uint32_t log_doorbell_stride:5; 80ba1768c4SMatan Azrad uint32_t log_doorbell_bar_size:5; 81796ae7bbSMatan Azrad uint32_t queue_counters_valid:1; 82ba1768c4SMatan Azrad uint32_t max_num_virtio_queues; 838712c80aSMatan Azrad struct { 848712c80aSMatan Azrad uint32_t a; 858712c80aSMatan Azrad uint32_t b; 868712c80aSMatan Azrad } umems[3]; 87ba1768c4SMatan Azrad uint64_t doorbell_bar_offset; 88ba1768c4SMatan Azrad }; 89ba1768c4SMatan Azrad 907b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */ 917b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4 927b4f1e6bSMatan Azrad 937b4f1e6bSMatan Azrad /* HCA attributes. */ 947b4f1e6bSMatan Azrad struct mlx5_hca_attr { 957b4f1e6bSMatan Azrad uint32_t eswitch_manager:1; 967b4f1e6bSMatan Azrad uint32_t flow_counters_dump:1; 972d3c670cSMatan Azrad uint32_t log_max_rqt_size:5; 9838119ebeSBing Zhao uint32_t parse_graph_flex_node:1; 997b4f1e6bSMatan Azrad uint8_t flow_counter_bulk_alloc_bitmap; 1007b4f1e6bSMatan Azrad uint32_t eth_net_offloads:1; 1017b4f1e6bSMatan Azrad uint32_t eth_virt:1; 1027b4f1e6bSMatan Azrad uint32_t wqe_vlan_insert:1; 1037b4f1e6bSMatan Azrad uint32_t wqe_inline_mode:2; 1047b4f1e6bSMatan Azrad uint32_t vport_inline_mode:3; 1057b4f1e6bSMatan Azrad uint32_t tunnel_stateless_geneve_rx:1; 1067b4f1e6bSMatan Azrad uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */ 1077b4f1e6bSMatan Azrad uint32_t tunnel_stateless_gtp:1; 1087b4f1e6bSMatan Azrad uint32_t lro_cap:1; 1097b4f1e6bSMatan Azrad uint32_t tunnel_lro_gre:1; 1107b4f1e6bSMatan Azrad uint32_t tunnel_lro_vxlan:1; 1117b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz_mode:2; 1127b4f1e6bSMatan Azrad uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS]; 113613d64e4SDekel Peled uint16_t lro_min_mss_size; 1147b4f1e6bSMatan Azrad uint32_t flex_parser_protocols; 1151324ff18SShiri Kuzin uint32_t max_geneve_tlv_options; 1161324ff18SShiri Kuzin uint32_t max_geneve_tlv_option_data_len; 1177b4f1e6bSMatan Azrad uint32_t hairpin:1; 1187b4f1e6bSMatan Azrad uint32_t log_max_hairpin_queues:5; 1197b4f1e6bSMatan Azrad uint32_t log_max_hairpin_wq_data_sz:5; 1207b4f1e6bSMatan Azrad uint32_t log_max_hairpin_num_packets:5; 1217b4f1e6bSMatan Azrad uint32_t vhca_id:16; 122ffd5b302SShiri Kuzin uint32_t relaxed_ordering_write:1; 123ffd5b302SShiri Kuzin uint32_t relaxed_ordering_read:1; 124972a1bf8SViacheslav Ovsiienko uint32_t access_register_user:1; 12579a7e409SViacheslav Ovsiienko uint32_t wqe_index_ignore:1; 12679a7e409SViacheslav Ovsiienko uint32_t cross_channel:1; 12779a7e409SViacheslav Ovsiienko uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */ 12879a7e409SViacheslav Ovsiienko uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */ 1291cbdad1bSXueming Li uint32_t num_lag_ports:4; /* Number of ports can be bonded. */ 13079a7e409SViacheslav Ovsiienko uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */ 13191f7338eSSuanming Mou uint32_t scatter_fcs_w_decap_disable:1; 13201b8b5b6SDekel Peled uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */ 133569ffbc9SViacheslav Ovsiienko uint32_t roce:1; 134569ffbc9SViacheslav Ovsiienko uint32_t rq_ts_format:2; 135569ffbc9SViacheslav Ovsiienko uint32_t sq_ts_format:2; 136569ffbc9SViacheslav Ovsiienko uint32_t qp_ts_format:2; 137cfc672a9SOri Kam uint32_t regex:1; 138efa6a7e2SJiawei Wang uint32_t reg_c_preserve:1; 139*f7d1f11cSDekel Peled uint32_t crypto:1; /* Crypto engine is supported. */ 140*f7d1f11cSDekel Peled uint32_t aes_xts:1; /* AES-XTS crypto is supported. */ 141cfc672a9SOri Kam uint32_t regexp_num_of_engines; 1428cc34c08SJiawei Wang uint32_t log_max_ft_sampler_num:8; 1431324ff18SShiri Kuzin uint32_t geneve_tlv_opt; 1443d3f4e6dSAlexander Kozyrev uint32_t cqe_compression:1; 1453d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_flow_tag:1; 1463d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_l3_l4_tag:1; 1477b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr qos; 148ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr vdpa; 14904223e45STal Shnaiderman int log_max_qp_sz; 15004223e45STal Shnaiderman int log_max_cq_sz; 15104223e45STal Shnaiderman int log_max_qp; 15204223e45STal Shnaiderman int log_max_cq; 15304223e45STal Shnaiderman uint32_t log_max_pd; 15404223e45STal Shnaiderman uint32_t log_max_mrw_sz; 15504223e45STal Shnaiderman uint32_t log_max_srq; 15604223e45STal Shnaiderman uint32_t log_max_srq_sz; 15704223e45STal Shnaiderman uint32_t rss_ind_tbl_cap; 158ae5c165bSMatan Azrad uint32_t mmo_dma_en:1; 159ae5c165bSMatan Azrad uint32_t mmo_compress_en:1; 160ae5c165bSMatan Azrad uint32_t mmo_decompress_en:1; 161ae5c165bSMatan Azrad uint32_t compress_min_block_size:4; 162ae5c165bSMatan Azrad uint32_t log_max_mmo_dma:5; 163ae5c165bSMatan Azrad uint32_t log_max_mmo_compress:5; 164ae5c165bSMatan Azrad uint32_t log_max_mmo_decompress:5; 165f2054291SSuanming Mou uint32_t umr_modify_entity_size_disabled:1; 166f2054291SSuanming Mou uint32_t umr_indirect_mkey_disabled:1; 1677b4f1e6bSMatan Azrad }; 1687b4f1e6bSMatan Azrad 1697b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr { 1707b4f1e6bSMatan Azrad uint32_t wq_type:4; 1717b4f1e6bSMatan Azrad uint32_t wq_signature:1; 1727b4f1e6bSMatan Azrad uint32_t end_padding_mode:2; 1737b4f1e6bSMatan Azrad uint32_t cd_slave:1; 1747b4f1e6bSMatan Azrad uint32_t hds_skip_first_sge:1; 1757b4f1e6bSMatan Azrad uint32_t log2_hds_buf_size:3; 1767b4f1e6bSMatan Azrad uint32_t page_offset:5; 1777b4f1e6bSMatan Azrad uint32_t lwm:16; 1787b4f1e6bSMatan Azrad uint32_t pd:24; 1797b4f1e6bSMatan Azrad uint32_t uar_page:24; 1807b4f1e6bSMatan Azrad uint64_t dbr_addr; 1817b4f1e6bSMatan Azrad uint32_t hw_counter; 1827b4f1e6bSMatan Azrad uint32_t sw_counter; 1837b4f1e6bSMatan Azrad uint32_t log_wq_stride:4; 1847b4f1e6bSMatan Azrad uint32_t log_wq_pg_sz:5; 1857b4f1e6bSMatan Azrad uint32_t log_wq_sz:5; 1867b4f1e6bSMatan Azrad uint32_t dbr_umem_valid:1; 1877b4f1e6bSMatan Azrad uint32_t wq_umem_valid:1; 1887b4f1e6bSMatan Azrad uint32_t log_hairpin_num_packets:5; 1897b4f1e6bSMatan Azrad uint32_t log_hairpin_data_sz:5; 1907b4f1e6bSMatan Azrad uint32_t single_wqe_log_num_of_strides:4; 1917b4f1e6bSMatan Azrad uint32_t two_byte_shift_en:1; 1927b4f1e6bSMatan Azrad uint32_t single_stride_log_num_of_bytes:3; 1937b4f1e6bSMatan Azrad uint32_t dbr_umem_id; 1947b4f1e6bSMatan Azrad uint32_t wq_umem_id; 1957b4f1e6bSMatan Azrad uint64_t wq_umem_offset; 1967b4f1e6bSMatan Azrad }; 1977b4f1e6bSMatan Azrad 1987b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */ 1997b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr { 2007b4f1e6bSMatan Azrad uint32_t rlky:1; 2017b4f1e6bSMatan Azrad uint32_t delay_drop_en:1; 2027b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2037b4f1e6bSMatan Azrad uint32_t vsd:1; 2047b4f1e6bSMatan Azrad uint32_t mem_rq_type:4; 2057b4f1e6bSMatan Azrad uint32_t state:4; 2067b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2077b4f1e6bSMatan Azrad uint32_t hairpin:1; 208569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 2097b4f1e6bSMatan Azrad uint32_t user_index:24; 2107b4f1e6bSMatan Azrad uint32_t cqn:24; 2117b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2127b4f1e6bSMatan Azrad uint32_t rmpn:24; 2137b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2147b4f1e6bSMatan Azrad }; 2157b4f1e6bSMatan Azrad 2167b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */ 2177b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr { 2187b4f1e6bSMatan Azrad uint32_t rqn:24; 2197b4f1e6bSMatan Azrad uint32_t rq_state:4; /* Current RQ state. */ 2207b4f1e6bSMatan Azrad uint32_t state:4; /* Required RQ state. */ 2217b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2227b4f1e6bSMatan Azrad uint32_t vsd:1; 2237b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2247b4f1e6bSMatan Azrad uint32_t hairpin_peer_sq:24; 2257b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 2267b4f1e6bSMatan Azrad uint64_t modify_bitmask; 2277b4f1e6bSMatan Azrad uint32_t lwm:16; /* Contained WQ lwm. */ 2287b4f1e6bSMatan Azrad }; 2297b4f1e6bSMatan Azrad 2307b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select { 2317b4f1e6bSMatan Azrad uint32_t l3_prot_type:1; 2327b4f1e6bSMatan Azrad uint32_t l4_prot_type:1; 2337b4f1e6bSMatan Azrad uint32_t selected_fields:30; 2347b4f1e6bSMatan Azrad }; 2357b4f1e6bSMatan Azrad 2367b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */ 2377b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr { 2387b4f1e6bSMatan Azrad uint32_t disp_type:4; 2397b4f1e6bSMatan Azrad uint32_t lro_timeout_period_usecs:16; 2407b4f1e6bSMatan Azrad uint32_t lro_enable_mask:4; 2417b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz:8; 2427b4f1e6bSMatan Azrad uint32_t inline_rqn:24; 2437b4f1e6bSMatan Azrad uint32_t rx_hash_symmetric:1; 2447b4f1e6bSMatan Azrad uint32_t tunneled_offload_en:1; 2457b4f1e6bSMatan Azrad uint32_t indirect_table:24; 2467b4f1e6bSMatan Azrad uint32_t rx_hash_fn:4; 2477b4f1e6bSMatan Azrad uint32_t self_lb_block:2; 2487b4f1e6bSMatan Azrad uint32_t transport_domain:24; 249a4e6ea97SDekel Peled uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN]; 2507b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_outer; 2517b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_inner; 2527b4f1e6bSMatan Azrad }; 2537b4f1e6bSMatan Azrad 254847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */ 255847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr { 256847d9789SAndrey Vesnovaty uint32_t tirn:24; 257847d9789SAndrey Vesnovaty uint64_t modify_bitmask; 258847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr tir; 259847d9789SAndrey Vesnovaty }; 260847d9789SAndrey Vesnovaty 2617b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */ 2627b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr { 2630eb60e67SMatan Azrad uint8_t rq_type; 2647b4f1e6bSMatan Azrad uint32_t rqt_max_size:16; 2657b4f1e6bSMatan Azrad uint32_t rqt_actual_size:16; 2667b4f1e6bSMatan Azrad uint32_t rq_list[]; 2677b4f1e6bSMatan Azrad }; 2687b4f1e6bSMatan Azrad 2697b4f1e6bSMatan Azrad /* TIS attributes structure. */ 2707b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr { 2717b4f1e6bSMatan Azrad uint32_t strict_lag_tx_port_affinity:1; 2727b4f1e6bSMatan Azrad uint32_t tls_en:1; 2737b4f1e6bSMatan Azrad uint32_t lag_tx_port_affinity:4; 2747b4f1e6bSMatan Azrad uint32_t prio:4; 2757b4f1e6bSMatan Azrad uint32_t transport_domain:24; 2767b4f1e6bSMatan Azrad }; 2777b4f1e6bSMatan Azrad 2787b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */ 2797b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr { 2807b4f1e6bSMatan Azrad uint32_t rlky:1; 2817b4f1e6bSMatan Azrad uint32_t cd_master:1; 2827b4f1e6bSMatan Azrad uint32_t fre:1; 2837b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2847b4f1e6bSMatan Azrad uint32_t allow_multi_pkt_send_wqe:1; 2857b4f1e6bSMatan Azrad uint32_t min_wqe_inline_mode:3; 2867b4f1e6bSMatan Azrad uint32_t state:4; 2877b4f1e6bSMatan Azrad uint32_t reg_umr:1; 2887b4f1e6bSMatan Azrad uint32_t allow_swp:1; 2897b4f1e6bSMatan Azrad uint32_t hairpin:1; 29079a7e409SViacheslav Ovsiienko uint32_t non_wire:1; 29179a7e409SViacheslav Ovsiienko uint32_t static_sq_wq:1; 292569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 2937b4f1e6bSMatan Azrad uint32_t user_index:24; 2947b4f1e6bSMatan Azrad uint32_t cqn:24; 2957b4f1e6bSMatan Azrad uint32_t packet_pacing_rate_limit_index:16; 2967b4f1e6bSMatan Azrad uint32_t tis_lst_sz:16; 2977b4f1e6bSMatan Azrad uint32_t tis_num:24; 2987b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2997b4f1e6bSMatan Azrad }; 3007b4f1e6bSMatan Azrad 3017b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */ 3027b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr { 3037b4f1e6bSMatan Azrad uint32_t sq_state:4; 3047b4f1e6bSMatan Azrad uint32_t state:4; 3057b4f1e6bSMatan Azrad uint32_t hairpin_peer_rq:24; 3067b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 3077b4f1e6bSMatan Azrad }; 3087b4f1e6bSMatan Azrad 30953ec4db0SMatan Azrad 310446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */ 311446c3781SMatan Azrad struct mlx5_devx_cq_attr { 312446c3781SMatan Azrad uint32_t q_umem_valid:1; 313446c3781SMatan Azrad uint32_t db_umem_valid:1; 314446c3781SMatan Azrad uint32_t use_first_only:1; 315446c3781SMatan Azrad uint32_t overrun_ignore:1; 3165cd0a83fSDekel Peled uint32_t cqe_comp_en:1; 3175cd0a83fSDekel Peled uint32_t mini_cqe_res_format:2; 31854c2d46bSAlexander Kozyrev uint32_t mini_cqe_res_format_ext:2; 319446c3781SMatan Azrad uint32_t log_cq_size:5; 320446c3781SMatan Azrad uint32_t log_page_size:5; 321446c3781SMatan Azrad uint32_t uar_page_id; 322446c3781SMatan Azrad uint32_t q_umem_id; 323446c3781SMatan Azrad uint64_t q_umem_offset; 324446c3781SMatan Azrad uint32_t db_umem_id; 325446c3781SMatan Azrad uint64_t db_umem_offset; 326446c3781SMatan Azrad uint32_t eqn; 327446c3781SMatan Azrad uint64_t db_addr; 328446c3781SMatan Azrad }; 329446c3781SMatan Azrad 3308712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */ 3318712c80aSMatan Azrad struct mlx5_devx_virtq_attr { 3328712c80aSMatan Azrad uint16_t hw_available_index; 3338712c80aSMatan Azrad uint16_t hw_used_index; 3348712c80aSMatan Azrad uint16_t q_size; 335473d8e67SMatan Azrad uint32_t pd:24; 3368712c80aSMatan Azrad uint32_t virtio_version_1_0:1; 3378712c80aSMatan Azrad uint32_t tso_ipv4:1; 3388712c80aSMatan Azrad uint32_t tso_ipv6:1; 3398712c80aSMatan Azrad uint32_t tx_csum:1; 3408712c80aSMatan Azrad uint32_t rx_csum:1; 3418712c80aSMatan Azrad uint32_t event_mode:3; 3428712c80aSMatan Azrad uint32_t state:4; 3436623dc2bSXueming Li uint32_t hw_latency_mode:2; 3446623dc2bSXueming Li uint32_t hw_max_latency_us:12; 3456623dc2bSXueming Li uint32_t hw_max_pending_comp:16; 3468712c80aSMatan Azrad uint32_t dirty_bitmap_dump_enable:1; 3478712c80aSMatan Azrad uint32_t dirty_bitmap_mkey; 3488712c80aSMatan Azrad uint32_t dirty_bitmap_size; 3498712c80aSMatan Azrad uint32_t mkey; 3508712c80aSMatan Azrad uint32_t qp_id; 3518712c80aSMatan Azrad uint32_t queue_index; 3528712c80aSMatan Azrad uint32_t tis_id; 353796ae7bbSMatan Azrad uint32_t counters_obj_id; 3548712c80aSMatan Azrad uint64_t dirty_bitmap_addr; 3558712c80aSMatan Azrad uint64_t type; 3568712c80aSMatan Azrad uint64_t desc_addr; 3578712c80aSMatan Azrad uint64_t used_addr; 3588712c80aSMatan Azrad uint64_t available_addr; 3598712c80aSMatan Azrad struct { 3608712c80aSMatan Azrad uint32_t id; 3618712c80aSMatan Azrad uint32_t size; 3628712c80aSMatan Azrad uint64_t offset; 3638712c80aSMatan Azrad } umems[3]; 364aed98b66SXueming Li uint8_t error_type; 3658712c80aSMatan Azrad }; 3668712c80aSMatan Azrad 36715c3807eSMatan Azrad 36815c3807eSMatan Azrad struct mlx5_devx_qp_attr { 36915c3807eSMatan Azrad uint32_t pd:24; 37015c3807eSMatan Azrad uint32_t uar_index:24; 37115c3807eSMatan Azrad uint32_t cqn:24; 37215c3807eSMatan Azrad uint32_t log_page_size:5; 37315c3807eSMatan Azrad uint32_t rq_size:17; /* Must be power of 2. */ 37415c3807eSMatan Azrad uint32_t log_rq_stride:3; 37515c3807eSMatan Azrad uint32_t sq_size:17; /* Must be power of 2. */ 376569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 37715c3807eSMatan Azrad uint32_t dbr_umem_valid:1; 37815c3807eSMatan Azrad uint32_t dbr_umem_id; 37915c3807eSMatan Azrad uint64_t dbr_address; 38015c3807eSMatan Azrad uint32_t wq_umem_id; 38115c3807eSMatan Azrad uint64_t wq_umem_offset; 38215c3807eSMatan Azrad }; 38315c3807eSMatan Azrad 384796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr { 385796ae7bbSMatan Azrad uint64_t received_desc; 386796ae7bbSMatan Azrad uint64_t completed_desc; 387796ae7bbSMatan Azrad uint32_t error_cqes; 388796ae7bbSMatan Azrad uint32_t bad_desc_errors; 389796ae7bbSMatan Azrad uint32_t exceed_max_chain; 390796ae7bbSMatan Azrad uint32_t invalid_buffer; 391796ae7bbSMatan Azrad }; 392796ae7bbSMatan Azrad 393711aedf1SBing Zhao /* 394711aedf1SBing Zhao * graph flow match sample attributes structure, 395711aedf1SBing Zhao * used by flex parser operations. 396711aedf1SBing Zhao */ 397711aedf1SBing Zhao struct mlx5_devx_match_sample_attr { 398711aedf1SBing Zhao uint32_t flow_match_sample_en:1; 399711aedf1SBing Zhao uint32_t flow_match_sample_field_offset:16; 400711aedf1SBing Zhao uint32_t flow_match_sample_offset_mode:4; 401711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_mask; 402711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_shift:4; 403711aedf1SBing Zhao uint32_t flow_match_sample_field_base_offset:8; 404711aedf1SBing Zhao uint32_t flow_match_sample_tunnel_mode:3; 405711aedf1SBing Zhao uint32_t flow_match_sample_field_id; 406711aedf1SBing Zhao }; 407711aedf1SBing Zhao 408711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */ 409711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr { 410711aedf1SBing Zhao uint32_t compare_condition_value:16; 411711aedf1SBing Zhao uint32_t start_inner_tunnel:1; 412711aedf1SBing Zhao uint32_t arc_parse_graph_node:8; 413711aedf1SBing Zhao uint32_t parse_graph_node_handle; 414711aedf1SBing Zhao }; 415711aedf1SBing Zhao 416711aedf1SBing Zhao /* Maximal number of samples per graph node. */ 417711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8 418711aedf1SBing Zhao 419711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */ 420711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8 421711aedf1SBing Zhao 422711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */ 423711aedf1SBing Zhao struct mlx5_devx_graph_node_attr { 424711aedf1SBing Zhao uint32_t modify_field_select; 425711aedf1SBing Zhao uint32_t header_length_mode:4; 426711aedf1SBing Zhao uint32_t header_length_base_value:16; 427711aedf1SBing Zhao uint32_t header_length_field_shift:4; 428711aedf1SBing Zhao uint32_t header_length_field_offset:16; 429711aedf1SBing Zhao uint32_t header_length_field_mask; 430711aedf1SBing Zhao struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM]; 431711aedf1SBing Zhao uint32_t next_header_field_offset:16; 432711aedf1SBing Zhao uint32_t next_header_field_size:5; 433711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM]; 434711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM]; 435711aedf1SBing Zhao }; 436711aedf1SBing Zhao 4377b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */ 4387b4f1e6bSMatan Azrad 43964c563f8SOphir Munk __rte_internal 440e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx, 4417b4f1e6bSMatan Azrad uint32_t bulk_sz); 44264c563f8SOphir Munk __rte_internal 4437b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj); 44464c563f8SOphir Munk __rte_internal 4457b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 4467b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 4477b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 4487b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 449e09d350eSOphir Munk void *cmd_comp, 4507b4f1e6bSMatan Azrad uint64_t async_id); 45164c563f8SOphir Munk __rte_internal 452e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx, 4537b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr); 45464c563f8SOphir Munk __rte_internal 455e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx, 4567b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr); 45764c563f8SOphir Munk __rte_internal 4587b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out); 45964c563f8SOphir Munk __rte_internal 460e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 4617b4f1e6bSMatan Azrad uint32_t *tis_td); 46264c563f8SOphir Munk __rte_internal 463e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx, 4647b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 4657b4f1e6bSMatan Azrad int socket); 46664c563f8SOphir Munk __rte_internal 4677b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 4687b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr); 46964c563f8SOphir Munk __rte_internal 470e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx, 4717b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr); 47264c563f8SOphir Munk __rte_internal 473e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx, 4747b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 47564c563f8SOphir Munk __rte_internal 476e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx, 4777b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr); 47864c563f8SOphir Munk __rte_internal 4797b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 4807b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr); 48164c563f8SOphir Munk __rte_internal 482e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx, 4837b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr); 48464c563f8SOphir Munk __rte_internal 485e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx); 48664c563f8SOphir Munk __rte_internal 4877b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain, 4887b4f1e6bSMatan Azrad FILE *file); 48964c563f8SOphir Munk __rte_internal 490a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file); 491a38d22edSHaifei Luo __rte_internal 492e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx, 493446c3781SMatan Azrad struct mlx5_devx_cq_attr *attr); 49464c563f8SOphir Munk __rte_internal 495e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx, 4968712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 49764c563f8SOphir Munk __rte_internal 4988712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 4998712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 50064c563f8SOphir Munk __rte_internal 5018712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 5028712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 50364c563f8SOphir Munk __rte_internal 504e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx, 50515c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr); 50664c563f8SOphir Munk __rte_internal 50715c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, 50815c3807eSMatan Azrad uint32_t qp_st_mod_op, uint32_t remote_qp_id); 50964c563f8SOphir Munk __rte_internal 510e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 511e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 51238119ebeSBing Zhao __rte_internal 513847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 514847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *tir_attr); 515847d9789SAndrey Vesnovaty __rte_internal 51638119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 51738119ebeSBing Zhao uint32_t ids[], uint32_t num); 51838119ebeSBing Zhao 51938119ebeSBing Zhao __rte_internal 52038119ebeSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_flex_parser(void *ctx, 52138119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data); 5228712c80aSMatan Azrad 523bb7ef9a9SViacheslav Ovsiienko __rte_internal 524bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, 525bb7ef9a9SViacheslav Ovsiienko uint32_t arg, uint32_t *data, uint32_t dw_cnt); 5261324ff18SShiri Kuzin 5275be10a9dSShiri Kuzin __rte_internal 5285be10a9dSShiri Kuzin struct mlx5_devx_obj * 5295be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 5305be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len); 5315be10a9dSShiri Kuzin 532796ae7bbSMatan Azrad /** 533796ae7bbSMatan Azrad * Create virtio queue counters object DevX API. 534796ae7bbSMatan Azrad * 535796ae7bbSMatan Azrad * @param[in] ctx 536796ae7bbSMatan Azrad * Device context. 537796ae7bbSMatan Azrad 538796ae7bbSMatan Azrad * @return 539796ae7bbSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 540796ae7bbSMatan Azrad */ 541796ae7bbSMatan Azrad __rte_internal 542796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx); 543796ae7bbSMatan Azrad 544796ae7bbSMatan Azrad /** 545796ae7bbSMatan Azrad * Query virtio queue counters object using DevX API. 546796ae7bbSMatan Azrad * 547796ae7bbSMatan Azrad * @param[in] couners_obj 548796ae7bbSMatan Azrad * Pointer to virtq object structure. 549796ae7bbSMatan Azrad * @param [in/out] attr 550796ae7bbSMatan Azrad * Pointer to virtio queue counters attributes structure. 551796ae7bbSMatan Azrad * 552796ae7bbSMatan Azrad * @return 553796ae7bbSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 554796ae7bbSMatan Azrad */ 555796ae7bbSMatan Azrad __rte_internal 556796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 557796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr); 558369e5092SDekel Peled __rte_internal 559369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, 560369e5092SDekel Peled uint32_t pd); 5617ae7f458STal Shnaiderman __rte_internal 5627ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx); 563542689e9SMatan Azrad 564542689e9SMatan Azrad __rte_internal 565542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id); 566750e48c7SMatan Azrad 567750e48c7SMatan Azrad __rte_internal 568750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx); 569750e48c7SMatan Azrad __rte_internal 570750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 571750e48c7SMatan Azrad uint32_t *out_of_buffers); 572894711d3SLi Zhang /** 573894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API.. 574894711d3SLi Zhang * 575894711d3SLi Zhang * @param[in] ctx 576894711d3SLi Zhang * Device context. 577894711d3SLi Zhang * @param [in] pd 578894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 579894711d3SLi Zhang * @param [in] log_obj_size 580894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 581894711d3SLi Zhang * in one FLOW_METER_ASO object. 582894711d3SLi Zhang * 583894711d3SLi Zhang * @return 584894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 585894711d3SLi Zhang */ 586894711d3SLi Zhang __rte_internal 587894711d3SLi Zhang struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, 588894711d3SLi Zhang uint32_t pd, uint32_t log_obj_size); 5897b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */ 590