xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.h (revision cfc672a90b746013e73fae5f7c6593e38deae2f8)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_
77b4f1e6bSMatan Azrad 
87b4f1e6bSMatan Azrad #include "mlx5_glue.h"
953ec4db0SMatan Azrad #include "mlx5_prm.h"
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad 
1253ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */
1353ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \
1453ec4db0SMatan Azrad 		MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4))
1553ec4db0SMatan Azrad 
167b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr {
177b4f1e6bSMatan Azrad 	uint64_t addr;
187b4f1e6bSMatan Azrad 	uint64_t size;
197b4f1e6bSMatan Azrad 	uint32_t umem_id;
207b4f1e6bSMatan Azrad 	uint32_t pd;
2153ec4db0SMatan Azrad 	uint32_t log_entity_size;
2253ec4db0SMatan Azrad 	uint32_t pg_access:1;
2353ac93f7SShiri Kuzin 	uint32_t relaxed_ordering:1;
2453ec4db0SMatan Azrad 	struct mlx5_klm *klm_array;
2553ec4db0SMatan Azrad 	int klm_num;
267b4f1e6bSMatan Azrad };
277b4f1e6bSMatan Azrad 
287b4f1e6bSMatan Azrad /* HCA qos attributes. */
297b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr {
307b4f1e6bSMatan Azrad 	uint32_t sup:1;	/* Whether QOS is supported. */
317b4f1e6bSMatan Azrad 	uint32_t srtcm_sup:1; /* Whether srTCM mode is supported. */
327b4f1e6bSMatan Azrad 	uint32_t flow_meter_reg_share:1;
337b4f1e6bSMatan Azrad 	/* Whether reg_c share is supported. */
347b4f1e6bSMatan Azrad 	uint8_t log_max_flow_meter;
357b4f1e6bSMatan Azrad 	/* Power of the maximum supported meters. */
367b4f1e6bSMatan Azrad 	uint8_t flow_meter_reg_c_ids;
377b4f1e6bSMatan Azrad 	/* Bitmap of the reg_Cs available for flow meter to use. */
387b4f1e6bSMatan Azrad 
397b4f1e6bSMatan Azrad };
407b4f1e6bSMatan Azrad 
41ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr {
42ba1768c4SMatan Azrad 	uint8_t virtio_queue_type;
43ba1768c4SMatan Azrad 	uint32_t valid:1;
44ba1768c4SMatan Azrad 	uint32_t desc_tunnel_offload_type:1;
45ba1768c4SMatan Azrad 	uint32_t eth_frame_offload_type:1;
46ba1768c4SMatan Azrad 	uint32_t virtio_version_1_0:1;
47ba1768c4SMatan Azrad 	uint32_t tso_ipv4:1;
48ba1768c4SMatan Azrad 	uint32_t tso_ipv6:1;
49ba1768c4SMatan Azrad 	uint32_t tx_csum:1;
50ba1768c4SMatan Azrad 	uint32_t rx_csum:1;
51ba1768c4SMatan Azrad 	uint32_t event_mode:3;
52ba1768c4SMatan Azrad 	uint32_t log_doorbell_stride:5;
53ba1768c4SMatan Azrad 	uint32_t log_doorbell_bar_size:5;
54796ae7bbSMatan Azrad 	uint32_t queue_counters_valid:1;
55ba1768c4SMatan Azrad 	uint32_t max_num_virtio_queues;
568712c80aSMatan Azrad 	struct {
578712c80aSMatan Azrad 		uint32_t a;
588712c80aSMatan Azrad 		uint32_t b;
598712c80aSMatan Azrad 	} umems[3];
60ba1768c4SMatan Azrad 	uint64_t doorbell_bar_offset;
61ba1768c4SMatan Azrad };
62ba1768c4SMatan Azrad 
637b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */
647b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4
657b4f1e6bSMatan Azrad 
667b4f1e6bSMatan Azrad /* HCA attributes. */
677b4f1e6bSMatan Azrad struct mlx5_hca_attr {
687b4f1e6bSMatan Azrad 	uint32_t eswitch_manager:1;
697b4f1e6bSMatan Azrad 	uint32_t flow_counters_dump:1;
702d3c670cSMatan Azrad 	uint32_t log_max_rqt_size:5;
717b4f1e6bSMatan Azrad 	uint8_t flow_counter_bulk_alloc_bitmap;
727b4f1e6bSMatan Azrad 	uint32_t eth_net_offloads:1;
737b4f1e6bSMatan Azrad 	uint32_t eth_virt:1;
747b4f1e6bSMatan Azrad 	uint32_t wqe_vlan_insert:1;
757b4f1e6bSMatan Azrad 	uint32_t wqe_inline_mode:2;
767b4f1e6bSMatan Azrad 	uint32_t vport_inline_mode:3;
777b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_geneve_rx:1;
787b4f1e6bSMatan Azrad 	uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */
797b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_gtp:1;
807b4f1e6bSMatan Azrad 	uint32_t lro_cap:1;
817b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_gre:1;
827b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_vxlan:1;
837b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz_mode:2;
847b4f1e6bSMatan Azrad 	uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
857b4f1e6bSMatan Azrad 	uint32_t flex_parser_protocols;
867b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
877b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_queues:5;
887b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_wq_data_sz:5;
897b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_num_packets:5;
907b4f1e6bSMatan Azrad 	uint32_t vhca_id:16;
91ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_write:1;
92ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_read:1;
93*cfc672a9SOri Kam 	uint32_t regex:1;
94*cfc672a9SOri Kam 	uint32_t regexp_num_of_engines;
957b4f1e6bSMatan Azrad 	struct mlx5_hca_qos_attr qos;
96ba1768c4SMatan Azrad 	struct mlx5_hca_vdpa_attr vdpa;
977b4f1e6bSMatan Azrad };
987b4f1e6bSMatan Azrad 
997b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr {
1007b4f1e6bSMatan Azrad 	uint32_t wq_type:4;
1017b4f1e6bSMatan Azrad 	uint32_t wq_signature:1;
1027b4f1e6bSMatan Azrad 	uint32_t end_padding_mode:2;
1037b4f1e6bSMatan Azrad 	uint32_t cd_slave:1;
1047b4f1e6bSMatan Azrad 	uint32_t hds_skip_first_sge:1;
1057b4f1e6bSMatan Azrad 	uint32_t log2_hds_buf_size:3;
1067b4f1e6bSMatan Azrad 	uint32_t page_offset:5;
1077b4f1e6bSMatan Azrad 	uint32_t lwm:16;
1087b4f1e6bSMatan Azrad 	uint32_t pd:24;
1097b4f1e6bSMatan Azrad 	uint32_t uar_page:24;
1107b4f1e6bSMatan Azrad 	uint64_t dbr_addr;
1117b4f1e6bSMatan Azrad 	uint32_t hw_counter;
1127b4f1e6bSMatan Azrad 	uint32_t sw_counter;
1137b4f1e6bSMatan Azrad 	uint32_t log_wq_stride:4;
1147b4f1e6bSMatan Azrad 	uint32_t log_wq_pg_sz:5;
1157b4f1e6bSMatan Azrad 	uint32_t log_wq_sz:5;
1167b4f1e6bSMatan Azrad 	uint32_t dbr_umem_valid:1;
1177b4f1e6bSMatan Azrad 	uint32_t wq_umem_valid:1;
1187b4f1e6bSMatan Azrad 	uint32_t log_hairpin_num_packets:5;
1197b4f1e6bSMatan Azrad 	uint32_t log_hairpin_data_sz:5;
1207b4f1e6bSMatan Azrad 	uint32_t single_wqe_log_num_of_strides:4;
1217b4f1e6bSMatan Azrad 	uint32_t two_byte_shift_en:1;
1227b4f1e6bSMatan Azrad 	uint32_t single_stride_log_num_of_bytes:3;
1237b4f1e6bSMatan Azrad 	uint32_t dbr_umem_id;
1247b4f1e6bSMatan Azrad 	uint32_t wq_umem_id;
1257b4f1e6bSMatan Azrad 	uint64_t wq_umem_offset;
1267b4f1e6bSMatan Azrad };
1277b4f1e6bSMatan Azrad 
1287b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */
1297b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr {
1307b4f1e6bSMatan Azrad 	uint32_t rlky:1;
1317b4f1e6bSMatan Azrad 	uint32_t delay_drop_en:1;
1327b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
1337b4f1e6bSMatan Azrad 	uint32_t vsd:1;
1347b4f1e6bSMatan Azrad 	uint32_t mem_rq_type:4;
1357b4f1e6bSMatan Azrad 	uint32_t state:4;
1367b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
1377b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
1387b4f1e6bSMatan Azrad 	uint32_t user_index:24;
1397b4f1e6bSMatan Azrad 	uint32_t cqn:24;
1407b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
1417b4f1e6bSMatan Azrad 	uint32_t rmpn:24;
1427b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
1437b4f1e6bSMatan Azrad };
1447b4f1e6bSMatan Azrad 
1457b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */
1467b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr {
1477b4f1e6bSMatan Azrad 	uint32_t rqn:24;
1487b4f1e6bSMatan Azrad 	uint32_t rq_state:4; /* Current RQ state. */
1497b4f1e6bSMatan Azrad 	uint32_t state:4; /* Required RQ state. */
1507b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
1517b4f1e6bSMatan Azrad 	uint32_t vsd:1;
1527b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
1537b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_sq:24;
1547b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
1557b4f1e6bSMatan Azrad 	uint64_t modify_bitmask;
1567b4f1e6bSMatan Azrad 	uint32_t lwm:16; /* Contained WQ lwm. */
1577b4f1e6bSMatan Azrad };
1587b4f1e6bSMatan Azrad 
1597b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select {
1607b4f1e6bSMatan Azrad 	uint32_t l3_prot_type:1;
1617b4f1e6bSMatan Azrad 	uint32_t l4_prot_type:1;
1627b4f1e6bSMatan Azrad 	uint32_t selected_fields:30;
1637b4f1e6bSMatan Azrad };
1647b4f1e6bSMatan Azrad 
1657b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */
1667b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr {
1677b4f1e6bSMatan Azrad 	uint32_t disp_type:4;
1687b4f1e6bSMatan Azrad 	uint32_t lro_timeout_period_usecs:16;
1697b4f1e6bSMatan Azrad 	uint32_t lro_enable_mask:4;
1707b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz:8;
1717b4f1e6bSMatan Azrad 	uint32_t inline_rqn:24;
1727b4f1e6bSMatan Azrad 	uint32_t rx_hash_symmetric:1;
1737b4f1e6bSMatan Azrad 	uint32_t tunneled_offload_en:1;
1747b4f1e6bSMatan Azrad 	uint32_t indirect_table:24;
1757b4f1e6bSMatan Azrad 	uint32_t rx_hash_fn:4;
1767b4f1e6bSMatan Azrad 	uint32_t self_lb_block:2;
1777b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
178a4e6ea97SDekel Peled 	uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN];
1797b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
1807b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
1817b4f1e6bSMatan Azrad };
1827b4f1e6bSMatan Azrad 
1837b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */
1847b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr {
1850eb60e67SMatan Azrad 	uint8_t rq_type;
1867b4f1e6bSMatan Azrad 	uint32_t rqt_max_size:16;
1877b4f1e6bSMatan Azrad 	uint32_t rqt_actual_size:16;
1887b4f1e6bSMatan Azrad 	uint32_t rq_list[];
1897b4f1e6bSMatan Azrad };
1907b4f1e6bSMatan Azrad 
1917b4f1e6bSMatan Azrad /* TIS attributes structure. */
1927b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr {
1937b4f1e6bSMatan Azrad 	uint32_t strict_lag_tx_port_affinity:1;
1947b4f1e6bSMatan Azrad 	uint32_t tls_en:1;
1957b4f1e6bSMatan Azrad 	uint32_t lag_tx_port_affinity:4;
1967b4f1e6bSMatan Azrad 	uint32_t prio:4;
1977b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
1987b4f1e6bSMatan Azrad };
1997b4f1e6bSMatan Azrad 
2007b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */
2017b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr {
2027b4f1e6bSMatan Azrad 	uint32_t rlky:1;
2037b4f1e6bSMatan Azrad 	uint32_t cd_master:1;
2047b4f1e6bSMatan Azrad 	uint32_t fre:1;
2057b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
2067b4f1e6bSMatan Azrad 	uint32_t allow_multi_pkt_send_wqe:1;
2077b4f1e6bSMatan Azrad 	uint32_t min_wqe_inline_mode:3;
2087b4f1e6bSMatan Azrad 	uint32_t state:4;
2097b4f1e6bSMatan Azrad 	uint32_t reg_umr:1;
2107b4f1e6bSMatan Azrad 	uint32_t allow_swp:1;
2117b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
2127b4f1e6bSMatan Azrad 	uint32_t user_index:24;
2137b4f1e6bSMatan Azrad 	uint32_t cqn:24;
2147b4f1e6bSMatan Azrad 	uint32_t packet_pacing_rate_limit_index:16;
2157b4f1e6bSMatan Azrad 	uint32_t tis_lst_sz:16;
2167b4f1e6bSMatan Azrad 	uint32_t tis_num:24;
2177b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
2187b4f1e6bSMatan Azrad };
2197b4f1e6bSMatan Azrad 
2207b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */
2217b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr {
2227b4f1e6bSMatan Azrad 	uint32_t sq_state:4;
2237b4f1e6bSMatan Azrad 	uint32_t state:4;
2247b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_rq:24;
2257b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
2267b4f1e6bSMatan Azrad };
2277b4f1e6bSMatan Azrad 
22853ec4db0SMatan Azrad 
229446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */
230446c3781SMatan Azrad struct mlx5_devx_cq_attr {
231446c3781SMatan Azrad 	uint32_t q_umem_valid:1;
232446c3781SMatan Azrad 	uint32_t db_umem_valid:1;
233446c3781SMatan Azrad 	uint32_t use_first_only:1;
234446c3781SMatan Azrad 	uint32_t overrun_ignore:1;
235446c3781SMatan Azrad 	uint32_t log_cq_size:5;
236446c3781SMatan Azrad 	uint32_t log_page_size:5;
237446c3781SMatan Azrad 	uint32_t uar_page_id;
238446c3781SMatan Azrad 	uint32_t q_umem_id;
239446c3781SMatan Azrad 	uint64_t q_umem_offset;
240446c3781SMatan Azrad 	uint32_t db_umem_id;
241446c3781SMatan Azrad 	uint64_t db_umem_offset;
242446c3781SMatan Azrad 	uint32_t eqn;
243446c3781SMatan Azrad 	uint64_t db_addr;
244446c3781SMatan Azrad };
245446c3781SMatan Azrad 
2468712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */
2478712c80aSMatan Azrad struct mlx5_devx_virtq_attr {
2488712c80aSMatan Azrad 	uint16_t hw_available_index;
2498712c80aSMatan Azrad 	uint16_t hw_used_index;
2508712c80aSMatan Azrad 	uint16_t q_size;
251473d8e67SMatan Azrad 	uint32_t pd:24;
2528712c80aSMatan Azrad 	uint32_t virtio_version_1_0:1;
2538712c80aSMatan Azrad 	uint32_t tso_ipv4:1;
2548712c80aSMatan Azrad 	uint32_t tso_ipv6:1;
2558712c80aSMatan Azrad 	uint32_t tx_csum:1;
2568712c80aSMatan Azrad 	uint32_t rx_csum:1;
2578712c80aSMatan Azrad 	uint32_t event_mode:3;
2588712c80aSMatan Azrad 	uint32_t state:4;
2598712c80aSMatan Azrad 	uint32_t dirty_bitmap_dump_enable:1;
2608712c80aSMatan Azrad 	uint32_t dirty_bitmap_mkey;
2618712c80aSMatan Azrad 	uint32_t dirty_bitmap_size;
2628712c80aSMatan Azrad 	uint32_t mkey;
2638712c80aSMatan Azrad 	uint32_t qp_id;
2648712c80aSMatan Azrad 	uint32_t queue_index;
2658712c80aSMatan Azrad 	uint32_t tis_id;
266796ae7bbSMatan Azrad 	uint32_t counters_obj_id;
2678712c80aSMatan Azrad 	uint64_t dirty_bitmap_addr;
2688712c80aSMatan Azrad 	uint64_t type;
2698712c80aSMatan Azrad 	uint64_t desc_addr;
2708712c80aSMatan Azrad 	uint64_t used_addr;
2718712c80aSMatan Azrad 	uint64_t available_addr;
2728712c80aSMatan Azrad 	struct {
2738712c80aSMatan Azrad 		uint32_t id;
2748712c80aSMatan Azrad 		uint32_t size;
2758712c80aSMatan Azrad 		uint64_t offset;
2768712c80aSMatan Azrad 	} umems[3];
2778712c80aSMatan Azrad };
2788712c80aSMatan Azrad 
27915c3807eSMatan Azrad 
28015c3807eSMatan Azrad struct mlx5_devx_qp_attr {
28115c3807eSMatan Azrad 	uint32_t pd:24;
28215c3807eSMatan Azrad 	uint32_t uar_index:24;
28315c3807eSMatan Azrad 	uint32_t cqn:24;
28415c3807eSMatan Azrad 	uint32_t log_page_size:5;
28515c3807eSMatan Azrad 	uint32_t rq_size:17; /* Must be power of 2. */
28615c3807eSMatan Azrad 	uint32_t log_rq_stride:3;
28715c3807eSMatan Azrad 	uint32_t sq_size:17; /* Must be power of 2. */
28815c3807eSMatan Azrad 	uint32_t dbr_umem_valid:1;
28915c3807eSMatan Azrad 	uint32_t dbr_umem_id;
29015c3807eSMatan Azrad 	uint64_t dbr_address;
29115c3807eSMatan Azrad 	uint32_t wq_umem_id;
29215c3807eSMatan Azrad 	uint64_t wq_umem_offset;
29315c3807eSMatan Azrad };
29415c3807eSMatan Azrad 
295796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr {
296796ae7bbSMatan Azrad 	uint64_t received_desc;
297796ae7bbSMatan Azrad 	uint64_t completed_desc;
298796ae7bbSMatan Azrad 	uint32_t error_cqes;
299796ae7bbSMatan Azrad 	uint32_t bad_desc_errors;
300796ae7bbSMatan Azrad 	uint32_t exceed_max_chain;
301796ae7bbSMatan Azrad 	uint32_t invalid_buffer;
302796ae7bbSMatan Azrad };
303796ae7bbSMatan Azrad 
3047b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */
3057b4f1e6bSMatan Azrad 
30664c563f8SOphir Munk __rte_internal
307e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx,
3087b4f1e6bSMatan Azrad 						       uint32_t bulk_sz);
30964c563f8SOphir Munk __rte_internal
3107b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
31164c563f8SOphir Munk __rte_internal
3127b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
3137b4f1e6bSMatan Azrad 				     int clear, uint32_t n_counters,
3147b4f1e6bSMatan Azrad 				     uint64_t *pkts, uint64_t *bytes,
3157b4f1e6bSMatan Azrad 				     uint32_t mkey, void *addr,
316e09d350eSOphir Munk 				     void *cmd_comp,
3177b4f1e6bSMatan Azrad 				     uint64_t async_id);
31864c563f8SOphir Munk __rte_internal
319e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx,
3207b4f1e6bSMatan Azrad 				 struct mlx5_hca_attr *attr);
32164c563f8SOphir Munk __rte_internal
322e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx,
3237b4f1e6bSMatan Azrad 					      struct mlx5_devx_mkey_attr *attr);
32464c563f8SOphir Munk __rte_internal
3257b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out);
32664c563f8SOphir Munk __rte_internal
327e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
3287b4f1e6bSMatan Azrad 				  uint32_t *tis_td);
32964c563f8SOphir Munk __rte_internal
330e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx,
3317b4f1e6bSMatan Azrad 				       struct mlx5_devx_create_rq_attr *rq_attr,
3327b4f1e6bSMatan Azrad 				       int socket);
33364c563f8SOphir Munk __rte_internal
3347b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
3357b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_rq_attr *rq_attr);
33664c563f8SOphir Munk __rte_internal
337e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx,
3387b4f1e6bSMatan Azrad 					   struct mlx5_devx_tir_attr *tir_attr);
33964c563f8SOphir Munk __rte_internal
340e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx,
3417b4f1e6bSMatan Azrad 					   struct mlx5_devx_rqt_attr *rqt_attr);
34264c563f8SOphir Munk __rte_internal
343e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx,
3447b4f1e6bSMatan Azrad 				      struct mlx5_devx_create_sq_attr *sq_attr);
34564c563f8SOphir Munk __rte_internal
3467b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
3477b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_sq_attr *sq_attr);
34864c563f8SOphir Munk __rte_internal
349e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx,
3507b4f1e6bSMatan Azrad 					   struct mlx5_devx_tis_attr *tis_attr);
35164c563f8SOphir Munk __rte_internal
352e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx);
35364c563f8SOphir Munk __rte_internal
3547b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain,
3557b4f1e6bSMatan Azrad 			    FILE *file);
35664c563f8SOphir Munk __rte_internal
357e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx,
358446c3781SMatan Azrad 					      struct mlx5_devx_cq_attr *attr);
35964c563f8SOphir Munk __rte_internal
360e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx,
3618712c80aSMatan Azrad 					     struct mlx5_devx_virtq_attr *attr);
36264c563f8SOphir Munk __rte_internal
3638712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
3648712c80aSMatan Azrad 			       struct mlx5_devx_virtq_attr *attr);
36564c563f8SOphir Munk __rte_internal
3668712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
3678712c80aSMatan Azrad 			      struct mlx5_devx_virtq_attr *attr);
36864c563f8SOphir Munk __rte_internal
369e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx,
37015c3807eSMatan Azrad 					      struct mlx5_devx_qp_attr *attr);
37164c563f8SOphir Munk __rte_internal
37215c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp,
37315c3807eSMatan Azrad 				  uint32_t qp_st_mod_op, uint32_t remote_qp_id);
37464c563f8SOphir Munk __rte_internal
375e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
376e1da60a8SMatan Azrad 			     struct mlx5_devx_rqt_attr *rqt_attr);
3778712c80aSMatan Azrad 
378796ae7bbSMatan Azrad /**
379796ae7bbSMatan Azrad  * Create virtio queue counters object DevX API.
380796ae7bbSMatan Azrad  *
381796ae7bbSMatan Azrad  * @param[in] ctx
382796ae7bbSMatan Azrad  *   Device context.
383796ae7bbSMatan Azrad 
384796ae7bbSMatan Azrad  * @return
385796ae7bbSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
386796ae7bbSMatan Azrad  */
387796ae7bbSMatan Azrad __rte_internal
388796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx);
389796ae7bbSMatan Azrad 
390796ae7bbSMatan Azrad /**
391796ae7bbSMatan Azrad  * Query virtio queue counters object using DevX API.
392796ae7bbSMatan Azrad  *
393796ae7bbSMatan Azrad  * @param[in] couners_obj
394796ae7bbSMatan Azrad  *   Pointer to virtq object structure.
395796ae7bbSMatan Azrad  * @param [in/out] attr
396796ae7bbSMatan Azrad  *   Pointer to virtio queue counters attributes structure.
397796ae7bbSMatan Azrad  *
398796ae7bbSMatan Azrad  * @return
399796ae7bbSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
400796ae7bbSMatan Azrad  */
401796ae7bbSMatan Azrad __rte_internal
402796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
403796ae7bbSMatan Azrad 				  struct mlx5_devx_virtio_q_couners_attr *attr);
404796ae7bbSMatan Azrad 
4057b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */
406