17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_ 77b4f1e6bSMatan Azrad 87b4f1e6bSMatan Azrad #include "mlx5_glue.h" 953ec4db0SMatan Azrad #include "mlx5_prm.h" 10fd2ca80cSOphir Munk #include <rte_compat.h> 117b4f1e6bSMatan Azrad 129cc0e99cSViacheslav Ovsiienko /* 139cc0e99cSViacheslav Ovsiienko * Defines the amount of retries to allocate the first UAR in the page. 149cc0e99cSViacheslav Ovsiienko * OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as 159cc0e99cSViacheslav Ovsiienko * UAR base address if UAR was not the first object in the UAR page. 169cc0e99cSViacheslav Ovsiienko * It caused the PMD failure and we should try to get another UAR 179cc0e99cSViacheslav Ovsiienko * till we get the first one with non-NULL base address returned. 189cc0e99cSViacheslav Ovsiienko */ 199cc0e99cSViacheslav Ovsiienko #define MLX5_ALLOC_UAR_RETRY 32 207b4f1e6bSMatan Azrad 2153ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */ 2253ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \ 2353ec4db0SMatan Azrad MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4)) 2453ec4db0SMatan Azrad 257b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr { 267b4f1e6bSMatan Azrad uint64_t addr; 277b4f1e6bSMatan Azrad uint64_t size; 287b4f1e6bSMatan Azrad uint32_t umem_id; 297b4f1e6bSMatan Azrad uint32_t pd; 3053ec4db0SMatan Azrad uint32_t log_entity_size; 3153ec4db0SMatan Azrad uint32_t pg_access:1; 32e82ddd28STal Shnaiderman uint32_t relaxed_ordering_write:1; 33e82ddd28STal Shnaiderman uint32_t relaxed_ordering_read:1; 34f2054291SSuanming Mou uint32_t umr_en:1; 350111a74eSDekel Peled uint32_t crypto_en:2; 360111a74eSDekel Peled uint32_t set_remote_rw:1; 3753ec4db0SMatan Azrad struct mlx5_klm *klm_array; 3853ec4db0SMatan Azrad int klm_num; 397b4f1e6bSMatan Azrad }; 407b4f1e6bSMatan Azrad 417b4f1e6bSMatan Azrad /* HCA qos attributes. */ 427b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr { 437b4f1e6bSMatan Azrad uint32_t sup:1; /* Whether QOS is supported. */ 44b6505738SDekel Peled uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */ 4579a7e409SViacheslav Ovsiienko uint32_t packet_pacing:1; /* Packet pacing is supported. */ 4679a7e409SViacheslav Ovsiienko uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */ 47b6505738SDekel Peled uint32_t flow_meter:1; 48b6505738SDekel Peled /* 49b6505738SDekel Peled * Flow meter is supported, updated version. 50b6505738SDekel Peled * When flow_meter is 1, it indicates that REG_C sharing is supported. 51b6505738SDekel Peled * If flow_meter is 1, flow_meter_old is also 1. 52b6505738SDekel Peled * Using older driver versions, flow_meter_old can be 1 53b6505738SDekel Peled * while flow_meter is 0. 54b6505738SDekel Peled */ 555b9e24aeSLi Zhang uint32_t flow_meter_aso_sup:1; 565b9e24aeSLi Zhang /* Whether FLOW_METER_ASO Object is supported. */ 577b4f1e6bSMatan Azrad uint8_t log_max_flow_meter; 587b4f1e6bSMatan Azrad /* Power of the maximum supported meters. */ 597b4f1e6bSMatan Azrad uint8_t flow_meter_reg_c_ids; 607b4f1e6bSMatan Azrad /* Bitmap of the reg_Cs available for flow meter to use. */ 615b9e24aeSLi Zhang uint32_t log_meter_aso_granularity:5; 625b9e24aeSLi Zhang /* Power of the minimum allocation granularity Object. */ 635b9e24aeSLi Zhang uint32_t log_meter_aso_max_alloc:5; 645b9e24aeSLi Zhang /* Power of the maximum allocation granularity Object. */ 655b9e24aeSLi Zhang uint32_t log_max_num_meter_aso:5; 665b9e24aeSLi Zhang /* Power of the maximum number of supported objects. */ 677b4f1e6bSMatan Azrad 687b4f1e6bSMatan Azrad }; 697b4f1e6bSMatan Azrad 70ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr { 71ba1768c4SMatan Azrad uint8_t virtio_queue_type; 72ba1768c4SMatan Azrad uint32_t valid:1; 73ba1768c4SMatan Azrad uint32_t desc_tunnel_offload_type:1; 74ba1768c4SMatan Azrad uint32_t eth_frame_offload_type:1; 75ba1768c4SMatan Azrad uint32_t virtio_version_1_0:1; 76ba1768c4SMatan Azrad uint32_t tso_ipv4:1; 77ba1768c4SMatan Azrad uint32_t tso_ipv6:1; 78ba1768c4SMatan Azrad uint32_t tx_csum:1; 79ba1768c4SMatan Azrad uint32_t rx_csum:1; 80ba1768c4SMatan Azrad uint32_t event_mode:3; 81ba1768c4SMatan Azrad uint32_t log_doorbell_stride:5; 82ba1768c4SMatan Azrad uint32_t log_doorbell_bar_size:5; 83796ae7bbSMatan Azrad uint32_t queue_counters_valid:1; 84ba1768c4SMatan Azrad uint32_t max_num_virtio_queues; 858712c80aSMatan Azrad struct { 868712c80aSMatan Azrad uint32_t a; 878712c80aSMatan Azrad uint32_t b; 888712c80aSMatan Azrad } umems[3]; 89ba1768c4SMatan Azrad uint64_t doorbell_bar_offset; 90ba1768c4SMatan Azrad }; 91ba1768c4SMatan Azrad 92630a587bSRongwei Liu struct mlx5_hca_flow_attr { 93630a587bSRongwei Liu uint32_t tunnel_header_0_1; 94630a587bSRongwei Liu uint32_t tunnel_header_2_3; 95630a587bSRongwei Liu }; 96630a587bSRongwei Liu 977b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */ 987b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4 997b4f1e6bSMatan Azrad 1007b4f1e6bSMatan Azrad /* HCA attributes. */ 1017b4f1e6bSMatan Azrad struct mlx5_hca_attr { 1027b4f1e6bSMatan Azrad uint32_t eswitch_manager:1; 1037b4f1e6bSMatan Azrad uint32_t flow_counters_dump:1; 1042d3c670cSMatan Azrad uint32_t log_max_rqt_size:5; 10538119ebeSBing Zhao uint32_t parse_graph_flex_node:1; 1067b4f1e6bSMatan Azrad uint8_t flow_counter_bulk_alloc_bitmap; 1077b4f1e6bSMatan Azrad uint32_t eth_net_offloads:1; 1087b4f1e6bSMatan Azrad uint32_t eth_virt:1; 1097b4f1e6bSMatan Azrad uint32_t wqe_vlan_insert:1; 11011e61a94STal Shnaiderman uint32_t csum_cap:1; 1117b4f1e6bSMatan Azrad uint32_t wqe_inline_mode:2; 1127b4f1e6bSMatan Azrad uint32_t vport_inline_mode:3; 1137b4f1e6bSMatan Azrad uint32_t tunnel_stateless_geneve_rx:1; 1147b4f1e6bSMatan Azrad uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */ 1157b4f1e6bSMatan Azrad uint32_t tunnel_stateless_gtp:1; 1167b4f1e6bSMatan Azrad uint32_t lro_cap:1; 1177b4f1e6bSMatan Azrad uint32_t tunnel_lro_gre:1; 1187b4f1e6bSMatan Azrad uint32_t tunnel_lro_vxlan:1; 1197b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz_mode:2; 1207b4f1e6bSMatan Azrad uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS]; 121613d64e4SDekel Peled uint16_t lro_min_mss_size; 1227b4f1e6bSMatan Azrad uint32_t flex_parser_protocols; 1231324ff18SShiri Kuzin uint32_t max_geneve_tlv_options; 1241324ff18SShiri Kuzin uint32_t max_geneve_tlv_option_data_len; 1257b4f1e6bSMatan Azrad uint32_t hairpin:1; 1267b4f1e6bSMatan Azrad uint32_t log_max_hairpin_queues:5; 1277b4f1e6bSMatan Azrad uint32_t log_max_hairpin_wq_data_sz:5; 1287b4f1e6bSMatan Azrad uint32_t log_max_hairpin_num_packets:5; 1297b4f1e6bSMatan Azrad uint32_t vhca_id:16; 130ffd5b302SShiri Kuzin uint32_t relaxed_ordering_write:1; 131ffd5b302SShiri Kuzin uint32_t relaxed_ordering_read:1; 132972a1bf8SViacheslav Ovsiienko uint32_t access_register_user:1; 13379a7e409SViacheslav Ovsiienko uint32_t wqe_index_ignore:1; 13479a7e409SViacheslav Ovsiienko uint32_t cross_channel:1; 13579a7e409SViacheslav Ovsiienko uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */ 13679a7e409SViacheslav Ovsiienko uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */ 1371cbdad1bSXueming Li uint32_t num_lag_ports:4; /* Number of ports can be bonded. */ 13879a7e409SViacheslav Ovsiienko uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */ 13991f7338eSSuanming Mou uint32_t scatter_fcs_w_decap_disable:1; 14001b8b5b6SDekel Peled uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */ 141569ffbc9SViacheslav Ovsiienko uint32_t roce:1; 142569ffbc9SViacheslav Ovsiienko uint32_t rq_ts_format:2; 143569ffbc9SViacheslav Ovsiienko uint32_t sq_ts_format:2; 14496f85ec4SDong Zhou uint32_t steering_format_version:4; 145569ffbc9SViacheslav Ovsiienko uint32_t qp_ts_format:2; 146cfc672a9SOri Kam uint32_t regex:1; 147efa6a7e2SJiawei Wang uint32_t reg_c_preserve:1; 1480c6285b7SBing Zhao uint32_t ct_offload:1; /* General obj type ASO CT offload supported. */ 149f7d1f11cSDekel Peled uint32_t crypto:1; /* Crypto engine is supported. */ 150f7d1f11cSDekel Peled uint32_t aes_xts:1; /* AES-XTS crypto is supported. */ 151178d8c50SDekel Peled uint32_t dek:1; /* General obj type DEK is supported. */ 15221ca2494SDekel Peled uint32_t import_kek:1; /* General obj type IMPORT_KEK supported. */ 153abda4fd9SDekel Peled uint32_t credential:1; /* General obj type CREDENTIAL supported. */ 15438e4780bSDekel Peled uint32_t crypto_login:1; /* General obj type CRYPTO_LOGIN supported. */ 155cfc672a9SOri Kam uint32_t regexp_num_of_engines; 1568cc34c08SJiawei Wang uint32_t log_max_ft_sampler_num:8; 157c410e1d5SGregory Etelson uint32_t inner_ipv4_ihl:1; 158c410e1d5SGregory Etelson uint32_t outer_ipv4_ihl:1; 1591324ff18SShiri Kuzin uint32_t geneve_tlv_opt; 1603d3f4e6dSAlexander Kozyrev uint32_t cqe_compression:1; 1613d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_flow_tag:1; 1623d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_l3_l4_tag:1; 1630f250a4bSGregory Etelson uint32_t pkt_integrity_match:1; /* 1 if HW supports integrity item */ 1647b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr qos; 165ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr vdpa; 166630a587bSRongwei Liu struct mlx5_hca_flow_attr flow; 16704223e45STal Shnaiderman int log_max_qp_sz; 16804223e45STal Shnaiderman int log_max_cq_sz; 16904223e45STal Shnaiderman int log_max_qp; 17004223e45STal Shnaiderman int log_max_cq; 17104223e45STal Shnaiderman uint32_t log_max_pd; 17204223e45STal Shnaiderman uint32_t log_max_mrw_sz; 17304223e45STal Shnaiderman uint32_t log_max_srq; 17404223e45STal Shnaiderman uint32_t log_max_srq_sz; 17504223e45STal Shnaiderman uint32_t rss_ind_tbl_cap; 176*cbc4c13aSRaja Zidane uint32_t mmo_dma_sq_en:1; 177*cbc4c13aSRaja Zidane uint32_t mmo_compress_sq_en:1; 178*cbc4c13aSRaja Zidane uint32_t mmo_decompress_sq_en:1; 179*cbc4c13aSRaja Zidane uint32_t mmo_dma_qp_en:1; 180*cbc4c13aSRaja Zidane uint32_t mmo_compress_qp_en:1; 181*cbc4c13aSRaja Zidane uint32_t mmo_decompress_qp_en:1; 182*cbc4c13aSRaja Zidane uint32_t mmo_regex_qp_en:1; 183*cbc4c13aSRaja Zidane uint32_t mmo_regex_sq_en:1; 184ae5c165bSMatan Azrad uint32_t compress_min_block_size:4; 185ae5c165bSMatan Azrad uint32_t log_max_mmo_dma:5; 186ae5c165bSMatan Azrad uint32_t log_max_mmo_compress:5; 187ae5c165bSMatan Azrad uint32_t log_max_mmo_decompress:5; 188f2054291SSuanming Mou uint32_t umr_modify_entity_size_disabled:1; 189f2054291SSuanming Mou uint32_t umr_indirect_mkey_disabled:1; 1907b4f1e6bSMatan Azrad }; 1917b4f1e6bSMatan Azrad 1927b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr { 1937b4f1e6bSMatan Azrad uint32_t wq_type:4; 1947b4f1e6bSMatan Azrad uint32_t wq_signature:1; 1957b4f1e6bSMatan Azrad uint32_t end_padding_mode:2; 1967b4f1e6bSMatan Azrad uint32_t cd_slave:1; 1977b4f1e6bSMatan Azrad uint32_t hds_skip_first_sge:1; 1987b4f1e6bSMatan Azrad uint32_t log2_hds_buf_size:3; 1997b4f1e6bSMatan Azrad uint32_t page_offset:5; 2007b4f1e6bSMatan Azrad uint32_t lwm:16; 2017b4f1e6bSMatan Azrad uint32_t pd:24; 2027b4f1e6bSMatan Azrad uint32_t uar_page:24; 2037b4f1e6bSMatan Azrad uint64_t dbr_addr; 2047b4f1e6bSMatan Azrad uint32_t hw_counter; 2057b4f1e6bSMatan Azrad uint32_t sw_counter; 2067b4f1e6bSMatan Azrad uint32_t log_wq_stride:4; 2077b4f1e6bSMatan Azrad uint32_t log_wq_pg_sz:5; 2087b4f1e6bSMatan Azrad uint32_t log_wq_sz:5; 2097b4f1e6bSMatan Azrad uint32_t dbr_umem_valid:1; 2107b4f1e6bSMatan Azrad uint32_t wq_umem_valid:1; 2117b4f1e6bSMatan Azrad uint32_t log_hairpin_num_packets:5; 2127b4f1e6bSMatan Azrad uint32_t log_hairpin_data_sz:5; 2137b4f1e6bSMatan Azrad uint32_t single_wqe_log_num_of_strides:4; 2147b4f1e6bSMatan Azrad uint32_t two_byte_shift_en:1; 2157b4f1e6bSMatan Azrad uint32_t single_stride_log_num_of_bytes:3; 2167b4f1e6bSMatan Azrad uint32_t dbr_umem_id; 2177b4f1e6bSMatan Azrad uint32_t wq_umem_id; 2187b4f1e6bSMatan Azrad uint64_t wq_umem_offset; 2197b4f1e6bSMatan Azrad }; 2207b4f1e6bSMatan Azrad 2217b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */ 2227b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr { 2237b4f1e6bSMatan Azrad uint32_t rlky:1; 2247b4f1e6bSMatan Azrad uint32_t delay_drop_en:1; 2257b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2267b4f1e6bSMatan Azrad uint32_t vsd:1; 2277b4f1e6bSMatan Azrad uint32_t mem_rq_type:4; 2287b4f1e6bSMatan Azrad uint32_t state:4; 2297b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2307b4f1e6bSMatan Azrad uint32_t hairpin:1; 231569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 2327b4f1e6bSMatan Azrad uint32_t user_index:24; 2337b4f1e6bSMatan Azrad uint32_t cqn:24; 2347b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2357b4f1e6bSMatan Azrad uint32_t rmpn:24; 2367b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2377b4f1e6bSMatan Azrad }; 2387b4f1e6bSMatan Azrad 2397b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */ 2407b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr { 2417b4f1e6bSMatan Azrad uint32_t rqn:24; 2427b4f1e6bSMatan Azrad uint32_t rq_state:4; /* Current RQ state. */ 2437b4f1e6bSMatan Azrad uint32_t state:4; /* Required RQ state. */ 2447b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2457b4f1e6bSMatan Azrad uint32_t vsd:1; 2467b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2477b4f1e6bSMatan Azrad uint32_t hairpin_peer_sq:24; 2487b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 2497b4f1e6bSMatan Azrad uint64_t modify_bitmask; 2507b4f1e6bSMatan Azrad uint32_t lwm:16; /* Contained WQ lwm. */ 2517b4f1e6bSMatan Azrad }; 2527b4f1e6bSMatan Azrad 2537b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select { 2547b4f1e6bSMatan Azrad uint32_t l3_prot_type:1; 2557b4f1e6bSMatan Azrad uint32_t l4_prot_type:1; 2567b4f1e6bSMatan Azrad uint32_t selected_fields:30; 2577b4f1e6bSMatan Azrad }; 2587b4f1e6bSMatan Azrad 2597b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */ 2607b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr { 2617b4f1e6bSMatan Azrad uint32_t disp_type:4; 2627b4f1e6bSMatan Azrad uint32_t lro_timeout_period_usecs:16; 2637b4f1e6bSMatan Azrad uint32_t lro_enable_mask:4; 2647b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz:8; 2657b4f1e6bSMatan Azrad uint32_t inline_rqn:24; 2667b4f1e6bSMatan Azrad uint32_t rx_hash_symmetric:1; 2677b4f1e6bSMatan Azrad uint32_t tunneled_offload_en:1; 2687b4f1e6bSMatan Azrad uint32_t indirect_table:24; 2697b4f1e6bSMatan Azrad uint32_t rx_hash_fn:4; 2707b4f1e6bSMatan Azrad uint32_t self_lb_block:2; 2717b4f1e6bSMatan Azrad uint32_t transport_domain:24; 272a4e6ea97SDekel Peled uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN]; 2737b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_outer; 2747b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_inner; 2757b4f1e6bSMatan Azrad }; 2767b4f1e6bSMatan Azrad 277847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */ 278847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr { 279847d9789SAndrey Vesnovaty uint32_t tirn:24; 280847d9789SAndrey Vesnovaty uint64_t modify_bitmask; 281847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr tir; 282847d9789SAndrey Vesnovaty }; 283847d9789SAndrey Vesnovaty 2847b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */ 2857b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr { 2860eb60e67SMatan Azrad uint8_t rq_type; 2877b4f1e6bSMatan Azrad uint32_t rqt_max_size:16; 2887b4f1e6bSMatan Azrad uint32_t rqt_actual_size:16; 2897b4f1e6bSMatan Azrad uint32_t rq_list[]; 2907b4f1e6bSMatan Azrad }; 2917b4f1e6bSMatan Azrad 2927b4f1e6bSMatan Azrad /* TIS attributes structure. */ 2937b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr { 2947b4f1e6bSMatan Azrad uint32_t strict_lag_tx_port_affinity:1; 2957b4f1e6bSMatan Azrad uint32_t tls_en:1; 2967b4f1e6bSMatan Azrad uint32_t lag_tx_port_affinity:4; 2977b4f1e6bSMatan Azrad uint32_t prio:4; 2987b4f1e6bSMatan Azrad uint32_t transport_domain:24; 2997b4f1e6bSMatan Azrad }; 3007b4f1e6bSMatan Azrad 3017b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */ 3027b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr { 3037b4f1e6bSMatan Azrad uint32_t rlky:1; 3047b4f1e6bSMatan Azrad uint32_t cd_master:1; 3057b4f1e6bSMatan Azrad uint32_t fre:1; 3067b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 3077b4f1e6bSMatan Azrad uint32_t allow_multi_pkt_send_wqe:1; 3087b4f1e6bSMatan Azrad uint32_t min_wqe_inline_mode:3; 3097b4f1e6bSMatan Azrad uint32_t state:4; 3107b4f1e6bSMatan Azrad uint32_t reg_umr:1; 3117b4f1e6bSMatan Azrad uint32_t allow_swp:1; 3127b4f1e6bSMatan Azrad uint32_t hairpin:1; 31379a7e409SViacheslav Ovsiienko uint32_t non_wire:1; 31479a7e409SViacheslav Ovsiienko uint32_t static_sq_wq:1; 315569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 3167b4f1e6bSMatan Azrad uint32_t user_index:24; 3177b4f1e6bSMatan Azrad uint32_t cqn:24; 3187b4f1e6bSMatan Azrad uint32_t packet_pacing_rate_limit_index:16; 3197b4f1e6bSMatan Azrad uint32_t tis_lst_sz:16; 3207b4f1e6bSMatan Azrad uint32_t tis_num:24; 3217b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 3227b4f1e6bSMatan Azrad }; 3237b4f1e6bSMatan Azrad 3247b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */ 3257b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr { 3267b4f1e6bSMatan Azrad uint32_t sq_state:4; 3277b4f1e6bSMatan Azrad uint32_t state:4; 3287b4f1e6bSMatan Azrad uint32_t hairpin_peer_rq:24; 3297b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 3307b4f1e6bSMatan Azrad }; 3317b4f1e6bSMatan Azrad 33253ec4db0SMatan Azrad 333446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */ 334446c3781SMatan Azrad struct mlx5_devx_cq_attr { 335446c3781SMatan Azrad uint32_t q_umem_valid:1; 336446c3781SMatan Azrad uint32_t db_umem_valid:1; 337446c3781SMatan Azrad uint32_t use_first_only:1; 338446c3781SMatan Azrad uint32_t overrun_ignore:1; 3395cd0a83fSDekel Peled uint32_t cqe_comp_en:1; 3405cd0a83fSDekel Peled uint32_t mini_cqe_res_format:2; 34154c2d46bSAlexander Kozyrev uint32_t mini_cqe_res_format_ext:2; 342446c3781SMatan Azrad uint32_t log_cq_size:5; 343446c3781SMatan Azrad uint32_t log_page_size:5; 344446c3781SMatan Azrad uint32_t uar_page_id; 345446c3781SMatan Azrad uint32_t q_umem_id; 346446c3781SMatan Azrad uint64_t q_umem_offset; 347446c3781SMatan Azrad uint32_t db_umem_id; 348446c3781SMatan Azrad uint64_t db_umem_offset; 349446c3781SMatan Azrad uint32_t eqn; 350446c3781SMatan Azrad uint64_t db_addr; 351446c3781SMatan Azrad }; 352446c3781SMatan Azrad 3538712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */ 3548712c80aSMatan Azrad struct mlx5_devx_virtq_attr { 3558712c80aSMatan Azrad uint16_t hw_available_index; 3568712c80aSMatan Azrad uint16_t hw_used_index; 3578712c80aSMatan Azrad uint16_t q_size; 358473d8e67SMatan Azrad uint32_t pd:24; 3598712c80aSMatan Azrad uint32_t virtio_version_1_0:1; 3608712c80aSMatan Azrad uint32_t tso_ipv4:1; 3618712c80aSMatan Azrad uint32_t tso_ipv6:1; 3628712c80aSMatan Azrad uint32_t tx_csum:1; 3638712c80aSMatan Azrad uint32_t rx_csum:1; 3648712c80aSMatan Azrad uint32_t event_mode:3; 3658712c80aSMatan Azrad uint32_t state:4; 3666623dc2bSXueming Li uint32_t hw_latency_mode:2; 3676623dc2bSXueming Li uint32_t hw_max_latency_us:12; 3686623dc2bSXueming Li uint32_t hw_max_pending_comp:16; 3698712c80aSMatan Azrad uint32_t dirty_bitmap_dump_enable:1; 3708712c80aSMatan Azrad uint32_t dirty_bitmap_mkey; 3718712c80aSMatan Azrad uint32_t dirty_bitmap_size; 3728712c80aSMatan Azrad uint32_t mkey; 3738712c80aSMatan Azrad uint32_t qp_id; 3748712c80aSMatan Azrad uint32_t queue_index; 3758712c80aSMatan Azrad uint32_t tis_id; 376796ae7bbSMatan Azrad uint32_t counters_obj_id; 3778712c80aSMatan Azrad uint64_t dirty_bitmap_addr; 3788712c80aSMatan Azrad uint64_t type; 3798712c80aSMatan Azrad uint64_t desc_addr; 3808712c80aSMatan Azrad uint64_t used_addr; 3818712c80aSMatan Azrad uint64_t available_addr; 3828712c80aSMatan Azrad struct { 3838712c80aSMatan Azrad uint32_t id; 3848712c80aSMatan Azrad uint32_t size; 3858712c80aSMatan Azrad uint64_t offset; 3868712c80aSMatan Azrad } umems[3]; 387aed98b66SXueming Li uint8_t error_type; 3888712c80aSMatan Azrad }; 3898712c80aSMatan Azrad 39015c3807eSMatan Azrad 39115c3807eSMatan Azrad struct mlx5_devx_qp_attr { 39215c3807eSMatan Azrad uint32_t pd:24; 39315c3807eSMatan Azrad uint32_t uar_index:24; 39415c3807eSMatan Azrad uint32_t cqn:24; 39515c3807eSMatan Azrad uint32_t log_page_size:5; 39615c3807eSMatan Azrad uint32_t rq_size:17; /* Must be power of 2. */ 39715c3807eSMatan Azrad uint32_t log_rq_stride:3; 39815c3807eSMatan Azrad uint32_t sq_size:17; /* Must be power of 2. */ 399569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 40015c3807eSMatan Azrad uint32_t dbr_umem_valid:1; 40115c3807eSMatan Azrad uint32_t dbr_umem_id; 40215c3807eSMatan Azrad uint64_t dbr_address; 40315c3807eSMatan Azrad uint32_t wq_umem_id; 40415c3807eSMatan Azrad uint64_t wq_umem_offset; 405f9213ab1SRaja Zidane uint32_t user_index:24; 40615c3807eSMatan Azrad }; 40715c3807eSMatan Azrad 408796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr { 409796ae7bbSMatan Azrad uint64_t received_desc; 410796ae7bbSMatan Azrad uint64_t completed_desc; 411796ae7bbSMatan Azrad uint32_t error_cqes; 412796ae7bbSMatan Azrad uint32_t bad_desc_errors; 413796ae7bbSMatan Azrad uint32_t exceed_max_chain; 414796ae7bbSMatan Azrad uint32_t invalid_buffer; 415796ae7bbSMatan Azrad }; 416796ae7bbSMatan Azrad 417711aedf1SBing Zhao /* 418711aedf1SBing Zhao * graph flow match sample attributes structure, 419711aedf1SBing Zhao * used by flex parser operations. 420711aedf1SBing Zhao */ 421711aedf1SBing Zhao struct mlx5_devx_match_sample_attr { 422711aedf1SBing Zhao uint32_t flow_match_sample_en:1; 423711aedf1SBing Zhao uint32_t flow_match_sample_field_offset:16; 424711aedf1SBing Zhao uint32_t flow_match_sample_offset_mode:4; 425711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_mask; 426711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_shift:4; 427711aedf1SBing Zhao uint32_t flow_match_sample_field_base_offset:8; 428711aedf1SBing Zhao uint32_t flow_match_sample_tunnel_mode:3; 429711aedf1SBing Zhao uint32_t flow_match_sample_field_id; 430711aedf1SBing Zhao }; 431711aedf1SBing Zhao 432711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */ 433711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr { 434711aedf1SBing Zhao uint32_t compare_condition_value:16; 435711aedf1SBing Zhao uint32_t start_inner_tunnel:1; 436711aedf1SBing Zhao uint32_t arc_parse_graph_node:8; 437711aedf1SBing Zhao uint32_t parse_graph_node_handle; 438711aedf1SBing Zhao }; 439711aedf1SBing Zhao 440711aedf1SBing Zhao /* Maximal number of samples per graph node. */ 441711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8 442711aedf1SBing Zhao 443711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */ 444711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8 445711aedf1SBing Zhao 446711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */ 447711aedf1SBing Zhao struct mlx5_devx_graph_node_attr { 448711aedf1SBing Zhao uint32_t modify_field_select; 449711aedf1SBing Zhao uint32_t header_length_mode:4; 450711aedf1SBing Zhao uint32_t header_length_base_value:16; 451711aedf1SBing Zhao uint32_t header_length_field_shift:4; 452711aedf1SBing Zhao uint32_t header_length_field_offset:16; 453711aedf1SBing Zhao uint32_t header_length_field_mask; 454711aedf1SBing Zhao struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM]; 455711aedf1SBing Zhao uint32_t next_header_field_offset:16; 456711aedf1SBing Zhao uint32_t next_header_field_size:5; 457711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM]; 458711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM]; 459711aedf1SBing Zhao }; 460711aedf1SBing Zhao 461178d8c50SDekel Peled /* Encryption key size is up to 1024 bit, 128 bytes. */ 462178d8c50SDekel Peled #define MLX5_CRYPTO_KEY_MAX_SIZE 128 463178d8c50SDekel Peled 464178d8c50SDekel Peled struct mlx5_devx_dek_attr { 465178d8c50SDekel Peled uint32_t key_size:4; 466178d8c50SDekel Peled uint32_t has_keytag:1; 467178d8c50SDekel Peled uint32_t key_purpose:4; 468178d8c50SDekel Peled uint32_t pd:24; 469178d8c50SDekel Peled uint64_t opaque; 470178d8c50SDekel Peled uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE]; 471178d8c50SDekel Peled }; 472178d8c50SDekel Peled 47321ca2494SDekel Peled struct mlx5_devx_import_kek_attr { 47421ca2494SDekel Peled uint64_t modify_field_select; 47521ca2494SDekel Peled uint32_t state:8; 47621ca2494SDekel Peled uint32_t key_size:4; 47721ca2494SDekel Peled uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE]; 47821ca2494SDekel Peled }; 47921ca2494SDekel Peled 480abda4fd9SDekel Peled #define MLX5_CRYPTO_CREDENTIAL_SIZE 48 481abda4fd9SDekel Peled 482abda4fd9SDekel Peled struct mlx5_devx_credential_attr { 483abda4fd9SDekel Peled uint64_t modify_field_select; 484abda4fd9SDekel Peled uint32_t state:8; 485abda4fd9SDekel Peled uint32_t credential_role:8; 486abda4fd9SDekel Peled uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE]; 487abda4fd9SDekel Peled }; 48838e4780bSDekel Peled 48938e4780bSDekel Peled struct mlx5_devx_crypto_login_attr { 49038e4780bSDekel Peled uint64_t modify_field_select; 49138e4780bSDekel Peled uint32_t credential_pointer:24; 49238e4780bSDekel Peled uint32_t session_import_kek_ptr:24; 493abda4fd9SDekel Peled uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE]; 49438e4780bSDekel Peled }; 49538e4780bSDekel Peled 4967b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */ 4977b4f1e6bSMatan Azrad 49864c563f8SOphir Munk __rte_internal 499e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx, 5007b4f1e6bSMatan Azrad uint32_t bulk_sz); 50164c563f8SOphir Munk __rte_internal 5027b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj); 50364c563f8SOphir Munk __rte_internal 5047b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 5057b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 5067b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 5077b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 508e09d350eSOphir Munk void *cmd_comp, 5097b4f1e6bSMatan Azrad uint64_t async_id); 51064c563f8SOphir Munk __rte_internal 511e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx, 5127b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr); 51364c563f8SOphir Munk __rte_internal 514e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx, 5157b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr); 51664c563f8SOphir Munk __rte_internal 5177b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out); 51864c563f8SOphir Munk __rte_internal 519e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 5207b4f1e6bSMatan Azrad uint32_t *tis_td); 52164c563f8SOphir Munk __rte_internal 522e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx, 5237b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 5247b4f1e6bSMatan Azrad int socket); 52564c563f8SOphir Munk __rte_internal 5267b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 5277b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr); 52864c563f8SOphir Munk __rte_internal 529e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx, 5307b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr); 53164c563f8SOphir Munk __rte_internal 532e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx, 5337b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 53464c563f8SOphir Munk __rte_internal 535e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx, 5367b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr); 53764c563f8SOphir Munk __rte_internal 5387b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 5397b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr); 54064c563f8SOphir Munk __rte_internal 541e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx, 5427b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr); 54364c563f8SOphir Munk __rte_internal 544e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx); 54564c563f8SOphir Munk __rte_internal 5467b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain, 5477b4f1e6bSMatan Azrad FILE *file); 54864c563f8SOphir Munk __rte_internal 549a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file); 550a38d22edSHaifei Luo __rte_internal 551e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx, 552446c3781SMatan Azrad struct mlx5_devx_cq_attr *attr); 55364c563f8SOphir Munk __rte_internal 554e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx, 5558712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 55664c563f8SOphir Munk __rte_internal 5578712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 5588712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 55964c563f8SOphir Munk __rte_internal 5608712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 5618712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 56264c563f8SOphir Munk __rte_internal 563e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx, 56415c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr); 56564c563f8SOphir Munk __rte_internal 56615c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, 56715c3807eSMatan Azrad uint32_t qp_st_mod_op, uint32_t remote_qp_id); 56864c563f8SOphir Munk __rte_internal 569e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 570e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 57138119ebeSBing Zhao __rte_internal 572847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 573847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *tir_attr); 574847d9789SAndrey Vesnovaty __rte_internal 57538119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 57638119ebeSBing Zhao uint32_t ids[], uint32_t num); 57738119ebeSBing Zhao 57838119ebeSBing Zhao __rte_internal 57938119ebeSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_flex_parser(void *ctx, 58038119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data); 5818712c80aSMatan Azrad 582bb7ef9a9SViacheslav Ovsiienko __rte_internal 583bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, 584bb7ef9a9SViacheslav Ovsiienko uint32_t arg, uint32_t *data, uint32_t dw_cnt); 5851324ff18SShiri Kuzin 5865be10a9dSShiri Kuzin __rte_internal 5871a2d8c3fSDekel Peled int mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, 5881a2d8c3fSDekel Peled uint32_t arg, uint32_t *data, uint32_t dw_cnt); 5891a2d8c3fSDekel Peled 5901a2d8c3fSDekel Peled __rte_internal 5915be10a9dSShiri Kuzin struct mlx5_devx_obj * 5925be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 5935be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len); 5945be10a9dSShiri Kuzin 595796ae7bbSMatan Azrad /** 596796ae7bbSMatan Azrad * Create virtio queue counters object DevX API. 597796ae7bbSMatan Azrad * 598796ae7bbSMatan Azrad * @param[in] ctx 599796ae7bbSMatan Azrad * Device context. 600796ae7bbSMatan Azrad 601796ae7bbSMatan Azrad * @return 602796ae7bbSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 603796ae7bbSMatan Azrad */ 604796ae7bbSMatan Azrad __rte_internal 605796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx); 606796ae7bbSMatan Azrad 607796ae7bbSMatan Azrad /** 608796ae7bbSMatan Azrad * Query virtio queue counters object using DevX API. 609796ae7bbSMatan Azrad * 610796ae7bbSMatan Azrad * @param[in] couners_obj 611796ae7bbSMatan Azrad * Pointer to virtq object structure. 612796ae7bbSMatan Azrad * @param [in/out] attr 613796ae7bbSMatan Azrad * Pointer to virtio queue counters attributes structure. 614796ae7bbSMatan Azrad * 615796ae7bbSMatan Azrad * @return 616796ae7bbSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 617796ae7bbSMatan Azrad */ 618796ae7bbSMatan Azrad __rte_internal 619796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 620796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr); 621369e5092SDekel Peled __rte_internal 622369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, 623369e5092SDekel Peled uint32_t pd); 6247ae7f458STal Shnaiderman __rte_internal 6257ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx); 626542689e9SMatan Azrad 627542689e9SMatan Azrad __rte_internal 628542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id); 629750e48c7SMatan Azrad 630750e48c7SMatan Azrad __rte_internal 631750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx); 632750e48c7SMatan Azrad __rte_internal 633750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 634750e48c7SMatan Azrad uint32_t *out_of_buffers); 6358207e84bSBing Zhao __rte_internal 6368207e84bSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, 6378207e84bSBing Zhao uint32_t pd, uint32_t log_obj_size); 6388207e84bSBing Zhao 639894711d3SLi Zhang /** 640894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API.. 641894711d3SLi Zhang * 642894711d3SLi Zhang * @param[in] ctx 643894711d3SLi Zhang * Device context. 644894711d3SLi Zhang * @param [in] pd 645894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 646894711d3SLi Zhang * @param [in] log_obj_size 647894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 648894711d3SLi Zhang * in one FLOW_METER_ASO object. 649894711d3SLi Zhang * 650894711d3SLi Zhang * @return 651894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 652894711d3SLi Zhang */ 653894711d3SLi Zhang __rte_internal 654894711d3SLi Zhang struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, 655894711d3SLi Zhang uint32_t pd, uint32_t log_obj_size); 656178d8c50SDekel Peled __rte_internal 657178d8c50SDekel Peled struct mlx5_devx_obj * 658178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr); 659178d8c50SDekel Peled 66021ca2494SDekel Peled __rte_internal 66121ca2494SDekel Peled struct mlx5_devx_obj * 66221ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 66321ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr); 66421ca2494SDekel Peled 66538e4780bSDekel Peled __rte_internal 66638e4780bSDekel Peled struct mlx5_devx_obj * 667abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx, 668abda4fd9SDekel Peled struct mlx5_devx_credential_attr *attr); 669abda4fd9SDekel Peled 670abda4fd9SDekel Peled __rte_internal 671abda4fd9SDekel Peled struct mlx5_devx_obj * 67238e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 67338e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr); 67438e4780bSDekel Peled 6757b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */ 676