17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_ 77b4f1e6bSMatan Azrad 87b4f1e6bSMatan Azrad #include "mlx5_glue.h" 953ec4db0SMatan Azrad #include "mlx5_prm.h" 10fd2ca80cSOphir Munk #include <rte_compat.h> 117b4f1e6bSMatan Azrad 129cc0e99cSViacheslav Ovsiienko /* 139cc0e99cSViacheslav Ovsiienko * Defines the amount of retries to allocate the first UAR in the page. 149cc0e99cSViacheslav Ovsiienko * OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as 159cc0e99cSViacheslav Ovsiienko * UAR base address if UAR was not the first object in the UAR page. 169cc0e99cSViacheslav Ovsiienko * It caused the PMD failure and we should try to get another UAR 179cc0e99cSViacheslav Ovsiienko * till we get the first one with non-NULL base address returned. 189cc0e99cSViacheslav Ovsiienko */ 199cc0e99cSViacheslav Ovsiienko #define MLX5_ALLOC_UAR_RETRY 32 207b4f1e6bSMatan Azrad 2153ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */ 2253ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \ 2353ec4db0SMatan Azrad MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4)) 2453ec4db0SMatan Azrad 257b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr { 267b4f1e6bSMatan Azrad uint64_t addr; 277b4f1e6bSMatan Azrad uint64_t size; 287b4f1e6bSMatan Azrad uint32_t umem_id; 297b4f1e6bSMatan Azrad uint32_t pd; 3053ec4db0SMatan Azrad uint32_t log_entity_size; 3153ec4db0SMatan Azrad uint32_t pg_access:1; 32e82ddd28STal Shnaiderman uint32_t relaxed_ordering_write:1; 33e82ddd28STal Shnaiderman uint32_t relaxed_ordering_read:1; 34f2054291SSuanming Mou uint32_t umr_en:1; 350111a74eSDekel Peled uint32_t crypto_en:2; 360111a74eSDekel Peled uint32_t set_remote_rw:1; 3753ec4db0SMatan Azrad struct mlx5_klm *klm_array; 3853ec4db0SMatan Azrad int klm_num; 397b4f1e6bSMatan Azrad }; 407b4f1e6bSMatan Azrad 417b4f1e6bSMatan Azrad /* HCA qos attributes. */ 427b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr { 437b4f1e6bSMatan Azrad uint32_t sup:1; /* Whether QOS is supported. */ 44b6505738SDekel Peled uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */ 4579a7e409SViacheslav Ovsiienko uint32_t packet_pacing:1; /* Packet pacing is supported. */ 4679a7e409SViacheslav Ovsiienko uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */ 47b6505738SDekel Peled uint32_t flow_meter:1; 48b6505738SDekel Peled /* 49b6505738SDekel Peled * Flow meter is supported, updated version. 50b6505738SDekel Peled * When flow_meter is 1, it indicates that REG_C sharing is supported. 51b6505738SDekel Peled * If flow_meter is 1, flow_meter_old is also 1. 52b6505738SDekel Peled * Using older driver versions, flow_meter_old can be 1 53b6505738SDekel Peled * while flow_meter is 0. 54b6505738SDekel Peled */ 555b9e24aeSLi Zhang uint32_t flow_meter_aso_sup:1; 565b9e24aeSLi Zhang /* Whether FLOW_METER_ASO Object is supported. */ 577b4f1e6bSMatan Azrad uint8_t log_max_flow_meter; 587b4f1e6bSMatan Azrad /* Power of the maximum supported meters. */ 597b4f1e6bSMatan Azrad uint8_t flow_meter_reg_c_ids; 607b4f1e6bSMatan Azrad /* Bitmap of the reg_Cs available for flow meter to use. */ 615b9e24aeSLi Zhang uint32_t log_meter_aso_granularity:5; 625b9e24aeSLi Zhang /* Power of the minimum allocation granularity Object. */ 635b9e24aeSLi Zhang uint32_t log_meter_aso_max_alloc:5; 645b9e24aeSLi Zhang /* Power of the maximum allocation granularity Object. */ 655b9e24aeSLi Zhang uint32_t log_max_num_meter_aso:5; 665b9e24aeSLi Zhang /* Power of the maximum number of supported objects. */ 677b4f1e6bSMatan Azrad 687b4f1e6bSMatan Azrad }; 697b4f1e6bSMatan Azrad 70ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr { 71ba1768c4SMatan Azrad uint8_t virtio_queue_type; 72ba1768c4SMatan Azrad uint32_t valid:1; 73ba1768c4SMatan Azrad uint32_t desc_tunnel_offload_type:1; 74ba1768c4SMatan Azrad uint32_t eth_frame_offload_type:1; 75ba1768c4SMatan Azrad uint32_t virtio_version_1_0:1; 76ba1768c4SMatan Azrad uint32_t tso_ipv4:1; 77ba1768c4SMatan Azrad uint32_t tso_ipv6:1; 78ba1768c4SMatan Azrad uint32_t tx_csum:1; 79ba1768c4SMatan Azrad uint32_t rx_csum:1; 80ba1768c4SMatan Azrad uint32_t event_mode:3; 81ba1768c4SMatan Azrad uint32_t log_doorbell_stride:5; 82ba1768c4SMatan Azrad uint32_t log_doorbell_bar_size:5; 83796ae7bbSMatan Azrad uint32_t queue_counters_valid:1; 84ba1768c4SMatan Azrad uint32_t max_num_virtio_queues; 858712c80aSMatan Azrad struct { 868712c80aSMatan Azrad uint32_t a; 878712c80aSMatan Azrad uint32_t b; 888712c80aSMatan Azrad } umems[3]; 89ba1768c4SMatan Azrad uint64_t doorbell_bar_offset; 90ba1768c4SMatan Azrad }; 91ba1768c4SMatan Azrad 927b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */ 937b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4 947b4f1e6bSMatan Azrad 957b4f1e6bSMatan Azrad /* HCA attributes. */ 967b4f1e6bSMatan Azrad struct mlx5_hca_attr { 977b4f1e6bSMatan Azrad uint32_t eswitch_manager:1; 987b4f1e6bSMatan Azrad uint32_t flow_counters_dump:1; 992d3c670cSMatan Azrad uint32_t log_max_rqt_size:5; 10038119ebeSBing Zhao uint32_t parse_graph_flex_node:1; 1017b4f1e6bSMatan Azrad uint8_t flow_counter_bulk_alloc_bitmap; 1027b4f1e6bSMatan Azrad uint32_t eth_net_offloads:1; 1037b4f1e6bSMatan Azrad uint32_t eth_virt:1; 1047b4f1e6bSMatan Azrad uint32_t wqe_vlan_insert:1; 1057b4f1e6bSMatan Azrad uint32_t wqe_inline_mode:2; 1067b4f1e6bSMatan Azrad uint32_t vport_inline_mode:3; 1077b4f1e6bSMatan Azrad uint32_t tunnel_stateless_geneve_rx:1; 1087b4f1e6bSMatan Azrad uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */ 1097b4f1e6bSMatan Azrad uint32_t tunnel_stateless_gtp:1; 1107b4f1e6bSMatan Azrad uint32_t lro_cap:1; 1117b4f1e6bSMatan Azrad uint32_t tunnel_lro_gre:1; 1127b4f1e6bSMatan Azrad uint32_t tunnel_lro_vxlan:1; 1137b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz_mode:2; 1147b4f1e6bSMatan Azrad uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS]; 115613d64e4SDekel Peled uint16_t lro_min_mss_size; 1167b4f1e6bSMatan Azrad uint32_t flex_parser_protocols; 1171324ff18SShiri Kuzin uint32_t max_geneve_tlv_options; 1181324ff18SShiri Kuzin uint32_t max_geneve_tlv_option_data_len; 1197b4f1e6bSMatan Azrad uint32_t hairpin:1; 1207b4f1e6bSMatan Azrad uint32_t log_max_hairpin_queues:5; 1217b4f1e6bSMatan Azrad uint32_t log_max_hairpin_wq_data_sz:5; 1227b4f1e6bSMatan Azrad uint32_t log_max_hairpin_num_packets:5; 1237b4f1e6bSMatan Azrad uint32_t vhca_id:16; 124ffd5b302SShiri Kuzin uint32_t relaxed_ordering_write:1; 125ffd5b302SShiri Kuzin uint32_t relaxed_ordering_read:1; 126972a1bf8SViacheslav Ovsiienko uint32_t access_register_user:1; 12779a7e409SViacheslav Ovsiienko uint32_t wqe_index_ignore:1; 12879a7e409SViacheslav Ovsiienko uint32_t cross_channel:1; 12979a7e409SViacheslav Ovsiienko uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */ 13079a7e409SViacheslav Ovsiienko uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */ 1311cbdad1bSXueming Li uint32_t num_lag_ports:4; /* Number of ports can be bonded. */ 13279a7e409SViacheslav Ovsiienko uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */ 13391f7338eSSuanming Mou uint32_t scatter_fcs_w_decap_disable:1; 13401b8b5b6SDekel Peled uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */ 135569ffbc9SViacheslav Ovsiienko uint32_t roce:1; 136569ffbc9SViacheslav Ovsiienko uint32_t rq_ts_format:2; 137569ffbc9SViacheslav Ovsiienko uint32_t sq_ts_format:2; 138569ffbc9SViacheslav Ovsiienko uint32_t qp_ts_format:2; 139cfc672a9SOri Kam uint32_t regex:1; 140efa6a7e2SJiawei Wang uint32_t reg_c_preserve:1; 141f7d1f11cSDekel Peled uint32_t crypto:1; /* Crypto engine is supported. */ 142f7d1f11cSDekel Peled uint32_t aes_xts:1; /* AES-XTS crypto is supported. */ 143178d8c50SDekel Peled uint32_t dek:1; /* General obj type DEK is supported. */ 14421ca2494SDekel Peled uint32_t import_kek:1; /* General obj type IMPORT_KEK supported. */ 145*abda4fd9SDekel Peled uint32_t credential:1; /* General obj type CREDENTIAL supported. */ 14638e4780bSDekel Peled uint32_t crypto_login:1; /* General obj type CRYPTO_LOGIN supported. */ 147cfc672a9SOri Kam uint32_t regexp_num_of_engines; 1488cc34c08SJiawei Wang uint32_t log_max_ft_sampler_num:8; 1491324ff18SShiri Kuzin uint32_t geneve_tlv_opt; 1503d3f4e6dSAlexander Kozyrev uint32_t cqe_compression:1; 1513d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_flow_tag:1; 1523d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_l3_l4_tag:1; 1537b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr qos; 154ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr vdpa; 15504223e45STal Shnaiderman int log_max_qp_sz; 15604223e45STal Shnaiderman int log_max_cq_sz; 15704223e45STal Shnaiderman int log_max_qp; 15804223e45STal Shnaiderman int log_max_cq; 15904223e45STal Shnaiderman uint32_t log_max_pd; 16004223e45STal Shnaiderman uint32_t log_max_mrw_sz; 16104223e45STal Shnaiderman uint32_t log_max_srq; 16204223e45STal Shnaiderman uint32_t log_max_srq_sz; 16304223e45STal Shnaiderman uint32_t rss_ind_tbl_cap; 164ae5c165bSMatan Azrad uint32_t mmo_dma_en:1; 165ae5c165bSMatan Azrad uint32_t mmo_compress_en:1; 166ae5c165bSMatan Azrad uint32_t mmo_decompress_en:1; 167ae5c165bSMatan Azrad uint32_t compress_min_block_size:4; 168ae5c165bSMatan Azrad uint32_t log_max_mmo_dma:5; 169ae5c165bSMatan Azrad uint32_t log_max_mmo_compress:5; 170ae5c165bSMatan Azrad uint32_t log_max_mmo_decompress:5; 171f2054291SSuanming Mou uint32_t umr_modify_entity_size_disabled:1; 172f2054291SSuanming Mou uint32_t umr_indirect_mkey_disabled:1; 1737b4f1e6bSMatan Azrad }; 1747b4f1e6bSMatan Azrad 1757b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr { 1767b4f1e6bSMatan Azrad uint32_t wq_type:4; 1777b4f1e6bSMatan Azrad uint32_t wq_signature:1; 1787b4f1e6bSMatan Azrad uint32_t end_padding_mode:2; 1797b4f1e6bSMatan Azrad uint32_t cd_slave:1; 1807b4f1e6bSMatan Azrad uint32_t hds_skip_first_sge:1; 1817b4f1e6bSMatan Azrad uint32_t log2_hds_buf_size:3; 1827b4f1e6bSMatan Azrad uint32_t page_offset:5; 1837b4f1e6bSMatan Azrad uint32_t lwm:16; 1847b4f1e6bSMatan Azrad uint32_t pd:24; 1857b4f1e6bSMatan Azrad uint32_t uar_page:24; 1867b4f1e6bSMatan Azrad uint64_t dbr_addr; 1877b4f1e6bSMatan Azrad uint32_t hw_counter; 1887b4f1e6bSMatan Azrad uint32_t sw_counter; 1897b4f1e6bSMatan Azrad uint32_t log_wq_stride:4; 1907b4f1e6bSMatan Azrad uint32_t log_wq_pg_sz:5; 1917b4f1e6bSMatan Azrad uint32_t log_wq_sz:5; 1927b4f1e6bSMatan Azrad uint32_t dbr_umem_valid:1; 1937b4f1e6bSMatan Azrad uint32_t wq_umem_valid:1; 1947b4f1e6bSMatan Azrad uint32_t log_hairpin_num_packets:5; 1957b4f1e6bSMatan Azrad uint32_t log_hairpin_data_sz:5; 1967b4f1e6bSMatan Azrad uint32_t single_wqe_log_num_of_strides:4; 1977b4f1e6bSMatan Azrad uint32_t two_byte_shift_en:1; 1987b4f1e6bSMatan Azrad uint32_t single_stride_log_num_of_bytes:3; 1997b4f1e6bSMatan Azrad uint32_t dbr_umem_id; 2007b4f1e6bSMatan Azrad uint32_t wq_umem_id; 2017b4f1e6bSMatan Azrad uint64_t wq_umem_offset; 2027b4f1e6bSMatan Azrad }; 2037b4f1e6bSMatan Azrad 2047b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */ 2057b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr { 2067b4f1e6bSMatan Azrad uint32_t rlky:1; 2077b4f1e6bSMatan Azrad uint32_t delay_drop_en:1; 2087b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2097b4f1e6bSMatan Azrad uint32_t vsd:1; 2107b4f1e6bSMatan Azrad uint32_t mem_rq_type:4; 2117b4f1e6bSMatan Azrad uint32_t state:4; 2127b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2137b4f1e6bSMatan Azrad uint32_t hairpin:1; 214569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 2157b4f1e6bSMatan Azrad uint32_t user_index:24; 2167b4f1e6bSMatan Azrad uint32_t cqn:24; 2177b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2187b4f1e6bSMatan Azrad uint32_t rmpn:24; 2197b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2207b4f1e6bSMatan Azrad }; 2217b4f1e6bSMatan Azrad 2227b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */ 2237b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr { 2247b4f1e6bSMatan Azrad uint32_t rqn:24; 2257b4f1e6bSMatan Azrad uint32_t rq_state:4; /* Current RQ state. */ 2267b4f1e6bSMatan Azrad uint32_t state:4; /* Required RQ state. */ 2277b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2287b4f1e6bSMatan Azrad uint32_t vsd:1; 2297b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2307b4f1e6bSMatan Azrad uint32_t hairpin_peer_sq:24; 2317b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 2327b4f1e6bSMatan Azrad uint64_t modify_bitmask; 2337b4f1e6bSMatan Azrad uint32_t lwm:16; /* Contained WQ lwm. */ 2347b4f1e6bSMatan Azrad }; 2357b4f1e6bSMatan Azrad 2367b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select { 2377b4f1e6bSMatan Azrad uint32_t l3_prot_type:1; 2387b4f1e6bSMatan Azrad uint32_t l4_prot_type:1; 2397b4f1e6bSMatan Azrad uint32_t selected_fields:30; 2407b4f1e6bSMatan Azrad }; 2417b4f1e6bSMatan Azrad 2427b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */ 2437b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr { 2447b4f1e6bSMatan Azrad uint32_t disp_type:4; 2457b4f1e6bSMatan Azrad uint32_t lro_timeout_period_usecs:16; 2467b4f1e6bSMatan Azrad uint32_t lro_enable_mask:4; 2477b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz:8; 2487b4f1e6bSMatan Azrad uint32_t inline_rqn:24; 2497b4f1e6bSMatan Azrad uint32_t rx_hash_symmetric:1; 2507b4f1e6bSMatan Azrad uint32_t tunneled_offload_en:1; 2517b4f1e6bSMatan Azrad uint32_t indirect_table:24; 2527b4f1e6bSMatan Azrad uint32_t rx_hash_fn:4; 2537b4f1e6bSMatan Azrad uint32_t self_lb_block:2; 2547b4f1e6bSMatan Azrad uint32_t transport_domain:24; 255a4e6ea97SDekel Peled uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN]; 2567b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_outer; 2577b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_inner; 2587b4f1e6bSMatan Azrad }; 2597b4f1e6bSMatan Azrad 260847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */ 261847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr { 262847d9789SAndrey Vesnovaty uint32_t tirn:24; 263847d9789SAndrey Vesnovaty uint64_t modify_bitmask; 264847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr tir; 265847d9789SAndrey Vesnovaty }; 266847d9789SAndrey Vesnovaty 2677b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */ 2687b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr { 2690eb60e67SMatan Azrad uint8_t rq_type; 2707b4f1e6bSMatan Azrad uint32_t rqt_max_size:16; 2717b4f1e6bSMatan Azrad uint32_t rqt_actual_size:16; 2727b4f1e6bSMatan Azrad uint32_t rq_list[]; 2737b4f1e6bSMatan Azrad }; 2747b4f1e6bSMatan Azrad 2757b4f1e6bSMatan Azrad /* TIS attributes structure. */ 2767b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr { 2777b4f1e6bSMatan Azrad uint32_t strict_lag_tx_port_affinity:1; 2787b4f1e6bSMatan Azrad uint32_t tls_en:1; 2797b4f1e6bSMatan Azrad uint32_t lag_tx_port_affinity:4; 2807b4f1e6bSMatan Azrad uint32_t prio:4; 2817b4f1e6bSMatan Azrad uint32_t transport_domain:24; 2827b4f1e6bSMatan Azrad }; 2837b4f1e6bSMatan Azrad 2847b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */ 2857b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr { 2867b4f1e6bSMatan Azrad uint32_t rlky:1; 2877b4f1e6bSMatan Azrad uint32_t cd_master:1; 2887b4f1e6bSMatan Azrad uint32_t fre:1; 2897b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2907b4f1e6bSMatan Azrad uint32_t allow_multi_pkt_send_wqe:1; 2917b4f1e6bSMatan Azrad uint32_t min_wqe_inline_mode:3; 2927b4f1e6bSMatan Azrad uint32_t state:4; 2937b4f1e6bSMatan Azrad uint32_t reg_umr:1; 2947b4f1e6bSMatan Azrad uint32_t allow_swp:1; 2957b4f1e6bSMatan Azrad uint32_t hairpin:1; 29679a7e409SViacheslav Ovsiienko uint32_t non_wire:1; 29779a7e409SViacheslav Ovsiienko uint32_t static_sq_wq:1; 298569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 2997b4f1e6bSMatan Azrad uint32_t user_index:24; 3007b4f1e6bSMatan Azrad uint32_t cqn:24; 3017b4f1e6bSMatan Azrad uint32_t packet_pacing_rate_limit_index:16; 3027b4f1e6bSMatan Azrad uint32_t tis_lst_sz:16; 3037b4f1e6bSMatan Azrad uint32_t tis_num:24; 3047b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 3057b4f1e6bSMatan Azrad }; 3067b4f1e6bSMatan Azrad 3077b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */ 3087b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr { 3097b4f1e6bSMatan Azrad uint32_t sq_state:4; 3107b4f1e6bSMatan Azrad uint32_t state:4; 3117b4f1e6bSMatan Azrad uint32_t hairpin_peer_rq:24; 3127b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 3137b4f1e6bSMatan Azrad }; 3147b4f1e6bSMatan Azrad 31553ec4db0SMatan Azrad 316446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */ 317446c3781SMatan Azrad struct mlx5_devx_cq_attr { 318446c3781SMatan Azrad uint32_t q_umem_valid:1; 319446c3781SMatan Azrad uint32_t db_umem_valid:1; 320446c3781SMatan Azrad uint32_t use_first_only:1; 321446c3781SMatan Azrad uint32_t overrun_ignore:1; 3225cd0a83fSDekel Peled uint32_t cqe_comp_en:1; 3235cd0a83fSDekel Peled uint32_t mini_cqe_res_format:2; 32454c2d46bSAlexander Kozyrev uint32_t mini_cqe_res_format_ext:2; 325446c3781SMatan Azrad uint32_t log_cq_size:5; 326446c3781SMatan Azrad uint32_t log_page_size:5; 327446c3781SMatan Azrad uint32_t uar_page_id; 328446c3781SMatan Azrad uint32_t q_umem_id; 329446c3781SMatan Azrad uint64_t q_umem_offset; 330446c3781SMatan Azrad uint32_t db_umem_id; 331446c3781SMatan Azrad uint64_t db_umem_offset; 332446c3781SMatan Azrad uint32_t eqn; 333446c3781SMatan Azrad uint64_t db_addr; 334446c3781SMatan Azrad }; 335446c3781SMatan Azrad 3368712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */ 3378712c80aSMatan Azrad struct mlx5_devx_virtq_attr { 3388712c80aSMatan Azrad uint16_t hw_available_index; 3398712c80aSMatan Azrad uint16_t hw_used_index; 3408712c80aSMatan Azrad uint16_t q_size; 341473d8e67SMatan Azrad uint32_t pd:24; 3428712c80aSMatan Azrad uint32_t virtio_version_1_0:1; 3438712c80aSMatan Azrad uint32_t tso_ipv4:1; 3448712c80aSMatan Azrad uint32_t tso_ipv6:1; 3458712c80aSMatan Azrad uint32_t tx_csum:1; 3468712c80aSMatan Azrad uint32_t rx_csum:1; 3478712c80aSMatan Azrad uint32_t event_mode:3; 3488712c80aSMatan Azrad uint32_t state:4; 3496623dc2bSXueming Li uint32_t hw_latency_mode:2; 3506623dc2bSXueming Li uint32_t hw_max_latency_us:12; 3516623dc2bSXueming Li uint32_t hw_max_pending_comp:16; 3528712c80aSMatan Azrad uint32_t dirty_bitmap_dump_enable:1; 3538712c80aSMatan Azrad uint32_t dirty_bitmap_mkey; 3548712c80aSMatan Azrad uint32_t dirty_bitmap_size; 3558712c80aSMatan Azrad uint32_t mkey; 3568712c80aSMatan Azrad uint32_t qp_id; 3578712c80aSMatan Azrad uint32_t queue_index; 3588712c80aSMatan Azrad uint32_t tis_id; 359796ae7bbSMatan Azrad uint32_t counters_obj_id; 3608712c80aSMatan Azrad uint64_t dirty_bitmap_addr; 3618712c80aSMatan Azrad uint64_t type; 3628712c80aSMatan Azrad uint64_t desc_addr; 3638712c80aSMatan Azrad uint64_t used_addr; 3648712c80aSMatan Azrad uint64_t available_addr; 3658712c80aSMatan Azrad struct { 3668712c80aSMatan Azrad uint32_t id; 3678712c80aSMatan Azrad uint32_t size; 3688712c80aSMatan Azrad uint64_t offset; 3698712c80aSMatan Azrad } umems[3]; 370aed98b66SXueming Li uint8_t error_type; 3718712c80aSMatan Azrad }; 3728712c80aSMatan Azrad 37315c3807eSMatan Azrad 37415c3807eSMatan Azrad struct mlx5_devx_qp_attr { 37515c3807eSMatan Azrad uint32_t pd:24; 37615c3807eSMatan Azrad uint32_t uar_index:24; 37715c3807eSMatan Azrad uint32_t cqn:24; 37815c3807eSMatan Azrad uint32_t log_page_size:5; 37915c3807eSMatan Azrad uint32_t rq_size:17; /* Must be power of 2. */ 38015c3807eSMatan Azrad uint32_t log_rq_stride:3; 38115c3807eSMatan Azrad uint32_t sq_size:17; /* Must be power of 2. */ 382569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 38315c3807eSMatan Azrad uint32_t dbr_umem_valid:1; 38415c3807eSMatan Azrad uint32_t dbr_umem_id; 38515c3807eSMatan Azrad uint64_t dbr_address; 38615c3807eSMatan Azrad uint32_t wq_umem_id; 38715c3807eSMatan Azrad uint64_t wq_umem_offset; 38815c3807eSMatan Azrad }; 38915c3807eSMatan Azrad 390796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr { 391796ae7bbSMatan Azrad uint64_t received_desc; 392796ae7bbSMatan Azrad uint64_t completed_desc; 393796ae7bbSMatan Azrad uint32_t error_cqes; 394796ae7bbSMatan Azrad uint32_t bad_desc_errors; 395796ae7bbSMatan Azrad uint32_t exceed_max_chain; 396796ae7bbSMatan Azrad uint32_t invalid_buffer; 397796ae7bbSMatan Azrad }; 398796ae7bbSMatan Azrad 399711aedf1SBing Zhao /* 400711aedf1SBing Zhao * graph flow match sample attributes structure, 401711aedf1SBing Zhao * used by flex parser operations. 402711aedf1SBing Zhao */ 403711aedf1SBing Zhao struct mlx5_devx_match_sample_attr { 404711aedf1SBing Zhao uint32_t flow_match_sample_en:1; 405711aedf1SBing Zhao uint32_t flow_match_sample_field_offset:16; 406711aedf1SBing Zhao uint32_t flow_match_sample_offset_mode:4; 407711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_mask; 408711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_shift:4; 409711aedf1SBing Zhao uint32_t flow_match_sample_field_base_offset:8; 410711aedf1SBing Zhao uint32_t flow_match_sample_tunnel_mode:3; 411711aedf1SBing Zhao uint32_t flow_match_sample_field_id; 412711aedf1SBing Zhao }; 413711aedf1SBing Zhao 414711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */ 415711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr { 416711aedf1SBing Zhao uint32_t compare_condition_value:16; 417711aedf1SBing Zhao uint32_t start_inner_tunnel:1; 418711aedf1SBing Zhao uint32_t arc_parse_graph_node:8; 419711aedf1SBing Zhao uint32_t parse_graph_node_handle; 420711aedf1SBing Zhao }; 421711aedf1SBing Zhao 422711aedf1SBing Zhao /* Maximal number of samples per graph node. */ 423711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8 424711aedf1SBing Zhao 425711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */ 426711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8 427711aedf1SBing Zhao 428711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */ 429711aedf1SBing Zhao struct mlx5_devx_graph_node_attr { 430711aedf1SBing Zhao uint32_t modify_field_select; 431711aedf1SBing Zhao uint32_t header_length_mode:4; 432711aedf1SBing Zhao uint32_t header_length_base_value:16; 433711aedf1SBing Zhao uint32_t header_length_field_shift:4; 434711aedf1SBing Zhao uint32_t header_length_field_offset:16; 435711aedf1SBing Zhao uint32_t header_length_field_mask; 436711aedf1SBing Zhao struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM]; 437711aedf1SBing Zhao uint32_t next_header_field_offset:16; 438711aedf1SBing Zhao uint32_t next_header_field_size:5; 439711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM]; 440711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM]; 441711aedf1SBing Zhao }; 442711aedf1SBing Zhao 443178d8c50SDekel Peled /* Encryption key size is up to 1024 bit, 128 bytes. */ 444178d8c50SDekel Peled #define MLX5_CRYPTO_KEY_MAX_SIZE 128 445178d8c50SDekel Peled 446178d8c50SDekel Peled struct mlx5_devx_dek_attr { 447178d8c50SDekel Peled uint32_t key_size:4; 448178d8c50SDekel Peled uint32_t has_keytag:1; 449178d8c50SDekel Peled uint32_t key_purpose:4; 450178d8c50SDekel Peled uint32_t pd:24; 451178d8c50SDekel Peled uint64_t opaque; 452178d8c50SDekel Peled uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE]; 453178d8c50SDekel Peled }; 454178d8c50SDekel Peled 45521ca2494SDekel Peled struct mlx5_devx_import_kek_attr { 45621ca2494SDekel Peled uint64_t modify_field_select; 45721ca2494SDekel Peled uint32_t state:8; 45821ca2494SDekel Peled uint32_t key_size:4; 45921ca2494SDekel Peled uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE]; 46021ca2494SDekel Peled }; 46121ca2494SDekel Peled 462*abda4fd9SDekel Peled #define MLX5_CRYPTO_CREDENTIAL_SIZE 48 463*abda4fd9SDekel Peled 464*abda4fd9SDekel Peled struct mlx5_devx_credential_attr { 465*abda4fd9SDekel Peled uint64_t modify_field_select; 466*abda4fd9SDekel Peled uint32_t state:8; 467*abda4fd9SDekel Peled uint32_t credential_role:8; 468*abda4fd9SDekel Peled uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE]; 469*abda4fd9SDekel Peled }; 47038e4780bSDekel Peled 47138e4780bSDekel Peled struct mlx5_devx_crypto_login_attr { 47238e4780bSDekel Peled uint64_t modify_field_select; 47338e4780bSDekel Peled uint32_t credential_pointer:24; 47438e4780bSDekel Peled uint32_t session_import_kek_ptr:24; 475*abda4fd9SDekel Peled uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE]; 47638e4780bSDekel Peled }; 47738e4780bSDekel Peled 4787b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */ 4797b4f1e6bSMatan Azrad 48064c563f8SOphir Munk __rte_internal 481e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx, 4827b4f1e6bSMatan Azrad uint32_t bulk_sz); 48364c563f8SOphir Munk __rte_internal 4847b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj); 48564c563f8SOphir Munk __rte_internal 4867b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 4877b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 4887b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 4897b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 490e09d350eSOphir Munk void *cmd_comp, 4917b4f1e6bSMatan Azrad uint64_t async_id); 49264c563f8SOphir Munk __rte_internal 493e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx, 4947b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr); 49564c563f8SOphir Munk __rte_internal 496e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx, 4977b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr); 49864c563f8SOphir Munk __rte_internal 4997b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out); 50064c563f8SOphir Munk __rte_internal 501e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 5027b4f1e6bSMatan Azrad uint32_t *tis_td); 50364c563f8SOphir Munk __rte_internal 504e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx, 5057b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 5067b4f1e6bSMatan Azrad int socket); 50764c563f8SOphir Munk __rte_internal 5087b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 5097b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr); 51064c563f8SOphir Munk __rte_internal 511e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx, 5127b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr); 51364c563f8SOphir Munk __rte_internal 514e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx, 5157b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 51664c563f8SOphir Munk __rte_internal 517e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx, 5187b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr); 51964c563f8SOphir Munk __rte_internal 5207b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 5217b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr); 52264c563f8SOphir Munk __rte_internal 523e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx, 5247b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr); 52564c563f8SOphir Munk __rte_internal 526e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx); 52764c563f8SOphir Munk __rte_internal 5287b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain, 5297b4f1e6bSMatan Azrad FILE *file); 53064c563f8SOphir Munk __rte_internal 531a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file); 532a38d22edSHaifei Luo __rte_internal 533e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx, 534446c3781SMatan Azrad struct mlx5_devx_cq_attr *attr); 53564c563f8SOphir Munk __rte_internal 536e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx, 5378712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 53864c563f8SOphir Munk __rte_internal 5398712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 5408712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 54164c563f8SOphir Munk __rte_internal 5428712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 5438712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 54464c563f8SOphir Munk __rte_internal 545e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx, 54615c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr); 54764c563f8SOphir Munk __rte_internal 54815c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, 54915c3807eSMatan Azrad uint32_t qp_st_mod_op, uint32_t remote_qp_id); 55064c563f8SOphir Munk __rte_internal 551e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 552e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 55338119ebeSBing Zhao __rte_internal 554847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 555847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *tir_attr); 556847d9789SAndrey Vesnovaty __rte_internal 55738119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 55838119ebeSBing Zhao uint32_t ids[], uint32_t num); 55938119ebeSBing Zhao 56038119ebeSBing Zhao __rte_internal 56138119ebeSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_flex_parser(void *ctx, 56238119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data); 5638712c80aSMatan Azrad 564bb7ef9a9SViacheslav Ovsiienko __rte_internal 565bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, 566bb7ef9a9SViacheslav Ovsiienko uint32_t arg, uint32_t *data, uint32_t dw_cnt); 5671324ff18SShiri Kuzin 5685be10a9dSShiri Kuzin __rte_internal 5695be10a9dSShiri Kuzin struct mlx5_devx_obj * 5705be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 5715be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len); 5725be10a9dSShiri Kuzin 573796ae7bbSMatan Azrad /** 574796ae7bbSMatan Azrad * Create virtio queue counters object DevX API. 575796ae7bbSMatan Azrad * 576796ae7bbSMatan Azrad * @param[in] ctx 577796ae7bbSMatan Azrad * Device context. 578796ae7bbSMatan Azrad 579796ae7bbSMatan Azrad * @return 580796ae7bbSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 581796ae7bbSMatan Azrad */ 582796ae7bbSMatan Azrad __rte_internal 583796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx); 584796ae7bbSMatan Azrad 585796ae7bbSMatan Azrad /** 586796ae7bbSMatan Azrad * Query virtio queue counters object using DevX API. 587796ae7bbSMatan Azrad * 588796ae7bbSMatan Azrad * @param[in] couners_obj 589796ae7bbSMatan Azrad * Pointer to virtq object structure. 590796ae7bbSMatan Azrad * @param [in/out] attr 591796ae7bbSMatan Azrad * Pointer to virtio queue counters attributes structure. 592796ae7bbSMatan Azrad * 593796ae7bbSMatan Azrad * @return 594796ae7bbSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 595796ae7bbSMatan Azrad */ 596796ae7bbSMatan Azrad __rte_internal 597796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 598796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr); 599369e5092SDekel Peled __rte_internal 600369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, 601369e5092SDekel Peled uint32_t pd); 6027ae7f458STal Shnaiderman __rte_internal 6037ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx); 604542689e9SMatan Azrad 605542689e9SMatan Azrad __rte_internal 606542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id); 607750e48c7SMatan Azrad 608750e48c7SMatan Azrad __rte_internal 609750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx); 610750e48c7SMatan Azrad __rte_internal 611750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 612750e48c7SMatan Azrad uint32_t *out_of_buffers); 613894711d3SLi Zhang /** 614894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API.. 615894711d3SLi Zhang * 616894711d3SLi Zhang * @param[in] ctx 617894711d3SLi Zhang * Device context. 618894711d3SLi Zhang * @param [in] pd 619894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 620894711d3SLi Zhang * @param [in] log_obj_size 621894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 622894711d3SLi Zhang * in one FLOW_METER_ASO object. 623894711d3SLi Zhang * 624894711d3SLi Zhang * @return 625894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 626894711d3SLi Zhang */ 627894711d3SLi Zhang __rte_internal 628894711d3SLi Zhang struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, 629894711d3SLi Zhang uint32_t pd, uint32_t log_obj_size); 630178d8c50SDekel Peled __rte_internal 631178d8c50SDekel Peled struct mlx5_devx_obj * 632178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr); 633178d8c50SDekel Peled 63421ca2494SDekel Peled __rte_internal 63521ca2494SDekel Peled struct mlx5_devx_obj * 63621ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 63721ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr); 63821ca2494SDekel Peled 63938e4780bSDekel Peled __rte_internal 64038e4780bSDekel Peled struct mlx5_devx_obj * 641*abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx, 642*abda4fd9SDekel Peled struct mlx5_devx_credential_attr *attr); 643*abda4fd9SDekel Peled 644*abda4fd9SDekel Peled __rte_internal 645*abda4fd9SDekel Peled struct mlx5_devx_obj * 64638e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 64738e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr); 64838e4780bSDekel Peled 6497b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */ 650