17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_ 77b4f1e6bSMatan Azrad 87b4f1e6bSMatan Azrad #include "mlx5_glue.h" 953ec4db0SMatan Azrad #include "mlx5_prm.h" 10fd2ca80cSOphir Munk #include <rte_compat.h> 117b4f1e6bSMatan Azrad 129cc0e99cSViacheslav Ovsiienko /* 139cc0e99cSViacheslav Ovsiienko * Defines the amount of retries to allocate the first UAR in the page. 149cc0e99cSViacheslav Ovsiienko * OFED 5.0.x and Upstream rdma_core before v29 returned the NULL as 159cc0e99cSViacheslav Ovsiienko * UAR base address if UAR was not the first object in the UAR page. 169cc0e99cSViacheslav Ovsiienko * It caused the PMD failure and we should try to get another UAR 179cc0e99cSViacheslav Ovsiienko * till we get the first one with non-NULL base address returned. 189cc0e99cSViacheslav Ovsiienko */ 199cc0e99cSViacheslav Ovsiienko #define MLX5_ALLOC_UAR_RETRY 32 207b4f1e6bSMatan Azrad 2153ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */ 2253ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \ 2353ec4db0SMatan Azrad MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4)) 2453ec4db0SMatan Azrad 257b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr { 267b4f1e6bSMatan Azrad uint64_t addr; 277b4f1e6bSMatan Azrad uint64_t size; 287b4f1e6bSMatan Azrad uint32_t umem_id; 297b4f1e6bSMatan Azrad uint32_t pd; 3053ec4db0SMatan Azrad uint32_t log_entity_size; 3153ec4db0SMatan Azrad uint32_t pg_access:1; 32e82ddd28STal Shnaiderman uint32_t relaxed_ordering_write:1; 33e82ddd28STal Shnaiderman uint32_t relaxed_ordering_read:1; 34f2054291SSuanming Mou uint32_t umr_en:1; 3553ec4db0SMatan Azrad struct mlx5_klm *klm_array; 3653ec4db0SMatan Azrad int klm_num; 377b4f1e6bSMatan Azrad }; 387b4f1e6bSMatan Azrad 397b4f1e6bSMatan Azrad /* HCA qos attributes. */ 407b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr { 417b4f1e6bSMatan Azrad uint32_t sup:1; /* Whether QOS is supported. */ 42b6505738SDekel Peled uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */ 4379a7e409SViacheslav Ovsiienko uint32_t packet_pacing:1; /* Packet pacing is supported. */ 4479a7e409SViacheslav Ovsiienko uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */ 45b6505738SDekel Peled uint32_t flow_meter:1; 46b6505738SDekel Peled /* 47b6505738SDekel Peled * Flow meter is supported, updated version. 48b6505738SDekel Peled * When flow_meter is 1, it indicates that REG_C sharing is supported. 49b6505738SDekel Peled * If flow_meter is 1, flow_meter_old is also 1. 50b6505738SDekel Peled * Using older driver versions, flow_meter_old can be 1 51b6505738SDekel Peled * while flow_meter is 0. 52b6505738SDekel Peled */ 537b4f1e6bSMatan Azrad uint8_t log_max_flow_meter; 547b4f1e6bSMatan Azrad /* Power of the maximum supported meters. */ 557b4f1e6bSMatan Azrad uint8_t flow_meter_reg_c_ids; 567b4f1e6bSMatan Azrad /* Bitmap of the reg_Cs available for flow meter to use. */ 577b4f1e6bSMatan Azrad 587b4f1e6bSMatan Azrad }; 597b4f1e6bSMatan Azrad 60ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr { 61ba1768c4SMatan Azrad uint8_t virtio_queue_type; 62ba1768c4SMatan Azrad uint32_t valid:1; 63ba1768c4SMatan Azrad uint32_t desc_tunnel_offload_type:1; 64ba1768c4SMatan Azrad uint32_t eth_frame_offload_type:1; 65ba1768c4SMatan Azrad uint32_t virtio_version_1_0:1; 66ba1768c4SMatan Azrad uint32_t tso_ipv4:1; 67ba1768c4SMatan Azrad uint32_t tso_ipv6:1; 68ba1768c4SMatan Azrad uint32_t tx_csum:1; 69ba1768c4SMatan Azrad uint32_t rx_csum:1; 70ba1768c4SMatan Azrad uint32_t event_mode:3; 71ba1768c4SMatan Azrad uint32_t log_doorbell_stride:5; 72ba1768c4SMatan Azrad uint32_t log_doorbell_bar_size:5; 73796ae7bbSMatan Azrad uint32_t queue_counters_valid:1; 74ba1768c4SMatan Azrad uint32_t max_num_virtio_queues; 758712c80aSMatan Azrad struct { 768712c80aSMatan Azrad uint32_t a; 778712c80aSMatan Azrad uint32_t b; 788712c80aSMatan Azrad } umems[3]; 79ba1768c4SMatan Azrad uint64_t doorbell_bar_offset; 80ba1768c4SMatan Azrad }; 81ba1768c4SMatan Azrad 827b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */ 837b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4 847b4f1e6bSMatan Azrad 857b4f1e6bSMatan Azrad /* HCA attributes. */ 867b4f1e6bSMatan Azrad struct mlx5_hca_attr { 877b4f1e6bSMatan Azrad uint32_t eswitch_manager:1; 887b4f1e6bSMatan Azrad uint32_t flow_counters_dump:1; 892d3c670cSMatan Azrad uint32_t log_max_rqt_size:5; 9038119ebeSBing Zhao uint32_t parse_graph_flex_node:1; 917b4f1e6bSMatan Azrad uint8_t flow_counter_bulk_alloc_bitmap; 927b4f1e6bSMatan Azrad uint32_t eth_net_offloads:1; 937b4f1e6bSMatan Azrad uint32_t eth_virt:1; 947b4f1e6bSMatan Azrad uint32_t wqe_vlan_insert:1; 957b4f1e6bSMatan Azrad uint32_t wqe_inline_mode:2; 967b4f1e6bSMatan Azrad uint32_t vport_inline_mode:3; 977b4f1e6bSMatan Azrad uint32_t tunnel_stateless_geneve_rx:1; 987b4f1e6bSMatan Azrad uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */ 997b4f1e6bSMatan Azrad uint32_t tunnel_stateless_gtp:1; 1007b4f1e6bSMatan Azrad uint32_t lro_cap:1; 1017b4f1e6bSMatan Azrad uint32_t tunnel_lro_gre:1; 1027b4f1e6bSMatan Azrad uint32_t tunnel_lro_vxlan:1; 1037b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz_mode:2; 1047b4f1e6bSMatan Azrad uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS]; 105613d64e4SDekel Peled uint16_t lro_min_mss_size; 1067b4f1e6bSMatan Azrad uint32_t flex_parser_protocols; 1071324ff18SShiri Kuzin uint32_t max_geneve_tlv_options; 1081324ff18SShiri Kuzin uint32_t max_geneve_tlv_option_data_len; 1097b4f1e6bSMatan Azrad uint32_t hairpin:1; 1107b4f1e6bSMatan Azrad uint32_t log_max_hairpin_queues:5; 1117b4f1e6bSMatan Azrad uint32_t log_max_hairpin_wq_data_sz:5; 1127b4f1e6bSMatan Azrad uint32_t log_max_hairpin_num_packets:5; 1137b4f1e6bSMatan Azrad uint32_t vhca_id:16; 114ffd5b302SShiri Kuzin uint32_t relaxed_ordering_write:1; 115ffd5b302SShiri Kuzin uint32_t relaxed_ordering_read:1; 116972a1bf8SViacheslav Ovsiienko uint32_t access_register_user:1; 11779a7e409SViacheslav Ovsiienko uint32_t wqe_index_ignore:1; 11879a7e409SViacheslav Ovsiienko uint32_t cross_channel:1; 11979a7e409SViacheslav Ovsiienko uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */ 12079a7e409SViacheslav Ovsiienko uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */ 1211cbdad1bSXueming Li uint32_t num_lag_ports:4; /* Number of ports can be bonded. */ 12279a7e409SViacheslav Ovsiienko uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */ 12391f7338eSSuanming Mou uint32_t scatter_fcs_w_decap_disable:1; 12401b8b5b6SDekel Peled uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */ 125569ffbc9SViacheslav Ovsiienko uint32_t roce:1; 126569ffbc9SViacheslav Ovsiienko uint32_t rq_ts_format:2; 127569ffbc9SViacheslav Ovsiienko uint32_t sq_ts_format:2; 128569ffbc9SViacheslav Ovsiienko uint32_t qp_ts_format:2; 129cfc672a9SOri Kam uint32_t regex:1; 130efa6a7e2SJiawei Wang uint32_t reg_c_preserve:1; 131cfc672a9SOri Kam uint32_t regexp_num_of_engines; 1328cc34c08SJiawei Wang uint32_t log_max_ft_sampler_num:8; 1331324ff18SShiri Kuzin uint32_t geneve_tlv_opt; 1343d3f4e6dSAlexander Kozyrev uint32_t cqe_compression:1; 1353d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_flow_tag:1; 1363d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_l3_l4_tag:1; 1377b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr qos; 138ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr vdpa; 13904223e45STal Shnaiderman int log_max_qp_sz; 14004223e45STal Shnaiderman int log_max_cq_sz; 14104223e45STal Shnaiderman int log_max_qp; 14204223e45STal Shnaiderman int log_max_cq; 14304223e45STal Shnaiderman uint32_t log_max_pd; 14404223e45STal Shnaiderman uint32_t log_max_mrw_sz; 14504223e45STal Shnaiderman uint32_t log_max_srq; 14604223e45STal Shnaiderman uint32_t log_max_srq_sz; 14704223e45STal Shnaiderman uint32_t rss_ind_tbl_cap; 148ae5c165bSMatan Azrad uint32_t mmo_dma_en:1; 149ae5c165bSMatan Azrad uint32_t mmo_compress_en:1; 150ae5c165bSMatan Azrad uint32_t mmo_decompress_en:1; 151ae5c165bSMatan Azrad uint32_t compress_min_block_size:4; 152ae5c165bSMatan Azrad uint32_t log_max_mmo_dma:5; 153ae5c165bSMatan Azrad uint32_t log_max_mmo_compress:5; 154ae5c165bSMatan Azrad uint32_t log_max_mmo_decompress:5; 155f2054291SSuanming Mou uint32_t umr_modify_entity_size_disabled:1; 156f2054291SSuanming Mou uint32_t umr_indirect_mkey_disabled:1; 1577b4f1e6bSMatan Azrad }; 1587b4f1e6bSMatan Azrad 1597b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr { 1607b4f1e6bSMatan Azrad uint32_t wq_type:4; 1617b4f1e6bSMatan Azrad uint32_t wq_signature:1; 1627b4f1e6bSMatan Azrad uint32_t end_padding_mode:2; 1637b4f1e6bSMatan Azrad uint32_t cd_slave:1; 1647b4f1e6bSMatan Azrad uint32_t hds_skip_first_sge:1; 1657b4f1e6bSMatan Azrad uint32_t log2_hds_buf_size:3; 1667b4f1e6bSMatan Azrad uint32_t page_offset:5; 1677b4f1e6bSMatan Azrad uint32_t lwm:16; 1687b4f1e6bSMatan Azrad uint32_t pd:24; 1697b4f1e6bSMatan Azrad uint32_t uar_page:24; 1707b4f1e6bSMatan Azrad uint64_t dbr_addr; 1717b4f1e6bSMatan Azrad uint32_t hw_counter; 1727b4f1e6bSMatan Azrad uint32_t sw_counter; 1737b4f1e6bSMatan Azrad uint32_t log_wq_stride:4; 1747b4f1e6bSMatan Azrad uint32_t log_wq_pg_sz:5; 1757b4f1e6bSMatan Azrad uint32_t log_wq_sz:5; 1767b4f1e6bSMatan Azrad uint32_t dbr_umem_valid:1; 1777b4f1e6bSMatan Azrad uint32_t wq_umem_valid:1; 1787b4f1e6bSMatan Azrad uint32_t log_hairpin_num_packets:5; 1797b4f1e6bSMatan Azrad uint32_t log_hairpin_data_sz:5; 1807b4f1e6bSMatan Azrad uint32_t single_wqe_log_num_of_strides:4; 1817b4f1e6bSMatan Azrad uint32_t two_byte_shift_en:1; 1827b4f1e6bSMatan Azrad uint32_t single_stride_log_num_of_bytes:3; 1837b4f1e6bSMatan Azrad uint32_t dbr_umem_id; 1847b4f1e6bSMatan Azrad uint32_t wq_umem_id; 1857b4f1e6bSMatan Azrad uint64_t wq_umem_offset; 1867b4f1e6bSMatan Azrad }; 1877b4f1e6bSMatan Azrad 1887b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */ 1897b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr { 1907b4f1e6bSMatan Azrad uint32_t rlky:1; 1917b4f1e6bSMatan Azrad uint32_t delay_drop_en:1; 1927b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 1937b4f1e6bSMatan Azrad uint32_t vsd:1; 1947b4f1e6bSMatan Azrad uint32_t mem_rq_type:4; 1957b4f1e6bSMatan Azrad uint32_t state:4; 1967b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 1977b4f1e6bSMatan Azrad uint32_t hairpin:1; 198569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 1997b4f1e6bSMatan Azrad uint32_t user_index:24; 2007b4f1e6bSMatan Azrad uint32_t cqn:24; 2017b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2027b4f1e6bSMatan Azrad uint32_t rmpn:24; 2037b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2047b4f1e6bSMatan Azrad }; 2057b4f1e6bSMatan Azrad 2067b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */ 2077b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr { 2087b4f1e6bSMatan Azrad uint32_t rqn:24; 2097b4f1e6bSMatan Azrad uint32_t rq_state:4; /* Current RQ state. */ 2107b4f1e6bSMatan Azrad uint32_t state:4; /* Required RQ state. */ 2117b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2127b4f1e6bSMatan Azrad uint32_t vsd:1; 2137b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 2147b4f1e6bSMatan Azrad uint32_t hairpin_peer_sq:24; 2157b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 2167b4f1e6bSMatan Azrad uint64_t modify_bitmask; 2177b4f1e6bSMatan Azrad uint32_t lwm:16; /* Contained WQ lwm. */ 2187b4f1e6bSMatan Azrad }; 2197b4f1e6bSMatan Azrad 2207b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select { 2217b4f1e6bSMatan Azrad uint32_t l3_prot_type:1; 2227b4f1e6bSMatan Azrad uint32_t l4_prot_type:1; 2237b4f1e6bSMatan Azrad uint32_t selected_fields:30; 2247b4f1e6bSMatan Azrad }; 2257b4f1e6bSMatan Azrad 2267b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */ 2277b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr { 2287b4f1e6bSMatan Azrad uint32_t disp_type:4; 2297b4f1e6bSMatan Azrad uint32_t lro_timeout_period_usecs:16; 2307b4f1e6bSMatan Azrad uint32_t lro_enable_mask:4; 2317b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz:8; 2327b4f1e6bSMatan Azrad uint32_t inline_rqn:24; 2337b4f1e6bSMatan Azrad uint32_t rx_hash_symmetric:1; 2347b4f1e6bSMatan Azrad uint32_t tunneled_offload_en:1; 2357b4f1e6bSMatan Azrad uint32_t indirect_table:24; 2367b4f1e6bSMatan Azrad uint32_t rx_hash_fn:4; 2377b4f1e6bSMatan Azrad uint32_t self_lb_block:2; 2387b4f1e6bSMatan Azrad uint32_t transport_domain:24; 239a4e6ea97SDekel Peled uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN]; 2407b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_outer; 2417b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_inner; 2427b4f1e6bSMatan Azrad }; 2437b4f1e6bSMatan Azrad 244847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */ 245847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr { 246847d9789SAndrey Vesnovaty uint32_t tirn:24; 247847d9789SAndrey Vesnovaty uint64_t modify_bitmask; 248847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr tir; 249847d9789SAndrey Vesnovaty }; 250847d9789SAndrey Vesnovaty 2517b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */ 2527b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr { 2530eb60e67SMatan Azrad uint8_t rq_type; 2547b4f1e6bSMatan Azrad uint32_t rqt_max_size:16; 2557b4f1e6bSMatan Azrad uint32_t rqt_actual_size:16; 2567b4f1e6bSMatan Azrad uint32_t rq_list[]; 2577b4f1e6bSMatan Azrad }; 2587b4f1e6bSMatan Azrad 2597b4f1e6bSMatan Azrad /* TIS attributes structure. */ 2607b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr { 2617b4f1e6bSMatan Azrad uint32_t strict_lag_tx_port_affinity:1; 2627b4f1e6bSMatan Azrad uint32_t tls_en:1; 2637b4f1e6bSMatan Azrad uint32_t lag_tx_port_affinity:4; 2647b4f1e6bSMatan Azrad uint32_t prio:4; 2657b4f1e6bSMatan Azrad uint32_t transport_domain:24; 2667b4f1e6bSMatan Azrad }; 2677b4f1e6bSMatan Azrad 2687b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */ 2697b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr { 2707b4f1e6bSMatan Azrad uint32_t rlky:1; 2717b4f1e6bSMatan Azrad uint32_t cd_master:1; 2727b4f1e6bSMatan Azrad uint32_t fre:1; 2737b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2747b4f1e6bSMatan Azrad uint32_t allow_multi_pkt_send_wqe:1; 2757b4f1e6bSMatan Azrad uint32_t min_wqe_inline_mode:3; 2767b4f1e6bSMatan Azrad uint32_t state:4; 2777b4f1e6bSMatan Azrad uint32_t reg_umr:1; 2787b4f1e6bSMatan Azrad uint32_t allow_swp:1; 2797b4f1e6bSMatan Azrad uint32_t hairpin:1; 28079a7e409SViacheslav Ovsiienko uint32_t non_wire:1; 28179a7e409SViacheslav Ovsiienko uint32_t static_sq_wq:1; 282569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 2837b4f1e6bSMatan Azrad uint32_t user_index:24; 2847b4f1e6bSMatan Azrad uint32_t cqn:24; 2857b4f1e6bSMatan Azrad uint32_t packet_pacing_rate_limit_index:16; 2867b4f1e6bSMatan Azrad uint32_t tis_lst_sz:16; 2877b4f1e6bSMatan Azrad uint32_t tis_num:24; 2887b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2897b4f1e6bSMatan Azrad }; 2907b4f1e6bSMatan Azrad 2917b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */ 2927b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr { 2937b4f1e6bSMatan Azrad uint32_t sq_state:4; 2947b4f1e6bSMatan Azrad uint32_t state:4; 2957b4f1e6bSMatan Azrad uint32_t hairpin_peer_rq:24; 2967b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 2977b4f1e6bSMatan Azrad }; 2987b4f1e6bSMatan Azrad 29953ec4db0SMatan Azrad 300446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */ 301446c3781SMatan Azrad struct mlx5_devx_cq_attr { 302446c3781SMatan Azrad uint32_t q_umem_valid:1; 303446c3781SMatan Azrad uint32_t db_umem_valid:1; 304446c3781SMatan Azrad uint32_t use_first_only:1; 305446c3781SMatan Azrad uint32_t overrun_ignore:1; 3065cd0a83fSDekel Peled uint32_t cqe_comp_en:1; 3075cd0a83fSDekel Peled uint32_t mini_cqe_res_format:2; 30854c2d46bSAlexander Kozyrev uint32_t mini_cqe_res_format_ext:2; 309446c3781SMatan Azrad uint32_t log_cq_size:5; 310446c3781SMatan Azrad uint32_t log_page_size:5; 311446c3781SMatan Azrad uint32_t uar_page_id; 312446c3781SMatan Azrad uint32_t q_umem_id; 313446c3781SMatan Azrad uint64_t q_umem_offset; 314446c3781SMatan Azrad uint32_t db_umem_id; 315446c3781SMatan Azrad uint64_t db_umem_offset; 316446c3781SMatan Azrad uint32_t eqn; 317446c3781SMatan Azrad uint64_t db_addr; 318446c3781SMatan Azrad }; 319446c3781SMatan Azrad 3208712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */ 3218712c80aSMatan Azrad struct mlx5_devx_virtq_attr { 3228712c80aSMatan Azrad uint16_t hw_available_index; 3238712c80aSMatan Azrad uint16_t hw_used_index; 3248712c80aSMatan Azrad uint16_t q_size; 325473d8e67SMatan Azrad uint32_t pd:24; 3268712c80aSMatan Azrad uint32_t virtio_version_1_0:1; 3278712c80aSMatan Azrad uint32_t tso_ipv4:1; 3288712c80aSMatan Azrad uint32_t tso_ipv6:1; 3298712c80aSMatan Azrad uint32_t tx_csum:1; 3308712c80aSMatan Azrad uint32_t rx_csum:1; 3318712c80aSMatan Azrad uint32_t event_mode:3; 3328712c80aSMatan Azrad uint32_t state:4; 3336623dc2bSXueming Li uint32_t hw_latency_mode:2; 3346623dc2bSXueming Li uint32_t hw_max_latency_us:12; 3356623dc2bSXueming Li uint32_t hw_max_pending_comp:16; 3368712c80aSMatan Azrad uint32_t dirty_bitmap_dump_enable:1; 3378712c80aSMatan Azrad uint32_t dirty_bitmap_mkey; 3388712c80aSMatan Azrad uint32_t dirty_bitmap_size; 3398712c80aSMatan Azrad uint32_t mkey; 3408712c80aSMatan Azrad uint32_t qp_id; 3418712c80aSMatan Azrad uint32_t queue_index; 3428712c80aSMatan Azrad uint32_t tis_id; 343796ae7bbSMatan Azrad uint32_t counters_obj_id; 3448712c80aSMatan Azrad uint64_t dirty_bitmap_addr; 3458712c80aSMatan Azrad uint64_t type; 3468712c80aSMatan Azrad uint64_t desc_addr; 3478712c80aSMatan Azrad uint64_t used_addr; 3488712c80aSMatan Azrad uint64_t available_addr; 3498712c80aSMatan Azrad struct { 3508712c80aSMatan Azrad uint32_t id; 3518712c80aSMatan Azrad uint32_t size; 3528712c80aSMatan Azrad uint64_t offset; 3538712c80aSMatan Azrad } umems[3]; 354aed98b66SXueming Li uint8_t error_type; 3558712c80aSMatan Azrad }; 3568712c80aSMatan Azrad 35715c3807eSMatan Azrad 35815c3807eSMatan Azrad struct mlx5_devx_qp_attr { 35915c3807eSMatan Azrad uint32_t pd:24; 36015c3807eSMatan Azrad uint32_t uar_index:24; 36115c3807eSMatan Azrad uint32_t cqn:24; 36215c3807eSMatan Azrad uint32_t log_page_size:5; 36315c3807eSMatan Azrad uint32_t rq_size:17; /* Must be power of 2. */ 36415c3807eSMatan Azrad uint32_t log_rq_stride:3; 36515c3807eSMatan Azrad uint32_t sq_size:17; /* Must be power of 2. */ 366569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 36715c3807eSMatan Azrad uint32_t dbr_umem_valid:1; 36815c3807eSMatan Azrad uint32_t dbr_umem_id; 36915c3807eSMatan Azrad uint64_t dbr_address; 37015c3807eSMatan Azrad uint32_t wq_umem_id; 37115c3807eSMatan Azrad uint64_t wq_umem_offset; 37215c3807eSMatan Azrad }; 37315c3807eSMatan Azrad 374796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr { 375796ae7bbSMatan Azrad uint64_t received_desc; 376796ae7bbSMatan Azrad uint64_t completed_desc; 377796ae7bbSMatan Azrad uint32_t error_cqes; 378796ae7bbSMatan Azrad uint32_t bad_desc_errors; 379796ae7bbSMatan Azrad uint32_t exceed_max_chain; 380796ae7bbSMatan Azrad uint32_t invalid_buffer; 381796ae7bbSMatan Azrad }; 382796ae7bbSMatan Azrad 383711aedf1SBing Zhao /* 384711aedf1SBing Zhao * graph flow match sample attributes structure, 385711aedf1SBing Zhao * used by flex parser operations. 386711aedf1SBing Zhao */ 387711aedf1SBing Zhao struct mlx5_devx_match_sample_attr { 388711aedf1SBing Zhao uint32_t flow_match_sample_en:1; 389711aedf1SBing Zhao uint32_t flow_match_sample_field_offset:16; 390711aedf1SBing Zhao uint32_t flow_match_sample_offset_mode:4; 391711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_mask; 392711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_shift:4; 393711aedf1SBing Zhao uint32_t flow_match_sample_field_base_offset:8; 394711aedf1SBing Zhao uint32_t flow_match_sample_tunnel_mode:3; 395711aedf1SBing Zhao uint32_t flow_match_sample_field_id; 396711aedf1SBing Zhao }; 397711aedf1SBing Zhao 398711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */ 399711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr { 400711aedf1SBing Zhao uint32_t compare_condition_value:16; 401711aedf1SBing Zhao uint32_t start_inner_tunnel:1; 402711aedf1SBing Zhao uint32_t arc_parse_graph_node:8; 403711aedf1SBing Zhao uint32_t parse_graph_node_handle; 404711aedf1SBing Zhao }; 405711aedf1SBing Zhao 406711aedf1SBing Zhao /* Maximal number of samples per graph node. */ 407711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8 408711aedf1SBing Zhao 409711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */ 410711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8 411711aedf1SBing Zhao 412711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */ 413711aedf1SBing Zhao struct mlx5_devx_graph_node_attr { 414711aedf1SBing Zhao uint32_t modify_field_select; 415711aedf1SBing Zhao uint32_t header_length_mode:4; 416711aedf1SBing Zhao uint32_t header_length_base_value:16; 417711aedf1SBing Zhao uint32_t header_length_field_shift:4; 418711aedf1SBing Zhao uint32_t header_length_field_offset:16; 419711aedf1SBing Zhao uint32_t header_length_field_mask; 420711aedf1SBing Zhao struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM]; 421711aedf1SBing Zhao uint32_t next_header_field_offset:16; 422711aedf1SBing Zhao uint32_t next_header_field_size:5; 423711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM]; 424711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM]; 425711aedf1SBing Zhao }; 426711aedf1SBing Zhao 4277b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */ 4287b4f1e6bSMatan Azrad 42964c563f8SOphir Munk __rte_internal 430e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx, 4317b4f1e6bSMatan Azrad uint32_t bulk_sz); 43264c563f8SOphir Munk __rte_internal 4337b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj); 43464c563f8SOphir Munk __rte_internal 4357b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 4367b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 4377b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 4387b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 439e09d350eSOphir Munk void *cmd_comp, 4407b4f1e6bSMatan Azrad uint64_t async_id); 44164c563f8SOphir Munk __rte_internal 442e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx, 4437b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr); 44464c563f8SOphir Munk __rte_internal 445e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx, 4467b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr); 44764c563f8SOphir Munk __rte_internal 4487b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out); 44964c563f8SOphir Munk __rte_internal 450e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 4517b4f1e6bSMatan Azrad uint32_t *tis_td); 45264c563f8SOphir Munk __rte_internal 453e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx, 4547b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 4557b4f1e6bSMatan Azrad int socket); 45664c563f8SOphir Munk __rte_internal 4577b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 4587b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr); 45964c563f8SOphir Munk __rte_internal 460e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx, 4617b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr); 46264c563f8SOphir Munk __rte_internal 463e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx, 4647b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 46564c563f8SOphir Munk __rte_internal 466e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx, 4677b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr); 46864c563f8SOphir Munk __rte_internal 4697b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 4707b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr); 47164c563f8SOphir Munk __rte_internal 472e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx, 4737b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr); 47464c563f8SOphir Munk __rte_internal 475e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx); 47664c563f8SOphir Munk __rte_internal 4777b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain, 4787b4f1e6bSMatan Azrad FILE *file); 47964c563f8SOphir Munk __rte_internal 480*a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file); 481*a38d22edSHaifei Luo __rte_internal 482e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx, 483446c3781SMatan Azrad struct mlx5_devx_cq_attr *attr); 48464c563f8SOphir Munk __rte_internal 485e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx, 4868712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 48764c563f8SOphir Munk __rte_internal 4888712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 4898712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 49064c563f8SOphir Munk __rte_internal 4918712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 4928712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 49364c563f8SOphir Munk __rte_internal 494e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx, 49515c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr); 49664c563f8SOphir Munk __rte_internal 49715c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, 49815c3807eSMatan Azrad uint32_t qp_st_mod_op, uint32_t remote_qp_id); 49964c563f8SOphir Munk __rte_internal 500e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 501e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 50238119ebeSBing Zhao __rte_internal 503847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 504847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *tir_attr); 505847d9789SAndrey Vesnovaty __rte_internal 50638119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 50738119ebeSBing Zhao uint32_t ids[], uint32_t num); 50838119ebeSBing Zhao 50938119ebeSBing Zhao __rte_internal 51038119ebeSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_flex_parser(void *ctx, 51138119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data); 5128712c80aSMatan Azrad 513bb7ef9a9SViacheslav Ovsiienko __rte_internal 514bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, 515bb7ef9a9SViacheslav Ovsiienko uint32_t arg, uint32_t *data, uint32_t dw_cnt); 5161324ff18SShiri Kuzin 5175be10a9dSShiri Kuzin __rte_internal 5185be10a9dSShiri Kuzin struct mlx5_devx_obj * 5195be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 5205be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len); 5215be10a9dSShiri Kuzin 522796ae7bbSMatan Azrad /** 523796ae7bbSMatan Azrad * Create virtio queue counters object DevX API. 524796ae7bbSMatan Azrad * 525796ae7bbSMatan Azrad * @param[in] ctx 526796ae7bbSMatan Azrad * Device context. 527796ae7bbSMatan Azrad 528796ae7bbSMatan Azrad * @return 529796ae7bbSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 530796ae7bbSMatan Azrad */ 531796ae7bbSMatan Azrad __rte_internal 532796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx); 533796ae7bbSMatan Azrad 534796ae7bbSMatan Azrad /** 535796ae7bbSMatan Azrad * Query virtio queue counters object using DevX API. 536796ae7bbSMatan Azrad * 537796ae7bbSMatan Azrad * @param[in] couners_obj 538796ae7bbSMatan Azrad * Pointer to virtq object structure. 539796ae7bbSMatan Azrad * @param [in/out] attr 540796ae7bbSMatan Azrad * Pointer to virtio queue counters attributes structure. 541796ae7bbSMatan Azrad * 542796ae7bbSMatan Azrad * @return 543796ae7bbSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 544796ae7bbSMatan Azrad */ 545796ae7bbSMatan Azrad __rte_internal 546796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 547796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr); 548369e5092SDekel Peled __rte_internal 549369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, 550369e5092SDekel Peled uint32_t pd); 551369e5092SDekel Peled 5527ae7f458STal Shnaiderman __rte_internal 5537ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx); 554542689e9SMatan Azrad 555542689e9SMatan Azrad __rte_internal 556542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id); 557750e48c7SMatan Azrad 558750e48c7SMatan Azrad __rte_internal 559750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx); 560750e48c7SMatan Azrad __rte_internal 561750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 562750e48c7SMatan Azrad uint32_t *out_of_buffers); 5637b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */ 564