xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.h (revision 8cc34c08018df9272f3157af09f4dc88b3699fa3)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_
77b4f1e6bSMatan Azrad 
87b4f1e6bSMatan Azrad #include "mlx5_glue.h"
953ec4db0SMatan Azrad #include "mlx5_prm.h"
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad 
1253ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */
1353ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \
1453ec4db0SMatan Azrad 		MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4))
1553ec4db0SMatan Azrad 
167b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr {
177b4f1e6bSMatan Azrad 	uint64_t addr;
187b4f1e6bSMatan Azrad 	uint64_t size;
197b4f1e6bSMatan Azrad 	uint32_t umem_id;
207b4f1e6bSMatan Azrad 	uint32_t pd;
2153ec4db0SMatan Azrad 	uint32_t log_entity_size;
2253ec4db0SMatan Azrad 	uint32_t pg_access:1;
2353ac93f7SShiri Kuzin 	uint32_t relaxed_ordering:1;
2453ec4db0SMatan Azrad 	struct mlx5_klm *klm_array;
2553ec4db0SMatan Azrad 	int klm_num;
267b4f1e6bSMatan Azrad };
277b4f1e6bSMatan Azrad 
287b4f1e6bSMatan Azrad /* HCA qos attributes. */
297b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr {
307b4f1e6bSMatan Azrad 	uint32_t sup:1;	/* Whether QOS is supported. */
317b4f1e6bSMatan Azrad 	uint32_t srtcm_sup:1; /* Whether srTCM mode is supported. */
3279a7e409SViacheslav Ovsiienko 	uint32_t packet_pacing:1; /* Packet pacing is supported. */
3379a7e409SViacheslav Ovsiienko 	uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */
347b4f1e6bSMatan Azrad 	uint32_t flow_meter_reg_share:1;
357b4f1e6bSMatan Azrad 	/* Whether reg_c share is supported. */
367b4f1e6bSMatan Azrad 	uint8_t log_max_flow_meter;
377b4f1e6bSMatan Azrad 	/* Power of the maximum supported meters. */
387b4f1e6bSMatan Azrad 	uint8_t flow_meter_reg_c_ids;
397b4f1e6bSMatan Azrad 	/* Bitmap of the reg_Cs available for flow meter to use. */
407b4f1e6bSMatan Azrad 
417b4f1e6bSMatan Azrad };
427b4f1e6bSMatan Azrad 
43ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr {
44ba1768c4SMatan Azrad 	uint8_t virtio_queue_type;
45ba1768c4SMatan Azrad 	uint32_t valid:1;
46ba1768c4SMatan Azrad 	uint32_t desc_tunnel_offload_type:1;
47ba1768c4SMatan Azrad 	uint32_t eth_frame_offload_type:1;
48ba1768c4SMatan Azrad 	uint32_t virtio_version_1_0:1;
49ba1768c4SMatan Azrad 	uint32_t tso_ipv4:1;
50ba1768c4SMatan Azrad 	uint32_t tso_ipv6:1;
51ba1768c4SMatan Azrad 	uint32_t tx_csum:1;
52ba1768c4SMatan Azrad 	uint32_t rx_csum:1;
53ba1768c4SMatan Azrad 	uint32_t event_mode:3;
54ba1768c4SMatan Azrad 	uint32_t log_doorbell_stride:5;
55ba1768c4SMatan Azrad 	uint32_t log_doorbell_bar_size:5;
56796ae7bbSMatan Azrad 	uint32_t queue_counters_valid:1;
57ba1768c4SMatan Azrad 	uint32_t max_num_virtio_queues;
588712c80aSMatan Azrad 	struct {
598712c80aSMatan Azrad 		uint32_t a;
608712c80aSMatan Azrad 		uint32_t b;
618712c80aSMatan Azrad 	} umems[3];
62ba1768c4SMatan Azrad 	uint64_t doorbell_bar_offset;
63ba1768c4SMatan Azrad };
64ba1768c4SMatan Azrad 
657b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */
667b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4
677b4f1e6bSMatan Azrad 
687b4f1e6bSMatan Azrad /* HCA attributes. */
697b4f1e6bSMatan Azrad struct mlx5_hca_attr {
707b4f1e6bSMatan Azrad 	uint32_t eswitch_manager:1;
717b4f1e6bSMatan Azrad 	uint32_t flow_counters_dump:1;
722d3c670cSMatan Azrad 	uint32_t log_max_rqt_size:5;
7338119ebeSBing Zhao 	uint32_t parse_graph_flex_node:1;
747b4f1e6bSMatan Azrad 	uint8_t flow_counter_bulk_alloc_bitmap;
757b4f1e6bSMatan Azrad 	uint32_t eth_net_offloads:1;
767b4f1e6bSMatan Azrad 	uint32_t eth_virt:1;
777b4f1e6bSMatan Azrad 	uint32_t wqe_vlan_insert:1;
787b4f1e6bSMatan Azrad 	uint32_t wqe_inline_mode:2;
797b4f1e6bSMatan Azrad 	uint32_t vport_inline_mode:3;
807b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_geneve_rx:1;
817b4f1e6bSMatan Azrad 	uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */
827b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_gtp:1;
837b4f1e6bSMatan Azrad 	uint32_t lro_cap:1;
847b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_gre:1;
857b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_vxlan:1;
867b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz_mode:2;
877b4f1e6bSMatan Azrad 	uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
887b4f1e6bSMatan Azrad 	uint32_t flex_parser_protocols;
897b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
907b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_queues:5;
917b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_wq_data_sz:5;
927b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_num_packets:5;
937b4f1e6bSMatan Azrad 	uint32_t vhca_id:16;
94ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_write:1;
95ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_read:1;
96972a1bf8SViacheslav Ovsiienko 	uint32_t access_register_user:1;
9779a7e409SViacheslav Ovsiienko 	uint32_t wqe_index_ignore:1;
9879a7e409SViacheslav Ovsiienko 	uint32_t cross_channel:1;
9979a7e409SViacheslav Ovsiienko 	uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */
10079a7e409SViacheslav Ovsiienko 	uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */
10179a7e409SViacheslav Ovsiienko 	uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */
10291f7338eSSuanming Mou 	uint32_t scatter_fcs_w_decap_disable:1;
103cfc672a9SOri Kam 	uint32_t regex:1;
104cfc672a9SOri Kam 	uint32_t regexp_num_of_engines;
105*8cc34c08SJiawei Wang 	uint32_t log_max_ft_sampler_num:8;
1067b4f1e6bSMatan Azrad 	struct mlx5_hca_qos_attr qos;
107ba1768c4SMatan Azrad 	struct mlx5_hca_vdpa_attr vdpa;
1087b4f1e6bSMatan Azrad };
1097b4f1e6bSMatan Azrad 
1107b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr {
1117b4f1e6bSMatan Azrad 	uint32_t wq_type:4;
1127b4f1e6bSMatan Azrad 	uint32_t wq_signature:1;
1137b4f1e6bSMatan Azrad 	uint32_t end_padding_mode:2;
1147b4f1e6bSMatan Azrad 	uint32_t cd_slave:1;
1157b4f1e6bSMatan Azrad 	uint32_t hds_skip_first_sge:1;
1167b4f1e6bSMatan Azrad 	uint32_t log2_hds_buf_size:3;
1177b4f1e6bSMatan Azrad 	uint32_t page_offset:5;
1187b4f1e6bSMatan Azrad 	uint32_t lwm:16;
1197b4f1e6bSMatan Azrad 	uint32_t pd:24;
1207b4f1e6bSMatan Azrad 	uint32_t uar_page:24;
1217b4f1e6bSMatan Azrad 	uint64_t dbr_addr;
1227b4f1e6bSMatan Azrad 	uint32_t hw_counter;
1237b4f1e6bSMatan Azrad 	uint32_t sw_counter;
1247b4f1e6bSMatan Azrad 	uint32_t log_wq_stride:4;
1257b4f1e6bSMatan Azrad 	uint32_t log_wq_pg_sz:5;
1267b4f1e6bSMatan Azrad 	uint32_t log_wq_sz:5;
1277b4f1e6bSMatan Azrad 	uint32_t dbr_umem_valid:1;
1287b4f1e6bSMatan Azrad 	uint32_t wq_umem_valid:1;
1297b4f1e6bSMatan Azrad 	uint32_t log_hairpin_num_packets:5;
1307b4f1e6bSMatan Azrad 	uint32_t log_hairpin_data_sz:5;
1317b4f1e6bSMatan Azrad 	uint32_t single_wqe_log_num_of_strides:4;
1327b4f1e6bSMatan Azrad 	uint32_t two_byte_shift_en:1;
1337b4f1e6bSMatan Azrad 	uint32_t single_stride_log_num_of_bytes:3;
1347b4f1e6bSMatan Azrad 	uint32_t dbr_umem_id;
1357b4f1e6bSMatan Azrad 	uint32_t wq_umem_id;
1367b4f1e6bSMatan Azrad 	uint64_t wq_umem_offset;
1377b4f1e6bSMatan Azrad };
1387b4f1e6bSMatan Azrad 
1397b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */
1407b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr {
1417b4f1e6bSMatan Azrad 	uint32_t rlky:1;
1427b4f1e6bSMatan Azrad 	uint32_t delay_drop_en:1;
1437b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
1447b4f1e6bSMatan Azrad 	uint32_t vsd:1;
1457b4f1e6bSMatan Azrad 	uint32_t mem_rq_type:4;
1467b4f1e6bSMatan Azrad 	uint32_t state:4;
1477b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
1487b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
1497b4f1e6bSMatan Azrad 	uint32_t user_index:24;
1507b4f1e6bSMatan Azrad 	uint32_t cqn:24;
1517b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
1527b4f1e6bSMatan Azrad 	uint32_t rmpn:24;
1537b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
1547b4f1e6bSMatan Azrad };
1557b4f1e6bSMatan Azrad 
1567b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */
1577b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr {
1587b4f1e6bSMatan Azrad 	uint32_t rqn:24;
1597b4f1e6bSMatan Azrad 	uint32_t rq_state:4; /* Current RQ state. */
1607b4f1e6bSMatan Azrad 	uint32_t state:4; /* Required RQ state. */
1617b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
1627b4f1e6bSMatan Azrad 	uint32_t vsd:1;
1637b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
1647b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_sq:24;
1657b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
1667b4f1e6bSMatan Azrad 	uint64_t modify_bitmask;
1677b4f1e6bSMatan Azrad 	uint32_t lwm:16; /* Contained WQ lwm. */
1687b4f1e6bSMatan Azrad };
1697b4f1e6bSMatan Azrad 
1707b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select {
1717b4f1e6bSMatan Azrad 	uint32_t l3_prot_type:1;
1727b4f1e6bSMatan Azrad 	uint32_t l4_prot_type:1;
1737b4f1e6bSMatan Azrad 	uint32_t selected_fields:30;
1747b4f1e6bSMatan Azrad };
1757b4f1e6bSMatan Azrad 
1767b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */
1777b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr {
1787b4f1e6bSMatan Azrad 	uint32_t disp_type:4;
1797b4f1e6bSMatan Azrad 	uint32_t lro_timeout_period_usecs:16;
1807b4f1e6bSMatan Azrad 	uint32_t lro_enable_mask:4;
1817b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz:8;
1827b4f1e6bSMatan Azrad 	uint32_t inline_rqn:24;
1837b4f1e6bSMatan Azrad 	uint32_t rx_hash_symmetric:1;
1847b4f1e6bSMatan Azrad 	uint32_t tunneled_offload_en:1;
1857b4f1e6bSMatan Azrad 	uint32_t indirect_table:24;
1867b4f1e6bSMatan Azrad 	uint32_t rx_hash_fn:4;
1877b4f1e6bSMatan Azrad 	uint32_t self_lb_block:2;
1887b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
189a4e6ea97SDekel Peled 	uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN];
1907b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
1917b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
1927b4f1e6bSMatan Azrad };
1937b4f1e6bSMatan Azrad 
1947b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */
1957b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr {
1960eb60e67SMatan Azrad 	uint8_t rq_type;
1977b4f1e6bSMatan Azrad 	uint32_t rqt_max_size:16;
1987b4f1e6bSMatan Azrad 	uint32_t rqt_actual_size:16;
1997b4f1e6bSMatan Azrad 	uint32_t rq_list[];
2007b4f1e6bSMatan Azrad };
2017b4f1e6bSMatan Azrad 
2027b4f1e6bSMatan Azrad /* TIS attributes structure. */
2037b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr {
2047b4f1e6bSMatan Azrad 	uint32_t strict_lag_tx_port_affinity:1;
2057b4f1e6bSMatan Azrad 	uint32_t tls_en:1;
2067b4f1e6bSMatan Azrad 	uint32_t lag_tx_port_affinity:4;
2077b4f1e6bSMatan Azrad 	uint32_t prio:4;
2087b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
2097b4f1e6bSMatan Azrad };
2107b4f1e6bSMatan Azrad 
2117b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */
2127b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr {
2137b4f1e6bSMatan Azrad 	uint32_t rlky:1;
2147b4f1e6bSMatan Azrad 	uint32_t cd_master:1;
2157b4f1e6bSMatan Azrad 	uint32_t fre:1;
2167b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
2177b4f1e6bSMatan Azrad 	uint32_t allow_multi_pkt_send_wqe:1;
2187b4f1e6bSMatan Azrad 	uint32_t min_wqe_inline_mode:3;
2197b4f1e6bSMatan Azrad 	uint32_t state:4;
2207b4f1e6bSMatan Azrad 	uint32_t reg_umr:1;
2217b4f1e6bSMatan Azrad 	uint32_t allow_swp:1;
2227b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
22379a7e409SViacheslav Ovsiienko 	uint32_t non_wire:1;
22479a7e409SViacheslav Ovsiienko 	uint32_t static_sq_wq:1;
2257b4f1e6bSMatan Azrad 	uint32_t user_index:24;
2267b4f1e6bSMatan Azrad 	uint32_t cqn:24;
2277b4f1e6bSMatan Azrad 	uint32_t packet_pacing_rate_limit_index:16;
2287b4f1e6bSMatan Azrad 	uint32_t tis_lst_sz:16;
2297b4f1e6bSMatan Azrad 	uint32_t tis_num:24;
2307b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
2317b4f1e6bSMatan Azrad };
2327b4f1e6bSMatan Azrad 
2337b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */
2347b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr {
2357b4f1e6bSMatan Azrad 	uint32_t sq_state:4;
2367b4f1e6bSMatan Azrad 	uint32_t state:4;
2377b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_rq:24;
2387b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
2397b4f1e6bSMatan Azrad };
2407b4f1e6bSMatan Azrad 
24153ec4db0SMatan Azrad 
242446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */
243446c3781SMatan Azrad struct mlx5_devx_cq_attr {
244446c3781SMatan Azrad 	uint32_t q_umem_valid:1;
245446c3781SMatan Azrad 	uint32_t db_umem_valid:1;
246446c3781SMatan Azrad 	uint32_t use_first_only:1;
247446c3781SMatan Azrad 	uint32_t overrun_ignore:1;
2485cd0a83fSDekel Peled 	uint32_t cqe_comp_en:1;
2495cd0a83fSDekel Peled 	uint32_t mini_cqe_res_format:2;
25079a7e409SViacheslav Ovsiienko 	uint32_t cqe_size:3;
251446c3781SMatan Azrad 	uint32_t log_cq_size:5;
252446c3781SMatan Azrad 	uint32_t log_page_size:5;
253446c3781SMatan Azrad 	uint32_t uar_page_id;
254446c3781SMatan Azrad 	uint32_t q_umem_id;
255446c3781SMatan Azrad 	uint64_t q_umem_offset;
256446c3781SMatan Azrad 	uint32_t db_umem_id;
257446c3781SMatan Azrad 	uint64_t db_umem_offset;
258446c3781SMatan Azrad 	uint32_t eqn;
259446c3781SMatan Azrad 	uint64_t db_addr;
260446c3781SMatan Azrad };
261446c3781SMatan Azrad 
2628712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */
2638712c80aSMatan Azrad struct mlx5_devx_virtq_attr {
2648712c80aSMatan Azrad 	uint16_t hw_available_index;
2658712c80aSMatan Azrad 	uint16_t hw_used_index;
2668712c80aSMatan Azrad 	uint16_t q_size;
267473d8e67SMatan Azrad 	uint32_t pd:24;
2688712c80aSMatan Azrad 	uint32_t virtio_version_1_0:1;
2698712c80aSMatan Azrad 	uint32_t tso_ipv4:1;
2708712c80aSMatan Azrad 	uint32_t tso_ipv6:1;
2718712c80aSMatan Azrad 	uint32_t tx_csum:1;
2728712c80aSMatan Azrad 	uint32_t rx_csum:1;
2738712c80aSMatan Azrad 	uint32_t event_mode:3;
2748712c80aSMatan Azrad 	uint32_t state:4;
2758712c80aSMatan Azrad 	uint32_t dirty_bitmap_dump_enable:1;
2768712c80aSMatan Azrad 	uint32_t dirty_bitmap_mkey;
2778712c80aSMatan Azrad 	uint32_t dirty_bitmap_size;
2788712c80aSMatan Azrad 	uint32_t mkey;
2798712c80aSMatan Azrad 	uint32_t qp_id;
2808712c80aSMatan Azrad 	uint32_t queue_index;
2818712c80aSMatan Azrad 	uint32_t tis_id;
282796ae7bbSMatan Azrad 	uint32_t counters_obj_id;
2838712c80aSMatan Azrad 	uint64_t dirty_bitmap_addr;
2848712c80aSMatan Azrad 	uint64_t type;
2858712c80aSMatan Azrad 	uint64_t desc_addr;
2868712c80aSMatan Azrad 	uint64_t used_addr;
2878712c80aSMatan Azrad 	uint64_t available_addr;
2888712c80aSMatan Azrad 	struct {
2898712c80aSMatan Azrad 		uint32_t id;
2908712c80aSMatan Azrad 		uint32_t size;
2918712c80aSMatan Azrad 		uint64_t offset;
2928712c80aSMatan Azrad 	} umems[3];
2938712c80aSMatan Azrad };
2948712c80aSMatan Azrad 
29515c3807eSMatan Azrad 
29615c3807eSMatan Azrad struct mlx5_devx_qp_attr {
29715c3807eSMatan Azrad 	uint32_t pd:24;
29815c3807eSMatan Azrad 	uint32_t uar_index:24;
29915c3807eSMatan Azrad 	uint32_t cqn:24;
30015c3807eSMatan Azrad 	uint32_t log_page_size:5;
30115c3807eSMatan Azrad 	uint32_t rq_size:17; /* Must be power of 2. */
30215c3807eSMatan Azrad 	uint32_t log_rq_stride:3;
30315c3807eSMatan Azrad 	uint32_t sq_size:17; /* Must be power of 2. */
30415c3807eSMatan Azrad 	uint32_t dbr_umem_valid:1;
30515c3807eSMatan Azrad 	uint32_t dbr_umem_id;
30615c3807eSMatan Azrad 	uint64_t dbr_address;
30715c3807eSMatan Azrad 	uint32_t wq_umem_id;
30815c3807eSMatan Azrad 	uint64_t wq_umem_offset;
30915c3807eSMatan Azrad };
31015c3807eSMatan Azrad 
311796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr {
312796ae7bbSMatan Azrad 	uint64_t received_desc;
313796ae7bbSMatan Azrad 	uint64_t completed_desc;
314796ae7bbSMatan Azrad 	uint32_t error_cqes;
315796ae7bbSMatan Azrad 	uint32_t bad_desc_errors;
316796ae7bbSMatan Azrad 	uint32_t exceed_max_chain;
317796ae7bbSMatan Azrad 	uint32_t invalid_buffer;
318796ae7bbSMatan Azrad };
319796ae7bbSMatan Azrad 
320711aedf1SBing Zhao /*
321711aedf1SBing Zhao  * graph flow match sample attributes structure,
322711aedf1SBing Zhao  * used by flex parser operations.
323711aedf1SBing Zhao  */
324711aedf1SBing Zhao struct mlx5_devx_match_sample_attr {
325711aedf1SBing Zhao 	uint32_t flow_match_sample_en:1;
326711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset:16;
327711aedf1SBing Zhao 	uint32_t flow_match_sample_offset_mode:4;
328711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset_mask;
329711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset_shift:4;
330711aedf1SBing Zhao 	uint32_t flow_match_sample_field_base_offset:8;
331711aedf1SBing Zhao 	uint32_t flow_match_sample_tunnel_mode:3;
332711aedf1SBing Zhao 	uint32_t flow_match_sample_field_id;
333711aedf1SBing Zhao };
334711aedf1SBing Zhao 
335711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */
336711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr {
337711aedf1SBing Zhao 	uint32_t compare_condition_value:16;
338711aedf1SBing Zhao 	uint32_t start_inner_tunnel:1;
339711aedf1SBing Zhao 	uint32_t arc_parse_graph_node:8;
340711aedf1SBing Zhao 	uint32_t parse_graph_node_handle;
341711aedf1SBing Zhao };
342711aedf1SBing Zhao 
343711aedf1SBing Zhao /* Maximal number of samples per graph node. */
344711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8
345711aedf1SBing Zhao 
346711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */
347711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8
348711aedf1SBing Zhao 
349711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */
350711aedf1SBing Zhao struct mlx5_devx_graph_node_attr {
351711aedf1SBing Zhao 	uint32_t modify_field_select;
352711aedf1SBing Zhao 	uint32_t header_length_mode:4;
353711aedf1SBing Zhao 	uint32_t header_length_base_value:16;
354711aedf1SBing Zhao 	uint32_t header_length_field_shift:4;
355711aedf1SBing Zhao 	uint32_t header_length_field_offset:16;
356711aedf1SBing Zhao 	uint32_t header_length_field_mask;
357711aedf1SBing Zhao 	struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM];
358711aedf1SBing Zhao 	uint32_t next_header_field_offset:16;
359711aedf1SBing Zhao 	uint32_t next_header_field_size:5;
360711aedf1SBing Zhao 	struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM];
361711aedf1SBing Zhao 	struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM];
362711aedf1SBing Zhao };
363711aedf1SBing Zhao 
3647b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */
3657b4f1e6bSMatan Azrad 
36664c563f8SOphir Munk __rte_internal
367e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx,
3687b4f1e6bSMatan Azrad 						       uint32_t bulk_sz);
36964c563f8SOphir Munk __rte_internal
3707b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
37164c563f8SOphir Munk __rte_internal
3727b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
3737b4f1e6bSMatan Azrad 				     int clear, uint32_t n_counters,
3747b4f1e6bSMatan Azrad 				     uint64_t *pkts, uint64_t *bytes,
3757b4f1e6bSMatan Azrad 				     uint32_t mkey, void *addr,
376e09d350eSOphir Munk 				     void *cmd_comp,
3777b4f1e6bSMatan Azrad 				     uint64_t async_id);
37864c563f8SOphir Munk __rte_internal
379e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx,
3807b4f1e6bSMatan Azrad 				 struct mlx5_hca_attr *attr);
38164c563f8SOphir Munk __rte_internal
382e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx,
3837b4f1e6bSMatan Azrad 					      struct mlx5_devx_mkey_attr *attr);
38464c563f8SOphir Munk __rte_internal
3857b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out);
38664c563f8SOphir Munk __rte_internal
387e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
3887b4f1e6bSMatan Azrad 				  uint32_t *tis_td);
38964c563f8SOphir Munk __rte_internal
390e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx,
3917b4f1e6bSMatan Azrad 				       struct mlx5_devx_create_rq_attr *rq_attr,
3927b4f1e6bSMatan Azrad 				       int socket);
39364c563f8SOphir Munk __rte_internal
3947b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
3957b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_rq_attr *rq_attr);
39664c563f8SOphir Munk __rte_internal
397e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx,
3987b4f1e6bSMatan Azrad 					   struct mlx5_devx_tir_attr *tir_attr);
39964c563f8SOphir Munk __rte_internal
400e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx,
4017b4f1e6bSMatan Azrad 					   struct mlx5_devx_rqt_attr *rqt_attr);
40264c563f8SOphir Munk __rte_internal
403e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx,
4047b4f1e6bSMatan Azrad 				      struct mlx5_devx_create_sq_attr *sq_attr);
40564c563f8SOphir Munk __rte_internal
4067b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
4077b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_sq_attr *sq_attr);
40864c563f8SOphir Munk __rte_internal
409e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx,
4107b4f1e6bSMatan Azrad 					   struct mlx5_devx_tis_attr *tis_attr);
41164c563f8SOphir Munk __rte_internal
412e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx);
41364c563f8SOphir Munk __rte_internal
4147b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain,
4157b4f1e6bSMatan Azrad 			    FILE *file);
41664c563f8SOphir Munk __rte_internal
417e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx,
418446c3781SMatan Azrad 					      struct mlx5_devx_cq_attr *attr);
41964c563f8SOphir Munk __rte_internal
420e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx,
4218712c80aSMatan Azrad 					     struct mlx5_devx_virtq_attr *attr);
42264c563f8SOphir Munk __rte_internal
4238712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
4248712c80aSMatan Azrad 			       struct mlx5_devx_virtq_attr *attr);
42564c563f8SOphir Munk __rte_internal
4268712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
4278712c80aSMatan Azrad 			      struct mlx5_devx_virtq_attr *attr);
42864c563f8SOphir Munk __rte_internal
429e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx,
43015c3807eSMatan Azrad 					      struct mlx5_devx_qp_attr *attr);
43164c563f8SOphir Munk __rte_internal
43215c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp,
43315c3807eSMatan Azrad 				  uint32_t qp_st_mod_op, uint32_t remote_qp_id);
43464c563f8SOphir Munk __rte_internal
435e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
436e1da60a8SMatan Azrad 			     struct mlx5_devx_rqt_attr *rqt_attr);
43738119ebeSBing Zhao __rte_internal
43838119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
43938119ebeSBing Zhao 				      uint32_t ids[], uint32_t num);
44038119ebeSBing Zhao 
44138119ebeSBing Zhao __rte_internal
44238119ebeSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_flex_parser(void *ctx,
44338119ebeSBing Zhao 					struct mlx5_devx_graph_node_attr *data);
4448712c80aSMatan Azrad 
445bb7ef9a9SViacheslav Ovsiienko __rte_internal
446bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id,
447bb7ef9a9SViacheslav Ovsiienko 				uint32_t arg, uint32_t *data, uint32_t dw_cnt);
448796ae7bbSMatan Azrad /**
449796ae7bbSMatan Azrad  * Create virtio queue counters object DevX API.
450796ae7bbSMatan Azrad  *
451796ae7bbSMatan Azrad  * @param[in] ctx
452796ae7bbSMatan Azrad  *   Device context.
453796ae7bbSMatan Azrad 
454796ae7bbSMatan Azrad  * @return
455796ae7bbSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
456796ae7bbSMatan Azrad  */
457796ae7bbSMatan Azrad __rte_internal
458796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx);
459796ae7bbSMatan Azrad 
460796ae7bbSMatan Azrad /**
461796ae7bbSMatan Azrad  * Query virtio queue counters object using DevX API.
462796ae7bbSMatan Azrad  *
463796ae7bbSMatan Azrad  * @param[in] couners_obj
464796ae7bbSMatan Azrad  *   Pointer to virtq object structure.
465796ae7bbSMatan Azrad  * @param [in/out] attr
466796ae7bbSMatan Azrad  *   Pointer to virtio queue counters attributes structure.
467796ae7bbSMatan Azrad  *
468796ae7bbSMatan Azrad  * @return
469796ae7bbSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
470796ae7bbSMatan Azrad  */
471796ae7bbSMatan Azrad __rte_internal
472796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
473796ae7bbSMatan Azrad 				  struct mlx5_devx_virtio_q_couners_attr *attr);
474796ae7bbSMatan Azrad 
4757b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */
476