xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.h (revision 65ea97e94db5d13176f70697c9ed80d15d7a82bb)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_
77b4f1e6bSMatan Azrad 
8fd2ca80cSOphir Munk #include <rte_compat.h>
965be2ca6SGregory Etelson #include <rte_bitops.h>
107b4f1e6bSMatan Azrad 
11a77bedf2SMichael Baum #include "mlx5_glue.h"
12a77bedf2SMichael Baum #include "mlx5_prm.h"
137b4f1e6bSMatan Azrad 
1453ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */
1553ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \
1653ec4db0SMatan Azrad 		MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4))
1753ec4db0SMatan Azrad 
184d368e1dSXiaoyu Min struct mlx5_devx_counter_attr {
194d368e1dSXiaoyu Min 	uint32_t pd_valid:1;
204d368e1dSXiaoyu Min 	uint32_t pd:24;
214d368e1dSXiaoyu Min 	uint32_t bulk_log_max_alloc:1;
224d368e1dSXiaoyu Min 	union {
234d368e1dSXiaoyu Min 		uint8_t flow_counter_bulk_log_size;
244d368e1dSXiaoyu Min 		uint8_t bulk_n_128;
254d368e1dSXiaoyu Min 	};
264d368e1dSXiaoyu Min };
274d368e1dSXiaoyu Min 
287b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr {
297b4f1e6bSMatan Azrad 	uint64_t addr;
307b4f1e6bSMatan Azrad 	uint64_t size;
317b4f1e6bSMatan Azrad 	uint32_t umem_id;
327b4f1e6bSMatan Azrad 	uint32_t pd;
3353ec4db0SMatan Azrad 	uint32_t log_entity_size;
3453ec4db0SMatan Azrad 	uint32_t pg_access:1;
35e82ddd28STal Shnaiderman 	uint32_t relaxed_ordering_write:1;
36e82ddd28STal Shnaiderman 	uint32_t relaxed_ordering_read:1;
37f2054291SSuanming Mou 	uint32_t umr_en:1;
380111a74eSDekel Peled 	uint32_t crypto_en:2;
390111a74eSDekel Peled 	uint32_t set_remote_rw:1;
4053ec4db0SMatan Azrad 	struct mlx5_klm *klm_array;
4153ec4db0SMatan Azrad 	int klm_num;
427b4f1e6bSMatan Azrad };
437b4f1e6bSMatan Azrad 
447b4f1e6bSMatan Azrad /* HCA qos attributes. */
457b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr {
467b4f1e6bSMatan Azrad 	uint32_t sup:1;	/* Whether QOS is supported. */
47b6505738SDekel Peled 	uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */
4879a7e409SViacheslav Ovsiienko 	uint32_t packet_pacing:1; /* Packet pacing is supported. */
4979a7e409SViacheslav Ovsiienko 	uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */
50b6505738SDekel Peled 	uint32_t flow_meter:1;
51b6505738SDekel Peled 	/*
52b6505738SDekel Peled 	 * Flow meter is supported, updated version.
53b6505738SDekel Peled 	 * When flow_meter is 1, it indicates that REG_C sharing is supported.
54b6505738SDekel Peled 	 * If flow_meter is 1, flow_meter_old is also 1.
55b6505738SDekel Peled 	 * Using older driver versions, flow_meter_old can be 1
56b6505738SDekel Peled 	 * while flow_meter is 0.
57b6505738SDekel Peled 	 */
585b9e24aeSLi Zhang 	uint32_t flow_meter_aso_sup:1;
595b9e24aeSLi Zhang 	/* Whether FLOW_METER_ASO Object is supported. */
607b4f1e6bSMatan Azrad 	uint8_t log_max_flow_meter;
617b4f1e6bSMatan Azrad 	/* Power of the maximum supported meters. */
627b4f1e6bSMatan Azrad 	uint8_t flow_meter_reg_c_ids;
637b4f1e6bSMatan Azrad 	/* Bitmap of the reg_Cs available for flow meter to use. */
645b9e24aeSLi Zhang 	uint32_t log_meter_aso_granularity:5;
655b9e24aeSLi Zhang 	/* Power of the minimum allocation granularity Object. */
665b9e24aeSLi Zhang 	uint32_t log_meter_aso_max_alloc:5;
675b9e24aeSLi Zhang 	/* Power of the maximum allocation granularity Object. */
685b9e24aeSLi Zhang 	uint32_t log_max_num_meter_aso:5;
695b9e24aeSLi Zhang 	/* Power of the maximum number of supported objects. */
707b4f1e6bSMatan Azrad 
717b4f1e6bSMatan Azrad };
727b4f1e6bSMatan Azrad 
73ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr {
74ba1768c4SMatan Azrad 	uint8_t virtio_queue_type;
75ba1768c4SMatan Azrad 	uint32_t valid:1;
76ba1768c4SMatan Azrad 	uint32_t desc_tunnel_offload_type:1;
77ba1768c4SMatan Azrad 	uint32_t eth_frame_offload_type:1;
78ba1768c4SMatan Azrad 	uint32_t virtio_version_1_0:1;
79ba1768c4SMatan Azrad 	uint32_t tso_ipv4:1;
80ba1768c4SMatan Azrad 	uint32_t tso_ipv6:1;
81ba1768c4SMatan Azrad 	uint32_t tx_csum:1;
82ba1768c4SMatan Azrad 	uint32_t rx_csum:1;
83ba1768c4SMatan Azrad 	uint32_t event_mode:3;
84ba1768c4SMatan Azrad 	uint32_t log_doorbell_stride:5;
85ba1768c4SMatan Azrad 	uint32_t log_doorbell_bar_size:5;
86796ae7bbSMatan Azrad 	uint32_t queue_counters_valid:1;
872ac90aecSLi Zhang 	uint32_t vnet_modify_ext:1;
882ac90aecSLi Zhang 	uint32_t virtio_net_q_addr_modify:1;
892ac90aecSLi Zhang 	uint32_t virtio_q_index_modify:1;
90ba1768c4SMatan Azrad 	uint32_t max_num_virtio_queues;
918712c80aSMatan Azrad 	struct {
928712c80aSMatan Azrad 		uint32_t a;
938712c80aSMatan Azrad 		uint32_t b;
948712c80aSMatan Azrad 	} umems[3];
95ba1768c4SMatan Azrad 	uint64_t doorbell_bar_offset;
96ba1768c4SMatan Azrad };
97ba1768c4SMatan Azrad 
98630a587bSRongwei Liu struct mlx5_hca_flow_attr {
99630a587bSRongwei Liu 	uint32_t tunnel_header_0_1;
100630a587bSRongwei Liu 	uint32_t tunnel_header_2_3;
101630a587bSRongwei Liu };
102630a587bSRongwei Liu 
10365be2ca6SGregory Etelson /**
10465be2ca6SGregory Etelson  * Accumulate port PARSE_GRAPH_NODE capabilities from
10565be2ca6SGregory Etelson  * PARSE_GRAPH_NODE Capabilities and HCA Capabilities 2 tables
10665be2ca6SGregory Etelson  */
10765be2ca6SGregory Etelson __extension__
10865be2ca6SGregory Etelson struct mlx5_hca_flex_attr {
10965be2ca6SGregory Etelson 	uint32_t node_in;
11065be2ca6SGregory Etelson 	uint32_t node_out;
11165be2ca6SGregory Etelson 	uint16_t header_length_mode;
11265be2ca6SGregory Etelson 	uint16_t sample_offset_mode;
11365be2ca6SGregory Etelson 	uint8_t  max_num_arc_in;
11465be2ca6SGregory Etelson 	uint8_t  max_num_arc_out;
11565be2ca6SGregory Etelson 	uint8_t  max_num_sample;
11665be2ca6SGregory Etelson 	uint8_t  max_num_prog_sample:5;	/* From HCA CAP 2 */
117f1324a17SRongwei Liu 	uint8_t  anchor_en:1;
118f1324a17SRongwei Liu 	uint8_t  ext_sample_id:1;
119f1324a17SRongwei Liu 	uint8_t  sample_tunnel_inner2:1;
120f1324a17SRongwei Liu 	uint8_t  zero_size_supported:1;
12165be2ca6SGregory Etelson 	uint8_t  sample_id_in_out:1;
12265be2ca6SGregory Etelson 	uint16_t max_base_header_length;
12365be2ca6SGregory Etelson 	uint8_t  max_sample_base_offset;
12465be2ca6SGregory Etelson 	uint16_t max_next_header_offset;
12565be2ca6SGregory Etelson 	uint8_t  header_length_mask_width;
12665be2ca6SGregory Etelson };
12765be2ca6SGregory Etelson 
12865be2ca6SGregory Etelson /* ISO C restricts enumerator values to range of 'int' */
12965be2ca6SGregory Etelson __extension__
13065be2ca6SGregory Etelson enum {
13165be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_HEAD          = RTE_BIT32(1),
13265be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MAC           = RTE_BIT32(2),
13365be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IP            = RTE_BIT32(3),
13465be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GRE           = RTE_BIT32(4),
13565be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_UDP           = RTE_BIT32(5),
13665be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MPLS          = RTE_BIT32(6),
13765be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_TCP           = RTE_BIT32(7),
13865be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_VXLAN_GRE     = RTE_BIT32(8),
13965be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GENEVE        = RTE_BIT32(9),
14065be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPSEC_ESP     = RTE_BIT32(10),
14165be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV4          = RTE_BIT32(11),
14265be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV6          = RTE_BIT32(12),
14365be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_PROGRAMMABLE  = RTE_BIT32(31)
14465be2ca6SGregory Etelson };
14565be2ca6SGregory Etelson 
14665be2ca6SGregory Etelson enum {
14765be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_FIXED          = RTE_BIT32(0),
14865be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_EXPLISIT_FIELD = RTE_BIT32(1),
14965be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_BITMASK_FIELD  = RTE_BIT32(2)
15065be2ca6SGregory Etelson };
15165be2ca6SGregory Etelson 
15265be2ca6SGregory Etelson /*
15365be2ca6SGregory Etelson  * DWORD shift is the base for calculating header_length_field_mask
15465be2ca6SGregory Etelson  * value in the MLX5_GRAPH_NODE_LEN_FIELD mode.
15565be2ca6SGregory Etelson  */
15665be2ca6SGregory Etelson #define MLX5_PARSE_GRAPH_NODE_HDR_LEN_SHIFT_DWORD 0x02
15765be2ca6SGregory Etelson 
15865be2ca6SGregory Etelson static inline uint32_t
15965be2ca6SGregory Etelson mlx5_hca_parse_graph_node_base_hdr_len_mask
16065be2ca6SGregory Etelson 	(const struct mlx5_hca_flex_attr *attr)
16165be2ca6SGregory Etelson {
16265be2ca6SGregory Etelson 	return (1 << attr->header_length_mask_width) - 1;
16365be2ca6SGregory Etelson }
16465be2ca6SGregory Etelson 
1657b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */
1667b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4
1677b4f1e6bSMatan Azrad 
1687b4f1e6bSMatan Azrad /* HCA attributes. */
1697b4f1e6bSMatan Azrad struct mlx5_hca_attr {
1707b4f1e6bSMatan Azrad 	uint32_t eswitch_manager:1;
1717b4f1e6bSMatan Azrad 	uint32_t flow_counters_dump:1;
172ee160711SXueming Li 	uint32_t mem_rq_rmp:1;
173ee160711SXueming Li 	uint32_t log_max_rmp:5;
1742d3c670cSMatan Azrad 	uint32_t log_max_rqt_size:5;
17538119ebeSBing Zhao 	uint32_t parse_graph_flex_node:1;
1767b4f1e6bSMatan Azrad 	uint8_t flow_counter_bulk_alloc_bitmap;
1777b4f1e6bSMatan Azrad 	uint32_t eth_net_offloads:1;
1787b4f1e6bSMatan Azrad 	uint32_t eth_virt:1;
1797b4f1e6bSMatan Azrad 	uint32_t wqe_vlan_insert:1;
18011e61a94STal Shnaiderman 	uint32_t csum_cap:1;
1813440836dSTal Shnaiderman 	uint32_t vlan_cap:1;
1827b4f1e6bSMatan Azrad 	uint32_t wqe_inline_mode:2;
1837b4f1e6bSMatan Azrad 	uint32_t vport_inline_mode:3;
1847b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_geneve_rx:1;
1857b4f1e6bSMatan Azrad 	uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */
1867b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_gtp:1;
187d338df99STal Shnaiderman 	uint32_t max_lso_cap;
18858a95badSTal Shnaiderman 	uint32_t scatter_fcs:1;
1897b4f1e6bSMatan Azrad 	uint32_t lro_cap:1;
1907b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_gre:1;
1917b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_vxlan:1;
192cf9b3c1bSTal Shnaiderman 	uint32_t tunnel_stateless_gre:1;
193cf9b3c1bSTal Shnaiderman 	uint32_t tunnel_stateless_vxlan:1;
194643e4db0STal Shnaiderman 	uint32_t swp:1;
195643e4db0STal Shnaiderman 	uint32_t swp_csum:1;
196643e4db0STal Shnaiderman 	uint32_t swp_lso:1;
1977b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz_mode:2;
198febcac7bSBing Zhao 	uint32_t rq_delay_drop:1;
1997b4f1e6bSMatan Azrad 	uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
200613d64e4SDekel Peled 	uint16_t lro_min_mss_size;
2017b4f1e6bSMatan Azrad 	uint32_t flex_parser_protocols;
2021324ff18SShiri Kuzin 	uint32_t max_geneve_tlv_options;
2031324ff18SShiri Kuzin 	uint32_t max_geneve_tlv_option_data_len;
2047b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
2057b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_queues:5;
2067b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_wq_data_sz:5;
2077b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_num_packets:5;
208e58c372dSDariusz Sosnowski 	uint32_t hairpin_sq_wqe_bb_size:4;
209e58c372dSDariusz Sosnowski 	uint32_t hairpin_sq_wq_in_host_mem:1;
210f9fe5a5bSDariusz Sosnowski 	uint32_t hairpin_data_buffer_locked:1;
2117b4f1e6bSMatan Azrad 	uint32_t vhca_id:16;
212ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_write:1;
213ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_read:1;
214972a1bf8SViacheslav Ovsiienko 	uint32_t access_register_user:1;
21579a7e409SViacheslav Ovsiienko 	uint32_t wqe_index_ignore:1;
21679a7e409SViacheslav Ovsiienko 	uint32_t cross_channel:1;
21779a7e409SViacheslav Ovsiienko 	uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */
21879a7e409SViacheslav Ovsiienko 	uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */
2191cbdad1bSXueming Li 	uint32_t num_lag_ports:4; /* Number of ports can be bonded. */
22079a7e409SViacheslav Ovsiienko 	uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */
22191f7338eSSuanming Mou 	uint32_t scatter_fcs_w_decap_disable:1;
22201b8b5b6SDekel Peled 	uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */
223569ffbc9SViacheslav Ovsiienko 	uint32_t roce:1;
2247dac7abeSViacheslav Ovsiienko 	uint32_t wait_on_time:1;
225569ffbc9SViacheslav Ovsiienko 	uint32_t rq_ts_format:2;
226569ffbc9SViacheslav Ovsiienko 	uint32_t sq_ts_format:2;
22796f85ec4SDong Zhou 	uint32_t steering_format_version:4;
228569ffbc9SViacheslav Ovsiienko 	uint32_t qp_ts_format:2;
2292044860eSAdy Agbarih 	uint32_t regexp_params:1;
2302044860eSAdy Agbarih 	uint32_t regexp_version:3;
231efa6a7e2SJiawei Wang 	uint32_t reg_c_preserve:1;
2320c6285b7SBing Zhao 	uint32_t ct_offload:1; /* General obj type ASO CT offload supported. */
233f7d1f11cSDekel Peled 	uint32_t crypto:1; /* Crypto engine is supported. */
234f7d1f11cSDekel Peled 	uint32_t aes_xts:1; /* AES-XTS crypto is supported. */
235178d8c50SDekel Peled 	uint32_t dek:1; /* General obj type DEK is supported. */
23621ca2494SDekel Peled 	uint32_t import_kek:1; /* General obj type IMPORT_KEK supported. */
237abda4fd9SDekel Peled 	uint32_t credential:1; /* General obj type CREDENTIAL supported. */
23838e4780bSDekel Peled 	uint32_t crypto_login:1; /* General obj type CRYPTO_LOGIN supported. */
239cfc672a9SOri Kam 	uint32_t regexp_num_of_engines;
2408cc34c08SJiawei Wang 	uint32_t log_max_ft_sampler_num:8;
241c410e1d5SGregory Etelson 	uint32_t inner_ipv4_ihl:1;
242c410e1d5SGregory Etelson 	uint32_t outer_ipv4_ihl:1;
2431324ff18SShiri Kuzin 	uint32_t geneve_tlv_opt;
2443d3f4e6dSAlexander Kozyrev 	uint32_t cqe_compression:1;
2453d3f4e6dSAlexander Kozyrev 	uint32_t mini_cqe_resp_flow_tag:1;
2463d3f4e6dSAlexander Kozyrev 	uint32_t mini_cqe_resp_l3_l4_tag:1;
247e4d88cf8SAlexander Kozyrev 	uint32_t enhanced_cqe_compression:1;
2480f250a4bSGregory Etelson 	uint32_t pkt_integrity_match:1; /* 1 if HW supports integrity item */
2497b4f1e6bSMatan Azrad 	struct mlx5_hca_qos_attr qos;
250ba1768c4SMatan Azrad 	struct mlx5_hca_vdpa_attr vdpa;
251630a587bSRongwei Liu 	struct mlx5_hca_flow_attr flow;
25265be2ca6SGregory Etelson 	struct mlx5_hca_flex_attr flex;
25304223e45STal Shnaiderman 	int log_max_qp_sz;
25404223e45STal Shnaiderman 	int log_max_cq_sz;
25504223e45STal Shnaiderman 	int log_max_qp;
25604223e45STal Shnaiderman 	int log_max_cq;
25704223e45STal Shnaiderman 	uint32_t log_max_pd;
25804223e45STal Shnaiderman 	uint32_t log_max_mrw_sz;
25904223e45STal Shnaiderman 	uint32_t log_max_srq;
26004223e45STal Shnaiderman 	uint32_t log_max_srq_sz;
26104223e45STal Shnaiderman 	uint32_t rss_ind_tbl_cap;
262cbc4c13aSRaja Zidane 	uint32_t mmo_dma_sq_en:1;
263cbc4c13aSRaja Zidane 	uint32_t mmo_compress_sq_en:1;
264cbc4c13aSRaja Zidane 	uint32_t mmo_decompress_sq_en:1;
265cbc4c13aSRaja Zidane 	uint32_t mmo_dma_qp_en:1;
266cbc4c13aSRaja Zidane 	uint32_t mmo_compress_qp_en:1;
2678b3a69fbSMichael Baum 	uint32_t decomp_deflate_v1_en:1;
2688b3a69fbSMichael Baum 	uint32_t decomp_deflate_v2_en:1;
269cbc4c13aSRaja Zidane 	uint32_t mmo_regex_qp_en:1;
270cbc4c13aSRaja Zidane 	uint32_t mmo_regex_sq_en:1;
271ae5c165bSMatan Azrad 	uint32_t compress_min_block_size:4;
272ae5c165bSMatan Azrad 	uint32_t log_max_mmo_dma:5;
273ae5c165bSMatan Azrad 	uint32_t log_max_mmo_compress:5;
274ae5c165bSMatan Azrad 	uint32_t log_max_mmo_decompress:5;
27593297930SMichael Baum 	uint32_t decomp_lz4_data_only_en:1;
27693297930SMichael Baum 	uint32_t decomp_lz4_no_checksum_en:1;
27793297930SMichael Baum 	uint32_t decomp_lz4_checksum_en:1;
278f2054291SSuanming Mou 	uint32_t umr_modify_entity_size_disabled:1;
279f2054291SSuanming Mou 	uint32_t umr_indirect_mkey_disabled:1;
28010599cf8SMichael Baum 	uint32_t log_min_stride_wqe_sz:5;
28138eb5c9fSShun Hao 	uint32_t esw_mgr_vport_id_valid:1; /* E-Switch Mgr vport ID is valid. */
282f12c41bfSRaja Zidane 	uint32_t crypto_wrapped_import_method:1;
28338eb5c9fSShun Hao 	uint16_t esw_mgr_vport_id; /* E-Switch Mgr vport ID . */
284ba707cdbSRaja Zidane 	uint16_t max_wqe_sz_sq;
2855f44fb19SBing Zhao 	uint32_t set_reg_c:8;
2865f44fb19SBing Zhao 	uint32_t nic_flow_table:1;
287097d84a4SSean Zhang 	uint32_t modify_outer_ip_ecn:1;
2884d368e1dSXiaoyu Min 	union {
2894d368e1dSXiaoyu Min 		uint32_t max_flow_counter;
2904d368e1dSXiaoyu Min 		struct {
2914d368e1dSXiaoyu Min 			uint16_t max_flow_counter_15_0;
2924d368e1dSXiaoyu Min 			uint16_t max_flow_counter_31_16;
2934d368e1dSXiaoyu Min 		};
2944d368e1dSXiaoyu Min 	};
2954d368e1dSXiaoyu Min 	uint32_t flow_counter_bulk_log_max_alloc:5;
2964d368e1dSXiaoyu Min 	uint32_t flow_counter_bulk_log_granularity:5;
2974d368e1dSXiaoyu Min 	uint32_t alloc_flow_counter_pd:1;
2984d368e1dSXiaoyu Min 	uint32_t flow_counter_access_aso:1;
299*65ea97e9SMichael Baum 	uint32_t query_match_sample_info:1;
3004d368e1dSXiaoyu Min 	uint32_t flow_access_aso_opc_mod:8;
30157628b29SViacheslav Ovsiienko 	uint32_t cross_vhca:1;
30276895c7dSJiawei Wang 	uint32_t lag_rx_port_affinity:1;
3037b4f1e6bSMatan Azrad };
3047b4f1e6bSMatan Azrad 
305cf5ac38dSRongwei Liu /* LAG Context. */
306cf5ac38dSRongwei Liu struct mlx5_devx_lag_context {
307cf5ac38dSRongwei Liu 	uint32_t fdb_selection_mode:1;
308cf5ac38dSRongwei Liu 	uint32_t port_select_mode:3;
309cf5ac38dSRongwei Liu 	uint32_t lag_state:3;
310cf5ac38dSRongwei Liu 	uint32_t tx_remap_affinity_1:4;
311cf5ac38dSRongwei Liu 	uint32_t tx_remap_affinity_2:4;
312cf5ac38dSRongwei Liu };
313cf5ac38dSRongwei Liu 
3147b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr {
3157b4f1e6bSMatan Azrad 	uint32_t wq_type:4;
3167b4f1e6bSMatan Azrad 	uint32_t wq_signature:1;
3177b4f1e6bSMatan Azrad 	uint32_t end_padding_mode:2;
3187b4f1e6bSMatan Azrad 	uint32_t cd_slave:1;
3197b4f1e6bSMatan Azrad 	uint32_t hds_skip_first_sge:1;
3207b4f1e6bSMatan Azrad 	uint32_t log2_hds_buf_size:3;
3217b4f1e6bSMatan Azrad 	uint32_t page_offset:5;
3227b4f1e6bSMatan Azrad 	uint32_t lwm:16;
3237b4f1e6bSMatan Azrad 	uint32_t pd:24;
3247b4f1e6bSMatan Azrad 	uint32_t uar_page:24;
3257b4f1e6bSMatan Azrad 	uint64_t dbr_addr;
3267b4f1e6bSMatan Azrad 	uint32_t hw_counter;
3277b4f1e6bSMatan Azrad 	uint32_t sw_counter;
3287b4f1e6bSMatan Azrad 	uint32_t log_wq_stride:4;
3297b4f1e6bSMatan Azrad 	uint32_t log_wq_pg_sz:5;
3307b4f1e6bSMatan Azrad 	uint32_t log_wq_sz:5;
3317b4f1e6bSMatan Azrad 	uint32_t dbr_umem_valid:1;
3327b4f1e6bSMatan Azrad 	uint32_t wq_umem_valid:1;
3337b4f1e6bSMatan Azrad 	uint32_t log_hairpin_num_packets:5;
3347b4f1e6bSMatan Azrad 	uint32_t log_hairpin_data_sz:5;
3357b4f1e6bSMatan Azrad 	uint32_t single_wqe_log_num_of_strides:4;
3367b4f1e6bSMatan Azrad 	uint32_t two_byte_shift_en:1;
3377b4f1e6bSMatan Azrad 	uint32_t single_stride_log_num_of_bytes:3;
3387b4f1e6bSMatan Azrad 	uint32_t dbr_umem_id;
3397b4f1e6bSMatan Azrad 	uint32_t wq_umem_id;
3407b4f1e6bSMatan Azrad 	uint64_t wq_umem_offset;
3417b4f1e6bSMatan Azrad };
3427b4f1e6bSMatan Azrad 
3437b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */
3447b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr {
3457b4f1e6bSMatan Azrad 	uint32_t rlky:1;
3467b4f1e6bSMatan Azrad 	uint32_t delay_drop_en:1;
3477b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
3487b4f1e6bSMatan Azrad 	uint32_t vsd:1;
3497b4f1e6bSMatan Azrad 	uint32_t mem_rq_type:4;
3507b4f1e6bSMatan Azrad 	uint32_t state:4;
3517b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
3527b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
353f9fe5a5bSDariusz Sosnowski 	uint32_t hairpin_data_buffer_type:3;
354569ffbc9SViacheslav Ovsiienko 	uint32_t ts_format:2;
3557b4f1e6bSMatan Azrad 	uint32_t user_index:24;
3567b4f1e6bSMatan Azrad 	uint32_t cqn:24;
3577b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
3587b4f1e6bSMatan Azrad 	uint32_t rmpn:24;
3597b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
3607b4f1e6bSMatan Azrad };
3617b4f1e6bSMatan Azrad 
3627b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */
3637b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr {
3647b4f1e6bSMatan Azrad 	uint32_t rqn:24;
3657b4f1e6bSMatan Azrad 	uint32_t rq_state:4; /* Current RQ state. */
3667b4f1e6bSMatan Azrad 	uint32_t state:4; /* Required RQ state. */
3677b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
3687b4f1e6bSMatan Azrad 	uint32_t vsd:1;
3697b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
3707b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_sq:24;
3717b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
3727b4f1e6bSMatan Azrad 	uint64_t modify_bitmask;
3737b4f1e6bSMatan Azrad 	uint32_t lwm:16; /* Contained WQ lwm. */
3747b4f1e6bSMatan Azrad };
3757b4f1e6bSMatan Azrad 
376ee160711SXueming Li /* Create RMP attributes structure, used by create RMP operation. */
377ee160711SXueming Li struct mlx5_devx_create_rmp_attr {
378ee160711SXueming Li 	uint32_t rsvd0:8;
379ee160711SXueming Li 	uint32_t state:4;
380ee160711SXueming Li 	uint32_t rsvd1:20;
381ee160711SXueming Li 	uint32_t basic_cyclic_rcv_wqe:1;
382ee160711SXueming Li 	uint32_t rsvd4:31;
383ee160711SXueming Li 	uint32_t rsvd8[10];
384ee160711SXueming Li 	struct mlx5_devx_wq_attr wq_attr;
385ee160711SXueming Li };
386ee160711SXueming Li 
3877b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select {
3887b4f1e6bSMatan Azrad 	uint32_t l3_prot_type:1;
3897b4f1e6bSMatan Azrad 	uint32_t l4_prot_type:1;
3907b4f1e6bSMatan Azrad 	uint32_t selected_fields:30;
3917b4f1e6bSMatan Azrad };
3927b4f1e6bSMatan Azrad 
3937b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */
3947b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr {
3957b4f1e6bSMatan Azrad 	uint32_t disp_type:4;
3967b4f1e6bSMatan Azrad 	uint32_t lro_timeout_period_usecs:16;
3977b4f1e6bSMatan Azrad 	uint32_t lro_enable_mask:4;
3987b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz:8;
3997b4f1e6bSMatan Azrad 	uint32_t inline_rqn:24;
4007b4f1e6bSMatan Azrad 	uint32_t rx_hash_symmetric:1;
4017b4f1e6bSMatan Azrad 	uint32_t tunneled_offload_en:1;
4027b4f1e6bSMatan Azrad 	uint32_t indirect_table:24;
4037b4f1e6bSMatan Azrad 	uint32_t rx_hash_fn:4;
4047b4f1e6bSMatan Azrad 	uint32_t self_lb_block:2;
4057b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
406a4e6ea97SDekel Peled 	uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN];
4077b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
4087b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
4097b4f1e6bSMatan Azrad };
4107b4f1e6bSMatan Azrad 
411847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */
412847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr {
413847d9789SAndrey Vesnovaty 	uint32_t tirn:24;
414847d9789SAndrey Vesnovaty 	uint64_t modify_bitmask;
415847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr tir;
416847d9789SAndrey Vesnovaty };
417847d9789SAndrey Vesnovaty 
4187b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */
4197b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr {
4200eb60e67SMatan Azrad 	uint8_t rq_type;
4217b4f1e6bSMatan Azrad 	uint32_t rqt_max_size:16;
4227b4f1e6bSMatan Azrad 	uint32_t rqt_actual_size:16;
4237b4f1e6bSMatan Azrad 	uint32_t rq_list[];
4247b4f1e6bSMatan Azrad };
4257b4f1e6bSMatan Azrad 
4267b4f1e6bSMatan Azrad /* TIS attributes structure. */
4277b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr {
4287b4f1e6bSMatan Azrad 	uint32_t strict_lag_tx_port_affinity:1;
4297b4f1e6bSMatan Azrad 	uint32_t tls_en:1;
4307b4f1e6bSMatan Azrad 	uint32_t lag_tx_port_affinity:4;
4317b4f1e6bSMatan Azrad 	uint32_t prio:4;
4327b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
4337b4f1e6bSMatan Azrad };
4347b4f1e6bSMatan Azrad 
4357b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */
4367b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr {
4377b4f1e6bSMatan Azrad 	uint32_t rlky:1;
4387b4f1e6bSMatan Azrad 	uint32_t cd_master:1;
4397b4f1e6bSMatan Azrad 	uint32_t fre:1;
4407b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
4417b4f1e6bSMatan Azrad 	uint32_t allow_multi_pkt_send_wqe:1;
4427b4f1e6bSMatan Azrad 	uint32_t min_wqe_inline_mode:3;
4437b4f1e6bSMatan Azrad 	uint32_t state:4;
4447b4f1e6bSMatan Azrad 	uint32_t reg_umr:1;
4457b4f1e6bSMatan Azrad 	uint32_t allow_swp:1;
4467b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
44779a7e409SViacheslav Ovsiienko 	uint32_t non_wire:1;
44879a7e409SViacheslav Ovsiienko 	uint32_t static_sq_wq:1;
449569ffbc9SViacheslav Ovsiienko 	uint32_t ts_format:2;
450e58c372dSDariusz Sosnowski 	uint32_t hairpin_wq_buffer_type:3;
4517b4f1e6bSMatan Azrad 	uint32_t user_index:24;
4527b4f1e6bSMatan Azrad 	uint32_t cqn:24;
4537b4f1e6bSMatan Azrad 	uint32_t packet_pacing_rate_limit_index:16;
4547b4f1e6bSMatan Azrad 	uint32_t tis_lst_sz:16;
4557b4f1e6bSMatan Azrad 	uint32_t tis_num:24;
4567b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
4577b4f1e6bSMatan Azrad };
4587b4f1e6bSMatan Azrad 
4597b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */
4607b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr {
4617b4f1e6bSMatan Azrad 	uint32_t sq_state:4;
4627b4f1e6bSMatan Azrad 	uint32_t state:4;
4637b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_rq:24;
4647b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
4657b4f1e6bSMatan Azrad };
4667b4f1e6bSMatan Azrad 
46753ec4db0SMatan Azrad 
468446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */
469446c3781SMatan Azrad struct mlx5_devx_cq_attr {
470446c3781SMatan Azrad 	uint32_t q_umem_valid:1;
471446c3781SMatan Azrad 	uint32_t db_umem_valid:1;
472446c3781SMatan Azrad 	uint32_t use_first_only:1;
473446c3781SMatan Azrad 	uint32_t overrun_ignore:1;
4745cd0a83fSDekel Peled 	uint32_t cqe_comp_en:1;
4755cd0a83fSDekel Peled 	uint32_t mini_cqe_res_format:2;
47654c2d46bSAlexander Kozyrev 	uint32_t mini_cqe_res_format_ext:2;
477e4d88cf8SAlexander Kozyrev 	uint32_t cqe_comp_layout:2;
478446c3781SMatan Azrad 	uint32_t log_cq_size:5;
479446c3781SMatan Azrad 	uint32_t log_page_size:5;
480446c3781SMatan Azrad 	uint32_t uar_page_id;
481446c3781SMatan Azrad 	uint32_t q_umem_id;
482446c3781SMatan Azrad 	uint64_t q_umem_offset;
483446c3781SMatan Azrad 	uint32_t db_umem_id;
484446c3781SMatan Azrad 	uint64_t db_umem_offset;
485446c3781SMatan Azrad 	uint32_t eqn;
486446c3781SMatan Azrad 	uint64_t db_addr;
487446c3781SMatan Azrad };
488446c3781SMatan Azrad 
4898712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */
4908712c80aSMatan Azrad struct mlx5_devx_virtq_attr {
4918712c80aSMatan Azrad 	uint16_t hw_available_index;
4928712c80aSMatan Azrad 	uint16_t hw_used_index;
4938712c80aSMatan Azrad 	uint16_t q_size;
494473d8e67SMatan Azrad 	uint32_t pd:24;
4958712c80aSMatan Azrad 	uint32_t virtio_version_1_0:1;
4968712c80aSMatan Azrad 	uint32_t tso_ipv4:1;
4978712c80aSMatan Azrad 	uint32_t tso_ipv6:1;
4988712c80aSMatan Azrad 	uint32_t tx_csum:1;
4998712c80aSMatan Azrad 	uint32_t rx_csum:1;
5008712c80aSMatan Azrad 	uint32_t event_mode:3;
5018712c80aSMatan Azrad 	uint32_t state:4;
5026623dc2bSXueming Li 	uint32_t hw_latency_mode:2;
5036623dc2bSXueming Li 	uint32_t hw_max_latency_us:12;
5046623dc2bSXueming Li 	uint32_t hw_max_pending_comp:16;
5058712c80aSMatan Azrad 	uint32_t dirty_bitmap_dump_enable:1;
5068712c80aSMatan Azrad 	uint32_t dirty_bitmap_mkey;
5078712c80aSMatan Azrad 	uint32_t dirty_bitmap_size;
5088712c80aSMatan Azrad 	uint32_t mkey;
5098712c80aSMatan Azrad 	uint32_t qp_id;
5108712c80aSMatan Azrad 	uint32_t queue_index;
5118712c80aSMatan Azrad 	uint32_t tis_id;
512796ae7bbSMatan Azrad 	uint32_t counters_obj_id;
5138712c80aSMatan Azrad 	uint64_t dirty_bitmap_addr;
5142ac90aecSLi Zhang 	uint64_t mod_fields_bitmap;
5158712c80aSMatan Azrad 	uint64_t desc_addr;
5168712c80aSMatan Azrad 	uint64_t used_addr;
5178712c80aSMatan Azrad 	uint64_t available_addr;
5188712c80aSMatan Azrad 	struct {
5198712c80aSMatan Azrad 		uint32_t id;
5208712c80aSMatan Azrad 		uint32_t size;
5218712c80aSMatan Azrad 		uint64_t offset;
5228712c80aSMatan Azrad 	} umems[3];
523aed98b66SXueming Li 	uint8_t error_type;
5242ac90aecSLi Zhang 	uint8_t q_type;
5258712c80aSMatan Azrad };
5268712c80aSMatan Azrad 
52715c3807eSMatan Azrad struct mlx5_devx_qp_attr {
52815c3807eSMatan Azrad 	uint32_t pd:24;
52915c3807eSMatan Azrad 	uint32_t uar_index:24;
53015c3807eSMatan Azrad 	uint32_t cqn:24;
53115c3807eSMatan Azrad 	uint32_t log_page_size:5;
532ba707cdbSRaja Zidane 	uint32_t num_of_receive_wqes:17; /* Must be power of 2. */
53315c3807eSMatan Azrad 	uint32_t log_rq_stride:3;
534ba707cdbSRaja Zidane 	uint32_t num_of_send_wqbbs:17; /* Must be power of 2. */
535569ffbc9SViacheslav Ovsiienko 	uint32_t ts_format:2;
53615c3807eSMatan Azrad 	uint32_t dbr_umem_valid:1;
53715c3807eSMatan Azrad 	uint32_t dbr_umem_id;
53815c3807eSMatan Azrad 	uint64_t dbr_address;
53915c3807eSMatan Azrad 	uint32_t wq_umem_id;
54015c3807eSMatan Azrad 	uint64_t wq_umem_offset;
541f9213ab1SRaja Zidane 	uint32_t user_index:24;
542ddda0006SRaja Zidane 	uint32_t mmo:1;
54315c3807eSMatan Azrad };
54415c3807eSMatan Azrad 
545796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr {
546796ae7bbSMatan Azrad 	uint64_t received_desc;
547796ae7bbSMatan Azrad 	uint64_t completed_desc;
548796ae7bbSMatan Azrad 	uint32_t error_cqes;
549796ae7bbSMatan Azrad 	uint32_t bad_desc_errors;
550796ae7bbSMatan Azrad 	uint32_t exceed_max_chain;
551796ae7bbSMatan Azrad 	uint32_t invalid_buffer;
552796ae7bbSMatan Azrad };
553796ae7bbSMatan Azrad 
554711aedf1SBing Zhao /*
555*65ea97e9SMichael Baum  * Match sample info attributes structure, used by:
556*65ea97e9SMichael Baum  *  - GENEVE TLV option query.
557*65ea97e9SMichael Baum  *  - Graph flow match sample query.
558*65ea97e9SMichael Baum  */
559*65ea97e9SMichael Baum struct mlx5_devx_match_sample_info_query_attr {
560*65ea97e9SMichael Baum 	uint32_t modify_field_id:12;
561*65ea97e9SMichael Baum 	uint32_t sample_dw_data:8;
562*65ea97e9SMichael Baum 	uint32_t sample_dw_ok_bit:8;
563*65ea97e9SMichael Baum 	uint32_t sample_dw_ok_bit_offset:5;
564*65ea97e9SMichael Baum };
565*65ea97e9SMichael Baum 
566*65ea97e9SMichael Baum /*
567711aedf1SBing Zhao  * graph flow match sample attributes structure,
568711aedf1SBing Zhao  * used by flex parser operations.
569711aedf1SBing Zhao  */
570711aedf1SBing Zhao struct mlx5_devx_match_sample_attr {
571711aedf1SBing Zhao 	uint32_t flow_match_sample_en:1;
572711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset:16;
573711aedf1SBing Zhao 	uint32_t flow_match_sample_offset_mode:4;
574711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset_mask;
575711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset_shift:4;
576711aedf1SBing Zhao 	uint32_t flow_match_sample_field_base_offset:8;
577711aedf1SBing Zhao 	uint32_t flow_match_sample_tunnel_mode:3;
578711aedf1SBing Zhao 	uint32_t flow_match_sample_field_id;
579711aedf1SBing Zhao };
580711aedf1SBing Zhao 
581711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */
582711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr {
583711aedf1SBing Zhao 	uint32_t compare_condition_value:16;
584711aedf1SBing Zhao 	uint32_t start_inner_tunnel:1;
585711aedf1SBing Zhao 	uint32_t arc_parse_graph_node:8;
586711aedf1SBing Zhao 	uint32_t parse_graph_node_handle;
587711aedf1SBing Zhao };
588711aedf1SBing Zhao 
589711aedf1SBing Zhao /* Maximal number of samples per graph node. */
590711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8
591711aedf1SBing Zhao 
592711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */
593711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8
594711aedf1SBing Zhao 
595711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */
596711aedf1SBing Zhao struct mlx5_devx_graph_node_attr {
597711aedf1SBing Zhao 	uint32_t modify_field_select;
598711aedf1SBing Zhao 	uint32_t header_length_mode:4;
599711aedf1SBing Zhao 	uint32_t header_length_base_value:16;
600711aedf1SBing Zhao 	uint32_t header_length_field_shift:4;
601711aedf1SBing Zhao 	uint32_t header_length_field_offset:16;
602711aedf1SBing Zhao 	uint32_t header_length_field_mask;
603711aedf1SBing Zhao 	struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM];
604711aedf1SBing Zhao 	uint32_t next_header_field_offset:16;
605711aedf1SBing Zhao 	uint32_t next_header_field_size:5;
606711aedf1SBing Zhao 	struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM];
607711aedf1SBing Zhao 	struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM];
608711aedf1SBing Zhao };
609711aedf1SBing Zhao 
610178d8c50SDekel Peled /* Encryption key size is up to 1024 bit, 128 bytes. */
611178d8c50SDekel Peled #define MLX5_CRYPTO_KEY_MAX_SIZE	128
612178d8c50SDekel Peled 
613178d8c50SDekel Peled struct mlx5_devx_dek_attr {
614178d8c50SDekel Peled 	uint32_t key_size:4;
615178d8c50SDekel Peled 	uint32_t has_keytag:1;
616178d8c50SDekel Peled 	uint32_t key_purpose:4;
617178d8c50SDekel Peled 	uint32_t pd:24;
618178d8c50SDekel Peled 	uint64_t opaque;
619178d8c50SDekel Peled 	uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE];
620178d8c50SDekel Peled };
621178d8c50SDekel Peled 
62221ca2494SDekel Peled struct mlx5_devx_import_kek_attr {
62321ca2494SDekel Peled 	uint64_t modify_field_select;
62421ca2494SDekel Peled 	uint32_t state:8;
62521ca2494SDekel Peled 	uint32_t key_size:4;
62621ca2494SDekel Peled 	uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE];
62721ca2494SDekel Peled };
62821ca2494SDekel Peled 
629abda4fd9SDekel Peled #define MLX5_CRYPTO_CREDENTIAL_SIZE	48
630abda4fd9SDekel Peled 
631abda4fd9SDekel Peled struct mlx5_devx_credential_attr {
632abda4fd9SDekel Peled 	uint64_t modify_field_select;
633abda4fd9SDekel Peled 	uint32_t state:8;
634abda4fd9SDekel Peled 	uint32_t credential_role:8;
635abda4fd9SDekel Peled 	uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE];
636abda4fd9SDekel Peled };
63738e4780bSDekel Peled 
63838e4780bSDekel Peled struct mlx5_devx_crypto_login_attr {
63938e4780bSDekel Peled 	uint64_t modify_field_select;
64038e4780bSDekel Peled 	uint32_t credential_pointer:24;
64138e4780bSDekel Peled 	uint32_t session_import_kek_ptr:24;
642abda4fd9SDekel Peled 	uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE];
64338e4780bSDekel Peled };
64438e4780bSDekel Peled 
6457b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */
6467b4f1e6bSMatan Azrad 
64764c563f8SOphir Munk __rte_internal
6484d368e1dSXiaoyu Min struct mlx5_devx_obj *
6494d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx,
6504d368e1dSXiaoyu Min 				struct mlx5_devx_counter_attr *attr);
6514d368e1dSXiaoyu Min 
6524d368e1dSXiaoyu Min __rte_internal
653e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx,
6547b4f1e6bSMatan Azrad 						       uint32_t bulk_sz);
65564c563f8SOphir Munk __rte_internal
6567b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
65764c563f8SOphir Munk __rte_internal
6587b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
6597b4f1e6bSMatan Azrad 				     int clear, uint32_t n_counters,
6607b4f1e6bSMatan Azrad 				     uint64_t *pkts, uint64_t *bytes,
6617b4f1e6bSMatan Azrad 				     uint32_t mkey, void *addr,
662e09d350eSOphir Munk 				     void *cmd_comp,
6637b4f1e6bSMatan Azrad 				     uint64_t async_id);
66464c563f8SOphir Munk __rte_internal
665e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx,
6667b4f1e6bSMatan Azrad 				 struct mlx5_hca_attr *attr);
66764c563f8SOphir Munk __rte_internal
668e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx,
6697b4f1e6bSMatan Azrad 					      struct mlx5_devx_mkey_attr *attr);
67064c563f8SOphir Munk __rte_internal
6717b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out);
67264c563f8SOphir Munk __rte_internal
673e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
6747b4f1e6bSMatan Azrad 				  uint32_t *tis_td);
67564c563f8SOphir Munk __rte_internal
676e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx,
6777b4f1e6bSMatan Azrad 				       struct mlx5_devx_create_rq_attr *rq_attr,
6787b4f1e6bSMatan Azrad 				       int socket);
67964c563f8SOphir Munk __rte_internal
6807b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
6817b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_rq_attr *rq_attr);
68264c563f8SOphir Munk __rte_internal
683ee160711SXueming Li struct mlx5_devx_obj *mlx5_devx_cmd_create_rmp(void *ctx,
684ee160711SXueming Li 			struct mlx5_devx_create_rmp_attr *rq_attr, int socket);
685ee160711SXueming Li __rte_internal
686e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx,
6877b4f1e6bSMatan Azrad 					   struct mlx5_devx_tir_attr *tir_attr);
68864c563f8SOphir Munk __rte_internal
689e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx,
6907b4f1e6bSMatan Azrad 					   struct mlx5_devx_rqt_attr *rqt_attr);
69164c563f8SOphir Munk __rte_internal
692e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx,
6937b4f1e6bSMatan Azrad 				      struct mlx5_devx_create_sq_attr *sq_attr);
69464c563f8SOphir Munk __rte_internal
6957b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
6967b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_sq_attr *sq_attr);
69764c563f8SOphir Munk __rte_internal
698e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx,
6997b4f1e6bSMatan Azrad 					   struct mlx5_devx_tis_attr *tis_attr);
70064c563f8SOphir Munk __rte_internal
701e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx);
70264c563f8SOphir Munk __rte_internal
7037b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain,
7047b4f1e6bSMatan Azrad 			    FILE *file);
70564c563f8SOphir Munk __rte_internal
706a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file);
707a38d22edSHaifei Luo __rte_internal
708e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx,
709446c3781SMatan Azrad 					      struct mlx5_devx_cq_attr *attr);
71064c563f8SOphir Munk __rte_internal
711e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx,
7128712c80aSMatan Azrad 					     struct mlx5_devx_virtq_attr *attr);
71364c563f8SOphir Munk __rte_internal
7148712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
7158712c80aSMatan Azrad 			       struct mlx5_devx_virtq_attr *attr);
71664c563f8SOphir Munk __rte_internal
7178712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
7188712c80aSMatan Azrad 			      struct mlx5_devx_virtq_attr *attr);
71964c563f8SOphir Munk __rte_internal
720e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx,
72115c3807eSMatan Azrad 					      struct mlx5_devx_qp_attr *attr);
72264c563f8SOphir Munk __rte_internal
72315c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp,
72415c3807eSMatan Azrad 				  uint32_t qp_st_mod_op, uint32_t remote_qp_id);
72564c563f8SOphir Munk __rte_internal
726e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
727e1da60a8SMatan Azrad 			     struct mlx5_devx_rqt_attr *rqt_attr);
72838119ebeSBing Zhao __rte_internal
729847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
730847d9789SAndrey Vesnovaty 			     struct mlx5_devx_modify_tir_attr *tir_attr);
731847d9789SAndrey Vesnovaty __rte_internal
732*65ea97e9SMichael Baum int mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id,
733*65ea97e9SMichael Baum 					  struct mlx5_devx_match_sample_info_query_attr *attr);
734*65ea97e9SMichael Baum __rte_internal
73538119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
736f1324a17SRongwei Liu 				      struct mlx5_ext_sample_id ids[],
737f1324a17SRongwei Liu 				      uint32_t num, uint8_t *anchor);
73838119ebeSBing Zhao 
73938119ebeSBing Zhao __rte_internal
74065be2ca6SGregory Etelson struct mlx5_devx_obj *
74165be2ca6SGregory Etelson mlx5_devx_cmd_create_flex_parser(void *ctx,
74238119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data);
7438712c80aSMatan Azrad 
744bb7ef9a9SViacheslav Ovsiienko __rte_internal
745bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id,
746bb7ef9a9SViacheslav Ovsiienko 				uint32_t arg, uint32_t *data, uint32_t dw_cnt);
7471324ff18SShiri Kuzin 
7485be10a9dSShiri Kuzin __rte_internal
7491a2d8c3fSDekel Peled int mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id,
7501a2d8c3fSDekel Peled 				 uint32_t arg, uint32_t *data, uint32_t dw_cnt);
7511a2d8c3fSDekel Peled 
7521a2d8c3fSDekel Peled __rte_internal
7535be10a9dSShiri Kuzin struct mlx5_devx_obj *
7545be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
7555be10a9dSShiri Kuzin 		uint16_t class, uint8_t type, uint8_t len);
7565be10a9dSShiri Kuzin 
757796ae7bbSMatan Azrad /**
758796ae7bbSMatan Azrad  * Create virtio queue counters object DevX API.
759796ae7bbSMatan Azrad  *
760796ae7bbSMatan Azrad  * @param[in] ctx
761796ae7bbSMatan Azrad  *   Device context.
762796ae7bbSMatan Azrad 
763796ae7bbSMatan Azrad  * @return
764796ae7bbSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
765796ae7bbSMatan Azrad  */
766796ae7bbSMatan Azrad __rte_internal
767796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx);
768796ae7bbSMatan Azrad 
769796ae7bbSMatan Azrad /**
770796ae7bbSMatan Azrad  * Query virtio queue counters object using DevX API.
771796ae7bbSMatan Azrad  *
772796ae7bbSMatan Azrad  * @param[in] couners_obj
773796ae7bbSMatan Azrad  *   Pointer to virtq object structure.
774796ae7bbSMatan Azrad  * @param [in/out] attr
775796ae7bbSMatan Azrad  *   Pointer to virtio queue counters attributes structure.
776796ae7bbSMatan Azrad  *
777796ae7bbSMatan Azrad  * @return
778796ae7bbSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
779796ae7bbSMatan Azrad  */
780796ae7bbSMatan Azrad __rte_internal
781796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
782796ae7bbSMatan Azrad 				  struct mlx5_devx_virtio_q_couners_attr *attr);
783369e5092SDekel Peled __rte_internal
784369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx,
785369e5092SDekel Peled 							    uint32_t pd);
7867ae7f458STal Shnaiderman __rte_internal
7877ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx);
788542689e9SMatan Azrad 
789542689e9SMatan Azrad __rte_internal
790542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id);
791750e48c7SMatan Azrad 
792750e48c7SMatan Azrad __rte_internal
793750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx);
794750e48c7SMatan Azrad __rte_internal
795750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
796750e48c7SMatan Azrad 				      uint32_t *out_of_buffers);
7978207e84bSBing Zhao __rte_internal
7988207e84bSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx,
7998207e84bSBing Zhao 					uint32_t pd, uint32_t log_obj_size);
8008207e84bSBing Zhao 
801894711d3SLi Zhang /**
802894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API..
803894711d3SLi Zhang  *
804894711d3SLi Zhang  * @param[in] ctx
805894711d3SLi Zhang  *   Device context.
806894711d3SLi Zhang  * @param [in] pd
807894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
808894711d3SLi Zhang  * @param [in] log_obj_size
809894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
810894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
811894711d3SLi Zhang  *
812894711d3SLi Zhang  * @return
813894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
814894711d3SLi Zhang  */
815894711d3SLi Zhang __rte_internal
816894711d3SLi Zhang struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx,
817894711d3SLi Zhang 					uint32_t pd, uint32_t log_obj_size);
818178d8c50SDekel Peled __rte_internal
819178d8c50SDekel Peled struct mlx5_devx_obj *
820178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr);
821178d8c50SDekel Peled 
82221ca2494SDekel Peled __rte_internal
82321ca2494SDekel Peled struct mlx5_devx_obj *
82421ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
82521ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr);
82621ca2494SDekel Peled 
82738e4780bSDekel Peled __rte_internal
82838e4780bSDekel Peled struct mlx5_devx_obj *
829abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
830abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr);
831abda4fd9SDekel Peled 
832abda4fd9SDekel Peled __rte_internal
833abda4fd9SDekel Peled struct mlx5_devx_obj *
83438e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
83538e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr);
83638e4780bSDekel Peled 
837cf5ac38dSRongwei Liu __rte_internal
838cf5ac38dSRongwei Liu int
839cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
840cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx);
841*65ea97e9SMichael Baum 
8427b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */
843