17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_ 77b4f1e6bSMatan Azrad 8fd2ca80cSOphir Munk #include <rte_compat.h> 9*65be2ca6SGregory Etelson #include <rte_bitops.h> 107b4f1e6bSMatan Azrad 11a77bedf2SMichael Baum #include "mlx5_glue.h" 12a77bedf2SMichael Baum #include "mlx5_prm.h" 137b4f1e6bSMatan Azrad 1453ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */ 1553ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \ 1653ec4db0SMatan Azrad MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4)) 1753ec4db0SMatan Azrad 187b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr { 197b4f1e6bSMatan Azrad uint64_t addr; 207b4f1e6bSMatan Azrad uint64_t size; 217b4f1e6bSMatan Azrad uint32_t umem_id; 227b4f1e6bSMatan Azrad uint32_t pd; 2353ec4db0SMatan Azrad uint32_t log_entity_size; 2453ec4db0SMatan Azrad uint32_t pg_access:1; 25e82ddd28STal Shnaiderman uint32_t relaxed_ordering_write:1; 26e82ddd28STal Shnaiderman uint32_t relaxed_ordering_read:1; 27f2054291SSuanming Mou uint32_t umr_en:1; 280111a74eSDekel Peled uint32_t crypto_en:2; 290111a74eSDekel Peled uint32_t set_remote_rw:1; 3053ec4db0SMatan Azrad struct mlx5_klm *klm_array; 3153ec4db0SMatan Azrad int klm_num; 327b4f1e6bSMatan Azrad }; 337b4f1e6bSMatan Azrad 347b4f1e6bSMatan Azrad /* HCA qos attributes. */ 357b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr { 367b4f1e6bSMatan Azrad uint32_t sup:1; /* Whether QOS is supported. */ 37b6505738SDekel Peled uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */ 3879a7e409SViacheslav Ovsiienko uint32_t packet_pacing:1; /* Packet pacing is supported. */ 3979a7e409SViacheslav Ovsiienko uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */ 40b6505738SDekel Peled uint32_t flow_meter:1; 41b6505738SDekel Peled /* 42b6505738SDekel Peled * Flow meter is supported, updated version. 43b6505738SDekel Peled * When flow_meter is 1, it indicates that REG_C sharing is supported. 44b6505738SDekel Peled * If flow_meter is 1, flow_meter_old is also 1. 45b6505738SDekel Peled * Using older driver versions, flow_meter_old can be 1 46b6505738SDekel Peled * while flow_meter is 0. 47b6505738SDekel Peled */ 485b9e24aeSLi Zhang uint32_t flow_meter_aso_sup:1; 495b9e24aeSLi Zhang /* Whether FLOW_METER_ASO Object is supported. */ 507b4f1e6bSMatan Azrad uint8_t log_max_flow_meter; 517b4f1e6bSMatan Azrad /* Power of the maximum supported meters. */ 527b4f1e6bSMatan Azrad uint8_t flow_meter_reg_c_ids; 537b4f1e6bSMatan Azrad /* Bitmap of the reg_Cs available for flow meter to use. */ 545b9e24aeSLi Zhang uint32_t log_meter_aso_granularity:5; 555b9e24aeSLi Zhang /* Power of the minimum allocation granularity Object. */ 565b9e24aeSLi Zhang uint32_t log_meter_aso_max_alloc:5; 575b9e24aeSLi Zhang /* Power of the maximum allocation granularity Object. */ 585b9e24aeSLi Zhang uint32_t log_max_num_meter_aso:5; 595b9e24aeSLi Zhang /* Power of the maximum number of supported objects. */ 607b4f1e6bSMatan Azrad 617b4f1e6bSMatan Azrad }; 627b4f1e6bSMatan Azrad 63ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr { 64ba1768c4SMatan Azrad uint8_t virtio_queue_type; 65ba1768c4SMatan Azrad uint32_t valid:1; 66ba1768c4SMatan Azrad uint32_t desc_tunnel_offload_type:1; 67ba1768c4SMatan Azrad uint32_t eth_frame_offload_type:1; 68ba1768c4SMatan Azrad uint32_t virtio_version_1_0:1; 69ba1768c4SMatan Azrad uint32_t tso_ipv4:1; 70ba1768c4SMatan Azrad uint32_t tso_ipv6:1; 71ba1768c4SMatan Azrad uint32_t tx_csum:1; 72ba1768c4SMatan Azrad uint32_t rx_csum:1; 73ba1768c4SMatan Azrad uint32_t event_mode:3; 74ba1768c4SMatan Azrad uint32_t log_doorbell_stride:5; 75ba1768c4SMatan Azrad uint32_t log_doorbell_bar_size:5; 76796ae7bbSMatan Azrad uint32_t queue_counters_valid:1; 77ba1768c4SMatan Azrad uint32_t max_num_virtio_queues; 788712c80aSMatan Azrad struct { 798712c80aSMatan Azrad uint32_t a; 808712c80aSMatan Azrad uint32_t b; 818712c80aSMatan Azrad } umems[3]; 82ba1768c4SMatan Azrad uint64_t doorbell_bar_offset; 83ba1768c4SMatan Azrad }; 84ba1768c4SMatan Azrad 85630a587bSRongwei Liu struct mlx5_hca_flow_attr { 86630a587bSRongwei Liu uint32_t tunnel_header_0_1; 87630a587bSRongwei Liu uint32_t tunnel_header_2_3; 88630a587bSRongwei Liu }; 89630a587bSRongwei Liu 90*65be2ca6SGregory Etelson /** 91*65be2ca6SGregory Etelson * Accumulate port PARSE_GRAPH_NODE capabilities from 92*65be2ca6SGregory Etelson * PARSE_GRAPH_NODE Capabilities and HCA Capabilities 2 tables 93*65be2ca6SGregory Etelson */ 94*65be2ca6SGregory Etelson __extension__ 95*65be2ca6SGregory Etelson struct mlx5_hca_flex_attr { 96*65be2ca6SGregory Etelson uint32_t node_in; 97*65be2ca6SGregory Etelson uint32_t node_out; 98*65be2ca6SGregory Etelson uint16_t header_length_mode; 99*65be2ca6SGregory Etelson uint16_t sample_offset_mode; 100*65be2ca6SGregory Etelson uint8_t max_num_arc_in; 101*65be2ca6SGregory Etelson uint8_t max_num_arc_out; 102*65be2ca6SGregory Etelson uint8_t max_num_sample; 103*65be2ca6SGregory Etelson uint8_t max_num_prog_sample:5; /* From HCA CAP 2 */ 104*65be2ca6SGregory Etelson uint8_t sample_id_in_out:1; 105*65be2ca6SGregory Etelson uint16_t max_base_header_length; 106*65be2ca6SGregory Etelson uint8_t max_sample_base_offset; 107*65be2ca6SGregory Etelson uint16_t max_next_header_offset; 108*65be2ca6SGregory Etelson uint8_t header_length_mask_width; 109*65be2ca6SGregory Etelson }; 110*65be2ca6SGregory Etelson 111*65be2ca6SGregory Etelson /* ISO C restricts enumerator values to range of 'int' */ 112*65be2ca6SGregory Etelson __extension__ 113*65be2ca6SGregory Etelson enum { 114*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_HEAD = RTE_BIT32(1), 115*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MAC = RTE_BIT32(2), 116*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IP = RTE_BIT32(3), 117*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GRE = RTE_BIT32(4), 118*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_UDP = RTE_BIT32(5), 119*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MPLS = RTE_BIT32(6), 120*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_TCP = RTE_BIT32(7), 121*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_VXLAN_GRE = RTE_BIT32(8), 122*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GENEVE = RTE_BIT32(9), 123*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPSEC_ESP = RTE_BIT32(10), 124*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV4 = RTE_BIT32(11), 125*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV6 = RTE_BIT32(12), 126*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_PROGRAMMABLE = RTE_BIT32(31) 127*65be2ca6SGregory Etelson }; 128*65be2ca6SGregory Etelson 129*65be2ca6SGregory Etelson enum { 130*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_LENGTH_MODE_FIXED = RTE_BIT32(0), 131*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_LENGTH_MODE_EXPLISIT_FIELD = RTE_BIT32(1), 132*65be2ca6SGregory Etelson PARSE_GRAPH_NODE_CAP_LENGTH_MODE_BITMASK_FIELD = RTE_BIT32(2) 133*65be2ca6SGregory Etelson }; 134*65be2ca6SGregory Etelson 135*65be2ca6SGregory Etelson /* 136*65be2ca6SGregory Etelson * DWORD shift is the base for calculating header_length_field_mask 137*65be2ca6SGregory Etelson * value in the MLX5_GRAPH_NODE_LEN_FIELD mode. 138*65be2ca6SGregory Etelson */ 139*65be2ca6SGregory Etelson #define MLX5_PARSE_GRAPH_NODE_HDR_LEN_SHIFT_DWORD 0x02 140*65be2ca6SGregory Etelson 141*65be2ca6SGregory Etelson static inline uint32_t 142*65be2ca6SGregory Etelson mlx5_hca_parse_graph_node_base_hdr_len_mask 143*65be2ca6SGregory Etelson (const struct mlx5_hca_flex_attr *attr) 144*65be2ca6SGregory Etelson { 145*65be2ca6SGregory Etelson return (1 << attr->header_length_mask_width) - 1; 146*65be2ca6SGregory Etelson } 147*65be2ca6SGregory Etelson 1487b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */ 1497b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4 1507b4f1e6bSMatan Azrad 1517b4f1e6bSMatan Azrad /* HCA attributes. */ 1527b4f1e6bSMatan Azrad struct mlx5_hca_attr { 1537b4f1e6bSMatan Azrad uint32_t eswitch_manager:1; 1547b4f1e6bSMatan Azrad uint32_t flow_counters_dump:1; 1552d3c670cSMatan Azrad uint32_t log_max_rqt_size:5; 15638119ebeSBing Zhao uint32_t parse_graph_flex_node:1; 1577b4f1e6bSMatan Azrad uint8_t flow_counter_bulk_alloc_bitmap; 1587b4f1e6bSMatan Azrad uint32_t eth_net_offloads:1; 1597b4f1e6bSMatan Azrad uint32_t eth_virt:1; 1607b4f1e6bSMatan Azrad uint32_t wqe_vlan_insert:1; 16111e61a94STal Shnaiderman uint32_t csum_cap:1; 1623440836dSTal Shnaiderman uint32_t vlan_cap:1; 1637b4f1e6bSMatan Azrad uint32_t wqe_inline_mode:2; 1647b4f1e6bSMatan Azrad uint32_t vport_inline_mode:3; 1657b4f1e6bSMatan Azrad uint32_t tunnel_stateless_geneve_rx:1; 1667b4f1e6bSMatan Azrad uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */ 1677b4f1e6bSMatan Azrad uint32_t tunnel_stateless_gtp:1; 168d338df99STal Shnaiderman uint32_t max_lso_cap; 16958a95badSTal Shnaiderman uint32_t scatter_fcs:1; 1707b4f1e6bSMatan Azrad uint32_t lro_cap:1; 1717b4f1e6bSMatan Azrad uint32_t tunnel_lro_gre:1; 1727b4f1e6bSMatan Azrad uint32_t tunnel_lro_vxlan:1; 173cf9b3c1bSTal Shnaiderman uint32_t tunnel_stateless_gre:1; 174cf9b3c1bSTal Shnaiderman uint32_t tunnel_stateless_vxlan:1; 175643e4db0STal Shnaiderman uint32_t swp:1; 176643e4db0STal Shnaiderman uint32_t swp_csum:1; 177643e4db0STal Shnaiderman uint32_t swp_lso:1; 1787b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz_mode:2; 1797b4f1e6bSMatan Azrad uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS]; 180613d64e4SDekel Peled uint16_t lro_min_mss_size; 1817b4f1e6bSMatan Azrad uint32_t flex_parser_protocols; 1821324ff18SShiri Kuzin uint32_t max_geneve_tlv_options; 1831324ff18SShiri Kuzin uint32_t max_geneve_tlv_option_data_len; 1847b4f1e6bSMatan Azrad uint32_t hairpin:1; 1857b4f1e6bSMatan Azrad uint32_t log_max_hairpin_queues:5; 1867b4f1e6bSMatan Azrad uint32_t log_max_hairpin_wq_data_sz:5; 1877b4f1e6bSMatan Azrad uint32_t log_max_hairpin_num_packets:5; 1887b4f1e6bSMatan Azrad uint32_t vhca_id:16; 189ffd5b302SShiri Kuzin uint32_t relaxed_ordering_write:1; 190ffd5b302SShiri Kuzin uint32_t relaxed_ordering_read:1; 191972a1bf8SViacheslav Ovsiienko uint32_t access_register_user:1; 19279a7e409SViacheslav Ovsiienko uint32_t wqe_index_ignore:1; 19379a7e409SViacheslav Ovsiienko uint32_t cross_channel:1; 19479a7e409SViacheslav Ovsiienko uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */ 19579a7e409SViacheslav Ovsiienko uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */ 1961cbdad1bSXueming Li uint32_t num_lag_ports:4; /* Number of ports can be bonded. */ 19779a7e409SViacheslav Ovsiienko uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */ 19891f7338eSSuanming Mou uint32_t scatter_fcs_w_decap_disable:1; 19901b8b5b6SDekel Peled uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */ 200569ffbc9SViacheslav Ovsiienko uint32_t roce:1; 201569ffbc9SViacheslav Ovsiienko uint32_t rq_ts_format:2; 202569ffbc9SViacheslav Ovsiienko uint32_t sq_ts_format:2; 20396f85ec4SDong Zhou uint32_t steering_format_version:4; 204569ffbc9SViacheslav Ovsiienko uint32_t qp_ts_format:2; 2052044860eSAdy Agbarih uint32_t regexp_params:1; 2062044860eSAdy Agbarih uint32_t regexp_version:3; 207efa6a7e2SJiawei Wang uint32_t reg_c_preserve:1; 2080c6285b7SBing Zhao uint32_t ct_offload:1; /* General obj type ASO CT offload supported. */ 209f7d1f11cSDekel Peled uint32_t crypto:1; /* Crypto engine is supported. */ 210f7d1f11cSDekel Peled uint32_t aes_xts:1; /* AES-XTS crypto is supported. */ 211178d8c50SDekel Peled uint32_t dek:1; /* General obj type DEK is supported. */ 21221ca2494SDekel Peled uint32_t import_kek:1; /* General obj type IMPORT_KEK supported. */ 213abda4fd9SDekel Peled uint32_t credential:1; /* General obj type CREDENTIAL supported. */ 21438e4780bSDekel Peled uint32_t crypto_login:1; /* General obj type CRYPTO_LOGIN supported. */ 215cfc672a9SOri Kam uint32_t regexp_num_of_engines; 2168cc34c08SJiawei Wang uint32_t log_max_ft_sampler_num:8; 217c410e1d5SGregory Etelson uint32_t inner_ipv4_ihl:1; 218c410e1d5SGregory Etelson uint32_t outer_ipv4_ihl:1; 2191324ff18SShiri Kuzin uint32_t geneve_tlv_opt; 2203d3f4e6dSAlexander Kozyrev uint32_t cqe_compression:1; 2213d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_flow_tag:1; 2223d3f4e6dSAlexander Kozyrev uint32_t mini_cqe_resp_l3_l4_tag:1; 2230f250a4bSGregory Etelson uint32_t pkt_integrity_match:1; /* 1 if HW supports integrity item */ 2247b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr qos; 225ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr vdpa; 226630a587bSRongwei Liu struct mlx5_hca_flow_attr flow; 227*65be2ca6SGregory Etelson struct mlx5_hca_flex_attr flex; 22804223e45STal Shnaiderman int log_max_qp_sz; 22904223e45STal Shnaiderman int log_max_cq_sz; 23004223e45STal Shnaiderman int log_max_qp; 23104223e45STal Shnaiderman int log_max_cq; 23204223e45STal Shnaiderman uint32_t log_max_pd; 23304223e45STal Shnaiderman uint32_t log_max_mrw_sz; 23404223e45STal Shnaiderman uint32_t log_max_srq; 23504223e45STal Shnaiderman uint32_t log_max_srq_sz; 23604223e45STal Shnaiderman uint32_t rss_ind_tbl_cap; 237cbc4c13aSRaja Zidane uint32_t mmo_dma_sq_en:1; 238cbc4c13aSRaja Zidane uint32_t mmo_compress_sq_en:1; 239cbc4c13aSRaja Zidane uint32_t mmo_decompress_sq_en:1; 240cbc4c13aSRaja Zidane uint32_t mmo_dma_qp_en:1; 241cbc4c13aSRaja Zidane uint32_t mmo_compress_qp_en:1; 242cbc4c13aSRaja Zidane uint32_t mmo_decompress_qp_en:1; 243cbc4c13aSRaja Zidane uint32_t mmo_regex_qp_en:1; 244cbc4c13aSRaja Zidane uint32_t mmo_regex_sq_en:1; 245ae5c165bSMatan Azrad uint32_t compress_min_block_size:4; 246ae5c165bSMatan Azrad uint32_t log_max_mmo_dma:5; 247ae5c165bSMatan Azrad uint32_t log_max_mmo_compress:5; 248ae5c165bSMatan Azrad uint32_t log_max_mmo_decompress:5; 249f2054291SSuanming Mou uint32_t umr_modify_entity_size_disabled:1; 250f2054291SSuanming Mou uint32_t umr_indirect_mkey_disabled:1; 2517b4f1e6bSMatan Azrad }; 2527b4f1e6bSMatan Azrad 253cf5ac38dSRongwei Liu /* LAG Context. */ 254cf5ac38dSRongwei Liu struct mlx5_devx_lag_context { 255cf5ac38dSRongwei Liu uint32_t fdb_selection_mode:1; 256cf5ac38dSRongwei Liu uint32_t port_select_mode:3; 257cf5ac38dSRongwei Liu uint32_t lag_state:3; 258cf5ac38dSRongwei Liu uint32_t tx_remap_affinity_1:4; 259cf5ac38dSRongwei Liu uint32_t tx_remap_affinity_2:4; 260cf5ac38dSRongwei Liu }; 261cf5ac38dSRongwei Liu 2627b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr { 2637b4f1e6bSMatan Azrad uint32_t wq_type:4; 2647b4f1e6bSMatan Azrad uint32_t wq_signature:1; 2657b4f1e6bSMatan Azrad uint32_t end_padding_mode:2; 2667b4f1e6bSMatan Azrad uint32_t cd_slave:1; 2677b4f1e6bSMatan Azrad uint32_t hds_skip_first_sge:1; 2687b4f1e6bSMatan Azrad uint32_t log2_hds_buf_size:3; 2697b4f1e6bSMatan Azrad uint32_t page_offset:5; 2707b4f1e6bSMatan Azrad uint32_t lwm:16; 2717b4f1e6bSMatan Azrad uint32_t pd:24; 2727b4f1e6bSMatan Azrad uint32_t uar_page:24; 2737b4f1e6bSMatan Azrad uint64_t dbr_addr; 2747b4f1e6bSMatan Azrad uint32_t hw_counter; 2757b4f1e6bSMatan Azrad uint32_t sw_counter; 2767b4f1e6bSMatan Azrad uint32_t log_wq_stride:4; 2777b4f1e6bSMatan Azrad uint32_t log_wq_pg_sz:5; 2787b4f1e6bSMatan Azrad uint32_t log_wq_sz:5; 2797b4f1e6bSMatan Azrad uint32_t dbr_umem_valid:1; 2807b4f1e6bSMatan Azrad uint32_t wq_umem_valid:1; 2817b4f1e6bSMatan Azrad uint32_t log_hairpin_num_packets:5; 2827b4f1e6bSMatan Azrad uint32_t log_hairpin_data_sz:5; 2837b4f1e6bSMatan Azrad uint32_t single_wqe_log_num_of_strides:4; 2847b4f1e6bSMatan Azrad uint32_t two_byte_shift_en:1; 2857b4f1e6bSMatan Azrad uint32_t single_stride_log_num_of_bytes:3; 2867b4f1e6bSMatan Azrad uint32_t dbr_umem_id; 2877b4f1e6bSMatan Azrad uint32_t wq_umem_id; 2887b4f1e6bSMatan Azrad uint64_t wq_umem_offset; 2897b4f1e6bSMatan Azrad }; 2907b4f1e6bSMatan Azrad 2917b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */ 2927b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr { 2937b4f1e6bSMatan Azrad uint32_t rlky:1; 2947b4f1e6bSMatan Azrad uint32_t delay_drop_en:1; 2957b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 2967b4f1e6bSMatan Azrad uint32_t vsd:1; 2977b4f1e6bSMatan Azrad uint32_t mem_rq_type:4; 2987b4f1e6bSMatan Azrad uint32_t state:4; 2997b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 3007b4f1e6bSMatan Azrad uint32_t hairpin:1; 301569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 3027b4f1e6bSMatan Azrad uint32_t user_index:24; 3037b4f1e6bSMatan Azrad uint32_t cqn:24; 3047b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 3057b4f1e6bSMatan Azrad uint32_t rmpn:24; 3067b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 3077b4f1e6bSMatan Azrad }; 3087b4f1e6bSMatan Azrad 3097b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */ 3107b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr { 3117b4f1e6bSMatan Azrad uint32_t rqn:24; 3127b4f1e6bSMatan Azrad uint32_t rq_state:4; /* Current RQ state. */ 3137b4f1e6bSMatan Azrad uint32_t state:4; /* Required RQ state. */ 3147b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 3157b4f1e6bSMatan Azrad uint32_t vsd:1; 3167b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 3177b4f1e6bSMatan Azrad uint32_t hairpin_peer_sq:24; 3187b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 3197b4f1e6bSMatan Azrad uint64_t modify_bitmask; 3207b4f1e6bSMatan Azrad uint32_t lwm:16; /* Contained WQ lwm. */ 3217b4f1e6bSMatan Azrad }; 3227b4f1e6bSMatan Azrad 3237b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select { 3247b4f1e6bSMatan Azrad uint32_t l3_prot_type:1; 3257b4f1e6bSMatan Azrad uint32_t l4_prot_type:1; 3267b4f1e6bSMatan Azrad uint32_t selected_fields:30; 3277b4f1e6bSMatan Azrad }; 3287b4f1e6bSMatan Azrad 3297b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */ 3307b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr { 3317b4f1e6bSMatan Azrad uint32_t disp_type:4; 3327b4f1e6bSMatan Azrad uint32_t lro_timeout_period_usecs:16; 3337b4f1e6bSMatan Azrad uint32_t lro_enable_mask:4; 3347b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz:8; 3357b4f1e6bSMatan Azrad uint32_t inline_rqn:24; 3367b4f1e6bSMatan Azrad uint32_t rx_hash_symmetric:1; 3377b4f1e6bSMatan Azrad uint32_t tunneled_offload_en:1; 3387b4f1e6bSMatan Azrad uint32_t indirect_table:24; 3397b4f1e6bSMatan Azrad uint32_t rx_hash_fn:4; 3407b4f1e6bSMatan Azrad uint32_t self_lb_block:2; 3417b4f1e6bSMatan Azrad uint32_t transport_domain:24; 342a4e6ea97SDekel Peled uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN]; 3437b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_outer; 3447b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_inner; 3457b4f1e6bSMatan Azrad }; 3467b4f1e6bSMatan Azrad 347847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */ 348847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr { 349847d9789SAndrey Vesnovaty uint32_t tirn:24; 350847d9789SAndrey Vesnovaty uint64_t modify_bitmask; 351847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr tir; 352847d9789SAndrey Vesnovaty }; 353847d9789SAndrey Vesnovaty 3547b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */ 3557b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr { 3560eb60e67SMatan Azrad uint8_t rq_type; 3577b4f1e6bSMatan Azrad uint32_t rqt_max_size:16; 3587b4f1e6bSMatan Azrad uint32_t rqt_actual_size:16; 3597b4f1e6bSMatan Azrad uint32_t rq_list[]; 3607b4f1e6bSMatan Azrad }; 3617b4f1e6bSMatan Azrad 3627b4f1e6bSMatan Azrad /* TIS attributes structure. */ 3637b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr { 3647b4f1e6bSMatan Azrad uint32_t strict_lag_tx_port_affinity:1; 3657b4f1e6bSMatan Azrad uint32_t tls_en:1; 3667b4f1e6bSMatan Azrad uint32_t lag_tx_port_affinity:4; 3677b4f1e6bSMatan Azrad uint32_t prio:4; 3687b4f1e6bSMatan Azrad uint32_t transport_domain:24; 3697b4f1e6bSMatan Azrad }; 3707b4f1e6bSMatan Azrad 3717b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */ 3727b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr { 3737b4f1e6bSMatan Azrad uint32_t rlky:1; 3747b4f1e6bSMatan Azrad uint32_t cd_master:1; 3757b4f1e6bSMatan Azrad uint32_t fre:1; 3767b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 3777b4f1e6bSMatan Azrad uint32_t allow_multi_pkt_send_wqe:1; 3787b4f1e6bSMatan Azrad uint32_t min_wqe_inline_mode:3; 3797b4f1e6bSMatan Azrad uint32_t state:4; 3807b4f1e6bSMatan Azrad uint32_t reg_umr:1; 3817b4f1e6bSMatan Azrad uint32_t allow_swp:1; 3827b4f1e6bSMatan Azrad uint32_t hairpin:1; 38379a7e409SViacheslav Ovsiienko uint32_t non_wire:1; 38479a7e409SViacheslav Ovsiienko uint32_t static_sq_wq:1; 385569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 3867b4f1e6bSMatan Azrad uint32_t user_index:24; 3877b4f1e6bSMatan Azrad uint32_t cqn:24; 3887b4f1e6bSMatan Azrad uint32_t packet_pacing_rate_limit_index:16; 3897b4f1e6bSMatan Azrad uint32_t tis_lst_sz:16; 3907b4f1e6bSMatan Azrad uint32_t tis_num:24; 3917b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 3927b4f1e6bSMatan Azrad }; 3937b4f1e6bSMatan Azrad 3947b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */ 3957b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr { 3967b4f1e6bSMatan Azrad uint32_t sq_state:4; 3977b4f1e6bSMatan Azrad uint32_t state:4; 3987b4f1e6bSMatan Azrad uint32_t hairpin_peer_rq:24; 3997b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 4007b4f1e6bSMatan Azrad }; 4017b4f1e6bSMatan Azrad 40253ec4db0SMatan Azrad 403446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */ 404446c3781SMatan Azrad struct mlx5_devx_cq_attr { 405446c3781SMatan Azrad uint32_t q_umem_valid:1; 406446c3781SMatan Azrad uint32_t db_umem_valid:1; 407446c3781SMatan Azrad uint32_t use_first_only:1; 408446c3781SMatan Azrad uint32_t overrun_ignore:1; 4095cd0a83fSDekel Peled uint32_t cqe_comp_en:1; 4105cd0a83fSDekel Peled uint32_t mini_cqe_res_format:2; 41154c2d46bSAlexander Kozyrev uint32_t mini_cqe_res_format_ext:2; 412446c3781SMatan Azrad uint32_t log_cq_size:5; 413446c3781SMatan Azrad uint32_t log_page_size:5; 414446c3781SMatan Azrad uint32_t uar_page_id; 415446c3781SMatan Azrad uint32_t q_umem_id; 416446c3781SMatan Azrad uint64_t q_umem_offset; 417446c3781SMatan Azrad uint32_t db_umem_id; 418446c3781SMatan Azrad uint64_t db_umem_offset; 419446c3781SMatan Azrad uint32_t eqn; 420446c3781SMatan Azrad uint64_t db_addr; 421446c3781SMatan Azrad }; 422446c3781SMatan Azrad 4238712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */ 4248712c80aSMatan Azrad struct mlx5_devx_virtq_attr { 4258712c80aSMatan Azrad uint16_t hw_available_index; 4268712c80aSMatan Azrad uint16_t hw_used_index; 4278712c80aSMatan Azrad uint16_t q_size; 428473d8e67SMatan Azrad uint32_t pd:24; 4298712c80aSMatan Azrad uint32_t virtio_version_1_0:1; 4308712c80aSMatan Azrad uint32_t tso_ipv4:1; 4318712c80aSMatan Azrad uint32_t tso_ipv6:1; 4328712c80aSMatan Azrad uint32_t tx_csum:1; 4338712c80aSMatan Azrad uint32_t rx_csum:1; 4348712c80aSMatan Azrad uint32_t event_mode:3; 4358712c80aSMatan Azrad uint32_t state:4; 4366623dc2bSXueming Li uint32_t hw_latency_mode:2; 4376623dc2bSXueming Li uint32_t hw_max_latency_us:12; 4386623dc2bSXueming Li uint32_t hw_max_pending_comp:16; 4398712c80aSMatan Azrad uint32_t dirty_bitmap_dump_enable:1; 4408712c80aSMatan Azrad uint32_t dirty_bitmap_mkey; 4418712c80aSMatan Azrad uint32_t dirty_bitmap_size; 4428712c80aSMatan Azrad uint32_t mkey; 4438712c80aSMatan Azrad uint32_t qp_id; 4448712c80aSMatan Azrad uint32_t queue_index; 4458712c80aSMatan Azrad uint32_t tis_id; 446796ae7bbSMatan Azrad uint32_t counters_obj_id; 4478712c80aSMatan Azrad uint64_t dirty_bitmap_addr; 4488712c80aSMatan Azrad uint64_t type; 4498712c80aSMatan Azrad uint64_t desc_addr; 4508712c80aSMatan Azrad uint64_t used_addr; 4518712c80aSMatan Azrad uint64_t available_addr; 4528712c80aSMatan Azrad struct { 4538712c80aSMatan Azrad uint32_t id; 4548712c80aSMatan Azrad uint32_t size; 4558712c80aSMatan Azrad uint64_t offset; 4568712c80aSMatan Azrad } umems[3]; 457aed98b66SXueming Li uint8_t error_type; 4588712c80aSMatan Azrad }; 4598712c80aSMatan Azrad 46015c3807eSMatan Azrad 46115c3807eSMatan Azrad struct mlx5_devx_qp_attr { 46215c3807eSMatan Azrad uint32_t pd:24; 46315c3807eSMatan Azrad uint32_t uar_index:24; 46415c3807eSMatan Azrad uint32_t cqn:24; 46515c3807eSMatan Azrad uint32_t log_page_size:5; 46615c3807eSMatan Azrad uint32_t rq_size:17; /* Must be power of 2. */ 46715c3807eSMatan Azrad uint32_t log_rq_stride:3; 46815c3807eSMatan Azrad uint32_t sq_size:17; /* Must be power of 2. */ 469569ffbc9SViacheslav Ovsiienko uint32_t ts_format:2; 47015c3807eSMatan Azrad uint32_t dbr_umem_valid:1; 47115c3807eSMatan Azrad uint32_t dbr_umem_id; 47215c3807eSMatan Azrad uint64_t dbr_address; 47315c3807eSMatan Azrad uint32_t wq_umem_id; 47415c3807eSMatan Azrad uint64_t wq_umem_offset; 475f9213ab1SRaja Zidane uint32_t user_index:24; 476ddda0006SRaja Zidane uint32_t mmo:1; 47715c3807eSMatan Azrad }; 47815c3807eSMatan Azrad 479796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr { 480796ae7bbSMatan Azrad uint64_t received_desc; 481796ae7bbSMatan Azrad uint64_t completed_desc; 482796ae7bbSMatan Azrad uint32_t error_cqes; 483796ae7bbSMatan Azrad uint32_t bad_desc_errors; 484796ae7bbSMatan Azrad uint32_t exceed_max_chain; 485796ae7bbSMatan Azrad uint32_t invalid_buffer; 486796ae7bbSMatan Azrad }; 487796ae7bbSMatan Azrad 488711aedf1SBing Zhao /* 489711aedf1SBing Zhao * graph flow match sample attributes structure, 490711aedf1SBing Zhao * used by flex parser operations. 491711aedf1SBing Zhao */ 492711aedf1SBing Zhao struct mlx5_devx_match_sample_attr { 493711aedf1SBing Zhao uint32_t flow_match_sample_en:1; 494711aedf1SBing Zhao uint32_t flow_match_sample_field_offset:16; 495711aedf1SBing Zhao uint32_t flow_match_sample_offset_mode:4; 496711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_mask; 497711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_shift:4; 498711aedf1SBing Zhao uint32_t flow_match_sample_field_base_offset:8; 499711aedf1SBing Zhao uint32_t flow_match_sample_tunnel_mode:3; 500711aedf1SBing Zhao uint32_t flow_match_sample_field_id; 501711aedf1SBing Zhao }; 502711aedf1SBing Zhao 503711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */ 504711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr { 505711aedf1SBing Zhao uint32_t compare_condition_value:16; 506711aedf1SBing Zhao uint32_t start_inner_tunnel:1; 507711aedf1SBing Zhao uint32_t arc_parse_graph_node:8; 508711aedf1SBing Zhao uint32_t parse_graph_node_handle; 509711aedf1SBing Zhao }; 510711aedf1SBing Zhao 511711aedf1SBing Zhao /* Maximal number of samples per graph node. */ 512711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8 513711aedf1SBing Zhao 514711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */ 515711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8 516711aedf1SBing Zhao 517711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */ 518711aedf1SBing Zhao struct mlx5_devx_graph_node_attr { 519711aedf1SBing Zhao uint32_t modify_field_select; 520711aedf1SBing Zhao uint32_t header_length_mode:4; 521711aedf1SBing Zhao uint32_t header_length_base_value:16; 522711aedf1SBing Zhao uint32_t header_length_field_shift:4; 523711aedf1SBing Zhao uint32_t header_length_field_offset:16; 524711aedf1SBing Zhao uint32_t header_length_field_mask; 525711aedf1SBing Zhao struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM]; 526711aedf1SBing Zhao uint32_t next_header_field_offset:16; 527711aedf1SBing Zhao uint32_t next_header_field_size:5; 528711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM]; 529711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM]; 530711aedf1SBing Zhao }; 531711aedf1SBing Zhao 532178d8c50SDekel Peled /* Encryption key size is up to 1024 bit, 128 bytes. */ 533178d8c50SDekel Peled #define MLX5_CRYPTO_KEY_MAX_SIZE 128 534178d8c50SDekel Peled 535178d8c50SDekel Peled struct mlx5_devx_dek_attr { 536178d8c50SDekel Peled uint32_t key_size:4; 537178d8c50SDekel Peled uint32_t has_keytag:1; 538178d8c50SDekel Peled uint32_t key_purpose:4; 539178d8c50SDekel Peled uint32_t pd:24; 540178d8c50SDekel Peled uint64_t opaque; 541178d8c50SDekel Peled uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE]; 542178d8c50SDekel Peled }; 543178d8c50SDekel Peled 54421ca2494SDekel Peled struct mlx5_devx_import_kek_attr { 54521ca2494SDekel Peled uint64_t modify_field_select; 54621ca2494SDekel Peled uint32_t state:8; 54721ca2494SDekel Peled uint32_t key_size:4; 54821ca2494SDekel Peled uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE]; 54921ca2494SDekel Peled }; 55021ca2494SDekel Peled 551abda4fd9SDekel Peled #define MLX5_CRYPTO_CREDENTIAL_SIZE 48 552abda4fd9SDekel Peled 553abda4fd9SDekel Peled struct mlx5_devx_credential_attr { 554abda4fd9SDekel Peled uint64_t modify_field_select; 555abda4fd9SDekel Peled uint32_t state:8; 556abda4fd9SDekel Peled uint32_t credential_role:8; 557abda4fd9SDekel Peled uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE]; 558abda4fd9SDekel Peled }; 55938e4780bSDekel Peled 56038e4780bSDekel Peled struct mlx5_devx_crypto_login_attr { 56138e4780bSDekel Peled uint64_t modify_field_select; 56238e4780bSDekel Peled uint32_t credential_pointer:24; 56338e4780bSDekel Peled uint32_t session_import_kek_ptr:24; 564abda4fd9SDekel Peled uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE]; 56538e4780bSDekel Peled }; 56638e4780bSDekel Peled 5677b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */ 5687b4f1e6bSMatan Azrad 56964c563f8SOphir Munk __rte_internal 570e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx, 5717b4f1e6bSMatan Azrad uint32_t bulk_sz); 57264c563f8SOphir Munk __rte_internal 5737b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj); 57464c563f8SOphir Munk __rte_internal 5757b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 5767b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 5777b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 5787b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 579e09d350eSOphir Munk void *cmd_comp, 5807b4f1e6bSMatan Azrad uint64_t async_id); 58164c563f8SOphir Munk __rte_internal 582e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx, 5837b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr); 58464c563f8SOphir Munk __rte_internal 585e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx, 5867b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr); 58764c563f8SOphir Munk __rte_internal 5887b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out); 58964c563f8SOphir Munk __rte_internal 590e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 5917b4f1e6bSMatan Azrad uint32_t *tis_td); 59264c563f8SOphir Munk __rte_internal 593e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx, 5947b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 5957b4f1e6bSMatan Azrad int socket); 59664c563f8SOphir Munk __rte_internal 5977b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 5987b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr); 59964c563f8SOphir Munk __rte_internal 600e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx, 6017b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr); 60264c563f8SOphir Munk __rte_internal 603e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx, 6047b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 60564c563f8SOphir Munk __rte_internal 606e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx, 6077b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr); 60864c563f8SOphir Munk __rte_internal 6097b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 6107b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr); 61164c563f8SOphir Munk __rte_internal 612e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx, 6137b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr); 61464c563f8SOphir Munk __rte_internal 615e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx); 61664c563f8SOphir Munk __rte_internal 6177b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain, 6187b4f1e6bSMatan Azrad FILE *file); 61964c563f8SOphir Munk __rte_internal 620a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file); 621a38d22edSHaifei Luo __rte_internal 622e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx, 623446c3781SMatan Azrad struct mlx5_devx_cq_attr *attr); 62464c563f8SOphir Munk __rte_internal 625e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx, 6268712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 62764c563f8SOphir Munk __rte_internal 6288712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 6298712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 63064c563f8SOphir Munk __rte_internal 6318712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 6328712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 63364c563f8SOphir Munk __rte_internal 634e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx, 63515c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr); 63664c563f8SOphir Munk __rte_internal 63715c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, 63815c3807eSMatan Azrad uint32_t qp_st_mod_op, uint32_t remote_qp_id); 63964c563f8SOphir Munk __rte_internal 640e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 641e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 64238119ebeSBing Zhao __rte_internal 643847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 644847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *tir_attr); 645847d9789SAndrey Vesnovaty __rte_internal 64638119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 64738119ebeSBing Zhao uint32_t ids[], uint32_t num); 64838119ebeSBing Zhao 64938119ebeSBing Zhao __rte_internal 650*65be2ca6SGregory Etelson struct mlx5_devx_obj * 651*65be2ca6SGregory Etelson mlx5_devx_cmd_create_flex_parser(void *ctx, 65238119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data); 6538712c80aSMatan Azrad 654bb7ef9a9SViacheslav Ovsiienko __rte_internal 655bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, 656bb7ef9a9SViacheslav Ovsiienko uint32_t arg, uint32_t *data, uint32_t dw_cnt); 6571324ff18SShiri Kuzin 6585be10a9dSShiri Kuzin __rte_internal 6591a2d8c3fSDekel Peled int mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, 6601a2d8c3fSDekel Peled uint32_t arg, uint32_t *data, uint32_t dw_cnt); 6611a2d8c3fSDekel Peled 6621a2d8c3fSDekel Peled __rte_internal 6635be10a9dSShiri Kuzin struct mlx5_devx_obj * 6645be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx, 6655be10a9dSShiri Kuzin uint16_t class, uint8_t type, uint8_t len); 6665be10a9dSShiri Kuzin 667796ae7bbSMatan Azrad /** 668796ae7bbSMatan Azrad * Create virtio queue counters object DevX API. 669796ae7bbSMatan Azrad * 670796ae7bbSMatan Azrad * @param[in] ctx 671796ae7bbSMatan Azrad * Device context. 672796ae7bbSMatan Azrad 673796ae7bbSMatan Azrad * @return 674796ae7bbSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 675796ae7bbSMatan Azrad */ 676796ae7bbSMatan Azrad __rte_internal 677796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx); 678796ae7bbSMatan Azrad 679796ae7bbSMatan Azrad /** 680796ae7bbSMatan Azrad * Query virtio queue counters object using DevX API. 681796ae7bbSMatan Azrad * 682796ae7bbSMatan Azrad * @param[in] couners_obj 683796ae7bbSMatan Azrad * Pointer to virtq object structure. 684796ae7bbSMatan Azrad * @param [in/out] attr 685796ae7bbSMatan Azrad * Pointer to virtio queue counters attributes structure. 686796ae7bbSMatan Azrad * 687796ae7bbSMatan Azrad * @return 688796ae7bbSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 689796ae7bbSMatan Azrad */ 690796ae7bbSMatan Azrad __rte_internal 691796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 692796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr); 693369e5092SDekel Peled __rte_internal 694369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, 695369e5092SDekel Peled uint32_t pd); 6967ae7f458STal Shnaiderman __rte_internal 6977ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx); 698542689e9SMatan Azrad 699542689e9SMatan Azrad __rte_internal 700542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id); 701750e48c7SMatan Azrad 702750e48c7SMatan Azrad __rte_internal 703750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx); 704750e48c7SMatan Azrad __rte_internal 705750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear, 706750e48c7SMatan Azrad uint32_t *out_of_buffers); 7078207e84bSBing Zhao __rte_internal 7088207e84bSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, 7098207e84bSBing Zhao uint32_t pd, uint32_t log_obj_size); 7108207e84bSBing Zhao 711894711d3SLi Zhang /** 712894711d3SLi Zhang * Create general object of type FLOW_METER_ASO using DevX API.. 713894711d3SLi Zhang * 714894711d3SLi Zhang * @param[in] ctx 715894711d3SLi Zhang * Device context. 716894711d3SLi Zhang * @param [in] pd 717894711d3SLi Zhang * PD value to associate the FLOW_METER_ASO object with. 718894711d3SLi Zhang * @param [in] log_obj_size 719894711d3SLi Zhang * log_obj_size define to allocate number of 2 * meters 720894711d3SLi Zhang * in one FLOW_METER_ASO object. 721894711d3SLi Zhang * 722894711d3SLi Zhang * @return 723894711d3SLi Zhang * The DevX object created, NULL otherwise and rte_errno is set. 724894711d3SLi Zhang */ 725894711d3SLi Zhang __rte_internal 726894711d3SLi Zhang struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, 727894711d3SLi Zhang uint32_t pd, uint32_t log_obj_size); 728178d8c50SDekel Peled __rte_internal 729178d8c50SDekel Peled struct mlx5_devx_obj * 730178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr); 731178d8c50SDekel Peled 73221ca2494SDekel Peled __rte_internal 73321ca2494SDekel Peled struct mlx5_devx_obj * 73421ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx, 73521ca2494SDekel Peled struct mlx5_devx_import_kek_attr *attr); 73621ca2494SDekel Peled 73738e4780bSDekel Peled __rte_internal 73838e4780bSDekel Peled struct mlx5_devx_obj * 739abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx, 740abda4fd9SDekel Peled struct mlx5_devx_credential_attr *attr); 741abda4fd9SDekel Peled 742abda4fd9SDekel Peled __rte_internal 743abda4fd9SDekel Peled struct mlx5_devx_obj * 74438e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx, 74538e4780bSDekel Peled struct mlx5_devx_crypto_login_attr *attr); 74638e4780bSDekel Peled 747cf5ac38dSRongwei Liu __rte_internal 748cf5ac38dSRongwei Liu int 749cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx, 750cf5ac38dSRongwei Liu struct mlx5_devx_lag_context *lag_ctx); 7517b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */ 752