xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.h (revision 473d8e67d8819b50f1673b82747d7671f5946e5c)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_
77b4f1e6bSMatan Azrad 
87b4f1e6bSMatan Azrad #include "mlx5_glue.h"
953ec4db0SMatan Azrad #include "mlx5_prm.h"
107b4f1e6bSMatan Azrad 
117b4f1e6bSMatan Azrad 
127b4f1e6bSMatan Azrad /* devX creation object */
137b4f1e6bSMatan Azrad struct mlx5_devx_obj {
14e09d350eSOphir Munk 	void *obj; /* The DV object. */
157b4f1e6bSMatan Azrad 	int id; /* The object ID. */
167b4f1e6bSMatan Azrad };
177b4f1e6bSMatan Azrad 
1853ec4db0SMatan Azrad /* UMR memory buffer used to define 1 entry in indirect mkey. */
1953ec4db0SMatan Azrad struct mlx5_klm {
2053ec4db0SMatan Azrad 	uint32_t byte_count;
2153ec4db0SMatan Azrad 	uint32_t mkey;
2253ec4db0SMatan Azrad 	uint64_t address;
2353ec4db0SMatan Azrad };
2453ec4db0SMatan Azrad 
2553ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */
2653ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \
2753ec4db0SMatan Azrad 		MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4))
2853ec4db0SMatan Azrad 
297b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr {
307b4f1e6bSMatan Azrad 	uint64_t addr;
317b4f1e6bSMatan Azrad 	uint64_t size;
327b4f1e6bSMatan Azrad 	uint32_t umem_id;
337b4f1e6bSMatan Azrad 	uint32_t pd;
3453ec4db0SMatan Azrad 	uint32_t log_entity_size;
3553ec4db0SMatan Azrad 	uint32_t pg_access:1;
3653ac93f7SShiri Kuzin 	uint32_t relaxed_ordering:1;
3753ec4db0SMatan Azrad 	struct mlx5_klm *klm_array;
3853ec4db0SMatan Azrad 	int klm_num;
397b4f1e6bSMatan Azrad };
407b4f1e6bSMatan Azrad 
417b4f1e6bSMatan Azrad /* HCA qos attributes. */
427b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr {
437b4f1e6bSMatan Azrad 	uint32_t sup:1;	/* Whether QOS is supported. */
447b4f1e6bSMatan Azrad 	uint32_t srtcm_sup:1; /* Whether srTCM mode is supported. */
457b4f1e6bSMatan Azrad 	uint32_t flow_meter_reg_share:1;
467b4f1e6bSMatan Azrad 	/* Whether reg_c share is supported. */
477b4f1e6bSMatan Azrad 	uint8_t log_max_flow_meter;
487b4f1e6bSMatan Azrad 	/* Power of the maximum supported meters. */
497b4f1e6bSMatan Azrad 	uint8_t flow_meter_reg_c_ids;
507b4f1e6bSMatan Azrad 	/* Bitmap of the reg_Cs available for flow meter to use. */
517b4f1e6bSMatan Azrad 
527b4f1e6bSMatan Azrad };
537b4f1e6bSMatan Azrad 
54ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr {
55ba1768c4SMatan Azrad 	uint8_t virtio_queue_type;
56ba1768c4SMatan Azrad 	uint32_t valid:1;
57ba1768c4SMatan Azrad 	uint32_t desc_tunnel_offload_type:1;
58ba1768c4SMatan Azrad 	uint32_t eth_frame_offload_type:1;
59ba1768c4SMatan Azrad 	uint32_t virtio_version_1_0:1;
60ba1768c4SMatan Azrad 	uint32_t tso_ipv4:1;
61ba1768c4SMatan Azrad 	uint32_t tso_ipv6:1;
62ba1768c4SMatan Azrad 	uint32_t tx_csum:1;
63ba1768c4SMatan Azrad 	uint32_t rx_csum:1;
64ba1768c4SMatan Azrad 	uint32_t event_mode:3;
65ba1768c4SMatan Azrad 	uint32_t log_doorbell_stride:5;
66ba1768c4SMatan Azrad 	uint32_t log_doorbell_bar_size:5;
67796ae7bbSMatan Azrad 	uint32_t queue_counters_valid:1;
68ba1768c4SMatan Azrad 	uint32_t max_num_virtio_queues;
698712c80aSMatan Azrad 	struct {
708712c80aSMatan Azrad 		uint32_t a;
718712c80aSMatan Azrad 		uint32_t b;
728712c80aSMatan Azrad 	} umems[3];
73ba1768c4SMatan Azrad 	uint64_t doorbell_bar_offset;
74ba1768c4SMatan Azrad };
75ba1768c4SMatan Azrad 
767b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */
777b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4
787b4f1e6bSMatan Azrad 
797b4f1e6bSMatan Azrad /* HCA attributes. */
807b4f1e6bSMatan Azrad struct mlx5_hca_attr {
817b4f1e6bSMatan Azrad 	uint32_t eswitch_manager:1;
827b4f1e6bSMatan Azrad 	uint32_t flow_counters_dump:1;
832d3c670cSMatan Azrad 	uint32_t log_max_rqt_size:5;
847b4f1e6bSMatan Azrad 	uint8_t flow_counter_bulk_alloc_bitmap;
857b4f1e6bSMatan Azrad 	uint32_t eth_net_offloads:1;
867b4f1e6bSMatan Azrad 	uint32_t eth_virt:1;
877b4f1e6bSMatan Azrad 	uint32_t wqe_vlan_insert:1;
887b4f1e6bSMatan Azrad 	uint32_t wqe_inline_mode:2;
897b4f1e6bSMatan Azrad 	uint32_t vport_inline_mode:3;
907b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_geneve_rx:1;
917b4f1e6bSMatan Azrad 	uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */
927b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_gtp:1;
937b4f1e6bSMatan Azrad 	uint32_t lro_cap:1;
947b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_gre:1;
957b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_vxlan:1;
967b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz_mode:2;
977b4f1e6bSMatan Azrad 	uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
987b4f1e6bSMatan Azrad 	uint32_t flex_parser_protocols;
997b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
1007b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_queues:5;
1017b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_wq_data_sz:5;
1027b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_num_packets:5;
1037b4f1e6bSMatan Azrad 	uint32_t vhca_id:16;
104ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_write:1;
105ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_read:1;
1067b4f1e6bSMatan Azrad 	struct mlx5_hca_qos_attr qos;
107ba1768c4SMatan Azrad 	struct mlx5_hca_vdpa_attr vdpa;
1087b4f1e6bSMatan Azrad };
1097b4f1e6bSMatan Azrad 
1107b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr {
1117b4f1e6bSMatan Azrad 	uint32_t wq_type:4;
1127b4f1e6bSMatan Azrad 	uint32_t wq_signature:1;
1137b4f1e6bSMatan Azrad 	uint32_t end_padding_mode:2;
1147b4f1e6bSMatan Azrad 	uint32_t cd_slave:1;
1157b4f1e6bSMatan Azrad 	uint32_t hds_skip_first_sge:1;
1167b4f1e6bSMatan Azrad 	uint32_t log2_hds_buf_size:3;
1177b4f1e6bSMatan Azrad 	uint32_t page_offset:5;
1187b4f1e6bSMatan Azrad 	uint32_t lwm:16;
1197b4f1e6bSMatan Azrad 	uint32_t pd:24;
1207b4f1e6bSMatan Azrad 	uint32_t uar_page:24;
1217b4f1e6bSMatan Azrad 	uint64_t dbr_addr;
1227b4f1e6bSMatan Azrad 	uint32_t hw_counter;
1237b4f1e6bSMatan Azrad 	uint32_t sw_counter;
1247b4f1e6bSMatan Azrad 	uint32_t log_wq_stride:4;
1257b4f1e6bSMatan Azrad 	uint32_t log_wq_pg_sz:5;
1267b4f1e6bSMatan Azrad 	uint32_t log_wq_sz:5;
1277b4f1e6bSMatan Azrad 	uint32_t dbr_umem_valid:1;
1287b4f1e6bSMatan Azrad 	uint32_t wq_umem_valid:1;
1297b4f1e6bSMatan Azrad 	uint32_t log_hairpin_num_packets:5;
1307b4f1e6bSMatan Azrad 	uint32_t log_hairpin_data_sz:5;
1317b4f1e6bSMatan Azrad 	uint32_t single_wqe_log_num_of_strides:4;
1327b4f1e6bSMatan Azrad 	uint32_t two_byte_shift_en:1;
1337b4f1e6bSMatan Azrad 	uint32_t single_stride_log_num_of_bytes:3;
1347b4f1e6bSMatan Azrad 	uint32_t dbr_umem_id;
1357b4f1e6bSMatan Azrad 	uint32_t wq_umem_id;
1367b4f1e6bSMatan Azrad 	uint64_t wq_umem_offset;
1377b4f1e6bSMatan Azrad };
1387b4f1e6bSMatan Azrad 
1397b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */
1407b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr {
1417b4f1e6bSMatan Azrad 	uint32_t rlky:1;
1427b4f1e6bSMatan Azrad 	uint32_t delay_drop_en:1;
1437b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
1447b4f1e6bSMatan Azrad 	uint32_t vsd:1;
1457b4f1e6bSMatan Azrad 	uint32_t mem_rq_type:4;
1467b4f1e6bSMatan Azrad 	uint32_t state:4;
1477b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
1487b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
1497b4f1e6bSMatan Azrad 	uint32_t user_index:24;
1507b4f1e6bSMatan Azrad 	uint32_t cqn:24;
1517b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
1527b4f1e6bSMatan Azrad 	uint32_t rmpn:24;
1537b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
1547b4f1e6bSMatan Azrad };
1557b4f1e6bSMatan Azrad 
1567b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */
1577b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr {
1587b4f1e6bSMatan Azrad 	uint32_t rqn:24;
1597b4f1e6bSMatan Azrad 	uint32_t rq_state:4; /* Current RQ state. */
1607b4f1e6bSMatan Azrad 	uint32_t state:4; /* Required RQ state. */
1617b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
1627b4f1e6bSMatan Azrad 	uint32_t vsd:1;
1637b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
1647b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_sq:24;
1657b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
1667b4f1e6bSMatan Azrad 	uint64_t modify_bitmask;
1677b4f1e6bSMatan Azrad 	uint32_t lwm:16; /* Contained WQ lwm. */
1687b4f1e6bSMatan Azrad };
1697b4f1e6bSMatan Azrad 
1707b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select {
1717b4f1e6bSMatan Azrad 	uint32_t l3_prot_type:1;
1727b4f1e6bSMatan Azrad 	uint32_t l4_prot_type:1;
1737b4f1e6bSMatan Azrad 	uint32_t selected_fields:30;
1747b4f1e6bSMatan Azrad };
1757b4f1e6bSMatan Azrad 
1767b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */
1777b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr {
1787b4f1e6bSMatan Azrad 	uint32_t disp_type:4;
1797b4f1e6bSMatan Azrad 	uint32_t lro_timeout_period_usecs:16;
1807b4f1e6bSMatan Azrad 	uint32_t lro_enable_mask:4;
1817b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz:8;
1827b4f1e6bSMatan Azrad 	uint32_t inline_rqn:24;
1837b4f1e6bSMatan Azrad 	uint32_t rx_hash_symmetric:1;
1847b4f1e6bSMatan Azrad 	uint32_t tunneled_offload_en:1;
1857b4f1e6bSMatan Azrad 	uint32_t indirect_table:24;
1867b4f1e6bSMatan Azrad 	uint32_t rx_hash_fn:4;
1877b4f1e6bSMatan Azrad 	uint32_t self_lb_block:2;
1887b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
189a4e6ea97SDekel Peled 	uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN];
1907b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
1917b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
1927b4f1e6bSMatan Azrad };
1937b4f1e6bSMatan Azrad 
1947b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */
1957b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr {
1960eb60e67SMatan Azrad 	uint8_t rq_type;
1977b4f1e6bSMatan Azrad 	uint32_t rqt_max_size:16;
1987b4f1e6bSMatan Azrad 	uint32_t rqt_actual_size:16;
1997b4f1e6bSMatan Azrad 	uint32_t rq_list[];
2007b4f1e6bSMatan Azrad };
2017b4f1e6bSMatan Azrad 
2027b4f1e6bSMatan Azrad /* TIS attributes structure. */
2037b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr {
2047b4f1e6bSMatan Azrad 	uint32_t strict_lag_tx_port_affinity:1;
2057b4f1e6bSMatan Azrad 	uint32_t tls_en:1;
2067b4f1e6bSMatan Azrad 	uint32_t lag_tx_port_affinity:4;
2077b4f1e6bSMatan Azrad 	uint32_t prio:4;
2087b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
2097b4f1e6bSMatan Azrad };
2107b4f1e6bSMatan Azrad 
2117b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */
2127b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr {
2137b4f1e6bSMatan Azrad 	uint32_t rlky:1;
2147b4f1e6bSMatan Azrad 	uint32_t cd_master:1;
2157b4f1e6bSMatan Azrad 	uint32_t fre:1;
2167b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
2177b4f1e6bSMatan Azrad 	uint32_t allow_multi_pkt_send_wqe:1;
2187b4f1e6bSMatan Azrad 	uint32_t min_wqe_inline_mode:3;
2197b4f1e6bSMatan Azrad 	uint32_t state:4;
2207b4f1e6bSMatan Azrad 	uint32_t reg_umr:1;
2217b4f1e6bSMatan Azrad 	uint32_t allow_swp:1;
2227b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
2237b4f1e6bSMatan Azrad 	uint32_t user_index:24;
2247b4f1e6bSMatan Azrad 	uint32_t cqn:24;
2257b4f1e6bSMatan Azrad 	uint32_t packet_pacing_rate_limit_index:16;
2267b4f1e6bSMatan Azrad 	uint32_t tis_lst_sz:16;
2277b4f1e6bSMatan Azrad 	uint32_t tis_num:24;
2287b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
2297b4f1e6bSMatan Azrad };
2307b4f1e6bSMatan Azrad 
2317b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */
2327b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr {
2337b4f1e6bSMatan Azrad 	uint32_t sq_state:4;
2347b4f1e6bSMatan Azrad 	uint32_t state:4;
2357b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_rq:24;
2367b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
2377b4f1e6bSMatan Azrad };
2387b4f1e6bSMatan Azrad 
23953ec4db0SMatan Azrad 
240446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */
241446c3781SMatan Azrad struct mlx5_devx_cq_attr {
242446c3781SMatan Azrad 	uint32_t q_umem_valid:1;
243446c3781SMatan Azrad 	uint32_t db_umem_valid:1;
244446c3781SMatan Azrad 	uint32_t use_first_only:1;
245446c3781SMatan Azrad 	uint32_t overrun_ignore:1;
246446c3781SMatan Azrad 	uint32_t log_cq_size:5;
247446c3781SMatan Azrad 	uint32_t log_page_size:5;
248446c3781SMatan Azrad 	uint32_t uar_page_id;
249446c3781SMatan Azrad 	uint32_t q_umem_id;
250446c3781SMatan Azrad 	uint64_t q_umem_offset;
251446c3781SMatan Azrad 	uint32_t db_umem_id;
252446c3781SMatan Azrad 	uint64_t db_umem_offset;
253446c3781SMatan Azrad 	uint32_t eqn;
254446c3781SMatan Azrad 	uint64_t db_addr;
255446c3781SMatan Azrad };
256446c3781SMatan Azrad 
2578712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */
2588712c80aSMatan Azrad struct mlx5_devx_virtq_attr {
2598712c80aSMatan Azrad 	uint16_t hw_available_index;
2608712c80aSMatan Azrad 	uint16_t hw_used_index;
2618712c80aSMatan Azrad 	uint16_t q_size;
262*473d8e67SMatan Azrad 	uint32_t pd:24;
2638712c80aSMatan Azrad 	uint32_t virtio_version_1_0:1;
2648712c80aSMatan Azrad 	uint32_t tso_ipv4:1;
2658712c80aSMatan Azrad 	uint32_t tso_ipv6:1;
2668712c80aSMatan Azrad 	uint32_t tx_csum:1;
2678712c80aSMatan Azrad 	uint32_t rx_csum:1;
2688712c80aSMatan Azrad 	uint32_t event_mode:3;
2698712c80aSMatan Azrad 	uint32_t state:4;
2708712c80aSMatan Azrad 	uint32_t dirty_bitmap_dump_enable:1;
2718712c80aSMatan Azrad 	uint32_t dirty_bitmap_mkey;
2728712c80aSMatan Azrad 	uint32_t dirty_bitmap_size;
2738712c80aSMatan Azrad 	uint32_t mkey;
2748712c80aSMatan Azrad 	uint32_t qp_id;
2758712c80aSMatan Azrad 	uint32_t queue_index;
2768712c80aSMatan Azrad 	uint32_t tis_id;
277796ae7bbSMatan Azrad 	uint32_t counters_obj_id;
2788712c80aSMatan Azrad 	uint64_t dirty_bitmap_addr;
2798712c80aSMatan Azrad 	uint64_t type;
2808712c80aSMatan Azrad 	uint64_t desc_addr;
2818712c80aSMatan Azrad 	uint64_t used_addr;
2828712c80aSMatan Azrad 	uint64_t available_addr;
2838712c80aSMatan Azrad 	struct {
2848712c80aSMatan Azrad 		uint32_t id;
2858712c80aSMatan Azrad 		uint32_t size;
2868712c80aSMatan Azrad 		uint64_t offset;
2878712c80aSMatan Azrad 	} umems[3];
2888712c80aSMatan Azrad };
2898712c80aSMatan Azrad 
29015c3807eSMatan Azrad 
29115c3807eSMatan Azrad struct mlx5_devx_qp_attr {
29215c3807eSMatan Azrad 	uint32_t pd:24;
29315c3807eSMatan Azrad 	uint32_t uar_index:24;
29415c3807eSMatan Azrad 	uint32_t cqn:24;
29515c3807eSMatan Azrad 	uint32_t log_page_size:5;
29615c3807eSMatan Azrad 	uint32_t rq_size:17; /* Must be power of 2. */
29715c3807eSMatan Azrad 	uint32_t log_rq_stride:3;
29815c3807eSMatan Azrad 	uint32_t sq_size:17; /* Must be power of 2. */
29915c3807eSMatan Azrad 	uint32_t dbr_umem_valid:1;
30015c3807eSMatan Azrad 	uint32_t dbr_umem_id;
30115c3807eSMatan Azrad 	uint64_t dbr_address;
30215c3807eSMatan Azrad 	uint32_t wq_umem_id;
30315c3807eSMatan Azrad 	uint64_t wq_umem_offset;
30415c3807eSMatan Azrad };
30515c3807eSMatan Azrad 
306796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr {
307796ae7bbSMatan Azrad 	uint64_t received_desc;
308796ae7bbSMatan Azrad 	uint64_t completed_desc;
309796ae7bbSMatan Azrad 	uint32_t error_cqes;
310796ae7bbSMatan Azrad 	uint32_t bad_desc_errors;
311796ae7bbSMatan Azrad 	uint32_t exceed_max_chain;
312796ae7bbSMatan Azrad 	uint32_t invalid_buffer;
313796ae7bbSMatan Azrad };
314796ae7bbSMatan Azrad 
3157b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */
3167b4f1e6bSMatan Azrad 
31764c563f8SOphir Munk __rte_internal
318e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx,
3197b4f1e6bSMatan Azrad 						       uint32_t bulk_sz);
32064c563f8SOphir Munk __rte_internal
3217b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
32264c563f8SOphir Munk __rte_internal
3237b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
3247b4f1e6bSMatan Azrad 				     int clear, uint32_t n_counters,
3257b4f1e6bSMatan Azrad 				     uint64_t *pkts, uint64_t *bytes,
3267b4f1e6bSMatan Azrad 				     uint32_t mkey, void *addr,
327e09d350eSOphir Munk 				     void *cmd_comp,
3287b4f1e6bSMatan Azrad 				     uint64_t async_id);
32964c563f8SOphir Munk __rte_internal
330e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx,
3317b4f1e6bSMatan Azrad 				 struct mlx5_hca_attr *attr);
33264c563f8SOphir Munk __rte_internal
333e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx,
3347b4f1e6bSMatan Azrad 					      struct mlx5_devx_mkey_attr *attr);
33564c563f8SOphir Munk __rte_internal
3367b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out);
33764c563f8SOphir Munk __rte_internal
338e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
3397b4f1e6bSMatan Azrad 				  uint32_t *tis_td);
34064c563f8SOphir Munk __rte_internal
341e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx,
3427b4f1e6bSMatan Azrad 				       struct mlx5_devx_create_rq_attr *rq_attr,
3437b4f1e6bSMatan Azrad 				       int socket);
34464c563f8SOphir Munk __rte_internal
3457b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
3467b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_rq_attr *rq_attr);
34764c563f8SOphir Munk __rte_internal
348e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx,
3497b4f1e6bSMatan Azrad 					   struct mlx5_devx_tir_attr *tir_attr);
35064c563f8SOphir Munk __rte_internal
351e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx,
3527b4f1e6bSMatan Azrad 					   struct mlx5_devx_rqt_attr *rqt_attr);
35364c563f8SOphir Munk __rte_internal
354e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx,
3557b4f1e6bSMatan Azrad 				      struct mlx5_devx_create_sq_attr *sq_attr);
35664c563f8SOphir Munk __rte_internal
3577b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
3587b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_sq_attr *sq_attr);
35964c563f8SOphir Munk __rte_internal
360e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx,
3617b4f1e6bSMatan Azrad 					   struct mlx5_devx_tis_attr *tis_attr);
36264c563f8SOphir Munk __rte_internal
363e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx);
36464c563f8SOphir Munk __rte_internal
3657b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain,
3667b4f1e6bSMatan Azrad 			    FILE *file);
36764c563f8SOphir Munk __rte_internal
368e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx,
369446c3781SMatan Azrad 					      struct mlx5_devx_cq_attr *attr);
37064c563f8SOphir Munk __rte_internal
371e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx,
3728712c80aSMatan Azrad 					     struct mlx5_devx_virtq_attr *attr);
37364c563f8SOphir Munk __rte_internal
3748712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
3758712c80aSMatan Azrad 			       struct mlx5_devx_virtq_attr *attr);
37664c563f8SOphir Munk __rte_internal
3778712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
3788712c80aSMatan Azrad 			      struct mlx5_devx_virtq_attr *attr);
37964c563f8SOphir Munk __rte_internal
380e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx,
38115c3807eSMatan Azrad 					      struct mlx5_devx_qp_attr *attr);
38264c563f8SOphir Munk __rte_internal
38315c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp,
38415c3807eSMatan Azrad 				  uint32_t qp_st_mod_op, uint32_t remote_qp_id);
38564c563f8SOphir Munk __rte_internal
386e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
387e1da60a8SMatan Azrad 			     struct mlx5_devx_rqt_attr *rqt_attr);
3888712c80aSMatan Azrad 
389796ae7bbSMatan Azrad /**
390796ae7bbSMatan Azrad  * Create virtio queue counters object DevX API.
391796ae7bbSMatan Azrad  *
392796ae7bbSMatan Azrad  * @param[in] ctx
393796ae7bbSMatan Azrad  *   Device context.
394796ae7bbSMatan Azrad 
395796ae7bbSMatan Azrad  * @return
396796ae7bbSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
397796ae7bbSMatan Azrad  */
398796ae7bbSMatan Azrad __rte_internal
399796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx);
400796ae7bbSMatan Azrad 
401796ae7bbSMatan Azrad /**
402796ae7bbSMatan Azrad  * Query virtio queue counters object using DevX API.
403796ae7bbSMatan Azrad  *
404796ae7bbSMatan Azrad  * @param[in] couners_obj
405796ae7bbSMatan Azrad  *   Pointer to virtq object structure.
406796ae7bbSMatan Azrad  * @param [in/out] attr
407796ae7bbSMatan Azrad  *   Pointer to virtio queue counters attributes structure.
408796ae7bbSMatan Azrad  *
409796ae7bbSMatan Azrad  * @return
410796ae7bbSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
411796ae7bbSMatan Azrad  */
412796ae7bbSMatan Azrad __rte_internal
413796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
414796ae7bbSMatan Azrad 				  struct mlx5_devx_virtio_q_couners_attr *attr);
415796ae7bbSMatan Azrad 
4167b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */
417