17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause 27b4f1e6bSMatan Azrad * Copyright 2019 Mellanox Technologies, Ltd 37b4f1e6bSMatan Azrad */ 47b4f1e6bSMatan Azrad 57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_ 67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_ 77b4f1e6bSMatan Azrad 87b4f1e6bSMatan Azrad #include "mlx5_glue.h" 953ec4db0SMatan Azrad #include "mlx5_prm.h" 107b4f1e6bSMatan Azrad 117b4f1e6bSMatan Azrad 1253ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */ 1353ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \ 1453ec4db0SMatan Azrad MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4)) 1553ec4db0SMatan Azrad 167b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr { 177b4f1e6bSMatan Azrad uint64_t addr; 187b4f1e6bSMatan Azrad uint64_t size; 197b4f1e6bSMatan Azrad uint32_t umem_id; 207b4f1e6bSMatan Azrad uint32_t pd; 2153ec4db0SMatan Azrad uint32_t log_entity_size; 2253ec4db0SMatan Azrad uint32_t pg_access:1; 2353ac93f7SShiri Kuzin uint32_t relaxed_ordering:1; 2453ec4db0SMatan Azrad struct mlx5_klm *klm_array; 2553ec4db0SMatan Azrad int klm_num; 267b4f1e6bSMatan Azrad }; 277b4f1e6bSMatan Azrad 287b4f1e6bSMatan Azrad /* HCA qos attributes. */ 297b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr { 307b4f1e6bSMatan Azrad uint32_t sup:1; /* Whether QOS is supported. */ 317b4f1e6bSMatan Azrad uint32_t srtcm_sup:1; /* Whether srTCM mode is supported. */ 3279a7e409SViacheslav Ovsiienko uint32_t packet_pacing:1; /* Packet pacing is supported. */ 3379a7e409SViacheslav Ovsiienko uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */ 347b4f1e6bSMatan Azrad uint32_t flow_meter_reg_share:1; 357b4f1e6bSMatan Azrad /* Whether reg_c share is supported. */ 367b4f1e6bSMatan Azrad uint8_t log_max_flow_meter; 377b4f1e6bSMatan Azrad /* Power of the maximum supported meters. */ 387b4f1e6bSMatan Azrad uint8_t flow_meter_reg_c_ids; 397b4f1e6bSMatan Azrad /* Bitmap of the reg_Cs available for flow meter to use. */ 407b4f1e6bSMatan Azrad 417b4f1e6bSMatan Azrad }; 427b4f1e6bSMatan Azrad 43ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr { 44ba1768c4SMatan Azrad uint8_t virtio_queue_type; 45ba1768c4SMatan Azrad uint32_t valid:1; 46ba1768c4SMatan Azrad uint32_t desc_tunnel_offload_type:1; 47ba1768c4SMatan Azrad uint32_t eth_frame_offload_type:1; 48ba1768c4SMatan Azrad uint32_t virtio_version_1_0:1; 49ba1768c4SMatan Azrad uint32_t tso_ipv4:1; 50ba1768c4SMatan Azrad uint32_t tso_ipv6:1; 51ba1768c4SMatan Azrad uint32_t tx_csum:1; 52ba1768c4SMatan Azrad uint32_t rx_csum:1; 53ba1768c4SMatan Azrad uint32_t event_mode:3; 54ba1768c4SMatan Azrad uint32_t log_doorbell_stride:5; 55ba1768c4SMatan Azrad uint32_t log_doorbell_bar_size:5; 56796ae7bbSMatan Azrad uint32_t queue_counters_valid:1; 57ba1768c4SMatan Azrad uint32_t max_num_virtio_queues; 588712c80aSMatan Azrad struct { 598712c80aSMatan Azrad uint32_t a; 608712c80aSMatan Azrad uint32_t b; 618712c80aSMatan Azrad } umems[3]; 62ba1768c4SMatan Azrad uint64_t doorbell_bar_offset; 63ba1768c4SMatan Azrad }; 64ba1768c4SMatan Azrad 657b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */ 667b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4 677b4f1e6bSMatan Azrad 687b4f1e6bSMatan Azrad /* HCA attributes. */ 697b4f1e6bSMatan Azrad struct mlx5_hca_attr { 707b4f1e6bSMatan Azrad uint32_t eswitch_manager:1; 717b4f1e6bSMatan Azrad uint32_t flow_counters_dump:1; 722d3c670cSMatan Azrad uint32_t log_max_rqt_size:5; 7338119ebeSBing Zhao uint32_t parse_graph_flex_node:1; 747b4f1e6bSMatan Azrad uint8_t flow_counter_bulk_alloc_bitmap; 757b4f1e6bSMatan Azrad uint32_t eth_net_offloads:1; 767b4f1e6bSMatan Azrad uint32_t eth_virt:1; 777b4f1e6bSMatan Azrad uint32_t wqe_vlan_insert:1; 787b4f1e6bSMatan Azrad uint32_t wqe_inline_mode:2; 797b4f1e6bSMatan Azrad uint32_t vport_inline_mode:3; 807b4f1e6bSMatan Azrad uint32_t tunnel_stateless_geneve_rx:1; 817b4f1e6bSMatan Azrad uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */ 827b4f1e6bSMatan Azrad uint32_t tunnel_stateless_gtp:1; 837b4f1e6bSMatan Azrad uint32_t lro_cap:1; 847b4f1e6bSMatan Azrad uint32_t tunnel_lro_gre:1; 857b4f1e6bSMatan Azrad uint32_t tunnel_lro_vxlan:1; 867b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz_mode:2; 877b4f1e6bSMatan Azrad uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS]; 88613d64e4SDekel Peled uint16_t lro_min_mss_size; 897b4f1e6bSMatan Azrad uint32_t flex_parser_protocols; 907b4f1e6bSMatan Azrad uint32_t hairpin:1; 917b4f1e6bSMatan Azrad uint32_t log_max_hairpin_queues:5; 927b4f1e6bSMatan Azrad uint32_t log_max_hairpin_wq_data_sz:5; 937b4f1e6bSMatan Azrad uint32_t log_max_hairpin_num_packets:5; 947b4f1e6bSMatan Azrad uint32_t vhca_id:16; 95ffd5b302SShiri Kuzin uint32_t relaxed_ordering_write:1; 96ffd5b302SShiri Kuzin uint32_t relaxed_ordering_read:1; 97972a1bf8SViacheslav Ovsiienko uint32_t access_register_user:1; 9879a7e409SViacheslav Ovsiienko uint32_t wqe_index_ignore:1; 9979a7e409SViacheslav Ovsiienko uint32_t cross_channel:1; 10079a7e409SViacheslav Ovsiienko uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */ 10179a7e409SViacheslav Ovsiienko uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */ 102*1cbdad1bSXueming Li uint32_t num_lag_ports:4; /* Number of ports can be bonded. */ 10379a7e409SViacheslav Ovsiienko uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */ 10491f7338eSSuanming Mou uint32_t scatter_fcs_w_decap_disable:1; 105cfc672a9SOri Kam uint32_t regex:1; 106cfc672a9SOri Kam uint32_t regexp_num_of_engines; 1078cc34c08SJiawei Wang uint32_t log_max_ft_sampler_num:8; 1087b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr qos; 109ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr vdpa; 1107b4f1e6bSMatan Azrad }; 1117b4f1e6bSMatan Azrad 1127b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr { 1137b4f1e6bSMatan Azrad uint32_t wq_type:4; 1147b4f1e6bSMatan Azrad uint32_t wq_signature:1; 1157b4f1e6bSMatan Azrad uint32_t end_padding_mode:2; 1167b4f1e6bSMatan Azrad uint32_t cd_slave:1; 1177b4f1e6bSMatan Azrad uint32_t hds_skip_first_sge:1; 1187b4f1e6bSMatan Azrad uint32_t log2_hds_buf_size:3; 1197b4f1e6bSMatan Azrad uint32_t page_offset:5; 1207b4f1e6bSMatan Azrad uint32_t lwm:16; 1217b4f1e6bSMatan Azrad uint32_t pd:24; 1227b4f1e6bSMatan Azrad uint32_t uar_page:24; 1237b4f1e6bSMatan Azrad uint64_t dbr_addr; 1247b4f1e6bSMatan Azrad uint32_t hw_counter; 1257b4f1e6bSMatan Azrad uint32_t sw_counter; 1267b4f1e6bSMatan Azrad uint32_t log_wq_stride:4; 1277b4f1e6bSMatan Azrad uint32_t log_wq_pg_sz:5; 1287b4f1e6bSMatan Azrad uint32_t log_wq_sz:5; 1297b4f1e6bSMatan Azrad uint32_t dbr_umem_valid:1; 1307b4f1e6bSMatan Azrad uint32_t wq_umem_valid:1; 1317b4f1e6bSMatan Azrad uint32_t log_hairpin_num_packets:5; 1327b4f1e6bSMatan Azrad uint32_t log_hairpin_data_sz:5; 1337b4f1e6bSMatan Azrad uint32_t single_wqe_log_num_of_strides:4; 1347b4f1e6bSMatan Azrad uint32_t two_byte_shift_en:1; 1357b4f1e6bSMatan Azrad uint32_t single_stride_log_num_of_bytes:3; 1367b4f1e6bSMatan Azrad uint32_t dbr_umem_id; 1377b4f1e6bSMatan Azrad uint32_t wq_umem_id; 1387b4f1e6bSMatan Azrad uint64_t wq_umem_offset; 1397b4f1e6bSMatan Azrad }; 1407b4f1e6bSMatan Azrad 1417b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */ 1427b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr { 1437b4f1e6bSMatan Azrad uint32_t rlky:1; 1447b4f1e6bSMatan Azrad uint32_t delay_drop_en:1; 1457b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 1467b4f1e6bSMatan Azrad uint32_t vsd:1; 1477b4f1e6bSMatan Azrad uint32_t mem_rq_type:4; 1487b4f1e6bSMatan Azrad uint32_t state:4; 1497b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 1507b4f1e6bSMatan Azrad uint32_t hairpin:1; 1517b4f1e6bSMatan Azrad uint32_t user_index:24; 1527b4f1e6bSMatan Azrad uint32_t cqn:24; 1537b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 1547b4f1e6bSMatan Azrad uint32_t rmpn:24; 1557b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 1567b4f1e6bSMatan Azrad }; 1577b4f1e6bSMatan Azrad 1587b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */ 1597b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr { 1607b4f1e6bSMatan Azrad uint32_t rqn:24; 1617b4f1e6bSMatan Azrad uint32_t rq_state:4; /* Current RQ state. */ 1627b4f1e6bSMatan Azrad uint32_t state:4; /* Required RQ state. */ 1637b4f1e6bSMatan Azrad uint32_t scatter_fcs:1; 1647b4f1e6bSMatan Azrad uint32_t vsd:1; 1657b4f1e6bSMatan Azrad uint32_t counter_set_id:8; 1667b4f1e6bSMatan Azrad uint32_t hairpin_peer_sq:24; 1677b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 1687b4f1e6bSMatan Azrad uint64_t modify_bitmask; 1697b4f1e6bSMatan Azrad uint32_t lwm:16; /* Contained WQ lwm. */ 1707b4f1e6bSMatan Azrad }; 1717b4f1e6bSMatan Azrad 1727b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select { 1737b4f1e6bSMatan Azrad uint32_t l3_prot_type:1; 1747b4f1e6bSMatan Azrad uint32_t l4_prot_type:1; 1757b4f1e6bSMatan Azrad uint32_t selected_fields:30; 1767b4f1e6bSMatan Azrad }; 1777b4f1e6bSMatan Azrad 1787b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */ 1797b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr { 1807b4f1e6bSMatan Azrad uint32_t disp_type:4; 1817b4f1e6bSMatan Azrad uint32_t lro_timeout_period_usecs:16; 1827b4f1e6bSMatan Azrad uint32_t lro_enable_mask:4; 1837b4f1e6bSMatan Azrad uint32_t lro_max_msg_sz:8; 1847b4f1e6bSMatan Azrad uint32_t inline_rqn:24; 1857b4f1e6bSMatan Azrad uint32_t rx_hash_symmetric:1; 1867b4f1e6bSMatan Azrad uint32_t tunneled_offload_en:1; 1877b4f1e6bSMatan Azrad uint32_t indirect_table:24; 1887b4f1e6bSMatan Azrad uint32_t rx_hash_fn:4; 1897b4f1e6bSMatan Azrad uint32_t self_lb_block:2; 1907b4f1e6bSMatan Azrad uint32_t transport_domain:24; 191a4e6ea97SDekel Peled uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN]; 1927b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_outer; 1937b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select rx_hash_field_selector_inner; 1947b4f1e6bSMatan Azrad }; 1957b4f1e6bSMatan Azrad 196847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */ 197847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr { 198847d9789SAndrey Vesnovaty uint32_t tirn:24; 199847d9789SAndrey Vesnovaty uint64_t modify_bitmask; 200847d9789SAndrey Vesnovaty struct mlx5_devx_tir_attr tir; 201847d9789SAndrey Vesnovaty }; 202847d9789SAndrey Vesnovaty 2037b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */ 2047b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr { 2050eb60e67SMatan Azrad uint8_t rq_type; 2067b4f1e6bSMatan Azrad uint32_t rqt_max_size:16; 2077b4f1e6bSMatan Azrad uint32_t rqt_actual_size:16; 2087b4f1e6bSMatan Azrad uint32_t rq_list[]; 2097b4f1e6bSMatan Azrad }; 2107b4f1e6bSMatan Azrad 2117b4f1e6bSMatan Azrad /* TIS attributes structure. */ 2127b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr { 2137b4f1e6bSMatan Azrad uint32_t strict_lag_tx_port_affinity:1; 2147b4f1e6bSMatan Azrad uint32_t tls_en:1; 2157b4f1e6bSMatan Azrad uint32_t lag_tx_port_affinity:4; 2167b4f1e6bSMatan Azrad uint32_t prio:4; 2177b4f1e6bSMatan Azrad uint32_t transport_domain:24; 2187b4f1e6bSMatan Azrad }; 2197b4f1e6bSMatan Azrad 2207b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */ 2217b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr { 2227b4f1e6bSMatan Azrad uint32_t rlky:1; 2237b4f1e6bSMatan Azrad uint32_t cd_master:1; 2247b4f1e6bSMatan Azrad uint32_t fre:1; 2257b4f1e6bSMatan Azrad uint32_t flush_in_error_en:1; 2267b4f1e6bSMatan Azrad uint32_t allow_multi_pkt_send_wqe:1; 2277b4f1e6bSMatan Azrad uint32_t min_wqe_inline_mode:3; 2287b4f1e6bSMatan Azrad uint32_t state:4; 2297b4f1e6bSMatan Azrad uint32_t reg_umr:1; 2307b4f1e6bSMatan Azrad uint32_t allow_swp:1; 2317b4f1e6bSMatan Azrad uint32_t hairpin:1; 23279a7e409SViacheslav Ovsiienko uint32_t non_wire:1; 23379a7e409SViacheslav Ovsiienko uint32_t static_sq_wq:1; 2347b4f1e6bSMatan Azrad uint32_t user_index:24; 2357b4f1e6bSMatan Azrad uint32_t cqn:24; 2367b4f1e6bSMatan Azrad uint32_t packet_pacing_rate_limit_index:16; 2377b4f1e6bSMatan Azrad uint32_t tis_lst_sz:16; 2387b4f1e6bSMatan Azrad uint32_t tis_num:24; 2397b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr wq_attr; 2407b4f1e6bSMatan Azrad }; 2417b4f1e6bSMatan Azrad 2427b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */ 2437b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr { 2447b4f1e6bSMatan Azrad uint32_t sq_state:4; 2457b4f1e6bSMatan Azrad uint32_t state:4; 2467b4f1e6bSMatan Azrad uint32_t hairpin_peer_rq:24; 2477b4f1e6bSMatan Azrad uint32_t hairpin_peer_vhca:16; 2487b4f1e6bSMatan Azrad }; 2497b4f1e6bSMatan Azrad 25053ec4db0SMatan Azrad 251446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */ 252446c3781SMatan Azrad struct mlx5_devx_cq_attr { 253446c3781SMatan Azrad uint32_t q_umem_valid:1; 254446c3781SMatan Azrad uint32_t db_umem_valid:1; 255446c3781SMatan Azrad uint32_t use_first_only:1; 256446c3781SMatan Azrad uint32_t overrun_ignore:1; 2575cd0a83fSDekel Peled uint32_t cqe_comp_en:1; 2585cd0a83fSDekel Peled uint32_t mini_cqe_res_format:2; 25979a7e409SViacheslav Ovsiienko uint32_t cqe_size:3; 260446c3781SMatan Azrad uint32_t log_cq_size:5; 261446c3781SMatan Azrad uint32_t log_page_size:5; 262446c3781SMatan Azrad uint32_t uar_page_id; 263446c3781SMatan Azrad uint32_t q_umem_id; 264446c3781SMatan Azrad uint64_t q_umem_offset; 265446c3781SMatan Azrad uint32_t db_umem_id; 266446c3781SMatan Azrad uint64_t db_umem_offset; 267446c3781SMatan Azrad uint32_t eqn; 268446c3781SMatan Azrad uint64_t db_addr; 269446c3781SMatan Azrad }; 270446c3781SMatan Azrad 2718712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */ 2728712c80aSMatan Azrad struct mlx5_devx_virtq_attr { 2738712c80aSMatan Azrad uint16_t hw_available_index; 2748712c80aSMatan Azrad uint16_t hw_used_index; 2758712c80aSMatan Azrad uint16_t q_size; 276473d8e67SMatan Azrad uint32_t pd:24; 2778712c80aSMatan Azrad uint32_t virtio_version_1_0:1; 2788712c80aSMatan Azrad uint32_t tso_ipv4:1; 2798712c80aSMatan Azrad uint32_t tso_ipv6:1; 2808712c80aSMatan Azrad uint32_t tx_csum:1; 2818712c80aSMatan Azrad uint32_t rx_csum:1; 2828712c80aSMatan Azrad uint32_t event_mode:3; 2838712c80aSMatan Azrad uint32_t state:4; 2848712c80aSMatan Azrad uint32_t dirty_bitmap_dump_enable:1; 2858712c80aSMatan Azrad uint32_t dirty_bitmap_mkey; 2868712c80aSMatan Azrad uint32_t dirty_bitmap_size; 2878712c80aSMatan Azrad uint32_t mkey; 2888712c80aSMatan Azrad uint32_t qp_id; 2898712c80aSMatan Azrad uint32_t queue_index; 2908712c80aSMatan Azrad uint32_t tis_id; 291796ae7bbSMatan Azrad uint32_t counters_obj_id; 2928712c80aSMatan Azrad uint64_t dirty_bitmap_addr; 2938712c80aSMatan Azrad uint64_t type; 2948712c80aSMatan Azrad uint64_t desc_addr; 2958712c80aSMatan Azrad uint64_t used_addr; 2968712c80aSMatan Azrad uint64_t available_addr; 2978712c80aSMatan Azrad struct { 2988712c80aSMatan Azrad uint32_t id; 2998712c80aSMatan Azrad uint32_t size; 3008712c80aSMatan Azrad uint64_t offset; 3018712c80aSMatan Azrad } umems[3]; 302aed98b66SXueming Li uint8_t error_type; 3038712c80aSMatan Azrad }; 3048712c80aSMatan Azrad 30515c3807eSMatan Azrad 30615c3807eSMatan Azrad struct mlx5_devx_qp_attr { 30715c3807eSMatan Azrad uint32_t pd:24; 30815c3807eSMatan Azrad uint32_t uar_index:24; 30915c3807eSMatan Azrad uint32_t cqn:24; 31015c3807eSMatan Azrad uint32_t log_page_size:5; 31115c3807eSMatan Azrad uint32_t rq_size:17; /* Must be power of 2. */ 31215c3807eSMatan Azrad uint32_t log_rq_stride:3; 31315c3807eSMatan Azrad uint32_t sq_size:17; /* Must be power of 2. */ 31415c3807eSMatan Azrad uint32_t dbr_umem_valid:1; 31515c3807eSMatan Azrad uint32_t dbr_umem_id; 31615c3807eSMatan Azrad uint64_t dbr_address; 31715c3807eSMatan Azrad uint32_t wq_umem_id; 31815c3807eSMatan Azrad uint64_t wq_umem_offset; 31915c3807eSMatan Azrad }; 32015c3807eSMatan Azrad 321796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr { 322796ae7bbSMatan Azrad uint64_t received_desc; 323796ae7bbSMatan Azrad uint64_t completed_desc; 324796ae7bbSMatan Azrad uint32_t error_cqes; 325796ae7bbSMatan Azrad uint32_t bad_desc_errors; 326796ae7bbSMatan Azrad uint32_t exceed_max_chain; 327796ae7bbSMatan Azrad uint32_t invalid_buffer; 328796ae7bbSMatan Azrad }; 329796ae7bbSMatan Azrad 330711aedf1SBing Zhao /* 331711aedf1SBing Zhao * graph flow match sample attributes structure, 332711aedf1SBing Zhao * used by flex parser operations. 333711aedf1SBing Zhao */ 334711aedf1SBing Zhao struct mlx5_devx_match_sample_attr { 335711aedf1SBing Zhao uint32_t flow_match_sample_en:1; 336711aedf1SBing Zhao uint32_t flow_match_sample_field_offset:16; 337711aedf1SBing Zhao uint32_t flow_match_sample_offset_mode:4; 338711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_mask; 339711aedf1SBing Zhao uint32_t flow_match_sample_field_offset_shift:4; 340711aedf1SBing Zhao uint32_t flow_match_sample_field_base_offset:8; 341711aedf1SBing Zhao uint32_t flow_match_sample_tunnel_mode:3; 342711aedf1SBing Zhao uint32_t flow_match_sample_field_id; 343711aedf1SBing Zhao }; 344711aedf1SBing Zhao 345711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */ 346711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr { 347711aedf1SBing Zhao uint32_t compare_condition_value:16; 348711aedf1SBing Zhao uint32_t start_inner_tunnel:1; 349711aedf1SBing Zhao uint32_t arc_parse_graph_node:8; 350711aedf1SBing Zhao uint32_t parse_graph_node_handle; 351711aedf1SBing Zhao }; 352711aedf1SBing Zhao 353711aedf1SBing Zhao /* Maximal number of samples per graph node. */ 354711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8 355711aedf1SBing Zhao 356711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */ 357711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8 358711aedf1SBing Zhao 359711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */ 360711aedf1SBing Zhao struct mlx5_devx_graph_node_attr { 361711aedf1SBing Zhao uint32_t modify_field_select; 362711aedf1SBing Zhao uint32_t header_length_mode:4; 363711aedf1SBing Zhao uint32_t header_length_base_value:16; 364711aedf1SBing Zhao uint32_t header_length_field_shift:4; 365711aedf1SBing Zhao uint32_t header_length_field_offset:16; 366711aedf1SBing Zhao uint32_t header_length_field_mask; 367711aedf1SBing Zhao struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM]; 368711aedf1SBing Zhao uint32_t next_header_field_offset:16; 369711aedf1SBing Zhao uint32_t next_header_field_size:5; 370711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM]; 371711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM]; 372711aedf1SBing Zhao }; 373711aedf1SBing Zhao 3747b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */ 3757b4f1e6bSMatan Azrad 37664c563f8SOphir Munk __rte_internal 377e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx, 3787b4f1e6bSMatan Azrad uint32_t bulk_sz); 37964c563f8SOphir Munk __rte_internal 3807b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj); 38164c563f8SOphir Munk __rte_internal 3827b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs, 3837b4f1e6bSMatan Azrad int clear, uint32_t n_counters, 3847b4f1e6bSMatan Azrad uint64_t *pkts, uint64_t *bytes, 3857b4f1e6bSMatan Azrad uint32_t mkey, void *addr, 386e09d350eSOphir Munk void *cmd_comp, 3877b4f1e6bSMatan Azrad uint64_t async_id); 38864c563f8SOphir Munk __rte_internal 389e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx, 3907b4f1e6bSMatan Azrad struct mlx5_hca_attr *attr); 39164c563f8SOphir Munk __rte_internal 392e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx, 3937b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr *attr); 39464c563f8SOphir Munk __rte_internal 3957b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out); 39664c563f8SOphir Munk __rte_internal 397e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num, 3987b4f1e6bSMatan Azrad uint32_t *tis_td); 39964c563f8SOphir Munk __rte_internal 400e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx, 4017b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr *rq_attr, 4027b4f1e6bSMatan Azrad int socket); 40364c563f8SOphir Munk __rte_internal 4047b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq, 4057b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr *rq_attr); 40664c563f8SOphir Munk __rte_internal 407e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx, 4087b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr *tir_attr); 40964c563f8SOphir Munk __rte_internal 410e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx, 4117b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 41264c563f8SOphir Munk __rte_internal 413e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx, 4147b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr *sq_attr); 41564c563f8SOphir Munk __rte_internal 4167b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq, 4177b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr *sq_attr); 41864c563f8SOphir Munk __rte_internal 419e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx, 4207b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr *tis_attr); 42164c563f8SOphir Munk __rte_internal 422e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx); 42364c563f8SOphir Munk __rte_internal 4247b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain, 4257b4f1e6bSMatan Azrad FILE *file); 42664c563f8SOphir Munk __rte_internal 427e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx, 428446c3781SMatan Azrad struct mlx5_devx_cq_attr *attr); 42964c563f8SOphir Munk __rte_internal 430e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx, 4318712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 43264c563f8SOphir Munk __rte_internal 4338712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj, 4348712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 43564c563f8SOphir Munk __rte_internal 4368712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj, 4378712c80aSMatan Azrad struct mlx5_devx_virtq_attr *attr); 43864c563f8SOphir Munk __rte_internal 439e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx, 44015c3807eSMatan Azrad struct mlx5_devx_qp_attr *attr); 44164c563f8SOphir Munk __rte_internal 44215c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, 44315c3807eSMatan Azrad uint32_t qp_st_mod_op, uint32_t remote_qp_id); 44464c563f8SOphir Munk __rte_internal 445e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt, 446e1da60a8SMatan Azrad struct mlx5_devx_rqt_attr *rqt_attr); 44738119ebeSBing Zhao __rte_internal 448847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir, 449847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr *tir_attr); 450847d9789SAndrey Vesnovaty __rte_internal 45138119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj, 45238119ebeSBing Zhao uint32_t ids[], uint32_t num); 45338119ebeSBing Zhao 45438119ebeSBing Zhao __rte_internal 45538119ebeSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_flex_parser(void *ctx, 45638119ebeSBing Zhao struct mlx5_devx_graph_node_attr *data); 4578712c80aSMatan Azrad 458bb7ef9a9SViacheslav Ovsiienko __rte_internal 459bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, 460bb7ef9a9SViacheslav Ovsiienko uint32_t arg, uint32_t *data, uint32_t dw_cnt); 461796ae7bbSMatan Azrad /** 462796ae7bbSMatan Azrad * Create virtio queue counters object DevX API. 463796ae7bbSMatan Azrad * 464796ae7bbSMatan Azrad * @param[in] ctx 465796ae7bbSMatan Azrad * Device context. 466796ae7bbSMatan Azrad 467796ae7bbSMatan Azrad * @return 468796ae7bbSMatan Azrad * The DevX object created, NULL otherwise and rte_errno is set. 469796ae7bbSMatan Azrad */ 470796ae7bbSMatan Azrad __rte_internal 471796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx); 472796ae7bbSMatan Azrad 473796ae7bbSMatan Azrad /** 474796ae7bbSMatan Azrad * Query virtio queue counters object using DevX API. 475796ae7bbSMatan Azrad * 476796ae7bbSMatan Azrad * @param[in] couners_obj 477796ae7bbSMatan Azrad * Pointer to virtq object structure. 478796ae7bbSMatan Azrad * @param [in/out] attr 479796ae7bbSMatan Azrad * Pointer to virtio queue counters attributes structure. 480796ae7bbSMatan Azrad * 481796ae7bbSMatan Azrad * @return 482796ae7bbSMatan Azrad * 0 on success, a negative errno value otherwise and rte_errno is set. 483796ae7bbSMatan Azrad */ 484796ae7bbSMatan Azrad __rte_internal 485796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj, 486796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr *attr); 487796ae7bbSMatan Azrad 4887b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */ 489