xref: /dpdk/drivers/common/mlx5/mlx5_devx_cmds.h (revision ec17aa6a129531601f740ff4551a367e863e97e0)
17b4f1e6bSMatan Azrad /* SPDX-License-Identifier: BSD-3-Clause
27b4f1e6bSMatan Azrad  * Copyright 2019 Mellanox Technologies, Ltd
37b4f1e6bSMatan Azrad  */
47b4f1e6bSMatan Azrad 
57b4f1e6bSMatan Azrad #ifndef RTE_PMD_MLX5_DEVX_CMDS_H_
67b4f1e6bSMatan Azrad #define RTE_PMD_MLX5_DEVX_CMDS_H_
77b4f1e6bSMatan Azrad 
8fd2ca80cSOphir Munk #include <rte_compat.h>
965be2ca6SGregory Etelson #include <rte_bitops.h>
107b4f1e6bSMatan Azrad 
11a77bedf2SMichael Baum #include "mlx5_glue.h"
12a77bedf2SMichael Baum #include "mlx5_prm.h"
137b4f1e6bSMatan Azrad 
1453ec4db0SMatan Azrad /* This is limitation of libibverbs: in length variable type is u16. */
1553ec4db0SMatan Azrad #define MLX5_DEVX_MAX_KLM_ENTRIES ((UINT16_MAX - \
1653ec4db0SMatan Azrad 		MLX5_ST_SZ_DW(create_mkey_in) * 4) / (MLX5_ST_SZ_DW(klm) * 4))
1753ec4db0SMatan Azrad 
184d368e1dSXiaoyu Min struct mlx5_devx_counter_attr {
194d368e1dSXiaoyu Min 	uint32_t pd_valid:1;
204d368e1dSXiaoyu Min 	uint32_t pd:24;
214d368e1dSXiaoyu Min 	uint32_t bulk_log_max_alloc:1;
224d368e1dSXiaoyu Min 	union {
234d368e1dSXiaoyu Min 		uint8_t flow_counter_bulk_log_size;
244d368e1dSXiaoyu Min 		uint8_t bulk_n_128;
254d368e1dSXiaoyu Min 	};
264d368e1dSXiaoyu Min };
274d368e1dSXiaoyu Min 
287b4f1e6bSMatan Azrad struct mlx5_devx_mkey_attr {
297b4f1e6bSMatan Azrad 	uint64_t addr;
307b4f1e6bSMatan Azrad 	uint64_t size;
317b4f1e6bSMatan Azrad 	uint32_t umem_id;
327b4f1e6bSMatan Azrad 	uint32_t pd;
3353ec4db0SMatan Azrad 	uint32_t log_entity_size;
3453ec4db0SMatan Azrad 	uint32_t pg_access:1;
35e82ddd28STal Shnaiderman 	uint32_t relaxed_ordering_write:1;
36e82ddd28STal Shnaiderman 	uint32_t relaxed_ordering_read:1;
37f2054291SSuanming Mou 	uint32_t umr_en:1;
380111a74eSDekel Peled 	uint32_t crypto_en:2;
390111a74eSDekel Peled 	uint32_t set_remote_rw:1;
4053ec4db0SMatan Azrad 	struct mlx5_klm *klm_array;
4153ec4db0SMatan Azrad 	int klm_num;
427b4f1e6bSMatan Azrad };
437b4f1e6bSMatan Azrad 
447b4f1e6bSMatan Azrad /* HCA qos attributes. */
457b4f1e6bSMatan Azrad struct mlx5_hca_qos_attr {
467b4f1e6bSMatan Azrad 	uint32_t sup:1;	/* Whether QOS is supported. */
47b6505738SDekel Peled 	uint32_t flow_meter_old:1; /* Flow meter is supported, old version. */
4879a7e409SViacheslav Ovsiienko 	uint32_t packet_pacing:1; /* Packet pacing is supported. */
4979a7e409SViacheslav Ovsiienko 	uint32_t wqe_rate_pp:1; /* Packet pacing WQE rate mode. */
50b6505738SDekel Peled 	uint32_t flow_meter:1;
51b6505738SDekel Peled 	/*
52b6505738SDekel Peled 	 * Flow meter is supported, updated version.
53b6505738SDekel Peled 	 * When flow_meter is 1, it indicates that REG_C sharing is supported.
54b6505738SDekel Peled 	 * If flow_meter is 1, flow_meter_old is also 1.
55b6505738SDekel Peled 	 * Using older driver versions, flow_meter_old can be 1
56b6505738SDekel Peled 	 * while flow_meter is 0.
57b6505738SDekel Peled 	 */
585b9e24aeSLi Zhang 	uint32_t flow_meter_aso_sup:1;
595b9e24aeSLi Zhang 	/* Whether FLOW_METER_ASO Object is supported. */
607b4f1e6bSMatan Azrad 	uint8_t log_max_flow_meter;
617b4f1e6bSMatan Azrad 	/* Power of the maximum supported meters. */
627b4f1e6bSMatan Azrad 	uint8_t flow_meter_reg_c_ids;
637b4f1e6bSMatan Azrad 	/* Bitmap of the reg_Cs available for flow meter to use. */
645b9e24aeSLi Zhang 	uint32_t log_meter_aso_granularity:5;
655b9e24aeSLi Zhang 	/* Power of the minimum allocation granularity Object. */
665b9e24aeSLi Zhang 	uint32_t log_meter_aso_max_alloc:5;
675b9e24aeSLi Zhang 	/* Power of the maximum allocation granularity Object. */
685b9e24aeSLi Zhang 	uint32_t log_max_num_meter_aso:5;
695b9e24aeSLi Zhang 	/* Power of the maximum number of supported objects. */
707b4f1e6bSMatan Azrad 
717b4f1e6bSMatan Azrad };
727b4f1e6bSMatan Azrad 
73ba1768c4SMatan Azrad struct mlx5_hca_vdpa_attr {
74ba1768c4SMatan Azrad 	uint8_t virtio_queue_type;
75ba1768c4SMatan Azrad 	uint32_t valid:1;
76ba1768c4SMatan Azrad 	uint32_t desc_tunnel_offload_type:1;
77ba1768c4SMatan Azrad 	uint32_t eth_frame_offload_type:1;
78ba1768c4SMatan Azrad 	uint32_t virtio_version_1_0:1;
79ba1768c4SMatan Azrad 	uint32_t tso_ipv4:1;
80ba1768c4SMatan Azrad 	uint32_t tso_ipv6:1;
81ba1768c4SMatan Azrad 	uint32_t tx_csum:1;
82ba1768c4SMatan Azrad 	uint32_t rx_csum:1;
83ba1768c4SMatan Azrad 	uint32_t event_mode:3;
84ba1768c4SMatan Azrad 	uint32_t log_doorbell_stride:5;
85ba1768c4SMatan Azrad 	uint32_t log_doorbell_bar_size:5;
86796ae7bbSMatan Azrad 	uint32_t queue_counters_valid:1;
872ac90aecSLi Zhang 	uint32_t vnet_modify_ext:1;
882ac90aecSLi Zhang 	uint32_t virtio_net_q_addr_modify:1;
892ac90aecSLi Zhang 	uint32_t virtio_q_index_modify:1;
90ba1768c4SMatan Azrad 	uint32_t max_num_virtio_queues;
918712c80aSMatan Azrad 	struct {
928712c80aSMatan Azrad 		uint32_t a;
938712c80aSMatan Azrad 		uint32_t b;
948712c80aSMatan Azrad 	} umems[3];
95ba1768c4SMatan Azrad 	uint64_t doorbell_bar_offset;
96ba1768c4SMatan Azrad };
97ba1768c4SMatan Azrad 
98630a587bSRongwei Liu struct mlx5_hca_flow_attr {
99630a587bSRongwei Liu 	uint32_t tunnel_header_0_1;
100630a587bSRongwei Liu 	uint32_t tunnel_header_2_3;
101630a587bSRongwei Liu };
102630a587bSRongwei Liu 
10365be2ca6SGregory Etelson /**
10465be2ca6SGregory Etelson  * Accumulate port PARSE_GRAPH_NODE capabilities from
10565be2ca6SGregory Etelson  * PARSE_GRAPH_NODE Capabilities and HCA Capabilities 2 tables
10665be2ca6SGregory Etelson  */
10765be2ca6SGregory Etelson __extension__
10865be2ca6SGregory Etelson struct mlx5_hca_flex_attr {
10965be2ca6SGregory Etelson 	uint32_t node_in;
11065be2ca6SGregory Etelson 	uint32_t node_out;
11165be2ca6SGregory Etelson 	uint16_t header_length_mode;
11265be2ca6SGregory Etelson 	uint16_t sample_offset_mode;
11365be2ca6SGregory Etelson 	uint8_t  max_num_arc_in;
11465be2ca6SGregory Etelson 	uint8_t  max_num_arc_out;
11565be2ca6SGregory Etelson 	uint8_t  max_num_sample;
11665be2ca6SGregory Etelson 	uint8_t  max_num_prog_sample:5;	/* From HCA CAP 2 */
117bc0a9303SRongwei Liu 	uint8_t  parse_graph_anchor:1;
118bc0a9303SRongwei Liu 	uint8_t  query_match_sample_info:1; /* Support DevX query sample info. */
119f1324a17SRongwei Liu 	uint8_t  sample_tunnel_inner2:1;
120f1324a17SRongwei Liu 	uint8_t  zero_size_supported:1;
12165be2ca6SGregory Etelson 	uint8_t  sample_id_in_out:1;
12265be2ca6SGregory Etelson 	uint16_t max_base_header_length;
12365be2ca6SGregory Etelson 	uint8_t  max_sample_base_offset;
12465be2ca6SGregory Etelson 	uint16_t max_next_header_offset;
12565be2ca6SGregory Etelson 	uint8_t  header_length_mask_width;
12665be2ca6SGregory Etelson };
12765be2ca6SGregory Etelson 
12804da07e6SSuanming Mou __extension__
12904da07e6SSuanming Mou struct mlx5_hca_crypto_mmo_attr {
13004da07e6SSuanming Mou 	uint32_t crypto_mmo_qp:1;
13104da07e6SSuanming Mou 	uint32_t gcm_256_encrypt:1;
13204da07e6SSuanming Mou 	uint32_t gcm_128_encrypt:1;
13304da07e6SSuanming Mou 	uint32_t gcm_256_decrypt:1;
13404da07e6SSuanming Mou 	uint32_t gcm_128_decrypt:1;
13504da07e6SSuanming Mou 	uint32_t gcm_auth_tag_128:1;
13604da07e6SSuanming Mou 	uint32_t gcm_auth_tag_96:1;
13704da07e6SSuanming Mou 	uint32_t log_crypto_mmo_max_size:6;
13804da07e6SSuanming Mou };
13904da07e6SSuanming Mou 
14065be2ca6SGregory Etelson /* ISO C restricts enumerator values to range of 'int' */
14165be2ca6SGregory Etelson __extension__
14265be2ca6SGregory Etelson enum {
14365be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_HEAD          = RTE_BIT32(1),
14465be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MAC           = RTE_BIT32(2),
14565be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IP            = RTE_BIT32(3),
14665be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GRE           = RTE_BIT32(4),
14765be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_UDP           = RTE_BIT32(5),
14865be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_MPLS          = RTE_BIT32(6),
14965be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_TCP           = RTE_BIT32(7),
15065be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_VXLAN_GRE     = RTE_BIT32(8),
15165be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_GENEVE        = RTE_BIT32(9),
15265be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPSEC_ESP     = RTE_BIT32(10),
15365be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV4          = RTE_BIT32(11),
15465be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_IPV6          = RTE_BIT32(12),
15565be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_SUPPORTED_PROTOCOL_PROGRAMMABLE  = RTE_BIT32(31)
15665be2ca6SGregory Etelson };
15765be2ca6SGregory Etelson 
15865be2ca6SGregory Etelson enum {
15965be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_FIXED          = RTE_BIT32(0),
16065be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_EXPLISIT_FIELD = RTE_BIT32(1),
16165be2ca6SGregory Etelson 	PARSE_GRAPH_NODE_CAP_LENGTH_MODE_BITMASK_FIELD  = RTE_BIT32(2)
16265be2ca6SGregory Etelson };
16365be2ca6SGregory Etelson 
16465be2ca6SGregory Etelson /*
16565be2ca6SGregory Etelson  * DWORD shift is the base for calculating header_length_field_mask
16665be2ca6SGregory Etelson  * value in the MLX5_GRAPH_NODE_LEN_FIELD mode.
16765be2ca6SGregory Etelson  */
16865be2ca6SGregory Etelson #define MLX5_PARSE_GRAPH_NODE_HDR_LEN_SHIFT_DWORD 0x02
16965be2ca6SGregory Etelson 
17065be2ca6SGregory Etelson static inline uint32_t
17165be2ca6SGregory Etelson mlx5_hca_parse_graph_node_base_hdr_len_mask
17265be2ca6SGregory Etelson 	(const struct mlx5_hca_flex_attr *attr)
17365be2ca6SGregory Etelson {
17465be2ca6SGregory Etelson 	return (1 << attr->header_length_mask_width) - 1;
17565be2ca6SGregory Etelson }
17665be2ca6SGregory Etelson 
1777b4f1e6bSMatan Azrad /* HCA supports this number of time periods for LRO. */
1787b4f1e6bSMatan Azrad #define MLX5_LRO_NUM_SUPP_PERIODS 4
1797b4f1e6bSMatan Azrad 
1807b4f1e6bSMatan Azrad /* HCA attributes. */
1817b4f1e6bSMatan Azrad struct mlx5_hca_attr {
1827b4f1e6bSMatan Azrad 	uint32_t eswitch_manager:1;
1837b4f1e6bSMatan Azrad 	uint32_t flow_counters_dump:1;
184ee160711SXueming Li 	uint32_t mem_rq_rmp:1;
185ee160711SXueming Li 	uint32_t log_max_rmp:5;
1862d3c670cSMatan Azrad 	uint32_t log_max_rqt_size:5;
18738119ebeSBing Zhao 	uint32_t parse_graph_flex_node:1;
1887b4f1e6bSMatan Azrad 	uint8_t flow_counter_bulk_alloc_bitmap;
1897b4f1e6bSMatan Azrad 	uint32_t eth_net_offloads:1;
1907b4f1e6bSMatan Azrad 	uint32_t eth_virt:1;
1917b4f1e6bSMatan Azrad 	uint32_t wqe_vlan_insert:1;
19211e61a94STal Shnaiderman 	uint32_t csum_cap:1;
1933440836dSTal Shnaiderman 	uint32_t vlan_cap:1;
1947b4f1e6bSMatan Azrad 	uint32_t wqe_inline_mode:2;
1957b4f1e6bSMatan Azrad 	uint32_t vport_inline_mode:3;
1967b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_geneve_rx:1;
1977b4f1e6bSMatan Azrad 	uint32_t geneve_max_opt_len:1; /* 0x0: 14DW, 0x1: 63DW */
1987b4f1e6bSMatan Azrad 	uint32_t tunnel_stateless_gtp:1;
1994ecf55ebSHaifei Luo 	uint32_t tunnel_stateless_vxlan_gpe_nsh:1;
200d338df99STal Shnaiderman 	uint32_t max_lso_cap;
20158a95badSTal Shnaiderman 	uint32_t scatter_fcs:1;
2027b4f1e6bSMatan Azrad 	uint32_t lro_cap:1;
2037b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_gre:1;
2047b4f1e6bSMatan Azrad 	uint32_t tunnel_lro_vxlan:1;
205cf9b3c1bSTal Shnaiderman 	uint32_t tunnel_stateless_gre:1;
206cf9b3c1bSTal Shnaiderman 	uint32_t tunnel_stateless_vxlan:1;
207643e4db0STal Shnaiderman 	uint32_t swp:1;
208643e4db0STal Shnaiderman 	uint32_t swp_csum:1;
209643e4db0STal Shnaiderman 	uint32_t swp_lso:1;
2107b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz_mode:2;
211febcac7bSBing Zhao 	uint32_t rq_delay_drop:1;
2127b4f1e6bSMatan Azrad 	uint32_t lro_timer_supported_periods[MLX5_LRO_NUM_SUPP_PERIODS];
213613d64e4SDekel Peled 	uint16_t lro_min_mss_size;
2147b4f1e6bSMatan Azrad 	uint32_t flex_parser_protocols;
215fd27b58dSMichael Baum 	uint32_t max_geneve_tlv_options:8;
216fd27b58dSMichael Baum 	uint32_t max_geneve_tlv_option_data_len:5;
217fd27b58dSMichael Baum 	uint32_t geneve_tlv_sample:1;
218fd27b58dSMichael Baum 	uint32_t geneve_tlv_option_offset:1;
21928eeda02SMichael Baum 	uint32_t geneve_tlv_option_sample_id:4;
2207b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
2217b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_queues:5;
2227b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_wq_data_sz:5;
2237b4f1e6bSMatan Azrad 	uint32_t log_max_hairpin_num_packets:5;
224e58c372dSDariusz Sosnowski 	uint32_t hairpin_sq_wqe_bb_size:4;
225e58c372dSDariusz Sosnowski 	uint32_t hairpin_sq_wq_in_host_mem:1;
226f9fe5a5bSDariusz Sosnowski 	uint32_t hairpin_data_buffer_locked:1;
2277b4f1e6bSMatan Azrad 	uint32_t vhca_id:16;
228ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_write:1;
229ffd5b302SShiri Kuzin 	uint32_t relaxed_ordering_read:1;
230972a1bf8SViacheslav Ovsiienko 	uint32_t access_register_user:1;
23179a7e409SViacheslav Ovsiienko 	uint32_t wqe_index_ignore:1;
23279a7e409SViacheslav Ovsiienko 	uint32_t cross_channel:1;
23379a7e409SViacheslav Ovsiienko 	uint32_t non_wire_sq:1; /* SQ with non-wire ops is supported. */
23479a7e409SViacheslav Ovsiienko 	uint32_t log_max_static_sq_wq:5; /* Static WQE size SQ. */
2351cbdad1bSXueming Li 	uint32_t num_lag_ports:4; /* Number of ports can be bonded. */
23679a7e409SViacheslav Ovsiienko 	uint32_t dev_freq_khz; /* Timestamp counter frequency, kHz. */
23791f7338eSSuanming Mou 	uint32_t scatter_fcs_w_decap_disable:1;
23801b8b5b6SDekel Peled 	uint32_t flow_hit_aso:1; /* General obj type FLOW_HIT_ASO supported. */
239569ffbc9SViacheslav Ovsiienko 	uint32_t roce:1;
2407dac7abeSViacheslav Ovsiienko 	uint32_t wait_on_time:1;
241569ffbc9SViacheslav Ovsiienko 	uint32_t rq_ts_format:2;
242569ffbc9SViacheslav Ovsiienko 	uint32_t sq_ts_format:2;
24396f85ec4SDong Zhou 	uint32_t steering_format_version:4;
244569ffbc9SViacheslav Ovsiienko 	uint32_t qp_ts_format:2;
2452044860eSAdy Agbarih 	uint32_t regexp_params:1;
2462044860eSAdy Agbarih 	uint32_t regexp_version:3;
247efa6a7e2SJiawei Wang 	uint32_t reg_c_preserve:1;
2480c6285b7SBing Zhao 	uint32_t ct_offload:1; /* General obj type ASO CT offload supported. */
249f7d1f11cSDekel Peled 	uint32_t crypto:1; /* Crypto engine is supported. */
250f7d1f11cSDekel Peled 	uint32_t aes_xts:1; /* AES-XTS crypto is supported. */
251178d8c50SDekel Peled 	uint32_t dek:1; /* General obj type DEK is supported. */
25221ca2494SDekel Peled 	uint32_t import_kek:1; /* General obj type IMPORT_KEK supported. */
253abda4fd9SDekel Peled 	uint32_t credential:1; /* General obj type CREDENTIAL supported. */
25438e4780bSDekel Peled 	uint32_t crypto_login:1; /* General obj type CRYPTO_LOGIN supported. */
255cfc672a9SOri Kam 	uint32_t regexp_num_of_engines;
2568cc34c08SJiawei Wang 	uint32_t log_max_ft_sampler_num:8;
257c410e1d5SGregory Etelson 	uint32_t inner_ipv4_ihl:1;
258c410e1d5SGregory Etelson 	uint32_t outer_ipv4_ihl:1;
2591324ff18SShiri Kuzin 	uint32_t geneve_tlv_opt;
2603d3f4e6dSAlexander Kozyrev 	uint32_t cqe_compression:1;
2613d3f4e6dSAlexander Kozyrev 	uint32_t mini_cqe_resp_flow_tag:1;
2623d3f4e6dSAlexander Kozyrev 	uint32_t mini_cqe_resp_l3_l4_tag:1;
263e4d88cf8SAlexander Kozyrev 	uint32_t enhanced_cqe_compression:1;
2640f250a4bSGregory Etelson 	uint32_t pkt_integrity_match:1; /* 1 if HW supports integrity item */
2657b4f1e6bSMatan Azrad 	struct mlx5_hca_qos_attr qos;
266ba1768c4SMatan Azrad 	struct mlx5_hca_vdpa_attr vdpa;
267630a587bSRongwei Liu 	struct mlx5_hca_flow_attr flow;
26865be2ca6SGregory Etelson 	struct mlx5_hca_flex_attr flex;
26904da07e6SSuanming Mou 	struct mlx5_hca_crypto_mmo_attr crypto_mmo;
2704c3d7961SIgor Gutorov 	uint8_t log_max_wq_sz;
271*ec17aa6aSIgor Gutorov 	uint8_t log_max_qp_sz;
272*ec17aa6aSIgor Gutorov 	uint8_t log_max_cq_sz;
273*ec17aa6aSIgor Gutorov 	uint8_t log_max_qp;
274*ec17aa6aSIgor Gutorov 	uint8_t log_max_cq;
27504223e45STal Shnaiderman 	uint32_t log_max_pd;
27604223e45STal Shnaiderman 	uint32_t log_max_mrw_sz;
27704223e45STal Shnaiderman 	uint32_t log_max_srq;
27804223e45STal Shnaiderman 	uint32_t log_max_srq_sz;
27904223e45STal Shnaiderman 	uint32_t rss_ind_tbl_cap;
280cbc4c13aSRaja Zidane 	uint32_t mmo_dma_sq_en:1;
281cbc4c13aSRaja Zidane 	uint32_t mmo_compress_sq_en:1;
282cbc4c13aSRaja Zidane 	uint32_t mmo_decompress_sq_en:1;
283cbc4c13aSRaja Zidane 	uint32_t mmo_dma_qp_en:1;
284cbc4c13aSRaja Zidane 	uint32_t mmo_compress_qp_en:1;
2858b3a69fbSMichael Baum 	uint32_t decomp_deflate_v1_en:1;
2868b3a69fbSMichael Baum 	uint32_t decomp_deflate_v2_en:1;
287cbc4c13aSRaja Zidane 	uint32_t mmo_regex_qp_en:1;
288cbc4c13aSRaja Zidane 	uint32_t mmo_regex_sq_en:1;
289ae5c165bSMatan Azrad 	uint32_t compress_min_block_size:4;
290ae5c165bSMatan Azrad 	uint32_t log_max_mmo_dma:5;
291ae5c165bSMatan Azrad 	uint32_t log_max_mmo_compress:5;
292ae5c165bSMatan Azrad 	uint32_t log_max_mmo_decompress:5;
29393297930SMichael Baum 	uint32_t decomp_lz4_data_only_en:1;
29493297930SMichael Baum 	uint32_t decomp_lz4_no_checksum_en:1;
29593297930SMichael Baum 	uint32_t decomp_lz4_checksum_en:1;
296f2054291SSuanming Mou 	uint32_t umr_modify_entity_size_disabled:1;
297f2054291SSuanming Mou 	uint32_t umr_indirect_mkey_disabled:1;
29810599cf8SMichael Baum 	uint32_t log_min_stride_wqe_sz:5;
29938eb5c9fSShun Hao 	uint32_t esw_mgr_vport_id_valid:1; /* E-Switch Mgr vport ID is valid. */
300f12c41bfSRaja Zidane 	uint32_t crypto_wrapped_import_method:1;
30138eb5c9fSShun Hao 	uint16_t esw_mgr_vport_id; /* E-Switch Mgr vport ID . */
302ba707cdbSRaja Zidane 	uint16_t max_wqe_sz_sq;
303358fbb01STal Shnaiderman 	uint32_t striding_rq:1;
304358fbb01STal Shnaiderman 	uint32_t ext_stride_num_range:1;
3055de129f5STal Shnaiderman 	uint32_t cqe_compression_128:1;
30678fe8a2eSTal Shnaiderman 	uint32_t multi_pkt_send_wqe:1;
30778fe8a2eSTal Shnaiderman 	uint32_t enhanced_multi_pkt_send_wqe:1;
308414a0cb5SOri Kam 	uint32_t set_reg_c:16;
3095f44fb19SBing Zhao 	uint32_t nic_flow_table:1;
310097d84a4SSean Zhang 	uint32_t modify_outer_ip_ecn:1;
311ec1e7a5cSGavin Li 	uint32_t modify_outer_ipv6_traffic_class:1;
3124d368e1dSXiaoyu Min 	union {
3134d368e1dSXiaoyu Min 		uint32_t max_flow_counter;
3144d368e1dSXiaoyu Min 		struct {
3154d368e1dSXiaoyu Min 			uint16_t max_flow_counter_15_0;
3164d368e1dSXiaoyu Min 			uint16_t max_flow_counter_31_16;
3174d368e1dSXiaoyu Min 		};
3184d368e1dSXiaoyu Min 	};
3194d368e1dSXiaoyu Min 	uint32_t flow_counter_bulk_log_max_alloc:5;
3204d368e1dSXiaoyu Min 	uint32_t flow_counter_bulk_log_granularity:5;
3214d368e1dSXiaoyu Min 	uint32_t alloc_flow_counter_pd:1;
3224d368e1dSXiaoyu Min 	uint32_t flow_counter_access_aso:1;
323e9b1de28SMichael Baum 	uint32_t query_match_sample_info:1;
3244d368e1dSXiaoyu Min 	uint32_t flow_access_aso_opc_mod:8;
32557628b29SViacheslav Ovsiienko 	uint32_t cross_vhca:1;
32676895c7dSJiawei Wang 	uint32_t lag_rx_port_affinity:1;
32710517315SDariusz Sosnowski 	uint32_t wqe_based_flow_table_sup:1;
32810517315SDariusz Sosnowski 	uint8_t max_header_modify_pattern_length;
3291672cd7aSMichael Baum 	uint64_t system_image_guid;
3300f888702SMaayan Kashani 	uint32_t log_max_conn_track_offload:5;
3317b4f1e6bSMatan Azrad };
3327b4f1e6bSMatan Azrad 
333cf5ac38dSRongwei Liu /* LAG Context. */
334cf5ac38dSRongwei Liu struct mlx5_devx_lag_context {
335cf5ac38dSRongwei Liu 	uint32_t fdb_selection_mode:1;
336cf5ac38dSRongwei Liu 	uint32_t port_select_mode:3;
337cf5ac38dSRongwei Liu 	uint32_t lag_state:3;
338cf5ac38dSRongwei Liu 	uint32_t tx_remap_affinity_1:4;
339cf5ac38dSRongwei Liu 	uint32_t tx_remap_affinity_2:4;
340cf5ac38dSRongwei Liu };
341cf5ac38dSRongwei Liu 
3427b4f1e6bSMatan Azrad struct mlx5_devx_wq_attr {
3437b4f1e6bSMatan Azrad 	uint32_t wq_type:4;
3447b4f1e6bSMatan Azrad 	uint32_t wq_signature:1;
3457b4f1e6bSMatan Azrad 	uint32_t end_padding_mode:2;
3467b4f1e6bSMatan Azrad 	uint32_t cd_slave:1;
3477b4f1e6bSMatan Azrad 	uint32_t hds_skip_first_sge:1;
3487b4f1e6bSMatan Azrad 	uint32_t log2_hds_buf_size:3;
3497b4f1e6bSMatan Azrad 	uint32_t page_offset:5;
3507b4f1e6bSMatan Azrad 	uint32_t lwm:16;
3517b4f1e6bSMatan Azrad 	uint32_t pd:24;
3527b4f1e6bSMatan Azrad 	uint32_t uar_page:24;
3537b4f1e6bSMatan Azrad 	uint64_t dbr_addr;
3547b4f1e6bSMatan Azrad 	uint32_t hw_counter;
3557b4f1e6bSMatan Azrad 	uint32_t sw_counter;
3567b4f1e6bSMatan Azrad 	uint32_t log_wq_stride:4;
3577b4f1e6bSMatan Azrad 	uint32_t log_wq_pg_sz:5;
3587b4f1e6bSMatan Azrad 	uint32_t log_wq_sz:5;
3597b4f1e6bSMatan Azrad 	uint32_t dbr_umem_valid:1;
3607b4f1e6bSMatan Azrad 	uint32_t wq_umem_valid:1;
3617b4f1e6bSMatan Azrad 	uint32_t log_hairpin_num_packets:5;
3627b4f1e6bSMatan Azrad 	uint32_t log_hairpin_data_sz:5;
3637b4f1e6bSMatan Azrad 	uint32_t single_wqe_log_num_of_strides:4;
3647b4f1e6bSMatan Azrad 	uint32_t two_byte_shift_en:1;
3657b4f1e6bSMatan Azrad 	uint32_t single_stride_log_num_of_bytes:3;
3667b4f1e6bSMatan Azrad 	uint32_t dbr_umem_id;
3677b4f1e6bSMatan Azrad 	uint32_t wq_umem_id;
3687b4f1e6bSMatan Azrad 	uint64_t wq_umem_offset;
3697b4f1e6bSMatan Azrad };
3707b4f1e6bSMatan Azrad 
3717b4f1e6bSMatan Azrad /* Create RQ attributes structure, used by create RQ operation. */
3727b4f1e6bSMatan Azrad struct mlx5_devx_create_rq_attr {
3737b4f1e6bSMatan Azrad 	uint32_t rlky:1;
3747b4f1e6bSMatan Azrad 	uint32_t delay_drop_en:1;
3757b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
3767b4f1e6bSMatan Azrad 	uint32_t vsd:1;
3777b4f1e6bSMatan Azrad 	uint32_t mem_rq_type:4;
3787b4f1e6bSMatan Azrad 	uint32_t state:4;
3797b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
3807b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
381f9fe5a5bSDariusz Sosnowski 	uint32_t hairpin_data_buffer_type:3;
382569ffbc9SViacheslav Ovsiienko 	uint32_t ts_format:2;
3837b4f1e6bSMatan Azrad 	uint32_t user_index:24;
3847b4f1e6bSMatan Azrad 	uint32_t cqn:24;
3857b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
3867b4f1e6bSMatan Azrad 	uint32_t rmpn:24;
3877b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
3887b4f1e6bSMatan Azrad };
3897b4f1e6bSMatan Azrad 
3907b4f1e6bSMatan Azrad /* Modify RQ attributes structure, used by modify RQ operation. */
3917b4f1e6bSMatan Azrad struct mlx5_devx_modify_rq_attr {
3927b4f1e6bSMatan Azrad 	uint32_t rqn:24;
3937b4f1e6bSMatan Azrad 	uint32_t rq_state:4; /* Current RQ state. */
3947b4f1e6bSMatan Azrad 	uint32_t state:4; /* Required RQ state. */
3957b4f1e6bSMatan Azrad 	uint32_t scatter_fcs:1;
3967b4f1e6bSMatan Azrad 	uint32_t vsd:1;
3977b4f1e6bSMatan Azrad 	uint32_t counter_set_id:8;
3987b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_sq:24;
3997b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
4007b4f1e6bSMatan Azrad 	uint64_t modify_bitmask;
4017b4f1e6bSMatan Azrad 	uint32_t lwm:16; /* Contained WQ lwm. */
4027b4f1e6bSMatan Azrad };
4037b4f1e6bSMatan Azrad 
404ee160711SXueming Li /* Create RMP attributes structure, used by create RMP operation. */
405ee160711SXueming Li struct mlx5_devx_create_rmp_attr {
406ee160711SXueming Li 	uint32_t rsvd0:8;
407ee160711SXueming Li 	uint32_t state:4;
408ee160711SXueming Li 	uint32_t rsvd1:20;
409ee160711SXueming Li 	uint32_t basic_cyclic_rcv_wqe:1;
410ee160711SXueming Li 	uint32_t rsvd4:31;
411ee160711SXueming Li 	uint32_t rsvd8[10];
412ee160711SXueming Li 	struct mlx5_devx_wq_attr wq_attr;
413ee160711SXueming Li };
414ee160711SXueming Li 
4157b4f1e6bSMatan Azrad struct mlx5_rx_hash_field_select {
4167b4f1e6bSMatan Azrad 	uint32_t l3_prot_type:1;
4177b4f1e6bSMatan Azrad 	uint32_t l4_prot_type:1;
4187b4f1e6bSMatan Azrad 	uint32_t selected_fields:30;
4197b4f1e6bSMatan Azrad };
4207b4f1e6bSMatan Azrad 
4217b4f1e6bSMatan Azrad /* TIR attributes structure, used by TIR operations. */
4227b4f1e6bSMatan Azrad struct mlx5_devx_tir_attr {
4237b4f1e6bSMatan Azrad 	uint32_t disp_type:4;
4247b4f1e6bSMatan Azrad 	uint32_t lro_timeout_period_usecs:16;
4257b4f1e6bSMatan Azrad 	uint32_t lro_enable_mask:4;
4267b4f1e6bSMatan Azrad 	uint32_t lro_max_msg_sz:8;
4277b4f1e6bSMatan Azrad 	uint32_t inline_rqn:24;
4287b4f1e6bSMatan Azrad 	uint32_t rx_hash_symmetric:1;
4297b4f1e6bSMatan Azrad 	uint32_t tunneled_offload_en:1;
4307b4f1e6bSMatan Azrad 	uint32_t indirect_table:24;
4317b4f1e6bSMatan Azrad 	uint32_t rx_hash_fn:4;
4327b4f1e6bSMatan Azrad 	uint32_t self_lb_block:2;
4337b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
434a4e6ea97SDekel Peled 	uint8_t rx_hash_toeplitz_key[MLX5_RSS_HASH_KEY_LEN];
4357b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_outer;
4367b4f1e6bSMatan Azrad 	struct mlx5_rx_hash_field_select rx_hash_field_selector_inner;
4377b4f1e6bSMatan Azrad };
4387b4f1e6bSMatan Azrad 
439847d9789SAndrey Vesnovaty /* TIR attributes structure, used by TIR modify. */
440847d9789SAndrey Vesnovaty struct mlx5_devx_modify_tir_attr {
441847d9789SAndrey Vesnovaty 	uint32_t tirn:24;
442847d9789SAndrey Vesnovaty 	uint64_t modify_bitmask;
443847d9789SAndrey Vesnovaty 	struct mlx5_devx_tir_attr tir;
444847d9789SAndrey Vesnovaty };
445847d9789SAndrey Vesnovaty 
4467b4f1e6bSMatan Azrad /* RQT attributes structure, used by RQT operations. */
4477b4f1e6bSMatan Azrad struct mlx5_devx_rqt_attr {
4480eb60e67SMatan Azrad 	uint8_t rq_type;
4497b4f1e6bSMatan Azrad 	uint32_t rqt_max_size:16;
4507b4f1e6bSMatan Azrad 	uint32_t rqt_actual_size:16;
4517b4f1e6bSMatan Azrad 	uint32_t rq_list[];
4527b4f1e6bSMatan Azrad };
4537b4f1e6bSMatan Azrad 
4547b4f1e6bSMatan Azrad /* TIS attributes structure. */
4557b4f1e6bSMatan Azrad struct mlx5_devx_tis_attr {
4567b4f1e6bSMatan Azrad 	uint32_t strict_lag_tx_port_affinity:1;
4577b4f1e6bSMatan Azrad 	uint32_t tls_en:1;
4587b4f1e6bSMatan Azrad 	uint32_t lag_tx_port_affinity:4;
4597b4f1e6bSMatan Azrad 	uint32_t prio:4;
4607b4f1e6bSMatan Azrad 	uint32_t transport_domain:24;
4617b4f1e6bSMatan Azrad };
4627b4f1e6bSMatan Azrad 
4637b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ create operation. */
4647b4f1e6bSMatan Azrad struct mlx5_devx_create_sq_attr {
4657b4f1e6bSMatan Azrad 	uint32_t rlky:1;
4667b4f1e6bSMatan Azrad 	uint32_t cd_master:1;
4677b4f1e6bSMatan Azrad 	uint32_t fre:1;
4687b4f1e6bSMatan Azrad 	uint32_t flush_in_error_en:1;
4697b4f1e6bSMatan Azrad 	uint32_t allow_multi_pkt_send_wqe:1;
4707b4f1e6bSMatan Azrad 	uint32_t min_wqe_inline_mode:3;
4717b4f1e6bSMatan Azrad 	uint32_t state:4;
4727b4f1e6bSMatan Azrad 	uint32_t reg_umr:1;
4737b4f1e6bSMatan Azrad 	uint32_t allow_swp:1;
4747b4f1e6bSMatan Azrad 	uint32_t hairpin:1;
47579a7e409SViacheslav Ovsiienko 	uint32_t non_wire:1;
47679a7e409SViacheslav Ovsiienko 	uint32_t static_sq_wq:1;
477569ffbc9SViacheslav Ovsiienko 	uint32_t ts_format:2;
478e58c372dSDariusz Sosnowski 	uint32_t hairpin_wq_buffer_type:3;
4797b4f1e6bSMatan Azrad 	uint32_t user_index:24;
4807b4f1e6bSMatan Azrad 	uint32_t cqn:24;
4817b4f1e6bSMatan Azrad 	uint32_t packet_pacing_rate_limit_index:16;
4827b4f1e6bSMatan Azrad 	uint32_t tis_lst_sz:16;
4837b4f1e6bSMatan Azrad 	uint32_t tis_num:24;
4847b4f1e6bSMatan Azrad 	struct mlx5_devx_wq_attr wq_attr;
4857b4f1e6bSMatan Azrad };
4867b4f1e6bSMatan Azrad 
4877b4f1e6bSMatan Azrad /* SQ attributes structure, used by SQ modify operation. */
4887b4f1e6bSMatan Azrad struct mlx5_devx_modify_sq_attr {
4897b4f1e6bSMatan Azrad 	uint32_t sq_state:4;
4907b4f1e6bSMatan Azrad 	uint32_t state:4;
4917b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_rq:24;
4927b4f1e6bSMatan Azrad 	uint32_t hairpin_peer_vhca:16;
4937b4f1e6bSMatan Azrad };
4947b4f1e6bSMatan Azrad 
49553ec4db0SMatan Azrad 
496446c3781SMatan Azrad /* CQ attributes structure, used by CQ operations. */
497446c3781SMatan Azrad struct mlx5_devx_cq_attr {
498446c3781SMatan Azrad 	uint32_t q_umem_valid:1;
499446c3781SMatan Azrad 	uint32_t db_umem_valid:1;
500446c3781SMatan Azrad 	uint32_t use_first_only:1;
501446c3781SMatan Azrad 	uint32_t overrun_ignore:1;
5025cd0a83fSDekel Peled 	uint32_t cqe_comp_en:1;
5035cd0a83fSDekel Peled 	uint32_t mini_cqe_res_format:2;
50454c2d46bSAlexander Kozyrev 	uint32_t mini_cqe_res_format_ext:2;
505e4d88cf8SAlexander Kozyrev 	uint32_t cqe_comp_layout:2;
506446c3781SMatan Azrad 	uint32_t log_cq_size:5;
507446c3781SMatan Azrad 	uint32_t log_page_size:5;
508446c3781SMatan Azrad 	uint32_t uar_page_id;
509446c3781SMatan Azrad 	uint32_t q_umem_id;
510446c3781SMatan Azrad 	uint64_t q_umem_offset;
511446c3781SMatan Azrad 	uint32_t db_umem_id;
512446c3781SMatan Azrad 	uint64_t db_umem_offset;
513446c3781SMatan Azrad 	uint32_t eqn;
514446c3781SMatan Azrad 	uint64_t db_addr;
515446c3781SMatan Azrad };
516446c3781SMatan Azrad 
5178712c80aSMatan Azrad /* Virtq attributes structure, used by VIRTQ operations. */
5188712c80aSMatan Azrad struct mlx5_devx_virtq_attr {
5198712c80aSMatan Azrad 	uint16_t hw_available_index;
5208712c80aSMatan Azrad 	uint16_t hw_used_index;
5218712c80aSMatan Azrad 	uint16_t q_size;
522473d8e67SMatan Azrad 	uint32_t pd:24;
5238712c80aSMatan Azrad 	uint32_t virtio_version_1_0:1;
5248712c80aSMatan Azrad 	uint32_t tso_ipv4:1;
5258712c80aSMatan Azrad 	uint32_t tso_ipv6:1;
5268712c80aSMatan Azrad 	uint32_t tx_csum:1;
5278712c80aSMatan Azrad 	uint32_t rx_csum:1;
5288712c80aSMatan Azrad 	uint32_t event_mode:3;
5298712c80aSMatan Azrad 	uint32_t state:4;
5306623dc2bSXueming Li 	uint32_t hw_latency_mode:2;
5316623dc2bSXueming Li 	uint32_t hw_max_latency_us:12;
5326623dc2bSXueming Li 	uint32_t hw_max_pending_comp:16;
5338712c80aSMatan Azrad 	uint32_t dirty_bitmap_dump_enable:1;
5348712c80aSMatan Azrad 	uint32_t dirty_bitmap_mkey;
5358712c80aSMatan Azrad 	uint32_t dirty_bitmap_size;
5368712c80aSMatan Azrad 	uint32_t mkey;
5378712c80aSMatan Azrad 	uint32_t qp_id;
5388712c80aSMatan Azrad 	uint32_t queue_index;
5398712c80aSMatan Azrad 	uint32_t tis_id;
540796ae7bbSMatan Azrad 	uint32_t counters_obj_id;
5418712c80aSMatan Azrad 	uint64_t dirty_bitmap_addr;
5422ac90aecSLi Zhang 	uint64_t mod_fields_bitmap;
5438712c80aSMatan Azrad 	uint64_t desc_addr;
5448712c80aSMatan Azrad 	uint64_t used_addr;
5458712c80aSMatan Azrad 	uint64_t available_addr;
5468712c80aSMatan Azrad 	struct {
5478712c80aSMatan Azrad 		uint32_t id;
5488712c80aSMatan Azrad 		uint32_t size;
5498712c80aSMatan Azrad 		uint64_t offset;
5508712c80aSMatan Azrad 	} umems[3];
551aed98b66SXueming Li 	uint8_t error_type;
5522ac90aecSLi Zhang 	uint8_t q_type;
5538712c80aSMatan Azrad };
5548712c80aSMatan Azrad 
55515c3807eSMatan Azrad struct mlx5_devx_qp_attr {
55615c3807eSMatan Azrad 	uint32_t pd:24;
55715c3807eSMatan Azrad 	uint32_t uar_index:24;
55815c3807eSMatan Azrad 	uint32_t cqn:24;
55915c3807eSMatan Azrad 	uint32_t log_page_size:5;
560ba707cdbSRaja Zidane 	uint32_t num_of_receive_wqes:17; /* Must be power of 2. */
56115c3807eSMatan Azrad 	uint32_t log_rq_stride:3;
562ba707cdbSRaja Zidane 	uint32_t num_of_send_wqbbs:17; /* Must be power of 2. */
563569ffbc9SViacheslav Ovsiienko 	uint32_t ts_format:2;
56415c3807eSMatan Azrad 	uint32_t dbr_umem_valid:1;
56515c3807eSMatan Azrad 	uint32_t dbr_umem_id;
56615c3807eSMatan Azrad 	uint64_t dbr_address;
56715c3807eSMatan Azrad 	uint32_t wq_umem_id;
56815c3807eSMatan Azrad 	uint64_t wq_umem_offset;
569f9213ab1SRaja Zidane 	uint32_t user_index:24;
570ddda0006SRaja Zidane 	uint32_t mmo:1;
571bfc1d480SSuanming Mou 	uint32_t cd_master:1;
572bfc1d480SSuanming Mou 	uint32_t cd_slave_send:1;
573bfc1d480SSuanming Mou 	uint32_t cd_slave_recv:1;
57415c3807eSMatan Azrad };
57515c3807eSMatan Azrad 
576796ae7bbSMatan Azrad struct mlx5_devx_virtio_q_couners_attr {
577796ae7bbSMatan Azrad 	uint64_t received_desc;
578796ae7bbSMatan Azrad 	uint64_t completed_desc;
579796ae7bbSMatan Azrad 	uint32_t error_cqes;
580796ae7bbSMatan Azrad 	uint32_t bad_desc_errors;
581796ae7bbSMatan Azrad 	uint32_t exceed_max_chain;
582796ae7bbSMatan Azrad 	uint32_t invalid_buffer;
583796ae7bbSMatan Azrad };
584796ae7bbSMatan Azrad 
585711aedf1SBing Zhao /*
58665ea97e9SMichael Baum  * Match sample info attributes structure, used by:
58765ea97e9SMichael Baum  *  - GENEVE TLV option query.
58865ea97e9SMichael Baum  *  - Graph flow match sample query.
58965ea97e9SMichael Baum  */
59065ea97e9SMichael Baum struct mlx5_devx_match_sample_info_query_attr {
59165ea97e9SMichael Baum 	uint32_t modify_field_id:12;
59265ea97e9SMichael Baum 	uint32_t sample_dw_data:8;
59365ea97e9SMichael Baum 	uint32_t sample_dw_ok_bit:8;
59465ea97e9SMichael Baum 	uint32_t sample_dw_ok_bit_offset:5;
59565ea97e9SMichael Baum };
59665ea97e9SMichael Baum 
59765ea97e9SMichael Baum /*
598711aedf1SBing Zhao  * graph flow match sample attributes structure,
599711aedf1SBing Zhao  * used by flex parser operations.
600711aedf1SBing Zhao  */
601711aedf1SBing Zhao struct mlx5_devx_match_sample_attr {
602711aedf1SBing Zhao 	uint32_t flow_match_sample_en:1;
603711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset:16;
604711aedf1SBing Zhao 	uint32_t flow_match_sample_offset_mode:4;
605711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset_mask;
606711aedf1SBing Zhao 	uint32_t flow_match_sample_field_offset_shift:4;
607711aedf1SBing Zhao 	uint32_t flow_match_sample_field_base_offset:8;
608711aedf1SBing Zhao 	uint32_t flow_match_sample_tunnel_mode:3;
609711aedf1SBing Zhao 	uint32_t flow_match_sample_field_id;
610711aedf1SBing Zhao };
611711aedf1SBing Zhao 
612711aedf1SBing Zhao /* graph node arc attributes structure, used by flex parser operations. */
613711aedf1SBing Zhao struct mlx5_devx_graph_arc_attr {
614711aedf1SBing Zhao 	uint32_t compare_condition_value:16;
615711aedf1SBing Zhao 	uint32_t start_inner_tunnel:1;
616711aedf1SBing Zhao 	uint32_t arc_parse_graph_node:8;
617711aedf1SBing Zhao 	uint32_t parse_graph_node_handle;
618711aedf1SBing Zhao };
619711aedf1SBing Zhao 
620711aedf1SBing Zhao /* Maximal number of samples per graph node. */
621711aedf1SBing Zhao #define MLX5_GRAPH_NODE_SAMPLE_NUM 8
622711aedf1SBing Zhao 
623711aedf1SBing Zhao /* Maximal number of input/output arcs per graph node. */
624711aedf1SBing Zhao #define MLX5_GRAPH_NODE_ARC_NUM 8
625711aedf1SBing Zhao 
626711aedf1SBing Zhao /* parse graph node attributes structure, used by flex parser operations. */
627711aedf1SBing Zhao struct mlx5_devx_graph_node_attr {
628711aedf1SBing Zhao 	uint32_t modify_field_select;
629711aedf1SBing Zhao 	uint32_t header_length_mode:4;
630711aedf1SBing Zhao 	uint32_t header_length_base_value:16;
631711aedf1SBing Zhao 	uint32_t header_length_field_shift:4;
632711aedf1SBing Zhao 	uint32_t header_length_field_offset:16;
633711aedf1SBing Zhao 	uint32_t header_length_field_mask;
634711aedf1SBing Zhao 	struct mlx5_devx_match_sample_attr sample[MLX5_GRAPH_NODE_SAMPLE_NUM];
635711aedf1SBing Zhao 	uint32_t next_header_field_offset:16;
636711aedf1SBing Zhao 	uint32_t next_header_field_size:5;
637711aedf1SBing Zhao 	struct mlx5_devx_graph_arc_attr in[MLX5_GRAPH_NODE_ARC_NUM];
638711aedf1SBing Zhao 	struct mlx5_devx_graph_arc_attr out[MLX5_GRAPH_NODE_ARC_NUM];
639711aedf1SBing Zhao };
640711aedf1SBing Zhao 
641178d8c50SDekel Peled /* Encryption key size is up to 1024 bit, 128 bytes. */
642178d8c50SDekel Peled #define MLX5_CRYPTO_KEY_MAX_SIZE	128
643178d8c50SDekel Peled 
644178d8c50SDekel Peled struct mlx5_devx_dek_attr {
645178d8c50SDekel Peled 	uint32_t key_size:4;
646178d8c50SDekel Peled 	uint32_t has_keytag:1;
647178d8c50SDekel Peled 	uint32_t key_purpose:4;
648178d8c50SDekel Peled 	uint32_t pd:24;
649178d8c50SDekel Peled 	uint64_t opaque;
650178d8c50SDekel Peled 	uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE];
651178d8c50SDekel Peled };
652178d8c50SDekel Peled 
65321ca2494SDekel Peled struct mlx5_devx_import_kek_attr {
65421ca2494SDekel Peled 	uint64_t modify_field_select;
65521ca2494SDekel Peled 	uint32_t state:8;
65621ca2494SDekel Peled 	uint32_t key_size:4;
65721ca2494SDekel Peled 	uint8_t key[MLX5_CRYPTO_KEY_MAX_SIZE];
65821ca2494SDekel Peled };
65921ca2494SDekel Peled 
660abda4fd9SDekel Peled #define MLX5_CRYPTO_CREDENTIAL_SIZE	48
661abda4fd9SDekel Peled 
662abda4fd9SDekel Peled struct mlx5_devx_credential_attr {
663abda4fd9SDekel Peled 	uint64_t modify_field_select;
664abda4fd9SDekel Peled 	uint32_t state:8;
665abda4fd9SDekel Peled 	uint32_t credential_role:8;
666abda4fd9SDekel Peled 	uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE];
667abda4fd9SDekel Peled };
66838e4780bSDekel Peled 
66938e4780bSDekel Peled struct mlx5_devx_crypto_login_attr {
67038e4780bSDekel Peled 	uint64_t modify_field_select;
67138e4780bSDekel Peled 	uint32_t credential_pointer:24;
67238e4780bSDekel Peled 	uint32_t session_import_kek_ptr:24;
673abda4fd9SDekel Peled 	uint8_t credential[MLX5_CRYPTO_CREDENTIAL_SIZE];
67438e4780bSDekel Peled };
67538e4780bSDekel Peled 
6765f93f5bdSMichael Baum /*
6775f93f5bdSMichael Baum  * GENEVE TLV option attributes structure, used by GENEVE TLV option create.
6785f93f5bdSMichael Baum  */
6795f93f5bdSMichael Baum struct mlx5_devx_geneve_tlv_option_attr {
6805f93f5bdSMichael Baum 	uint32_t option_class:16;
6815f93f5bdSMichael Baum 	uint32_t option_type:8;
6825f93f5bdSMichael Baum 	uint32_t option_data_len:5;
683fd27b58dSMichael Baum 	uint32_t option_class_ignore:1;
684fd27b58dSMichael Baum 	uint32_t offset_valid:1;
685fd27b58dSMichael Baum 	uint32_t sample_offset:8;
6865f93f5bdSMichael Baum };
6875f93f5bdSMichael Baum 
6887b4f1e6bSMatan Azrad /* mlx5_devx_cmds.c */
6897b4f1e6bSMatan Azrad 
69064c563f8SOphir Munk __rte_internal
6914d368e1dSXiaoyu Min struct mlx5_devx_obj *
6924d368e1dSXiaoyu Min mlx5_devx_cmd_flow_counter_alloc_general(void *ctx,
6934d368e1dSXiaoyu Min 				struct mlx5_devx_counter_attr *attr);
6944d368e1dSXiaoyu Min 
6954d368e1dSXiaoyu Min __rte_internal
696e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_flow_counter_alloc(void *ctx,
6977b4f1e6bSMatan Azrad 						       uint32_t bulk_sz);
69864c563f8SOphir Munk __rte_internal
6997b4f1e6bSMatan Azrad int mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj);
70064c563f8SOphir Munk __rte_internal
7017b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
7027b4f1e6bSMatan Azrad 				     int clear, uint32_t n_counters,
7037b4f1e6bSMatan Azrad 				     uint64_t *pkts, uint64_t *bytes,
7047b4f1e6bSMatan Azrad 				     uint32_t mkey, void *addr,
705e09d350eSOphir Munk 				     void *cmd_comp,
7067b4f1e6bSMatan Azrad 				     uint64_t async_id);
70764c563f8SOphir Munk __rte_internal
708e09d350eSOphir Munk int mlx5_devx_cmd_query_hca_attr(void *ctx,
7097b4f1e6bSMatan Azrad 				 struct mlx5_hca_attr *attr);
71064c563f8SOphir Munk __rte_internal
711e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_mkey_create(void *ctx,
7127b4f1e6bSMatan Azrad 					      struct mlx5_devx_mkey_attr *attr);
71364c563f8SOphir Munk __rte_internal
7147b4f1e6bSMatan Azrad int mlx5_devx_get_out_command_status(void *out);
71564c563f8SOphir Munk __rte_internal
716e09d350eSOphir Munk int mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
7177b4f1e6bSMatan Azrad 				  uint32_t *tis_td);
71864c563f8SOphir Munk __rte_internal
719e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rq(void *ctx,
7207b4f1e6bSMatan Azrad 				       struct mlx5_devx_create_rq_attr *rq_attr,
7217b4f1e6bSMatan Azrad 				       int socket);
72264c563f8SOphir Munk __rte_internal
7237b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
7247b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_rq_attr *rq_attr);
72564c563f8SOphir Munk __rte_internal
726ee160711SXueming Li struct mlx5_devx_obj *mlx5_devx_cmd_create_rmp(void *ctx,
727ee160711SXueming Li 			struct mlx5_devx_create_rmp_attr *rq_attr, int socket);
728ee160711SXueming Li __rte_internal
729e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tir(void *ctx,
7307b4f1e6bSMatan Azrad 					   struct mlx5_devx_tir_attr *tir_attr);
73164c563f8SOphir Munk __rte_internal
732e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_rqt(void *ctx,
7337b4f1e6bSMatan Azrad 					   struct mlx5_devx_rqt_attr *rqt_attr);
73464c563f8SOphir Munk __rte_internal
735e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_sq(void *ctx,
7367b4f1e6bSMatan Azrad 				      struct mlx5_devx_create_sq_attr *sq_attr);
73764c563f8SOphir Munk __rte_internal
7387b4f1e6bSMatan Azrad int mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
7397b4f1e6bSMatan Azrad 			    struct mlx5_devx_modify_sq_attr *sq_attr);
74064c563f8SOphir Munk __rte_internal
7413dfa7877SKiran Vedere int mlx5_devx_cmd_query_sq(struct mlx5_devx_obj *sq, void *out, size_t outlen);
7423dfa7877SKiran Vedere 
7433dfa7877SKiran Vedere __rte_internal
7443dfa7877SKiran Vedere int mlx5_devx_cmd_query_cq(struct mlx5_devx_obj *cq, void *out, size_t outlen);
7453dfa7877SKiran Vedere 
7463dfa7877SKiran Vedere __rte_internal
7473dfa7877SKiran Vedere int mlx5_devx_cmd_query_rq(struct mlx5_devx_obj *rq, void *out, size_t outlen);
7483dfa7877SKiran Vedere 
7493dfa7877SKiran Vedere __rte_internal
750e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_tis(void *ctx,
7517b4f1e6bSMatan Azrad 					   struct mlx5_devx_tis_attr *tis_attr);
75264c563f8SOphir Munk __rte_internal
753e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_td(void *ctx);
75464c563f8SOphir Munk __rte_internal
7557b4f1e6bSMatan Azrad int mlx5_devx_cmd_flow_dump(void *fdb_domain, void *rx_domain, void *tx_domain,
7567b4f1e6bSMatan Azrad 			    FILE *file);
75764c563f8SOphir Munk __rte_internal
758a38d22edSHaifei Luo int mlx5_devx_cmd_flow_single_dump(void *rule, FILE *file);
759a38d22edSHaifei Luo __rte_internal
760e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_cq(void *ctx,
761446c3781SMatan Azrad 					      struct mlx5_devx_cq_attr *attr);
76264c563f8SOphir Munk __rte_internal
763e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_virtq(void *ctx,
7648712c80aSMatan Azrad 					     struct mlx5_devx_virtq_attr *attr);
76564c563f8SOphir Munk __rte_internal
7668712c80aSMatan Azrad int mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
7678712c80aSMatan Azrad 			       struct mlx5_devx_virtq_attr *attr);
76864c563f8SOphir Munk __rte_internal
7698712c80aSMatan Azrad int mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
7708712c80aSMatan Azrad 			      struct mlx5_devx_virtq_attr *attr);
77164c563f8SOphir Munk __rte_internal
772e09d350eSOphir Munk struct mlx5_devx_obj *mlx5_devx_cmd_create_qp(void *ctx,
77315c3807eSMatan Azrad 					      struct mlx5_devx_qp_attr *attr);
77464c563f8SOphir Munk __rte_internal
77515c3807eSMatan Azrad int mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp,
77615c3807eSMatan Azrad 				  uint32_t qp_st_mod_op, uint32_t remote_qp_id);
77764c563f8SOphir Munk __rte_internal
778e1da60a8SMatan Azrad int mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
779e1da60a8SMatan Azrad 			     struct mlx5_devx_rqt_attr *rqt_attr);
78038119ebeSBing Zhao __rte_internal
781847d9789SAndrey Vesnovaty int mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
782847d9789SAndrey Vesnovaty 			     struct mlx5_devx_modify_tir_attr *tir_attr);
783847d9789SAndrey Vesnovaty __rte_internal
78465ea97e9SMichael Baum int mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id,
78565ea97e9SMichael Baum 					  struct mlx5_devx_match_sample_info_query_attr *attr);
78665ea97e9SMichael Baum __rte_internal
78738119ebeSBing Zhao int mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
788bc0a9303SRongwei Liu 				      uint32_t *ids,
789f1324a17SRongwei Liu 				      uint32_t num, uint8_t *anchor);
79038119ebeSBing Zhao 
79138119ebeSBing Zhao __rte_internal
79265be2ca6SGregory Etelson struct mlx5_devx_obj *
79365be2ca6SGregory Etelson mlx5_devx_cmd_create_flex_parser(void *ctx,
79438119ebeSBing Zhao 				 struct mlx5_devx_graph_node_attr *data);
7958712c80aSMatan Azrad 
796bb7ef9a9SViacheslav Ovsiienko __rte_internal
797bb7ef9a9SViacheslav Ovsiienko int mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id,
798bb7ef9a9SViacheslav Ovsiienko 				uint32_t arg, uint32_t *data, uint32_t dw_cnt);
7991324ff18SShiri Kuzin 
8005be10a9dSShiri Kuzin __rte_internal
8011a2d8c3fSDekel Peled int mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id,
8021a2d8c3fSDekel Peled 				 uint32_t arg, uint32_t *data, uint32_t dw_cnt);
8031a2d8c3fSDekel Peled 
8041a2d8c3fSDekel Peled __rte_internal
8055be10a9dSShiri Kuzin struct mlx5_devx_obj *
8065be10a9dSShiri Kuzin mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
8075f93f5bdSMichael Baum 				 struct mlx5_devx_geneve_tlv_option_attr *attr);
8085be10a9dSShiri Kuzin 
80982d81794SMichael Baum __rte_internal
81082d81794SMichael Baum int
81182d81794SMichael Baum mlx5_devx_cmd_query_geneve_tlv_option(void *ctx,
81282d81794SMichael Baum 				      struct mlx5_devx_obj *geneve_tlv_opt_obj,
81382d81794SMichael Baum 				      struct mlx5_devx_match_sample_info_query_attr *attr);
81482d81794SMichael Baum 
815796ae7bbSMatan Azrad /**
816796ae7bbSMatan Azrad  * Create virtio queue counters object DevX API.
817796ae7bbSMatan Azrad  *
818796ae7bbSMatan Azrad  * @param[in] ctx
819796ae7bbSMatan Azrad  *   Device context.
820796ae7bbSMatan Azrad 
821796ae7bbSMatan Azrad  * @return
822796ae7bbSMatan Azrad  *   The DevX object created, NULL otherwise and rte_errno is set.
823796ae7bbSMatan Azrad  */
824796ae7bbSMatan Azrad __rte_internal
825796ae7bbSMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_create_virtio_q_counters(void *ctx);
826796ae7bbSMatan Azrad 
827796ae7bbSMatan Azrad /**
828796ae7bbSMatan Azrad  * Query virtio queue counters object using DevX API.
829796ae7bbSMatan Azrad  *
830796ae7bbSMatan Azrad  * @param[in] couners_obj
831796ae7bbSMatan Azrad  *   Pointer to virtq object structure.
832796ae7bbSMatan Azrad  * @param [in/out] attr
833796ae7bbSMatan Azrad  *   Pointer to virtio queue counters attributes structure.
834796ae7bbSMatan Azrad  *
835796ae7bbSMatan Azrad  * @return
836796ae7bbSMatan Azrad  *   0 on success, a negative errno value otherwise and rte_errno is set.
837796ae7bbSMatan Azrad  */
838796ae7bbSMatan Azrad __rte_internal
839796ae7bbSMatan Azrad int mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
840796ae7bbSMatan Azrad 				  struct mlx5_devx_virtio_q_couners_attr *attr);
841369e5092SDekel Peled __rte_internal
842369e5092SDekel Peled struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx,
843369e5092SDekel Peled 							    uint32_t pd);
8447ae7f458STal Shnaiderman __rte_internal
8457ae7f458STal Shnaiderman struct mlx5_devx_obj *mlx5_devx_cmd_alloc_pd(void *ctx);
846542689e9SMatan Azrad 
847542689e9SMatan Azrad __rte_internal
848542689e9SMatan Azrad int mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id);
849750e48c7SMatan Azrad 
850750e48c7SMatan Azrad __rte_internal
851750e48c7SMatan Azrad struct mlx5_devx_obj *mlx5_devx_cmd_queue_counter_alloc(void *ctx);
852750e48c7SMatan Azrad __rte_internal
853750e48c7SMatan Azrad int mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
854750e48c7SMatan Azrad 				      uint32_t *out_of_buffers);
8558207e84bSBing Zhao __rte_internal
8568207e84bSBing Zhao struct mlx5_devx_obj *mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx,
8578207e84bSBing Zhao 					uint32_t pd, uint32_t log_obj_size);
8588207e84bSBing Zhao 
859894711d3SLi Zhang /**
860894711d3SLi Zhang  * Create general object of type FLOW_METER_ASO using DevX API..
861894711d3SLi Zhang  *
862894711d3SLi Zhang  * @param[in] ctx
863894711d3SLi Zhang  *   Device context.
864894711d3SLi Zhang  * @param [in] pd
865894711d3SLi Zhang  *   PD value to associate the FLOW_METER_ASO object with.
866894711d3SLi Zhang  * @param [in] log_obj_size
867894711d3SLi Zhang  *   log_obj_size define to allocate number of 2 * meters
868894711d3SLi Zhang  *   in one FLOW_METER_ASO object.
869894711d3SLi Zhang  *
870894711d3SLi Zhang  * @return
871894711d3SLi Zhang  *   The DevX object created, NULL otherwise and rte_errno is set.
872894711d3SLi Zhang  */
873894711d3SLi Zhang __rte_internal
874894711d3SLi Zhang struct mlx5_devx_obj *mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx,
875894711d3SLi Zhang 					uint32_t pd, uint32_t log_obj_size);
876178d8c50SDekel Peled __rte_internal
877178d8c50SDekel Peled struct mlx5_devx_obj *
878178d8c50SDekel Peled mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr);
879178d8c50SDekel Peled 
88021ca2494SDekel Peled __rte_internal
88121ca2494SDekel Peled struct mlx5_devx_obj *
88221ca2494SDekel Peled mlx5_devx_cmd_create_import_kek_obj(void *ctx,
88321ca2494SDekel Peled 				    struct mlx5_devx_import_kek_attr *attr);
88421ca2494SDekel Peled 
88538e4780bSDekel Peled __rte_internal
88638e4780bSDekel Peled struct mlx5_devx_obj *
887abda4fd9SDekel Peled mlx5_devx_cmd_create_credential_obj(void *ctx,
888abda4fd9SDekel Peled 				    struct mlx5_devx_credential_attr *attr);
889abda4fd9SDekel Peled 
890abda4fd9SDekel Peled __rte_internal
891abda4fd9SDekel Peled struct mlx5_devx_obj *
89238e4780bSDekel Peled mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
89338e4780bSDekel Peled 				      struct mlx5_devx_crypto_login_attr *attr);
89438e4780bSDekel Peled 
895cf5ac38dSRongwei Liu __rte_internal
896cf5ac38dSRongwei Liu int
897cf5ac38dSRongwei Liu mlx5_devx_cmd_query_lag(void *ctx,
898cf5ac38dSRongwei Liu 			struct mlx5_devx_lag_context *lag_ctx);
89965ea97e9SMichael Baum 
9007b4f1e6bSMatan Azrad #endif /* RTE_PMD_MLX5_DEVX_CMDS_H_ */
901